imx8qxp-pixel-link.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright 2020,2022 NXP
  4. */
  5. #include <linux/firmware/imx/svc/misc.h>
  6. #include <linux/media-bus-format.h>
  7. #include <linux/module.h>
  8. #include <linux/of.h>
  9. #include <linux/of_graph.h>
  10. #include <linux/platform_device.h>
  11. #include <drm/drm_atomic_state_helper.h>
  12. #include <drm/drm_bridge.h>
  13. #include <drm/drm_print.h>
  14. #include <dt-bindings/firmware/imx/rsrc.h>
  15. #define DRIVER_NAME "imx8qxp-display-pixel-link"
  16. #define PL_MAX_MST_ADDR 3
  17. #define PL_MAX_NEXT_BRIDGES 2
  18. struct imx8qxp_pixel_link {
  19. struct drm_bridge bridge;
  20. struct drm_bridge *next_bridge;
  21. struct device *dev;
  22. struct imx_sc_ipc *ipc_handle;
  23. u8 stream_id;
  24. u8 dc_id;
  25. u32 sink_rsc;
  26. u32 mst_addr;
  27. u8 mst_addr_ctrl;
  28. u8 mst_en_ctrl;
  29. u8 mst_vld_ctrl;
  30. u8 sync_ctrl;
  31. };
  32. static void imx8qxp_pixel_link_enable_mst_en(struct imx8qxp_pixel_link *pl)
  33. {
  34. int ret;
  35. ret = imx_sc_misc_set_control(pl->ipc_handle, pl->sink_rsc,
  36. pl->mst_en_ctrl, true);
  37. if (ret)
  38. DRM_DEV_ERROR(pl->dev,
  39. "failed to enable DC%u stream%u pixel link mst_en: %d\n",
  40. pl->dc_id, pl->stream_id, ret);
  41. }
  42. static void imx8qxp_pixel_link_enable_mst_vld(struct imx8qxp_pixel_link *pl)
  43. {
  44. int ret;
  45. ret = imx_sc_misc_set_control(pl->ipc_handle, pl->sink_rsc,
  46. pl->mst_vld_ctrl, true);
  47. if (ret)
  48. DRM_DEV_ERROR(pl->dev,
  49. "failed to enable DC%u stream%u pixel link mst_vld: %d\n",
  50. pl->dc_id, pl->stream_id, ret);
  51. }
  52. static void imx8qxp_pixel_link_enable_sync(struct imx8qxp_pixel_link *pl)
  53. {
  54. int ret;
  55. ret = imx_sc_misc_set_control(pl->ipc_handle, pl->sink_rsc,
  56. pl->sync_ctrl, true);
  57. if (ret)
  58. DRM_DEV_ERROR(pl->dev,
  59. "failed to enable DC%u stream%u pixel link sync: %d\n",
  60. pl->dc_id, pl->stream_id, ret);
  61. }
  62. static int imx8qxp_pixel_link_disable_mst_en(struct imx8qxp_pixel_link *pl)
  63. {
  64. int ret;
  65. ret = imx_sc_misc_set_control(pl->ipc_handle, pl->sink_rsc,
  66. pl->mst_en_ctrl, false);
  67. if (ret)
  68. DRM_DEV_ERROR(pl->dev,
  69. "failed to disable DC%u stream%u pixel link mst_en: %d\n",
  70. pl->dc_id, pl->stream_id, ret);
  71. return ret;
  72. }
  73. static int imx8qxp_pixel_link_disable_mst_vld(struct imx8qxp_pixel_link *pl)
  74. {
  75. int ret;
  76. ret = imx_sc_misc_set_control(pl->ipc_handle, pl->sink_rsc,
  77. pl->mst_vld_ctrl, false);
  78. if (ret)
  79. DRM_DEV_ERROR(pl->dev,
  80. "failed to disable DC%u stream%u pixel link mst_vld: %d\n",
  81. pl->dc_id, pl->stream_id, ret);
  82. return ret;
  83. }
  84. static int imx8qxp_pixel_link_disable_sync(struct imx8qxp_pixel_link *pl)
  85. {
  86. int ret;
  87. ret = imx_sc_misc_set_control(pl->ipc_handle, pl->sink_rsc,
  88. pl->sync_ctrl, false);
  89. if (ret)
  90. DRM_DEV_ERROR(pl->dev,
  91. "failed to disable DC%u stream%u pixel link sync: %d\n",
  92. pl->dc_id, pl->stream_id, ret);
  93. return ret;
  94. }
  95. static void imx8qxp_pixel_link_set_mst_addr(struct imx8qxp_pixel_link *pl)
  96. {
  97. int ret;
  98. ret = imx_sc_misc_set_control(pl->ipc_handle,
  99. pl->sink_rsc, pl->mst_addr_ctrl,
  100. pl->mst_addr);
  101. if (ret)
  102. DRM_DEV_ERROR(pl->dev,
  103. "failed to set DC%u stream%u pixel link mst addr(%u): %d\n",
  104. pl->dc_id, pl->stream_id, pl->mst_addr, ret);
  105. }
  106. static int imx8qxp_pixel_link_bridge_attach(struct drm_bridge *bridge,
  107. enum drm_bridge_attach_flags flags)
  108. {
  109. struct imx8qxp_pixel_link *pl = bridge->driver_private;
  110. if (!(flags & DRM_BRIDGE_ATTACH_NO_CONNECTOR)) {
  111. DRM_DEV_ERROR(pl->dev,
  112. "do not support creating a drm_connector\n");
  113. return -EINVAL;
  114. }
  115. if (!bridge->encoder) {
  116. DRM_DEV_ERROR(pl->dev, "missing encoder\n");
  117. return -ENODEV;
  118. }
  119. return drm_bridge_attach(bridge->encoder,
  120. pl->next_bridge, bridge,
  121. DRM_BRIDGE_ATTACH_NO_CONNECTOR);
  122. }
  123. static void
  124. imx8qxp_pixel_link_bridge_mode_set(struct drm_bridge *bridge,
  125. const struct drm_display_mode *mode,
  126. const struct drm_display_mode *adjusted_mode)
  127. {
  128. struct imx8qxp_pixel_link *pl = bridge->driver_private;
  129. imx8qxp_pixel_link_set_mst_addr(pl);
  130. }
  131. static void
  132. imx8qxp_pixel_link_bridge_atomic_enable(struct drm_bridge *bridge,
  133. struct drm_bridge_state *old_bridge_state)
  134. {
  135. struct imx8qxp_pixel_link *pl = bridge->driver_private;
  136. imx8qxp_pixel_link_enable_mst_en(pl);
  137. imx8qxp_pixel_link_enable_mst_vld(pl);
  138. imx8qxp_pixel_link_enable_sync(pl);
  139. }
  140. static void
  141. imx8qxp_pixel_link_bridge_atomic_disable(struct drm_bridge *bridge,
  142. struct drm_bridge_state *old_bridge_state)
  143. {
  144. struct imx8qxp_pixel_link *pl = bridge->driver_private;
  145. imx8qxp_pixel_link_disable_mst_en(pl);
  146. imx8qxp_pixel_link_disable_mst_vld(pl);
  147. imx8qxp_pixel_link_disable_sync(pl);
  148. }
  149. static const u32 imx8qxp_pixel_link_bus_output_fmts[] = {
  150. MEDIA_BUS_FMT_RGB888_1X36_CPADLO,
  151. MEDIA_BUS_FMT_RGB666_1X36_CPADLO,
  152. };
  153. static bool imx8qxp_pixel_link_bus_output_fmt_supported(u32 fmt)
  154. {
  155. int i;
  156. for (i = 0; i < ARRAY_SIZE(imx8qxp_pixel_link_bus_output_fmts); i++) {
  157. if (imx8qxp_pixel_link_bus_output_fmts[i] == fmt)
  158. return true;
  159. }
  160. return false;
  161. }
  162. static u32 *
  163. imx8qxp_pixel_link_bridge_atomic_get_input_bus_fmts(struct drm_bridge *bridge,
  164. struct drm_bridge_state *bridge_state,
  165. struct drm_crtc_state *crtc_state,
  166. struct drm_connector_state *conn_state,
  167. u32 output_fmt,
  168. unsigned int *num_input_fmts)
  169. {
  170. u32 *input_fmts;
  171. if (!imx8qxp_pixel_link_bus_output_fmt_supported(output_fmt))
  172. return NULL;
  173. *num_input_fmts = 1;
  174. input_fmts = kmalloc(sizeof(*input_fmts), GFP_KERNEL);
  175. if (!input_fmts)
  176. return NULL;
  177. input_fmts[0] = output_fmt;
  178. return input_fmts;
  179. }
  180. static u32 *
  181. imx8qxp_pixel_link_bridge_atomic_get_output_bus_fmts(struct drm_bridge *bridge,
  182. struct drm_bridge_state *bridge_state,
  183. struct drm_crtc_state *crtc_state,
  184. struct drm_connector_state *conn_state,
  185. unsigned int *num_output_fmts)
  186. {
  187. *num_output_fmts = ARRAY_SIZE(imx8qxp_pixel_link_bus_output_fmts);
  188. return kmemdup(imx8qxp_pixel_link_bus_output_fmts,
  189. sizeof(imx8qxp_pixel_link_bus_output_fmts), GFP_KERNEL);
  190. }
  191. static const struct drm_bridge_funcs imx8qxp_pixel_link_bridge_funcs = {
  192. .atomic_duplicate_state = drm_atomic_helper_bridge_duplicate_state,
  193. .atomic_destroy_state = drm_atomic_helper_bridge_destroy_state,
  194. .atomic_reset = drm_atomic_helper_bridge_reset,
  195. .attach = imx8qxp_pixel_link_bridge_attach,
  196. .mode_set = imx8qxp_pixel_link_bridge_mode_set,
  197. .atomic_enable = imx8qxp_pixel_link_bridge_atomic_enable,
  198. .atomic_disable = imx8qxp_pixel_link_bridge_atomic_disable,
  199. .atomic_get_input_bus_fmts =
  200. imx8qxp_pixel_link_bridge_atomic_get_input_bus_fmts,
  201. .atomic_get_output_bus_fmts =
  202. imx8qxp_pixel_link_bridge_atomic_get_output_bus_fmts,
  203. };
  204. static int imx8qxp_pixel_link_disable_all_controls(struct imx8qxp_pixel_link *pl)
  205. {
  206. int ret;
  207. ret = imx8qxp_pixel_link_disable_mst_en(pl);
  208. if (ret)
  209. return ret;
  210. ret = imx8qxp_pixel_link_disable_mst_vld(pl);
  211. if (ret)
  212. return ret;
  213. return imx8qxp_pixel_link_disable_sync(pl);
  214. }
  215. static struct drm_bridge *
  216. imx8qxp_pixel_link_find_next_bridge(struct imx8qxp_pixel_link *pl)
  217. {
  218. struct device_node *np = pl->dev->of_node;
  219. struct device_node *port, *remote;
  220. struct drm_bridge *next_bridge[PL_MAX_NEXT_BRIDGES];
  221. u32 port_id;
  222. bool found_port = false;
  223. int reg, ep_cnt = 0;
  224. /* select the first next bridge by default */
  225. int bridge_sel = 0;
  226. for (port_id = 1; port_id <= PL_MAX_MST_ADDR + 1; port_id++) {
  227. port = of_graph_get_port_by_id(np, port_id);
  228. if (!port)
  229. continue;
  230. if (of_device_is_available(port)) {
  231. found_port = true;
  232. of_node_put(port);
  233. break;
  234. }
  235. of_node_put(port);
  236. }
  237. if (!found_port) {
  238. DRM_DEV_ERROR(pl->dev, "no available output port\n");
  239. return ERR_PTR(-ENODEV);
  240. }
  241. for (reg = 0; reg < PL_MAX_NEXT_BRIDGES; reg++) {
  242. remote = of_graph_get_remote_node(np, port_id, reg);
  243. if (!remote)
  244. continue;
  245. if (!of_device_is_available(remote->parent)) {
  246. DRM_DEV_DEBUG(pl->dev,
  247. "port%u endpoint%u remote parent is not available\n",
  248. port_id, reg);
  249. of_node_put(remote);
  250. continue;
  251. }
  252. next_bridge[ep_cnt] = of_drm_find_bridge(remote);
  253. if (!next_bridge[ep_cnt]) {
  254. of_node_put(remote);
  255. return ERR_PTR(-EPROBE_DEFER);
  256. }
  257. /* specially select the next bridge with companion PXL2DPI */
  258. if (of_find_property(remote, "fsl,companion-pxl2dpi", NULL))
  259. bridge_sel = ep_cnt;
  260. ep_cnt++;
  261. of_node_put(remote);
  262. }
  263. pl->mst_addr = port_id - 1;
  264. return next_bridge[bridge_sel];
  265. }
  266. static int imx8qxp_pixel_link_bridge_probe(struct platform_device *pdev)
  267. {
  268. struct imx8qxp_pixel_link *pl;
  269. struct device *dev = &pdev->dev;
  270. struct device_node *np = dev->of_node;
  271. int ret;
  272. pl = devm_kzalloc(dev, sizeof(*pl), GFP_KERNEL);
  273. if (!pl)
  274. return -ENOMEM;
  275. ret = imx_scu_get_handle(&pl->ipc_handle);
  276. if (ret) {
  277. if (ret != -EPROBE_DEFER)
  278. DRM_DEV_ERROR(dev, "failed to get SCU ipc handle: %d\n",
  279. ret);
  280. return ret;
  281. }
  282. ret = of_property_read_u8(np, "fsl,dc-id", &pl->dc_id);
  283. if (ret) {
  284. DRM_DEV_ERROR(dev, "failed to get DC index: %d\n", ret);
  285. return ret;
  286. }
  287. ret = of_property_read_u8(np, "fsl,dc-stream-id", &pl->stream_id);
  288. if (ret) {
  289. DRM_DEV_ERROR(dev, "failed to get DC stream index: %d\n", ret);
  290. return ret;
  291. }
  292. pl->dev = dev;
  293. pl->sink_rsc = pl->dc_id ? IMX_SC_R_DC_1 : IMX_SC_R_DC_0;
  294. if (pl->stream_id == 0) {
  295. pl->mst_addr_ctrl = IMX_SC_C_PXL_LINK_MST1_ADDR;
  296. pl->mst_en_ctrl = IMX_SC_C_PXL_LINK_MST1_ENB;
  297. pl->mst_vld_ctrl = IMX_SC_C_PXL_LINK_MST1_VLD;
  298. pl->sync_ctrl = IMX_SC_C_SYNC_CTRL0;
  299. } else {
  300. pl->mst_addr_ctrl = IMX_SC_C_PXL_LINK_MST2_ADDR;
  301. pl->mst_en_ctrl = IMX_SC_C_PXL_LINK_MST2_ENB;
  302. pl->mst_vld_ctrl = IMX_SC_C_PXL_LINK_MST2_VLD;
  303. pl->sync_ctrl = IMX_SC_C_SYNC_CTRL1;
  304. }
  305. /* disable all controls to POR default */
  306. ret = imx8qxp_pixel_link_disable_all_controls(pl);
  307. if (ret)
  308. return ret;
  309. pl->next_bridge = imx8qxp_pixel_link_find_next_bridge(pl);
  310. if (IS_ERR(pl->next_bridge)) {
  311. ret = PTR_ERR(pl->next_bridge);
  312. if (ret != -EPROBE_DEFER)
  313. DRM_DEV_ERROR(dev, "failed to find next bridge: %d\n",
  314. ret);
  315. return ret;
  316. }
  317. platform_set_drvdata(pdev, pl);
  318. pl->bridge.driver_private = pl;
  319. pl->bridge.funcs = &imx8qxp_pixel_link_bridge_funcs;
  320. pl->bridge.of_node = np;
  321. drm_bridge_add(&pl->bridge);
  322. return ret;
  323. }
  324. static int imx8qxp_pixel_link_bridge_remove(struct platform_device *pdev)
  325. {
  326. struct imx8qxp_pixel_link *pl = platform_get_drvdata(pdev);
  327. drm_bridge_remove(&pl->bridge);
  328. return 0;
  329. }
  330. static const struct of_device_id imx8qxp_pixel_link_dt_ids[] = {
  331. { .compatible = "fsl,imx8qm-dc-pixel-link", },
  332. { .compatible = "fsl,imx8qxp-dc-pixel-link", },
  333. { /* sentinel */ }
  334. };
  335. MODULE_DEVICE_TABLE(of, imx8qxp_pixel_link_dt_ids);
  336. static struct platform_driver imx8qxp_pixel_link_bridge_driver = {
  337. .probe = imx8qxp_pixel_link_bridge_probe,
  338. .remove = imx8qxp_pixel_link_bridge_remove,
  339. .driver = {
  340. .of_match_table = imx8qxp_pixel_link_dt_ids,
  341. .name = DRIVER_NAME,
  342. },
  343. };
  344. module_platform_driver(imx8qxp_pixel_link_bridge_driver);
  345. MODULE_DESCRIPTION("i.MX8QXP/QM display pixel link bridge driver");
  346. MODULE_AUTHOR("Liu Ying <[email protected]>");
  347. MODULE_LICENSE("GPL v2");
  348. MODULE_ALIAS("platform:" DRIVER_NAME);