imx8qxp-ldb-drv.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright 2020 NXP
  4. */
  5. #include <linux/clk.h>
  6. #include <linux/media-bus-format.h>
  7. #include <linux/mfd/syscon.h>
  8. #include <linux/module.h>
  9. #include <linux/of.h>
  10. #include <linux/of_device.h>
  11. #include <linux/of_graph.h>
  12. #include <linux/phy/phy.h>
  13. #include <linux/pm_runtime.h>
  14. #include <linux/regmap.h>
  15. #include <drm/drm_atomic_state_helper.h>
  16. #include <drm/drm_bridge.h>
  17. #include <drm/drm_connector.h>
  18. #include <drm/drm_fourcc.h>
  19. #include <drm/drm_of.h>
  20. #include <drm/drm_print.h>
  21. #include "imx-ldb-helper.h"
  22. #define LDB_CH_SEL BIT(28)
  23. #define SS_CTRL 0x20
  24. #define CH_HSYNC_M(id) BIT(0 + ((id) * 2))
  25. #define CH_VSYNC_M(id) BIT(1 + ((id) * 2))
  26. #define CH_PHSYNC(id) BIT(0 + ((id) * 2))
  27. #define CH_PVSYNC(id) BIT(1 + ((id) * 2))
  28. #define DRIVER_NAME "imx8qxp-ldb"
  29. struct imx8qxp_ldb_channel {
  30. struct ldb_channel base;
  31. struct phy *phy;
  32. unsigned int di_id;
  33. };
  34. struct imx8qxp_ldb {
  35. struct ldb base;
  36. struct device *dev;
  37. struct imx8qxp_ldb_channel channel[MAX_LDB_CHAN_NUM];
  38. struct clk *clk_pixel;
  39. struct clk *clk_bypass;
  40. struct drm_bridge *companion;
  41. int active_chno;
  42. };
  43. static inline struct imx8qxp_ldb_channel *
  44. base_to_imx8qxp_ldb_channel(struct ldb_channel *base)
  45. {
  46. return container_of(base, struct imx8qxp_ldb_channel, base);
  47. }
  48. static inline struct imx8qxp_ldb *base_to_imx8qxp_ldb(struct ldb *base)
  49. {
  50. return container_of(base, struct imx8qxp_ldb, base);
  51. }
  52. static void imx8qxp_ldb_set_phy_cfg(struct imx8qxp_ldb *imx8qxp_ldb,
  53. unsigned long di_clk, bool is_split,
  54. struct phy_configure_opts_lvds *phy_cfg)
  55. {
  56. phy_cfg->bits_per_lane_and_dclk_cycle = 7;
  57. phy_cfg->lanes = 4;
  58. if (is_split) {
  59. phy_cfg->differential_clk_rate = di_clk / 2;
  60. phy_cfg->is_slave = !imx8qxp_ldb->companion;
  61. } else {
  62. phy_cfg->differential_clk_rate = di_clk;
  63. phy_cfg->is_slave = false;
  64. }
  65. }
  66. static int
  67. imx8qxp_ldb_bridge_atomic_check(struct drm_bridge *bridge,
  68. struct drm_bridge_state *bridge_state,
  69. struct drm_crtc_state *crtc_state,
  70. struct drm_connector_state *conn_state)
  71. {
  72. struct ldb_channel *ldb_ch = bridge->driver_private;
  73. struct ldb *ldb = ldb_ch->ldb;
  74. struct imx8qxp_ldb_channel *imx8qxp_ldb_ch =
  75. base_to_imx8qxp_ldb_channel(ldb_ch);
  76. struct imx8qxp_ldb *imx8qxp_ldb = base_to_imx8qxp_ldb(ldb);
  77. struct drm_bridge *companion = imx8qxp_ldb->companion;
  78. struct drm_display_mode *adj = &crtc_state->adjusted_mode;
  79. unsigned long di_clk = adj->clock * 1000;
  80. bool is_split = ldb_channel_is_split_link(ldb_ch);
  81. union phy_configure_opts opts = { };
  82. struct phy_configure_opts_lvds *phy_cfg = &opts.lvds;
  83. int ret;
  84. ret = ldb_bridge_atomic_check_helper(bridge, bridge_state,
  85. crtc_state, conn_state);
  86. if (ret)
  87. return ret;
  88. imx8qxp_ldb_set_phy_cfg(imx8qxp_ldb, di_clk, is_split, phy_cfg);
  89. ret = phy_validate(imx8qxp_ldb_ch->phy, PHY_MODE_LVDS, 0, &opts);
  90. if (ret < 0) {
  91. DRM_DEV_DEBUG_DRIVER(imx8qxp_ldb->dev,
  92. "failed to validate PHY: %d\n", ret);
  93. return ret;
  94. }
  95. if (is_split && companion) {
  96. ret = companion->funcs->atomic_check(companion,
  97. bridge_state, crtc_state, conn_state);
  98. if (ret)
  99. return ret;
  100. }
  101. return ret;
  102. }
  103. static void
  104. imx8qxp_ldb_bridge_mode_set(struct drm_bridge *bridge,
  105. const struct drm_display_mode *mode,
  106. const struct drm_display_mode *adjusted_mode)
  107. {
  108. struct ldb_channel *ldb_ch = bridge->driver_private;
  109. struct ldb_channel *companion_ldb_ch;
  110. struct ldb *ldb = ldb_ch->ldb;
  111. struct imx8qxp_ldb_channel *imx8qxp_ldb_ch =
  112. base_to_imx8qxp_ldb_channel(ldb_ch);
  113. struct imx8qxp_ldb *imx8qxp_ldb = base_to_imx8qxp_ldb(ldb);
  114. struct drm_bridge *companion = imx8qxp_ldb->companion;
  115. struct device *dev = imx8qxp_ldb->dev;
  116. unsigned long di_clk = adjusted_mode->clock * 1000;
  117. bool is_split = ldb_channel_is_split_link(ldb_ch);
  118. union phy_configure_opts opts = { };
  119. struct phy_configure_opts_lvds *phy_cfg = &opts.lvds;
  120. u32 chno = ldb_ch->chno;
  121. int ret;
  122. ret = pm_runtime_get_sync(dev);
  123. if (ret < 0)
  124. DRM_DEV_ERROR(dev, "failed to get runtime PM sync: %d\n", ret);
  125. ret = phy_init(imx8qxp_ldb_ch->phy);
  126. if (ret < 0)
  127. DRM_DEV_ERROR(dev, "failed to initialize PHY: %d\n", ret);
  128. ret = phy_set_mode(imx8qxp_ldb_ch->phy, PHY_MODE_LVDS);
  129. if (ret < 0)
  130. DRM_DEV_ERROR(dev, "failed to set PHY mode: %d\n", ret);
  131. if (is_split && companion) {
  132. companion_ldb_ch = bridge_to_ldb_ch(companion);
  133. companion_ldb_ch->in_bus_format = ldb_ch->in_bus_format;
  134. companion_ldb_ch->out_bus_format = ldb_ch->out_bus_format;
  135. }
  136. clk_set_rate(imx8qxp_ldb->clk_bypass, di_clk);
  137. clk_set_rate(imx8qxp_ldb->clk_pixel, di_clk);
  138. imx8qxp_ldb_set_phy_cfg(imx8qxp_ldb, di_clk, is_split, phy_cfg);
  139. ret = phy_configure(imx8qxp_ldb_ch->phy, &opts);
  140. if (ret < 0)
  141. DRM_DEV_ERROR(dev, "failed to configure PHY: %d\n", ret);
  142. if (chno == 0)
  143. ldb->ldb_ctrl &= ~LDB_CH_SEL;
  144. else
  145. ldb->ldb_ctrl |= LDB_CH_SEL;
  146. /* input VSYNC signal from pixel link is active low */
  147. if (imx8qxp_ldb_ch->di_id == 0)
  148. ldb->ldb_ctrl |= LDB_DI0_VS_POL_ACT_LOW;
  149. else
  150. ldb->ldb_ctrl |= LDB_DI1_VS_POL_ACT_LOW;
  151. /*
  152. * For split mode, settle input VSYNC signal polarity and
  153. * channel selection down early.
  154. */
  155. if (is_split)
  156. regmap_write(ldb->regmap, ldb->ctrl_reg, ldb->ldb_ctrl);
  157. ldb_bridge_mode_set_helper(bridge, mode, adjusted_mode);
  158. if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
  159. regmap_update_bits(ldb->regmap, SS_CTRL, CH_VSYNC_M(chno), 0);
  160. else if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  161. regmap_update_bits(ldb->regmap, SS_CTRL,
  162. CH_VSYNC_M(chno), CH_PVSYNC(chno));
  163. if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
  164. regmap_update_bits(ldb->regmap, SS_CTRL, CH_HSYNC_M(chno), 0);
  165. else if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  166. regmap_update_bits(ldb->regmap, SS_CTRL,
  167. CH_HSYNC_M(chno), CH_PHSYNC(chno));
  168. if (is_split && companion)
  169. companion->funcs->mode_set(companion, mode, adjusted_mode);
  170. }
  171. static void
  172. imx8qxp_ldb_bridge_atomic_pre_enable(struct drm_bridge *bridge,
  173. struct drm_bridge_state *old_bridge_state)
  174. {
  175. struct ldb_channel *ldb_ch = bridge->driver_private;
  176. struct ldb *ldb = ldb_ch->ldb;
  177. struct imx8qxp_ldb *imx8qxp_ldb = base_to_imx8qxp_ldb(ldb);
  178. struct drm_bridge *companion = imx8qxp_ldb->companion;
  179. bool is_split = ldb_channel_is_split_link(ldb_ch);
  180. clk_prepare_enable(imx8qxp_ldb->clk_pixel);
  181. clk_prepare_enable(imx8qxp_ldb->clk_bypass);
  182. if (is_split && companion)
  183. companion->funcs->atomic_pre_enable(companion, old_bridge_state);
  184. }
  185. static void
  186. imx8qxp_ldb_bridge_atomic_enable(struct drm_bridge *bridge,
  187. struct drm_bridge_state *old_bridge_state)
  188. {
  189. struct ldb_channel *ldb_ch = bridge->driver_private;
  190. struct ldb *ldb = ldb_ch->ldb;
  191. struct imx8qxp_ldb_channel *imx8qxp_ldb_ch =
  192. base_to_imx8qxp_ldb_channel(ldb_ch);
  193. struct imx8qxp_ldb *imx8qxp_ldb = base_to_imx8qxp_ldb(ldb);
  194. struct drm_bridge *companion = imx8qxp_ldb->companion;
  195. struct device *dev = imx8qxp_ldb->dev;
  196. bool is_split = ldb_channel_is_split_link(ldb_ch);
  197. int ret;
  198. if (ldb_ch->chno == 0 || is_split) {
  199. ldb->ldb_ctrl &= ~LDB_CH0_MODE_EN_MASK;
  200. ldb->ldb_ctrl |= imx8qxp_ldb_ch->di_id == 0 ?
  201. LDB_CH0_MODE_EN_TO_DI0 : LDB_CH0_MODE_EN_TO_DI1;
  202. }
  203. if (ldb_ch->chno == 1 || is_split) {
  204. ldb->ldb_ctrl &= ~LDB_CH1_MODE_EN_MASK;
  205. ldb->ldb_ctrl |= imx8qxp_ldb_ch->di_id == 0 ?
  206. LDB_CH1_MODE_EN_TO_DI0 : LDB_CH1_MODE_EN_TO_DI1;
  207. }
  208. ldb_bridge_enable_helper(bridge);
  209. ret = phy_power_on(imx8qxp_ldb_ch->phy);
  210. if (ret)
  211. DRM_DEV_ERROR(dev, "failed to power on PHY: %d\n", ret);
  212. if (is_split && companion)
  213. companion->funcs->atomic_enable(companion, old_bridge_state);
  214. }
  215. static void
  216. imx8qxp_ldb_bridge_atomic_disable(struct drm_bridge *bridge,
  217. struct drm_bridge_state *old_bridge_state)
  218. {
  219. struct ldb_channel *ldb_ch = bridge->driver_private;
  220. struct ldb *ldb = ldb_ch->ldb;
  221. struct imx8qxp_ldb_channel *imx8qxp_ldb_ch =
  222. base_to_imx8qxp_ldb_channel(ldb_ch);
  223. struct imx8qxp_ldb *imx8qxp_ldb = base_to_imx8qxp_ldb(ldb);
  224. struct drm_bridge *companion = imx8qxp_ldb->companion;
  225. struct device *dev = imx8qxp_ldb->dev;
  226. bool is_split = ldb_channel_is_split_link(ldb_ch);
  227. int ret;
  228. ret = phy_power_off(imx8qxp_ldb_ch->phy);
  229. if (ret)
  230. DRM_DEV_ERROR(dev, "failed to power off PHY: %d\n", ret);
  231. ret = phy_exit(imx8qxp_ldb_ch->phy);
  232. if (ret < 0)
  233. DRM_DEV_ERROR(dev, "failed to teardown PHY: %d\n", ret);
  234. ldb_bridge_disable_helper(bridge);
  235. clk_disable_unprepare(imx8qxp_ldb->clk_bypass);
  236. clk_disable_unprepare(imx8qxp_ldb->clk_pixel);
  237. if (is_split && companion)
  238. companion->funcs->atomic_disable(companion, old_bridge_state);
  239. ret = pm_runtime_put(dev);
  240. if (ret < 0)
  241. DRM_DEV_ERROR(dev, "failed to put runtime PM: %d\n", ret);
  242. }
  243. static const u32 imx8qxp_ldb_bus_output_fmts[] = {
  244. MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
  245. MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  246. MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA,
  247. MEDIA_BUS_FMT_FIXED,
  248. };
  249. static bool imx8qxp_ldb_bus_output_fmt_supported(u32 fmt)
  250. {
  251. int i;
  252. for (i = 0; i < ARRAY_SIZE(imx8qxp_ldb_bus_output_fmts); i++) {
  253. if (imx8qxp_ldb_bus_output_fmts[i] == fmt)
  254. return true;
  255. }
  256. return false;
  257. }
  258. static u32 *
  259. imx8qxp_ldb_bridge_atomic_get_input_bus_fmts(struct drm_bridge *bridge,
  260. struct drm_bridge_state *bridge_state,
  261. struct drm_crtc_state *crtc_state,
  262. struct drm_connector_state *conn_state,
  263. u32 output_fmt,
  264. unsigned int *num_input_fmts)
  265. {
  266. struct drm_display_info *di;
  267. const struct drm_format_info *finfo;
  268. u32 *input_fmts;
  269. if (!imx8qxp_ldb_bus_output_fmt_supported(output_fmt))
  270. return NULL;
  271. *num_input_fmts = 1;
  272. input_fmts = kmalloc(sizeof(*input_fmts), GFP_KERNEL);
  273. if (!input_fmts)
  274. return NULL;
  275. switch (output_fmt) {
  276. case MEDIA_BUS_FMT_FIXED:
  277. di = &conn_state->connector->display_info;
  278. /*
  279. * Look at the first bus format to determine input format.
  280. * Default to MEDIA_BUS_FMT_RGB888_1X24, if no match.
  281. */
  282. if (di->num_bus_formats) {
  283. finfo = drm_format_info(di->bus_formats[0]);
  284. input_fmts[0] = finfo->depth == 18 ?
  285. MEDIA_BUS_FMT_RGB666_1X24_CPADHI :
  286. MEDIA_BUS_FMT_RGB888_1X24;
  287. } else {
  288. input_fmts[0] = MEDIA_BUS_FMT_RGB888_1X24;
  289. }
  290. break;
  291. case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG:
  292. input_fmts[0] = MEDIA_BUS_FMT_RGB666_1X24_CPADHI;
  293. break;
  294. case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG:
  295. case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA:
  296. input_fmts[0] = MEDIA_BUS_FMT_RGB888_1X24;
  297. break;
  298. default:
  299. kfree(input_fmts);
  300. input_fmts = NULL;
  301. break;
  302. }
  303. return input_fmts;
  304. }
  305. static u32 *
  306. imx8qxp_ldb_bridge_atomic_get_output_bus_fmts(struct drm_bridge *bridge,
  307. struct drm_bridge_state *bridge_state,
  308. struct drm_crtc_state *crtc_state,
  309. struct drm_connector_state *conn_state,
  310. unsigned int *num_output_fmts)
  311. {
  312. *num_output_fmts = ARRAY_SIZE(imx8qxp_ldb_bus_output_fmts);
  313. return kmemdup(imx8qxp_ldb_bus_output_fmts,
  314. sizeof(imx8qxp_ldb_bus_output_fmts), GFP_KERNEL);
  315. }
  316. static enum drm_mode_status
  317. imx8qxp_ldb_bridge_mode_valid(struct drm_bridge *bridge,
  318. const struct drm_display_info *info,
  319. const struct drm_display_mode *mode)
  320. {
  321. struct ldb_channel *ldb_ch = bridge->driver_private;
  322. bool is_single = ldb_channel_is_single_link(ldb_ch);
  323. if (mode->clock > 170000)
  324. return MODE_CLOCK_HIGH;
  325. if (mode->clock > 150000 && is_single)
  326. return MODE_CLOCK_HIGH;
  327. return MODE_OK;
  328. }
  329. static const struct drm_bridge_funcs imx8qxp_ldb_bridge_funcs = {
  330. .atomic_duplicate_state = drm_atomic_helper_bridge_duplicate_state,
  331. .atomic_destroy_state = drm_atomic_helper_bridge_destroy_state,
  332. .atomic_reset = drm_atomic_helper_bridge_reset,
  333. .mode_valid = imx8qxp_ldb_bridge_mode_valid,
  334. .attach = ldb_bridge_attach_helper,
  335. .atomic_check = imx8qxp_ldb_bridge_atomic_check,
  336. .mode_set = imx8qxp_ldb_bridge_mode_set,
  337. .atomic_pre_enable = imx8qxp_ldb_bridge_atomic_pre_enable,
  338. .atomic_enable = imx8qxp_ldb_bridge_atomic_enable,
  339. .atomic_disable = imx8qxp_ldb_bridge_atomic_disable,
  340. .atomic_get_input_bus_fmts =
  341. imx8qxp_ldb_bridge_atomic_get_input_bus_fmts,
  342. .atomic_get_output_bus_fmts =
  343. imx8qxp_ldb_bridge_atomic_get_output_bus_fmts,
  344. };
  345. static int imx8qxp_ldb_set_di_id(struct imx8qxp_ldb *imx8qxp_ldb)
  346. {
  347. struct imx8qxp_ldb_channel *imx8qxp_ldb_ch =
  348. &imx8qxp_ldb->channel[imx8qxp_ldb->active_chno];
  349. struct ldb_channel *ldb_ch = &imx8qxp_ldb_ch->base;
  350. struct device_node *ep, *remote;
  351. struct device *dev = imx8qxp_ldb->dev;
  352. struct of_endpoint endpoint;
  353. int ret;
  354. ep = of_graph_get_endpoint_by_regs(ldb_ch->np, 0, -1);
  355. if (!ep) {
  356. DRM_DEV_ERROR(dev, "failed to get port0 endpoint\n");
  357. return -EINVAL;
  358. }
  359. remote = of_graph_get_remote_endpoint(ep);
  360. of_node_put(ep);
  361. if (!remote) {
  362. DRM_DEV_ERROR(dev, "failed to get port0 remote endpoint\n");
  363. return -EINVAL;
  364. }
  365. ret = of_graph_parse_endpoint(remote, &endpoint);
  366. of_node_put(remote);
  367. if (ret) {
  368. DRM_DEV_ERROR(dev, "failed to parse port0 remote endpoint: %d\n",
  369. ret);
  370. return ret;
  371. }
  372. imx8qxp_ldb_ch->di_id = endpoint.id;
  373. return 0;
  374. }
  375. static int
  376. imx8qxp_ldb_check_chno_and_dual_link(struct ldb_channel *ldb_ch, int link)
  377. {
  378. if ((link == DRM_LVDS_DUAL_LINK_ODD_EVEN_PIXELS && ldb_ch->chno != 0) ||
  379. (link == DRM_LVDS_DUAL_LINK_EVEN_ODD_PIXELS && ldb_ch->chno != 1))
  380. return -EINVAL;
  381. return 0;
  382. }
  383. static int imx8qxp_ldb_parse_dt_companion(struct imx8qxp_ldb *imx8qxp_ldb)
  384. {
  385. struct imx8qxp_ldb_channel *imx8qxp_ldb_ch =
  386. &imx8qxp_ldb->channel[imx8qxp_ldb->active_chno];
  387. struct ldb_channel *ldb_ch = &imx8qxp_ldb_ch->base;
  388. struct ldb_channel *companion_ldb_ch;
  389. struct device_node *companion;
  390. struct device_node *child;
  391. struct device_node *companion_port = NULL;
  392. struct device_node *port1, *port2;
  393. struct device *dev = imx8qxp_ldb->dev;
  394. const struct of_device_id *match;
  395. u32 i;
  396. int dual_link;
  397. int ret;
  398. /* Locate the companion LDB for dual-link operation, if any. */
  399. companion = of_parse_phandle(dev->of_node, "fsl,companion-ldb", 0);
  400. if (!companion)
  401. return 0;
  402. if (!of_device_is_available(companion)) {
  403. DRM_DEV_ERROR(dev, "companion LDB is not available\n");
  404. ret = -ENODEV;
  405. goto out;
  406. }
  407. /*
  408. * Sanity check: the companion bridge must have the same compatible
  409. * string.
  410. */
  411. match = of_match_device(dev->driver->of_match_table, dev);
  412. if (!of_device_is_compatible(companion, match->compatible)) {
  413. DRM_DEV_ERROR(dev, "companion LDB is incompatible\n");
  414. ret = -ENXIO;
  415. goto out;
  416. }
  417. for_each_available_child_of_node(companion, child) {
  418. ret = of_property_read_u32(child, "reg", &i);
  419. if (ret || i > MAX_LDB_CHAN_NUM - 1) {
  420. DRM_DEV_ERROR(dev,
  421. "invalid channel node address: %u\n", i);
  422. ret = -EINVAL;
  423. of_node_put(child);
  424. goto out;
  425. }
  426. /*
  427. * Channel numbers have to be different, because channel0
  428. * transmits odd pixels and channel1 transmits even pixels.
  429. */
  430. if (i == (ldb_ch->chno ^ 0x1)) {
  431. companion_port = child;
  432. break;
  433. }
  434. }
  435. if (!companion_port) {
  436. DRM_DEV_ERROR(dev,
  437. "failed to find companion LDB channel port\n");
  438. ret = -EINVAL;
  439. goto out;
  440. }
  441. /*
  442. * We need to work out if the sink is expecting us to function in
  443. * dual-link mode. We do this by looking at the DT port nodes we are
  444. * connected to. If they are marked as expecting odd pixels and
  445. * even pixels than we need to enable LDB split mode.
  446. */
  447. port1 = of_graph_get_port_by_id(ldb_ch->np, 1);
  448. port2 = of_graph_get_port_by_id(companion_port, 1);
  449. dual_link = drm_of_lvds_get_dual_link_pixel_order(port1, port2);
  450. of_node_put(port1);
  451. of_node_put(port2);
  452. switch (dual_link) {
  453. case DRM_LVDS_DUAL_LINK_ODD_EVEN_PIXELS:
  454. ldb_ch->link_type = LDB_CH_DUAL_LINK_ODD_EVEN_PIXELS;
  455. break;
  456. case DRM_LVDS_DUAL_LINK_EVEN_ODD_PIXELS:
  457. ldb_ch->link_type = LDB_CH_DUAL_LINK_EVEN_ODD_PIXELS;
  458. break;
  459. default:
  460. ret = dual_link;
  461. DRM_DEV_ERROR(dev,
  462. "failed to get dual link pixel order: %d\n", ret);
  463. goto out;
  464. }
  465. ret = imx8qxp_ldb_check_chno_and_dual_link(ldb_ch, dual_link);
  466. if (ret < 0) {
  467. DRM_DEV_ERROR(dev,
  468. "unmatched channel number(%u) vs dual link(%d)\n",
  469. ldb_ch->chno, dual_link);
  470. goto out;
  471. }
  472. imx8qxp_ldb->companion = of_drm_find_bridge(companion_port);
  473. if (!imx8qxp_ldb->companion) {
  474. ret = -EPROBE_DEFER;
  475. DRM_DEV_DEBUG_DRIVER(dev,
  476. "failed to find bridge for companion bridge: %d\n",
  477. ret);
  478. goto out;
  479. }
  480. DRM_DEV_DEBUG_DRIVER(dev,
  481. "dual-link configuration detected (companion bridge %pOF)\n",
  482. companion);
  483. companion_ldb_ch = bridge_to_ldb_ch(imx8qxp_ldb->companion);
  484. companion_ldb_ch->link_type = ldb_ch->link_type;
  485. out:
  486. of_node_put(companion_port);
  487. of_node_put(companion);
  488. return ret;
  489. }
  490. static int imx8qxp_ldb_probe(struct platform_device *pdev)
  491. {
  492. struct device *dev = &pdev->dev;
  493. struct imx8qxp_ldb *imx8qxp_ldb;
  494. struct imx8qxp_ldb_channel *imx8qxp_ldb_ch;
  495. struct ldb *ldb;
  496. struct ldb_channel *ldb_ch;
  497. int ret, i;
  498. imx8qxp_ldb = devm_kzalloc(dev, sizeof(*imx8qxp_ldb), GFP_KERNEL);
  499. if (!imx8qxp_ldb)
  500. return -ENOMEM;
  501. imx8qxp_ldb->clk_pixel = devm_clk_get(dev, "pixel");
  502. if (IS_ERR(imx8qxp_ldb->clk_pixel)) {
  503. ret = PTR_ERR(imx8qxp_ldb->clk_pixel);
  504. if (ret != -EPROBE_DEFER)
  505. DRM_DEV_ERROR(dev,
  506. "failed to get pixel clock: %d\n", ret);
  507. return ret;
  508. }
  509. imx8qxp_ldb->clk_bypass = devm_clk_get(dev, "bypass");
  510. if (IS_ERR(imx8qxp_ldb->clk_bypass)) {
  511. ret = PTR_ERR(imx8qxp_ldb->clk_bypass);
  512. if (ret != -EPROBE_DEFER)
  513. DRM_DEV_ERROR(dev,
  514. "failed to get bypass clock: %d\n", ret);
  515. return ret;
  516. }
  517. imx8qxp_ldb->dev = dev;
  518. ldb = &imx8qxp_ldb->base;
  519. ldb->dev = dev;
  520. ldb->ctrl_reg = 0xe0;
  521. for (i = 0; i < MAX_LDB_CHAN_NUM; i++)
  522. ldb->channel[i] = &imx8qxp_ldb->channel[i].base;
  523. ret = ldb_init_helper(ldb);
  524. if (ret)
  525. return ret;
  526. if (ldb->available_ch_cnt == 0) {
  527. DRM_DEV_DEBUG_DRIVER(dev, "no available channel\n");
  528. return 0;
  529. } else if (ldb->available_ch_cnt > 1) {
  530. DRM_DEV_ERROR(dev, "invalid available channel number(%u)\n",
  531. ldb->available_ch_cnt);
  532. return -EINVAL;
  533. }
  534. for (i = 0; i < MAX_LDB_CHAN_NUM; i++) {
  535. imx8qxp_ldb_ch = &imx8qxp_ldb->channel[i];
  536. ldb_ch = &imx8qxp_ldb_ch->base;
  537. if (ldb_ch->is_available) {
  538. imx8qxp_ldb->active_chno = ldb_ch->chno;
  539. break;
  540. }
  541. }
  542. imx8qxp_ldb_ch->phy = devm_of_phy_get(dev, ldb_ch->np, "lvds_phy");
  543. if (IS_ERR(imx8qxp_ldb_ch->phy)) {
  544. ret = PTR_ERR(imx8qxp_ldb_ch->phy);
  545. if (ret != -EPROBE_DEFER)
  546. DRM_DEV_ERROR(dev, "failed to get channel%d PHY: %d\n",
  547. imx8qxp_ldb->active_chno, ret);
  548. return ret;
  549. }
  550. ret = ldb_find_next_bridge_helper(ldb);
  551. if (ret)
  552. return ret;
  553. ret = imx8qxp_ldb_set_di_id(imx8qxp_ldb);
  554. if (ret)
  555. return ret;
  556. ret = imx8qxp_ldb_parse_dt_companion(imx8qxp_ldb);
  557. if (ret)
  558. return ret;
  559. platform_set_drvdata(pdev, imx8qxp_ldb);
  560. pm_runtime_enable(dev);
  561. ldb_add_bridge_helper(ldb, &imx8qxp_ldb_bridge_funcs);
  562. return ret;
  563. }
  564. static int imx8qxp_ldb_remove(struct platform_device *pdev)
  565. {
  566. struct imx8qxp_ldb *imx8qxp_ldb = platform_get_drvdata(pdev);
  567. struct ldb *ldb = &imx8qxp_ldb->base;
  568. ldb_remove_bridge_helper(ldb);
  569. pm_runtime_disable(&pdev->dev);
  570. return 0;
  571. }
  572. static int __maybe_unused imx8qxp_ldb_runtime_suspend(struct device *dev)
  573. {
  574. return 0;
  575. }
  576. static int __maybe_unused imx8qxp_ldb_runtime_resume(struct device *dev)
  577. {
  578. struct imx8qxp_ldb *imx8qxp_ldb = dev_get_drvdata(dev);
  579. struct ldb *ldb = &imx8qxp_ldb->base;
  580. /* disable LDB by resetting the control register to POR default */
  581. regmap_write(ldb->regmap, ldb->ctrl_reg, 0);
  582. return 0;
  583. }
  584. static const struct dev_pm_ops imx8qxp_ldb_pm_ops = {
  585. SET_RUNTIME_PM_OPS(imx8qxp_ldb_runtime_suspend,
  586. imx8qxp_ldb_runtime_resume, NULL)
  587. };
  588. static const struct of_device_id imx8qxp_ldb_dt_ids[] = {
  589. { .compatible = "fsl,imx8qxp-ldb" },
  590. { /* sentinel */ }
  591. };
  592. MODULE_DEVICE_TABLE(of, imx8qxp_ldb_dt_ids);
  593. static struct platform_driver imx8qxp_ldb_driver = {
  594. .probe = imx8qxp_ldb_probe,
  595. .remove = imx8qxp_ldb_remove,
  596. .driver = {
  597. .pm = &imx8qxp_ldb_pm_ops,
  598. .name = DRIVER_NAME,
  599. .of_match_table = imx8qxp_ldb_dt_ids,
  600. },
  601. };
  602. module_platform_driver(imx8qxp_ldb_driver);
  603. MODULE_DESCRIPTION("i.MX8QXP LVDS Display Bridge(LDB)/Pixel Mapper bridge driver");
  604. MODULE_AUTHOR("Liu Ying <[email protected]>");
  605. MODULE_LICENSE("GPL v2");
  606. MODULE_ALIAS("platform:" DRIVER_NAME);