analogix-i2c-dptx.h 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright(c) 2016, Analogix Semiconductor.
  4. *
  5. * Based on anx7808 driver obtained from chromeos with copyright:
  6. * Copyright(c) 2013, Google Inc.
  7. */
  8. #ifndef _ANALOGIX_I2C_DPTX_H_
  9. #define _ANALOGIX_I2C_DPTX_H_
  10. /***************************************************************/
  11. /* Register definitions for TX_P0 */
  12. /***************************************************************/
  13. /* HDCP Status Register */
  14. #define SP_TX_HDCP_STATUS_REG 0x00
  15. #define SP_AUTH_FAIL BIT(5)
  16. #define SP_AUTHEN_PASS BIT(1)
  17. /* HDCP Control Register 0 */
  18. #define SP_HDCP_CTRL0_REG 0x01
  19. #define SP_RX_REPEATER BIT(6)
  20. #define SP_RE_AUTH BIT(5)
  21. #define SP_SW_AUTH_OK BIT(4)
  22. #define SP_HARD_AUTH_EN BIT(3)
  23. #define SP_HDCP_ENC_EN BIT(2)
  24. #define SP_BKSV_SRM_PASS BIT(1)
  25. #define SP_KSVLIST_VLD BIT(0)
  26. /* HDCP Function Enabled */
  27. #define SP_HDCP_FUNCTION_ENABLED (BIT(0) | BIT(1) | BIT(2) | BIT(3))
  28. /* HDCP Receiver BSTATUS Register 0 */
  29. #define SP_HDCP_RX_BSTATUS0_REG 0x1b
  30. /* HDCP Receiver BSTATUS Register 1 */
  31. #define SP_HDCP_RX_BSTATUS1_REG 0x1c
  32. /* HDCP Embedded "Blue Screen" Content Registers */
  33. #define SP_HDCP_VID0_BLUE_SCREEN_REG 0x2c
  34. #define SP_HDCP_VID1_BLUE_SCREEN_REG 0x2d
  35. #define SP_HDCP_VID2_BLUE_SCREEN_REG 0x2e
  36. /* HDCP Wait R0 Timing Register */
  37. #define SP_HDCP_WAIT_R0_TIME_REG 0x40
  38. /* HDCP Link Integrity Check Timer Register */
  39. #define SP_HDCP_LINK_CHECK_TIMER_REG 0x41
  40. /* HDCP Repeater Ready Wait Timer Register */
  41. #define SP_HDCP_RPTR_RDY_WAIT_TIME_REG 0x42
  42. /* HDCP Auto Timer Register */
  43. #define SP_HDCP_AUTO_TIMER_REG 0x51
  44. /* HDCP Key Status Register */
  45. #define SP_HDCP_KEY_STATUS_REG 0x5e
  46. /* HDCP Key Command Register */
  47. #define SP_HDCP_KEY_COMMAND_REG 0x5f
  48. #define SP_DISABLE_SYNC_HDCP BIT(2)
  49. /* OTP Memory Key Protection Registers */
  50. #define SP_OTP_KEY_PROTECT1_REG 0x60
  51. #define SP_OTP_KEY_PROTECT2_REG 0x61
  52. #define SP_OTP_KEY_PROTECT3_REG 0x62
  53. #define SP_OTP_PSW1 0xa2
  54. #define SP_OTP_PSW2 0x7e
  55. #define SP_OTP_PSW3 0xc6
  56. /* DP System Control Registers */
  57. #define SP_DP_SYSTEM_CTRL_BASE (0x80 - 1)
  58. /* Bits for DP System Control Register 2 */
  59. #define SP_CHA_STA BIT(2)
  60. /* Bits for DP System Control Register 3 */
  61. #define SP_HPD_STATUS BIT(6)
  62. #define SP_HPD_FORCE BIT(5)
  63. #define SP_HPD_CTRL BIT(4)
  64. #define SP_STRM_VALID BIT(2)
  65. #define SP_STRM_FORCE BIT(1)
  66. #define SP_STRM_CTRL BIT(0)
  67. /* Bits for DP System Control Register 4 */
  68. #define SP_ENHANCED_MODE BIT(3)
  69. /* DP Video Control Register */
  70. #define SP_DP_VIDEO_CTRL_REG 0x84
  71. #define SP_COLOR_F_MASK 0x06
  72. #define SP_COLOR_F_SHIFT 1
  73. #define SP_BPC_MASK 0xe0
  74. #define SP_BPC_SHIFT 5
  75. # define SP_BPC_6BITS 0x00
  76. # define SP_BPC_8BITS 0x01
  77. # define SP_BPC_10BITS 0x02
  78. # define SP_BPC_12BITS 0x03
  79. /* DP Audio Control Register */
  80. #define SP_DP_AUDIO_CTRL_REG 0x87
  81. #define SP_AUD_EN BIT(0)
  82. /* 10us Pulse Generate Timer Registers */
  83. #define SP_I2C_GEN_10US_TIMER0_REG 0x88
  84. #define SP_I2C_GEN_10US_TIMER1_REG 0x89
  85. /* Packet Send Control Register */
  86. #define SP_PACKET_SEND_CTRL_REG 0x90
  87. #define SP_AUD_IF_UP BIT(7)
  88. #define SP_AVI_IF_UD BIT(6)
  89. #define SP_MPEG_IF_UD BIT(5)
  90. #define SP_SPD_IF_UD BIT(4)
  91. #define SP_AUD_IF_EN BIT(3)
  92. #define SP_AVI_IF_EN BIT(2)
  93. #define SP_MPEG_IF_EN BIT(1)
  94. #define SP_SPD_IF_EN BIT(0)
  95. /* DP HDCP Control Register */
  96. #define SP_DP_HDCP_CTRL_REG 0x92
  97. #define SP_AUTO_EN BIT(7)
  98. #define SP_AUTO_START BIT(5)
  99. #define SP_LINK_POLLING BIT(1)
  100. /* DP Main Link Bandwidth Setting Register */
  101. #define SP_DP_MAIN_LINK_BW_SET_REG 0xa0
  102. #define SP_LINK_BW_SET_MASK 0x1f
  103. #define SP_INITIAL_SLIM_M_AUD_SEL BIT(5)
  104. /* DP Lane Count Setting Register */
  105. #define SP_DP_LANE_COUNT_SET_REG 0xa1
  106. /* DP Training Pattern Set Register */
  107. #define SP_DP_TRAINING_PATTERN_SET_REG 0xa2
  108. /* DP Lane 0 Link Training Control Register */
  109. #define SP_DP_LANE0_LT_CTRL_REG 0xa3
  110. #define SP_TX_SW_SET_MASK 0x1b
  111. #define SP_MAX_PRE_REACH BIT(5)
  112. #define SP_MAX_DRIVE_REACH BIT(4)
  113. #define SP_PRE_EMP_LEVEL1 BIT(3)
  114. #define SP_DRVIE_CURRENT_LEVEL1 BIT(0)
  115. /* DP Link Training Control Register */
  116. #define SP_DP_LT_CTRL_REG 0xa8
  117. #define SP_DP_LT_INPROGRESS 0x80
  118. #define SP_LT_ERROR_TYPE_MASK 0x70
  119. # define SP_LT_NO_ERROR 0x00
  120. # define SP_LT_AUX_WRITE_ERROR 0x01
  121. # define SP_LT_MAX_DRIVE_REACHED 0x02
  122. # define SP_LT_WRONG_LANE_COUNT_SET 0x03
  123. # define SP_LT_LOOP_SAME_5_TIME 0x04
  124. # define SP_LT_CR_FAIL_IN_EQ 0x05
  125. # define SP_LT_EQ_LOOP_5_TIME 0x06
  126. #define SP_LT_EN BIT(0)
  127. /* DP CEP Training Control Registers */
  128. #define SP_DP_CEP_TRAINING_CTRL0_REG 0xa9
  129. #define SP_DP_CEP_TRAINING_CTRL1_REG 0xaa
  130. /* DP Debug Register 1 */
  131. #define SP_DP_DEBUG1_REG 0xb0
  132. #define SP_DEBUG_PLL_LOCK BIT(4)
  133. #define SP_POLLING_EN BIT(1)
  134. /* DP Polling Control Register */
  135. #define SP_DP_POLLING_CTRL_REG 0xb4
  136. #define SP_AUTO_POLLING_DISABLE BIT(0)
  137. /* DP Link Debug Control Register */
  138. #define SP_DP_LINK_DEBUG_CTRL_REG 0xb8
  139. #define SP_M_VID_DEBUG BIT(5)
  140. #define SP_NEW_PRBS7 BIT(4)
  141. #define SP_INSERT_ER BIT(1)
  142. #define SP_PRBS31_EN BIT(0)
  143. /* AUX Misc control Register */
  144. #define SP_AUX_MISC_CTRL_REG 0xbf
  145. /* DP PLL control Register */
  146. #define SP_DP_PLL_CTRL_REG 0xc7
  147. #define SP_PLL_RST BIT(6)
  148. /* DP Analog Power Down Register */
  149. #define SP_DP_ANALOG_POWER_DOWN_REG 0xc8
  150. #define SP_CH0_PD BIT(0)
  151. /* DP Misc Control Register */
  152. #define SP_DP_MISC_CTRL_REG 0xcd
  153. #define SP_EQ_TRAINING_LOOP BIT(6)
  154. /* DP Extra I2C Device Address Register */
  155. #define SP_DP_EXTRA_I2C_DEV_ADDR_REG 0xce
  156. #define SP_I2C_STRETCH_DISABLE BIT(7)
  157. #define SP_I2C_EXTRA_ADDR 0x50
  158. /* DP Downspread Control Register 1 */
  159. #define SP_DP_DOWNSPREAD_CTRL1_REG 0xd0
  160. /* DP M Value Calculation Control Register */
  161. #define SP_DP_M_CALCULATION_CTRL_REG 0xd9
  162. #define SP_M_GEN_CLK_SEL BIT(0)
  163. /* AUX Channel Access Status Register */
  164. #define SP_AUX_CH_STATUS_REG 0xe0
  165. #define SP_AUX_STATUS 0x0f
  166. /* AUX Channel DEFER Control Register */
  167. #define SP_AUX_DEFER_CTRL_REG 0xe2
  168. #define SP_DEFER_CTRL_EN BIT(7)
  169. /* DP Buffer Data Count Register */
  170. #define SP_BUF_DATA_COUNT_REG 0xe4
  171. #define SP_BUF_DATA_COUNT_MASK 0x1f
  172. #define SP_BUF_CLR BIT(7)
  173. /* DP AUX Channel Control Register 1 */
  174. #define SP_DP_AUX_CH_CTRL1_REG 0xe5
  175. #define SP_AUX_TX_COMM_MASK 0x0f
  176. #define SP_AUX_LENGTH_MASK 0xf0
  177. #define SP_AUX_LENGTH_SHIFT 4
  178. /* DP AUX CH Address Register 0 */
  179. #define SP_AUX_ADDR_7_0_REG 0xe6
  180. /* DP AUX CH Address Register 1 */
  181. #define SP_AUX_ADDR_15_8_REG 0xe7
  182. /* DP AUX CH Address Register 2 */
  183. #define SP_AUX_ADDR_19_16_REG 0xe8
  184. #define SP_AUX_ADDR_19_16_MASK 0x0f
  185. /* DP AUX Channel Control Register 2 */
  186. #define SP_DP_AUX_CH_CTRL2_REG 0xe9
  187. #define SP_AUX_SEL_RXCM BIT(6)
  188. #define SP_AUX_CHSEL BIT(3)
  189. #define SP_AUX_PN_INV BIT(2)
  190. #define SP_ADDR_ONLY BIT(1)
  191. #define SP_AUX_EN BIT(0)
  192. /* DP Video Stream Control InfoFrame Register */
  193. #define SP_DP_3D_VSC_CTRL_REG 0xea
  194. #define SP_INFO_FRAME_VSC_EN BIT(0)
  195. /* DP Video Stream Data Byte 1 Register */
  196. #define SP_DP_VSC_DB1_REG 0xeb
  197. /* DP AUX Channel Control Register 3 */
  198. #define SP_DP_AUX_CH_CTRL3_REG 0xec
  199. #define SP_WAIT_COUNTER_7_0_MASK 0xff
  200. /* DP AUX Channel Control Register 4 */
  201. #define SP_DP_AUX_CH_CTRL4_REG 0xed
  202. /* DP AUX Buffer Data Registers */
  203. #define SP_DP_BUF_DATA0_REG 0xf0
  204. ssize_t anx_dp_aux_transfer(struct regmap *map_dptx,
  205. struct drm_dp_aux_msg *msg);
  206. #endif