ast_mode.c 50 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799
  1. /*
  2. * Copyright 2012 Red Hat Inc.
  3. * Parts based on xf86-video-ast
  4. * Copyright (c) 2005 ASPEED Technology Inc.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the
  8. * "Software"), to deal in the Software without restriction, including
  9. * without limitation the rights to use, copy, modify, merge, publish,
  10. * distribute, sub license, and/or sell copies of the Software, and to
  11. * permit persons to whom the Software is furnished to do so, subject to
  12. * the following conditions:
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  18. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  19. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  20. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * The above copyright notice and this permission notice (including the
  23. * next paragraph) shall be included in all copies or substantial portions
  24. * of the Software.
  25. *
  26. */
  27. /*
  28. * Authors: Dave Airlie <[email protected]>
  29. */
  30. #include <linux/export.h>
  31. #include <linux/pci.h>
  32. #include <drm/drm_atomic.h>
  33. #include <drm/drm_atomic_helper.h>
  34. #include <drm/drm_atomic_state_helper.h>
  35. #include <drm/drm_crtc.h>
  36. #include <drm/drm_crtc_helper.h>
  37. #include <drm/drm_edid.h>
  38. #include <drm/drm_fourcc.h>
  39. #include <drm/drm_gem_atomic_helper.h>
  40. #include <drm/drm_gem_framebuffer_helper.h>
  41. #include <drm/drm_gem_vram_helper.h>
  42. #include <drm/drm_managed.h>
  43. #include <drm/drm_probe_helper.h>
  44. #include <drm/drm_simple_kms_helper.h>
  45. #include "ast_drv.h"
  46. #include "ast_tables.h"
  47. static inline void ast_load_palette_index(struct ast_private *ast,
  48. u8 index, u8 red, u8 green,
  49. u8 blue)
  50. {
  51. ast_io_write8(ast, AST_IO_DAC_INDEX_WRITE, index);
  52. ast_io_read8(ast, AST_IO_SEQ_PORT);
  53. ast_io_write8(ast, AST_IO_DAC_DATA, red);
  54. ast_io_read8(ast, AST_IO_SEQ_PORT);
  55. ast_io_write8(ast, AST_IO_DAC_DATA, green);
  56. ast_io_read8(ast, AST_IO_SEQ_PORT);
  57. ast_io_write8(ast, AST_IO_DAC_DATA, blue);
  58. ast_io_read8(ast, AST_IO_SEQ_PORT);
  59. }
  60. static void ast_crtc_load_lut(struct ast_private *ast, struct drm_crtc *crtc)
  61. {
  62. u16 *r, *g, *b;
  63. int i;
  64. if (!crtc->enabled)
  65. return;
  66. r = crtc->gamma_store;
  67. g = r + crtc->gamma_size;
  68. b = g + crtc->gamma_size;
  69. for (i = 0; i < 256; i++)
  70. ast_load_palette_index(ast, i, *r++ >> 8, *g++ >> 8, *b++ >> 8);
  71. }
  72. static bool ast_get_vbios_mode_info(const struct drm_format_info *format,
  73. const struct drm_display_mode *mode,
  74. struct drm_display_mode *adjusted_mode,
  75. struct ast_vbios_mode_info *vbios_mode)
  76. {
  77. u32 refresh_rate_index = 0, refresh_rate;
  78. const struct ast_vbios_enhtable *best = NULL;
  79. u32 hborder, vborder;
  80. bool check_sync;
  81. switch (format->cpp[0] * 8) {
  82. case 8:
  83. vbios_mode->std_table = &vbios_stdtable[VGAModeIndex];
  84. break;
  85. case 16:
  86. vbios_mode->std_table = &vbios_stdtable[HiCModeIndex];
  87. break;
  88. case 24:
  89. case 32:
  90. vbios_mode->std_table = &vbios_stdtable[TrueCModeIndex];
  91. break;
  92. default:
  93. return false;
  94. }
  95. switch (mode->crtc_hdisplay) {
  96. case 640:
  97. vbios_mode->enh_table = &res_640x480[refresh_rate_index];
  98. break;
  99. case 800:
  100. vbios_mode->enh_table = &res_800x600[refresh_rate_index];
  101. break;
  102. case 1024:
  103. vbios_mode->enh_table = &res_1024x768[refresh_rate_index];
  104. break;
  105. case 1152:
  106. vbios_mode->enh_table = &res_1152x864[refresh_rate_index];
  107. break;
  108. case 1280:
  109. if (mode->crtc_vdisplay == 800)
  110. vbios_mode->enh_table = &res_1280x800[refresh_rate_index];
  111. else
  112. vbios_mode->enh_table = &res_1280x1024[refresh_rate_index];
  113. break;
  114. case 1360:
  115. vbios_mode->enh_table = &res_1360x768[refresh_rate_index];
  116. break;
  117. case 1440:
  118. vbios_mode->enh_table = &res_1440x900[refresh_rate_index];
  119. break;
  120. case 1600:
  121. if (mode->crtc_vdisplay == 900)
  122. vbios_mode->enh_table = &res_1600x900[refresh_rate_index];
  123. else
  124. vbios_mode->enh_table = &res_1600x1200[refresh_rate_index];
  125. break;
  126. case 1680:
  127. vbios_mode->enh_table = &res_1680x1050[refresh_rate_index];
  128. break;
  129. case 1920:
  130. if (mode->crtc_vdisplay == 1080)
  131. vbios_mode->enh_table = &res_1920x1080[refresh_rate_index];
  132. else
  133. vbios_mode->enh_table = &res_1920x1200[refresh_rate_index];
  134. break;
  135. default:
  136. return false;
  137. }
  138. refresh_rate = drm_mode_vrefresh(mode);
  139. check_sync = vbios_mode->enh_table->flags & WideScreenMode;
  140. while (1) {
  141. const struct ast_vbios_enhtable *loop = vbios_mode->enh_table;
  142. while (loop->refresh_rate != 0xff) {
  143. if ((check_sync) &&
  144. (((mode->flags & DRM_MODE_FLAG_NVSYNC) &&
  145. (loop->flags & PVSync)) ||
  146. ((mode->flags & DRM_MODE_FLAG_PVSYNC) &&
  147. (loop->flags & NVSync)) ||
  148. ((mode->flags & DRM_MODE_FLAG_NHSYNC) &&
  149. (loop->flags & PHSync)) ||
  150. ((mode->flags & DRM_MODE_FLAG_PHSYNC) &&
  151. (loop->flags & NHSync)))) {
  152. loop++;
  153. continue;
  154. }
  155. if (loop->refresh_rate <= refresh_rate
  156. && (!best || loop->refresh_rate > best->refresh_rate))
  157. best = loop;
  158. loop++;
  159. }
  160. if (best || !check_sync)
  161. break;
  162. check_sync = 0;
  163. }
  164. if (best)
  165. vbios_mode->enh_table = best;
  166. hborder = (vbios_mode->enh_table->flags & HBorder) ? 8 : 0;
  167. vborder = (vbios_mode->enh_table->flags & VBorder) ? 8 : 0;
  168. adjusted_mode->crtc_htotal = vbios_mode->enh_table->ht;
  169. adjusted_mode->crtc_hblank_start = vbios_mode->enh_table->hde + hborder;
  170. adjusted_mode->crtc_hblank_end = vbios_mode->enh_table->ht - hborder;
  171. adjusted_mode->crtc_hsync_start = vbios_mode->enh_table->hde + hborder +
  172. vbios_mode->enh_table->hfp;
  173. adjusted_mode->crtc_hsync_end = (vbios_mode->enh_table->hde + hborder +
  174. vbios_mode->enh_table->hfp +
  175. vbios_mode->enh_table->hsync);
  176. adjusted_mode->crtc_vtotal = vbios_mode->enh_table->vt;
  177. adjusted_mode->crtc_vblank_start = vbios_mode->enh_table->vde + vborder;
  178. adjusted_mode->crtc_vblank_end = vbios_mode->enh_table->vt - vborder;
  179. adjusted_mode->crtc_vsync_start = vbios_mode->enh_table->vde + vborder +
  180. vbios_mode->enh_table->vfp;
  181. adjusted_mode->crtc_vsync_end = (vbios_mode->enh_table->vde + vborder +
  182. vbios_mode->enh_table->vfp +
  183. vbios_mode->enh_table->vsync);
  184. return true;
  185. }
  186. static void ast_set_vbios_color_reg(struct ast_private *ast,
  187. const struct drm_format_info *format,
  188. const struct ast_vbios_mode_info *vbios_mode)
  189. {
  190. u32 color_index;
  191. switch (format->cpp[0]) {
  192. case 1:
  193. color_index = VGAModeIndex - 1;
  194. break;
  195. case 2:
  196. color_index = HiCModeIndex;
  197. break;
  198. case 3:
  199. case 4:
  200. color_index = TrueCModeIndex;
  201. break;
  202. default:
  203. return;
  204. }
  205. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x8c, (u8)((color_index & 0x0f) << 4));
  206. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x91, 0x00);
  207. if (vbios_mode->enh_table->flags & NewModeInfo) {
  208. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x91, 0xa8);
  209. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x92, format->cpp[0] * 8);
  210. }
  211. }
  212. static void ast_set_vbios_mode_reg(struct ast_private *ast,
  213. const struct drm_display_mode *adjusted_mode,
  214. const struct ast_vbios_mode_info *vbios_mode)
  215. {
  216. u32 refresh_rate_index, mode_id;
  217. refresh_rate_index = vbios_mode->enh_table->refresh_rate_index;
  218. mode_id = vbios_mode->enh_table->mode_id;
  219. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x8d, refresh_rate_index & 0xff);
  220. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x8e, mode_id & 0xff);
  221. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x91, 0x00);
  222. if (vbios_mode->enh_table->flags & NewModeInfo) {
  223. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x91, 0xa8);
  224. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x93, adjusted_mode->clock / 1000);
  225. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x94, adjusted_mode->crtc_hdisplay);
  226. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x95, adjusted_mode->crtc_hdisplay >> 8);
  227. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x96, adjusted_mode->crtc_vdisplay);
  228. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x97, adjusted_mode->crtc_vdisplay >> 8);
  229. }
  230. }
  231. static void ast_set_std_reg(struct ast_private *ast,
  232. struct drm_display_mode *mode,
  233. struct ast_vbios_mode_info *vbios_mode)
  234. {
  235. const struct ast_vbios_stdtable *stdtable;
  236. u32 i;
  237. u8 jreg;
  238. stdtable = vbios_mode->std_table;
  239. jreg = stdtable->misc;
  240. ast_io_write8(ast, AST_IO_MISC_PORT_WRITE, jreg);
  241. /* Set SEQ; except Screen Disable field */
  242. ast_set_index_reg(ast, AST_IO_SEQ_PORT, 0x00, 0x03);
  243. ast_set_index_reg_mask(ast, AST_IO_SEQ_PORT, 0x01, 0xdf, stdtable->seq[0]);
  244. for (i = 1; i < 4; i++) {
  245. jreg = stdtable->seq[i];
  246. ast_set_index_reg(ast, AST_IO_SEQ_PORT, (i + 1), jreg);
  247. }
  248. /* Set CRTC; except base address and offset */
  249. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x11, 0x7f, 0x00);
  250. for (i = 0; i < 12; i++)
  251. ast_set_index_reg(ast, AST_IO_CRTC_PORT, i, stdtable->crtc[i]);
  252. for (i = 14; i < 19; i++)
  253. ast_set_index_reg(ast, AST_IO_CRTC_PORT, i, stdtable->crtc[i]);
  254. for (i = 20; i < 25; i++)
  255. ast_set_index_reg(ast, AST_IO_CRTC_PORT, i, stdtable->crtc[i]);
  256. /* set AR */
  257. jreg = ast_io_read8(ast, AST_IO_INPUT_STATUS1_READ);
  258. for (i = 0; i < 20; i++) {
  259. jreg = stdtable->ar[i];
  260. ast_io_write8(ast, AST_IO_AR_PORT_WRITE, (u8)i);
  261. ast_io_write8(ast, AST_IO_AR_PORT_WRITE, jreg);
  262. }
  263. ast_io_write8(ast, AST_IO_AR_PORT_WRITE, 0x14);
  264. ast_io_write8(ast, AST_IO_AR_PORT_WRITE, 0x00);
  265. jreg = ast_io_read8(ast, AST_IO_INPUT_STATUS1_READ);
  266. ast_io_write8(ast, AST_IO_AR_PORT_WRITE, 0x20);
  267. /* Set GR */
  268. for (i = 0; i < 9; i++)
  269. ast_set_index_reg(ast, AST_IO_GR_PORT, i, stdtable->gr[i]);
  270. }
  271. static void ast_set_crtc_reg(struct ast_private *ast,
  272. struct drm_display_mode *mode,
  273. struct ast_vbios_mode_info *vbios_mode)
  274. {
  275. u8 jreg05 = 0, jreg07 = 0, jreg09 = 0, jregAC = 0, jregAD = 0, jregAE = 0;
  276. u16 temp, precache = 0;
  277. if ((ast->chip == AST2500 || ast->chip == AST2600) &&
  278. (vbios_mode->enh_table->flags & AST2500PreCatchCRT))
  279. precache = 40;
  280. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x11, 0x7f, 0x00);
  281. temp = (mode->crtc_htotal >> 3) - 5;
  282. if (temp & 0x100)
  283. jregAC |= 0x01; /* HT D[8] */
  284. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x00, 0x00, temp);
  285. temp = (mode->crtc_hdisplay >> 3) - 1;
  286. if (temp & 0x100)
  287. jregAC |= 0x04; /* HDE D[8] */
  288. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x01, 0x00, temp);
  289. temp = (mode->crtc_hblank_start >> 3) - 1;
  290. if (temp & 0x100)
  291. jregAC |= 0x10; /* HBS D[8] */
  292. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x02, 0x00, temp);
  293. temp = ((mode->crtc_hblank_end >> 3) - 1) & 0x7f;
  294. if (temp & 0x20)
  295. jreg05 |= 0x80; /* HBE D[5] */
  296. if (temp & 0x40)
  297. jregAD |= 0x01; /* HBE D[5] */
  298. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x03, 0xE0, (temp & 0x1f));
  299. temp = ((mode->crtc_hsync_start-precache) >> 3) - 1;
  300. if (temp & 0x100)
  301. jregAC |= 0x40; /* HRS D[5] */
  302. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x04, 0x00, temp);
  303. temp = (((mode->crtc_hsync_end-precache) >> 3) - 1) & 0x3f;
  304. if (temp & 0x20)
  305. jregAD |= 0x04; /* HRE D[5] */
  306. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x05, 0x60, (u8)((temp & 0x1f) | jreg05));
  307. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xAC, 0x00, jregAC);
  308. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xAD, 0x00, jregAD);
  309. // Workaround for HSync Time non octave pixels (1920x1080@60Hz HSync 44 pixels);
  310. if ((ast->chip == AST2600) && (mode->crtc_vdisplay == 1080))
  311. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xFC, 0xFD, 0x02);
  312. else
  313. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xFC, 0xFD, 0x00);
  314. /* vert timings */
  315. temp = (mode->crtc_vtotal) - 2;
  316. if (temp & 0x100)
  317. jreg07 |= 0x01;
  318. if (temp & 0x200)
  319. jreg07 |= 0x20;
  320. if (temp & 0x400)
  321. jregAE |= 0x01;
  322. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x06, 0x00, temp);
  323. temp = (mode->crtc_vsync_start) - 1;
  324. if (temp & 0x100)
  325. jreg07 |= 0x04;
  326. if (temp & 0x200)
  327. jreg07 |= 0x80;
  328. if (temp & 0x400)
  329. jregAE |= 0x08;
  330. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x10, 0x00, temp);
  331. temp = (mode->crtc_vsync_end - 1) & 0x3f;
  332. if (temp & 0x10)
  333. jregAE |= 0x20;
  334. if (temp & 0x20)
  335. jregAE |= 0x40;
  336. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x11, 0x70, temp & 0xf);
  337. temp = mode->crtc_vdisplay - 1;
  338. if (temp & 0x100)
  339. jreg07 |= 0x02;
  340. if (temp & 0x200)
  341. jreg07 |= 0x40;
  342. if (temp & 0x400)
  343. jregAE |= 0x02;
  344. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x12, 0x00, temp);
  345. temp = mode->crtc_vblank_start - 1;
  346. if (temp & 0x100)
  347. jreg07 |= 0x08;
  348. if (temp & 0x200)
  349. jreg09 |= 0x20;
  350. if (temp & 0x400)
  351. jregAE |= 0x04;
  352. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x15, 0x00, temp);
  353. temp = mode->crtc_vblank_end - 1;
  354. if (temp & 0x100)
  355. jregAE |= 0x10;
  356. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x16, 0x00, temp);
  357. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x07, 0x00, jreg07);
  358. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x09, 0xdf, jreg09);
  359. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xAE, 0x00, (jregAE | 0x80));
  360. if (precache)
  361. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb6, 0x3f, 0x80);
  362. else
  363. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb6, 0x3f, 0x00);
  364. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x11, 0x7f, 0x80);
  365. }
  366. static void ast_set_offset_reg(struct ast_private *ast,
  367. struct drm_framebuffer *fb)
  368. {
  369. u16 offset;
  370. offset = fb->pitches[0] >> 3;
  371. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x13, (offset & 0xff));
  372. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xb0, (offset >> 8) & 0x3f);
  373. }
  374. static void ast_set_dclk_reg(struct ast_private *ast,
  375. struct drm_display_mode *mode,
  376. struct ast_vbios_mode_info *vbios_mode)
  377. {
  378. const struct ast_vbios_dclk_info *clk_info;
  379. if ((ast->chip == AST2500) || (ast->chip == AST2600))
  380. clk_info = &dclk_table_ast2500[vbios_mode->enh_table->dclk_index];
  381. else
  382. clk_info = &dclk_table[vbios_mode->enh_table->dclk_index];
  383. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xc0, 0x00, clk_info->param1);
  384. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xc1, 0x00, clk_info->param2);
  385. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xbb, 0x0f,
  386. (clk_info->param3 & 0xc0) |
  387. ((clk_info->param3 & 0x3) << 4));
  388. }
  389. static void ast_set_color_reg(struct ast_private *ast,
  390. const struct drm_format_info *format)
  391. {
  392. u8 jregA0 = 0, jregA3 = 0, jregA8 = 0;
  393. switch (format->cpp[0] * 8) {
  394. case 8:
  395. jregA0 = 0x70;
  396. jregA3 = 0x01;
  397. jregA8 = 0x00;
  398. break;
  399. case 15:
  400. case 16:
  401. jregA0 = 0x70;
  402. jregA3 = 0x04;
  403. jregA8 = 0x02;
  404. break;
  405. case 32:
  406. jregA0 = 0x70;
  407. jregA3 = 0x08;
  408. jregA8 = 0x02;
  409. break;
  410. }
  411. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xa0, 0x8f, jregA0);
  412. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xa3, 0xf0, jregA3);
  413. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xa8, 0xfd, jregA8);
  414. }
  415. static void ast_set_crtthd_reg(struct ast_private *ast)
  416. {
  417. /* Set Threshold */
  418. if (ast->chip == AST2600) {
  419. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa7, 0xe0);
  420. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa6, 0xa0);
  421. } else if (ast->chip == AST2300 || ast->chip == AST2400 ||
  422. ast->chip == AST2500) {
  423. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa7, 0x78);
  424. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa6, 0x60);
  425. } else if (ast->chip == AST2100 ||
  426. ast->chip == AST1100 ||
  427. ast->chip == AST2200 ||
  428. ast->chip == AST2150) {
  429. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa7, 0x3f);
  430. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa6, 0x2f);
  431. } else {
  432. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa7, 0x2f);
  433. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa6, 0x1f);
  434. }
  435. }
  436. static void ast_set_sync_reg(struct ast_private *ast,
  437. struct drm_display_mode *mode,
  438. struct ast_vbios_mode_info *vbios_mode)
  439. {
  440. u8 jreg;
  441. jreg = ast_io_read8(ast, AST_IO_MISC_PORT_READ);
  442. jreg &= ~0xC0;
  443. if (vbios_mode->enh_table->flags & NVSync)
  444. jreg |= 0x80;
  445. if (vbios_mode->enh_table->flags & NHSync)
  446. jreg |= 0x40;
  447. ast_io_write8(ast, AST_IO_MISC_PORT_WRITE, jreg);
  448. }
  449. static void ast_set_start_address_crt1(struct ast_private *ast,
  450. unsigned int offset)
  451. {
  452. u32 addr;
  453. addr = offset >> 2;
  454. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x0d, (u8)(addr & 0xff));
  455. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x0c, (u8)((addr >> 8) & 0xff));
  456. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xaf, (u8)((addr >> 16) & 0xff));
  457. }
  458. static void ast_wait_for_vretrace(struct ast_private *ast)
  459. {
  460. unsigned long timeout = jiffies + HZ;
  461. u8 vgair1;
  462. do {
  463. vgair1 = ast_io_read8(ast, AST_IO_INPUT_STATUS1_READ);
  464. } while (!(vgair1 & AST_IO_VGAIR1_VREFRESH) && time_before(jiffies, timeout));
  465. }
  466. /*
  467. * Primary plane
  468. */
  469. static const uint32_t ast_primary_plane_formats[] = {
  470. DRM_FORMAT_XRGB8888,
  471. DRM_FORMAT_RGB565,
  472. DRM_FORMAT_C8,
  473. };
  474. static int ast_primary_plane_helper_atomic_check(struct drm_plane *plane,
  475. struct drm_atomic_state *state)
  476. {
  477. struct drm_plane_state *new_plane_state = drm_atomic_get_new_plane_state(state,
  478. plane);
  479. struct drm_crtc_state *crtc_state;
  480. struct ast_crtc_state *ast_crtc_state;
  481. int ret;
  482. if (!new_plane_state->crtc)
  483. return 0;
  484. crtc_state = drm_atomic_get_new_crtc_state(state,
  485. new_plane_state->crtc);
  486. ret = drm_atomic_helper_check_plane_state(new_plane_state, crtc_state,
  487. DRM_PLANE_NO_SCALING,
  488. DRM_PLANE_NO_SCALING,
  489. false, true);
  490. if (ret)
  491. return ret;
  492. if (!new_plane_state->visible)
  493. return 0;
  494. ast_crtc_state = to_ast_crtc_state(crtc_state);
  495. ast_crtc_state->format = new_plane_state->fb->format;
  496. return 0;
  497. }
  498. static void
  499. ast_primary_plane_helper_atomic_update(struct drm_plane *plane,
  500. struct drm_atomic_state *state)
  501. {
  502. struct drm_plane_state *old_state = drm_atomic_get_old_plane_state(state,
  503. plane);
  504. struct drm_device *dev = plane->dev;
  505. struct ast_private *ast = to_ast_private(dev);
  506. struct drm_plane_state *new_state = drm_atomic_get_new_plane_state(state,
  507. plane);
  508. struct drm_gem_vram_object *gbo;
  509. s64 gpu_addr;
  510. struct drm_framebuffer *fb = new_state->fb;
  511. struct drm_framebuffer *old_fb = old_state->fb;
  512. if (!old_fb || (fb->format != old_fb->format)) {
  513. struct drm_crtc_state *crtc_state = new_state->crtc->state;
  514. struct ast_crtc_state *ast_crtc_state = to_ast_crtc_state(crtc_state);
  515. struct ast_vbios_mode_info *vbios_mode_info = &ast_crtc_state->vbios_mode_info;
  516. ast_set_color_reg(ast, fb->format);
  517. ast_set_vbios_color_reg(ast, fb->format, vbios_mode_info);
  518. }
  519. gbo = drm_gem_vram_of_gem(fb->obj[0]);
  520. gpu_addr = drm_gem_vram_offset(gbo);
  521. if (drm_WARN_ON_ONCE(dev, gpu_addr < 0))
  522. return; /* Bug: we didn't pin the BO to VRAM in prepare_fb. */
  523. ast_set_offset_reg(ast, fb);
  524. ast_set_start_address_crt1(ast, (u32)gpu_addr);
  525. ast_set_index_reg_mask(ast, AST_IO_SEQ_PORT, 0x1, 0xdf, 0x00);
  526. }
  527. static void
  528. ast_primary_plane_helper_atomic_disable(struct drm_plane *plane,
  529. struct drm_atomic_state *state)
  530. {
  531. struct ast_private *ast = to_ast_private(plane->dev);
  532. ast_set_index_reg_mask(ast, AST_IO_SEQ_PORT, 0x1, 0xdf, 0x20);
  533. }
  534. static const struct drm_plane_helper_funcs ast_primary_plane_helper_funcs = {
  535. DRM_GEM_VRAM_PLANE_HELPER_FUNCS,
  536. .atomic_check = ast_primary_plane_helper_atomic_check,
  537. .atomic_update = ast_primary_plane_helper_atomic_update,
  538. .atomic_disable = ast_primary_plane_helper_atomic_disable,
  539. };
  540. static const struct drm_plane_funcs ast_primary_plane_funcs = {
  541. .update_plane = drm_atomic_helper_update_plane,
  542. .disable_plane = drm_atomic_helper_disable_plane,
  543. .destroy = drm_plane_cleanup,
  544. .reset = drm_atomic_helper_plane_reset,
  545. .atomic_duplicate_state = drm_atomic_helper_plane_duplicate_state,
  546. .atomic_destroy_state = drm_atomic_helper_plane_destroy_state,
  547. };
  548. static int ast_primary_plane_init(struct ast_private *ast)
  549. {
  550. struct drm_device *dev = &ast->base;
  551. struct drm_plane *primary_plane = &ast->primary_plane;
  552. int ret;
  553. ret = drm_universal_plane_init(dev, primary_plane, 0x01,
  554. &ast_primary_plane_funcs,
  555. ast_primary_plane_formats,
  556. ARRAY_SIZE(ast_primary_plane_formats),
  557. NULL, DRM_PLANE_TYPE_PRIMARY, NULL);
  558. if (ret) {
  559. drm_err(dev, "drm_universal_plane_init() failed: %d\n", ret);
  560. return ret;
  561. }
  562. drm_plane_helper_add(primary_plane, &ast_primary_plane_helper_funcs);
  563. return 0;
  564. }
  565. /*
  566. * Cursor plane
  567. */
  568. static void ast_update_cursor_image(u8 __iomem *dst, const u8 *src, int width, int height)
  569. {
  570. union {
  571. u32 ul;
  572. u8 b[4];
  573. } srcdata32[2], data32;
  574. union {
  575. u16 us;
  576. u8 b[2];
  577. } data16;
  578. u32 csum = 0;
  579. s32 alpha_dst_delta, last_alpha_dst_delta;
  580. u8 __iomem *dstxor;
  581. const u8 *srcxor;
  582. int i, j;
  583. u32 per_pixel_copy, two_pixel_copy;
  584. alpha_dst_delta = AST_MAX_HWC_WIDTH << 1;
  585. last_alpha_dst_delta = alpha_dst_delta - (width << 1);
  586. srcxor = src;
  587. dstxor = (u8 *)dst + last_alpha_dst_delta + (AST_MAX_HWC_HEIGHT - height) * alpha_dst_delta;
  588. per_pixel_copy = width & 1;
  589. two_pixel_copy = width >> 1;
  590. for (j = 0; j < height; j++) {
  591. for (i = 0; i < two_pixel_copy; i++) {
  592. srcdata32[0].ul = *((u32 *)srcxor) & 0xf0f0f0f0;
  593. srcdata32[1].ul = *((u32 *)(srcxor + 4)) & 0xf0f0f0f0;
  594. data32.b[0] = srcdata32[0].b[1] | (srcdata32[0].b[0] >> 4);
  595. data32.b[1] = srcdata32[0].b[3] | (srcdata32[0].b[2] >> 4);
  596. data32.b[2] = srcdata32[1].b[1] | (srcdata32[1].b[0] >> 4);
  597. data32.b[3] = srcdata32[1].b[3] | (srcdata32[1].b[2] >> 4);
  598. writel(data32.ul, dstxor);
  599. csum += data32.ul;
  600. dstxor += 4;
  601. srcxor += 8;
  602. }
  603. for (i = 0; i < per_pixel_copy; i++) {
  604. srcdata32[0].ul = *((u32 *)srcxor) & 0xf0f0f0f0;
  605. data16.b[0] = srcdata32[0].b[1] | (srcdata32[0].b[0] >> 4);
  606. data16.b[1] = srcdata32[0].b[3] | (srcdata32[0].b[2] >> 4);
  607. writew(data16.us, dstxor);
  608. csum += (u32)data16.us;
  609. dstxor += 2;
  610. srcxor += 4;
  611. }
  612. dstxor += last_alpha_dst_delta;
  613. }
  614. /* write checksum + signature */
  615. dst += AST_HWC_SIZE;
  616. writel(csum, dst);
  617. writel(width, dst + AST_HWC_SIGNATURE_SizeX);
  618. writel(height, dst + AST_HWC_SIGNATURE_SizeY);
  619. writel(0, dst + AST_HWC_SIGNATURE_HOTSPOTX);
  620. writel(0, dst + AST_HWC_SIGNATURE_HOTSPOTY);
  621. }
  622. static void ast_set_cursor_base(struct ast_private *ast, u64 address)
  623. {
  624. u8 addr0 = (address >> 3) & 0xff;
  625. u8 addr1 = (address >> 11) & 0xff;
  626. u8 addr2 = (address >> 19) & 0xff;
  627. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xc8, addr0);
  628. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xc9, addr1);
  629. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xca, addr2);
  630. }
  631. static void ast_set_cursor_location(struct ast_private *ast, u16 x, u16 y,
  632. u8 x_offset, u8 y_offset)
  633. {
  634. u8 x0 = (x & 0x00ff);
  635. u8 x1 = (x & 0x0f00) >> 8;
  636. u8 y0 = (y & 0x00ff);
  637. u8 y1 = (y & 0x0700) >> 8;
  638. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xc2, x_offset);
  639. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xc3, y_offset);
  640. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xc4, x0);
  641. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xc5, x1);
  642. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xc6, y0);
  643. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xc7, y1);
  644. }
  645. static void ast_set_cursor_enabled(struct ast_private *ast, bool enabled)
  646. {
  647. static const u8 mask = (u8)~(AST_IO_VGACRCB_HWC_16BPP |
  648. AST_IO_VGACRCB_HWC_ENABLED);
  649. u8 vgacrcb = AST_IO_VGACRCB_HWC_16BPP;
  650. if (enabled)
  651. vgacrcb |= AST_IO_VGACRCB_HWC_ENABLED;
  652. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xcb, mask, vgacrcb);
  653. }
  654. static const uint32_t ast_cursor_plane_formats[] = {
  655. DRM_FORMAT_ARGB8888,
  656. };
  657. static int ast_cursor_plane_helper_atomic_check(struct drm_plane *plane,
  658. struct drm_atomic_state *state)
  659. {
  660. struct drm_plane_state *new_plane_state = drm_atomic_get_new_plane_state(state,
  661. plane);
  662. struct drm_framebuffer *fb = new_plane_state->fb;
  663. struct drm_crtc_state *crtc_state;
  664. int ret;
  665. if (!new_plane_state->crtc)
  666. return 0;
  667. crtc_state = drm_atomic_get_new_crtc_state(state,
  668. new_plane_state->crtc);
  669. ret = drm_atomic_helper_check_plane_state(new_plane_state, crtc_state,
  670. DRM_PLANE_NO_SCALING,
  671. DRM_PLANE_NO_SCALING,
  672. true, true);
  673. if (ret)
  674. return ret;
  675. if (!new_plane_state->visible)
  676. return 0;
  677. if (fb->width > AST_MAX_HWC_WIDTH || fb->height > AST_MAX_HWC_HEIGHT)
  678. return -EINVAL;
  679. return 0;
  680. }
  681. static void
  682. ast_cursor_plane_helper_atomic_update(struct drm_plane *plane,
  683. struct drm_atomic_state *state)
  684. {
  685. struct ast_cursor_plane *ast_cursor_plane = to_ast_cursor_plane(plane);
  686. struct drm_plane_state *old_state = drm_atomic_get_old_plane_state(state,
  687. plane);
  688. struct drm_plane_state *new_state = drm_atomic_get_new_plane_state(state,
  689. plane);
  690. struct drm_shadow_plane_state *shadow_plane_state = to_drm_shadow_plane_state(new_state);
  691. struct drm_framebuffer *fb = new_state->fb;
  692. struct ast_private *ast = to_ast_private(plane->dev);
  693. struct iosys_map dst_map =
  694. ast_cursor_plane->hwc[ast_cursor_plane->next_hwc_index].map;
  695. u64 dst_off =
  696. ast_cursor_plane->hwc[ast_cursor_plane->next_hwc_index].off;
  697. struct iosys_map src_map = shadow_plane_state->data[0];
  698. unsigned int offset_x, offset_y;
  699. u16 x, y;
  700. u8 x_offset, y_offset;
  701. u8 __iomem *dst;
  702. u8 __iomem *sig;
  703. const u8 *src;
  704. src = src_map.vaddr; /* TODO: Use mapping abstraction properly */
  705. dst = dst_map.vaddr_iomem; /* TODO: Use mapping abstraction properly */
  706. sig = dst + AST_HWC_SIZE; /* TODO: Use mapping abstraction properly */
  707. /*
  708. * Do data transfer to HW cursor BO. If a new cursor image was installed,
  709. * point the scanout engine to dst_gbo's offset and page-flip the HWC buffers.
  710. */
  711. ast_update_cursor_image(dst, src, fb->width, fb->height);
  712. if (new_state->fb != old_state->fb) {
  713. ast_set_cursor_base(ast, dst_off);
  714. ++ast_cursor_plane->next_hwc_index;
  715. ast_cursor_plane->next_hwc_index %= ARRAY_SIZE(ast_cursor_plane->hwc);
  716. }
  717. /*
  718. * Update location in HWC signature and registers.
  719. */
  720. writel(new_state->crtc_x, sig + AST_HWC_SIGNATURE_X);
  721. writel(new_state->crtc_y, sig + AST_HWC_SIGNATURE_Y);
  722. offset_x = AST_MAX_HWC_WIDTH - fb->width;
  723. offset_y = AST_MAX_HWC_HEIGHT - fb->height;
  724. if (new_state->crtc_x < 0) {
  725. x_offset = (-new_state->crtc_x) + offset_x;
  726. x = 0;
  727. } else {
  728. x_offset = offset_x;
  729. x = new_state->crtc_x;
  730. }
  731. if (new_state->crtc_y < 0) {
  732. y_offset = (-new_state->crtc_y) + offset_y;
  733. y = 0;
  734. } else {
  735. y_offset = offset_y;
  736. y = new_state->crtc_y;
  737. }
  738. ast_set_cursor_location(ast, x, y, x_offset, y_offset);
  739. /* Dummy write to enable HWC and make the HW pick-up the changes. */
  740. ast_set_cursor_enabled(ast, true);
  741. }
  742. static void
  743. ast_cursor_plane_helper_atomic_disable(struct drm_plane *plane,
  744. struct drm_atomic_state *state)
  745. {
  746. struct ast_private *ast = to_ast_private(plane->dev);
  747. ast_set_cursor_enabled(ast, false);
  748. }
  749. static const struct drm_plane_helper_funcs ast_cursor_plane_helper_funcs = {
  750. DRM_GEM_SHADOW_PLANE_HELPER_FUNCS,
  751. .atomic_check = ast_cursor_plane_helper_atomic_check,
  752. .atomic_update = ast_cursor_plane_helper_atomic_update,
  753. .atomic_disable = ast_cursor_plane_helper_atomic_disable,
  754. };
  755. static void ast_cursor_plane_destroy(struct drm_plane *plane)
  756. {
  757. struct ast_cursor_plane *ast_cursor_plane = to_ast_cursor_plane(plane);
  758. size_t i;
  759. struct drm_gem_vram_object *gbo;
  760. struct iosys_map map;
  761. for (i = 0; i < ARRAY_SIZE(ast_cursor_plane->hwc); ++i) {
  762. gbo = ast_cursor_plane->hwc[i].gbo;
  763. map = ast_cursor_plane->hwc[i].map;
  764. drm_gem_vram_vunmap(gbo, &map);
  765. drm_gem_vram_unpin(gbo);
  766. drm_gem_vram_put(gbo);
  767. }
  768. drm_plane_cleanup(plane);
  769. }
  770. static const struct drm_plane_funcs ast_cursor_plane_funcs = {
  771. .update_plane = drm_atomic_helper_update_plane,
  772. .disable_plane = drm_atomic_helper_disable_plane,
  773. .destroy = ast_cursor_plane_destroy,
  774. DRM_GEM_SHADOW_PLANE_FUNCS,
  775. };
  776. static int ast_cursor_plane_init(struct ast_private *ast)
  777. {
  778. struct drm_device *dev = &ast->base;
  779. struct ast_cursor_plane *ast_cursor_plane = &ast->cursor_plane;
  780. struct drm_plane *cursor_plane = &ast_cursor_plane->base;
  781. size_t size, i;
  782. struct drm_gem_vram_object *gbo;
  783. struct iosys_map map;
  784. int ret;
  785. s64 off;
  786. /*
  787. * Allocate backing storage for cursors. The BOs are permanently
  788. * pinned to the top end of the VRAM.
  789. */
  790. size = roundup(AST_HWC_SIZE + AST_HWC_SIGNATURE_SIZE, PAGE_SIZE);
  791. for (i = 0; i < ARRAY_SIZE(ast_cursor_plane->hwc); ++i) {
  792. gbo = drm_gem_vram_create(dev, size, 0);
  793. if (IS_ERR(gbo)) {
  794. ret = PTR_ERR(gbo);
  795. goto err_hwc;
  796. }
  797. ret = drm_gem_vram_pin(gbo, DRM_GEM_VRAM_PL_FLAG_VRAM |
  798. DRM_GEM_VRAM_PL_FLAG_TOPDOWN);
  799. if (ret)
  800. goto err_drm_gem_vram_put;
  801. ret = drm_gem_vram_vmap(gbo, &map);
  802. if (ret)
  803. goto err_drm_gem_vram_unpin;
  804. off = drm_gem_vram_offset(gbo);
  805. if (off < 0) {
  806. ret = off;
  807. goto err_drm_gem_vram_vunmap;
  808. }
  809. ast_cursor_plane->hwc[i].gbo = gbo;
  810. ast_cursor_plane->hwc[i].map = map;
  811. ast_cursor_plane->hwc[i].off = off;
  812. }
  813. /*
  814. * Create the cursor plane. The plane's destroy callback will release
  815. * the backing storages' BO memory.
  816. */
  817. ret = drm_universal_plane_init(dev, cursor_plane, 0x01,
  818. &ast_cursor_plane_funcs,
  819. ast_cursor_plane_formats,
  820. ARRAY_SIZE(ast_cursor_plane_formats),
  821. NULL, DRM_PLANE_TYPE_CURSOR, NULL);
  822. if (ret) {
  823. drm_err(dev, "drm_universal_plane failed(): %d\n", ret);
  824. goto err_hwc;
  825. }
  826. drm_plane_helper_add(cursor_plane, &ast_cursor_plane_helper_funcs);
  827. return 0;
  828. err_hwc:
  829. while (i) {
  830. --i;
  831. gbo = ast_cursor_plane->hwc[i].gbo;
  832. map = ast_cursor_plane->hwc[i].map;
  833. err_drm_gem_vram_vunmap:
  834. drm_gem_vram_vunmap(gbo, &map);
  835. err_drm_gem_vram_unpin:
  836. drm_gem_vram_unpin(gbo);
  837. err_drm_gem_vram_put:
  838. drm_gem_vram_put(gbo);
  839. }
  840. return ret;
  841. }
  842. /*
  843. * CRTC
  844. */
  845. static void ast_crtc_dpms(struct drm_crtc *crtc, int mode)
  846. {
  847. struct ast_private *ast = to_ast_private(crtc->dev);
  848. u8 ch = AST_DPMS_VSYNC_OFF | AST_DPMS_HSYNC_OFF;
  849. struct ast_crtc_state *ast_state;
  850. const struct drm_format_info *format;
  851. struct ast_vbios_mode_info *vbios_mode_info;
  852. /* TODO: Maybe control display signal generation with
  853. * Sync Enable (bit CR17.7).
  854. */
  855. switch (mode) {
  856. case DRM_MODE_DPMS_ON:
  857. ast_set_index_reg_mask(ast, AST_IO_SEQ_PORT, 0x01, 0xdf, 0);
  858. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb6, 0xfc, 0);
  859. if (ast->tx_chip_types & AST_TX_DP501_BIT)
  860. ast_set_dp501_video_output(crtc->dev, 1);
  861. if (ast->tx_chip_types & AST_TX_ASTDP_BIT) {
  862. ast_dp_power_on_off(crtc->dev, AST_DP_POWER_ON);
  863. ast_wait_for_vretrace(ast);
  864. ast_dp_set_on_off(crtc->dev, 1);
  865. }
  866. ast_state = to_ast_crtc_state(crtc->state);
  867. format = ast_state->format;
  868. if (format) {
  869. vbios_mode_info = &ast_state->vbios_mode_info;
  870. ast_set_color_reg(ast, format);
  871. ast_set_vbios_color_reg(ast, format, vbios_mode_info);
  872. }
  873. ast_crtc_load_lut(ast, crtc);
  874. break;
  875. case DRM_MODE_DPMS_STANDBY:
  876. case DRM_MODE_DPMS_SUSPEND:
  877. case DRM_MODE_DPMS_OFF:
  878. ch = mode;
  879. if (ast->tx_chip_types & AST_TX_DP501_BIT)
  880. ast_set_dp501_video_output(crtc->dev, 0);
  881. if (ast->tx_chip_types & AST_TX_ASTDP_BIT) {
  882. ast_dp_set_on_off(crtc->dev, 0);
  883. ast_dp_power_on_off(crtc->dev, AST_DP_POWER_OFF);
  884. }
  885. ast_set_index_reg_mask(ast, AST_IO_SEQ_PORT, 0x01, 0xdf, 0x20);
  886. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb6, 0xfc, ch);
  887. break;
  888. }
  889. }
  890. static enum drm_mode_status
  891. ast_crtc_helper_mode_valid(struct drm_crtc *crtc, const struct drm_display_mode *mode)
  892. {
  893. struct ast_private *ast = to_ast_private(crtc->dev);
  894. enum drm_mode_status status;
  895. uint32_t jtemp;
  896. if (ast->support_wide_screen) {
  897. if ((mode->hdisplay == 1680) && (mode->vdisplay == 1050))
  898. return MODE_OK;
  899. if ((mode->hdisplay == 1280) && (mode->vdisplay == 800))
  900. return MODE_OK;
  901. if ((mode->hdisplay == 1440) && (mode->vdisplay == 900))
  902. return MODE_OK;
  903. if ((mode->hdisplay == 1360) && (mode->vdisplay == 768))
  904. return MODE_OK;
  905. if ((mode->hdisplay == 1600) && (mode->vdisplay == 900))
  906. return MODE_OK;
  907. if ((mode->hdisplay == 1152) && (mode->vdisplay == 864))
  908. return MODE_OK;
  909. if ((ast->chip == AST2100) || (ast->chip == AST2200) ||
  910. (ast->chip == AST2300) || (ast->chip == AST2400) ||
  911. (ast->chip == AST2500) || (ast->chip == AST2600)) {
  912. if ((mode->hdisplay == 1920) && (mode->vdisplay == 1080))
  913. return MODE_OK;
  914. if ((mode->hdisplay == 1920) && (mode->vdisplay == 1200)) {
  915. jtemp = ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xd1, 0xff);
  916. if (jtemp & 0x01)
  917. return MODE_NOMODE;
  918. else
  919. return MODE_OK;
  920. }
  921. }
  922. }
  923. status = MODE_NOMODE;
  924. switch (mode->hdisplay) {
  925. case 640:
  926. if (mode->vdisplay == 480)
  927. status = MODE_OK;
  928. break;
  929. case 800:
  930. if (mode->vdisplay == 600)
  931. status = MODE_OK;
  932. break;
  933. case 1024:
  934. if (mode->vdisplay == 768)
  935. status = MODE_OK;
  936. break;
  937. case 1152:
  938. if (mode->vdisplay == 864)
  939. status = MODE_OK;
  940. break;
  941. case 1280:
  942. if (mode->vdisplay == 1024)
  943. status = MODE_OK;
  944. break;
  945. case 1600:
  946. if (mode->vdisplay == 1200)
  947. status = MODE_OK;
  948. break;
  949. default:
  950. break;
  951. }
  952. return status;
  953. }
  954. static int ast_crtc_helper_atomic_check(struct drm_crtc *crtc,
  955. struct drm_atomic_state *state)
  956. {
  957. struct drm_crtc_state *crtc_state = drm_atomic_get_new_crtc_state(state, crtc);
  958. struct drm_device *dev = crtc->dev;
  959. struct ast_crtc_state *ast_state;
  960. const struct drm_format_info *format;
  961. bool succ;
  962. int ret;
  963. ret = drm_atomic_helper_check_crtc_state(crtc_state, false);
  964. if (ret)
  965. return ret;
  966. if (!crtc_state->enable)
  967. goto out;
  968. ast_state = to_ast_crtc_state(crtc_state);
  969. format = ast_state->format;
  970. if (drm_WARN_ON_ONCE(dev, !format))
  971. return -EINVAL; /* BUG: We didn't set format in primary check(). */
  972. succ = ast_get_vbios_mode_info(format, &crtc_state->mode,
  973. &crtc_state->adjusted_mode,
  974. &ast_state->vbios_mode_info);
  975. if (!succ)
  976. return -EINVAL;
  977. out:
  978. return drm_atomic_add_affected_planes(state, crtc);
  979. }
  980. static void ast_crtc_helper_atomic_begin(struct drm_crtc *crtc, struct drm_atomic_state *state)
  981. {
  982. struct drm_device *dev = crtc->dev;
  983. struct ast_private *ast = to_ast_private(dev);
  984. /*
  985. * Concurrent operations could possibly trigger a call to
  986. * drm_connector_helper_funcs.get_modes by trying to read the
  987. * display modes. Protect access to I/O registers by acquiring
  988. * the I/O-register lock. Released in atomic_flush().
  989. */
  990. mutex_lock(&ast->ioregs_lock);
  991. }
  992. static void
  993. ast_crtc_helper_atomic_flush(struct drm_crtc *crtc,
  994. struct drm_atomic_state *state)
  995. {
  996. struct drm_crtc_state *crtc_state = drm_atomic_get_new_crtc_state(state,
  997. crtc);
  998. struct drm_crtc_state *old_crtc_state = drm_atomic_get_old_crtc_state(state,
  999. crtc);
  1000. struct drm_device *dev = crtc->dev;
  1001. struct ast_private *ast = to_ast_private(dev);
  1002. struct ast_crtc_state *ast_crtc_state = to_ast_crtc_state(crtc_state);
  1003. struct ast_crtc_state *old_ast_crtc_state = to_ast_crtc_state(old_crtc_state);
  1004. struct ast_vbios_mode_info *vbios_mode_info = &ast_crtc_state->vbios_mode_info;
  1005. /*
  1006. * The gamma LUT has to be reloaded after changing the primary
  1007. * plane's color format.
  1008. */
  1009. if (old_ast_crtc_state->format != ast_crtc_state->format)
  1010. ast_crtc_load_lut(ast, crtc);
  1011. //Set Aspeed Display-Port
  1012. if (ast->tx_chip_types & AST_TX_ASTDP_BIT)
  1013. ast_dp_set_mode(crtc, vbios_mode_info);
  1014. mutex_unlock(&ast->ioregs_lock);
  1015. }
  1016. static void
  1017. ast_crtc_helper_atomic_enable(struct drm_crtc *crtc,
  1018. struct drm_atomic_state *state)
  1019. {
  1020. struct drm_device *dev = crtc->dev;
  1021. struct ast_private *ast = to_ast_private(dev);
  1022. struct drm_crtc_state *crtc_state = crtc->state;
  1023. struct ast_crtc_state *ast_crtc_state = to_ast_crtc_state(crtc_state);
  1024. struct ast_vbios_mode_info *vbios_mode_info =
  1025. &ast_crtc_state->vbios_mode_info;
  1026. struct drm_display_mode *adjusted_mode = &crtc_state->adjusted_mode;
  1027. ast_set_vbios_mode_reg(ast, adjusted_mode, vbios_mode_info);
  1028. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa1, 0x06);
  1029. ast_set_std_reg(ast, adjusted_mode, vbios_mode_info);
  1030. ast_set_crtc_reg(ast, adjusted_mode, vbios_mode_info);
  1031. ast_set_dclk_reg(ast, adjusted_mode, vbios_mode_info);
  1032. ast_set_crtthd_reg(ast);
  1033. ast_set_sync_reg(ast, adjusted_mode, vbios_mode_info);
  1034. ast_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  1035. }
  1036. static void
  1037. ast_crtc_helper_atomic_disable(struct drm_crtc *crtc,
  1038. struct drm_atomic_state *state)
  1039. {
  1040. struct drm_crtc_state *old_crtc_state = drm_atomic_get_old_crtc_state(state,
  1041. crtc);
  1042. struct drm_device *dev = crtc->dev;
  1043. struct ast_private *ast = to_ast_private(dev);
  1044. ast_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1045. /*
  1046. * HW cursors require the underlying primary plane and CRTC to
  1047. * display a valid mode and image. This is not the case during
  1048. * full modeset operations. So we temporarily disable any active
  1049. * plane, including the HW cursor. Each plane's atomic_update()
  1050. * helper will re-enable it if necessary.
  1051. *
  1052. * We only do this during *full* modesets. It does not affect
  1053. * simple pageflips on the planes.
  1054. */
  1055. drm_atomic_helper_disable_planes_on_crtc(old_crtc_state, false);
  1056. /*
  1057. * Ensure that no scanout takes place before reprogramming mode
  1058. * and format registers.
  1059. */
  1060. ast_wait_for_vretrace(ast);
  1061. }
  1062. static const struct drm_crtc_helper_funcs ast_crtc_helper_funcs = {
  1063. .mode_valid = ast_crtc_helper_mode_valid,
  1064. .atomic_check = ast_crtc_helper_atomic_check,
  1065. .atomic_begin = ast_crtc_helper_atomic_begin,
  1066. .atomic_flush = ast_crtc_helper_atomic_flush,
  1067. .atomic_enable = ast_crtc_helper_atomic_enable,
  1068. .atomic_disable = ast_crtc_helper_atomic_disable,
  1069. };
  1070. static void ast_crtc_reset(struct drm_crtc *crtc)
  1071. {
  1072. struct ast_crtc_state *ast_state =
  1073. kzalloc(sizeof(*ast_state), GFP_KERNEL);
  1074. if (crtc->state)
  1075. crtc->funcs->atomic_destroy_state(crtc, crtc->state);
  1076. if (ast_state)
  1077. __drm_atomic_helper_crtc_reset(crtc, &ast_state->base);
  1078. else
  1079. __drm_atomic_helper_crtc_reset(crtc, NULL);
  1080. }
  1081. static struct drm_crtc_state *
  1082. ast_crtc_atomic_duplicate_state(struct drm_crtc *crtc)
  1083. {
  1084. struct ast_crtc_state *new_ast_state, *ast_state;
  1085. struct drm_device *dev = crtc->dev;
  1086. if (drm_WARN_ON(dev, !crtc->state))
  1087. return NULL;
  1088. new_ast_state = kmalloc(sizeof(*new_ast_state), GFP_KERNEL);
  1089. if (!new_ast_state)
  1090. return NULL;
  1091. __drm_atomic_helper_crtc_duplicate_state(crtc, &new_ast_state->base);
  1092. ast_state = to_ast_crtc_state(crtc->state);
  1093. new_ast_state->format = ast_state->format;
  1094. memcpy(&new_ast_state->vbios_mode_info, &ast_state->vbios_mode_info,
  1095. sizeof(new_ast_state->vbios_mode_info));
  1096. return &new_ast_state->base;
  1097. }
  1098. static void ast_crtc_atomic_destroy_state(struct drm_crtc *crtc,
  1099. struct drm_crtc_state *state)
  1100. {
  1101. struct ast_crtc_state *ast_state = to_ast_crtc_state(state);
  1102. __drm_atomic_helper_crtc_destroy_state(&ast_state->base);
  1103. kfree(ast_state);
  1104. }
  1105. static const struct drm_crtc_funcs ast_crtc_funcs = {
  1106. .reset = ast_crtc_reset,
  1107. .destroy = drm_crtc_cleanup,
  1108. .set_config = drm_atomic_helper_set_config,
  1109. .page_flip = drm_atomic_helper_page_flip,
  1110. .atomic_duplicate_state = ast_crtc_atomic_duplicate_state,
  1111. .atomic_destroy_state = ast_crtc_atomic_destroy_state,
  1112. };
  1113. static int ast_crtc_init(struct drm_device *dev)
  1114. {
  1115. struct ast_private *ast = to_ast_private(dev);
  1116. struct drm_crtc *crtc = &ast->crtc;
  1117. int ret;
  1118. ret = drm_crtc_init_with_planes(dev, crtc, &ast->primary_plane,
  1119. &ast->cursor_plane.base, &ast_crtc_funcs,
  1120. NULL);
  1121. if (ret)
  1122. return ret;
  1123. drm_mode_crtc_set_gamma_size(crtc, 256);
  1124. drm_crtc_helper_add(crtc, &ast_crtc_helper_funcs);
  1125. return 0;
  1126. }
  1127. /*
  1128. * VGA Connector
  1129. */
  1130. static int ast_vga_connector_helper_get_modes(struct drm_connector *connector)
  1131. {
  1132. struct ast_vga_connector *ast_vga_connector = to_ast_vga_connector(connector);
  1133. struct drm_device *dev = connector->dev;
  1134. struct ast_private *ast = to_ast_private(dev);
  1135. struct edid *edid;
  1136. int count;
  1137. if (!ast_vga_connector->i2c)
  1138. goto err_drm_connector_update_edid_property;
  1139. /*
  1140. * Protect access to I/O registers from concurrent modesetting
  1141. * by acquiring the I/O-register lock.
  1142. */
  1143. mutex_lock(&ast->ioregs_lock);
  1144. edid = drm_get_edid(connector, &ast_vga_connector->i2c->adapter);
  1145. if (!edid)
  1146. goto err_mutex_unlock;
  1147. mutex_unlock(&ast->ioregs_lock);
  1148. count = drm_add_edid_modes(connector, edid);
  1149. kfree(edid);
  1150. return count;
  1151. err_mutex_unlock:
  1152. mutex_unlock(&ast->ioregs_lock);
  1153. err_drm_connector_update_edid_property:
  1154. drm_connector_update_edid_property(connector, NULL);
  1155. return 0;
  1156. }
  1157. static const struct drm_connector_helper_funcs ast_vga_connector_helper_funcs = {
  1158. .get_modes = ast_vga_connector_helper_get_modes,
  1159. };
  1160. static const struct drm_connector_funcs ast_vga_connector_funcs = {
  1161. .reset = drm_atomic_helper_connector_reset,
  1162. .fill_modes = drm_helper_probe_single_connector_modes,
  1163. .destroy = drm_connector_cleanup,
  1164. .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
  1165. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  1166. };
  1167. static int ast_vga_connector_init(struct drm_device *dev,
  1168. struct ast_vga_connector *ast_vga_connector)
  1169. {
  1170. struct drm_connector *connector = &ast_vga_connector->base;
  1171. int ret;
  1172. ast_vga_connector->i2c = ast_i2c_create(dev);
  1173. if (!ast_vga_connector->i2c)
  1174. drm_err(dev, "failed to add ddc bus for connector\n");
  1175. if (ast_vga_connector->i2c)
  1176. ret = drm_connector_init_with_ddc(dev, connector, &ast_vga_connector_funcs,
  1177. DRM_MODE_CONNECTOR_VGA,
  1178. &ast_vga_connector->i2c->adapter);
  1179. else
  1180. ret = drm_connector_init(dev, connector, &ast_vga_connector_funcs,
  1181. DRM_MODE_CONNECTOR_VGA);
  1182. if (ret)
  1183. return ret;
  1184. drm_connector_helper_add(connector, &ast_vga_connector_helper_funcs);
  1185. connector->interlace_allowed = 0;
  1186. connector->doublescan_allowed = 0;
  1187. connector->polled = DRM_CONNECTOR_POLL_CONNECT;
  1188. return 0;
  1189. }
  1190. static int ast_vga_output_init(struct ast_private *ast)
  1191. {
  1192. struct drm_device *dev = &ast->base;
  1193. struct drm_crtc *crtc = &ast->crtc;
  1194. struct drm_encoder *encoder = &ast->output.vga.encoder;
  1195. struct ast_vga_connector *ast_vga_connector = &ast->output.vga.vga_connector;
  1196. struct drm_connector *connector = &ast_vga_connector->base;
  1197. int ret;
  1198. ret = drm_simple_encoder_init(dev, encoder, DRM_MODE_ENCODER_DAC);
  1199. if (ret)
  1200. return ret;
  1201. encoder->possible_crtcs = drm_crtc_mask(crtc);
  1202. ret = ast_vga_connector_init(dev, ast_vga_connector);
  1203. if (ret)
  1204. return ret;
  1205. ret = drm_connector_attach_encoder(connector, encoder);
  1206. if (ret)
  1207. return ret;
  1208. return 0;
  1209. }
  1210. /*
  1211. * SIL164 Connector
  1212. */
  1213. static int ast_sil164_connector_helper_get_modes(struct drm_connector *connector)
  1214. {
  1215. struct ast_sil164_connector *ast_sil164_connector = to_ast_sil164_connector(connector);
  1216. struct drm_device *dev = connector->dev;
  1217. struct ast_private *ast = to_ast_private(dev);
  1218. struct edid *edid;
  1219. int count;
  1220. if (!ast_sil164_connector->i2c)
  1221. goto err_drm_connector_update_edid_property;
  1222. /*
  1223. * Protect access to I/O registers from concurrent modesetting
  1224. * by acquiring the I/O-register lock.
  1225. */
  1226. mutex_lock(&ast->ioregs_lock);
  1227. edid = drm_get_edid(connector, &ast_sil164_connector->i2c->adapter);
  1228. if (!edid)
  1229. goto err_mutex_unlock;
  1230. mutex_unlock(&ast->ioregs_lock);
  1231. count = drm_add_edid_modes(connector, edid);
  1232. kfree(edid);
  1233. return count;
  1234. err_mutex_unlock:
  1235. mutex_unlock(&ast->ioregs_lock);
  1236. err_drm_connector_update_edid_property:
  1237. drm_connector_update_edid_property(connector, NULL);
  1238. return 0;
  1239. }
  1240. static const struct drm_connector_helper_funcs ast_sil164_connector_helper_funcs = {
  1241. .get_modes = ast_sil164_connector_helper_get_modes,
  1242. };
  1243. static const struct drm_connector_funcs ast_sil164_connector_funcs = {
  1244. .reset = drm_atomic_helper_connector_reset,
  1245. .fill_modes = drm_helper_probe_single_connector_modes,
  1246. .destroy = drm_connector_cleanup,
  1247. .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
  1248. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  1249. };
  1250. static int ast_sil164_connector_init(struct drm_device *dev,
  1251. struct ast_sil164_connector *ast_sil164_connector)
  1252. {
  1253. struct drm_connector *connector = &ast_sil164_connector->base;
  1254. int ret;
  1255. ast_sil164_connector->i2c = ast_i2c_create(dev);
  1256. if (!ast_sil164_connector->i2c)
  1257. drm_err(dev, "failed to add ddc bus for connector\n");
  1258. if (ast_sil164_connector->i2c)
  1259. ret = drm_connector_init_with_ddc(dev, connector, &ast_sil164_connector_funcs,
  1260. DRM_MODE_CONNECTOR_DVII,
  1261. &ast_sil164_connector->i2c->adapter);
  1262. else
  1263. ret = drm_connector_init(dev, connector, &ast_sil164_connector_funcs,
  1264. DRM_MODE_CONNECTOR_DVII);
  1265. if (ret)
  1266. return ret;
  1267. drm_connector_helper_add(connector, &ast_sil164_connector_helper_funcs);
  1268. connector->interlace_allowed = 0;
  1269. connector->doublescan_allowed = 0;
  1270. connector->polled = DRM_CONNECTOR_POLL_CONNECT;
  1271. return 0;
  1272. }
  1273. static int ast_sil164_output_init(struct ast_private *ast)
  1274. {
  1275. struct drm_device *dev = &ast->base;
  1276. struct drm_crtc *crtc = &ast->crtc;
  1277. struct drm_encoder *encoder = &ast->output.sil164.encoder;
  1278. struct ast_sil164_connector *ast_sil164_connector = &ast->output.sil164.sil164_connector;
  1279. struct drm_connector *connector = &ast_sil164_connector->base;
  1280. int ret;
  1281. ret = drm_simple_encoder_init(dev, encoder, DRM_MODE_ENCODER_TMDS);
  1282. if (ret)
  1283. return ret;
  1284. encoder->possible_crtcs = drm_crtc_mask(crtc);
  1285. ret = ast_sil164_connector_init(dev, ast_sil164_connector);
  1286. if (ret)
  1287. return ret;
  1288. ret = drm_connector_attach_encoder(connector, encoder);
  1289. if (ret)
  1290. return ret;
  1291. return 0;
  1292. }
  1293. /*
  1294. * DP501 Connector
  1295. */
  1296. static int ast_dp501_connector_helper_get_modes(struct drm_connector *connector)
  1297. {
  1298. void *edid;
  1299. bool succ;
  1300. int count;
  1301. edid = kmalloc(EDID_LENGTH, GFP_KERNEL);
  1302. if (!edid)
  1303. goto err_drm_connector_update_edid_property;
  1304. succ = ast_dp501_read_edid(connector->dev, edid);
  1305. if (!succ)
  1306. goto err_kfree;
  1307. drm_connector_update_edid_property(connector, edid);
  1308. count = drm_add_edid_modes(connector, edid);
  1309. kfree(edid);
  1310. return count;
  1311. err_kfree:
  1312. kfree(edid);
  1313. err_drm_connector_update_edid_property:
  1314. drm_connector_update_edid_property(connector, NULL);
  1315. return 0;
  1316. }
  1317. static const struct drm_connector_helper_funcs ast_dp501_connector_helper_funcs = {
  1318. .get_modes = ast_dp501_connector_helper_get_modes,
  1319. };
  1320. static const struct drm_connector_funcs ast_dp501_connector_funcs = {
  1321. .reset = drm_atomic_helper_connector_reset,
  1322. .fill_modes = drm_helper_probe_single_connector_modes,
  1323. .destroy = drm_connector_cleanup,
  1324. .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
  1325. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  1326. };
  1327. static int ast_dp501_connector_init(struct drm_device *dev, struct drm_connector *connector)
  1328. {
  1329. int ret;
  1330. ret = drm_connector_init(dev, connector, &ast_dp501_connector_funcs,
  1331. DRM_MODE_CONNECTOR_DisplayPort);
  1332. if (ret)
  1333. return ret;
  1334. drm_connector_helper_add(connector, &ast_dp501_connector_helper_funcs);
  1335. connector->interlace_allowed = 0;
  1336. connector->doublescan_allowed = 0;
  1337. connector->polled = DRM_CONNECTOR_POLL_CONNECT;
  1338. return 0;
  1339. }
  1340. static int ast_dp501_output_init(struct ast_private *ast)
  1341. {
  1342. struct drm_device *dev = &ast->base;
  1343. struct drm_crtc *crtc = &ast->crtc;
  1344. struct drm_encoder *encoder = &ast->output.dp501.encoder;
  1345. struct drm_connector *connector = &ast->output.dp501.connector;
  1346. int ret;
  1347. ret = drm_simple_encoder_init(dev, encoder, DRM_MODE_ENCODER_TMDS);
  1348. if (ret)
  1349. return ret;
  1350. encoder->possible_crtcs = drm_crtc_mask(crtc);
  1351. ret = ast_dp501_connector_init(dev, connector);
  1352. if (ret)
  1353. return ret;
  1354. ret = drm_connector_attach_encoder(connector, encoder);
  1355. if (ret)
  1356. return ret;
  1357. return 0;
  1358. }
  1359. /*
  1360. * ASPEED Display-Port Connector
  1361. */
  1362. static int ast_astdp_connector_helper_get_modes(struct drm_connector *connector)
  1363. {
  1364. void *edid;
  1365. int succ;
  1366. int count;
  1367. edid = kmalloc(EDID_LENGTH, GFP_KERNEL);
  1368. if (!edid)
  1369. goto err_drm_connector_update_edid_property;
  1370. succ = ast_astdp_read_edid(connector->dev, edid);
  1371. if (succ < 0)
  1372. goto err_kfree;
  1373. drm_connector_update_edid_property(connector, edid);
  1374. count = drm_add_edid_modes(connector, edid);
  1375. kfree(edid);
  1376. return count;
  1377. err_kfree:
  1378. kfree(edid);
  1379. err_drm_connector_update_edid_property:
  1380. drm_connector_update_edid_property(connector, NULL);
  1381. return 0;
  1382. }
  1383. static const struct drm_connector_helper_funcs ast_astdp_connector_helper_funcs = {
  1384. .get_modes = ast_astdp_connector_helper_get_modes,
  1385. };
  1386. static const struct drm_connector_funcs ast_astdp_connector_funcs = {
  1387. .reset = drm_atomic_helper_connector_reset,
  1388. .fill_modes = drm_helper_probe_single_connector_modes,
  1389. .destroy = drm_connector_cleanup,
  1390. .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
  1391. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  1392. };
  1393. static int ast_astdp_connector_init(struct drm_device *dev, struct drm_connector *connector)
  1394. {
  1395. int ret;
  1396. ret = drm_connector_init(dev, connector, &ast_astdp_connector_funcs,
  1397. DRM_MODE_CONNECTOR_DisplayPort);
  1398. if (ret)
  1399. return ret;
  1400. drm_connector_helper_add(connector, &ast_astdp_connector_helper_funcs);
  1401. connector->interlace_allowed = 0;
  1402. connector->doublescan_allowed = 0;
  1403. connector->polled = DRM_CONNECTOR_POLL_CONNECT;
  1404. return 0;
  1405. }
  1406. static int ast_astdp_output_init(struct ast_private *ast)
  1407. {
  1408. struct drm_device *dev = &ast->base;
  1409. struct drm_crtc *crtc = &ast->crtc;
  1410. struct drm_encoder *encoder = &ast->output.astdp.encoder;
  1411. struct drm_connector *connector = &ast->output.astdp.connector;
  1412. int ret;
  1413. ret = drm_simple_encoder_init(dev, encoder, DRM_MODE_ENCODER_TMDS);
  1414. if (ret)
  1415. return ret;
  1416. encoder->possible_crtcs = drm_crtc_mask(crtc);
  1417. ret = ast_astdp_connector_init(dev, connector);
  1418. if (ret)
  1419. return ret;
  1420. ret = drm_connector_attach_encoder(connector, encoder);
  1421. if (ret)
  1422. return ret;
  1423. return 0;
  1424. }
  1425. /*
  1426. * Mode config
  1427. */
  1428. static const struct drm_mode_config_helper_funcs ast_mode_config_helper_funcs = {
  1429. .atomic_commit_tail = drm_atomic_helper_commit_tail_rpm,
  1430. };
  1431. static const struct drm_mode_config_funcs ast_mode_config_funcs = {
  1432. .fb_create = drm_gem_fb_create,
  1433. .mode_valid = drm_vram_helper_mode_valid,
  1434. .atomic_check = drm_atomic_helper_check,
  1435. .atomic_commit = drm_atomic_helper_commit,
  1436. };
  1437. int ast_mode_config_init(struct ast_private *ast)
  1438. {
  1439. struct drm_device *dev = &ast->base;
  1440. struct pci_dev *pdev = to_pci_dev(dev->dev);
  1441. int ret;
  1442. ret = drmm_mode_config_init(dev);
  1443. if (ret)
  1444. return ret;
  1445. dev->mode_config.funcs = &ast_mode_config_funcs;
  1446. dev->mode_config.min_width = 0;
  1447. dev->mode_config.min_height = 0;
  1448. dev->mode_config.preferred_depth = 24;
  1449. dev->mode_config.prefer_shadow = 1;
  1450. dev->mode_config.fb_base = pci_resource_start(pdev, 0);
  1451. if (ast->chip == AST2100 ||
  1452. ast->chip == AST2200 ||
  1453. ast->chip == AST2300 ||
  1454. ast->chip == AST2400 ||
  1455. ast->chip == AST2500 ||
  1456. ast->chip == AST2600) {
  1457. dev->mode_config.max_width = 1920;
  1458. dev->mode_config.max_height = 2048;
  1459. } else {
  1460. dev->mode_config.max_width = 1600;
  1461. dev->mode_config.max_height = 1200;
  1462. }
  1463. dev->mode_config.helper_private = &ast_mode_config_helper_funcs;
  1464. ret = ast_primary_plane_init(ast);
  1465. if (ret)
  1466. return ret;
  1467. ret = ast_cursor_plane_init(ast);
  1468. if (ret)
  1469. return ret;
  1470. ast_crtc_init(dev);
  1471. if (ast->tx_chip_types & AST_TX_NONE_BIT) {
  1472. ret = ast_vga_output_init(ast);
  1473. if (ret)
  1474. return ret;
  1475. }
  1476. if (ast->tx_chip_types & AST_TX_SIL164_BIT) {
  1477. ret = ast_sil164_output_init(ast);
  1478. if (ret)
  1479. return ret;
  1480. }
  1481. if (ast->tx_chip_types & AST_TX_DP501_BIT) {
  1482. ret = ast_dp501_output_init(ast);
  1483. if (ret)
  1484. return ret;
  1485. }
  1486. if (ast->tx_chip_types & AST_TX_ASTDP_BIT) {
  1487. ret = ast_astdp_output_init(ast);
  1488. if (ret)
  1489. return ret;
  1490. }
  1491. drm_mode_config_reset(dev);
  1492. return 0;
  1493. }