atomfirmware.h 168 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538
  1. /****************************************************************************\
  2. *
  3. * File Name atomfirmware.h
  4. * Project This is an interface header file between atombios and OS GPU drivers for SoC15 products
  5. *
  6. * Description header file of general definitions for OS and pre-OS video drivers
  7. *
  8. * Copyright 2014 Advanced Micro Devices, Inc.
  9. *
  10. * Permission is hereby granted, free of charge, to any person obtaining a copy of this software
  11. * and associated documentation files (the "Software"), to deal in the Software without restriction,
  12. * including without limitation the rights to use, copy, modify, merge, publish, distribute, sublicense,
  13. * and/or sell copies of the Software, and to permit persons to whom the Software is furnished to do so,
  14. * subject to the following conditions:
  15. *
  16. * The above copyright notice and this permission notice shall be included in all copies or substantial
  17. * portions of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  20. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  21. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  22. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  23. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  24. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  25. * OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. \****************************************************************************/
  28. /*IMPORTANT NOTES
  29. * If a change in VBIOS/Driver/Tool's interface is only needed for SoC15 and forward products, then the change is only needed in this atomfirmware.h header file.
  30. * If a change in VBIOS/Driver/Tool's interface is only needed for pre-SoC15 products, then the change is only needed in atombios.h header file.
  31. * If a change is needed for both pre and post SoC15 products, then the change has to be made separately and might be differently in both atomfirmware.h and atombios.h.
  32. */
  33. #ifndef _ATOMFIRMWARE_H_
  34. #define _ATOMFIRMWARE_H_
  35. enum atom_bios_header_version_def{
  36. ATOM_MAJOR_VERSION =0x0003,
  37. ATOM_MINOR_VERSION =0x0003,
  38. };
  39. #ifdef _H2INC
  40. #ifndef uint32_t
  41. typedef unsigned long uint32_t;
  42. #endif
  43. #ifndef uint16_t
  44. typedef unsigned short uint16_t;
  45. #endif
  46. #ifndef uint8_t
  47. typedef unsigned char uint8_t;
  48. #endif
  49. #endif
  50. enum atom_crtc_def{
  51. ATOM_CRTC1 =0,
  52. ATOM_CRTC2 =1,
  53. ATOM_CRTC3 =2,
  54. ATOM_CRTC4 =3,
  55. ATOM_CRTC5 =4,
  56. ATOM_CRTC6 =5,
  57. ATOM_CRTC_INVALID =0xff,
  58. };
  59. enum atom_ppll_def{
  60. ATOM_PPLL0 =2,
  61. ATOM_GCK_DFS =8,
  62. ATOM_FCH_CLK =9,
  63. ATOM_DP_DTO =11,
  64. ATOM_COMBOPHY_PLL0 =20,
  65. ATOM_COMBOPHY_PLL1 =21,
  66. ATOM_COMBOPHY_PLL2 =22,
  67. ATOM_COMBOPHY_PLL3 =23,
  68. ATOM_COMBOPHY_PLL4 =24,
  69. ATOM_COMBOPHY_PLL5 =25,
  70. ATOM_PPLL_INVALID =0xff,
  71. };
  72. // define ASIC internal encoder id ( bit vector ), used for CRTC_SourceSel
  73. enum atom_dig_def{
  74. ASIC_INT_DIG1_ENCODER_ID =0x03,
  75. ASIC_INT_DIG2_ENCODER_ID =0x09,
  76. ASIC_INT_DIG3_ENCODER_ID =0x0a,
  77. ASIC_INT_DIG4_ENCODER_ID =0x0b,
  78. ASIC_INT_DIG5_ENCODER_ID =0x0c,
  79. ASIC_INT_DIG6_ENCODER_ID =0x0d,
  80. ASIC_INT_DIG7_ENCODER_ID =0x0e,
  81. };
  82. //ucEncoderMode
  83. enum atom_encode_mode_def
  84. {
  85. ATOM_ENCODER_MODE_DP =0,
  86. ATOM_ENCODER_MODE_DP_SST =0,
  87. ATOM_ENCODER_MODE_LVDS =1,
  88. ATOM_ENCODER_MODE_DVI =2,
  89. ATOM_ENCODER_MODE_HDMI =3,
  90. ATOM_ENCODER_MODE_DP_AUDIO =5,
  91. ATOM_ENCODER_MODE_DP_MST =5,
  92. ATOM_ENCODER_MODE_CRT =15,
  93. ATOM_ENCODER_MODE_DVO =16,
  94. };
  95. enum atom_encoder_refclk_src_def{
  96. ENCODER_REFCLK_SRC_P1PLL =0,
  97. ENCODER_REFCLK_SRC_P2PLL =1,
  98. ENCODER_REFCLK_SRC_P3PLL =2,
  99. ENCODER_REFCLK_SRC_EXTCLK =3,
  100. ENCODER_REFCLK_SRC_INVALID =0xff,
  101. };
  102. enum atom_scaler_def{
  103. ATOM_SCALER_DISABLE =0, /*scaler bypass mode, auto-center & no replication*/
  104. ATOM_SCALER_CENTER =1, //For Fudo, it's bypass and auto-center & auto replication
  105. ATOM_SCALER_EXPANSION =2, /*scaler expansion by 2 tap alpha blending mode*/
  106. };
  107. enum atom_operation_def{
  108. ATOM_DISABLE = 0,
  109. ATOM_ENABLE = 1,
  110. ATOM_INIT = 7,
  111. ATOM_GET_STATUS = 8,
  112. };
  113. enum atom_embedded_display_op_def{
  114. ATOM_LCD_BL_OFF = 2,
  115. ATOM_LCD_BL_OM = 3,
  116. ATOM_LCD_BL_BRIGHTNESS_CONTROL = 4,
  117. ATOM_LCD_SELFTEST_START = 5,
  118. ATOM_LCD_SELFTEST_STOP = 6,
  119. };
  120. enum atom_spread_spectrum_mode{
  121. ATOM_SS_CENTER_OR_DOWN_MODE_MASK = 0x01,
  122. ATOM_SS_DOWN_SPREAD_MODE = 0x00,
  123. ATOM_SS_CENTRE_SPREAD_MODE = 0x01,
  124. ATOM_INT_OR_EXT_SS_MASK = 0x02,
  125. ATOM_INTERNAL_SS_MASK = 0x00,
  126. ATOM_EXTERNAL_SS_MASK = 0x02,
  127. };
  128. /* define panel bit per color */
  129. enum atom_panel_bit_per_color{
  130. PANEL_BPC_UNDEFINE =0x00,
  131. PANEL_6BIT_PER_COLOR =0x01,
  132. PANEL_8BIT_PER_COLOR =0x02,
  133. PANEL_10BIT_PER_COLOR =0x03,
  134. PANEL_12BIT_PER_COLOR =0x04,
  135. PANEL_16BIT_PER_COLOR =0x05,
  136. };
  137. //ucVoltageType
  138. enum atom_voltage_type
  139. {
  140. VOLTAGE_TYPE_VDDC = 1,
  141. VOLTAGE_TYPE_MVDDC = 2,
  142. VOLTAGE_TYPE_MVDDQ = 3,
  143. VOLTAGE_TYPE_VDDCI = 4,
  144. VOLTAGE_TYPE_VDDGFX = 5,
  145. VOLTAGE_TYPE_PCC = 6,
  146. VOLTAGE_TYPE_MVPP = 7,
  147. VOLTAGE_TYPE_LEDDPM = 8,
  148. VOLTAGE_TYPE_PCC_MVDD = 9,
  149. VOLTAGE_TYPE_PCIE_VDDC = 10,
  150. VOLTAGE_TYPE_PCIE_VDDR = 11,
  151. VOLTAGE_TYPE_GENERIC_I2C_1 = 0x11,
  152. VOLTAGE_TYPE_GENERIC_I2C_2 = 0x12,
  153. VOLTAGE_TYPE_GENERIC_I2C_3 = 0x13,
  154. VOLTAGE_TYPE_GENERIC_I2C_4 = 0x14,
  155. VOLTAGE_TYPE_GENERIC_I2C_5 = 0x15,
  156. VOLTAGE_TYPE_GENERIC_I2C_6 = 0x16,
  157. VOLTAGE_TYPE_GENERIC_I2C_7 = 0x17,
  158. VOLTAGE_TYPE_GENERIC_I2C_8 = 0x18,
  159. VOLTAGE_TYPE_GENERIC_I2C_9 = 0x19,
  160. VOLTAGE_TYPE_GENERIC_I2C_10 = 0x1A,
  161. };
  162. enum atom_dgpu_vram_type {
  163. ATOM_DGPU_VRAM_TYPE_GDDR5 = 0x50,
  164. ATOM_DGPU_VRAM_TYPE_HBM2 = 0x60,
  165. ATOM_DGPU_VRAM_TYPE_HBM2E = 0x61,
  166. ATOM_DGPU_VRAM_TYPE_GDDR6 = 0x70,
  167. };
  168. enum atom_dp_vs_preemph_def{
  169. DP_VS_LEVEL0_PREEMPH_LEVEL0 = 0x00,
  170. DP_VS_LEVEL1_PREEMPH_LEVEL0 = 0x01,
  171. DP_VS_LEVEL2_PREEMPH_LEVEL0 = 0x02,
  172. DP_VS_LEVEL3_PREEMPH_LEVEL0 = 0x03,
  173. DP_VS_LEVEL0_PREEMPH_LEVEL1 = 0x08,
  174. DP_VS_LEVEL1_PREEMPH_LEVEL1 = 0x09,
  175. DP_VS_LEVEL2_PREEMPH_LEVEL1 = 0x0a,
  176. DP_VS_LEVEL0_PREEMPH_LEVEL2 = 0x10,
  177. DP_VS_LEVEL1_PREEMPH_LEVEL2 = 0x11,
  178. DP_VS_LEVEL0_PREEMPH_LEVEL3 = 0x18,
  179. };
  180. #define BIOS_ATOM_PREFIX "ATOMBIOS"
  181. #define BIOS_VERSION_PREFIX "ATOMBIOSBK-AMD"
  182. #define BIOS_STRING_LENGTH 43
  183. /*
  184. enum atom_string_def{
  185. asic_bus_type_pcie_string = "PCI_EXPRESS",
  186. atom_fire_gl_string = "FGL",
  187. atom_bios_string = "ATOM"
  188. };
  189. */
  190. #pragma pack(1) /* BIOS data must use byte aligment*/
  191. enum atombios_image_offset{
  192. OFFSET_TO_ATOM_ROM_HEADER_POINTER = 0x00000048,
  193. OFFSET_TO_ATOM_ROM_IMAGE_SIZE = 0x00000002,
  194. OFFSET_TO_ATOMBIOS_ASIC_BUS_MEM_TYPE = 0x94,
  195. MAXSIZE_OF_ATOMBIOS_ASIC_BUS_MEM_TYPE = 20, /*including the terminator 0x0!*/
  196. OFFSET_TO_GET_ATOMBIOS_NUMBER_OF_STRINGS = 0x2f,
  197. OFFSET_TO_GET_ATOMBIOS_STRING_START = 0x6e,
  198. OFFSET_TO_VBIOS_PART_NUMBER = 0x80,
  199. OFFSET_TO_VBIOS_DATE = 0x50,
  200. };
  201. /****************************************************************************
  202. * Common header for all tables (Data table, Command function).
  203. * Every table pointed in _ATOM_MASTER_DATA_TABLE has this common header.
  204. * And the pointer actually points to this header.
  205. ****************************************************************************/
  206. struct atom_common_table_header
  207. {
  208. uint16_t structuresize;
  209. uint8_t format_revision; //mainly used for a hw function, when the parser is not backward compatible
  210. uint8_t content_revision; //change it when a data table has a structure change, or a hw function has a input/output parameter change
  211. };
  212. /****************************************************************************
  213. * Structure stores the ROM header.
  214. ****************************************************************************/
  215. struct atom_rom_header_v2_2
  216. {
  217. struct atom_common_table_header table_header;
  218. uint8_t atom_bios_string[4]; //enum atom_string_def atom_bios_string; //Signature to distinguish between Atombios and non-atombios,
  219. uint16_t bios_segment_address;
  220. uint16_t protectedmodeoffset;
  221. uint16_t configfilenameoffset;
  222. uint16_t crc_block_offset;
  223. uint16_t vbios_bootupmessageoffset;
  224. uint16_t int10_offset;
  225. uint16_t pcibusdevinitcode;
  226. uint16_t iobaseaddress;
  227. uint16_t subsystem_vendor_id;
  228. uint16_t subsystem_id;
  229. uint16_t pci_info_offset;
  230. uint16_t masterhwfunction_offset; //Offest for SW to get all command function offsets, Don't change the position
  231. uint16_t masterdatatable_offset; //Offest for SW to get all data table offsets, Don't change the position
  232. uint16_t reserved;
  233. uint32_t pspdirtableoffset;
  234. };
  235. /*==============================hw function portion======================================================================*/
  236. /****************************************************************************
  237. * Structures used in Command.mtb, each function name is not given here since those function could change from time to time
  238. * The real functionality of each function is associated with the parameter structure version when defined
  239. * For all internal cmd function definitions, please reference to atomstruct.h
  240. ****************************************************************************/
  241. struct atom_master_list_of_command_functions_v2_1{
  242. uint16_t asic_init; //Function
  243. uint16_t cmd_function1; //used as an internal one
  244. uint16_t cmd_function2; //used as an internal one
  245. uint16_t cmd_function3; //used as an internal one
  246. uint16_t digxencodercontrol; //Function
  247. uint16_t cmd_function5; //used as an internal one
  248. uint16_t cmd_function6; //used as an internal one
  249. uint16_t cmd_function7; //used as an internal one
  250. uint16_t cmd_function8; //used as an internal one
  251. uint16_t cmd_function9; //used as an internal one
  252. uint16_t setengineclock; //Function
  253. uint16_t setmemoryclock; //Function
  254. uint16_t setpixelclock; //Function
  255. uint16_t enabledisppowergating; //Function
  256. uint16_t cmd_function14; //used as an internal one
  257. uint16_t cmd_function15; //used as an internal one
  258. uint16_t cmd_function16; //used as an internal one
  259. uint16_t cmd_function17; //used as an internal one
  260. uint16_t cmd_function18; //used as an internal one
  261. uint16_t cmd_function19; //used as an internal one
  262. uint16_t cmd_function20; //used as an internal one
  263. uint16_t cmd_function21; //used as an internal one
  264. uint16_t cmd_function22; //used as an internal one
  265. uint16_t cmd_function23; //used as an internal one
  266. uint16_t cmd_function24; //used as an internal one
  267. uint16_t cmd_function25; //used as an internal one
  268. uint16_t cmd_function26; //used as an internal one
  269. uint16_t cmd_function27; //used as an internal one
  270. uint16_t cmd_function28; //used as an internal one
  271. uint16_t cmd_function29; //used as an internal one
  272. uint16_t cmd_function30; //used as an internal one
  273. uint16_t cmd_function31; //used as an internal one
  274. uint16_t cmd_function32; //used as an internal one
  275. uint16_t cmd_function33; //used as an internal one
  276. uint16_t blankcrtc; //Function
  277. uint16_t enablecrtc; //Function
  278. uint16_t cmd_function36; //used as an internal one
  279. uint16_t cmd_function37; //used as an internal one
  280. uint16_t cmd_function38; //used as an internal one
  281. uint16_t cmd_function39; //used as an internal one
  282. uint16_t cmd_function40; //used as an internal one
  283. uint16_t getsmuclockinfo; //Function
  284. uint16_t selectcrtc_source; //Function
  285. uint16_t cmd_function43; //used as an internal one
  286. uint16_t cmd_function44; //used as an internal one
  287. uint16_t cmd_function45; //used as an internal one
  288. uint16_t setdceclock; //Function
  289. uint16_t getmemoryclock; //Function
  290. uint16_t getengineclock; //Function
  291. uint16_t setcrtc_usingdtdtiming; //Function
  292. uint16_t externalencodercontrol; //Function
  293. uint16_t cmd_function51; //used as an internal one
  294. uint16_t cmd_function52; //used as an internal one
  295. uint16_t cmd_function53; //used as an internal one
  296. uint16_t processi2cchanneltransaction;//Function
  297. uint16_t cmd_function55; //used as an internal one
  298. uint16_t cmd_function56; //used as an internal one
  299. uint16_t cmd_function57; //used as an internal one
  300. uint16_t cmd_function58; //used as an internal one
  301. uint16_t cmd_function59; //used as an internal one
  302. uint16_t computegpuclockparam; //Function
  303. uint16_t cmd_function61; //used as an internal one
  304. uint16_t cmd_function62; //used as an internal one
  305. uint16_t dynamicmemorysettings; //Function function
  306. uint16_t memorytraining; //Function function
  307. uint16_t cmd_function65; //used as an internal one
  308. uint16_t cmd_function66; //used as an internal one
  309. uint16_t setvoltage; //Function
  310. uint16_t cmd_function68; //used as an internal one
  311. uint16_t readefusevalue; //Function
  312. uint16_t cmd_function70; //used as an internal one
  313. uint16_t cmd_function71; //used as an internal one
  314. uint16_t cmd_function72; //used as an internal one
  315. uint16_t cmd_function73; //used as an internal one
  316. uint16_t cmd_function74; //used as an internal one
  317. uint16_t cmd_function75; //used as an internal one
  318. uint16_t dig1transmittercontrol; //Function
  319. uint16_t cmd_function77; //used as an internal one
  320. uint16_t processauxchanneltransaction;//Function
  321. uint16_t cmd_function79; //used as an internal one
  322. uint16_t getvoltageinfo; //Function
  323. };
  324. struct atom_master_command_function_v2_1
  325. {
  326. struct atom_common_table_header table_header;
  327. struct atom_master_list_of_command_functions_v2_1 listofcmdfunctions;
  328. };
  329. /****************************************************************************
  330. * Structures used in every command function
  331. ****************************************************************************/
  332. struct atom_function_attribute
  333. {
  334. uint16_t ws_in_bytes:8; //[7:0]=Size of workspace in Bytes (in multiple of a dword),
  335. uint16_t ps_in_bytes:7; //[14:8]=Size of parameter space in Bytes (multiple of a dword),
  336. uint16_t updated_by_util:1; //[15]=flag to indicate the function is updated by util
  337. };
  338. /****************************************************************************
  339. * Common header for all hw functions.
  340. * Every function pointed by _master_list_of_hw_function has this common header.
  341. * And the pointer actually points to this header.
  342. ****************************************************************************/
  343. struct atom_rom_hw_function_header
  344. {
  345. struct atom_common_table_header func_header;
  346. struct atom_function_attribute func_attrib;
  347. };
  348. /*==============================sw data table portion======================================================================*/
  349. /****************************************************************************
  350. * Structures used in data.mtb, each data table name is not given here since those data table could change from time to time
  351. * The real name of each table is given when its data structure version is defined
  352. ****************************************************************************/
  353. struct atom_master_list_of_data_tables_v2_1{
  354. uint16_t utilitypipeline; /* Offest for the utility to get parser info,Don't change this position!*/
  355. uint16_t multimedia_info;
  356. uint16_t smc_dpm_info;
  357. uint16_t sw_datatable3;
  358. uint16_t firmwareinfo; /* Shared by various SW components */
  359. uint16_t sw_datatable5;
  360. uint16_t lcd_info; /* Shared by various SW components */
  361. uint16_t sw_datatable7;
  362. uint16_t smu_info;
  363. uint16_t sw_datatable9;
  364. uint16_t sw_datatable10;
  365. uint16_t vram_usagebyfirmware; /* Shared by various SW components */
  366. uint16_t gpio_pin_lut; /* Shared by various SW components */
  367. uint16_t sw_datatable13;
  368. uint16_t gfx_info;
  369. uint16_t powerplayinfo; /* Shared by various SW components */
  370. uint16_t sw_datatable16;
  371. uint16_t sw_datatable17;
  372. uint16_t sw_datatable18;
  373. uint16_t sw_datatable19;
  374. uint16_t sw_datatable20;
  375. uint16_t sw_datatable21;
  376. uint16_t displayobjectinfo; /* Shared by various SW components */
  377. uint16_t indirectioaccess; /* used as an internal one */
  378. uint16_t umc_info; /* Shared by various SW components */
  379. uint16_t sw_datatable25;
  380. uint16_t sw_datatable26;
  381. uint16_t dce_info; /* Shared by various SW components */
  382. uint16_t vram_info; /* Shared by various SW components */
  383. uint16_t sw_datatable29;
  384. uint16_t integratedsysteminfo; /* Shared by various SW components */
  385. uint16_t asic_profiling_info; /* Shared by various SW components */
  386. uint16_t voltageobject_info; /* shared by various SW components */
  387. uint16_t sw_datatable33;
  388. uint16_t sw_datatable34;
  389. };
  390. struct atom_master_data_table_v2_1
  391. {
  392. struct atom_common_table_header table_header;
  393. struct atom_master_list_of_data_tables_v2_1 listOfdatatables;
  394. };
  395. struct atom_dtd_format
  396. {
  397. uint16_t pixclk;
  398. uint16_t h_active;
  399. uint16_t h_blanking_time;
  400. uint16_t v_active;
  401. uint16_t v_blanking_time;
  402. uint16_t h_sync_offset;
  403. uint16_t h_sync_width;
  404. uint16_t v_sync_offset;
  405. uint16_t v_syncwidth;
  406. uint16_t reserved;
  407. uint16_t reserved0;
  408. uint8_t h_border;
  409. uint8_t v_border;
  410. uint16_t miscinfo;
  411. uint8_t atom_mode_id;
  412. uint8_t refreshrate;
  413. };
  414. /* atom_dtd_format.modemiscinfo defintion */
  415. enum atom_dtd_format_modemiscinfo{
  416. ATOM_HSYNC_POLARITY = 0x0002,
  417. ATOM_VSYNC_POLARITY = 0x0004,
  418. ATOM_H_REPLICATIONBY2 = 0x0010,
  419. ATOM_V_REPLICATIONBY2 = 0x0020,
  420. ATOM_INTERLACE = 0x0080,
  421. ATOM_COMPOSITESYNC = 0x0040,
  422. };
  423. /* utilitypipeline
  424. * when format_revision==1 && content_revision==1, then this an info table for atomworks to use during debug session, no structure is associated with it.
  425. * the location of it can't change
  426. */
  427. /*
  428. ***************************************************************************
  429. Data Table firmwareinfo structure
  430. ***************************************************************************
  431. */
  432. struct atom_firmware_info_v3_1
  433. {
  434. struct atom_common_table_header table_header;
  435. uint32_t firmware_revision;
  436. uint32_t bootup_sclk_in10khz;
  437. uint32_t bootup_mclk_in10khz;
  438. uint32_t firmware_capability; // enum atombios_firmware_capability
  439. uint32_t main_call_parser_entry; /* direct address of main parser call in VBIOS binary. */
  440. uint32_t bios_scratch_reg_startaddr; // 1st bios scratch register dword address
  441. uint16_t bootup_vddc_mv;
  442. uint16_t bootup_vddci_mv;
  443. uint16_t bootup_mvddc_mv;
  444. uint16_t bootup_vddgfx_mv;
  445. uint8_t mem_module_id;
  446. uint8_t coolingsolution_id; /*0: Air cooling; 1: Liquid cooling ... */
  447. uint8_t reserved1[2];
  448. uint32_t mc_baseaddr_high;
  449. uint32_t mc_baseaddr_low;
  450. uint32_t reserved2[6];
  451. };
  452. /* Total 32bit cap indication */
  453. enum atombios_firmware_capability
  454. {
  455. ATOM_FIRMWARE_CAP_FIRMWARE_POSTED = 0x00000001,
  456. ATOM_FIRMWARE_CAP_GPU_VIRTUALIZATION = 0x00000002,
  457. ATOM_FIRMWARE_CAP_WMI_SUPPORT = 0x00000040,
  458. ATOM_FIRMWARE_CAP_HWEMU_ENABLE = 0x00000080,
  459. ATOM_FIRMWARE_CAP_HWEMU_UMC_CFG = 0x00000100,
  460. ATOM_FIRMWARE_CAP_SRAM_ECC = 0x00000200,
  461. ATOM_FIRMWARE_CAP_ENABLE_2STAGE_BIST_TRAINING = 0x00000400,
  462. ATOM_FIRMWARE_CAP_ENABLE_2ND_USB20PORT = 0x0008000,
  463. ATOM_FIRMWARE_CAP_DYNAMIC_BOOT_CFG_ENABLE = 0x0020000,
  464. };
  465. enum atom_cooling_solution_id{
  466. AIR_COOLING = 0x00,
  467. LIQUID_COOLING = 0x01
  468. };
  469. struct atom_firmware_info_v3_2 {
  470. struct atom_common_table_header table_header;
  471. uint32_t firmware_revision;
  472. uint32_t bootup_sclk_in10khz;
  473. uint32_t bootup_mclk_in10khz;
  474. uint32_t firmware_capability; // enum atombios_firmware_capability
  475. uint32_t main_call_parser_entry; /* direct address of main parser call in VBIOS binary. */
  476. uint32_t bios_scratch_reg_startaddr; // 1st bios scratch register dword address
  477. uint16_t bootup_vddc_mv;
  478. uint16_t bootup_vddci_mv;
  479. uint16_t bootup_mvddc_mv;
  480. uint16_t bootup_vddgfx_mv;
  481. uint8_t mem_module_id;
  482. uint8_t coolingsolution_id; /*0: Air cooling; 1: Liquid cooling ... */
  483. uint8_t reserved1[2];
  484. uint32_t mc_baseaddr_high;
  485. uint32_t mc_baseaddr_low;
  486. uint8_t board_i2c_feature_id; // enum of atom_board_i2c_feature_id_def
  487. uint8_t board_i2c_feature_gpio_id; // i2c id find in gpio_lut data table gpio_id
  488. uint8_t board_i2c_feature_slave_addr;
  489. uint8_t reserved3;
  490. uint16_t bootup_mvddq_mv;
  491. uint16_t bootup_mvpp_mv;
  492. uint32_t zfbstartaddrin16mb;
  493. uint32_t reserved2[3];
  494. };
  495. struct atom_firmware_info_v3_3
  496. {
  497. struct atom_common_table_header table_header;
  498. uint32_t firmware_revision;
  499. uint32_t bootup_sclk_in10khz;
  500. uint32_t bootup_mclk_in10khz;
  501. uint32_t firmware_capability; // enum atombios_firmware_capability
  502. uint32_t main_call_parser_entry; /* direct address of main parser call in VBIOS binary. */
  503. uint32_t bios_scratch_reg_startaddr; // 1st bios scratch register dword address
  504. uint16_t bootup_vddc_mv;
  505. uint16_t bootup_vddci_mv;
  506. uint16_t bootup_mvddc_mv;
  507. uint16_t bootup_vddgfx_mv;
  508. uint8_t mem_module_id;
  509. uint8_t coolingsolution_id; /*0: Air cooling; 1: Liquid cooling ... */
  510. uint8_t reserved1[2];
  511. uint32_t mc_baseaddr_high;
  512. uint32_t mc_baseaddr_low;
  513. uint8_t board_i2c_feature_id; // enum of atom_board_i2c_feature_id_def
  514. uint8_t board_i2c_feature_gpio_id; // i2c id find in gpio_lut data table gpio_id
  515. uint8_t board_i2c_feature_slave_addr;
  516. uint8_t reserved3;
  517. uint16_t bootup_mvddq_mv;
  518. uint16_t bootup_mvpp_mv;
  519. uint32_t zfbstartaddrin16mb;
  520. uint32_t pplib_pptable_id; // if pplib_pptable_id!=0, pplib get powerplay table inside driver instead of from VBIOS
  521. uint32_t reserved2[2];
  522. };
  523. struct atom_firmware_info_v3_4 {
  524. struct atom_common_table_header table_header;
  525. uint32_t firmware_revision;
  526. uint32_t bootup_sclk_in10khz;
  527. uint32_t bootup_mclk_in10khz;
  528. uint32_t firmware_capability; // enum atombios_firmware_capability
  529. uint32_t main_call_parser_entry; /* direct address of main parser call in VBIOS binary. */
  530. uint32_t bios_scratch_reg_startaddr; // 1st bios scratch register dword address
  531. uint16_t bootup_vddc_mv;
  532. uint16_t bootup_vddci_mv;
  533. uint16_t bootup_mvddc_mv;
  534. uint16_t bootup_vddgfx_mv;
  535. uint8_t mem_module_id;
  536. uint8_t coolingsolution_id; /*0: Air cooling; 1: Liquid cooling ... */
  537. uint8_t reserved1[2];
  538. uint32_t mc_baseaddr_high;
  539. uint32_t mc_baseaddr_low;
  540. uint8_t board_i2c_feature_id; // enum of atom_board_i2c_feature_id_def
  541. uint8_t board_i2c_feature_gpio_id; // i2c id find in gpio_lut data table gpio_id
  542. uint8_t board_i2c_feature_slave_addr;
  543. uint8_t ras_rom_i2c_slave_addr;
  544. uint16_t bootup_mvddq_mv;
  545. uint16_t bootup_mvpp_mv;
  546. uint32_t zfbstartaddrin16mb;
  547. uint32_t pplib_pptable_id; // if pplib_pptable_id!=0, pplib get powerplay table inside driver instead of from VBIOS
  548. uint32_t mvdd_ratio; // mvdd_raio = (real mvdd in power rail)*1000/(mvdd_output_from_svi2)
  549. uint16_t hw_bootup_vddgfx_mv; // hw default vddgfx voltage level decide by board strap
  550. uint16_t hw_bootup_vddc_mv; // hw default vddc voltage level decide by board strap
  551. uint16_t hw_bootup_mvddc_mv; // hw default mvddc voltage level decide by board strap
  552. uint16_t hw_bootup_vddci_mv; // hw default vddci voltage level decide by board strap
  553. uint32_t maco_pwrlimit_mw; // bomaco mode power limit in unit of m-watt
  554. uint32_t usb_pwrlimit_mw; // power limit when USB is enable in unit of m-watt
  555. uint32_t fw_reserved_size_in_kb; // VBIOS reserved extra fw size in unit of kb.
  556. uint32_t pspbl_init_done_reg_addr;
  557. uint32_t pspbl_init_done_value;
  558. uint32_t pspbl_init_done_check_timeout; // time out in unit of us when polling pspbl init done
  559. uint32_t reserved[2];
  560. };
  561. /*
  562. ***************************************************************************
  563. Data Table lcd_info structure
  564. ***************************************************************************
  565. */
  566. struct lcd_info_v2_1
  567. {
  568. struct atom_common_table_header table_header;
  569. struct atom_dtd_format lcd_timing;
  570. uint16_t backlight_pwm;
  571. uint16_t special_handle_cap;
  572. uint16_t panel_misc;
  573. uint16_t lvds_max_slink_pclk;
  574. uint16_t lvds_ss_percentage;
  575. uint16_t lvds_ss_rate_10hz;
  576. uint8_t pwr_on_digon_to_de; /*all pwr sequence numbers below are in uint of 4ms*/
  577. uint8_t pwr_on_de_to_vary_bl;
  578. uint8_t pwr_down_vary_bloff_to_de;
  579. uint8_t pwr_down_de_to_digoff;
  580. uint8_t pwr_off_delay;
  581. uint8_t pwr_on_vary_bl_to_blon;
  582. uint8_t pwr_down_bloff_to_vary_bloff;
  583. uint8_t panel_bpc;
  584. uint8_t dpcd_edp_config_cap;
  585. uint8_t dpcd_max_link_rate;
  586. uint8_t dpcd_max_lane_count;
  587. uint8_t dpcd_max_downspread;
  588. uint8_t min_allowed_bl_level;
  589. uint8_t max_allowed_bl_level;
  590. uint8_t bootup_bl_level;
  591. uint8_t dplvdsrxid;
  592. uint32_t reserved1[8];
  593. };
  594. /* lcd_info_v2_1.panel_misc defintion */
  595. enum atom_lcd_info_panel_misc{
  596. ATOM_PANEL_MISC_FPDI =0x0002,
  597. };
  598. //uceDPToLVDSRxId
  599. enum atom_lcd_info_dptolvds_rx_id
  600. {
  601. eDP_TO_LVDS_RX_DISABLE = 0x00, // no eDP->LVDS translator chip
  602. eDP_TO_LVDS_COMMON_ID = 0x01, // common eDP->LVDS translator chip without AMD SW init
  603. eDP_TO_LVDS_REALTEK_ID = 0x02, // Realtek tansaltor which require AMD SW init
  604. };
  605. /*
  606. ***************************************************************************
  607. Data Table gpio_pin_lut structure
  608. ***************************************************************************
  609. */
  610. struct atom_gpio_pin_assignment
  611. {
  612. uint32_t data_a_reg_index;
  613. uint8_t gpio_bitshift;
  614. uint8_t gpio_mask_bitshift;
  615. uint8_t gpio_id;
  616. uint8_t reserved;
  617. };
  618. /* atom_gpio_pin_assignment.gpio_id definition */
  619. enum atom_gpio_pin_assignment_gpio_id {
  620. I2C_HW_LANE_MUX =0x0f, /* only valid when bit7=1 */
  621. I2C_HW_ENGINE_ID_MASK =0x70, /* only valid when bit7=1 */
  622. I2C_HW_CAP =0x80, /*only when the I2C_HW_CAP is set, the pin ID is assigned to an I2C pin pair, otherwise, it's an generic GPIO pin */
  623. /* gpio_id pre-define id for multiple usage */
  624. /* GPIO use to control PCIE_VDDC in certain SLT board */
  625. PCIE_VDDC_CONTROL_GPIO_PINID = 56,
  626. /* if PP_AC_DC_SWITCH_GPIO_PINID in Gpio_Pin_LutTable, AC/DC swithing feature is enable */
  627. PP_AC_DC_SWITCH_GPIO_PINID = 60,
  628. /* VDDC_REGULATOR_VRHOT_GPIO_PINID in Gpio_Pin_LutTable, VRHot feature is enable */
  629. VDDC_VRHOT_GPIO_PINID = 61,
  630. /*if VDDC_PCC_GPIO_PINID in GPIO_LUTable, Peak Current Control feature is enabled */
  631. VDDC_PCC_GPIO_PINID = 62,
  632. /* Only used on certain SLT/PA board to allow utility to cut Efuse. */
  633. EFUSE_CUT_ENABLE_GPIO_PINID = 63,
  634. /* ucGPIO=DRAM_SELF_REFRESH_GPIO_PIND uses for memory self refresh (ucGPIO=0, DRAM self-refresh; ucGPIO= */
  635. DRAM_SELF_REFRESH_GPIO_PINID = 64,
  636. /* Thermal interrupt output->system thermal chip GPIO pin */
  637. THERMAL_INT_OUTPUT_GPIO_PINID =65,
  638. };
  639. struct atom_gpio_pin_lut_v2_1
  640. {
  641. struct atom_common_table_header table_header;
  642. /*the real number of this included in the structure is calcualted by using the (whole structure size - the header size)/size of atom_gpio_pin_lut */
  643. struct atom_gpio_pin_assignment gpio_pin[8];
  644. };
  645. /*
  646. * VBIOS/PRE-OS always reserve a FB region at the top of frame buffer. driver should not write
  647. * access that region. driver can allocate their own reservation region as long as it does not
  648. * overlap firwmare's reservation region.
  649. * if (pre-NV1X) atom data table firmwareInfoTable version < 3.3:
  650. * in this case, atom data table vram_usagebyfirmwareTable version always <= 2.1
  651. * if VBIOS/UEFI GOP is posted:
  652. * VBIOS/UEFIGOP update used_by_firmware_in_kb = total reserved size by VBIOS
  653. * update start_address_in_kb = total_mem_size_in_kb - used_by_firmware_in_kb;
  654. * ( total_mem_size_in_kb = reg(CONFIG_MEMSIZE)<<10)
  655. * driver can allocate driver reservation region under firmware reservation,
  656. * used_by_driver_in_kb = driver reservation size
  657. * driver reservation start address = (start_address_in_kb - used_by_driver_in_kb)
  658. * Comment1[hchan]: There is only one reservation at the beginning of the FB reserved by
  659. * host driver. Host driver would overwrite the table with the following
  660. * used_by_firmware_in_kb = total reserved size for pf-vf info exchange and
  661. * set SRIOV_MSG_SHARE_RESERVATION mask start_address_in_kb = 0
  662. * else there is no VBIOS reservation region:
  663. * driver must allocate driver reservation region at top of FB.
  664. * driver set used_by_driver_in_kb = driver reservation size
  665. * driver reservation start address = (total_mem_size_in_kb - used_by_driver_in_kb)
  666. * same as Comment1
  667. * else (NV1X and after):
  668. * if VBIOS/UEFI GOP is posted:
  669. * VBIOS/UEFIGOP update:
  670. * used_by_firmware_in_kb = atom_firmware_Info_v3_3.fw_reserved_size_in_kb;
  671. * start_address_in_kb = total_mem_size_in_kb - used_by_firmware_in_kb;
  672. * (total_mem_size_in_kb = reg(CONFIG_MEMSIZE)<<10)
  673. * if vram_usagebyfirmwareTable version <= 2.1:
  674. * driver can allocate driver reservation region under firmware reservation,
  675. * driver set used_by_driver_in_kb = driver reservation size
  676. * driver reservation start address = start_address_in_kb - used_by_driver_in_kb
  677. * same as Comment1
  678. * else driver can:
  679. * allocate it reservation any place as long as it does overlap pre-OS FW reservation area
  680. * set used_by_driver_region0_in_kb = driver reservation size
  681. * set driver_region0_start_address_in_kb = driver reservation region start address
  682. * Comment2[hchan]: Host driver can set used_by_firmware_in_kb and start_address_in_kb to
  683. * zero as the reservation for VF as it doesn’t exist. And Host driver should also
  684. * update atom_firmware_Info table to remove the same VBIOS reservation as well.
  685. */
  686. struct vram_usagebyfirmware_v2_1
  687. {
  688. struct atom_common_table_header table_header;
  689. uint32_t start_address_in_kb;
  690. uint16_t used_by_firmware_in_kb;
  691. uint16_t used_by_driver_in_kb;
  692. };
  693. struct vram_usagebyfirmware_v2_2 {
  694. struct atom_common_table_header table_header;
  695. uint32_t fw_region_start_address_in_kb;
  696. uint16_t used_by_firmware_in_kb;
  697. uint16_t reserved;
  698. uint32_t driver_region0_start_address_in_kb;
  699. uint32_t used_by_driver_region0_in_kb;
  700. uint32_t reserved32[7];
  701. };
  702. /*
  703. ***************************************************************************
  704. Data Table displayobjectinfo structure
  705. ***************************************************************************
  706. */
  707. enum atom_object_record_type_id {
  708. ATOM_I2C_RECORD_TYPE = 1,
  709. ATOM_HPD_INT_RECORD_TYPE = 2,
  710. ATOM_CONNECTOR_CAP_RECORD_TYPE = 3,
  711. ATOM_CONNECTOR_SPEED_UPTO = 4,
  712. ATOM_OBJECT_GPIO_CNTL_RECORD_TYPE = 9,
  713. ATOM_CONNECTOR_HPDPIN_LUT_RECORD_TYPE = 16,
  714. ATOM_CONNECTOR_AUXDDC_LUT_RECORD_TYPE = 17,
  715. ATOM_ENCODER_CAP_RECORD_TYPE = 20,
  716. ATOM_BRACKET_LAYOUT_RECORD_TYPE = 21,
  717. ATOM_CONNECTOR_FORCED_TMDS_CAP_RECORD_TYPE = 22,
  718. ATOM_DISP_CONNECTOR_CAPS_RECORD_TYPE = 23,
  719. ATOM_BRACKET_LAYOUT_V2_RECORD_TYPE = 25,
  720. ATOM_RECORD_END_TYPE = 0xFF,
  721. };
  722. struct atom_common_record_header
  723. {
  724. uint8_t record_type; //An emun to indicate the record type
  725. uint8_t record_size; //The size of the whole record in byte
  726. };
  727. struct atom_i2c_record
  728. {
  729. struct atom_common_record_header record_header; //record_type = ATOM_I2C_RECORD_TYPE
  730. uint8_t i2c_id;
  731. uint8_t i2c_slave_addr; //The slave address, it's 0 when the record is attached to connector for DDC
  732. };
  733. struct atom_hpd_int_record
  734. {
  735. struct atom_common_record_header record_header; //record_type = ATOM_HPD_INT_RECORD_TYPE
  736. uint8_t pin_id; //Corresponding block in GPIO_PIN_INFO table gives the pin info
  737. uint8_t plugin_pin_state;
  738. };
  739. struct atom_connector_caps_record {
  740. struct atom_common_record_header
  741. record_header; //record_type = ATOM_CONN_CAP_RECORD_TYPE
  742. uint16_t connector_caps; //01b if internal display is checked; 10b if internal BL is checked; 0 of Not
  743. };
  744. struct atom_connector_speed_record {
  745. struct atom_common_record_header
  746. record_header; //record_type = ATOM_CONN_SPEED_UPTO
  747. uint32_t connector_max_speed; // connector Max speed attribute, it sets 8100 in Mhz when DP connector @8.1Ghz.
  748. uint16_t reserved;
  749. };
  750. // Bit maps for ATOM_ENCODER_CAP_RECORD.usEncoderCap
  751. enum atom_encoder_caps_def
  752. {
  753. ATOM_ENCODER_CAP_RECORD_HBR2 =0x01, // DP1.2 HBR2 is supported by HW encoder, it is retired in NI. the real meaning from SI is MST_EN
  754. ATOM_ENCODER_CAP_RECORD_MST_EN =0x01, // from SI, this bit means DP MST is enable or not.
  755. ATOM_ENCODER_CAP_RECORD_HBR2_EN =0x02, // DP1.2 HBR2 setting is qualified and HBR2 can be enabled
  756. ATOM_ENCODER_CAP_RECORD_HDMI6Gbps_EN =0x04, // HDMI2.0 6Gbps enable or not.
  757. ATOM_ENCODER_CAP_RECORD_HBR3_EN =0x08, // DP1.3 HBR3 is supported by board.
  758. ATOM_ENCODER_CAP_RECORD_DP2 =0x10, // DP2 is supported by ASIC/board.
  759. ATOM_ENCODER_CAP_RECORD_UHBR10_EN =0x20, // DP2.0 UHBR10 settings is supported by board
  760. ATOM_ENCODER_CAP_RECORD_UHBR13_5_EN =0x40, // DP2.0 UHBR13.5 settings is supported by board
  761. ATOM_ENCODER_CAP_RECORD_UHBR20_EN =0x80, // DP2.0 UHBR20 settings is supported by board
  762. ATOM_ENCODER_CAP_RECORD_USB_C_TYPE =0x100, // the DP connector is a USB-C type.
  763. };
  764. struct atom_encoder_caps_record
  765. {
  766. struct atom_common_record_header record_header; //record_type = ATOM_ENCODER_CAP_RECORD_TYPE
  767. uint32_t encodercaps;
  768. };
  769. enum atom_connector_caps_def
  770. {
  771. ATOM_CONNECTOR_CAP_INTERNAL_DISPLAY = 0x01, //a cap bit to indicate that this non-embedded display connector is an internal display
  772. ATOM_CONNECTOR_CAP_INTERNAL_DISPLAY_BL = 0x02, //a cap bit to indicate that this internal display requires BL control from GPU, refers to lcd_info for BL PWM freq
  773. };
  774. struct atom_disp_connector_caps_record
  775. {
  776. struct atom_common_record_header record_header;
  777. uint32_t connectcaps;
  778. };
  779. //The following generic object gpio pin control record type will replace JTAG_RECORD/FPGA_CONTROL_RECORD/DVI_EXT_INPUT_RECORD above gradually
  780. struct atom_gpio_pin_control_pair
  781. {
  782. uint8_t gpio_id; // GPIO_ID, find the corresponding ID in GPIO_LUT table
  783. uint8_t gpio_pinstate; // Pin state showing how to set-up the pin
  784. };
  785. struct atom_object_gpio_cntl_record
  786. {
  787. struct atom_common_record_header record_header;
  788. uint8_t flag; // Future expnadibility
  789. uint8_t number_of_pins; // Number of GPIO pins used to control the object
  790. struct atom_gpio_pin_control_pair gpio[1]; // the real gpio pin pair determined by number of pins ucNumberOfPins
  791. };
  792. //Definitions for GPIO pin state
  793. enum atom_gpio_pin_control_pinstate_def
  794. {
  795. GPIO_PIN_TYPE_INPUT = 0x00,
  796. GPIO_PIN_TYPE_OUTPUT = 0x10,
  797. GPIO_PIN_TYPE_HW_CONTROL = 0x20,
  798. //For GPIO_PIN_TYPE_OUTPUT the following is defined
  799. GPIO_PIN_OUTPUT_STATE_MASK = 0x01,
  800. GPIO_PIN_OUTPUT_STATE_SHIFT = 0,
  801. GPIO_PIN_STATE_ACTIVE_LOW = 0x0,
  802. GPIO_PIN_STATE_ACTIVE_HIGH = 0x1,
  803. };
  804. // Indexes to GPIO array in GLSync record
  805. // GLSync record is for Frame Lock/Gen Lock feature.
  806. enum atom_glsync_record_gpio_index_def
  807. {
  808. ATOM_GPIO_INDEX_GLSYNC_REFCLK = 0,
  809. ATOM_GPIO_INDEX_GLSYNC_HSYNC = 1,
  810. ATOM_GPIO_INDEX_GLSYNC_VSYNC = 2,
  811. ATOM_GPIO_INDEX_GLSYNC_SWAP_REQ = 3,
  812. ATOM_GPIO_INDEX_GLSYNC_SWAP_GNT = 4,
  813. ATOM_GPIO_INDEX_GLSYNC_INTERRUPT = 5,
  814. ATOM_GPIO_INDEX_GLSYNC_V_RESET = 6,
  815. ATOM_GPIO_INDEX_GLSYNC_SWAP_CNTL = 7,
  816. ATOM_GPIO_INDEX_GLSYNC_SWAP_SEL = 8,
  817. ATOM_GPIO_INDEX_GLSYNC_MAX = 9,
  818. };
  819. struct atom_connector_hpdpin_lut_record //record for ATOM_CONNECTOR_HPDPIN_LUT_RECORD_TYPE
  820. {
  821. struct atom_common_record_header record_header;
  822. uint8_t hpd_pin_map[8];
  823. };
  824. struct atom_connector_auxddc_lut_record //record for ATOM_CONNECTOR_AUXDDC_LUT_RECORD_TYPE
  825. {
  826. struct atom_common_record_header record_header;
  827. uint8_t aux_ddc_map[8];
  828. };
  829. struct atom_connector_forced_tmds_cap_record
  830. {
  831. struct atom_common_record_header record_header;
  832. // override TMDS capability on this connector when it operate in TMDS mode. usMaxTmdsClkRate = max TMDS Clock in Mhz/2.5
  833. uint8_t maxtmdsclkrate_in2_5mhz;
  834. uint8_t reserved;
  835. };
  836. struct atom_connector_layout_info
  837. {
  838. uint16_t connectorobjid;
  839. uint8_t connector_type;
  840. uint8_t position;
  841. };
  842. // define ATOM_CONNECTOR_LAYOUT_INFO.ucConnectorType to describe the display connector size
  843. enum atom_connector_layout_info_connector_type_def
  844. {
  845. CONNECTOR_TYPE_DVI_D = 1,
  846. CONNECTOR_TYPE_HDMI = 4,
  847. CONNECTOR_TYPE_DISPLAY_PORT = 5,
  848. CONNECTOR_TYPE_MINI_DISPLAY_PORT = 6,
  849. };
  850. struct atom_bracket_layout_record
  851. {
  852. struct atom_common_record_header record_header;
  853. uint8_t bracketlen;
  854. uint8_t bracketwidth;
  855. uint8_t conn_num;
  856. uint8_t reserved;
  857. struct atom_connector_layout_info conn_info[1];
  858. };
  859. struct atom_bracket_layout_record_v2 {
  860. struct atom_common_record_header
  861. record_header; //record_type = ATOM_BRACKET_LAYOUT_RECORD_TYPE
  862. uint8_t bracketlen; //Bracket Length in mm
  863. uint8_t bracketwidth; //Bracket Width in mm
  864. uint8_t conn_num; //Connector numbering
  865. uint8_t mini_type; //Mini Type (0 = Normal; 1 = Mini)
  866. uint8_t reserved1;
  867. uint8_t reserved2;
  868. };
  869. enum atom_connector_layout_info_mini_type_def {
  870. MINI_TYPE_NORMAL = 0,
  871. MINI_TYPE_MINI = 1,
  872. };
  873. enum atom_display_device_tag_def{
  874. ATOM_DISPLAY_LCD1_SUPPORT = 0x0002, //an embedded display is either an LVDS or eDP signal type of display
  875. ATOM_DISPLAY_LCD2_SUPPORT = 0x0020, //second edp device tag 0x0020 for backward compability
  876. ATOM_DISPLAY_DFP1_SUPPORT = 0x0008,
  877. ATOM_DISPLAY_DFP2_SUPPORT = 0x0080,
  878. ATOM_DISPLAY_DFP3_SUPPORT = 0x0200,
  879. ATOM_DISPLAY_DFP4_SUPPORT = 0x0400,
  880. ATOM_DISPLAY_DFP5_SUPPORT = 0x0800,
  881. ATOM_DISPLAY_DFP6_SUPPORT = 0x0040,
  882. ATOM_DISPLAY_DFPx_SUPPORT = 0x0ec8,
  883. };
  884. struct atom_display_object_path_v2
  885. {
  886. uint16_t display_objid; //Connector Object ID or Misc Object ID
  887. uint16_t disp_recordoffset;
  888. uint16_t encoderobjid; //first encoder closer to the connector, could be either an external or intenal encoder
  889. uint16_t extencoderobjid; //2nd encoder after the first encoder, from the connector point of view;
  890. uint16_t encoder_recordoffset;
  891. uint16_t extencoder_recordoffset;
  892. uint16_t device_tag; //a supported device vector, each display path starts with this.the paths are enumerated in the way of priority, a path appears first
  893. uint8_t priority_id;
  894. uint8_t reserved;
  895. };
  896. struct atom_display_object_path_v3 {
  897. uint16_t display_objid; //Connector Object ID or Misc Object ID
  898. uint16_t disp_recordoffset;
  899. uint16_t encoderobjid; //first encoder closer to the connector, could be either an external or intenal encoder
  900. uint16_t reserved1; //only on USBC case, otherwise always = 0
  901. uint16_t reserved2; //reserved and always = 0
  902. uint16_t reserved3; //reserved and always = 0
  903. //a supported device vector, each display path starts with this.the paths are enumerated in the way of priority,
  904. //a path appears first
  905. uint16_t device_tag;
  906. uint16_t reserved4; //reserved and always = 0
  907. };
  908. struct display_object_info_table_v1_4
  909. {
  910. struct atom_common_table_header table_header;
  911. uint16_t supporteddevices;
  912. uint8_t number_of_path;
  913. uint8_t reserved;
  914. struct atom_display_object_path_v2 display_path[8]; //the real number of this included in the structure is calculated by using the (whole structure size - the header size- number_of_path)/size of atom_display_object_path
  915. };
  916. struct display_object_info_table_v1_5 {
  917. struct atom_common_table_header table_header;
  918. uint16_t supporteddevices;
  919. uint8_t number_of_path;
  920. uint8_t reserved;
  921. // the real number of this included in the structure is calculated by using the
  922. // (whole structure size - the header size- number_of_path)/size of atom_display_object_path
  923. struct atom_display_object_path_v3 display_path[8];
  924. };
  925. /*
  926. ***************************************************************************
  927. Data Table dce_info structure
  928. ***************************************************************************
  929. */
  930. struct atom_display_controller_info_v4_1
  931. {
  932. struct atom_common_table_header table_header;
  933. uint32_t display_caps;
  934. uint32_t bootup_dispclk_10khz;
  935. uint16_t dce_refclk_10khz;
  936. uint16_t i2c_engine_refclk_10khz;
  937. uint16_t dvi_ss_percentage; // in unit of 0.001%
  938. uint16_t dvi_ss_rate_10hz;
  939. uint16_t hdmi_ss_percentage; // in unit of 0.001%
  940. uint16_t hdmi_ss_rate_10hz;
  941. uint16_t dp_ss_percentage; // in unit of 0.001%
  942. uint16_t dp_ss_rate_10hz;
  943. uint8_t dvi_ss_mode; // enum of atom_spread_spectrum_mode
  944. uint8_t hdmi_ss_mode; // enum of atom_spread_spectrum_mode
  945. uint8_t dp_ss_mode; // enum of atom_spread_spectrum_mode
  946. uint8_t ss_reserved;
  947. uint8_t hardcode_mode_num; // a hardcode mode number defined in StandardVESA_TimingTable when a CRT or DFP EDID is not available
  948. uint8_t reserved1[3];
  949. uint16_t dpphy_refclk_10khz;
  950. uint16_t reserved2;
  951. uint8_t dceip_min_ver;
  952. uint8_t dceip_max_ver;
  953. uint8_t max_disp_pipe_num;
  954. uint8_t max_vbios_active_disp_pipe_num;
  955. uint8_t max_ppll_num;
  956. uint8_t max_disp_phy_num;
  957. uint8_t max_aux_pairs;
  958. uint8_t remotedisplayconfig;
  959. uint8_t reserved3[8];
  960. };
  961. struct atom_display_controller_info_v4_2
  962. {
  963. struct atom_common_table_header table_header;
  964. uint32_t display_caps;
  965. uint32_t bootup_dispclk_10khz;
  966. uint16_t dce_refclk_10khz;
  967. uint16_t i2c_engine_refclk_10khz;
  968. uint16_t dvi_ss_percentage; // in unit of 0.001%
  969. uint16_t dvi_ss_rate_10hz;
  970. uint16_t hdmi_ss_percentage; // in unit of 0.001%
  971. uint16_t hdmi_ss_rate_10hz;
  972. uint16_t dp_ss_percentage; // in unit of 0.001%
  973. uint16_t dp_ss_rate_10hz;
  974. uint8_t dvi_ss_mode; // enum of atom_spread_spectrum_mode
  975. uint8_t hdmi_ss_mode; // enum of atom_spread_spectrum_mode
  976. uint8_t dp_ss_mode; // enum of atom_spread_spectrum_mode
  977. uint8_t ss_reserved;
  978. uint8_t dfp_hardcode_mode_num; // DFP hardcode mode number defined in StandardVESA_TimingTable when EDID is not available
  979. uint8_t dfp_hardcode_refreshrate;// DFP hardcode mode refreshrate defined in StandardVESA_TimingTable when EDID is not available
  980. uint8_t vga_hardcode_mode_num; // VGA hardcode mode number defined in StandardVESA_TimingTable when EDID is not avablable
  981. uint8_t vga_hardcode_refreshrate;// VGA hardcode mode number defined in StandardVESA_TimingTable when EDID is not avablable
  982. uint16_t dpphy_refclk_10khz;
  983. uint16_t reserved2;
  984. uint8_t dcnip_min_ver;
  985. uint8_t dcnip_max_ver;
  986. uint8_t max_disp_pipe_num;
  987. uint8_t max_vbios_active_disp_pipe_num;
  988. uint8_t max_ppll_num;
  989. uint8_t max_disp_phy_num;
  990. uint8_t max_aux_pairs;
  991. uint8_t remotedisplayconfig;
  992. uint8_t reserved3[8];
  993. };
  994. struct atom_display_controller_info_v4_3
  995. {
  996. struct atom_common_table_header table_header;
  997. uint32_t display_caps;
  998. uint32_t bootup_dispclk_10khz;
  999. uint16_t dce_refclk_10khz;
  1000. uint16_t i2c_engine_refclk_10khz;
  1001. uint16_t dvi_ss_percentage; // in unit of 0.001%
  1002. uint16_t dvi_ss_rate_10hz;
  1003. uint16_t hdmi_ss_percentage; // in unit of 0.001%
  1004. uint16_t hdmi_ss_rate_10hz;
  1005. uint16_t dp_ss_percentage; // in unit of 0.001%
  1006. uint16_t dp_ss_rate_10hz;
  1007. uint8_t dvi_ss_mode; // enum of atom_spread_spectrum_mode
  1008. uint8_t hdmi_ss_mode; // enum of atom_spread_spectrum_mode
  1009. uint8_t dp_ss_mode; // enum of atom_spread_spectrum_mode
  1010. uint8_t ss_reserved;
  1011. uint8_t dfp_hardcode_mode_num; // DFP hardcode mode number defined in StandardVESA_TimingTable when EDID is not available
  1012. uint8_t dfp_hardcode_refreshrate;// DFP hardcode mode refreshrate defined in StandardVESA_TimingTable when EDID is not available
  1013. uint8_t vga_hardcode_mode_num; // VGA hardcode mode number defined in StandardVESA_TimingTable when EDID is not avablable
  1014. uint8_t vga_hardcode_refreshrate;// VGA hardcode mode number defined in StandardVESA_TimingTable when EDID is not avablable
  1015. uint16_t dpphy_refclk_10khz;
  1016. uint16_t reserved2;
  1017. uint8_t dcnip_min_ver;
  1018. uint8_t dcnip_max_ver;
  1019. uint8_t max_disp_pipe_num;
  1020. uint8_t max_vbios_active_disp_pipe_num;
  1021. uint8_t max_ppll_num;
  1022. uint8_t max_disp_phy_num;
  1023. uint8_t max_aux_pairs;
  1024. uint8_t remotedisplayconfig;
  1025. uint8_t reserved3[8];
  1026. };
  1027. struct atom_display_controller_info_v4_4 {
  1028. struct atom_common_table_header table_header;
  1029. uint32_t display_caps;
  1030. uint32_t bootup_dispclk_10khz;
  1031. uint16_t dce_refclk_10khz;
  1032. uint16_t i2c_engine_refclk_10khz;
  1033. uint16_t dvi_ss_percentage; // in unit of 0.001%
  1034. uint16_t dvi_ss_rate_10hz;
  1035. uint16_t hdmi_ss_percentage; // in unit of 0.001%
  1036. uint16_t hdmi_ss_rate_10hz;
  1037. uint16_t dp_ss_percentage; // in unit of 0.001%
  1038. uint16_t dp_ss_rate_10hz;
  1039. uint8_t dvi_ss_mode; // enum of atom_spread_spectrum_mode
  1040. uint8_t hdmi_ss_mode; // enum of atom_spread_spectrum_mode
  1041. uint8_t dp_ss_mode; // enum of atom_spread_spectrum_mode
  1042. uint8_t ss_reserved;
  1043. uint8_t dfp_hardcode_mode_num; // DFP hardcode mode number defined in StandardVESA_TimingTable when EDID is not available
  1044. uint8_t dfp_hardcode_refreshrate;// DFP hardcode mode refreshrate defined in StandardVESA_TimingTable when EDID is not available
  1045. uint8_t vga_hardcode_mode_num; // VGA hardcode mode number defined in StandardVESA_TimingTable when EDID is not avablable
  1046. uint8_t vga_hardcode_refreshrate;// VGA hardcode mode number defined in StandardVESA_TimingTable when EDID is not avablable
  1047. uint16_t dpphy_refclk_10khz;
  1048. uint16_t hw_chip_id;
  1049. uint8_t dcnip_min_ver;
  1050. uint8_t dcnip_max_ver;
  1051. uint8_t max_disp_pipe_num;
  1052. uint8_t max_vbios_active_disp_pipum;
  1053. uint8_t max_ppll_num;
  1054. uint8_t max_disp_phy_num;
  1055. uint8_t max_aux_pairs;
  1056. uint8_t remotedisplayconfig;
  1057. uint32_t dispclk_pll_vco_freq;
  1058. uint32_t dp_ref_clk_freq;
  1059. uint32_t max_mclk_chg_lat; // Worst case blackout duration for a memory clock frequency (p-state) change, units of 100s of ns (0.1 us)
  1060. uint32_t max_sr_exit_lat; // Worst case memory self refresh exit time, units of 100ns of ns (0.1us)
  1061. uint32_t max_sr_enter_exit_lat; // Worst case memory self refresh entry followed by immediate exit time, units of 100ns of ns (0.1us)
  1062. uint16_t dc_golden_table_offset; // point of struct of atom_dc_golden_table_vxx
  1063. uint16_t dc_golden_table_ver;
  1064. uint32_t reserved3[3];
  1065. };
  1066. struct atom_dc_golden_table_v1
  1067. {
  1068. uint32_t aux_dphy_rx_control0_val;
  1069. uint32_t aux_dphy_tx_control_val;
  1070. uint32_t aux_dphy_rx_control1_val;
  1071. uint32_t dc_gpio_aux_ctrl_0_val;
  1072. uint32_t dc_gpio_aux_ctrl_1_val;
  1073. uint32_t dc_gpio_aux_ctrl_2_val;
  1074. uint32_t dc_gpio_aux_ctrl_3_val;
  1075. uint32_t dc_gpio_aux_ctrl_4_val;
  1076. uint32_t dc_gpio_aux_ctrl_5_val;
  1077. uint32_t reserved[23];
  1078. };
  1079. enum dce_info_caps_def {
  1080. // only for VBIOS
  1081. DCE_INFO_CAPS_FORCE_DISPDEV_CONNECTED = 0x02,
  1082. // only for VBIOS
  1083. DCE_INFO_CAPS_DISABLE_DFP_DP_HBR2 = 0x04,
  1084. // only for VBIOS
  1085. DCE_INFO_CAPS_ENABLE_INTERLAC_TIMING = 0x08,
  1086. // only for VBIOS
  1087. DCE_INFO_CAPS_LTTPR_SUPPORT_ENABLE = 0x20,
  1088. DCE_INFO_CAPS_VBIOS_LTTPR_TRANSPARENT_ENABLE = 0x40,
  1089. };
  1090. struct atom_display_controller_info_v4_5
  1091. {
  1092. struct atom_common_table_header table_header;
  1093. uint32_t display_caps;
  1094. uint32_t bootup_dispclk_10khz;
  1095. uint16_t dce_refclk_10khz;
  1096. uint16_t i2c_engine_refclk_10khz;
  1097. uint16_t dvi_ss_percentage; // in unit of 0.001%
  1098. uint16_t dvi_ss_rate_10hz;
  1099. uint16_t hdmi_ss_percentage; // in unit of 0.001%
  1100. uint16_t hdmi_ss_rate_10hz;
  1101. uint16_t dp_ss_percentage; // in unit of 0.001%
  1102. uint16_t dp_ss_rate_10hz;
  1103. uint8_t dvi_ss_mode; // enum of atom_spread_spectrum_mode
  1104. uint8_t hdmi_ss_mode; // enum of atom_spread_spectrum_mode
  1105. uint8_t dp_ss_mode; // enum of atom_spread_spectrum_mode
  1106. uint8_t ss_reserved;
  1107. // DFP hardcode mode number defined in StandardVESA_TimingTable when EDID is not available
  1108. uint8_t dfp_hardcode_mode_num;
  1109. // DFP hardcode mode refreshrate defined in StandardVESA_TimingTable when EDID is not available
  1110. uint8_t dfp_hardcode_refreshrate;
  1111. // VGA hardcode mode number defined in StandardVESA_TimingTable when EDID is not avablable
  1112. uint8_t vga_hardcode_mode_num;
  1113. // VGA hardcode mode number defined in StandardVESA_TimingTable when EDID is not avablable
  1114. uint8_t vga_hardcode_refreshrate;
  1115. uint16_t dpphy_refclk_10khz;
  1116. uint16_t hw_chip_id;
  1117. uint8_t dcnip_min_ver;
  1118. uint8_t dcnip_max_ver;
  1119. uint8_t max_disp_pipe_num;
  1120. uint8_t max_vbios_active_disp_pipe_num;
  1121. uint8_t max_ppll_num;
  1122. uint8_t max_disp_phy_num;
  1123. uint8_t max_aux_pairs;
  1124. uint8_t remotedisplayconfig;
  1125. uint32_t dispclk_pll_vco_freq;
  1126. uint32_t dp_ref_clk_freq;
  1127. // Worst case blackout duration for a memory clock frequency (p-state) change, units of 100s of ns (0.1 us)
  1128. uint32_t max_mclk_chg_lat;
  1129. // Worst case memory self refresh exit time, units of 100ns of ns (0.1us)
  1130. uint32_t max_sr_exit_lat;
  1131. // Worst case memory self refresh entry followed by immediate exit time, units of 100ns of ns (0.1us)
  1132. uint32_t max_sr_enter_exit_lat;
  1133. uint16_t dc_golden_table_offset; // point of struct of atom_dc_golden_table_vxx
  1134. uint16_t dc_golden_table_ver;
  1135. uint32_t aux_dphy_rx_control0_val;
  1136. uint32_t aux_dphy_tx_control_val;
  1137. uint32_t aux_dphy_rx_control1_val;
  1138. uint32_t dc_gpio_aux_ctrl_0_val;
  1139. uint32_t dc_gpio_aux_ctrl_1_val;
  1140. uint32_t dc_gpio_aux_ctrl_2_val;
  1141. uint32_t dc_gpio_aux_ctrl_3_val;
  1142. uint32_t dc_gpio_aux_ctrl_4_val;
  1143. uint32_t dc_gpio_aux_ctrl_5_val;
  1144. uint32_t reserved[26];
  1145. };
  1146. /*
  1147. ***************************************************************************
  1148. Data Table ATOM_EXTERNAL_DISPLAY_CONNECTION_INFO structure
  1149. ***************************************************************************
  1150. */
  1151. struct atom_ext_display_path
  1152. {
  1153. uint16_t device_tag; //A bit vector to show what devices are supported
  1154. uint16_t device_acpi_enum; //16bit device ACPI id.
  1155. uint16_t connectorobjid; //A physical connector for displays to plug in, using object connector definitions
  1156. uint8_t auxddclut_index; //An index into external AUX/DDC channel LUT
  1157. uint8_t hpdlut_index; //An index into external HPD pin LUT
  1158. uint16_t ext_encoder_objid; //external encoder object id
  1159. uint8_t channelmapping; // if ucChannelMapping=0, using default one to one mapping
  1160. uint8_t chpninvert; // bit vector for up to 8 lanes, =0: P and N is not invert, =1 P and N is inverted
  1161. uint16_t caps;
  1162. uint16_t reserved;
  1163. };
  1164. //usCaps
  1165. enum ext_display_path_cap_def {
  1166. EXT_DISPLAY_PATH_CAPS__HBR2_DISABLE = 0x0001,
  1167. EXT_DISPLAY_PATH_CAPS__DP_FIXED_VS_EN = 0x0002,
  1168. EXT_DISPLAY_PATH_CAPS__EXT_CHIP_MASK = 0x007C,
  1169. EXT_DISPLAY_PATH_CAPS__HDMI20_PI3EQX1204 = (0x01 << 2), //PI redriver chip
  1170. EXT_DISPLAY_PATH_CAPS__HDMI20_TISN65DP159RSBT = (0x02 << 2), //TI retimer chip
  1171. EXT_DISPLAY_PATH_CAPS__HDMI20_PARADE_PS175 = (0x03 << 2) //Parade DP->HDMI recoverter chip
  1172. };
  1173. struct atom_external_display_connection_info
  1174. {
  1175. struct atom_common_table_header table_header;
  1176. uint8_t guid[16]; // a GUID is a 16 byte long string
  1177. struct atom_ext_display_path path[7]; // total of fixed 7 entries.
  1178. uint8_t checksum; // a simple Checksum of the sum of whole structure equal to 0x0.
  1179. uint8_t stereopinid; // use for eDP panel
  1180. uint8_t remotedisplayconfig;
  1181. uint8_t edptolvdsrxid;
  1182. uint8_t fixdpvoltageswing; // usCaps[1]=1, this indicate DP_LANE_SET value
  1183. uint8_t reserved[3]; // for potential expansion
  1184. };
  1185. /*
  1186. ***************************************************************************
  1187. Data Table integratedsysteminfo structure
  1188. ***************************************************************************
  1189. */
  1190. struct atom_camera_dphy_timing_param
  1191. {
  1192. uint8_t profile_id; // SENSOR_PROFILES
  1193. uint32_t param;
  1194. };
  1195. struct atom_camera_dphy_elec_param
  1196. {
  1197. uint16_t param[3];
  1198. };
  1199. struct atom_camera_module_info
  1200. {
  1201. uint8_t module_id; // 0: Rear, 1: Front right of user, 2: Front left of user
  1202. uint8_t module_name[8];
  1203. struct atom_camera_dphy_timing_param timingparam[6]; // Exact number is under estimation and confirmation from sensor vendor
  1204. };
  1205. struct atom_camera_flashlight_info
  1206. {
  1207. uint8_t flashlight_id; // 0: Rear, 1: Front
  1208. uint8_t name[8];
  1209. };
  1210. struct atom_camera_data
  1211. {
  1212. uint32_t versionCode;
  1213. struct atom_camera_module_info cameraInfo[3]; // Assuming 3 camera sensors max
  1214. struct atom_camera_flashlight_info flashInfo; // Assuming 1 flashlight max
  1215. struct atom_camera_dphy_elec_param dphy_param;
  1216. uint32_t crc_val; // CRC
  1217. };
  1218. struct atom_14nm_dpphy_dvihdmi_tuningset
  1219. {
  1220. uint32_t max_symclk_in10khz;
  1221. uint8_t encoder_mode; //atom_encode_mode_def, =2: DVI, =3: HDMI mode
  1222. uint8_t phy_sel; //bit vector of phy, bit0= phya, bit1=phyb, ....bit5 = phyf
  1223. uint16_t margindeemph; //COMMON_MAR_DEEMPH_NOM[7:0]tx_margin_nom [15:8]deemph_gen1_nom
  1224. uint8_t deemph_6db_4; //COMMON_SELDEEMPH60[31:24]deemph_6db_4
  1225. uint8_t boostadj; //CMD_BUS_GLOBAL_FOR_TX_LANE0 [19:16]tx_boost_adj [20]tx_boost_en [23:22]tx_binary_ron_code_offset
  1226. uint8_t tx_driver_fifty_ohms; //COMMON_ZCALCODE_CTRL[21].tx_driver_fifty_ohms
  1227. uint8_t deemph_sel; //MARGIN_DEEMPH_LANE0.DEEMPH_SEL
  1228. };
  1229. struct atom_14nm_dpphy_dp_setting{
  1230. uint8_t dp_vs_pemph_level; //enum of atom_dp_vs_preemph_def
  1231. uint16_t margindeemph; //COMMON_MAR_DEEMPH_NOM[7:0]tx_margin_nom [15:8]deemph_gen1_nom
  1232. uint8_t deemph_6db_4; //COMMON_SELDEEMPH60[31:24]deemph_6db_4
  1233. uint8_t boostadj; //CMD_BUS_GLOBAL_FOR_TX_LANE0 [19:16]tx_boost_adj [20]tx_boost_en [23:22]tx_binary_ron_code_offset
  1234. };
  1235. struct atom_14nm_dpphy_dp_tuningset{
  1236. uint8_t phy_sel; // bit vector of phy, bit0= phya, bit1=phyb, ....bit5 = phyf
  1237. uint8_t version;
  1238. uint16_t table_size; // size of atom_14nm_dpphy_dp_tuningset
  1239. uint16_t reserved;
  1240. struct atom_14nm_dpphy_dp_setting dptuning[10];
  1241. };
  1242. struct atom_14nm_dig_transmitter_info_header_v4_0{
  1243. struct atom_common_table_header table_header;
  1244. uint16_t pcie_phy_tmds_hdmi_macro_settings_offset; // offset of PCIEPhyTMDSHDMIMacroSettingsTbl
  1245. uint16_t uniphy_vs_emph_lookup_table_offset; // offset of UniphyVSEmphLookUpTbl
  1246. uint16_t uniphy_xbar_settings_table_offset; // offset of UniphyXbarSettingsTbl
  1247. };
  1248. struct atom_14nm_combphy_tmds_vs_set
  1249. {
  1250. uint8_t sym_clk;
  1251. uint8_t dig_mode;
  1252. uint8_t phy_sel;
  1253. uint16_t common_mar_deemph_nom__margin_deemph_val;
  1254. uint8_t common_seldeemph60__deemph_6db_4_val;
  1255. uint8_t cmd_bus_global_for_tx_lane0__boostadj_val ;
  1256. uint8_t common_zcalcode_ctrl__tx_driver_fifty_ohms_val;
  1257. uint8_t margin_deemph_lane0__deemph_sel_val;
  1258. };
  1259. struct atom_DCN_dpphy_dvihdmi_tuningset
  1260. {
  1261. uint32_t max_symclk_in10khz;
  1262. uint8_t encoder_mode; //atom_encode_mode_def, =2: DVI, =3: HDMI mode
  1263. uint8_t phy_sel; //bit vector of phy, bit0= phya, bit1=phyb, ....bit5 = phyf
  1264. uint8_t tx_eq_main; // map to RDPCSTX_PHY_FUSE0/1/2/3[5:0](EQ_MAIN)
  1265. uint8_t tx_eq_pre; // map to RDPCSTX_PHY_FUSE0/1/2/3[11:6](EQ_PRE)
  1266. uint8_t tx_eq_post; // map to RDPCSTX_PHY_FUSE0/1/2/3[17:12](EQ_POST)
  1267. uint8_t reserved1;
  1268. uint8_t tx_vboost_lvl; // tx_vboost_lvl, map to RDPCSTX_PHY_CNTL0.RDPCS_PHY_TX_VBOOST_LVL
  1269. uint8_t reserved2;
  1270. };
  1271. struct atom_DCN_dpphy_dp_setting{
  1272. uint8_t dp_vs_pemph_level; //enum of atom_dp_vs_preemph_def
  1273. uint8_t tx_eq_main; // map to RDPCSTX_PHY_FUSE0/1/2/3[5:0](EQ_MAIN)
  1274. uint8_t tx_eq_pre; // map to RDPCSTX_PHY_FUSE0/1/2/3[11:6](EQ_PRE)
  1275. uint8_t tx_eq_post; // map to RDPCSTX_PHY_FUSE0/1/2/3[17:12](EQ_POST)
  1276. uint8_t tx_vboost_lvl; // tx_vboost_lvl, map to RDPCSTX_PHY_CNTL0.RDPCS_PHY_TX_VBOOST_LVL
  1277. };
  1278. struct atom_DCN_dpphy_dp_tuningset{
  1279. uint8_t phy_sel; // bit vector of phy, bit0= phya, bit1=phyb, ....bit5 = phyf
  1280. uint8_t version;
  1281. uint16_t table_size; // size of atom_14nm_dpphy_dp_setting
  1282. uint16_t reserved;
  1283. struct atom_DCN_dpphy_dp_setting dptunings[10];
  1284. };
  1285. struct atom_i2c_reg_info {
  1286. uint8_t ucI2cRegIndex;
  1287. uint8_t ucI2cRegVal;
  1288. };
  1289. struct atom_hdmi_retimer_redriver_set {
  1290. uint8_t HdmiSlvAddr;
  1291. uint8_t HdmiRegNum;
  1292. uint8_t Hdmi6GRegNum;
  1293. struct atom_i2c_reg_info HdmiRegSetting[9]; //For non 6G Hz use
  1294. struct atom_i2c_reg_info Hdmi6GhzRegSetting[3]; //For 6G Hz use.
  1295. };
  1296. struct atom_integrated_system_info_v1_11
  1297. {
  1298. struct atom_common_table_header table_header;
  1299. uint32_t vbios_misc; //enum of atom_system_vbiosmisc_def
  1300. uint32_t gpucapinfo; //enum of atom_system_gpucapinf_def
  1301. uint32_t system_config;
  1302. uint32_t cpucapinfo;
  1303. uint16_t gpuclk_ss_percentage; //unit of 0.001%, 1000 mean 1%
  1304. uint16_t gpuclk_ss_type;
  1305. uint16_t lvds_ss_percentage; //unit of 0.001%, 1000 mean 1%
  1306. uint16_t lvds_ss_rate_10hz;
  1307. uint16_t hdmi_ss_percentage; //unit of 0.001%, 1000 mean 1%
  1308. uint16_t hdmi_ss_rate_10hz;
  1309. uint16_t dvi_ss_percentage; //unit of 0.001%, 1000 mean 1%
  1310. uint16_t dvi_ss_rate_10hz;
  1311. uint16_t dpphy_override; // bit vector, enum of atom_sysinfo_dpphy_override_def
  1312. uint16_t lvds_misc; // enum of atom_sys_info_lvds_misc_def
  1313. uint16_t backlight_pwm_hz; // pwm frequency in hz
  1314. uint8_t memorytype; // enum of atom_dmi_t17_mem_type_def, APU memory type indication.
  1315. uint8_t umachannelnumber; // number of memory channels
  1316. uint8_t pwr_on_digon_to_de; /* all pwr sequence numbers below are in uint of 4ms */
  1317. uint8_t pwr_on_de_to_vary_bl;
  1318. uint8_t pwr_down_vary_bloff_to_de;
  1319. uint8_t pwr_down_de_to_digoff;
  1320. uint8_t pwr_off_delay;
  1321. uint8_t pwr_on_vary_bl_to_blon;
  1322. uint8_t pwr_down_bloff_to_vary_bloff;
  1323. uint8_t min_allowed_bl_level;
  1324. uint8_t htc_hyst_limit;
  1325. uint8_t htc_tmp_limit;
  1326. uint8_t reserved1;
  1327. uint8_t reserved2;
  1328. struct atom_external_display_connection_info extdispconninfo;
  1329. struct atom_14nm_dpphy_dvihdmi_tuningset dvi_tuningset;
  1330. struct atom_14nm_dpphy_dvihdmi_tuningset hdmi_tuningset;
  1331. struct atom_14nm_dpphy_dvihdmi_tuningset hdmi6g_tuningset;
  1332. struct atom_14nm_dpphy_dp_tuningset dp_tuningset; // rbr 1.62G dp tuning set
  1333. struct atom_14nm_dpphy_dp_tuningset dp_hbr3_tuningset; // HBR3 dp tuning set
  1334. struct atom_camera_data camera_info;
  1335. struct atom_hdmi_retimer_redriver_set dp0_retimer_set; //for DP0
  1336. struct atom_hdmi_retimer_redriver_set dp1_retimer_set; //for DP1
  1337. struct atom_hdmi_retimer_redriver_set dp2_retimer_set; //for DP2
  1338. struct atom_hdmi_retimer_redriver_set dp3_retimer_set; //for DP3
  1339. struct atom_14nm_dpphy_dp_tuningset dp_hbr_tuningset; //hbr 2.7G dp tuning set
  1340. struct atom_14nm_dpphy_dp_tuningset dp_hbr2_tuningset; //hbr2 5.4G dp turnig set
  1341. struct atom_14nm_dpphy_dp_tuningset edp_tuningset; //edp tuning set
  1342. uint32_t reserved[66];
  1343. };
  1344. struct atom_integrated_system_info_v1_12
  1345. {
  1346. struct atom_common_table_header table_header;
  1347. uint32_t vbios_misc; //enum of atom_system_vbiosmisc_def
  1348. uint32_t gpucapinfo; //enum of atom_system_gpucapinf_def
  1349. uint32_t system_config;
  1350. uint32_t cpucapinfo;
  1351. uint16_t gpuclk_ss_percentage; //unit of 0.001%, 1000 mean 1%
  1352. uint16_t gpuclk_ss_type;
  1353. uint16_t lvds_ss_percentage; //unit of 0.001%, 1000 mean 1%
  1354. uint16_t lvds_ss_rate_10hz;
  1355. uint16_t hdmi_ss_percentage; //unit of 0.001%, 1000 mean 1%
  1356. uint16_t hdmi_ss_rate_10hz;
  1357. uint16_t dvi_ss_percentage; //unit of 0.001%, 1000 mean 1%
  1358. uint16_t dvi_ss_rate_10hz;
  1359. uint16_t dpphy_override; // bit vector, enum of atom_sysinfo_dpphy_override_def
  1360. uint16_t lvds_misc; // enum of atom_sys_info_lvds_misc_def
  1361. uint16_t backlight_pwm_hz; // pwm frequency in hz
  1362. uint8_t memorytype; // enum of atom_dmi_t17_mem_type_def, APU memory type indication.
  1363. uint8_t umachannelnumber; // number of memory channels
  1364. uint8_t pwr_on_digon_to_de; // all pwr sequence numbers below are in uint of 4ms //
  1365. uint8_t pwr_on_de_to_vary_bl;
  1366. uint8_t pwr_down_vary_bloff_to_de;
  1367. uint8_t pwr_down_de_to_digoff;
  1368. uint8_t pwr_off_delay;
  1369. uint8_t pwr_on_vary_bl_to_blon;
  1370. uint8_t pwr_down_bloff_to_vary_bloff;
  1371. uint8_t min_allowed_bl_level;
  1372. uint8_t htc_hyst_limit;
  1373. uint8_t htc_tmp_limit;
  1374. uint8_t reserved1;
  1375. uint8_t reserved2;
  1376. struct atom_external_display_connection_info extdispconninfo;
  1377. struct atom_DCN_dpphy_dvihdmi_tuningset TMDS_tuningset;
  1378. struct atom_DCN_dpphy_dvihdmi_tuningset hdmiCLK5_tuningset;
  1379. struct atom_DCN_dpphy_dvihdmi_tuningset hdmiCLK8_tuningset;
  1380. struct atom_DCN_dpphy_dp_tuningset rbr_tuningset; // rbr 1.62G dp tuning set
  1381. struct atom_DCN_dpphy_dp_tuningset hbr3_tuningset; // HBR3 dp tuning set
  1382. struct atom_camera_data camera_info;
  1383. struct atom_hdmi_retimer_redriver_set dp0_retimer_set; //for DP0
  1384. struct atom_hdmi_retimer_redriver_set dp1_retimer_set; //for DP1
  1385. struct atom_hdmi_retimer_redriver_set dp2_retimer_set; //for DP2
  1386. struct atom_hdmi_retimer_redriver_set dp3_retimer_set; //for DP3
  1387. struct atom_DCN_dpphy_dp_tuningset hbr_tuningset; //hbr 2.7G dp tuning set
  1388. struct atom_DCN_dpphy_dp_tuningset hbr2_tuningset; //hbr2 5.4G dp turnig set
  1389. struct atom_DCN_dpphy_dp_tuningset edp_tunings; //edp tuning set
  1390. struct atom_DCN_dpphy_dvihdmi_tuningset hdmiCLK6_tuningset;
  1391. uint32_t reserved[63];
  1392. };
  1393. struct edp_info_table
  1394. {
  1395. uint16_t edp_backlight_pwm_hz;
  1396. uint16_t edp_ss_percentage;
  1397. uint16_t edp_ss_rate_10hz;
  1398. uint16_t reserved1;
  1399. uint32_t reserved2;
  1400. uint8_t edp_pwr_on_off_delay;
  1401. uint8_t edp_pwr_on_vary_bl_to_blon;
  1402. uint8_t edp_pwr_down_bloff_to_vary_bloff;
  1403. uint8_t edp_panel_bpc;
  1404. uint8_t edp_bootup_bl_level;
  1405. uint8_t reserved3[3];
  1406. uint32_t reserved4[3];
  1407. };
  1408. struct atom_integrated_system_info_v2_1
  1409. {
  1410. struct atom_common_table_header table_header;
  1411. uint32_t vbios_misc; //enum of atom_system_vbiosmisc_def
  1412. uint32_t gpucapinfo; //enum of atom_system_gpucapinf_def
  1413. uint32_t system_config;
  1414. uint32_t cpucapinfo;
  1415. uint16_t gpuclk_ss_percentage; //unit of 0.001%, 1000 mean 1%
  1416. uint16_t gpuclk_ss_type;
  1417. uint16_t dpphy_override; // bit vector, enum of atom_sysinfo_dpphy_override_def
  1418. uint8_t memorytype; // enum of atom_dmi_t17_mem_type_def, APU memory type indication.
  1419. uint8_t umachannelnumber; // number of memory channels
  1420. uint8_t htc_hyst_limit;
  1421. uint8_t htc_tmp_limit;
  1422. uint8_t reserved1;
  1423. uint8_t reserved2;
  1424. struct edp_info_table edp1_info;
  1425. struct edp_info_table edp2_info;
  1426. uint32_t reserved3[8];
  1427. struct atom_external_display_connection_info extdispconninfo;
  1428. struct atom_DCN_dpphy_dvihdmi_tuningset TMDS_tuningset;
  1429. struct atom_DCN_dpphy_dvihdmi_tuningset hdmiCLK5_tuningset; //add clk6
  1430. struct atom_DCN_dpphy_dvihdmi_tuningset hdmiCLK6_tuningset;
  1431. struct atom_DCN_dpphy_dvihdmi_tuningset hdmiCLK8_tuningset;
  1432. uint32_t reserved4[6];//reserve 2*sizeof(atom_DCN_dpphy_dvihdmi_tuningset)
  1433. struct atom_DCN_dpphy_dp_tuningset rbr_tuningset; // rbr 1.62G dp tuning set
  1434. struct atom_DCN_dpphy_dp_tuningset hbr_tuningset; //hbr 2.7G dp tuning set
  1435. struct atom_DCN_dpphy_dp_tuningset hbr2_tuningset; //hbr2 5.4G dp turnig set
  1436. struct atom_DCN_dpphy_dp_tuningset hbr3_tuningset; // HBR3 dp tuning set
  1437. struct atom_DCN_dpphy_dp_tuningset edp_tunings; //edp tuning set
  1438. uint32_t reserved5[28];//reserve 2*sizeof(atom_DCN_dpphy_dp_tuningset)
  1439. struct atom_hdmi_retimer_redriver_set dp0_retimer_set; //for DP0
  1440. struct atom_hdmi_retimer_redriver_set dp1_retimer_set; //for DP1
  1441. struct atom_hdmi_retimer_redriver_set dp2_retimer_set; //for DP2
  1442. struct atom_hdmi_retimer_redriver_set dp3_retimer_set; //for DP3
  1443. uint32_t reserved6[30];// reserve size of(atom_camera_data) for camera_info
  1444. uint32_t reserved7[32];
  1445. };
  1446. struct atom_n6_display_phy_tuning_set {
  1447. uint8_t display_signal_type;
  1448. uint8_t phy_sel;
  1449. uint8_t preset_level;
  1450. uint8_t reserved1;
  1451. uint32_t reserved2;
  1452. uint32_t speed_upto;
  1453. uint8_t tx_vboost_level;
  1454. uint8_t tx_vreg_v2i;
  1455. uint8_t tx_vregdrv_byp;
  1456. uint8_t tx_term_cntl;
  1457. uint8_t tx_peak_level;
  1458. uint8_t tx_slew_en;
  1459. uint8_t tx_eq_pre;
  1460. uint8_t tx_eq_main;
  1461. uint8_t tx_eq_post;
  1462. uint8_t tx_en_inv_pre;
  1463. uint8_t tx_en_inv_post;
  1464. uint8_t reserved3;
  1465. uint32_t reserved4;
  1466. uint32_t reserved5;
  1467. uint32_t reserved6;
  1468. };
  1469. struct atom_display_phy_tuning_info {
  1470. struct atom_common_table_header table_header;
  1471. struct atom_n6_display_phy_tuning_set disp_phy_tuning[1];
  1472. };
  1473. struct atom_integrated_system_info_v2_2
  1474. {
  1475. struct atom_common_table_header table_header;
  1476. uint32_t vbios_misc; //enum of atom_system_vbiosmisc_def
  1477. uint32_t gpucapinfo; //enum of atom_system_gpucapinf_def
  1478. uint32_t system_config;
  1479. uint32_t cpucapinfo;
  1480. uint16_t gpuclk_ss_percentage; //unit of 0.001%, 1000 mean 1%
  1481. uint16_t gpuclk_ss_type;
  1482. uint16_t dpphy_override; // bit vector, enum of atom_sysinfo_dpphy_override_def
  1483. uint8_t memorytype; // enum of atom_dmi_t17_mem_type_def, APU memory type indication.
  1484. uint8_t umachannelnumber; // number of memory channels
  1485. uint8_t htc_hyst_limit;
  1486. uint8_t htc_tmp_limit;
  1487. uint8_t reserved1;
  1488. uint8_t reserved2;
  1489. struct edp_info_table edp1_info;
  1490. struct edp_info_table edp2_info;
  1491. uint32_t reserved3[8];
  1492. struct atom_external_display_connection_info extdispconninfo;
  1493. uint32_t reserved4[189];
  1494. };
  1495. // system_config
  1496. enum atom_system_vbiosmisc_def{
  1497. INTEGRATED_SYSTEM_INFO__GET_EDID_CALLBACK_FUNC_SUPPORT = 0x01,
  1498. };
  1499. // gpucapinfo
  1500. enum atom_system_gpucapinf_def{
  1501. SYS_INFO_GPUCAPS__ENABEL_DFS_BYPASS = 0x10,
  1502. };
  1503. //dpphy_override
  1504. enum atom_sysinfo_dpphy_override_def{
  1505. ATOM_ENABLE_DVI_TUNINGSET = 0x01,
  1506. ATOM_ENABLE_HDMI_TUNINGSET = 0x02,
  1507. ATOM_ENABLE_HDMI6G_TUNINGSET = 0x04,
  1508. ATOM_ENABLE_DP_TUNINGSET = 0x08,
  1509. ATOM_ENABLE_DP_HBR3_TUNINGSET = 0x10,
  1510. };
  1511. //lvds_misc
  1512. enum atom_sys_info_lvds_misc_def
  1513. {
  1514. SYS_INFO_LVDS_MISC_888_FPDI_MODE =0x01,
  1515. SYS_INFO_LVDS_MISC_888_BPC_MODE =0x04,
  1516. SYS_INFO_LVDS_MISC_OVERRIDE_EN =0x08,
  1517. };
  1518. //memorytype DMI Type 17 offset 12h - Memory Type
  1519. enum atom_dmi_t17_mem_type_def{
  1520. OtherMemType = 0x01, ///< Assign 01 to Other
  1521. UnknownMemType, ///< Assign 02 to Unknown
  1522. DramMemType, ///< Assign 03 to DRAM
  1523. EdramMemType, ///< Assign 04 to EDRAM
  1524. VramMemType, ///< Assign 05 to VRAM
  1525. SramMemType, ///< Assign 06 to SRAM
  1526. RamMemType, ///< Assign 07 to RAM
  1527. RomMemType, ///< Assign 08 to ROM
  1528. FlashMemType, ///< Assign 09 to Flash
  1529. EepromMemType, ///< Assign 10 to EEPROM
  1530. FepromMemType, ///< Assign 11 to FEPROM
  1531. EpromMemType, ///< Assign 12 to EPROM
  1532. CdramMemType, ///< Assign 13 to CDRAM
  1533. ThreeDramMemType, ///< Assign 14 to 3DRAM
  1534. SdramMemType, ///< Assign 15 to SDRAM
  1535. SgramMemType, ///< Assign 16 to SGRAM
  1536. RdramMemType, ///< Assign 17 to RDRAM
  1537. DdrMemType, ///< Assign 18 to DDR
  1538. Ddr2MemType, ///< Assign 19 to DDR2
  1539. Ddr2FbdimmMemType, ///< Assign 20 to DDR2 FB-DIMM
  1540. Ddr3MemType = 0x18, ///< Assign 24 to DDR3
  1541. Fbd2MemType, ///< Assign 25 to FBD2
  1542. Ddr4MemType, ///< Assign 26 to DDR4
  1543. LpDdrMemType, ///< Assign 27 to LPDDR
  1544. LpDdr2MemType, ///< Assign 28 to LPDDR2
  1545. LpDdr3MemType, ///< Assign 29 to LPDDR3
  1546. LpDdr4MemType, ///< Assign 30 to LPDDR4
  1547. GDdr6MemType, ///< Assign 31 to GDDR6
  1548. HbmMemType, ///< Assign 32 to HBM
  1549. Hbm2MemType, ///< Assign 33 to HBM2
  1550. Ddr5MemType, ///< Assign 34 to DDR5
  1551. LpDdr5MemType, ///< Assign 35 to LPDDR5
  1552. };
  1553. // this Table is used starting from NL/AM, used by SBIOS and pass the IntegratedSystemInfoTable/PowerPlayInfoTable/SystemCameraInfoTable
  1554. struct atom_fusion_system_info_v4
  1555. {
  1556. struct atom_integrated_system_info_v1_11 sysinfo; // refer to ATOM_INTEGRATED_SYSTEM_INFO_V1_8 definition
  1557. uint32_t powerplayinfo[256]; // Reserve 1024 bytes space for PowerPlayInfoTable
  1558. };
  1559. /*
  1560. ***************************************************************************
  1561. Data Table gfx_info structure
  1562. ***************************************************************************
  1563. */
  1564. struct atom_gfx_info_v2_2
  1565. {
  1566. struct atom_common_table_header table_header;
  1567. uint8_t gfxip_min_ver;
  1568. uint8_t gfxip_max_ver;
  1569. uint8_t max_shader_engines;
  1570. uint8_t max_tile_pipes;
  1571. uint8_t max_cu_per_sh;
  1572. uint8_t max_sh_per_se;
  1573. uint8_t max_backends_per_se;
  1574. uint8_t max_texture_channel_caches;
  1575. uint32_t regaddr_cp_dma_src_addr;
  1576. uint32_t regaddr_cp_dma_src_addr_hi;
  1577. uint32_t regaddr_cp_dma_dst_addr;
  1578. uint32_t regaddr_cp_dma_dst_addr_hi;
  1579. uint32_t regaddr_cp_dma_command;
  1580. uint32_t regaddr_cp_status;
  1581. uint32_t regaddr_rlc_gpu_clock_32;
  1582. uint32_t rlc_gpu_timer_refclk;
  1583. };
  1584. struct atom_gfx_info_v2_3 {
  1585. struct atom_common_table_header table_header;
  1586. uint8_t gfxip_min_ver;
  1587. uint8_t gfxip_max_ver;
  1588. uint8_t max_shader_engines;
  1589. uint8_t max_tile_pipes;
  1590. uint8_t max_cu_per_sh;
  1591. uint8_t max_sh_per_se;
  1592. uint8_t max_backends_per_se;
  1593. uint8_t max_texture_channel_caches;
  1594. uint32_t regaddr_cp_dma_src_addr;
  1595. uint32_t regaddr_cp_dma_src_addr_hi;
  1596. uint32_t regaddr_cp_dma_dst_addr;
  1597. uint32_t regaddr_cp_dma_dst_addr_hi;
  1598. uint32_t regaddr_cp_dma_command;
  1599. uint32_t regaddr_cp_status;
  1600. uint32_t regaddr_rlc_gpu_clock_32;
  1601. uint32_t rlc_gpu_timer_refclk;
  1602. uint8_t active_cu_per_sh;
  1603. uint8_t active_rb_per_se;
  1604. uint16_t gcgoldenoffset;
  1605. uint32_t rm21_sram_vmin_value;
  1606. };
  1607. struct atom_gfx_info_v2_4
  1608. {
  1609. struct atom_common_table_header table_header;
  1610. uint8_t gfxip_min_ver;
  1611. uint8_t gfxip_max_ver;
  1612. uint8_t max_shader_engines;
  1613. uint8_t reserved;
  1614. uint8_t max_cu_per_sh;
  1615. uint8_t max_sh_per_se;
  1616. uint8_t max_backends_per_se;
  1617. uint8_t max_texture_channel_caches;
  1618. uint32_t regaddr_cp_dma_src_addr;
  1619. uint32_t regaddr_cp_dma_src_addr_hi;
  1620. uint32_t regaddr_cp_dma_dst_addr;
  1621. uint32_t regaddr_cp_dma_dst_addr_hi;
  1622. uint32_t regaddr_cp_dma_command;
  1623. uint32_t regaddr_cp_status;
  1624. uint32_t regaddr_rlc_gpu_clock_32;
  1625. uint32_t rlc_gpu_timer_refclk;
  1626. uint8_t active_cu_per_sh;
  1627. uint8_t active_rb_per_se;
  1628. uint16_t gcgoldenoffset;
  1629. uint16_t gc_num_gprs;
  1630. uint16_t gc_gsprim_buff_depth;
  1631. uint16_t gc_parameter_cache_depth;
  1632. uint16_t gc_wave_size;
  1633. uint16_t gc_max_waves_per_simd;
  1634. uint16_t gc_lds_size;
  1635. uint8_t gc_num_max_gs_thds;
  1636. uint8_t gc_gs_table_depth;
  1637. uint8_t gc_double_offchip_lds_buffer;
  1638. uint8_t gc_max_scratch_slots_per_cu;
  1639. uint32_t sram_rm_fuses_val;
  1640. uint32_t sram_custom_rm_fuses_val;
  1641. };
  1642. struct atom_gfx_info_v2_7 {
  1643. struct atom_common_table_header table_header;
  1644. uint8_t gfxip_min_ver;
  1645. uint8_t gfxip_max_ver;
  1646. uint8_t max_shader_engines;
  1647. uint8_t reserved;
  1648. uint8_t max_cu_per_sh;
  1649. uint8_t max_sh_per_se;
  1650. uint8_t max_backends_per_se;
  1651. uint8_t max_texture_channel_caches;
  1652. uint32_t regaddr_cp_dma_src_addr;
  1653. uint32_t regaddr_cp_dma_src_addr_hi;
  1654. uint32_t regaddr_cp_dma_dst_addr;
  1655. uint32_t regaddr_cp_dma_dst_addr_hi;
  1656. uint32_t regaddr_cp_dma_command;
  1657. uint32_t regaddr_cp_status;
  1658. uint32_t regaddr_rlc_gpu_clock_32;
  1659. uint32_t rlc_gpu_timer_refclk;
  1660. uint8_t active_cu_per_sh;
  1661. uint8_t active_rb_per_se;
  1662. uint16_t gcgoldenoffset;
  1663. uint16_t gc_num_gprs;
  1664. uint16_t gc_gsprim_buff_depth;
  1665. uint16_t gc_parameter_cache_depth;
  1666. uint16_t gc_wave_size;
  1667. uint16_t gc_max_waves_per_simd;
  1668. uint16_t gc_lds_size;
  1669. uint8_t gc_num_max_gs_thds;
  1670. uint8_t gc_gs_table_depth;
  1671. uint8_t gc_double_offchip_lds_buffer;
  1672. uint8_t gc_max_scratch_slots_per_cu;
  1673. uint32_t sram_rm_fuses_val;
  1674. uint32_t sram_custom_rm_fuses_val;
  1675. uint8_t cut_cu;
  1676. uint8_t active_cu_total;
  1677. uint8_t cu_reserved[2];
  1678. uint32_t gc_config;
  1679. uint8_t inactive_cu_per_se[8];
  1680. uint32_t reserved2[6];
  1681. };
  1682. struct atom_gfx_info_v3_0 {
  1683. struct atom_common_table_header table_header;
  1684. uint8_t gfxip_min_ver;
  1685. uint8_t gfxip_max_ver;
  1686. uint8_t max_shader_engines;
  1687. uint8_t max_tile_pipes;
  1688. uint8_t max_cu_per_sh;
  1689. uint8_t max_sh_per_se;
  1690. uint8_t max_backends_per_se;
  1691. uint8_t max_texture_channel_caches;
  1692. uint32_t regaddr_lsdma_queue0_rb_rptr;
  1693. uint32_t regaddr_lsdma_queue0_rb_rptr_hi;
  1694. uint32_t regaddr_lsdma_queue0_rb_wptr;
  1695. uint32_t regaddr_lsdma_queue0_rb_wptr_hi;
  1696. uint32_t regaddr_lsdma_command;
  1697. uint32_t regaddr_lsdma_status;
  1698. uint32_t regaddr_golden_tsc_count_lower;
  1699. uint32_t golden_tsc_count_lower_refclk;
  1700. uint8_t active_wgp_per_se;
  1701. uint8_t active_rb_per_se;
  1702. uint8_t active_se;
  1703. uint8_t reserved1;
  1704. uint32_t sram_rm_fuses_val;
  1705. uint32_t sram_custom_rm_fuses_val;
  1706. uint32_t inactive_sa_mask;
  1707. uint32_t gc_config;
  1708. uint8_t inactive_wgp[16];
  1709. uint8_t inactive_rb[16];
  1710. uint32_t gdfll_as_wait_ctrl_val;
  1711. uint32_t gdfll_as_step_ctrl_val;
  1712. uint32_t reserved[8];
  1713. };
  1714. /*
  1715. ***************************************************************************
  1716. Data Table smu_info structure
  1717. ***************************************************************************
  1718. */
  1719. struct atom_smu_info_v3_1
  1720. {
  1721. struct atom_common_table_header table_header;
  1722. uint8_t smuip_min_ver;
  1723. uint8_t smuip_max_ver;
  1724. uint8_t smu_rsd1;
  1725. uint8_t gpuclk_ss_mode; // enum of atom_spread_spectrum_mode
  1726. uint16_t sclk_ss_percentage;
  1727. uint16_t sclk_ss_rate_10hz;
  1728. uint16_t gpuclk_ss_percentage; // in unit of 0.001%
  1729. uint16_t gpuclk_ss_rate_10hz;
  1730. uint32_t core_refclk_10khz;
  1731. uint8_t ac_dc_gpio_bit; // GPIO bit shift in SMU_GPIOPAD_A configured for AC/DC switching, =0xff means invalid
  1732. uint8_t ac_dc_polarity; // GPIO polarity for AC/DC switching
  1733. uint8_t vr0hot_gpio_bit; // GPIO bit shift in SMU_GPIOPAD_A configured for VR0 HOT event, =0xff means invalid
  1734. uint8_t vr0hot_polarity; // GPIO polarity for VR0 HOT event
  1735. uint8_t vr1hot_gpio_bit; // GPIO bit shift in SMU_GPIOPAD_A configured for VR1 HOT event , =0xff means invalid
  1736. uint8_t vr1hot_polarity; // GPIO polarity for VR1 HOT event
  1737. uint8_t fw_ctf_gpio_bit; // GPIO bit shift in SMU_GPIOPAD_A configured for CTF, =0xff means invalid
  1738. uint8_t fw_ctf_polarity; // GPIO polarity for CTF
  1739. };
  1740. struct atom_smu_info_v3_2 {
  1741. struct atom_common_table_header table_header;
  1742. uint8_t smuip_min_ver;
  1743. uint8_t smuip_max_ver;
  1744. uint8_t smu_rsd1;
  1745. uint8_t gpuclk_ss_mode;
  1746. uint16_t sclk_ss_percentage;
  1747. uint16_t sclk_ss_rate_10hz;
  1748. uint16_t gpuclk_ss_percentage; // in unit of 0.001%
  1749. uint16_t gpuclk_ss_rate_10hz;
  1750. uint32_t core_refclk_10khz;
  1751. uint8_t ac_dc_gpio_bit; // GPIO bit shift in SMU_GPIOPAD_A configured for AC/DC switching, =0xff means invalid
  1752. uint8_t ac_dc_polarity; // GPIO polarity for AC/DC switching
  1753. uint8_t vr0hot_gpio_bit; // GPIO bit shift in SMU_GPIOPAD_A configured for VR0 HOT event, =0xff means invalid
  1754. uint8_t vr0hot_polarity; // GPIO polarity for VR0 HOT event
  1755. uint8_t vr1hot_gpio_bit; // GPIO bit shift in SMU_GPIOPAD_A configured for VR1 HOT event , =0xff means invalid
  1756. uint8_t vr1hot_polarity; // GPIO polarity for VR1 HOT event
  1757. uint8_t fw_ctf_gpio_bit; // GPIO bit shift in SMU_GPIOPAD_A configured for CTF, =0xff means invalid
  1758. uint8_t fw_ctf_polarity; // GPIO polarity for CTF
  1759. uint8_t pcc_gpio_bit; // GPIO bit shift in SMU_GPIOPAD_A configured for PCC, =0xff means invalid
  1760. uint8_t pcc_gpio_polarity; // GPIO polarity for CTF
  1761. uint16_t smugoldenoffset;
  1762. uint32_t gpupll_vco_freq_10khz;
  1763. uint32_t bootup_smnclk_10khz;
  1764. uint32_t bootup_socclk_10khz;
  1765. uint32_t bootup_mp0clk_10khz;
  1766. uint32_t bootup_mp1clk_10khz;
  1767. uint32_t bootup_lclk_10khz;
  1768. uint32_t bootup_dcefclk_10khz;
  1769. uint32_t ctf_threshold_override_value;
  1770. uint32_t reserved[5];
  1771. };
  1772. struct atom_smu_info_v3_3 {
  1773. struct atom_common_table_header table_header;
  1774. uint8_t smuip_min_ver;
  1775. uint8_t smuip_max_ver;
  1776. uint8_t waflclk_ss_mode;
  1777. uint8_t gpuclk_ss_mode;
  1778. uint16_t sclk_ss_percentage;
  1779. uint16_t sclk_ss_rate_10hz;
  1780. uint16_t gpuclk_ss_percentage; // in unit of 0.001%
  1781. uint16_t gpuclk_ss_rate_10hz;
  1782. uint32_t core_refclk_10khz;
  1783. uint8_t ac_dc_gpio_bit; // GPIO bit shift in SMU_GPIOPAD_A configured for AC/DC switching, =0xff means invalid
  1784. uint8_t ac_dc_polarity; // GPIO polarity for AC/DC switching
  1785. uint8_t vr0hot_gpio_bit; // GPIO bit shift in SMU_GPIOPAD_A configured for VR0 HOT event, =0xff means invalid
  1786. uint8_t vr0hot_polarity; // GPIO polarity for VR0 HOT event
  1787. uint8_t vr1hot_gpio_bit; // GPIO bit shift in SMU_GPIOPAD_A configured for VR1 HOT event , =0xff means invalid
  1788. uint8_t vr1hot_polarity; // GPIO polarity for VR1 HOT event
  1789. uint8_t fw_ctf_gpio_bit; // GPIO bit shift in SMU_GPIOPAD_A configured for CTF, =0xff means invalid
  1790. uint8_t fw_ctf_polarity; // GPIO polarity for CTF
  1791. uint8_t pcc_gpio_bit; // GPIO bit shift in SMU_GPIOPAD_A configured for PCC, =0xff means invalid
  1792. uint8_t pcc_gpio_polarity; // GPIO polarity for CTF
  1793. uint16_t smugoldenoffset;
  1794. uint32_t gpupll_vco_freq_10khz;
  1795. uint32_t bootup_smnclk_10khz;
  1796. uint32_t bootup_socclk_10khz;
  1797. uint32_t bootup_mp0clk_10khz;
  1798. uint32_t bootup_mp1clk_10khz;
  1799. uint32_t bootup_lclk_10khz;
  1800. uint32_t bootup_dcefclk_10khz;
  1801. uint32_t ctf_threshold_override_value;
  1802. uint32_t syspll3_0_vco_freq_10khz;
  1803. uint32_t syspll3_1_vco_freq_10khz;
  1804. uint32_t bootup_fclk_10khz;
  1805. uint32_t bootup_waflclk_10khz;
  1806. uint32_t smu_info_caps;
  1807. uint16_t waflclk_ss_percentage; // in unit of 0.001%
  1808. uint16_t smuinitoffset;
  1809. uint32_t reserved;
  1810. };
  1811. struct atom_smu_info_v3_5
  1812. {
  1813. struct atom_common_table_header table_header;
  1814. uint8_t smuip_min_ver;
  1815. uint8_t smuip_max_ver;
  1816. uint8_t waflclk_ss_mode;
  1817. uint8_t gpuclk_ss_mode;
  1818. uint16_t sclk_ss_percentage;
  1819. uint16_t sclk_ss_rate_10hz;
  1820. uint16_t gpuclk_ss_percentage; // in unit of 0.001%
  1821. uint16_t gpuclk_ss_rate_10hz;
  1822. uint32_t core_refclk_10khz;
  1823. uint32_t syspll0_1_vco_freq_10khz;
  1824. uint32_t syspll0_2_vco_freq_10khz;
  1825. uint8_t pcc_gpio_bit; // GPIO bit shift in SMU_GPIOPAD_A configured for PCC, =0xff means invalid
  1826. uint8_t pcc_gpio_polarity; // GPIO polarity for CTF
  1827. uint16_t smugoldenoffset;
  1828. uint32_t syspll0_0_vco_freq_10khz;
  1829. uint32_t bootup_smnclk_10khz;
  1830. uint32_t bootup_socclk_10khz;
  1831. uint32_t bootup_mp0clk_10khz;
  1832. uint32_t bootup_mp1clk_10khz;
  1833. uint32_t bootup_lclk_10khz;
  1834. uint32_t bootup_dcefclk_10khz;
  1835. uint32_t ctf_threshold_override_value;
  1836. uint32_t syspll3_0_vco_freq_10khz;
  1837. uint32_t syspll3_1_vco_freq_10khz;
  1838. uint32_t bootup_fclk_10khz;
  1839. uint32_t bootup_waflclk_10khz;
  1840. uint32_t smu_info_caps;
  1841. uint16_t waflclk_ss_percentage; // in unit of 0.001%
  1842. uint16_t smuinitoffset;
  1843. uint32_t bootup_dprefclk_10khz;
  1844. uint32_t bootup_usbclk_10khz;
  1845. uint32_t smb_slave_address;
  1846. uint32_t cg_fdo_ctrl0_val;
  1847. uint32_t cg_fdo_ctrl1_val;
  1848. uint32_t cg_fdo_ctrl2_val;
  1849. uint32_t gdfll_as_wait_ctrl_val;
  1850. uint32_t gdfll_as_step_ctrl_val;
  1851. uint32_t bootup_dtbclk_10khz;
  1852. uint32_t fclk_syspll_refclk_10khz;
  1853. uint32_t smusvi_svc0_val;
  1854. uint32_t smusvi_svc1_val;
  1855. uint32_t smusvi_svd0_val;
  1856. uint32_t smusvi_svd1_val;
  1857. uint32_t smusvi_svt0_val;
  1858. uint32_t smusvi_svt1_val;
  1859. uint32_t cg_tach_ctrl_val;
  1860. uint32_t cg_pump_ctrl1_val;
  1861. uint32_t cg_pump_tach_ctrl_val;
  1862. uint32_t thm_ctf_delay_val;
  1863. uint32_t thm_thermal_int_ctrl_val;
  1864. uint32_t thm_tmon_config_val;
  1865. uint32_t reserved[16];
  1866. };
  1867. struct atom_smu_info_v3_6
  1868. {
  1869. struct atom_common_table_header table_header;
  1870. uint8_t smuip_min_ver;
  1871. uint8_t smuip_max_ver;
  1872. uint8_t waflclk_ss_mode;
  1873. uint8_t gpuclk_ss_mode;
  1874. uint16_t sclk_ss_percentage;
  1875. uint16_t sclk_ss_rate_10hz;
  1876. uint16_t gpuclk_ss_percentage;
  1877. uint16_t gpuclk_ss_rate_10hz;
  1878. uint32_t core_refclk_10khz;
  1879. uint32_t syspll0_1_vco_freq_10khz;
  1880. uint32_t syspll0_2_vco_freq_10khz;
  1881. uint8_t pcc_gpio_bit;
  1882. uint8_t pcc_gpio_polarity;
  1883. uint16_t smugoldenoffset;
  1884. uint32_t syspll0_0_vco_freq_10khz;
  1885. uint32_t bootup_smnclk_10khz;
  1886. uint32_t bootup_socclk_10khz;
  1887. uint32_t bootup_mp0clk_10khz;
  1888. uint32_t bootup_mp1clk_10khz;
  1889. uint32_t bootup_lclk_10khz;
  1890. uint32_t bootup_dxioclk_10khz;
  1891. uint32_t ctf_threshold_override_value;
  1892. uint32_t syspll3_0_vco_freq_10khz;
  1893. uint32_t syspll3_1_vco_freq_10khz;
  1894. uint32_t bootup_fclk_10khz;
  1895. uint32_t bootup_waflclk_10khz;
  1896. uint32_t smu_info_caps;
  1897. uint16_t waflclk_ss_percentage;
  1898. uint16_t smuinitoffset;
  1899. uint32_t bootup_gfxavsclk_10khz;
  1900. uint32_t bootup_mpioclk_10khz;
  1901. uint32_t smb_slave_address;
  1902. uint32_t cg_fdo_ctrl0_val;
  1903. uint32_t cg_fdo_ctrl1_val;
  1904. uint32_t cg_fdo_ctrl2_val;
  1905. uint32_t gdfll_as_wait_ctrl_val;
  1906. uint32_t gdfll_as_step_ctrl_val;
  1907. uint32_t reserved_clk;
  1908. uint32_t fclk_syspll_refclk_10khz;
  1909. uint32_t smusvi_svc0_val;
  1910. uint32_t smusvi_svc1_val;
  1911. uint32_t smusvi_svd0_val;
  1912. uint32_t smusvi_svd1_val;
  1913. uint32_t smusvi_svt0_val;
  1914. uint32_t smusvi_svt1_val;
  1915. uint32_t cg_tach_ctrl_val;
  1916. uint32_t cg_pump_ctrl1_val;
  1917. uint32_t cg_pump_tach_ctrl_val;
  1918. uint32_t thm_ctf_delay_val;
  1919. uint32_t thm_thermal_int_ctrl_val;
  1920. uint32_t thm_tmon_config_val;
  1921. uint32_t bootup_vclk_10khz;
  1922. uint32_t bootup_dclk_10khz;
  1923. uint32_t smu_gpiopad_pu_en_val;
  1924. uint32_t smu_gpiopad_pd_en_val;
  1925. uint32_t reserved[12];
  1926. };
  1927. struct atom_smu_info_v4_0 {
  1928. struct atom_common_table_header table_header;
  1929. uint32_t bootup_gfxclk_bypass_10khz;
  1930. uint32_t bootup_usrclk_10khz;
  1931. uint32_t bootup_csrclk_10khz;
  1932. uint32_t core_refclk_10khz;
  1933. uint32_t syspll1_vco_freq_10khz;
  1934. uint32_t syspll2_vco_freq_10khz;
  1935. uint8_t pcc_gpio_bit;
  1936. uint8_t pcc_gpio_polarity;
  1937. uint16_t bootup_vddusr_mv;
  1938. uint32_t syspll0_vco_freq_10khz;
  1939. uint32_t bootup_smnclk_10khz;
  1940. uint32_t bootup_socclk_10khz;
  1941. uint32_t bootup_mp0clk_10khz;
  1942. uint32_t bootup_mp1clk_10khz;
  1943. uint32_t bootup_lclk_10khz;
  1944. uint32_t bootup_dcefclk_10khz;
  1945. uint32_t ctf_threshold_override_value;
  1946. uint32_t syspll3_vco_freq_10khz;
  1947. uint32_t mm_syspll_vco_freq_10khz;
  1948. uint32_t bootup_fclk_10khz;
  1949. uint32_t bootup_waflclk_10khz;
  1950. uint32_t smu_info_caps;
  1951. uint16_t waflclk_ss_percentage;
  1952. uint16_t smuinitoffset;
  1953. uint32_t bootup_dprefclk_10khz;
  1954. uint32_t bootup_usbclk_10khz;
  1955. uint32_t smb_slave_address;
  1956. uint32_t cg_fdo_ctrl0_val;
  1957. uint32_t cg_fdo_ctrl1_val;
  1958. uint32_t cg_fdo_ctrl2_val;
  1959. uint32_t gdfll_as_wait_ctrl_val;
  1960. uint32_t gdfll_as_step_ctrl_val;
  1961. uint32_t bootup_dtbclk_10khz;
  1962. uint32_t fclk_syspll_refclk_10khz;
  1963. uint32_t smusvi_svc0_val;
  1964. uint32_t smusvi_svc1_val;
  1965. uint32_t smusvi_svd0_val;
  1966. uint32_t smusvi_svd1_val;
  1967. uint32_t smusvi_svt0_val;
  1968. uint32_t smusvi_svt1_val;
  1969. uint32_t cg_tach_ctrl_val;
  1970. uint32_t cg_pump_ctrl1_val;
  1971. uint32_t cg_pump_tach_ctrl_val;
  1972. uint32_t thm_ctf_delay_val;
  1973. uint32_t thm_thermal_int_ctrl_val;
  1974. uint32_t thm_tmon_config_val;
  1975. uint32_t smbus_timing_cntrl0_val;
  1976. uint32_t smbus_timing_cntrl1_val;
  1977. uint32_t smbus_timing_cntrl2_val;
  1978. uint32_t pwr_disp_timer_global_control_val;
  1979. uint32_t bootup_mpioclk_10khz;
  1980. uint32_t bootup_dclk0_10khz;
  1981. uint32_t bootup_vclk0_10khz;
  1982. uint32_t bootup_dclk1_10khz;
  1983. uint32_t bootup_vclk1_10khz;
  1984. uint32_t bootup_baco400clk_10khz;
  1985. uint32_t bootup_baco1200clk_bypass_10khz;
  1986. uint32_t bootup_baco700clk_bypass_10khz;
  1987. uint32_t reserved[16];
  1988. };
  1989. /*
  1990. ***************************************************************************
  1991. Data Table smc_dpm_info structure
  1992. ***************************************************************************
  1993. */
  1994. struct atom_smc_dpm_info_v4_1
  1995. {
  1996. struct atom_common_table_header table_header;
  1997. uint8_t liquid1_i2c_address;
  1998. uint8_t liquid2_i2c_address;
  1999. uint8_t vr_i2c_address;
  2000. uint8_t plx_i2c_address;
  2001. uint8_t liquid_i2c_linescl;
  2002. uint8_t liquid_i2c_linesda;
  2003. uint8_t vr_i2c_linescl;
  2004. uint8_t vr_i2c_linesda;
  2005. uint8_t plx_i2c_linescl;
  2006. uint8_t plx_i2c_linesda;
  2007. uint8_t vrsensorpresent;
  2008. uint8_t liquidsensorpresent;
  2009. uint16_t maxvoltagestepgfx;
  2010. uint16_t maxvoltagestepsoc;
  2011. uint8_t vddgfxvrmapping;
  2012. uint8_t vddsocvrmapping;
  2013. uint8_t vddmem0vrmapping;
  2014. uint8_t vddmem1vrmapping;
  2015. uint8_t gfxulvphasesheddingmask;
  2016. uint8_t soculvphasesheddingmask;
  2017. uint8_t padding8_v[2];
  2018. uint16_t gfxmaxcurrent;
  2019. uint8_t gfxoffset;
  2020. uint8_t padding_telemetrygfx;
  2021. uint16_t socmaxcurrent;
  2022. uint8_t socoffset;
  2023. uint8_t padding_telemetrysoc;
  2024. uint16_t mem0maxcurrent;
  2025. uint8_t mem0offset;
  2026. uint8_t padding_telemetrymem0;
  2027. uint16_t mem1maxcurrent;
  2028. uint8_t mem1offset;
  2029. uint8_t padding_telemetrymem1;
  2030. uint8_t acdcgpio;
  2031. uint8_t acdcpolarity;
  2032. uint8_t vr0hotgpio;
  2033. uint8_t vr0hotpolarity;
  2034. uint8_t vr1hotgpio;
  2035. uint8_t vr1hotpolarity;
  2036. uint8_t padding1;
  2037. uint8_t padding2;
  2038. uint8_t ledpin0;
  2039. uint8_t ledpin1;
  2040. uint8_t ledpin2;
  2041. uint8_t padding8_4;
  2042. uint8_t pllgfxclkspreadenabled;
  2043. uint8_t pllgfxclkspreadpercent;
  2044. uint16_t pllgfxclkspreadfreq;
  2045. uint8_t uclkspreadenabled;
  2046. uint8_t uclkspreadpercent;
  2047. uint16_t uclkspreadfreq;
  2048. uint8_t socclkspreadenabled;
  2049. uint8_t socclkspreadpercent;
  2050. uint16_t socclkspreadfreq;
  2051. uint8_t acggfxclkspreadenabled;
  2052. uint8_t acggfxclkspreadpercent;
  2053. uint16_t acggfxclkspreadfreq;
  2054. uint8_t Vr2_I2C_address;
  2055. uint8_t padding_vr2[3];
  2056. uint32_t boardreserved[9];
  2057. };
  2058. /*
  2059. ***************************************************************************
  2060. Data Table smc_dpm_info structure
  2061. ***************************************************************************
  2062. */
  2063. struct atom_smc_dpm_info_v4_3
  2064. {
  2065. struct atom_common_table_header table_header;
  2066. uint8_t liquid1_i2c_address;
  2067. uint8_t liquid2_i2c_address;
  2068. uint8_t vr_i2c_address;
  2069. uint8_t plx_i2c_address;
  2070. uint8_t liquid_i2c_linescl;
  2071. uint8_t liquid_i2c_linesda;
  2072. uint8_t vr_i2c_linescl;
  2073. uint8_t vr_i2c_linesda;
  2074. uint8_t plx_i2c_linescl;
  2075. uint8_t plx_i2c_linesda;
  2076. uint8_t vrsensorpresent;
  2077. uint8_t liquidsensorpresent;
  2078. uint16_t maxvoltagestepgfx;
  2079. uint16_t maxvoltagestepsoc;
  2080. uint8_t vddgfxvrmapping;
  2081. uint8_t vddsocvrmapping;
  2082. uint8_t vddmem0vrmapping;
  2083. uint8_t vddmem1vrmapping;
  2084. uint8_t gfxulvphasesheddingmask;
  2085. uint8_t soculvphasesheddingmask;
  2086. uint8_t externalsensorpresent;
  2087. uint8_t padding8_v;
  2088. uint16_t gfxmaxcurrent;
  2089. uint8_t gfxoffset;
  2090. uint8_t padding_telemetrygfx;
  2091. uint16_t socmaxcurrent;
  2092. uint8_t socoffset;
  2093. uint8_t padding_telemetrysoc;
  2094. uint16_t mem0maxcurrent;
  2095. uint8_t mem0offset;
  2096. uint8_t padding_telemetrymem0;
  2097. uint16_t mem1maxcurrent;
  2098. uint8_t mem1offset;
  2099. uint8_t padding_telemetrymem1;
  2100. uint8_t acdcgpio;
  2101. uint8_t acdcpolarity;
  2102. uint8_t vr0hotgpio;
  2103. uint8_t vr0hotpolarity;
  2104. uint8_t vr1hotgpio;
  2105. uint8_t vr1hotpolarity;
  2106. uint8_t padding1;
  2107. uint8_t padding2;
  2108. uint8_t ledpin0;
  2109. uint8_t ledpin1;
  2110. uint8_t ledpin2;
  2111. uint8_t padding8_4;
  2112. uint8_t pllgfxclkspreadenabled;
  2113. uint8_t pllgfxclkspreadpercent;
  2114. uint16_t pllgfxclkspreadfreq;
  2115. uint8_t uclkspreadenabled;
  2116. uint8_t uclkspreadpercent;
  2117. uint16_t uclkspreadfreq;
  2118. uint8_t fclkspreadenabled;
  2119. uint8_t fclkspreadpercent;
  2120. uint16_t fclkspreadfreq;
  2121. uint8_t fllgfxclkspreadenabled;
  2122. uint8_t fllgfxclkspreadpercent;
  2123. uint16_t fllgfxclkspreadfreq;
  2124. uint32_t boardreserved[10];
  2125. };
  2126. struct smudpm_i2ccontrollerconfig_t {
  2127. uint32_t enabled;
  2128. uint32_t slaveaddress;
  2129. uint32_t controllerport;
  2130. uint32_t controllername;
  2131. uint32_t thermalthrottler;
  2132. uint32_t i2cprotocol;
  2133. uint32_t i2cspeed;
  2134. };
  2135. struct atom_smc_dpm_info_v4_4
  2136. {
  2137. struct atom_common_table_header table_header;
  2138. uint32_t i2c_padding[3];
  2139. uint16_t maxvoltagestepgfx;
  2140. uint16_t maxvoltagestepsoc;
  2141. uint8_t vddgfxvrmapping;
  2142. uint8_t vddsocvrmapping;
  2143. uint8_t vddmem0vrmapping;
  2144. uint8_t vddmem1vrmapping;
  2145. uint8_t gfxulvphasesheddingmask;
  2146. uint8_t soculvphasesheddingmask;
  2147. uint8_t externalsensorpresent;
  2148. uint8_t padding8_v;
  2149. uint16_t gfxmaxcurrent;
  2150. uint8_t gfxoffset;
  2151. uint8_t padding_telemetrygfx;
  2152. uint16_t socmaxcurrent;
  2153. uint8_t socoffset;
  2154. uint8_t padding_telemetrysoc;
  2155. uint16_t mem0maxcurrent;
  2156. uint8_t mem0offset;
  2157. uint8_t padding_telemetrymem0;
  2158. uint16_t mem1maxcurrent;
  2159. uint8_t mem1offset;
  2160. uint8_t padding_telemetrymem1;
  2161. uint8_t acdcgpio;
  2162. uint8_t acdcpolarity;
  2163. uint8_t vr0hotgpio;
  2164. uint8_t vr0hotpolarity;
  2165. uint8_t vr1hotgpio;
  2166. uint8_t vr1hotpolarity;
  2167. uint8_t padding1;
  2168. uint8_t padding2;
  2169. uint8_t ledpin0;
  2170. uint8_t ledpin1;
  2171. uint8_t ledpin2;
  2172. uint8_t padding8_4;
  2173. uint8_t pllgfxclkspreadenabled;
  2174. uint8_t pllgfxclkspreadpercent;
  2175. uint16_t pllgfxclkspreadfreq;
  2176. uint8_t uclkspreadenabled;
  2177. uint8_t uclkspreadpercent;
  2178. uint16_t uclkspreadfreq;
  2179. uint8_t fclkspreadenabled;
  2180. uint8_t fclkspreadpercent;
  2181. uint16_t fclkspreadfreq;
  2182. uint8_t fllgfxclkspreadenabled;
  2183. uint8_t fllgfxclkspreadpercent;
  2184. uint16_t fllgfxclkspreadfreq;
  2185. struct smudpm_i2ccontrollerconfig_t i2ccontrollers[7];
  2186. uint32_t boardreserved[10];
  2187. };
  2188. enum smudpm_v4_5_i2ccontrollername_e{
  2189. SMC_V4_5_I2C_CONTROLLER_NAME_VR_GFX = 0,
  2190. SMC_V4_5_I2C_CONTROLLER_NAME_VR_SOC,
  2191. SMC_V4_5_I2C_CONTROLLER_NAME_VR_VDDCI,
  2192. SMC_V4_5_I2C_CONTROLLER_NAME_VR_MVDD,
  2193. SMC_V4_5_I2C_CONTROLLER_NAME_LIQUID0,
  2194. SMC_V4_5_I2C_CONTROLLER_NAME_LIQUID1,
  2195. SMC_V4_5_I2C_CONTROLLER_NAME_PLX,
  2196. SMC_V4_5_I2C_CONTROLLER_NAME_SPARE,
  2197. SMC_V4_5_I2C_CONTROLLER_NAME_COUNT,
  2198. };
  2199. enum smudpm_v4_5_i2ccontrollerthrottler_e{
  2200. SMC_V4_5_I2C_CONTROLLER_THROTTLER_TYPE_NONE = 0,
  2201. SMC_V4_5_I2C_CONTROLLER_THROTTLER_VR_GFX,
  2202. SMC_V4_5_I2C_CONTROLLER_THROTTLER_VR_SOC,
  2203. SMC_V4_5_I2C_CONTROLLER_THROTTLER_VR_VDDCI,
  2204. SMC_V4_5_I2C_CONTROLLER_THROTTLER_VR_MVDD,
  2205. SMC_V4_5_I2C_CONTROLLER_THROTTLER_LIQUID0,
  2206. SMC_V4_5_I2C_CONTROLLER_THROTTLER_LIQUID1,
  2207. SMC_V4_5_I2C_CONTROLLER_THROTTLER_PLX,
  2208. SMC_V4_5_I2C_CONTROLLER_THROTTLER_COUNT,
  2209. };
  2210. enum smudpm_v4_5_i2ccontrollerprotocol_e{
  2211. SMC_V4_5_I2C_CONTROLLER_PROTOCOL_VR_0,
  2212. SMC_V4_5_I2C_CONTROLLER_PROTOCOL_VR_1,
  2213. SMC_V4_5_I2C_CONTROLLER_PROTOCOL_TMP_0,
  2214. SMC_V4_5_I2C_CONTROLLER_PROTOCOL_TMP_1,
  2215. SMC_V4_5_I2C_CONTROLLER_PROTOCOL_SPARE_0,
  2216. SMC_V4_5_I2C_CONTROLLER_PROTOCOL_SPARE_1,
  2217. SMC_V4_5_I2C_CONTROLLER_PROTOCOL_COUNT,
  2218. };
  2219. struct smudpm_i2c_controller_config_v2
  2220. {
  2221. uint8_t Enabled;
  2222. uint8_t Speed;
  2223. uint8_t Padding[2];
  2224. uint32_t SlaveAddress;
  2225. uint8_t ControllerPort;
  2226. uint8_t ControllerName;
  2227. uint8_t ThermalThrotter;
  2228. uint8_t I2cProtocol;
  2229. };
  2230. struct atom_smc_dpm_info_v4_5
  2231. {
  2232. struct atom_common_table_header table_header;
  2233. // SECTION: BOARD PARAMETERS
  2234. // I2C Control
  2235. struct smudpm_i2c_controller_config_v2 I2cControllers[8];
  2236. // SVI2 Board Parameters
  2237. uint16_t MaxVoltageStepGfx; // In mV(Q2) Max voltage step that SMU will request. Multiple steps are taken if voltage change exceeds this value.
  2238. uint16_t MaxVoltageStepSoc; // In mV(Q2) Max voltage step that SMU will request. Multiple steps are taken if voltage change exceeds this value.
  2239. uint8_t VddGfxVrMapping; // Use VR_MAPPING* bitfields
  2240. uint8_t VddSocVrMapping; // Use VR_MAPPING* bitfields
  2241. uint8_t VddMem0VrMapping; // Use VR_MAPPING* bitfields
  2242. uint8_t VddMem1VrMapping; // Use VR_MAPPING* bitfields
  2243. uint8_t GfxUlvPhaseSheddingMask; // set this to 1 to set PSI0/1 to 1 in ULV mode
  2244. uint8_t SocUlvPhaseSheddingMask; // set this to 1 to set PSI0/1 to 1 in ULV mode
  2245. uint8_t ExternalSensorPresent; // External RDI connected to TMON (aka TEMP IN)
  2246. uint8_t Padding8_V;
  2247. // Telemetry Settings
  2248. uint16_t GfxMaxCurrent; // in Amps
  2249. uint8_t GfxOffset; // in Amps
  2250. uint8_t Padding_TelemetryGfx;
  2251. uint16_t SocMaxCurrent; // in Amps
  2252. uint8_t SocOffset; // in Amps
  2253. uint8_t Padding_TelemetrySoc;
  2254. uint16_t Mem0MaxCurrent; // in Amps
  2255. uint8_t Mem0Offset; // in Amps
  2256. uint8_t Padding_TelemetryMem0;
  2257. uint16_t Mem1MaxCurrent; // in Amps
  2258. uint8_t Mem1Offset; // in Amps
  2259. uint8_t Padding_TelemetryMem1;
  2260. // GPIO Settings
  2261. uint8_t AcDcGpio; // GPIO pin configured for AC/DC switching
  2262. uint8_t AcDcPolarity; // GPIO polarity for AC/DC switching
  2263. uint8_t VR0HotGpio; // GPIO pin configured for VR0 HOT event
  2264. uint8_t VR0HotPolarity; // GPIO polarity for VR0 HOT event
  2265. uint8_t VR1HotGpio; // GPIO pin configured for VR1 HOT event
  2266. uint8_t VR1HotPolarity; // GPIO polarity for VR1 HOT event
  2267. uint8_t GthrGpio; // GPIO pin configured for GTHR Event
  2268. uint8_t GthrPolarity; // replace GPIO polarity for GTHR
  2269. // LED Display Settings
  2270. uint8_t LedPin0; // GPIO number for LedPin[0]
  2271. uint8_t LedPin1; // GPIO number for LedPin[1]
  2272. uint8_t LedPin2; // GPIO number for LedPin[2]
  2273. uint8_t padding8_4;
  2274. // GFXCLK PLL Spread Spectrum
  2275. uint8_t PllGfxclkSpreadEnabled; // on or off
  2276. uint8_t PllGfxclkSpreadPercent; // Q4.4
  2277. uint16_t PllGfxclkSpreadFreq; // kHz
  2278. // GFXCLK DFLL Spread Spectrum
  2279. uint8_t DfllGfxclkSpreadEnabled; // on or off
  2280. uint8_t DfllGfxclkSpreadPercent; // Q4.4
  2281. uint16_t DfllGfxclkSpreadFreq; // kHz
  2282. // UCLK Spread Spectrum
  2283. uint8_t UclkSpreadEnabled; // on or off
  2284. uint8_t UclkSpreadPercent; // Q4.4
  2285. uint16_t UclkSpreadFreq; // kHz
  2286. // SOCCLK Spread Spectrum
  2287. uint8_t SoclkSpreadEnabled; // on or off
  2288. uint8_t SocclkSpreadPercent; // Q4.4
  2289. uint16_t SocclkSpreadFreq; // kHz
  2290. // Total board power
  2291. uint16_t TotalBoardPower; //Only needed for TCP Estimated case, where TCP = TGP+Total Board Power
  2292. uint16_t BoardPadding;
  2293. // Mvdd Svi2 Div Ratio Setting
  2294. uint32_t MvddRatio; // This is used for MVDD Vid workaround. It has 16 fractional bits (Q16.16)
  2295. uint32_t BoardReserved[9];
  2296. };
  2297. struct atom_smc_dpm_info_v4_6
  2298. {
  2299. struct atom_common_table_header table_header;
  2300. // section: board parameters
  2301. uint32_t i2c_padding[3]; // old i2c control are moved to new area
  2302. uint16_t maxvoltagestepgfx; // in mv(q2) max voltage step that smu will request. multiple steps are taken if voltage change exceeds this value.
  2303. uint16_t maxvoltagestepsoc; // in mv(q2) max voltage step that smu will request. multiple steps are taken if voltage change exceeds this value.
  2304. uint8_t vddgfxvrmapping; // use vr_mapping* bitfields
  2305. uint8_t vddsocvrmapping; // use vr_mapping* bitfields
  2306. uint8_t vddmemvrmapping; // use vr_mapping* bitfields
  2307. uint8_t boardvrmapping; // use vr_mapping* bitfields
  2308. uint8_t gfxulvphasesheddingmask; // set this to 1 to set psi0/1 to 1 in ulv mode
  2309. uint8_t externalsensorpresent; // external rdi connected to tmon (aka temp in)
  2310. uint8_t padding8_v[2];
  2311. // telemetry settings
  2312. uint16_t gfxmaxcurrent; // in amps
  2313. uint8_t gfxoffset; // in amps
  2314. uint8_t padding_telemetrygfx;
  2315. uint16_t socmaxcurrent; // in amps
  2316. uint8_t socoffset; // in amps
  2317. uint8_t padding_telemetrysoc;
  2318. uint16_t memmaxcurrent; // in amps
  2319. uint8_t memoffset; // in amps
  2320. uint8_t padding_telemetrymem;
  2321. uint16_t boardmaxcurrent; // in amps
  2322. uint8_t boardoffset; // in amps
  2323. uint8_t padding_telemetryboardinput;
  2324. // gpio settings
  2325. uint8_t vr0hotgpio; // gpio pin configured for vr0 hot event
  2326. uint8_t vr0hotpolarity; // gpio polarity for vr0 hot event
  2327. uint8_t vr1hotgpio; // gpio pin configured for vr1 hot event
  2328. uint8_t vr1hotpolarity; // gpio polarity for vr1 hot event
  2329. // gfxclk pll spread spectrum
  2330. uint8_t pllgfxclkspreadenabled; // on or off
  2331. uint8_t pllgfxclkspreadpercent; // q4.4
  2332. uint16_t pllgfxclkspreadfreq; // khz
  2333. // uclk spread spectrum
  2334. uint8_t uclkspreadenabled; // on or off
  2335. uint8_t uclkspreadpercent; // q4.4
  2336. uint16_t uclkspreadfreq; // khz
  2337. // fclk spread spectrum
  2338. uint8_t fclkspreadenabled; // on or off
  2339. uint8_t fclkspreadpercent; // q4.4
  2340. uint16_t fclkspreadfreq; // khz
  2341. // gfxclk fll spread spectrum
  2342. uint8_t fllgfxclkspreadenabled; // on or off
  2343. uint8_t fllgfxclkspreadpercent; // q4.4
  2344. uint16_t fllgfxclkspreadfreq; // khz
  2345. // i2c controller structure
  2346. struct smudpm_i2c_controller_config_v2 i2ccontrollers[8];
  2347. // memory section
  2348. uint32_t memorychannelenabled; // for dram use only, max 32 channels enabled bit mask.
  2349. uint8_t drambitwidth; // for dram use only. see dram bit width type defines
  2350. uint8_t paddingmem[3];
  2351. // total board power
  2352. uint16_t totalboardpower; //only needed for tcp estimated case, where tcp = tgp+total board power
  2353. uint16_t boardpadding;
  2354. // section: xgmi training
  2355. uint8_t xgmilinkspeed[4];
  2356. uint8_t xgmilinkwidth[4];
  2357. uint16_t xgmifclkfreq[4];
  2358. uint16_t xgmisocvoltage[4];
  2359. // reserved
  2360. uint32_t boardreserved[10];
  2361. };
  2362. struct atom_smc_dpm_info_v4_7
  2363. {
  2364. struct atom_common_table_header table_header;
  2365. // SECTION: BOARD PARAMETERS
  2366. // I2C Control
  2367. struct smudpm_i2c_controller_config_v2 I2cControllers[8];
  2368. // SVI2 Board Parameters
  2369. uint16_t MaxVoltageStepGfx; // In mV(Q2) Max voltage step that SMU will request. Multiple steps are taken if voltage change exceeds this value.
  2370. uint16_t MaxVoltageStepSoc; // In mV(Q2) Max voltage step that SMU will request. Multiple steps are taken if voltage change exceeds this value.
  2371. uint8_t VddGfxVrMapping; // Use VR_MAPPING* bitfields
  2372. uint8_t VddSocVrMapping; // Use VR_MAPPING* bitfields
  2373. uint8_t VddMem0VrMapping; // Use VR_MAPPING* bitfields
  2374. uint8_t VddMem1VrMapping; // Use VR_MAPPING* bitfields
  2375. uint8_t GfxUlvPhaseSheddingMask; // set this to 1 to set PSI0/1 to 1 in ULV mode
  2376. uint8_t SocUlvPhaseSheddingMask; // set this to 1 to set PSI0/1 to 1 in ULV mode
  2377. uint8_t ExternalSensorPresent; // External RDI connected to TMON (aka TEMP IN)
  2378. uint8_t Padding8_V;
  2379. // Telemetry Settings
  2380. uint16_t GfxMaxCurrent; // in Amps
  2381. uint8_t GfxOffset; // in Amps
  2382. uint8_t Padding_TelemetryGfx;
  2383. uint16_t SocMaxCurrent; // in Amps
  2384. uint8_t SocOffset; // in Amps
  2385. uint8_t Padding_TelemetrySoc;
  2386. uint16_t Mem0MaxCurrent; // in Amps
  2387. uint8_t Mem0Offset; // in Amps
  2388. uint8_t Padding_TelemetryMem0;
  2389. uint16_t Mem1MaxCurrent; // in Amps
  2390. uint8_t Mem1Offset; // in Amps
  2391. uint8_t Padding_TelemetryMem1;
  2392. // GPIO Settings
  2393. uint8_t AcDcGpio; // GPIO pin configured for AC/DC switching
  2394. uint8_t AcDcPolarity; // GPIO polarity for AC/DC switching
  2395. uint8_t VR0HotGpio; // GPIO pin configured for VR0 HOT event
  2396. uint8_t VR0HotPolarity; // GPIO polarity for VR0 HOT event
  2397. uint8_t VR1HotGpio; // GPIO pin configured for VR1 HOT event
  2398. uint8_t VR1HotPolarity; // GPIO polarity for VR1 HOT event
  2399. uint8_t GthrGpio; // GPIO pin configured for GTHR Event
  2400. uint8_t GthrPolarity; // replace GPIO polarity for GTHR
  2401. // LED Display Settings
  2402. uint8_t LedPin0; // GPIO number for LedPin[0]
  2403. uint8_t LedPin1; // GPIO number for LedPin[1]
  2404. uint8_t LedPin2; // GPIO number for LedPin[2]
  2405. uint8_t padding8_4;
  2406. // GFXCLK PLL Spread Spectrum
  2407. uint8_t PllGfxclkSpreadEnabled; // on or off
  2408. uint8_t PllGfxclkSpreadPercent; // Q4.4
  2409. uint16_t PllGfxclkSpreadFreq; // kHz
  2410. // GFXCLK DFLL Spread Spectrum
  2411. uint8_t DfllGfxclkSpreadEnabled; // on or off
  2412. uint8_t DfllGfxclkSpreadPercent; // Q4.4
  2413. uint16_t DfllGfxclkSpreadFreq; // kHz
  2414. // UCLK Spread Spectrum
  2415. uint8_t UclkSpreadEnabled; // on or off
  2416. uint8_t UclkSpreadPercent; // Q4.4
  2417. uint16_t UclkSpreadFreq; // kHz
  2418. // SOCCLK Spread Spectrum
  2419. uint8_t SoclkSpreadEnabled; // on or off
  2420. uint8_t SocclkSpreadPercent; // Q4.4
  2421. uint16_t SocclkSpreadFreq; // kHz
  2422. // Total board power
  2423. uint16_t TotalBoardPower; //Only needed for TCP Estimated case, where TCP = TGP+Total Board Power
  2424. uint16_t BoardPadding;
  2425. // Mvdd Svi2 Div Ratio Setting
  2426. uint32_t MvddRatio; // This is used for MVDD Vid workaround. It has 16 fractional bits (Q16.16)
  2427. // GPIO pins for I2C communications with 2nd controller for Input Telemetry Sequence
  2428. uint8_t GpioI2cScl; // Serial Clock
  2429. uint8_t GpioI2cSda; // Serial Data
  2430. uint16_t GpioPadding;
  2431. // Additional LED Display Settings
  2432. uint8_t LedPin3; // GPIO number for LedPin[3] - PCIE GEN Speed
  2433. uint8_t LedPin4; // GPIO number for LedPin[4] - PMFW Error Status
  2434. uint16_t LedEnableMask;
  2435. // Power Limit Scalars
  2436. uint8_t PowerLimitScalar[4]; //[PPT_THROTTLER_COUNT]
  2437. uint8_t MvddUlvPhaseSheddingMask;
  2438. uint8_t VddciUlvPhaseSheddingMask;
  2439. uint8_t Padding8_Psi1;
  2440. uint8_t Padding8_Psi2;
  2441. uint32_t BoardReserved[5];
  2442. };
  2443. struct smudpm_i2c_controller_config_v3
  2444. {
  2445. uint8_t Enabled;
  2446. uint8_t Speed;
  2447. uint8_t SlaveAddress;
  2448. uint8_t ControllerPort;
  2449. uint8_t ControllerName;
  2450. uint8_t ThermalThrotter;
  2451. uint8_t I2cProtocol;
  2452. uint8_t PaddingConfig;
  2453. };
  2454. struct atom_smc_dpm_info_v4_9
  2455. {
  2456. struct atom_common_table_header table_header;
  2457. //SECTION: Gaming Clocks
  2458. //uint32_t GamingClk[6];
  2459. // SECTION: I2C Control
  2460. struct smudpm_i2c_controller_config_v3 I2cControllers[16];
  2461. uint8_t GpioScl; // GPIO Number for SCL Line, used only for CKSVII2C1
  2462. uint8_t GpioSda; // GPIO Number for SDA Line, used only for CKSVII2C1
  2463. uint8_t FchUsbPdSlaveAddr; //For requesting USB PD controller S-states via FCH I2C when entering PME turn off
  2464. uint8_t I2cSpare;
  2465. // SECTION: SVI2 Board Parameters
  2466. uint8_t VddGfxVrMapping; // Use VR_MAPPING* bitfields
  2467. uint8_t VddSocVrMapping; // Use VR_MAPPING* bitfields
  2468. uint8_t VddMem0VrMapping; // Use VR_MAPPING* bitfields
  2469. uint8_t VddMem1VrMapping; // Use VR_MAPPING* bitfields
  2470. uint8_t GfxUlvPhaseSheddingMask; // set this to 1 to set PSI0/1 to 1 in ULV mode
  2471. uint8_t SocUlvPhaseSheddingMask; // set this to 1 to set PSI0/1 to 1 in ULV mode
  2472. uint8_t VddciUlvPhaseSheddingMask; // set this to 1 to set PSI0/1 to 1 in ULV mode
  2473. uint8_t MvddUlvPhaseSheddingMask; // set this to 1 to set PSI0/1 to 1 in ULV mode
  2474. // SECTION: Telemetry Settings
  2475. uint16_t GfxMaxCurrent; // in Amps
  2476. uint8_t GfxOffset; // in Amps
  2477. uint8_t Padding_TelemetryGfx;
  2478. uint16_t SocMaxCurrent; // in Amps
  2479. uint8_t SocOffset; // in Amps
  2480. uint8_t Padding_TelemetrySoc;
  2481. uint16_t Mem0MaxCurrent; // in Amps
  2482. uint8_t Mem0Offset; // in Amps
  2483. uint8_t Padding_TelemetryMem0;
  2484. uint16_t Mem1MaxCurrent; // in Amps
  2485. uint8_t Mem1Offset; // in Amps
  2486. uint8_t Padding_TelemetryMem1;
  2487. uint32_t MvddRatio; // This is used for MVDD Svi2 Div Ratio workaround. It has 16 fractional bits (Q16.16)
  2488. // SECTION: GPIO Settings
  2489. uint8_t AcDcGpio; // GPIO pin configured for AC/DC switching
  2490. uint8_t AcDcPolarity; // GPIO polarity for AC/DC switching
  2491. uint8_t VR0HotGpio; // GPIO pin configured for VR0 HOT event
  2492. uint8_t VR0HotPolarity; // GPIO polarity for VR0 HOT event
  2493. uint8_t VR1HotGpio; // GPIO pin configured for VR1 HOT event
  2494. uint8_t VR1HotPolarity; // GPIO polarity for VR1 HOT event
  2495. uint8_t GthrGpio; // GPIO pin configured for GTHR Event
  2496. uint8_t GthrPolarity; // replace GPIO polarity for GTHR
  2497. // LED Display Settings
  2498. uint8_t LedPin0; // GPIO number for LedPin[0]
  2499. uint8_t LedPin1; // GPIO number for LedPin[1]
  2500. uint8_t LedPin2; // GPIO number for LedPin[2]
  2501. uint8_t LedEnableMask;
  2502. uint8_t LedPcie; // GPIO number for PCIE results
  2503. uint8_t LedError; // GPIO number for Error Cases
  2504. uint8_t LedSpare1[2];
  2505. // SECTION: Clock Spread Spectrum
  2506. // GFXCLK PLL Spread Spectrum
  2507. uint8_t PllGfxclkSpreadEnabled; // on or off
  2508. uint8_t PllGfxclkSpreadPercent; // Q4.4
  2509. uint16_t PllGfxclkSpreadFreq; // kHz
  2510. // GFXCLK DFLL Spread Spectrum
  2511. uint8_t DfllGfxclkSpreadEnabled; // on or off
  2512. uint8_t DfllGfxclkSpreadPercent; // Q4.4
  2513. uint16_t DfllGfxclkSpreadFreq; // kHz
  2514. // UCLK Spread Spectrum
  2515. uint8_t UclkSpreadEnabled; // on or off
  2516. uint8_t UclkSpreadPercent; // Q4.4
  2517. uint16_t UclkSpreadFreq; // kHz
  2518. // FCLK Spread Spectrum
  2519. uint8_t FclkSpreadEnabled; // on or off
  2520. uint8_t FclkSpreadPercent; // Q4.4
  2521. uint16_t FclkSpreadFreq; // kHz
  2522. // Section: Memory Config
  2523. uint32_t MemoryChannelEnabled; // For DRAM use only, Max 32 channels enabled bit mask.
  2524. uint8_t DramBitWidth; // For DRAM use only. See Dram Bit width type defines
  2525. uint8_t PaddingMem1[3];
  2526. // Section: Total Board Power
  2527. uint16_t TotalBoardPower; //Only needed for TCP Estimated case, where TCP = TGP+Total Board Power
  2528. uint16_t BoardPowerPadding;
  2529. // SECTION: XGMI Training
  2530. uint8_t XgmiLinkSpeed [4];
  2531. uint8_t XgmiLinkWidth [4];
  2532. uint16_t XgmiFclkFreq [4];
  2533. uint16_t XgmiSocVoltage [4];
  2534. // SECTION: Board Reserved
  2535. uint32_t BoardReserved[16];
  2536. };
  2537. struct atom_smc_dpm_info_v4_10
  2538. {
  2539. struct atom_common_table_header table_header;
  2540. // SECTION: BOARD PARAMETERS
  2541. // Telemetry Settings
  2542. uint16_t GfxMaxCurrent; // in Amps
  2543. uint8_t GfxOffset; // in Amps
  2544. uint8_t Padding_TelemetryGfx;
  2545. uint16_t SocMaxCurrent; // in Amps
  2546. uint8_t SocOffset; // in Amps
  2547. uint8_t Padding_TelemetrySoc;
  2548. uint16_t MemMaxCurrent; // in Amps
  2549. uint8_t MemOffset; // in Amps
  2550. uint8_t Padding_TelemetryMem;
  2551. uint16_t BoardMaxCurrent; // in Amps
  2552. uint8_t BoardOffset; // in Amps
  2553. uint8_t Padding_TelemetryBoardInput;
  2554. // Platform input telemetry voltage coefficient
  2555. uint32_t BoardVoltageCoeffA; // decode by /1000
  2556. uint32_t BoardVoltageCoeffB; // decode by /1000
  2557. // GPIO Settings
  2558. uint8_t VR0HotGpio; // GPIO pin configured for VR0 HOT event
  2559. uint8_t VR0HotPolarity; // GPIO polarity for VR0 HOT event
  2560. uint8_t VR1HotGpio; // GPIO pin configured for VR1 HOT event
  2561. uint8_t VR1HotPolarity; // GPIO polarity for VR1 HOT event
  2562. // UCLK Spread Spectrum
  2563. uint8_t UclkSpreadEnabled; // on or off
  2564. uint8_t UclkSpreadPercent; // Q4.4
  2565. uint16_t UclkSpreadFreq; // kHz
  2566. // FCLK Spread Spectrum
  2567. uint8_t FclkSpreadEnabled; // on or off
  2568. uint8_t FclkSpreadPercent; // Q4.4
  2569. uint16_t FclkSpreadFreq; // kHz
  2570. // I2C Controller Structure
  2571. struct smudpm_i2c_controller_config_v3 I2cControllers[8];
  2572. // GPIO pins for I2C communications with 2nd controller for Input Telemetry Sequence
  2573. uint8_t GpioI2cScl; // Serial Clock
  2574. uint8_t GpioI2cSda; // Serial Data
  2575. uint16_t spare5;
  2576. uint32_t reserved[16];
  2577. };
  2578. /*
  2579. ***************************************************************************
  2580. Data Table asic_profiling_info structure
  2581. ***************************************************************************
  2582. */
  2583. struct atom_asic_profiling_info_v4_1
  2584. {
  2585. struct atom_common_table_header table_header;
  2586. uint32_t maxvddc;
  2587. uint32_t minvddc;
  2588. uint32_t avfs_meannsigma_acontant0;
  2589. uint32_t avfs_meannsigma_acontant1;
  2590. uint32_t avfs_meannsigma_acontant2;
  2591. uint16_t avfs_meannsigma_dc_tol_sigma;
  2592. uint16_t avfs_meannsigma_platform_mean;
  2593. uint16_t avfs_meannsigma_platform_sigma;
  2594. uint32_t gb_vdroop_table_cksoff_a0;
  2595. uint32_t gb_vdroop_table_cksoff_a1;
  2596. uint32_t gb_vdroop_table_cksoff_a2;
  2597. uint32_t gb_vdroop_table_ckson_a0;
  2598. uint32_t gb_vdroop_table_ckson_a1;
  2599. uint32_t gb_vdroop_table_ckson_a2;
  2600. uint32_t avfsgb_fuse_table_cksoff_m1;
  2601. uint32_t avfsgb_fuse_table_cksoff_m2;
  2602. uint32_t avfsgb_fuse_table_cksoff_b;
  2603. uint32_t avfsgb_fuse_table_ckson_m1;
  2604. uint32_t avfsgb_fuse_table_ckson_m2;
  2605. uint32_t avfsgb_fuse_table_ckson_b;
  2606. uint16_t max_voltage_0_25mv;
  2607. uint8_t enable_gb_vdroop_table_cksoff;
  2608. uint8_t enable_gb_vdroop_table_ckson;
  2609. uint8_t enable_gb_fuse_table_cksoff;
  2610. uint8_t enable_gb_fuse_table_ckson;
  2611. uint16_t psm_age_comfactor;
  2612. uint8_t enable_apply_avfs_cksoff_voltage;
  2613. uint8_t reserved;
  2614. uint32_t dispclk2gfxclk_a;
  2615. uint32_t dispclk2gfxclk_b;
  2616. uint32_t dispclk2gfxclk_c;
  2617. uint32_t pixclk2gfxclk_a;
  2618. uint32_t pixclk2gfxclk_b;
  2619. uint32_t pixclk2gfxclk_c;
  2620. uint32_t dcefclk2gfxclk_a;
  2621. uint32_t dcefclk2gfxclk_b;
  2622. uint32_t dcefclk2gfxclk_c;
  2623. uint32_t phyclk2gfxclk_a;
  2624. uint32_t phyclk2gfxclk_b;
  2625. uint32_t phyclk2gfxclk_c;
  2626. };
  2627. struct atom_asic_profiling_info_v4_2 {
  2628. struct atom_common_table_header table_header;
  2629. uint32_t maxvddc;
  2630. uint32_t minvddc;
  2631. uint32_t avfs_meannsigma_acontant0;
  2632. uint32_t avfs_meannsigma_acontant1;
  2633. uint32_t avfs_meannsigma_acontant2;
  2634. uint16_t avfs_meannsigma_dc_tol_sigma;
  2635. uint16_t avfs_meannsigma_platform_mean;
  2636. uint16_t avfs_meannsigma_platform_sigma;
  2637. uint32_t gb_vdroop_table_cksoff_a0;
  2638. uint32_t gb_vdroop_table_cksoff_a1;
  2639. uint32_t gb_vdroop_table_cksoff_a2;
  2640. uint32_t gb_vdroop_table_ckson_a0;
  2641. uint32_t gb_vdroop_table_ckson_a1;
  2642. uint32_t gb_vdroop_table_ckson_a2;
  2643. uint32_t avfsgb_fuse_table_cksoff_m1;
  2644. uint32_t avfsgb_fuse_table_cksoff_m2;
  2645. uint32_t avfsgb_fuse_table_cksoff_b;
  2646. uint32_t avfsgb_fuse_table_ckson_m1;
  2647. uint32_t avfsgb_fuse_table_ckson_m2;
  2648. uint32_t avfsgb_fuse_table_ckson_b;
  2649. uint16_t max_voltage_0_25mv;
  2650. uint8_t enable_gb_vdroop_table_cksoff;
  2651. uint8_t enable_gb_vdroop_table_ckson;
  2652. uint8_t enable_gb_fuse_table_cksoff;
  2653. uint8_t enable_gb_fuse_table_ckson;
  2654. uint16_t psm_age_comfactor;
  2655. uint8_t enable_apply_avfs_cksoff_voltage;
  2656. uint8_t reserved;
  2657. uint32_t dispclk2gfxclk_a;
  2658. uint32_t dispclk2gfxclk_b;
  2659. uint32_t dispclk2gfxclk_c;
  2660. uint32_t pixclk2gfxclk_a;
  2661. uint32_t pixclk2gfxclk_b;
  2662. uint32_t pixclk2gfxclk_c;
  2663. uint32_t dcefclk2gfxclk_a;
  2664. uint32_t dcefclk2gfxclk_b;
  2665. uint32_t dcefclk2gfxclk_c;
  2666. uint32_t phyclk2gfxclk_a;
  2667. uint32_t phyclk2gfxclk_b;
  2668. uint32_t phyclk2gfxclk_c;
  2669. uint32_t acg_gb_vdroop_table_a0;
  2670. uint32_t acg_gb_vdroop_table_a1;
  2671. uint32_t acg_gb_vdroop_table_a2;
  2672. uint32_t acg_avfsgb_fuse_table_m1;
  2673. uint32_t acg_avfsgb_fuse_table_m2;
  2674. uint32_t acg_avfsgb_fuse_table_b;
  2675. uint8_t enable_acg_gb_vdroop_table;
  2676. uint8_t enable_acg_gb_fuse_table;
  2677. uint32_t acg_dispclk2gfxclk_a;
  2678. uint32_t acg_dispclk2gfxclk_b;
  2679. uint32_t acg_dispclk2gfxclk_c;
  2680. uint32_t acg_pixclk2gfxclk_a;
  2681. uint32_t acg_pixclk2gfxclk_b;
  2682. uint32_t acg_pixclk2gfxclk_c;
  2683. uint32_t acg_dcefclk2gfxclk_a;
  2684. uint32_t acg_dcefclk2gfxclk_b;
  2685. uint32_t acg_dcefclk2gfxclk_c;
  2686. uint32_t acg_phyclk2gfxclk_a;
  2687. uint32_t acg_phyclk2gfxclk_b;
  2688. uint32_t acg_phyclk2gfxclk_c;
  2689. };
  2690. /*
  2691. ***************************************************************************
  2692. Data Table multimedia_info structure
  2693. ***************************************************************************
  2694. */
  2695. struct atom_multimedia_info_v2_1
  2696. {
  2697. struct atom_common_table_header table_header;
  2698. uint8_t uvdip_min_ver;
  2699. uint8_t uvdip_max_ver;
  2700. uint8_t vceip_min_ver;
  2701. uint8_t vceip_max_ver;
  2702. uint16_t uvd_enc_max_input_width_pixels;
  2703. uint16_t uvd_enc_max_input_height_pixels;
  2704. uint16_t vce_enc_max_input_width_pixels;
  2705. uint16_t vce_enc_max_input_height_pixels;
  2706. uint32_t uvd_enc_max_bandwidth; // 16x16 pixels/sec, codec independent
  2707. uint32_t vce_enc_max_bandwidth; // 16x16 pixels/sec, codec independent
  2708. };
  2709. /*
  2710. ***************************************************************************
  2711. Data Table umc_info structure
  2712. ***************************************************************************
  2713. */
  2714. struct atom_umc_info_v3_1
  2715. {
  2716. struct atom_common_table_header table_header;
  2717. uint32_t ucode_version;
  2718. uint32_t ucode_rom_startaddr;
  2719. uint32_t ucode_length;
  2720. uint16_t umc_reg_init_offset;
  2721. uint16_t customer_ucode_name_offset;
  2722. uint16_t mclk_ss_percentage;
  2723. uint16_t mclk_ss_rate_10hz;
  2724. uint8_t umcip_min_ver;
  2725. uint8_t umcip_max_ver;
  2726. uint8_t vram_type; //enum of atom_dgpu_vram_type
  2727. uint8_t umc_config;
  2728. uint32_t mem_refclk_10khz;
  2729. };
  2730. // umc_info.umc_config
  2731. enum atom_umc_config_def {
  2732. UMC_CONFIG__ENABLE_1KB_INTERLEAVE_MODE = 0x00000001,
  2733. UMC_CONFIG__DEFAULT_MEM_ECC_ENABLE = 0x00000002,
  2734. UMC_CONFIG__ENABLE_HBM_LANE_REPAIR = 0x00000004,
  2735. UMC_CONFIG__ENABLE_BANK_HARVESTING = 0x00000008,
  2736. UMC_CONFIG__ENABLE_PHY_REINIT = 0x00000010,
  2737. UMC_CONFIG__DISABLE_UCODE_CHKSTATUS = 0x00000020,
  2738. };
  2739. struct atom_umc_info_v3_2
  2740. {
  2741. struct atom_common_table_header table_header;
  2742. uint32_t ucode_version;
  2743. uint32_t ucode_rom_startaddr;
  2744. uint32_t ucode_length;
  2745. uint16_t umc_reg_init_offset;
  2746. uint16_t customer_ucode_name_offset;
  2747. uint16_t mclk_ss_percentage;
  2748. uint16_t mclk_ss_rate_10hz;
  2749. uint8_t umcip_min_ver;
  2750. uint8_t umcip_max_ver;
  2751. uint8_t vram_type; //enum of atom_dgpu_vram_type
  2752. uint8_t umc_config;
  2753. uint32_t mem_refclk_10khz;
  2754. uint32_t pstate_uclk_10khz[4];
  2755. uint16_t umcgoldenoffset;
  2756. uint16_t densitygoldenoffset;
  2757. };
  2758. struct atom_umc_info_v3_3
  2759. {
  2760. struct atom_common_table_header table_header;
  2761. uint32_t ucode_reserved;
  2762. uint32_t ucode_rom_startaddr;
  2763. uint32_t ucode_length;
  2764. uint16_t umc_reg_init_offset;
  2765. uint16_t customer_ucode_name_offset;
  2766. uint16_t mclk_ss_percentage;
  2767. uint16_t mclk_ss_rate_10hz;
  2768. uint8_t umcip_min_ver;
  2769. uint8_t umcip_max_ver;
  2770. uint8_t vram_type; //enum of atom_dgpu_vram_type
  2771. uint8_t umc_config;
  2772. uint32_t mem_refclk_10khz;
  2773. uint32_t pstate_uclk_10khz[4];
  2774. uint16_t umcgoldenoffset;
  2775. uint16_t densitygoldenoffset;
  2776. uint32_t umc_config1;
  2777. uint32_t bist_data_startaddr;
  2778. uint32_t reserved[2];
  2779. };
  2780. enum atom_umc_config1_def {
  2781. UMC_CONFIG1__ENABLE_PSTATE_PHASE_STORE_TRAIN = 0x00000001,
  2782. UMC_CONFIG1__ENABLE_AUTO_FRAMING = 0x00000002,
  2783. UMC_CONFIG1__ENABLE_RESTORE_BIST_DATA = 0x00000004,
  2784. UMC_CONFIG1__DISABLE_STROBE_MODE = 0x00000008,
  2785. UMC_CONFIG1__DEBUG_DATA_PARITY_EN = 0x00000010,
  2786. UMC_CONFIG1__ENABLE_ECC_CAPABLE = 0x00010000,
  2787. };
  2788. /*
  2789. ***************************************************************************
  2790. Data Table vram_info structure
  2791. ***************************************************************************
  2792. */
  2793. struct atom_vram_module_v9 {
  2794. // Design Specific Values
  2795. uint32_t memory_size; // Total memory size in unit of MB for CONFIG_MEMSIZE zeros
  2796. uint32_t channel_enable; // bit vector, each bit indicate specific channel enable or not
  2797. uint32_t max_mem_clk; // max memory clock of this memory in unit of 10kHz, =0 means it is not defined
  2798. uint16_t reserved[3];
  2799. uint16_t mem_voltage; // mem_voltage
  2800. uint16_t vram_module_size; // Size of atom_vram_module_v9
  2801. uint8_t ext_memory_id; // Current memory module ID
  2802. uint8_t memory_type; // enum of atom_dgpu_vram_type
  2803. uint8_t channel_num; // Number of mem. channels supported in this module
  2804. uint8_t channel_width; // CHANNEL_16BIT/CHANNEL_32BIT/CHANNEL_64BIT
  2805. uint8_t density; // _8Mx32, _16Mx32, _16Mx16, _32Mx16
  2806. uint8_t tunningset_id; // MC phy registers set per.
  2807. uint8_t vender_rev_id; // [7:4] Revision, [3:0] Vendor code
  2808. uint8_t refreshrate; // [1:0]=RefreshFactor (00=8ms, 01=16ms, 10=32ms,11=64ms)
  2809. uint8_t hbm_ven_rev_id; // hbm_ven_rev_id
  2810. uint8_t vram_rsd2; // reserved
  2811. char dram_pnstring[20]; // part number end with '0'.
  2812. };
  2813. struct atom_vram_info_header_v2_3 {
  2814. struct atom_common_table_header table_header;
  2815. uint16_t mem_adjust_tbloffset; // offset of atom_umc_init_reg_block structure for memory vendor specific UMC adjust setting
  2816. uint16_t mem_clk_patch_tbloffset; // offset of atom_umc_init_reg_block structure for memory clock specific UMC setting
  2817. uint16_t mc_adjust_pertile_tbloffset; // offset of atom_umc_init_reg_block structure for Per Byte Offset Preset Settings
  2818. uint16_t mc_phyinit_tbloffset; // offset of atom_umc_init_reg_block structure for MC phy init set
  2819. uint16_t dram_data_remap_tbloffset; // reserved for now
  2820. uint16_t tmrs_seq_offset; // offset of HBM tmrs
  2821. uint16_t post_ucode_init_offset; // offset of atom_umc_init_reg_block structure for MC phy init after MC uCode complete umc init
  2822. uint16_t vram_rsd2;
  2823. uint8_t vram_module_num; // indicate number of VRAM module
  2824. uint8_t umcip_min_ver;
  2825. uint8_t umcip_max_ver;
  2826. uint8_t mc_phy_tile_num; // indicate the MCD tile number which use in DramDataRemapTbl and usMcAdjustPerTileTblOffset
  2827. struct atom_vram_module_v9 vram_module[16]; // just for allocation, real number of blocks is in ucNumOfVRAMModule;
  2828. };
  2829. /*
  2830. ***************************************************************************
  2831. Data Table vram_info v3.0 structure
  2832. ***************************************************************************
  2833. */
  2834. struct atom_vram_module_v3_0 {
  2835. uint8_t density;
  2836. uint8_t tunningset_id;
  2837. uint8_t ext_memory_id;
  2838. uint8_t dram_vendor_id;
  2839. uint16_t dram_info_offset;
  2840. uint16_t mem_tuning_offset;
  2841. uint16_t tmrs_seq_offset;
  2842. uint16_t reserved1;
  2843. uint32_t dram_size_per_ch;
  2844. uint32_t reserved[3];
  2845. char dram_pnstring[40];
  2846. };
  2847. struct atom_vram_info_header_v3_0 {
  2848. struct atom_common_table_header table_header;
  2849. uint16_t mem_tuning_table_offset;
  2850. uint16_t dram_info_table_offset;
  2851. uint16_t tmrs_table_offset;
  2852. uint16_t mc_init_table_offset;
  2853. uint16_t dram_data_remap_table_offset;
  2854. uint16_t umc_emuinittable_offset;
  2855. uint16_t reserved_sub_table_offset[2];
  2856. uint8_t vram_module_num;
  2857. uint8_t umcip_min_ver;
  2858. uint8_t umcip_max_ver;
  2859. uint8_t mc_phy_tile_num;
  2860. uint8_t memory_type;
  2861. uint8_t channel_num;
  2862. uint8_t channel_width;
  2863. uint8_t reserved1;
  2864. uint32_t channel_enable;
  2865. uint32_t channel1_enable;
  2866. uint32_t feature_enable;
  2867. uint32_t feature1_enable;
  2868. uint32_t hardcode_mem_size;
  2869. uint32_t reserved4[4];
  2870. struct atom_vram_module_v3_0 vram_module[8];
  2871. };
  2872. struct atom_umc_register_addr_info{
  2873. uint32_t umc_register_addr:24;
  2874. uint32_t umc_reg_type_ind:1;
  2875. uint32_t umc_reg_rsvd:7;
  2876. };
  2877. //atom_umc_register_addr_info.
  2878. enum atom_umc_register_addr_info_flag{
  2879. b3ATOM_UMC_REG_ADD_INFO_INDIRECT_ACCESS =0x01,
  2880. };
  2881. union atom_umc_register_addr_info_access
  2882. {
  2883. struct atom_umc_register_addr_info umc_reg_addr;
  2884. uint32_t u32umc_reg_addr;
  2885. };
  2886. struct atom_umc_reg_setting_id_config{
  2887. uint32_t memclockrange:24;
  2888. uint32_t mem_blk_id:8;
  2889. };
  2890. union atom_umc_reg_setting_id_config_access
  2891. {
  2892. struct atom_umc_reg_setting_id_config umc_id_access;
  2893. uint32_t u32umc_id_access;
  2894. };
  2895. struct atom_umc_reg_setting_data_block{
  2896. union atom_umc_reg_setting_id_config_access block_id;
  2897. uint32_t u32umc_reg_data[1];
  2898. };
  2899. struct atom_umc_init_reg_block{
  2900. uint16_t umc_reg_num;
  2901. uint16_t reserved;
  2902. union atom_umc_register_addr_info_access umc_reg_list[1]; //for allocation purpose, the real number come from umc_reg_num;
  2903. struct atom_umc_reg_setting_data_block umc_reg_setting_list[1];
  2904. };
  2905. struct atom_vram_module_v10 {
  2906. // Design Specific Values
  2907. uint32_t memory_size; // Total memory size in unit of MB for CONFIG_MEMSIZE zeros
  2908. uint32_t channel_enable; // bit vector, each bit indicate specific channel enable or not
  2909. uint32_t max_mem_clk; // max memory clock of this memory in unit of 10kHz, =0 means it is not defined
  2910. uint16_t reserved[3];
  2911. uint16_t mem_voltage; // mem_voltage
  2912. uint16_t vram_module_size; // Size of atom_vram_module_v9
  2913. uint8_t ext_memory_id; // Current memory module ID
  2914. uint8_t memory_type; // enum of atom_dgpu_vram_type
  2915. uint8_t channel_num; // Number of mem. channels supported in this module
  2916. uint8_t channel_width; // CHANNEL_16BIT/CHANNEL_32BIT/CHANNEL_64BIT
  2917. uint8_t density; // _8Mx32, _16Mx32, _16Mx16, _32Mx16
  2918. uint8_t tunningset_id; // MC phy registers set per
  2919. uint8_t vender_rev_id; // [7:4] Revision, [3:0] Vendor code
  2920. uint8_t refreshrate; // [1:0]=RefreshFactor (00=8ms, 01=16ms, 10=32ms,11=64ms)
  2921. uint8_t vram_flags; // bit0= bankgroup enable
  2922. uint8_t vram_rsd2; // reserved
  2923. uint16_t gddr6_mr10; // gddr6 mode register10 value
  2924. uint16_t gddr6_mr1; // gddr6 mode register1 value
  2925. uint16_t gddr6_mr2; // gddr6 mode register2 value
  2926. uint16_t gddr6_mr7; // gddr6 mode register7 value
  2927. char dram_pnstring[20]; // part number end with '0'
  2928. };
  2929. struct atom_vram_info_header_v2_4 {
  2930. struct atom_common_table_header table_header;
  2931. uint16_t mem_adjust_tbloffset; // offset of atom_umc_init_reg_block structure for memory vendor specific UMC adjust setting
  2932. uint16_t mem_clk_patch_tbloffset; // offset of atom_umc_init_reg_block structure for memory clock specific UMC setting
  2933. uint16_t mc_adjust_pertile_tbloffset; // offset of atom_umc_init_reg_block structure for Per Byte Offset Preset Settings
  2934. uint16_t mc_phyinit_tbloffset; // offset of atom_umc_init_reg_block structure for MC phy init set
  2935. uint16_t dram_data_remap_tbloffset; // reserved for now
  2936. uint16_t reserved; // offset of reserved
  2937. uint16_t post_ucode_init_offset; // offset of atom_umc_init_reg_block structure for MC phy init after MC uCode complete umc init
  2938. uint16_t vram_rsd2;
  2939. uint8_t vram_module_num; // indicate number of VRAM module
  2940. uint8_t umcip_min_ver;
  2941. uint8_t umcip_max_ver;
  2942. uint8_t mc_phy_tile_num; // indicate the MCD tile number which use in DramDataRemapTbl and usMcAdjustPerTileTblOffset
  2943. struct atom_vram_module_v10 vram_module[16]; // just for allocation, real number of blocks is in ucNumOfVRAMModule;
  2944. };
  2945. struct atom_vram_module_v11 {
  2946. // Design Specific Values
  2947. uint32_t memory_size; // Total memory size in unit of MB for CONFIG_MEMSIZE zeros
  2948. uint32_t channel_enable; // bit vector, each bit indicate specific channel enable or not
  2949. uint16_t mem_voltage; // mem_voltage
  2950. uint16_t vram_module_size; // Size of atom_vram_module_v9
  2951. uint8_t ext_memory_id; // Current memory module ID
  2952. uint8_t memory_type; // enum of atom_dgpu_vram_type
  2953. uint8_t channel_num; // Number of mem. channels supported in this module
  2954. uint8_t channel_width; // CHANNEL_16BIT/CHANNEL_32BIT/CHANNEL_64BIT
  2955. uint8_t density; // _8Mx32, _16Mx32, _16Mx16, _32Mx16
  2956. uint8_t tunningset_id; // MC phy registers set per.
  2957. uint16_t reserved[4]; // reserved
  2958. uint8_t vender_rev_id; // [7:4] Revision, [3:0] Vendor code
  2959. uint8_t refreshrate; // [1:0]=RefreshFactor (00=8ms, 01=16ms, 10=32ms,11=64ms)
  2960. uint8_t vram_flags; // bit0= bankgroup enable
  2961. uint8_t vram_rsd2; // reserved
  2962. uint16_t gddr6_mr10; // gddr6 mode register10 value
  2963. uint16_t gddr6_mr0; // gddr6 mode register0 value
  2964. uint16_t gddr6_mr1; // gddr6 mode register1 value
  2965. uint16_t gddr6_mr2; // gddr6 mode register2 value
  2966. uint16_t gddr6_mr4; // gddr6 mode register4 value
  2967. uint16_t gddr6_mr7; // gddr6 mode register7 value
  2968. uint16_t gddr6_mr8; // gddr6 mode register8 value
  2969. char dram_pnstring[40]; // part number end with '0'.
  2970. };
  2971. struct atom_gddr6_ac_timing_v2_5 {
  2972. uint32_t u32umc_id_access;
  2973. uint8_t RL;
  2974. uint8_t WL;
  2975. uint8_t tRAS;
  2976. uint8_t tRC;
  2977. uint16_t tREFI;
  2978. uint8_t tRFC;
  2979. uint8_t tRFCpb;
  2980. uint8_t tRREFD;
  2981. uint8_t tRCDRD;
  2982. uint8_t tRCDWR;
  2983. uint8_t tRP;
  2984. uint8_t tRRDS;
  2985. uint8_t tRRDL;
  2986. uint8_t tWR;
  2987. uint8_t tWTRS;
  2988. uint8_t tWTRL;
  2989. uint8_t tFAW;
  2990. uint8_t tCCDS;
  2991. uint8_t tCCDL;
  2992. uint8_t tCRCRL;
  2993. uint8_t tCRCWL;
  2994. uint8_t tCKE;
  2995. uint8_t tCKSRE;
  2996. uint8_t tCKSRX;
  2997. uint8_t tRTPS;
  2998. uint8_t tRTPL;
  2999. uint8_t tMRD;
  3000. uint8_t tMOD;
  3001. uint8_t tXS;
  3002. uint8_t tXHP;
  3003. uint8_t tXSMRS;
  3004. uint32_t tXSH;
  3005. uint8_t tPD;
  3006. uint8_t tXP;
  3007. uint8_t tCPDED;
  3008. uint8_t tACTPDE;
  3009. uint8_t tPREPDE;
  3010. uint8_t tREFPDE;
  3011. uint8_t tMRSPDEN;
  3012. uint8_t tRDSRE;
  3013. uint8_t tWRSRE;
  3014. uint8_t tPPD;
  3015. uint8_t tCCDMW;
  3016. uint8_t tWTRTR;
  3017. uint8_t tLTLTR;
  3018. uint8_t tREFTR;
  3019. uint8_t VNDR;
  3020. uint8_t reserved[9];
  3021. };
  3022. struct atom_gddr6_bit_byte_remap {
  3023. uint32_t dphy_byteremap; //mmUMC_DPHY_ByteRemap
  3024. uint32_t dphy_bitremap0; //mmUMC_DPHY_BitRemap0
  3025. uint32_t dphy_bitremap1; //mmUMC_DPHY_BitRemap1
  3026. uint32_t dphy_bitremap2; //mmUMC_DPHY_BitRemap2
  3027. uint32_t aphy_bitremap0; //mmUMC_APHY_BitRemap0
  3028. uint32_t aphy_bitremap1; //mmUMC_APHY_BitRemap1
  3029. uint32_t phy_dram; //mmUMC_PHY_DRAM
  3030. };
  3031. struct atom_gddr6_dram_data_remap {
  3032. uint32_t table_size;
  3033. uint8_t phyintf_ck_inverted[8]; //UMC_PHY_PHYINTF_CNTL.INV_CK
  3034. struct atom_gddr6_bit_byte_remap bit_byte_remap[16];
  3035. };
  3036. struct atom_vram_info_header_v2_5 {
  3037. struct atom_common_table_header table_header;
  3038. uint16_t mem_adjust_tbloffset; // offset of atom_umc_init_reg_block structure for memory vendor specific UMC adjust settings
  3039. uint16_t gddr6_ac_timing_offset; // offset of atom_gddr6_ac_timing_v2_5 structure for memory clock specific UMC settings
  3040. uint16_t mc_adjust_pertile_tbloffset; // offset of atom_umc_init_reg_block structure for Per Byte Offset Preset Settings
  3041. uint16_t mc_phyinit_tbloffset; // offset of atom_umc_init_reg_block structure for MC phy init set
  3042. uint16_t dram_data_remap_tbloffset; // offset of atom_gddr6_dram_data_remap array to indicate DRAM data lane to GPU mapping
  3043. uint16_t reserved; // offset of reserved
  3044. uint16_t post_ucode_init_offset; // offset of atom_umc_init_reg_block structure for MC phy init after MC uCode complete umc init
  3045. uint16_t strobe_mode_patch_tbloffset; // offset of atom_umc_init_reg_block structure for Strobe Mode memory clock specific UMC settings
  3046. uint8_t vram_module_num; // indicate number of VRAM module
  3047. uint8_t umcip_min_ver;
  3048. uint8_t umcip_max_ver;
  3049. uint8_t mc_phy_tile_num; // indicate the MCD tile number which use in DramDataRemapTbl and usMcAdjustPerTileTblOffset
  3050. struct atom_vram_module_v11 vram_module[16]; // just for allocation, real number of blocks is in ucNumOfVRAMModule;
  3051. };
  3052. struct atom_vram_info_header_v2_6 {
  3053. struct atom_common_table_header table_header;
  3054. uint16_t mem_adjust_tbloffset;
  3055. uint16_t mem_clk_patch_tbloffset;
  3056. uint16_t mc_adjust_pertile_tbloffset;
  3057. uint16_t mc_phyinit_tbloffset;
  3058. uint16_t dram_data_remap_tbloffset;
  3059. uint16_t tmrs_seq_offset;
  3060. uint16_t post_ucode_init_offset;
  3061. uint16_t vram_rsd2;
  3062. uint8_t vram_module_num;
  3063. uint8_t umcip_min_ver;
  3064. uint8_t umcip_max_ver;
  3065. uint8_t mc_phy_tile_num;
  3066. struct atom_vram_module_v9 vram_module[16];
  3067. };
  3068. /*
  3069. ***************************************************************************
  3070. Data Table voltageobject_info structure
  3071. ***************************************************************************
  3072. */
  3073. struct atom_i2c_data_entry
  3074. {
  3075. uint16_t i2c_reg_index; // i2c register address, can be up to 16bit
  3076. uint16_t i2c_reg_data; // i2c register data, can be up to 16bit
  3077. };
  3078. struct atom_voltage_object_header_v4{
  3079. uint8_t voltage_type; //enum atom_voltage_type
  3080. uint8_t voltage_mode; //enum atom_voltage_object_mode
  3081. uint16_t object_size; //Size of Object
  3082. };
  3083. // atom_voltage_object_header_v4.voltage_mode
  3084. enum atom_voltage_object_mode
  3085. {
  3086. VOLTAGE_OBJ_GPIO_LUT = 0, //VOLTAGE and GPIO Lookup table ->atom_gpio_voltage_object_v4
  3087. VOLTAGE_OBJ_VR_I2C_INIT_SEQ = 3, //VOLTAGE REGULATOR INIT sequece through I2C -> atom_i2c_voltage_object_v4
  3088. VOLTAGE_OBJ_PHASE_LUT = 4, //Set Vregulator Phase lookup table ->atom_gpio_voltage_object_v4
  3089. VOLTAGE_OBJ_SVID2 = 7, //Indicate voltage control by SVID2 ->atom_svid2_voltage_object_v4
  3090. VOLTAGE_OBJ_EVV = 8,
  3091. VOLTAGE_OBJ_MERGED_POWER = 9,
  3092. };
  3093. struct atom_i2c_voltage_object_v4
  3094. {
  3095. struct atom_voltage_object_header_v4 header; // voltage mode = VOLTAGE_OBJ_VR_I2C_INIT_SEQ
  3096. uint8_t regulator_id; //Indicate Voltage Regulator Id
  3097. uint8_t i2c_id;
  3098. uint8_t i2c_slave_addr;
  3099. uint8_t i2c_control_offset;
  3100. uint8_t i2c_flag; // Bit0: 0 - One byte data; 1 - Two byte data
  3101. uint8_t i2c_speed; // =0, use default i2c speed, otherwise use it in unit of kHz.
  3102. uint8_t reserved[2];
  3103. struct atom_i2c_data_entry i2cdatalut[1]; // end with 0xff
  3104. };
  3105. // ATOM_I2C_VOLTAGE_OBJECT_V3.ucVoltageControlFlag
  3106. enum atom_i2c_voltage_control_flag
  3107. {
  3108. VOLTAGE_DATA_ONE_BYTE = 0,
  3109. VOLTAGE_DATA_TWO_BYTE = 1,
  3110. };
  3111. struct atom_voltage_gpio_map_lut
  3112. {
  3113. uint32_t voltage_gpio_reg_val; // The Voltage ID which is used to program GPIO register
  3114. uint16_t voltage_level_mv; // The corresponding Voltage Value, in mV
  3115. };
  3116. struct atom_gpio_voltage_object_v4
  3117. {
  3118. struct atom_voltage_object_header_v4 header; // voltage mode = VOLTAGE_OBJ_GPIO_LUT or VOLTAGE_OBJ_PHASE_LUT
  3119. uint8_t gpio_control_id; // default is 0 which indicate control through CG VID mode
  3120. uint8_t gpio_entry_num; // indiate the entry numbers of Votlage/Gpio value Look up table
  3121. uint8_t phase_delay_us; // phase delay in unit of micro second
  3122. uint8_t reserved;
  3123. uint32_t gpio_mask_val; // GPIO Mask value
  3124. struct atom_voltage_gpio_map_lut voltage_gpio_lut[1];
  3125. };
  3126. struct atom_svid2_voltage_object_v4
  3127. {
  3128. struct atom_voltage_object_header_v4 header; // voltage mode = VOLTAGE_OBJ_SVID2
  3129. uint8_t loadline_psi1; // bit4:0= loadline setting ( Core Loadline trim and offset trim ), bit5=0:PSI1_L disable =1: PSI1_L enable
  3130. uint8_t psi0_l_vid_thresd; // VR PSI0_L VID threshold
  3131. uint8_t psi0_enable; //
  3132. uint8_t maxvstep;
  3133. uint8_t telemetry_offset;
  3134. uint8_t telemetry_gain;
  3135. uint16_t reserved1;
  3136. };
  3137. struct atom_merged_voltage_object_v4
  3138. {
  3139. struct atom_voltage_object_header_v4 header; // voltage mode = VOLTAGE_OBJ_MERGED_POWER
  3140. uint8_t merged_powerrail_type; //enum atom_voltage_type
  3141. uint8_t reserved[3];
  3142. };
  3143. union atom_voltage_object_v4{
  3144. struct atom_gpio_voltage_object_v4 gpio_voltage_obj;
  3145. struct atom_i2c_voltage_object_v4 i2c_voltage_obj;
  3146. struct atom_svid2_voltage_object_v4 svid2_voltage_obj;
  3147. struct atom_merged_voltage_object_v4 merged_voltage_obj;
  3148. };
  3149. struct atom_voltage_objects_info_v4_1
  3150. {
  3151. struct atom_common_table_header table_header;
  3152. union atom_voltage_object_v4 voltage_object[1]; //Info for Voltage control
  3153. };
  3154. /*
  3155. ***************************************************************************
  3156. All Command Function structure definition
  3157. ***************************************************************************
  3158. */
  3159. /*
  3160. ***************************************************************************
  3161. Structures used by asic_init
  3162. ***************************************************************************
  3163. */
  3164. struct asic_init_engine_parameters
  3165. {
  3166. uint32_t sclkfreqin10khz:24;
  3167. uint32_t engineflag:8; /* enum atom_asic_init_engine_flag */
  3168. };
  3169. struct asic_init_mem_parameters
  3170. {
  3171. uint32_t mclkfreqin10khz:24;
  3172. uint32_t memflag:8; /* enum atom_asic_init_mem_flag */
  3173. };
  3174. struct asic_init_parameters_v2_1
  3175. {
  3176. struct asic_init_engine_parameters engineparam;
  3177. struct asic_init_mem_parameters memparam;
  3178. };
  3179. struct asic_init_ps_allocation_v2_1
  3180. {
  3181. struct asic_init_parameters_v2_1 param;
  3182. uint32_t reserved[16];
  3183. };
  3184. enum atom_asic_init_engine_flag
  3185. {
  3186. b3NORMAL_ENGINE_INIT = 0,
  3187. b3SRIOV_SKIP_ASIC_INIT = 0x02,
  3188. b3SRIOV_LOAD_UCODE = 0x40,
  3189. };
  3190. enum atom_asic_init_mem_flag
  3191. {
  3192. b3NORMAL_MEM_INIT = 0,
  3193. b3DRAM_SELF_REFRESH_EXIT =0x20,
  3194. };
  3195. /*
  3196. ***************************************************************************
  3197. Structures used by setengineclock
  3198. ***************************************************************************
  3199. */
  3200. struct set_engine_clock_parameters_v2_1
  3201. {
  3202. uint32_t sclkfreqin10khz:24;
  3203. uint32_t sclkflag:8; /* enum atom_set_engine_mem_clock_flag, */
  3204. uint32_t reserved[10];
  3205. };
  3206. struct set_engine_clock_ps_allocation_v2_1
  3207. {
  3208. struct set_engine_clock_parameters_v2_1 clockinfo;
  3209. uint32_t reserved[10];
  3210. };
  3211. enum atom_set_engine_mem_clock_flag
  3212. {
  3213. b3NORMAL_CHANGE_CLOCK = 0,
  3214. b3FIRST_TIME_CHANGE_CLOCK = 0x08,
  3215. b3STORE_DPM_TRAINGING = 0x40, //Applicable to memory clock change,when set, it store specific DPM mode training result
  3216. };
  3217. /*
  3218. ***************************************************************************
  3219. Structures used by getengineclock
  3220. ***************************************************************************
  3221. */
  3222. struct get_engine_clock_parameter
  3223. {
  3224. uint32_t sclk_10khz; // current engine speed in 10KHz unit
  3225. uint32_t reserved;
  3226. };
  3227. /*
  3228. ***************************************************************************
  3229. Structures used by setmemoryclock
  3230. ***************************************************************************
  3231. */
  3232. struct set_memory_clock_parameters_v2_1
  3233. {
  3234. uint32_t mclkfreqin10khz:24;
  3235. uint32_t mclkflag:8; /* enum atom_set_engine_mem_clock_flag, */
  3236. uint32_t reserved[10];
  3237. };
  3238. struct set_memory_clock_ps_allocation_v2_1
  3239. {
  3240. struct set_memory_clock_parameters_v2_1 clockinfo;
  3241. uint32_t reserved[10];
  3242. };
  3243. /*
  3244. ***************************************************************************
  3245. Structures used by getmemoryclock
  3246. ***************************************************************************
  3247. */
  3248. struct get_memory_clock_parameter
  3249. {
  3250. uint32_t mclk_10khz; // current engine speed in 10KHz unit
  3251. uint32_t reserved;
  3252. };
  3253. /*
  3254. ***************************************************************************
  3255. Structures used by setvoltage
  3256. ***************************************************************************
  3257. */
  3258. struct set_voltage_parameters_v1_4
  3259. {
  3260. uint8_t voltagetype; /* enum atom_voltage_type */
  3261. uint8_t command; /* Indicate action: Set voltage level, enum atom_set_voltage_command */
  3262. uint16_t vlevel_mv; /* real voltage level in unit of mv or Voltage Phase (0, 1, 2, .. ) */
  3263. };
  3264. //set_voltage_parameters_v2_1.voltagemode
  3265. enum atom_set_voltage_command{
  3266. ATOM_SET_VOLTAGE = 0,
  3267. ATOM_INIT_VOLTAGE_REGULATOR = 3,
  3268. ATOM_SET_VOLTAGE_PHASE = 4,
  3269. ATOM_GET_LEAKAGE_ID = 8,
  3270. };
  3271. struct set_voltage_ps_allocation_v1_4
  3272. {
  3273. struct set_voltage_parameters_v1_4 setvoltageparam;
  3274. uint32_t reserved[10];
  3275. };
  3276. /*
  3277. ***************************************************************************
  3278. Structures used by computegpuclockparam
  3279. ***************************************************************************
  3280. */
  3281. //ATOM_COMPUTE_CLOCK_FREQ.ulComputeClockFlag
  3282. enum atom_gpu_clock_type
  3283. {
  3284. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK =0x00,
  3285. COMPUTE_GPUCLK_INPUT_FLAG_GFXCLK =0x01,
  3286. COMPUTE_GPUCLK_INPUT_FLAG_UCLK =0x02,
  3287. };
  3288. struct compute_gpu_clock_input_parameter_v1_8
  3289. {
  3290. uint32_t gpuclock_10khz:24; //Input= target clock, output = actual clock
  3291. uint32_t gpu_clock_type:8; //Input indicate clock type: enum atom_gpu_clock_type
  3292. uint32_t reserved[5];
  3293. };
  3294. struct compute_gpu_clock_output_parameter_v1_8
  3295. {
  3296. uint32_t gpuclock_10khz:24; //Input= target clock, output = actual clock
  3297. uint32_t dfs_did:8; //return parameter: DFS divider which is used to program to register directly
  3298. uint32_t pll_fb_mult; //Feedback Multiplier, bit 8:0 int, bit 15:12 post_div, bit 31:16 frac
  3299. uint32_t pll_ss_fbsmult; // Spread FB Mult: bit 8:0 int, bit 31:16 frac
  3300. uint16_t pll_ss_slew_frac;
  3301. uint8_t pll_ss_enable;
  3302. uint8_t reserved;
  3303. uint32_t reserved1[2];
  3304. };
  3305. /*
  3306. ***************************************************************************
  3307. Structures used by ReadEfuseValue
  3308. ***************************************************************************
  3309. */
  3310. struct read_efuse_input_parameters_v3_1
  3311. {
  3312. uint16_t efuse_start_index;
  3313. uint8_t reserved;
  3314. uint8_t bitslen;
  3315. };
  3316. // ReadEfuseValue input/output parameter
  3317. union read_efuse_value_parameters_v3_1
  3318. {
  3319. struct read_efuse_input_parameters_v3_1 efuse_info;
  3320. uint32_t efusevalue;
  3321. };
  3322. /*
  3323. ***************************************************************************
  3324. Structures used by getsmuclockinfo
  3325. ***************************************************************************
  3326. */
  3327. struct atom_get_smu_clock_info_parameters_v3_1
  3328. {
  3329. uint8_t syspll_id; // 0= syspll0, 1=syspll1, 2=syspll2
  3330. uint8_t clk_id; // atom_smu9_syspll0_clock_id (only valid when command == GET_SMU_CLOCK_INFO_V3_1_GET_CLOCK_FREQ )
  3331. uint8_t command; // enum of atom_get_smu_clock_info_command
  3332. uint8_t dfsdid; // =0: get DFS DID from register, >0, give DFS divider, (only valid when command == GET_SMU_CLOCK_INFO_V3_1_GET_CLOCK_FREQ )
  3333. };
  3334. enum atom_get_smu_clock_info_command
  3335. {
  3336. GET_SMU_CLOCK_INFO_V3_1_GET_CLOCK_FREQ = 0,
  3337. GET_SMU_CLOCK_INFO_V3_1_GET_PLLVCO_FREQ = 1,
  3338. GET_SMU_CLOCK_INFO_V3_1_GET_PLLREFCLK_FREQ = 2,
  3339. };
  3340. enum atom_smu9_syspll0_clock_id
  3341. {
  3342. SMU9_SYSPLL0_SMNCLK_ID = 0, // SMNCLK
  3343. SMU9_SYSPLL0_SOCCLK_ID = 1, // SOCCLK (FCLK)
  3344. SMU9_SYSPLL0_MP0CLK_ID = 2, // MP0CLK
  3345. SMU9_SYSPLL0_MP1CLK_ID = 3, // MP1CLK
  3346. SMU9_SYSPLL0_LCLK_ID = 4, // LCLK
  3347. SMU9_SYSPLL0_DCLK_ID = 5, // DCLK
  3348. SMU9_SYSPLL0_VCLK_ID = 6, // VCLK
  3349. SMU9_SYSPLL0_ECLK_ID = 7, // ECLK
  3350. SMU9_SYSPLL0_DCEFCLK_ID = 8, // DCEFCLK
  3351. SMU9_SYSPLL0_DPREFCLK_ID = 10, // DPREFCLK
  3352. SMU9_SYSPLL0_DISPCLK_ID = 11, // DISPCLK
  3353. };
  3354. enum atom_smu11_syspll_id {
  3355. SMU11_SYSPLL0_ID = 0,
  3356. SMU11_SYSPLL1_0_ID = 1,
  3357. SMU11_SYSPLL1_1_ID = 2,
  3358. SMU11_SYSPLL1_2_ID = 3,
  3359. SMU11_SYSPLL2_ID = 4,
  3360. SMU11_SYSPLL3_0_ID = 5,
  3361. SMU11_SYSPLL3_1_ID = 6,
  3362. };
  3363. enum atom_smu11_syspll0_clock_id {
  3364. SMU11_SYSPLL0_ECLK_ID = 0, // ECLK
  3365. SMU11_SYSPLL0_SOCCLK_ID = 1, // SOCCLK
  3366. SMU11_SYSPLL0_MP0CLK_ID = 2, // MP0CLK
  3367. SMU11_SYSPLL0_DCLK_ID = 3, // DCLK
  3368. SMU11_SYSPLL0_VCLK_ID = 4, // VCLK
  3369. SMU11_SYSPLL0_DCEFCLK_ID = 5, // DCEFCLK
  3370. };
  3371. enum atom_smu11_syspll1_0_clock_id {
  3372. SMU11_SYSPLL1_0_UCLKA_ID = 0, // UCLK_a
  3373. };
  3374. enum atom_smu11_syspll1_1_clock_id {
  3375. SMU11_SYSPLL1_0_UCLKB_ID = 0, // UCLK_b
  3376. };
  3377. enum atom_smu11_syspll1_2_clock_id {
  3378. SMU11_SYSPLL1_0_FCLK_ID = 0, // FCLK
  3379. };
  3380. enum atom_smu11_syspll2_clock_id {
  3381. SMU11_SYSPLL2_GFXCLK_ID = 0, // GFXCLK
  3382. };
  3383. enum atom_smu11_syspll3_0_clock_id {
  3384. SMU11_SYSPLL3_0_WAFCLK_ID = 0, // WAFCLK
  3385. SMU11_SYSPLL3_0_DISPCLK_ID = 1, // DISPCLK
  3386. SMU11_SYSPLL3_0_DPREFCLK_ID = 2, // DPREFCLK
  3387. };
  3388. enum atom_smu11_syspll3_1_clock_id {
  3389. SMU11_SYSPLL3_1_MP1CLK_ID = 0, // MP1CLK
  3390. SMU11_SYSPLL3_1_SMNCLK_ID = 1, // SMNCLK
  3391. SMU11_SYSPLL3_1_LCLK_ID = 2, // LCLK
  3392. };
  3393. enum atom_smu12_syspll_id {
  3394. SMU12_SYSPLL0_ID = 0,
  3395. SMU12_SYSPLL1_ID = 1,
  3396. SMU12_SYSPLL2_ID = 2,
  3397. SMU12_SYSPLL3_0_ID = 3,
  3398. SMU12_SYSPLL3_1_ID = 4,
  3399. };
  3400. enum atom_smu12_syspll0_clock_id {
  3401. SMU12_SYSPLL0_SMNCLK_ID = 0, // SOCCLK
  3402. SMU12_SYSPLL0_SOCCLK_ID = 1, // SOCCLK
  3403. SMU12_SYSPLL0_MP0CLK_ID = 2, // MP0CLK
  3404. SMU12_SYSPLL0_MP1CLK_ID = 3, // MP1CLK
  3405. SMU12_SYSPLL0_MP2CLK_ID = 4, // MP2CLK
  3406. SMU12_SYSPLL0_VCLK_ID = 5, // VCLK
  3407. SMU12_SYSPLL0_LCLK_ID = 6, // LCLK
  3408. SMU12_SYSPLL0_DCLK_ID = 7, // DCLK
  3409. SMU12_SYSPLL0_ACLK_ID = 8, // ACLK
  3410. SMU12_SYSPLL0_ISPCLK_ID = 9, // ISPCLK
  3411. SMU12_SYSPLL0_SHUBCLK_ID = 10, // SHUBCLK
  3412. };
  3413. enum atom_smu12_syspll1_clock_id {
  3414. SMU12_SYSPLL1_DISPCLK_ID = 0, // DISPCLK
  3415. SMU12_SYSPLL1_DPPCLK_ID = 1, // DPPCLK
  3416. SMU12_SYSPLL1_DPREFCLK_ID = 2, // DPREFCLK
  3417. SMU12_SYSPLL1_DCFCLK_ID = 3, // DCFCLK
  3418. };
  3419. enum atom_smu12_syspll2_clock_id {
  3420. SMU12_SYSPLL2_Pre_GFXCLK_ID = 0, // Pre_GFXCLK
  3421. };
  3422. enum atom_smu12_syspll3_0_clock_id {
  3423. SMU12_SYSPLL3_0_FCLK_ID = 0, // FCLK
  3424. };
  3425. enum atom_smu12_syspll3_1_clock_id {
  3426. SMU12_SYSPLL3_1_UMCCLK_ID = 0, // UMCCLK
  3427. };
  3428. struct atom_get_smu_clock_info_output_parameters_v3_1
  3429. {
  3430. union {
  3431. uint32_t smu_clock_freq_hz;
  3432. uint32_t syspllvcofreq_10khz;
  3433. uint32_t sysspllrefclk_10khz;
  3434. }atom_smu_outputclkfreq;
  3435. };
  3436. /*
  3437. ***************************************************************************
  3438. Structures used by dynamicmemorysettings
  3439. ***************************************************************************
  3440. */
  3441. enum atom_dynamic_memory_setting_command
  3442. {
  3443. COMPUTE_MEMORY_PLL_PARAM = 1,
  3444. COMPUTE_ENGINE_PLL_PARAM = 2,
  3445. ADJUST_MC_SETTING_PARAM = 3,
  3446. };
  3447. /* when command = COMPUTE_MEMORY_PLL_PARAM or ADJUST_MC_SETTING_PARAM */
  3448. struct dynamic_mclk_settings_parameters_v2_1
  3449. {
  3450. uint32_t mclk_10khz:24; //Input= target mclk
  3451. uint32_t command:8; //command enum of atom_dynamic_memory_setting_command
  3452. uint32_t reserved;
  3453. };
  3454. /* when command = COMPUTE_ENGINE_PLL_PARAM */
  3455. struct dynamic_sclk_settings_parameters_v2_1
  3456. {
  3457. uint32_t sclk_10khz:24; //Input= target mclk
  3458. uint32_t command:8; //command enum of atom_dynamic_memory_setting_command
  3459. uint32_t mclk_10khz;
  3460. uint32_t reserved;
  3461. };
  3462. union dynamic_memory_settings_parameters_v2_1
  3463. {
  3464. struct dynamic_mclk_settings_parameters_v2_1 mclk_setting;
  3465. struct dynamic_sclk_settings_parameters_v2_1 sclk_setting;
  3466. };
  3467. /*
  3468. ***************************************************************************
  3469. Structures used by memorytraining
  3470. ***************************************************************************
  3471. */
  3472. enum atom_umc6_0_ucode_function_call_enum_id
  3473. {
  3474. UMC60_UCODE_FUNC_ID_REINIT = 0,
  3475. UMC60_UCODE_FUNC_ID_ENTER_SELFREFRESH = 1,
  3476. UMC60_UCODE_FUNC_ID_EXIT_SELFREFRESH = 2,
  3477. };
  3478. struct memory_training_parameters_v2_1
  3479. {
  3480. uint8_t ucode_func_id;
  3481. uint8_t ucode_reserved[3];
  3482. uint32_t reserved[5];
  3483. };
  3484. /*
  3485. ***************************************************************************
  3486. Structures used by setpixelclock
  3487. ***************************************************************************
  3488. */
  3489. struct set_pixel_clock_parameter_v1_7
  3490. {
  3491. uint32_t pixclk_100hz; // target the pixel clock to drive the CRTC timing in unit of 100Hz.
  3492. uint8_t pll_id; // ATOM_PHY_PLL0/ATOM_PHY_PLL1/ATOM_PPLL0
  3493. uint8_t encoderobjid; // ASIC encoder id defined in objectId.h,
  3494. // indicate which graphic encoder will be used.
  3495. uint8_t encoder_mode; // Encoder mode:
  3496. uint8_t miscinfo; // enum atom_set_pixel_clock_v1_7_misc_info
  3497. uint8_t crtc_id; // enum of atom_crtc_def
  3498. uint8_t deep_color_ratio; // HDMI panel bit depth: enum atom_set_pixel_clock_v1_7_deepcolor_ratio
  3499. uint8_t reserved1[2];
  3500. uint32_t reserved2;
  3501. };
  3502. //ucMiscInfo
  3503. enum atom_set_pixel_clock_v1_7_misc_info
  3504. {
  3505. PIXEL_CLOCK_V7_MISC_FORCE_PROG_PPLL = 0x01,
  3506. PIXEL_CLOCK_V7_MISC_PROG_PHYPLL = 0x02,
  3507. PIXEL_CLOCK_V7_MISC_YUV420_MODE = 0x04,
  3508. PIXEL_CLOCK_V7_MISC_DVI_DUALLINK_EN = 0x08,
  3509. PIXEL_CLOCK_V7_MISC_REF_DIV_SRC = 0x30,
  3510. PIXEL_CLOCK_V7_MISC_REF_DIV_SRC_XTALIN = 0x00,
  3511. PIXEL_CLOCK_V7_MISC_REF_DIV_SRC_PCIE = 0x10,
  3512. PIXEL_CLOCK_V7_MISC_REF_DIV_SRC_GENLK = 0x20,
  3513. PIXEL_CLOCK_V7_MISC_REF_DIV_SRC_REFPAD = 0x30,
  3514. PIXEL_CLOCK_V7_MISC_ATOMIC_UPDATE = 0x40,
  3515. PIXEL_CLOCK_V7_MISC_FORCE_SS_DIS = 0x80,
  3516. };
  3517. /* deep_color_ratio */
  3518. enum atom_set_pixel_clock_v1_7_deepcolor_ratio
  3519. {
  3520. PIXEL_CLOCK_V7_DEEPCOLOR_RATIO_DIS = 0x00, //00 - DCCG_DEEP_COLOR_DTO_DISABLE: Disable Deep Color DTO
  3521. PIXEL_CLOCK_V7_DEEPCOLOR_RATIO_5_4 = 0x01, //01 - DCCG_DEEP_COLOR_DTO_5_4_RATIO: Set Deep Color DTO to 5:4
  3522. PIXEL_CLOCK_V7_DEEPCOLOR_RATIO_3_2 = 0x02, //02 - DCCG_DEEP_COLOR_DTO_3_2_RATIO: Set Deep Color DTO to 3:2
  3523. PIXEL_CLOCK_V7_DEEPCOLOR_RATIO_2_1 = 0x03, //03 - DCCG_DEEP_COLOR_DTO_2_1_RATIO: Set Deep Color DTO to 2:1
  3524. };
  3525. /*
  3526. ***************************************************************************
  3527. Structures used by setdceclock
  3528. ***************************************************************************
  3529. */
  3530. // SetDCEClock input parameter for DCE11.2( ELM and BF ) and above
  3531. struct set_dce_clock_parameters_v2_1
  3532. {
  3533. uint32_t dceclk_10khz; // target DCE frequency in unit of 10KHZ, return real DISPCLK/DPREFCLK frequency.
  3534. uint8_t dceclktype; // =0: DISPCLK =1: DPREFCLK =2: PIXCLK
  3535. uint8_t dceclksrc; // ATOM_PLL0 or ATOM_GCK_DFS or ATOM_FCH_CLK or ATOM_COMBOPHY_PLLx
  3536. uint8_t dceclkflag; // Bit [1:0] = PPLL ref clock source ( when ucDCEClkSrc= ATOM_PPLL0 )
  3537. uint8_t crtc_id; // ucDisp Pipe Id, ATOM_CRTC0/1/2/..., use only when ucDCEClkType = PIXCLK
  3538. };
  3539. //ucDCEClkType
  3540. enum atom_set_dce_clock_clock_type
  3541. {
  3542. DCE_CLOCK_TYPE_DISPCLK = 0,
  3543. DCE_CLOCK_TYPE_DPREFCLK = 1,
  3544. DCE_CLOCK_TYPE_PIXELCLK = 2, // used by VBIOS internally, called by SetPixelClock
  3545. };
  3546. //ucDCEClkFlag when ucDCEClkType == DPREFCLK
  3547. enum atom_set_dce_clock_dprefclk_flag
  3548. {
  3549. DCE_CLOCK_FLAG_PLL_REFCLK_SRC_MASK = 0x03,
  3550. DCE_CLOCK_FLAG_PLL_REFCLK_SRC_GENERICA = 0x00,
  3551. DCE_CLOCK_FLAG_PLL_REFCLK_SRC_GENLK = 0x01,
  3552. DCE_CLOCK_FLAG_PLL_REFCLK_SRC_PCIE = 0x02,
  3553. DCE_CLOCK_FLAG_PLL_REFCLK_SRC_XTALIN = 0x03,
  3554. };
  3555. //ucDCEClkFlag when ucDCEClkType == PIXCLK
  3556. enum atom_set_dce_clock_pixclk_flag
  3557. {
  3558. DCE_CLOCK_FLAG_PCLK_DEEPCOLOR_RATIO_MASK = 0x03,
  3559. DCE_CLOCK_FLAG_PCLK_DEEPCOLOR_RATIO_DIS = 0x00, //00 - DCCG_DEEP_COLOR_DTO_DISABLE: Disable Deep Color DTO
  3560. DCE_CLOCK_FLAG_PCLK_DEEPCOLOR_RATIO_5_4 = 0x01, //01 - DCCG_DEEP_COLOR_DTO_5_4_RATIO: Set Deep Color DTO to 5:4
  3561. DCE_CLOCK_FLAG_PCLK_DEEPCOLOR_RATIO_3_2 = 0x02, //02 - DCCG_DEEP_COLOR_DTO_3_2_RATIO: Set Deep Color DTO to 3:2
  3562. DCE_CLOCK_FLAG_PCLK_DEEPCOLOR_RATIO_2_1 = 0x03, //03 - DCCG_DEEP_COLOR_DTO_2_1_RATIO: Set Deep Color DTO to 2:1
  3563. DCE_CLOCK_FLAG_PIXCLK_YUV420_MODE = 0x04,
  3564. };
  3565. struct set_dce_clock_ps_allocation_v2_1
  3566. {
  3567. struct set_dce_clock_parameters_v2_1 param;
  3568. uint32_t ulReserved[2];
  3569. };
  3570. /****************************************************************************/
  3571. // Structures used by BlankCRTC
  3572. /****************************************************************************/
  3573. struct blank_crtc_parameters
  3574. {
  3575. uint8_t crtc_id; // enum atom_crtc_def
  3576. uint8_t blanking; // enum atom_blank_crtc_command
  3577. uint16_t reserved;
  3578. uint32_t reserved1;
  3579. };
  3580. enum atom_blank_crtc_command
  3581. {
  3582. ATOM_BLANKING = 1,
  3583. ATOM_BLANKING_OFF = 0,
  3584. };
  3585. /****************************************************************************/
  3586. // Structures used by enablecrtc
  3587. /****************************************************************************/
  3588. struct enable_crtc_parameters
  3589. {
  3590. uint8_t crtc_id; // enum atom_crtc_def
  3591. uint8_t enable; // ATOM_ENABLE or ATOM_DISABLE
  3592. uint8_t padding[2];
  3593. };
  3594. /****************************************************************************/
  3595. // Structure used by EnableDispPowerGating
  3596. /****************************************************************************/
  3597. struct enable_disp_power_gating_parameters_v2_1
  3598. {
  3599. uint8_t disp_pipe_id; // ATOM_CRTC1, ATOM_CRTC2, ...
  3600. uint8_t enable; // ATOM_ENABLE or ATOM_DISABLE
  3601. uint8_t padding[2];
  3602. };
  3603. struct enable_disp_power_gating_ps_allocation
  3604. {
  3605. struct enable_disp_power_gating_parameters_v2_1 param;
  3606. uint32_t ulReserved[4];
  3607. };
  3608. /****************************************************************************/
  3609. // Structure used in setcrtc_usingdtdtiming
  3610. /****************************************************************************/
  3611. struct set_crtc_using_dtd_timing_parameters
  3612. {
  3613. uint16_t h_size;
  3614. uint16_t h_blanking_time;
  3615. uint16_t v_size;
  3616. uint16_t v_blanking_time;
  3617. uint16_t h_syncoffset;
  3618. uint16_t h_syncwidth;
  3619. uint16_t v_syncoffset;
  3620. uint16_t v_syncwidth;
  3621. uint16_t modemiscinfo;
  3622. uint8_t h_border;
  3623. uint8_t v_border;
  3624. uint8_t crtc_id; // enum atom_crtc_def
  3625. uint8_t encoder_mode; // atom_encode_mode_def
  3626. uint8_t padding[2];
  3627. };
  3628. /****************************************************************************/
  3629. // Structures used by processi2cchanneltransaction
  3630. /****************************************************************************/
  3631. struct process_i2c_channel_transaction_parameters
  3632. {
  3633. uint8_t i2cspeed_khz;
  3634. union {
  3635. uint8_t regindex;
  3636. uint8_t status; /* enum atom_process_i2c_flag */
  3637. } regind_status;
  3638. uint16_t i2c_data_out;
  3639. uint8_t flag; /* enum atom_process_i2c_status */
  3640. uint8_t trans_bytes;
  3641. uint8_t slave_addr;
  3642. uint8_t i2c_id;
  3643. };
  3644. //ucFlag
  3645. enum atom_process_i2c_flag
  3646. {
  3647. HW_I2C_WRITE = 1,
  3648. HW_I2C_READ = 0,
  3649. I2C_2BYTE_ADDR = 0x02,
  3650. HW_I2C_SMBUS_BYTE_WR = 0x04,
  3651. };
  3652. //status
  3653. enum atom_process_i2c_status
  3654. {
  3655. HW_ASSISTED_I2C_STATUS_FAILURE =2,
  3656. HW_ASSISTED_I2C_STATUS_SUCCESS =1,
  3657. };
  3658. /****************************************************************************/
  3659. // Structures used by processauxchanneltransaction
  3660. /****************************************************************************/
  3661. struct process_aux_channel_transaction_parameters_v1_2
  3662. {
  3663. uint16_t aux_request;
  3664. uint16_t dataout;
  3665. uint8_t channelid;
  3666. union {
  3667. uint8_t reply_status;
  3668. uint8_t aux_delay;
  3669. } aux_status_delay;
  3670. uint8_t dataout_len;
  3671. uint8_t hpd_id; //=0: HPD1, =1: HPD2, =2: HPD3, =3: HPD4, =4: HPD5, =5: HPD6
  3672. };
  3673. /****************************************************************************/
  3674. // Structures used by selectcrtc_source
  3675. /****************************************************************************/
  3676. struct select_crtc_source_parameters_v2_3
  3677. {
  3678. uint8_t crtc_id; // enum atom_crtc_def
  3679. uint8_t encoder_id; // enum atom_dig_def
  3680. uint8_t encode_mode; // enum atom_encode_mode_def
  3681. uint8_t dst_bpc; // enum atom_panel_bit_per_color
  3682. };
  3683. /****************************************************************************/
  3684. // Structures used by digxencodercontrol
  3685. /****************************************************************************/
  3686. // ucAction:
  3687. enum atom_dig_encoder_control_action
  3688. {
  3689. ATOM_ENCODER_CMD_DISABLE_DIG = 0,
  3690. ATOM_ENCODER_CMD_ENABLE_DIG = 1,
  3691. ATOM_ENCODER_CMD_DP_LINK_TRAINING_START = 0x08,
  3692. ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN1 = 0x09,
  3693. ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN2 = 0x0a,
  3694. ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN3 = 0x13,
  3695. ATOM_ENCODER_CMD_DP_LINK_TRAINING_COMPLETE = 0x0b,
  3696. ATOM_ENCODER_CMD_DP_VIDEO_OFF = 0x0c,
  3697. ATOM_ENCODER_CMD_DP_VIDEO_ON = 0x0d,
  3698. ATOM_ENCODER_CMD_SETUP_PANEL_MODE = 0x10,
  3699. ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN4 = 0x14,
  3700. ATOM_ENCODER_CMD_STREAM_SETUP = 0x0F,
  3701. ATOM_ENCODER_CMD_LINK_SETUP = 0x11,
  3702. ATOM_ENCODER_CMD_ENCODER_BLANK = 0x12,
  3703. };
  3704. //define ucPanelMode
  3705. enum atom_dig_encoder_control_panelmode
  3706. {
  3707. DP_PANEL_MODE_DISABLE = 0x00,
  3708. DP_PANEL_MODE_ENABLE_eDP_MODE = 0x01,
  3709. DP_PANEL_MODE_ENABLE_LVLINK_MODE = 0x11,
  3710. };
  3711. //ucDigId
  3712. enum atom_dig_encoder_control_v5_digid
  3713. {
  3714. ATOM_ENCODER_CONFIG_V5_DIG0_ENCODER = 0x00,
  3715. ATOM_ENCODER_CONFIG_V5_DIG1_ENCODER = 0x01,
  3716. ATOM_ENCODER_CONFIG_V5_DIG2_ENCODER = 0x02,
  3717. ATOM_ENCODER_CONFIG_V5_DIG3_ENCODER = 0x03,
  3718. ATOM_ENCODER_CONFIG_V5_DIG4_ENCODER = 0x04,
  3719. ATOM_ENCODER_CONFIG_V5_DIG5_ENCODER = 0x05,
  3720. ATOM_ENCODER_CONFIG_V5_DIG6_ENCODER = 0x06,
  3721. ATOM_ENCODER_CONFIG_V5_DIG7_ENCODER = 0x07,
  3722. };
  3723. struct dig_encoder_stream_setup_parameters_v1_5
  3724. {
  3725. uint8_t digid; // 0~6 map to DIG0~DIG6 enum atom_dig_encoder_control_v5_digid
  3726. uint8_t action; // = ATOM_ENOCODER_CMD_STREAM_SETUP
  3727. uint8_t digmode; // ATOM_ENCODER_MODE_DP/ATOM_ENCODER_MODE_DVI/ATOM_ENCODER_MODE_HDMI
  3728. uint8_t lanenum; // Lane number
  3729. uint32_t pclk_10khz; // Pixel Clock in 10Khz
  3730. uint8_t bitpercolor;
  3731. uint8_t dplinkrate_270mhz;//= DP link rate/270Mhz, =6: 1.62G = 10: 2.7G, =20: 5.4Ghz, =30: 8.1Ghz etc
  3732. uint8_t reserved[2];
  3733. };
  3734. struct dig_encoder_link_setup_parameters_v1_5
  3735. {
  3736. uint8_t digid; // 0~6 map to DIG0~DIG6 enum atom_dig_encoder_control_v5_digid
  3737. uint8_t action; // = ATOM_ENOCODER_CMD_LINK_SETUP
  3738. uint8_t digmode; // ATOM_ENCODER_MODE_DP/ATOM_ENCODER_MODE_DVI/ATOM_ENCODER_MODE_HDMI
  3739. uint8_t lanenum; // Lane number
  3740. uint8_t symclk_10khz; // Symbol Clock in 10Khz
  3741. uint8_t hpd_sel;
  3742. uint8_t digfe_sel; // DIG stream( front-end ) selection, bit0 means DIG0 FE is enable,
  3743. uint8_t reserved[2];
  3744. };
  3745. struct dp_panel_mode_set_parameters_v1_5
  3746. {
  3747. uint8_t digid; // 0~6 map to DIG0~DIG6 enum atom_dig_encoder_control_v5_digid
  3748. uint8_t action; // = ATOM_ENCODER_CMD_DPLINK_SETUP
  3749. uint8_t panelmode; // enum atom_dig_encoder_control_panelmode
  3750. uint8_t reserved1;
  3751. uint32_t reserved2[2];
  3752. };
  3753. struct dig_encoder_generic_cmd_parameters_v1_5
  3754. {
  3755. uint8_t digid; // 0~6 map to DIG0~DIG6 enum atom_dig_encoder_control_v5_digid
  3756. uint8_t action; // = rest of generic encoder command which does not carry any parameters
  3757. uint8_t reserved1[2];
  3758. uint32_t reserved2[2];
  3759. };
  3760. union dig_encoder_control_parameters_v1_5
  3761. {
  3762. struct dig_encoder_generic_cmd_parameters_v1_5 cmd_param;
  3763. struct dig_encoder_stream_setup_parameters_v1_5 stream_param;
  3764. struct dig_encoder_link_setup_parameters_v1_5 link_param;
  3765. struct dp_panel_mode_set_parameters_v1_5 dppanel_param;
  3766. };
  3767. /*
  3768. ***************************************************************************
  3769. Structures used by dig1transmittercontrol
  3770. ***************************************************************************
  3771. */
  3772. struct dig_transmitter_control_parameters_v1_6
  3773. {
  3774. uint8_t phyid; // 0=UNIPHYA, 1=UNIPHYB, 2=UNIPHYC, 3=UNIPHYD, 4= UNIPHYE 5=UNIPHYF
  3775. uint8_t action; // define as ATOM_TRANSMITER_ACTION_xxx
  3776. union {
  3777. uint8_t digmode; // enum atom_encode_mode_def
  3778. uint8_t dplaneset; // DP voltage swing and pre-emphasis value defined in DPCD DP_LANE_SET, "DP_LANE_SET__xDB_y_zV"
  3779. } mode_laneset;
  3780. uint8_t lanenum; // Lane number 1, 2, 4, 8
  3781. uint32_t symclk_10khz; // Symbol Clock in 10Khz
  3782. uint8_t hpdsel; // =1: HPD1, =2: HPD2, .... =6: HPD6, =0: HPD is not assigned
  3783. uint8_t digfe_sel; // DIG stream( front-end ) selection, bit0 means DIG0 FE is enable,
  3784. uint8_t connobj_id; // Connector Object Id defined in ObjectId.h
  3785. uint8_t reserved;
  3786. uint32_t reserved1;
  3787. };
  3788. struct dig_transmitter_control_ps_allocation_v1_6
  3789. {
  3790. struct dig_transmitter_control_parameters_v1_6 param;
  3791. uint32_t reserved[4];
  3792. };
  3793. //ucAction
  3794. enum atom_dig_transmitter_control_action
  3795. {
  3796. ATOM_TRANSMITTER_ACTION_DISABLE = 0,
  3797. ATOM_TRANSMITTER_ACTION_ENABLE = 1,
  3798. ATOM_TRANSMITTER_ACTION_LCD_BLOFF = 2,
  3799. ATOM_TRANSMITTER_ACTION_LCD_BLON = 3,
  3800. ATOM_TRANSMITTER_ACTION_BL_BRIGHTNESS_CONTROL = 4,
  3801. ATOM_TRANSMITTER_ACTION_LCD_SELFTEST_START = 5,
  3802. ATOM_TRANSMITTER_ACTION_LCD_SELFTEST_STOP = 6,
  3803. ATOM_TRANSMITTER_ACTION_INIT = 7,
  3804. ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT = 8,
  3805. ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT = 9,
  3806. ATOM_TRANSMITTER_ACTION_SETUP = 10,
  3807. ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH = 11,
  3808. ATOM_TRANSMITTER_ACTION_POWER_ON = 12,
  3809. ATOM_TRANSMITTER_ACTION_POWER_OFF = 13,
  3810. };
  3811. // digfe_sel
  3812. enum atom_dig_transmitter_control_digfe_sel
  3813. {
  3814. ATOM_TRANMSITTER_V6__DIGA_SEL = 0x01,
  3815. ATOM_TRANMSITTER_V6__DIGB_SEL = 0x02,
  3816. ATOM_TRANMSITTER_V6__DIGC_SEL = 0x04,
  3817. ATOM_TRANMSITTER_V6__DIGD_SEL = 0x08,
  3818. ATOM_TRANMSITTER_V6__DIGE_SEL = 0x10,
  3819. ATOM_TRANMSITTER_V6__DIGF_SEL = 0x20,
  3820. ATOM_TRANMSITTER_V6__DIGG_SEL = 0x40,
  3821. };
  3822. //ucHPDSel
  3823. enum atom_dig_transmitter_control_hpd_sel
  3824. {
  3825. ATOM_TRANSMITTER_V6_NO_HPD_SEL = 0x00,
  3826. ATOM_TRANSMITTER_V6_HPD1_SEL = 0x01,
  3827. ATOM_TRANSMITTER_V6_HPD2_SEL = 0x02,
  3828. ATOM_TRANSMITTER_V6_HPD3_SEL = 0x03,
  3829. ATOM_TRANSMITTER_V6_HPD4_SEL = 0x04,
  3830. ATOM_TRANSMITTER_V6_HPD5_SEL = 0x05,
  3831. ATOM_TRANSMITTER_V6_HPD6_SEL = 0x06,
  3832. };
  3833. // ucDPLaneSet
  3834. enum atom_dig_transmitter_control_dplaneset
  3835. {
  3836. DP_LANE_SET__0DB_0_4V = 0x00,
  3837. DP_LANE_SET__0DB_0_6V = 0x01,
  3838. DP_LANE_SET__0DB_0_8V = 0x02,
  3839. DP_LANE_SET__0DB_1_2V = 0x03,
  3840. DP_LANE_SET__3_5DB_0_4V = 0x08,
  3841. DP_LANE_SET__3_5DB_0_6V = 0x09,
  3842. DP_LANE_SET__3_5DB_0_8V = 0x0a,
  3843. DP_LANE_SET__6DB_0_4V = 0x10,
  3844. DP_LANE_SET__6DB_0_6V = 0x11,
  3845. DP_LANE_SET__9_5DB_0_4V = 0x18,
  3846. };
  3847. /****************************************************************************/
  3848. // Structures used by ExternalEncoderControl V2.4
  3849. /****************************************************************************/
  3850. struct external_encoder_control_parameters_v2_4
  3851. {
  3852. uint16_t pixelclock_10khz; // pixel clock in 10Khz, valid when ucAction=SETUP/ENABLE_OUTPUT
  3853. uint8_t config; // indicate which encoder, and DP link rate when ucAction = SETUP/ENABLE_OUTPUT
  3854. uint8_t action; //
  3855. uint8_t encodermode; // encoder mode, only used when ucAction = SETUP/ENABLE_OUTPUT
  3856. uint8_t lanenum; // lane number, only used when ucAction = SETUP/ENABLE_OUTPUT
  3857. uint8_t bitpercolor; // output bit per color, only valid when ucAction = SETUP/ENABLE_OUTPUT and ucEncodeMode= DP
  3858. uint8_t hpd_id;
  3859. };
  3860. // ucAction
  3861. enum external_encoder_control_action_def
  3862. {
  3863. EXTERNAL_ENCODER_ACTION_V3_DISABLE_OUTPUT = 0x00,
  3864. EXTERNAL_ENCODER_ACTION_V3_ENABLE_OUTPUT = 0x01,
  3865. EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT = 0x07,
  3866. EXTERNAL_ENCODER_ACTION_V3_ENCODER_SETUP = 0x0f,
  3867. EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING_OFF = 0x10,
  3868. EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING = 0x11,
  3869. EXTERNAL_ENCODER_ACTION_V3_DACLOAD_DETECTION = 0x12,
  3870. EXTERNAL_ENCODER_ACTION_V3_DDC_SETUP = 0x14,
  3871. };
  3872. // ucConfig
  3873. enum external_encoder_control_v2_4_config_def
  3874. {
  3875. EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_MASK = 0x03,
  3876. EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_1_62GHZ = 0x00,
  3877. EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ = 0x01,
  3878. EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_5_40GHZ = 0x02,
  3879. EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_3_24GHZ = 0x03,
  3880. EXTERNAL_ENCODER_CONFIG_V3_ENCODER_SEL_MAKS = 0x70,
  3881. EXTERNAL_ENCODER_CONFIG_V3_ENCODER1 = 0x00,
  3882. EXTERNAL_ENCODER_CONFIG_V3_ENCODER2 = 0x10,
  3883. EXTERNAL_ENCODER_CONFIG_V3_ENCODER3 = 0x20,
  3884. };
  3885. struct external_encoder_control_ps_allocation_v2_4
  3886. {
  3887. struct external_encoder_control_parameters_v2_4 sExtEncoder;
  3888. uint32_t reserved[2];
  3889. };
  3890. /*
  3891. ***************************************************************************
  3892. AMD ACPI Table
  3893. ***************************************************************************
  3894. */
  3895. struct amd_acpi_description_header{
  3896. uint32_t signature;
  3897. uint32_t tableLength; //Length
  3898. uint8_t revision;
  3899. uint8_t checksum;
  3900. uint8_t oemId[6];
  3901. uint8_t oemTableId[8]; //UINT64 OemTableId;
  3902. uint32_t oemRevision;
  3903. uint32_t creatorId;
  3904. uint32_t creatorRevision;
  3905. };
  3906. struct uefi_acpi_vfct{
  3907. struct amd_acpi_description_header sheader;
  3908. uint8_t tableUUID[16]; //0x24
  3909. uint32_t vbiosimageoffset; //0x34. Offset to the first GOP_VBIOS_CONTENT block from the beginning of the stucture.
  3910. uint32_t lib1Imageoffset; //0x38. Offset to the first GOP_LIB1_CONTENT block from the beginning of the stucture.
  3911. uint32_t reserved[4]; //0x3C
  3912. };
  3913. struct vfct_image_header{
  3914. uint32_t pcibus; //0x4C
  3915. uint32_t pcidevice; //0x50
  3916. uint32_t pcifunction; //0x54
  3917. uint16_t vendorid; //0x58
  3918. uint16_t deviceid; //0x5A
  3919. uint16_t ssvid; //0x5C
  3920. uint16_t ssid; //0x5E
  3921. uint32_t revision; //0x60
  3922. uint32_t imagelength; //0x64
  3923. };
  3924. struct gop_vbios_content {
  3925. struct vfct_image_header vbiosheader;
  3926. uint8_t vbioscontent[1];
  3927. };
  3928. struct gop_lib1_content {
  3929. struct vfct_image_header lib1header;
  3930. uint8_t lib1content[1];
  3931. };
  3932. /*
  3933. ***************************************************************************
  3934. Scratch Register definitions
  3935. Each number below indicates which scratch regiser request, Active and
  3936. Connect all share the same definitions as display_device_tag defines
  3937. ***************************************************************************
  3938. */
  3939. enum scratch_register_def{
  3940. ATOM_DEVICE_CONNECT_INFO_DEF = 0,
  3941. ATOM_BL_BRI_LEVEL_INFO_DEF = 2,
  3942. ATOM_ACTIVE_INFO_DEF = 3,
  3943. ATOM_LCD_INFO_DEF = 4,
  3944. ATOM_DEVICE_REQ_INFO_DEF = 5,
  3945. ATOM_ACC_CHANGE_INFO_DEF = 6,
  3946. ATOM_PRE_OS_MODE_INFO_DEF = 7,
  3947. ATOM_PRE_OS_ASSERTION_DEF = 8, //For GOP to record a 32bit assertion code, this is enabled by default in prodution GOP drivers.
  3948. ATOM_INTERNAL_TIMER_INFO_DEF = 10,
  3949. };
  3950. enum scratch_device_connect_info_bit_def{
  3951. ATOM_DISPLAY_LCD1_CONNECT =0x0002,
  3952. ATOM_DISPLAY_DFP1_CONNECT =0x0008,
  3953. ATOM_DISPLAY_DFP2_CONNECT =0x0080,
  3954. ATOM_DISPLAY_DFP3_CONNECT =0x0200,
  3955. ATOM_DISPLAY_DFP4_CONNECT =0x0400,
  3956. ATOM_DISPLAY_DFP5_CONNECT =0x0800,
  3957. ATOM_DISPLAY_DFP6_CONNECT =0x0040,
  3958. ATOM_DISPLAY_DFPx_CONNECT =0x0ec8,
  3959. ATOM_CONNECT_INFO_DEVICE_MASK =0x0fff,
  3960. };
  3961. enum scratch_bl_bri_level_info_bit_def{
  3962. ATOM_CURRENT_BL_LEVEL_SHIFT =0x8,
  3963. #ifndef _H2INC
  3964. ATOM_CURRENT_BL_LEVEL_MASK =0x0000ff00,
  3965. ATOM_DEVICE_DPMS_STATE =0x00010000,
  3966. #endif
  3967. };
  3968. enum scratch_active_info_bits_def{
  3969. ATOM_DISPLAY_LCD1_ACTIVE =0x0002,
  3970. ATOM_DISPLAY_DFP1_ACTIVE =0x0008,
  3971. ATOM_DISPLAY_DFP2_ACTIVE =0x0080,
  3972. ATOM_DISPLAY_DFP3_ACTIVE =0x0200,
  3973. ATOM_DISPLAY_DFP4_ACTIVE =0x0400,
  3974. ATOM_DISPLAY_DFP5_ACTIVE =0x0800,
  3975. ATOM_DISPLAY_DFP6_ACTIVE =0x0040,
  3976. ATOM_ACTIVE_INFO_DEVICE_MASK =0x0fff,
  3977. };
  3978. enum scratch_device_req_info_bits_def{
  3979. ATOM_DISPLAY_LCD1_REQ =0x0002,
  3980. ATOM_DISPLAY_DFP1_REQ =0x0008,
  3981. ATOM_DISPLAY_DFP2_REQ =0x0080,
  3982. ATOM_DISPLAY_DFP3_REQ =0x0200,
  3983. ATOM_DISPLAY_DFP4_REQ =0x0400,
  3984. ATOM_DISPLAY_DFP5_REQ =0x0800,
  3985. ATOM_DISPLAY_DFP6_REQ =0x0040,
  3986. ATOM_REQ_INFO_DEVICE_MASK =0x0fff,
  3987. };
  3988. enum scratch_acc_change_info_bitshift_def{
  3989. ATOM_ACC_CHANGE_ACC_MODE_SHIFT =4,
  3990. ATOM_ACC_CHANGE_LID_STATUS_SHIFT =6,
  3991. };
  3992. enum scratch_acc_change_info_bits_def{
  3993. ATOM_ACC_CHANGE_ACC_MODE =0x00000010,
  3994. ATOM_ACC_CHANGE_LID_STATUS =0x00000040,
  3995. };
  3996. enum scratch_pre_os_mode_info_bits_def{
  3997. ATOM_PRE_OS_MODE_MASK =0x00000003,
  3998. ATOM_PRE_OS_MODE_VGA =0x00000000,
  3999. ATOM_PRE_OS_MODE_VESA =0x00000001,
  4000. ATOM_PRE_OS_MODE_GOP =0x00000002,
  4001. ATOM_PRE_OS_MODE_PIXEL_DEPTH =0x0000000C,
  4002. ATOM_PRE_OS_MODE_PIXEL_FORMAT_MASK=0x000000F0,
  4003. ATOM_PRE_OS_MODE_8BIT_PAL_EN =0x00000100,
  4004. ATOM_ASIC_INIT_COMPLETE =0x00000200,
  4005. #ifndef _H2INC
  4006. ATOM_PRE_OS_MODE_NUMBER_MASK =0xFFFF0000,
  4007. #endif
  4008. };
  4009. /*
  4010. ***************************************************************************
  4011. ATOM firmware ID header file
  4012. !! Please keep it at end of the atomfirmware.h !!
  4013. ***************************************************************************
  4014. */
  4015. #include "atomfirmwareid.h"
  4016. #pragma pack()
  4017. #endif