atombios.h 451 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309
  1. /*
  2. * Copyright 2006-2007 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. */
  22. /****************************************************************************/
  23. /*Portion I: Definitions shared between VBIOS and Driver */
  24. /****************************************************************************/
  25. #ifndef _ATOMBIOS_H
  26. #define _ATOMBIOS_H
  27. #define ATOM_VERSION_MAJOR 0x00020000
  28. #define ATOM_VERSION_MINOR 0x00000002
  29. #define ATOM_HEADER_VERSION (ATOM_VERSION_MAJOR | ATOM_VERSION_MINOR)
  30. /* Endianness should be specified before inclusion,
  31. * default to little endian
  32. */
  33. #ifndef ATOM_BIG_ENDIAN
  34. #error Endian not specified
  35. #endif
  36. #ifdef _H2INC
  37. #ifndef ULONG
  38. typedef unsigned long ULONG;
  39. #endif
  40. #ifndef UCHAR
  41. typedef unsigned char UCHAR;
  42. #endif
  43. #ifndef USHORT
  44. typedef unsigned short USHORT;
  45. #endif
  46. #endif
  47. #define ATOM_DAC_A 0
  48. #define ATOM_DAC_B 1
  49. #define ATOM_EXT_DAC 2
  50. #define ATOM_CRTC1 0
  51. #define ATOM_CRTC2 1
  52. #define ATOM_CRTC3 2
  53. #define ATOM_CRTC4 3
  54. #define ATOM_CRTC5 4
  55. #define ATOM_CRTC6 5
  56. #define ATOM_UNDERLAY_PIPE0 16
  57. #define ATOM_UNDERLAY_PIPE1 17
  58. #define ATOM_CRTC_INVALID 0xFF
  59. #define ATOM_DIGA 0
  60. #define ATOM_DIGB 1
  61. #define ATOM_PPLL1 0
  62. #define ATOM_PPLL2 1
  63. #define ATOM_DCPLL 2
  64. #define ATOM_PPLL0 2
  65. #define ATOM_PPLL3 3
  66. #define ATOM_PHY_PLL0 4
  67. #define ATOM_PHY_PLL1 5
  68. #define ATOM_EXT_PLL1 8
  69. #define ATOM_GCK_DFS 8
  70. #define ATOM_EXT_PLL2 9
  71. #define ATOM_FCH_CLK 9
  72. #define ATOM_EXT_CLOCK 10
  73. #define ATOM_DP_DTO 11
  74. #define ATOM_COMBOPHY_PLL0 20
  75. #define ATOM_COMBOPHY_PLL1 21
  76. #define ATOM_COMBOPHY_PLL2 22
  77. #define ATOM_COMBOPHY_PLL3 23
  78. #define ATOM_COMBOPHY_PLL4 24
  79. #define ATOM_COMBOPHY_PLL5 25
  80. #define ATOM_PPLL_INVALID 0xFF
  81. #define ENCODER_REFCLK_SRC_P1PLL 0
  82. #define ENCODER_REFCLK_SRC_P2PLL 1
  83. #define ENCODER_REFCLK_SRC_DCPLL 2
  84. #define ENCODER_REFCLK_SRC_EXTCLK 3
  85. #define ENCODER_REFCLK_SRC_INVALID 0xFF
  86. #define ATOM_SCALER_DISABLE 0 //For Fudo, it's bypass and auto-cengter & no replication
  87. #define ATOM_SCALER_CENTER 1 //For Fudo, it's bypass and auto-center & auto replication
  88. #define ATOM_SCALER_EXPANSION 2 //For Fudo, it's 2 Tap alpha blending mode
  89. #define ATOM_SCALER_MULTI_EX 3 //For Fudo only, it's multi-tap mode only used to drive TV or CV, only used by Bios
  90. #define ATOM_DISABLE 0
  91. #define ATOM_ENABLE 1
  92. #define ATOM_LCD_BLOFF (ATOM_DISABLE+2)
  93. #define ATOM_LCD_BLON (ATOM_ENABLE+2)
  94. #define ATOM_LCD_BL_BRIGHTNESS_CONTROL (ATOM_ENABLE+3)
  95. #define ATOM_LCD_SELFTEST_START (ATOM_DISABLE+5)
  96. #define ATOM_LCD_SELFTEST_STOP (ATOM_ENABLE+5)
  97. #define ATOM_ENCODER_INIT (ATOM_DISABLE+7)
  98. #define ATOM_INIT (ATOM_DISABLE+7)
  99. #define ATOM_GET_STATUS (ATOM_DISABLE+8)
  100. #define ATOM_BLANKING 1
  101. #define ATOM_BLANKING_OFF 0
  102. #define ATOM_CRT1 0
  103. #define ATOM_CRT2 1
  104. #define ATOM_TV_NTSC 1
  105. #define ATOM_TV_NTSCJ 2
  106. #define ATOM_TV_PAL 3
  107. #define ATOM_TV_PALM 4
  108. #define ATOM_TV_PALCN 5
  109. #define ATOM_TV_PALN 6
  110. #define ATOM_TV_PAL60 7
  111. #define ATOM_TV_SECAM 8
  112. #define ATOM_TV_CV 16
  113. #define ATOM_DAC1_PS2 1
  114. #define ATOM_DAC1_CV 2
  115. #define ATOM_DAC1_NTSC 3
  116. #define ATOM_DAC1_PAL 4
  117. #define ATOM_DAC2_PS2 ATOM_DAC1_PS2
  118. #define ATOM_DAC2_CV ATOM_DAC1_CV
  119. #define ATOM_DAC2_NTSC ATOM_DAC1_NTSC
  120. #define ATOM_DAC2_PAL ATOM_DAC1_PAL
  121. #define ATOM_PM_ON 0
  122. #define ATOM_PM_STANDBY 1
  123. #define ATOM_PM_SUSPEND 2
  124. #define ATOM_PM_OFF 3
  125. // For ATOM_LVDS_INFO_V12
  126. // Bit0:{=0:single, =1:dual},
  127. // Bit1 {=0:666RGB, =1:888RGB},
  128. // Bit2:3:{Grey level}
  129. // Bit4:{=0:LDI format for RGB888, =1 FPDI format for RGB888}
  130. #define ATOM_PANEL_MISC_DUAL 0x00000001
  131. #define ATOM_PANEL_MISC_888RGB 0x00000002
  132. #define ATOM_PANEL_MISC_GREY_LEVEL 0x0000000C
  133. #define ATOM_PANEL_MISC_FPDI 0x00000010
  134. #define ATOM_PANEL_MISC_GREY_LEVEL_SHIFT 2
  135. #define ATOM_PANEL_MISC_SPATIAL 0x00000020
  136. #define ATOM_PANEL_MISC_TEMPORAL 0x00000040
  137. #define ATOM_PANEL_MISC_API_ENABLED 0x00000080
  138. #define MEMTYPE_DDR1 "DDR1"
  139. #define MEMTYPE_DDR2 "DDR2"
  140. #define MEMTYPE_DDR3 "DDR3"
  141. #define MEMTYPE_DDR4 "DDR4"
  142. #define ASIC_BUS_TYPE_PCI "PCI"
  143. #define ASIC_BUS_TYPE_AGP "AGP"
  144. #define ASIC_BUS_TYPE_PCIE "PCI_EXPRESS"
  145. //Maximum size of that FireGL flag string
  146. #define ATOM_FIREGL_FLAG_STRING "FGL" //Flag used to enable FireGL Support
  147. #define ATOM_MAX_SIZE_OF_FIREGL_FLAG_STRING 3 //sizeof( ATOM_FIREGL_FLAG_STRING )
  148. #define ATOM_FAKE_DESKTOP_STRING "DSK" //Flag used to enable mobile ASIC on Desktop
  149. #define ATOM_MAX_SIZE_OF_FAKE_DESKTOP_STRING ATOM_MAX_SIZE_OF_FIREGL_FLAG_STRING
  150. #define ATOM_M54T_FLAG_STRING "M54T" //Flag used to enable M54T Support
  151. #define ATOM_MAX_SIZE_OF_M54T_FLAG_STRING 4 //sizeof( ATOM_M54T_FLAG_STRING )
  152. #define HW_ASSISTED_I2C_STATUS_FAILURE 2
  153. #define HW_ASSISTED_I2C_STATUS_SUCCESS 1
  154. #pragma pack(1) // BIOS data must use byte alignment
  155. // Define offset to location of ROM header.
  156. #define OFFSET_TO_POINTER_TO_ATOM_ROM_HEADER 0x00000048L
  157. #define OFFSET_TO_ATOM_ROM_IMAGE_SIZE 0x00000002L
  158. #define OFFSET_TO_ATOMBIOS_ASIC_BUS_MEM_TYPE 0x94
  159. #define MAXSIZE_OF_ATOMBIOS_ASIC_BUS_MEM_TYPE 20 //including the terminator 0x0!
  160. #define OFFSET_TO_GET_ATOMBIOS_STRINGS_NUMBER 0x002f
  161. #define OFFSET_TO_GET_ATOMBIOS_STRINGS_START 0x006e
  162. /****************************************************************************/
  163. // Common header for all tables (Data table, Command table).
  164. // Every table pointed _ATOM_MASTER_DATA_TABLE has this common header.
  165. // And the pointer actually points to this header.
  166. /****************************************************************************/
  167. typedef struct _ATOM_COMMON_TABLE_HEADER
  168. {
  169. USHORT usStructureSize;
  170. UCHAR ucTableFormatRevision; //Change it when the Parser is not backward compatible
  171. UCHAR ucTableContentRevision; //Change it only when the table needs to change but the firmware
  172. //Image can't be updated, while Driver needs to carry the new table!
  173. }ATOM_COMMON_TABLE_HEADER;
  174. /****************************************************************************/
  175. // Structure stores the ROM header.
  176. /****************************************************************************/
  177. typedef struct _ATOM_ROM_HEADER
  178. {
  179. ATOM_COMMON_TABLE_HEADER sHeader;
  180. UCHAR uaFirmWareSignature[4]; //Signature to distinguish between Atombios and non-atombios,
  181. //atombios should init it as "ATOM", don't change the position
  182. USHORT usBiosRuntimeSegmentAddress;
  183. USHORT usProtectedModeInfoOffset;
  184. USHORT usConfigFilenameOffset;
  185. USHORT usCRC_BlockOffset;
  186. USHORT usBIOS_BootupMessageOffset;
  187. USHORT usInt10Offset;
  188. USHORT usPciBusDevInitCode;
  189. USHORT usIoBaseAddress;
  190. USHORT usSubsystemVendorID;
  191. USHORT usSubsystemID;
  192. USHORT usPCI_InfoOffset;
  193. USHORT usMasterCommandTableOffset;//Offest for SW to get all command table offsets, Don't change the position
  194. USHORT usMasterDataTableOffset; //Offest for SW to get all data table offsets, Don't change the position
  195. UCHAR ucExtendedFunctionCode;
  196. UCHAR ucReserved;
  197. }ATOM_ROM_HEADER;
  198. typedef struct _ATOM_ROM_HEADER_V2_1
  199. {
  200. ATOM_COMMON_TABLE_HEADER sHeader;
  201. UCHAR uaFirmWareSignature[4]; //Signature to distinguish between Atombios and non-atombios,
  202. //atombios should init it as "ATOM", don't change the position
  203. USHORT usBiosRuntimeSegmentAddress;
  204. USHORT usProtectedModeInfoOffset;
  205. USHORT usConfigFilenameOffset;
  206. USHORT usCRC_BlockOffset;
  207. USHORT usBIOS_BootupMessageOffset;
  208. USHORT usInt10Offset;
  209. USHORT usPciBusDevInitCode;
  210. USHORT usIoBaseAddress;
  211. USHORT usSubsystemVendorID;
  212. USHORT usSubsystemID;
  213. USHORT usPCI_InfoOffset;
  214. USHORT usMasterCommandTableOffset;//Offest for SW to get all command table offsets, Don't change the position
  215. USHORT usMasterDataTableOffset; //Offest for SW to get all data table offsets, Don't change the position
  216. UCHAR ucExtendedFunctionCode;
  217. UCHAR ucReserved;
  218. ULONG ulPSPDirTableOffset;
  219. }ATOM_ROM_HEADER_V2_1;
  220. //==============================Command Table Portion====================================
  221. /****************************************************************************/
  222. // Structures used in Command.mtb
  223. /****************************************************************************/
  224. typedef struct _ATOM_MASTER_LIST_OF_COMMAND_TABLES{
  225. USHORT ASIC_Init; //Function Table, used by various SW components,latest version 1.1
  226. USHORT GetDisplaySurfaceSize; //Atomic Table, Used by Bios when enabling HW ICON
  227. USHORT ASIC_RegistersInit; //Atomic Table, indirectly used by various SW components,called from ASIC_Init
  228. USHORT VRAM_BlockVenderDetection; //Atomic Table, used only by Bios
  229. USHORT DIGxEncoderControl; //Only used by Bios
  230. USHORT MemoryControllerInit; //Atomic Table, indirectly used by various SW components,called from ASIC_Init
  231. USHORT EnableCRTCMemReq; //Function Table,directly used by various SW components,latest version 2.1
  232. USHORT MemoryParamAdjust; //Atomic Table, indirectly used by various SW components,called from SetMemoryClock if needed
  233. USHORT DVOEncoderControl; //Function Table,directly used by various SW components,latest version 1.2
  234. USHORT GPIOPinControl; //Atomic Table, only used by Bios
  235. USHORT SetEngineClock; //Function Table,directly used by various SW components,latest version 1.1
  236. USHORT SetMemoryClock; //Function Table,directly used by various SW components,latest version 1.1
  237. USHORT SetPixelClock; //Function Table,directly used by various SW components,latest version 1.2
  238. USHORT EnableDispPowerGating; //Atomic Table, indirectly used by various SW components,called from ASIC_Init
  239. USHORT ResetMemoryDLL; //Atomic Table, indirectly used by various SW components,called from SetMemoryClock
  240. USHORT ResetMemoryDevice; //Atomic Table, indirectly used by various SW components,called from SetMemoryClock
  241. USHORT MemoryPLLInit; //Atomic Table, used only by Bios
  242. USHORT AdjustDisplayPll; //Atomic Table, used by various SW componentes.
  243. USHORT AdjustMemoryController; //Atomic Table, indirectly used by various SW components,called from SetMemoryClock
  244. USHORT EnableASIC_StaticPwrMgt; //Atomic Table, only used by Bios
  245. USHORT SetUniphyInstance; //Atomic Table, only used by Bios
  246. USHORT DAC_LoadDetection; //Atomic Table, directly used by various SW components,latest version 1.2
  247. USHORT LVTMAEncoderControl; //Atomic Table,directly used by various SW components,latest version 1.3
  248. USHORT HW_Misc_Operation; //Atomic Table, directly used by various SW components,latest version 1.1
  249. USHORT DAC1EncoderControl; //Atomic Table, directly used by various SW components,latest version 1.1
  250. USHORT DAC2EncoderControl; //Atomic Table, directly used by various SW components,latest version 1.1
  251. USHORT DVOOutputControl; //Atomic Table, directly used by various SW components,latest version 1.1
  252. USHORT CV1OutputControl; //Atomic Table, Atomic Table, Obsolete from Ry6xx, use DAC2 Output instead
  253. USHORT GetConditionalGoldenSetting; //Only used by Bios
  254. USHORT SMC_Init; //Function Table,directly used by various SW components,latest version 1.1
  255. USHORT PatchMCSetting; //only used by BIOS
  256. USHORT MC_SEQ_Control; //only used by BIOS
  257. USHORT Gfx_Harvesting; //Atomic Table, Obsolete from Ry6xx, Now only used by BIOS for GFX harvesting
  258. USHORT EnableScaler; //Atomic Table, used only by Bios
  259. USHORT BlankCRTC; //Atomic Table, directly used by various SW components,latest version 1.1
  260. USHORT EnableCRTC; //Atomic Table, directly used by various SW components,latest version 1.1
  261. USHORT GetPixelClock; //Atomic Table, directly used by various SW components,latest version 1.1
  262. USHORT EnableVGA_Render; //Function Table,directly used by various SW components,latest version 1.1
  263. USHORT GetSCLKOverMCLKRatio; //Atomic Table, only used by Bios
  264. USHORT SetCRTC_Timing; //Atomic Table, directly used by various SW components,latest version 1.1
  265. USHORT SetCRTC_OverScan; //Atomic Table, used by various SW components,latest version 1.1
  266. USHORT GetSMUClockInfo; //Atomic Table, used only by Bios
  267. USHORT SelectCRTC_Source; //Atomic Table, directly used by various SW components,latest version 1.1
  268. USHORT EnableGraphSurfaces; //Atomic Table, used only by Bios
  269. USHORT UpdateCRTC_DoubleBufferRegisters; //Atomic Table, used only by Bios
  270. USHORT LUT_AutoFill; //Atomic Table, only used by Bios
  271. USHORT SetDCEClock; //Atomic Table, start from DCE11.1, shared by driver and VBIOS, change DISPCLK and DPREFCLK
  272. USHORT GetMemoryClock; //Atomic Table, directly used by various SW components,latest version 1.1
  273. USHORT GetEngineClock; //Atomic Table, directly used by various SW components,latest version 1.1
  274. USHORT SetCRTC_UsingDTDTiming; //Atomic Table, directly used by various SW components,latest version 1.1
  275. USHORT ExternalEncoderControl; //Atomic Table, directly used by various SW components,latest version 2.1
  276. USHORT LVTMAOutputControl; //Atomic Table, directly used by various SW components,latest version 1.1
  277. USHORT VRAM_BlockDetectionByStrap; //Atomic Table, used only by Bios
  278. USHORT MemoryCleanUp; //Atomic Table, only used by Bios
  279. USHORT ProcessI2cChannelTransaction; //Function Table,only used by Bios
  280. USHORT WriteOneByteToHWAssistedI2C; //Function Table,indirectly used by various SW components
  281. USHORT ReadHWAssistedI2CStatus; //Atomic Table, indirectly used by various SW components
  282. USHORT SpeedFanControl; //Function Table,indirectly used by various SW components,called from ASIC_Init
  283. USHORT PowerConnectorDetection; //Atomic Table, directly used by various SW components,latest version 1.1
  284. USHORT MC_Synchronization; //Atomic Table, indirectly used by various SW components,called from SetMemoryClock
  285. USHORT ComputeMemoryEnginePLL; //Atomic Table, indirectly used by various SW components,called from SetMemory/EngineClock
  286. USHORT Gfx_Init; //Atomic Table, indirectly used by various SW components,called from SetMemory or SetEngineClock
  287. USHORT VRAM_GetCurrentInfoBlock; //Atomic Table, used only by Bios
  288. USHORT DynamicMemorySettings; //Atomic Table, indirectly used by various SW components,called from SetMemoryClock
  289. USHORT MemoryTraining; //Atomic Table, used only by Bios
  290. USHORT EnableSpreadSpectrumOnPPLL; //Atomic Table, directly used by various SW components,latest version 1.2
  291. USHORT TMDSAOutputControl; //Atomic Table, directly used by various SW components,latest version 1.1
  292. USHORT SetVoltage; //Function Table,directly and/or indirectly used by various SW components,latest version 1.1
  293. USHORT DAC1OutputControl; //Atomic Table, directly used by various SW components,latest version 1.1
  294. USHORT ReadEfuseValue; //Atomic Table, directly used by various SW components,latest version 1.1
  295. USHORT ComputeMemoryClockParam; //Function Table,only used by Bios, obsolete soon.Switch to use "ReadEDIDFromHWAssistedI2C"
  296. USHORT ClockSource; //Atomic Table, indirectly used by various SW components,called from ASIC_Init
  297. USHORT MemoryDeviceInit; //Atomic Table, indirectly used by various SW components,called from SetMemoryClock
  298. USHORT GetDispObjectInfo; //Atomic Table, indirectly used by various SW components,called from EnableVGARender
  299. USHORT DIG1EncoderControl; //Atomic Table,directly used by various SW components,latest version 1.1
  300. USHORT DIG2EncoderControl; //Atomic Table,directly used by various SW components,latest version 1.1
  301. USHORT DIG1TransmitterControl; //Atomic Table,directly used by various SW components,latest version 1.1
  302. USHORT DIG2TransmitterControl; //Atomic Table,directly used by various SW components,latest version 1.1
  303. USHORT ProcessAuxChannelTransaction; //Function Table,only used by Bios
  304. USHORT DPEncoderService; //Function Table,only used by Bios
  305. USHORT GetVoltageInfo; //Function Table,only used by Bios since SI
  306. }ATOM_MASTER_LIST_OF_COMMAND_TABLES;
  307. // For backward compatible
  308. #define ReadEDIDFromHWAssistedI2C ProcessI2cChannelTransaction
  309. #define DPTranslatorControl DIG2EncoderControl
  310. #define UNIPHYTransmitterControl DIG1TransmitterControl
  311. #define LVTMATransmitterControl DIG2TransmitterControl
  312. #define SetCRTC_DPM_State GetConditionalGoldenSetting
  313. #define ASIC_StaticPwrMgtStatusChange SetUniphyInstance
  314. #define HPDInterruptService ReadHWAssistedI2CStatus
  315. #define EnableVGA_Access GetSCLKOverMCLKRatio
  316. #define EnableYUV GetDispObjectInfo
  317. #define DynamicClockGating EnableDispPowerGating
  318. #define SetupHWAssistedI2CStatus ComputeMemoryClockParam
  319. #define DAC2OutputControl ReadEfuseValue
  320. #define TMDSAEncoderControl PatchMCSetting
  321. #define LVDSEncoderControl MC_SEQ_Control
  322. #define LCD1OutputControl HW_Misc_Operation
  323. #define TV1OutputControl Gfx_Harvesting
  324. #define TVEncoderControl SMC_Init
  325. #define EnableHW_IconCursor SetDCEClock
  326. #define SetCRTC_Replication GetSMUClockInfo
  327. #define MemoryRefreshConversion Gfx_Init
  328. typedef struct _ATOM_MASTER_COMMAND_TABLE
  329. {
  330. ATOM_COMMON_TABLE_HEADER sHeader;
  331. ATOM_MASTER_LIST_OF_COMMAND_TABLES ListOfCommandTables;
  332. }ATOM_MASTER_COMMAND_TABLE;
  333. /****************************************************************************/
  334. // Structures used in every command table
  335. /****************************************************************************/
  336. typedef struct _ATOM_TABLE_ATTRIBUTE
  337. {
  338. #if ATOM_BIG_ENDIAN
  339. USHORT UpdatedByUtility:1; //[15]=Table updated by utility flag
  340. USHORT PS_SizeInBytes:7; //[14:8]=Size of parameter space in Bytes (multiple of a dword),
  341. USHORT WS_SizeInBytes:8; //[7:0]=Size of workspace in Bytes (in multiple of a dword),
  342. #else
  343. USHORT WS_SizeInBytes:8; //[7:0]=Size of workspace in Bytes (in multiple of a dword),
  344. USHORT PS_SizeInBytes:7; //[14:8]=Size of parameter space in Bytes (multiple of a dword),
  345. USHORT UpdatedByUtility:1; //[15]=Table updated by utility flag
  346. #endif
  347. }ATOM_TABLE_ATTRIBUTE;
  348. /****************************************************************************/
  349. // Common header for all command tables.
  350. // Every table pointed by _ATOM_MASTER_COMMAND_TABLE has this common header.
  351. // And the pointer actually points to this header.
  352. /****************************************************************************/
  353. typedef struct _ATOM_COMMON_ROM_COMMAND_TABLE_HEADER
  354. {
  355. ATOM_COMMON_TABLE_HEADER CommonHeader;
  356. ATOM_TABLE_ATTRIBUTE TableAttribute;
  357. }ATOM_COMMON_ROM_COMMAND_TABLE_HEADER;
  358. /****************************************************************************/
  359. // Structures used by ComputeMemoryEnginePLLTable
  360. /****************************************************************************/
  361. #define COMPUTE_MEMORY_PLL_PARAM 1
  362. #define COMPUTE_ENGINE_PLL_PARAM 2
  363. #define ADJUST_MC_SETTING_PARAM 3
  364. /****************************************************************************/
  365. // Structures used by AdjustMemoryControllerTable
  366. /****************************************************************************/
  367. typedef struct _ATOM_ADJUST_MEMORY_CLOCK_FREQ
  368. {
  369. #if ATOM_BIG_ENDIAN
  370. ULONG ulPointerReturnFlag:1; // BYTE_3[7]=1 - Return the pointer to the right Data Block; BYTE_3[7]=0 - Program the right Data Block
  371. ULONG ulMemoryModuleNumber:7; // BYTE_3[6:0]
  372. ULONG ulClockFreq:24;
  373. #else
  374. ULONG ulClockFreq:24;
  375. ULONG ulMemoryModuleNumber:7; // BYTE_3[6:0]
  376. ULONG ulPointerReturnFlag:1; // BYTE_3[7]=1 - Return the pointer to the right Data Block; BYTE_3[7]=0 - Program the right Data Block
  377. #endif
  378. }ATOM_ADJUST_MEMORY_CLOCK_FREQ;
  379. #define POINTER_RETURN_FLAG 0x80
  380. typedef struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS
  381. {
  382. ULONG ulClock; //When returen, it's the re-calculated clock based on given Fb_div Post_Div and ref_div
  383. UCHAR ucAction; //0:reserved //1:Memory //2:Engine
  384. UCHAR ucReserved; //may expand to return larger Fbdiv later
  385. UCHAR ucFbDiv; //return value
  386. UCHAR ucPostDiv; //return value
  387. }COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS;
  388. typedef struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V2
  389. {
  390. ULONG ulClock; //When return, [23:0] return real clock
  391. UCHAR ucAction; //0:reserved;COMPUTE_MEMORY_PLL_PARAM:Memory;COMPUTE_ENGINE_PLL_PARAM:Engine. it return ref_div to be written to register
  392. USHORT usFbDiv; //return Feedback value to be written to register
  393. UCHAR ucPostDiv; //return post div to be written to register
  394. }COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V2;
  395. #define COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_PS_ALLOCATION COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS
  396. #define SET_CLOCK_FREQ_MASK 0x00FFFFFF //Clock change tables only take bit [23:0] as the requested clock value
  397. #define USE_NON_BUS_CLOCK_MASK 0x01000000 //Applicable to both memory and engine clock change, when set, it uses another clock as the temporary clock (engine uses memory and vice versa)
  398. #define USE_MEMORY_SELF_REFRESH_MASK 0x02000000 //Only applicable to memory clock change, when set, using memory self refresh during clock transition
  399. #define SKIP_INTERNAL_MEMORY_PARAMETER_CHANGE 0x04000000 //Only applicable to memory clock change, when set, the table will skip predefined internal memory parameter change
  400. #define FIRST_TIME_CHANGE_CLOCK 0x08000000 //Applicable to both memory and engine clock change,when set, it means this is 1st time to change clock after ASIC bootup
  401. #define SKIP_SW_PROGRAM_PLL 0x10000000 //Applicable to both memory and engine clock change, when set, it means the table will not program SPLL/MPLL
  402. #define USE_SS_ENABLED_PIXEL_CLOCK USE_NON_BUS_CLOCK_MASK
  403. #define b3USE_NON_BUS_CLOCK_MASK 0x01 //Applicable to both memory and engine clock change, when set, it uses another clock as the temporary clock (engine uses memory and vice versa)
  404. #define b3USE_MEMORY_SELF_REFRESH 0x02 //Only applicable to memory clock change, when set, using memory self refresh during clock transition
  405. #define b3SKIP_INTERNAL_MEMORY_PARAMETER_CHANGE 0x04 //Only applicable to memory clock change, when set, the table will skip predefined internal memory parameter change
  406. #define b3FIRST_TIME_CHANGE_CLOCK 0x08 //Applicable to both memory and engine clock change,when set, it means this is 1st time to change clock after ASIC bootup
  407. #define b3SKIP_SW_PROGRAM_PLL 0x10 //Applicable to both memory and engine clock change, when set, it means the table will not program SPLL/MPLL
  408. #define b3DRAM_SELF_REFRESH_EXIT 0x20 //Applicable to DRAM self refresh exit only. when set, it means it will go to program DRAM self refresh exit path
  409. #define b3SRIOV_INIT_BOOT 0x40 //Use by HV GPU driver only, to load uCode. for ASIC_InitTable SCLK parameter only
  410. #define b3SRIOV_LOAD_UCODE 0x40 //Use by HV GPU driver only, to load uCode. for ASIC_InitTable SCLK parameter only
  411. #define b3SRIOV_SKIP_ASIC_INIT 0x02 //Use by HV GPU driver only, skip ASIC_Init for primary adapter boot. for ASIC_InitTable SCLK parameter only
  412. typedef struct _ATOM_COMPUTE_CLOCK_FREQ
  413. {
  414. #if ATOM_BIG_ENDIAN
  415. ULONG ulComputeClockFlag:8; // =1: COMPUTE_MEMORY_PLL_PARAM, =2: COMPUTE_ENGINE_PLL_PARAM
  416. ULONG ulClockFreq:24; // in unit of 10kHz
  417. #else
  418. ULONG ulClockFreq:24; // in unit of 10kHz
  419. ULONG ulComputeClockFlag:8; // =1: COMPUTE_MEMORY_PLL_PARAM, =2: COMPUTE_ENGINE_PLL_PARAM
  420. #endif
  421. }ATOM_COMPUTE_CLOCK_FREQ;
  422. typedef struct _ATOM_S_MPLL_FB_DIVIDER
  423. {
  424. USHORT usFbDivFrac;
  425. USHORT usFbDiv;
  426. }ATOM_S_MPLL_FB_DIVIDER;
  427. typedef struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V3
  428. {
  429. union
  430. {
  431. ATOM_COMPUTE_CLOCK_FREQ ulClock; //Input Parameter
  432. ULONG ulClockParams; //ULONG access for BE
  433. ATOM_S_MPLL_FB_DIVIDER ulFbDiv; //Output Parameter
  434. };
  435. UCHAR ucRefDiv; //Output Parameter
  436. UCHAR ucPostDiv; //Output Parameter
  437. UCHAR ucCntlFlag; //Output Parameter
  438. UCHAR ucReserved;
  439. }COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V3;
  440. // ucCntlFlag
  441. #define ATOM_PLL_CNTL_FLAG_PLL_POST_DIV_EN 1
  442. #define ATOM_PLL_CNTL_FLAG_MPLL_VCO_MODE 2
  443. #define ATOM_PLL_CNTL_FLAG_FRACTION_DISABLE 4
  444. #define ATOM_PLL_CNTL_FLAG_SPLL_ISPARE_9 8
  445. // V4 are only used for APU which PLL outside GPU
  446. typedef struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V4
  447. {
  448. #if ATOM_BIG_ENDIAN
  449. ULONG ucPostDiv:8; //return parameter: post divider which is used to program to register directly
  450. ULONG ulClock:24; //Input= target clock, output = actual clock
  451. #else
  452. ULONG ulClock:24; //Input= target clock, output = actual clock
  453. ULONG ucPostDiv:8; //return parameter: post divider which is used to program to register directly
  454. #endif
  455. }COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V4;
  456. typedef struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V5
  457. {
  458. union
  459. {
  460. ATOM_COMPUTE_CLOCK_FREQ ulClock; //Input Parameter
  461. ULONG ulClockParams; //ULONG access for BE
  462. ATOM_S_MPLL_FB_DIVIDER ulFbDiv; //Output Parameter
  463. };
  464. UCHAR ucRefDiv; //Output Parameter
  465. UCHAR ucPostDiv; //Output Parameter
  466. union
  467. {
  468. UCHAR ucCntlFlag; //Output Flags
  469. UCHAR ucInputFlag; //Input Flags. ucInputFlag[0] - Strobe(1)/Performance(0) mode
  470. };
  471. UCHAR ucReserved;
  472. }COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V5;
  473. typedef struct _COMPUTE_GPU_CLOCK_INPUT_PARAMETERS_V1_6
  474. {
  475. ATOM_COMPUTE_CLOCK_FREQ ulClock; //Input Parameter
  476. ULONG ulReserved[2];
  477. }COMPUTE_GPU_CLOCK_INPUT_PARAMETERS_V1_6;
  478. //ATOM_COMPUTE_CLOCK_FREQ.ulComputeClockFlag
  479. #define COMPUTE_GPUCLK_INPUT_FLAG_CLK_TYPE_MASK 0x0f
  480. #define COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK 0x00
  481. #define COMPUTE_GPUCLK_INPUT_FLAG_SCLK 0x01
  482. typedef struct _COMPUTE_GPU_CLOCK_OUTPUT_PARAMETERS_V1_6
  483. {
  484. COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V4 ulClock; //Output Parameter: ucPostDiv=DFS divider
  485. ATOM_S_MPLL_FB_DIVIDER ulFbDiv; //Output Parameter: PLL FB divider
  486. UCHAR ucPllRefDiv; //Output Parameter: PLL ref divider
  487. UCHAR ucPllPostDiv; //Output Parameter: PLL post divider
  488. UCHAR ucPllCntlFlag; //Output Flags: control flag
  489. UCHAR ucReserved;
  490. }COMPUTE_GPU_CLOCK_OUTPUT_PARAMETERS_V1_6;
  491. //ucPllCntlFlag
  492. #define SPLL_CNTL_FLAG_VCO_MODE_MASK 0x03
  493. typedef struct _COMPUTE_GPU_CLOCK_INPUT_PARAMETERS_V1_7
  494. {
  495. ATOM_COMPUTE_CLOCK_FREQ ulClock; //Input Parameter
  496. ULONG ulReserved[5];
  497. }COMPUTE_GPU_CLOCK_INPUT_PARAMETERS_V1_7;
  498. //ATOM_COMPUTE_CLOCK_FREQ.ulComputeClockFlag
  499. #define COMPUTE_GPUCLK_INPUT_FLAG_CLK_TYPE_MASK 0x0f
  500. #define COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK 0x00
  501. #define COMPUTE_GPUCLK_INPUT_FLAG_SCLK 0x01
  502. typedef struct _COMPUTE_GPU_CLOCK_OUTPUT_PARAMETERS_V1_7
  503. {
  504. COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V4 ulClock; //Output Parameter: ucPostDiv=DFS divider
  505. USHORT usSclk_fcw_frac; //fractional divider of fcw = usSclk_fcw_frac/65536
  506. USHORT usSclk_fcw_int; //integer divider of fcwc
  507. UCHAR ucSclkPostDiv; //PLL post divider = 2^ucSclkPostDiv
  508. UCHAR ucSclkVcoMode; //0: 4G~8Ghz, 1:3G~6Ghz,3: 2G~4Ghz, 2:Reserved
  509. UCHAR ucSclkPllRange; //GreenTable SCLK PLL range entry index ( 0~7 )
  510. UCHAR ucSscEnable;
  511. USHORT usSsc_fcw1_frac; //fcw1_frac when SSC enable
  512. USHORT usSsc_fcw1_int; //fcw1_int when SSC enable
  513. USHORT usReserved;
  514. USHORT usPcc_fcw_int;
  515. USHORT usSsc_fcw_slew_frac; //fcw_slew_frac when SSC enable
  516. USHORT usPcc_fcw_slew_frac;
  517. }COMPUTE_GPU_CLOCK_OUTPUT_PARAMETERS_V1_7;
  518. // ucInputFlag
  519. #define ATOM_PLL_INPUT_FLAG_PLL_STROBE_MODE_EN 1 // 1-StrobeMode, 0-PerformanceMode
  520. // use for ComputeMemoryClockParamTable
  521. typedef struct _COMPUTE_MEMORY_CLOCK_PARAM_PARAMETERS_V2_1
  522. {
  523. union
  524. {
  525. ULONG ulClock;
  526. ATOM_S_MPLL_FB_DIVIDER ulFbDiv; //Output:UPPER_WORD=FB_DIV_INTEGER, LOWER_WORD=FB_DIV_FRAC shl (16-FB_FRACTION_BITS)
  527. };
  528. UCHAR ucDllSpeed; //Output
  529. UCHAR ucPostDiv; //Output
  530. union{
  531. UCHAR ucInputFlag; //Input : ATOM_PLL_INPUT_FLAG_PLL_STROBE_MODE_EN: 1-StrobeMode, 0-PerformanceMode
  532. UCHAR ucPllCntlFlag; //Output:
  533. };
  534. UCHAR ucBWCntl;
  535. }COMPUTE_MEMORY_CLOCK_PARAM_PARAMETERS_V2_1;
  536. // definition of ucInputFlag
  537. #define MPLL_INPUT_FLAG_STROBE_MODE_EN 0x01
  538. // definition of ucPllCntlFlag
  539. #define MPLL_CNTL_FLAG_VCO_MODE_MASK 0x03
  540. #define MPLL_CNTL_FLAG_BYPASS_DQ_PLL 0x04
  541. #define MPLL_CNTL_FLAG_QDR_ENABLE 0x08
  542. #define MPLL_CNTL_FLAG_AD_HALF_RATE 0x10
  543. //MPLL_CNTL_FLAG_BYPASS_AD_PLL has a wrong name, should be BYPASS_DQ_PLL
  544. #define MPLL_CNTL_FLAG_BYPASS_AD_PLL 0x04
  545. // use for ComputeMemoryClockParamTable
  546. typedef struct _COMPUTE_MEMORY_CLOCK_PARAM_PARAMETERS_V2_2
  547. {
  548. COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V4 ulClock;
  549. ULONG ulReserved;
  550. }COMPUTE_MEMORY_CLOCK_PARAM_PARAMETERS_V2_2;
  551. typedef struct _COMPUTE_MEMORY_CLOCK_PARAM_PARAMETERS_V2_3
  552. {
  553. COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V4 ulClock;
  554. USHORT usMclk_fcw_frac; //fractional divider of fcw = usSclk_fcw_frac/65536
  555. USHORT usMclk_fcw_int; //integer divider of fcwc
  556. }COMPUTE_MEMORY_CLOCK_PARAM_PARAMETERS_V2_3;
  557. //Input parameter of DynamicMemorySettingsTable
  558. //when ATOM_COMPUTE_CLOCK_FREQ.ulComputeClockFlag = COMPUTE_MEMORY_PLL_PARAM
  559. typedef struct _DYNAMICE_MEMORY_SETTINGS_PARAMETER
  560. {
  561. ATOM_COMPUTE_CLOCK_FREQ ulClock;
  562. ULONG ulReserved[2];
  563. }DYNAMICE_MEMORY_SETTINGS_PARAMETER;
  564. //Input parameter of DynamicMemorySettingsTable
  565. //when ATOM_COMPUTE_CLOCK_FREQ.ulComputeClockFlag == COMPUTE_ENGINE_PLL_PARAM
  566. typedef struct _DYNAMICE_ENGINE_SETTINGS_PARAMETER
  567. {
  568. ATOM_COMPUTE_CLOCK_FREQ ulClock;
  569. ULONG ulMemoryClock;
  570. ULONG ulReserved;
  571. }DYNAMICE_ENGINE_SETTINGS_PARAMETER;
  572. //Input parameter of DynamicMemorySettingsTable ver2.1 and above
  573. //when ATOM_COMPUTE_CLOCK_FREQ.ulComputeClockFlag == ADJUST_MC_SETTING_PARAM
  574. typedef struct _DYNAMICE_MC_DPM_SETTINGS_PARAMETER
  575. {
  576. ATOM_COMPUTE_CLOCK_FREQ ulClock;
  577. UCHAR ucMclkDPMState;
  578. UCHAR ucReserved[3];
  579. ULONG ulReserved;
  580. }DYNAMICE_MC_DPM_SETTINGS_PARAMETER;
  581. //ucMclkDPMState
  582. #define DYNAMIC_MC_DPM_SETTING_LOW_DPM_STATE 0
  583. #define DYNAMIC_MC_DPM_SETTING_MEDIUM_DPM_STATE 1
  584. #define DYNAMIC_MC_DPM_SETTING_HIGH_DPM_STATE 2
  585. typedef union _DYNAMICE_MEMORY_SETTINGS_PARAMETER_V2_1
  586. {
  587. DYNAMICE_MEMORY_SETTINGS_PARAMETER asMCReg;
  588. DYNAMICE_ENGINE_SETTINGS_PARAMETER asMCArbReg;
  589. DYNAMICE_MC_DPM_SETTINGS_PARAMETER asDPMMCReg;
  590. }DYNAMICE_MEMORY_SETTINGS_PARAMETER_V2_1;
  591. /****************************************************************************/
  592. // Structures used by SetEngineClockTable
  593. /****************************************************************************/
  594. typedef struct _SET_ENGINE_CLOCK_PARAMETERS
  595. {
  596. ULONG ulTargetEngineClock; //In 10Khz unit
  597. }SET_ENGINE_CLOCK_PARAMETERS;
  598. typedef struct _SET_ENGINE_CLOCK_PS_ALLOCATION
  599. {
  600. ULONG ulTargetEngineClock; //In 10Khz unit
  601. COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_PS_ALLOCATION sReserved;
  602. }SET_ENGINE_CLOCK_PS_ALLOCATION;
  603. typedef struct _SET_ENGINE_CLOCK_PS_ALLOCATION_V1_2
  604. {
  605. ULONG ulTargetEngineClock; //In 10Khz unit
  606. COMPUTE_GPU_CLOCK_INPUT_PARAMETERS_V1_7 sReserved;
  607. }SET_ENGINE_CLOCK_PS_ALLOCATION_V1_2;
  608. /****************************************************************************/
  609. // Structures used by SetMemoryClockTable
  610. /****************************************************************************/
  611. typedef struct _SET_MEMORY_CLOCK_PARAMETERS
  612. {
  613. ULONG ulTargetMemoryClock; //In 10Khz unit
  614. }SET_MEMORY_CLOCK_PARAMETERS;
  615. typedef struct _SET_MEMORY_CLOCK_PS_ALLOCATION
  616. {
  617. ULONG ulTargetMemoryClock; //In 10Khz unit
  618. COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_PS_ALLOCATION sReserved;
  619. }SET_MEMORY_CLOCK_PS_ALLOCATION;
  620. /****************************************************************************/
  621. // Structures used by ASIC_Init.ctb
  622. /****************************************************************************/
  623. typedef struct _ASIC_INIT_PARAMETERS
  624. {
  625. ULONG ulDefaultEngineClock; //In 10Khz unit
  626. ULONG ulDefaultMemoryClock; //In 10Khz unit
  627. }ASIC_INIT_PARAMETERS;
  628. typedef struct _ASIC_INIT_PS_ALLOCATION
  629. {
  630. ASIC_INIT_PARAMETERS sASICInitClocks;
  631. SET_ENGINE_CLOCK_PS_ALLOCATION sReserved; //Caller doesn't need to init this structure
  632. }ASIC_INIT_PS_ALLOCATION;
  633. typedef struct _ASIC_INIT_CLOCK_PARAMETERS
  634. {
  635. ULONG ulClkFreqIn10Khz:24;
  636. ULONG ucClkFlag:8;
  637. }ASIC_INIT_CLOCK_PARAMETERS;
  638. typedef struct _ASIC_INIT_PARAMETERS_V1_2
  639. {
  640. ASIC_INIT_CLOCK_PARAMETERS asSclkClock; //In 10Khz unit
  641. ASIC_INIT_CLOCK_PARAMETERS asMemClock; //In 10Khz unit
  642. }ASIC_INIT_PARAMETERS_V1_2;
  643. typedef struct _ASIC_INIT_PS_ALLOCATION_V1_2
  644. {
  645. ASIC_INIT_PARAMETERS_V1_2 sASICInitClocks;
  646. ULONG ulReserved[8];
  647. }ASIC_INIT_PS_ALLOCATION_V1_2;
  648. /****************************************************************************/
  649. // Structure used by DynamicClockGatingTable.ctb
  650. /****************************************************************************/
  651. typedef struct _DYNAMIC_CLOCK_GATING_PARAMETERS
  652. {
  653. UCHAR ucEnable; // ATOM_ENABLE or ATOM_DISABLE
  654. UCHAR ucPadding[3];
  655. }DYNAMIC_CLOCK_GATING_PARAMETERS;
  656. #define DYNAMIC_CLOCK_GATING_PS_ALLOCATION DYNAMIC_CLOCK_GATING_PARAMETERS
  657. /****************************************************************************/
  658. // Structure used by EnableDispPowerGatingTable.ctb
  659. /****************************************************************************/
  660. typedef struct _ENABLE_DISP_POWER_GATING_PARAMETERS_V2_1
  661. {
  662. UCHAR ucDispPipeId; // ATOM_CRTC1, ATOM_CRTC2, ...
  663. UCHAR ucEnable; // ATOM_ENABLE or ATOM_DISABLE
  664. UCHAR ucPadding[2];
  665. }ENABLE_DISP_POWER_GATING_PARAMETERS_V2_1;
  666. typedef struct _ENABLE_DISP_POWER_GATING_PS_ALLOCATION
  667. {
  668. UCHAR ucDispPipeId; // ATOM_CRTC1, ATOM_CRTC2, ...
  669. UCHAR ucEnable; // ATOM_ENABLE/ATOM_DISABLE/ATOM_INIT
  670. UCHAR ucPadding[2];
  671. ULONG ulReserved[4];
  672. }ENABLE_DISP_POWER_GATING_PS_ALLOCATION;
  673. /****************************************************************************/
  674. // Structure used by EnableASIC_StaticPwrMgtTable.ctb
  675. /****************************************************************************/
  676. typedef struct _ENABLE_ASIC_STATIC_PWR_MGT_PARAMETERS
  677. {
  678. UCHAR ucEnable; // ATOM_ENABLE or ATOM_DISABLE
  679. UCHAR ucPadding[3];
  680. }ENABLE_ASIC_STATIC_PWR_MGT_PARAMETERS;
  681. #define ENABLE_ASIC_STATIC_PWR_MGT_PS_ALLOCATION ENABLE_ASIC_STATIC_PWR_MGT_PARAMETERS
  682. /****************************************************************************/
  683. // Structures used by DAC_LoadDetectionTable.ctb
  684. /****************************************************************************/
  685. typedef struct _DAC_LOAD_DETECTION_PARAMETERS
  686. {
  687. USHORT usDeviceID; //{ATOM_DEVICE_CRTx_SUPPORT,ATOM_DEVICE_TVx_SUPPORT,ATOM_DEVICE_CVx_SUPPORT}
  688. UCHAR ucDacType; //{ATOM_DAC_A,ATOM_DAC_B, ATOM_EXT_DAC}
  689. UCHAR ucMisc; //Valid only when table revision =1.3 and above
  690. }DAC_LOAD_DETECTION_PARAMETERS;
  691. // DAC_LOAD_DETECTION_PARAMETERS.ucMisc
  692. #define DAC_LOAD_MISC_YPrPb 0x01
  693. typedef struct _DAC_LOAD_DETECTION_PS_ALLOCATION
  694. {
  695. DAC_LOAD_DETECTION_PARAMETERS sDacload;
  696. ULONG Reserved[2];// Don't set this one, allocation for EXT DAC
  697. }DAC_LOAD_DETECTION_PS_ALLOCATION;
  698. /****************************************************************************/
  699. // Structures used by DAC1EncoderControlTable.ctb and DAC2EncoderControlTable.ctb
  700. /****************************************************************************/
  701. typedef struct _DAC_ENCODER_CONTROL_PARAMETERS
  702. {
  703. USHORT usPixelClock; // in 10KHz; for bios convenient
  704. UCHAR ucDacStandard; // See definition of ATOM_DACx_xxx, For DEC3.0, bit 7 used as internal flag to indicate DAC2 (==1) or DAC1 (==0)
  705. UCHAR ucAction; // 0: turn off encoder
  706. // 1: setup and turn on encoder
  707. // 7: ATOM_ENCODER_INIT Initialize DAC
  708. }DAC_ENCODER_CONTROL_PARAMETERS;
  709. #define DAC_ENCODER_CONTROL_PS_ALLOCATION DAC_ENCODER_CONTROL_PARAMETERS
  710. /****************************************************************************/
  711. // Structures used by DIG1EncoderControlTable
  712. // DIG2EncoderControlTable
  713. // ExternalEncoderControlTable
  714. /****************************************************************************/
  715. typedef struct _DIG_ENCODER_CONTROL_PARAMETERS
  716. {
  717. USHORT usPixelClock; // in 10KHz; for bios convenient
  718. UCHAR ucConfig;
  719. // [2] Link Select:
  720. // =0: PHY linkA if bfLane<3
  721. // =1: PHY linkB if bfLanes<3
  722. // =0: PHY linkA+B if bfLanes=3
  723. // [3] Transmitter Sel
  724. // =0: UNIPHY or PCIEPHY
  725. // =1: LVTMA
  726. UCHAR ucAction; // =0: turn off encoder
  727. // =1: turn on encoder
  728. UCHAR ucEncoderMode;
  729. // =0: DP encoder
  730. // =1: LVDS encoder
  731. // =2: DVI encoder
  732. // =3: HDMI encoder
  733. // =4: SDVO encoder
  734. UCHAR ucLaneNum; // how many lanes to enable
  735. UCHAR ucReserved[2];
  736. }DIG_ENCODER_CONTROL_PARAMETERS;
  737. #define DIG_ENCODER_CONTROL_PS_ALLOCATION DIG_ENCODER_CONTROL_PARAMETERS
  738. #define EXTERNAL_ENCODER_CONTROL_PARAMETER DIG_ENCODER_CONTROL_PARAMETERS
  739. //ucConfig
  740. #define ATOM_ENCODER_CONFIG_DPLINKRATE_MASK 0x01
  741. #define ATOM_ENCODER_CONFIG_DPLINKRATE_1_62GHZ 0x00
  742. #define ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ 0x01
  743. #define ATOM_ENCODER_CONFIG_DPLINKRATE_5_40GHZ 0x02
  744. #define ATOM_ENCODER_CONFIG_LINK_SEL_MASK 0x04
  745. #define ATOM_ENCODER_CONFIG_LINKA 0x00
  746. #define ATOM_ENCODER_CONFIG_LINKB 0x04
  747. #define ATOM_ENCODER_CONFIG_LINKA_B ATOM_TRANSMITTER_CONFIG_LINKA
  748. #define ATOM_ENCODER_CONFIG_LINKB_A ATOM_ENCODER_CONFIG_LINKB
  749. #define ATOM_ENCODER_CONFIG_TRANSMITTER_SEL_MASK 0x08
  750. #define ATOM_ENCODER_CONFIG_UNIPHY 0x00
  751. #define ATOM_ENCODER_CONFIG_LVTMA 0x08
  752. #define ATOM_ENCODER_CONFIG_TRANSMITTER1 0x00
  753. #define ATOM_ENCODER_CONFIG_TRANSMITTER2 0x08
  754. #define ATOM_ENCODER_CONFIG_DIGB 0x80 // VBIOS Internal use, outside SW should set this bit=0
  755. // ucAction
  756. // ATOM_ENABLE: Enable Encoder
  757. // ATOM_DISABLE: Disable Encoder
  758. //ucEncoderMode
  759. #define ATOM_ENCODER_MODE_DP 0
  760. #define ATOM_ENCODER_MODE_LVDS 1
  761. #define ATOM_ENCODER_MODE_DVI 2
  762. #define ATOM_ENCODER_MODE_HDMI 3
  763. #define ATOM_ENCODER_MODE_SDVO 4
  764. #define ATOM_ENCODER_MODE_DP_AUDIO 5
  765. #define ATOM_ENCODER_MODE_TV 13
  766. #define ATOM_ENCODER_MODE_CV 14
  767. #define ATOM_ENCODER_MODE_CRT 15
  768. #define ATOM_ENCODER_MODE_DVO 16
  769. #define ATOM_ENCODER_MODE_DP_SST ATOM_ENCODER_MODE_DP // For DP1.2
  770. #define ATOM_ENCODER_MODE_DP_MST 5 // For DP1.2
  771. typedef struct _ATOM_DIG_ENCODER_CONFIG_V2
  772. {
  773. #if ATOM_BIG_ENDIAN
  774. UCHAR ucReserved1:2;
  775. UCHAR ucTransmitterSel:2; // =0: UniphyAB, =1: UniphyCD =2: UniphyEF
  776. UCHAR ucLinkSel:1; // =0: linkA/C/E =1: linkB/D/F
  777. UCHAR ucReserved:1;
  778. UCHAR ucDPLinkRate:1; // =0: 1.62Ghz, =1: 2.7Ghz
  779. #else
  780. UCHAR ucDPLinkRate:1; // =0: 1.62Ghz, =1: 2.7Ghz
  781. UCHAR ucReserved:1;
  782. UCHAR ucLinkSel:1; // =0: linkA/C/E =1: linkB/D/F
  783. UCHAR ucTransmitterSel:2; // =0: UniphyAB, =1: UniphyCD =2: UniphyEF
  784. UCHAR ucReserved1:2;
  785. #endif
  786. }ATOM_DIG_ENCODER_CONFIG_V2;
  787. typedef struct _DIG_ENCODER_CONTROL_PARAMETERS_V2
  788. {
  789. USHORT usPixelClock; // in 10KHz; for bios convenient
  790. ATOM_DIG_ENCODER_CONFIG_V2 acConfig;
  791. UCHAR ucAction;
  792. UCHAR ucEncoderMode;
  793. // =0: DP encoder
  794. // =1: LVDS encoder
  795. // =2: DVI encoder
  796. // =3: HDMI encoder
  797. // =4: SDVO encoder
  798. UCHAR ucLaneNum; // how many lanes to enable
  799. UCHAR ucStatus; // = DP_LINK_TRAINING_COMPLETE or DP_LINK_TRAINING_INCOMPLETE, only used by VBIOS with command ATOM_ENCODER_CMD_QUERY_DP_LINK_TRAINING_STATUS
  800. UCHAR ucReserved;
  801. }DIG_ENCODER_CONTROL_PARAMETERS_V2;
  802. //ucConfig
  803. #define ATOM_ENCODER_CONFIG_V2_DPLINKRATE_MASK 0x01
  804. #define ATOM_ENCODER_CONFIG_V2_DPLINKRATE_1_62GHZ 0x00
  805. #define ATOM_ENCODER_CONFIG_V2_DPLINKRATE_2_70GHZ 0x01
  806. #define ATOM_ENCODER_CONFIG_V2_LINK_SEL_MASK 0x04
  807. #define ATOM_ENCODER_CONFIG_V2_LINKA 0x00
  808. #define ATOM_ENCODER_CONFIG_V2_LINKB 0x04
  809. #define ATOM_ENCODER_CONFIG_V2_TRANSMITTER_SEL_MASK 0x18
  810. #define ATOM_ENCODER_CONFIG_V2_TRANSMITTER1 0x00
  811. #define ATOM_ENCODER_CONFIG_V2_TRANSMITTER2 0x08
  812. #define ATOM_ENCODER_CONFIG_V2_TRANSMITTER3 0x10
  813. // ucAction:
  814. // ATOM_DISABLE
  815. // ATOM_ENABLE
  816. #define ATOM_ENCODER_CMD_DP_LINK_TRAINING_START 0x08
  817. #define ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN1 0x09
  818. #define ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN2 0x0a
  819. #define ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN3 0x13
  820. #define ATOM_ENCODER_CMD_DP_LINK_TRAINING_COMPLETE 0x0b
  821. #define ATOM_ENCODER_CMD_DP_VIDEO_OFF 0x0c
  822. #define ATOM_ENCODER_CMD_DP_VIDEO_ON 0x0d
  823. #define ATOM_ENCODER_CMD_QUERY_DP_LINK_TRAINING_STATUS 0x0e
  824. #define ATOM_ENCODER_CMD_SETUP 0x0f
  825. #define ATOM_ENCODER_CMD_SETUP_PANEL_MODE 0x10
  826. // New Command for DIGxEncoderControlTable v1.5
  827. #define ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN4 0x14
  828. #define ATOM_ENCODER_CMD_STREAM_SETUP 0x0F //change name ATOM_ENCODER_CMD_SETUP
  829. #define ATOM_ENCODER_CMD_LINK_SETUP 0x11 //internal use, called by other Command Table
  830. #define ATOM_ENCODER_CMD_ENCODER_BLANK 0x12 //internal use, called by other Command Table
  831. // ucStatus
  832. #define ATOM_ENCODER_STATUS_LINK_TRAINING_COMPLETE 0x10
  833. #define ATOM_ENCODER_STATUS_LINK_TRAINING_INCOMPLETE 0x00
  834. //ucTableFormatRevision=1
  835. //ucTableContentRevision=3
  836. // Following function ENABLE sub-function will be used by driver when TMDS/HDMI/LVDS is used, disable function will be used by driver
  837. typedef struct _ATOM_DIG_ENCODER_CONFIG_V3
  838. {
  839. #if ATOM_BIG_ENDIAN
  840. UCHAR ucReserved1:1;
  841. UCHAR ucDigSel:3; // =0/1/2/3/4/5: DIG0/1/2/3/4/5 (In register spec also referred as DIGA/B/C/D/E/F)
  842. UCHAR ucReserved:3;
  843. UCHAR ucDPLinkRate:1; // =0: 1.62Ghz, =1: 2.7Ghz
  844. #else
  845. UCHAR ucDPLinkRate:1; // =0: 1.62Ghz, =1: 2.7Ghz
  846. UCHAR ucReserved:3;
  847. UCHAR ucDigSel:3; // =0/1/2/3/4/5: DIG0/1/2/3/4/5 (In register spec also referred as DIGA/B/C/D/E/F)
  848. UCHAR ucReserved1:1;
  849. #endif
  850. }ATOM_DIG_ENCODER_CONFIG_V3;
  851. #define ATOM_ENCODER_CONFIG_V3_DPLINKRATE_MASK 0x03
  852. #define ATOM_ENCODER_CONFIG_V3_DPLINKRATE_1_62GHZ 0x00
  853. #define ATOM_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ 0x01
  854. #define ATOM_ENCODER_CONFIG_V3_ENCODER_SEL 0x70
  855. #define ATOM_ENCODER_CONFIG_V3_DIG0_ENCODER 0x00
  856. #define ATOM_ENCODER_CONFIG_V3_DIG1_ENCODER 0x10
  857. #define ATOM_ENCODER_CONFIG_V3_DIG2_ENCODER 0x20
  858. #define ATOM_ENCODER_CONFIG_V3_DIG3_ENCODER 0x30
  859. #define ATOM_ENCODER_CONFIG_V3_DIG4_ENCODER 0x40
  860. #define ATOM_ENCODER_CONFIG_V3_DIG5_ENCODER 0x50
  861. typedef struct _DIG_ENCODER_CONTROL_PARAMETERS_V3
  862. {
  863. USHORT usPixelClock; // in 10KHz; for bios convenient
  864. ATOM_DIG_ENCODER_CONFIG_V3 acConfig;
  865. UCHAR ucAction;
  866. union{
  867. UCHAR ucEncoderMode;
  868. // =0: DP encoder
  869. // =1: LVDS encoder
  870. // =2: DVI encoder
  871. // =3: HDMI encoder
  872. // =4: SDVO encoder
  873. // =5: DP audio
  874. UCHAR ucPanelMode; // only valid when ucAction == ATOM_ENCODER_CMD_SETUP_PANEL_MODE
  875. // =0: external DP
  876. // =0x1: internal DP2
  877. // =0x11: internal DP1 for NutMeg/Travis DP translator
  878. };
  879. UCHAR ucLaneNum; // how many lanes to enable
  880. UCHAR ucBitPerColor; // only valid for DP mode when ucAction = ATOM_ENCODER_CMD_SETUP
  881. UCHAR ucReserved;
  882. }DIG_ENCODER_CONTROL_PARAMETERS_V3;
  883. //ucTableFormatRevision=1
  884. //ucTableContentRevision=4
  885. // start from NI
  886. // Following function ENABLE sub-function will be used by driver when TMDS/HDMI/LVDS is used, disable function will be used by driver
  887. typedef struct _ATOM_DIG_ENCODER_CONFIG_V4
  888. {
  889. #if ATOM_BIG_ENDIAN
  890. UCHAR ucReserved1:1;
  891. UCHAR ucDigSel:3; // =0/1/2/3/4/5: DIG0/1/2/3/4/5 (In register spec also referred as DIGA/B/C/D/E/F)
  892. UCHAR ucReserved:2;
  893. UCHAR ucDPLinkRate:2; // =0: 1.62Ghz, =1: 2.7Ghz, 2=5.4Ghz <= Changed comparing to previous version
  894. #else
  895. UCHAR ucDPLinkRate:2; // =0: 1.62Ghz, =1: 2.7Ghz, 2=5.4Ghz <= Changed comparing to previous version
  896. UCHAR ucReserved:2;
  897. UCHAR ucDigSel:3; // =0/1/2/3/4/5: DIG0/1/2/3/4/5 (In register spec also referred as DIGA/B/C/D/E/F)
  898. UCHAR ucReserved1:1;
  899. #endif
  900. }ATOM_DIG_ENCODER_CONFIG_V4;
  901. #define ATOM_ENCODER_CONFIG_V4_DPLINKRATE_MASK 0x03
  902. #define ATOM_ENCODER_CONFIG_V4_DPLINKRATE_1_62GHZ 0x00
  903. #define ATOM_ENCODER_CONFIG_V4_DPLINKRATE_2_70GHZ 0x01
  904. #define ATOM_ENCODER_CONFIG_V4_DPLINKRATE_5_40GHZ 0x02
  905. #define ATOM_ENCODER_CONFIG_V4_DPLINKRATE_3_24GHZ 0x03
  906. #define ATOM_ENCODER_CONFIG_V4_ENCODER_SEL 0x70
  907. #define ATOM_ENCODER_CONFIG_V4_DIG0_ENCODER 0x00
  908. #define ATOM_ENCODER_CONFIG_V4_DIG1_ENCODER 0x10
  909. #define ATOM_ENCODER_CONFIG_V4_DIG2_ENCODER 0x20
  910. #define ATOM_ENCODER_CONFIG_V4_DIG3_ENCODER 0x30
  911. #define ATOM_ENCODER_CONFIG_V4_DIG4_ENCODER 0x40
  912. #define ATOM_ENCODER_CONFIG_V4_DIG5_ENCODER 0x50
  913. #define ATOM_ENCODER_CONFIG_V4_DIG6_ENCODER 0x60
  914. typedef struct _DIG_ENCODER_CONTROL_PARAMETERS_V4
  915. {
  916. USHORT usPixelClock; // in 10KHz; for bios convenient
  917. union{
  918. ATOM_DIG_ENCODER_CONFIG_V4 acConfig;
  919. UCHAR ucConfig;
  920. };
  921. UCHAR ucAction;
  922. union{
  923. UCHAR ucEncoderMode;
  924. // =0: DP encoder
  925. // =1: LVDS encoder
  926. // =2: DVI encoder
  927. // =3: HDMI encoder
  928. // =4: SDVO encoder
  929. // =5: DP audio
  930. UCHAR ucPanelMode; // only valid when ucAction == ATOM_ENCODER_CMD_SETUP_PANEL_MODE
  931. // =0: external DP
  932. // =0x1: internal DP2
  933. // =0x11: internal DP1 for NutMeg/Travis DP translator
  934. };
  935. UCHAR ucLaneNum; // how many lanes to enable
  936. UCHAR ucBitPerColor; // only valid for DP mode when ucAction = ATOM_ENCODER_CMD_SETUP
  937. UCHAR ucHPD_ID; // HPD ID (1-6). =0 means to skip HDP programming. New comparing to previous version
  938. }DIG_ENCODER_CONTROL_PARAMETERS_V4;
  939. // define ucBitPerColor:
  940. #define PANEL_BPC_UNDEFINE 0x00
  941. #define PANEL_6BIT_PER_COLOR 0x01
  942. #define PANEL_8BIT_PER_COLOR 0x02
  943. #define PANEL_10BIT_PER_COLOR 0x03
  944. #define PANEL_12BIT_PER_COLOR 0x04
  945. #define PANEL_16BIT_PER_COLOR 0x05
  946. //define ucPanelMode
  947. #define DP_PANEL_MODE_EXTERNAL_DP_MODE 0x00
  948. #define DP_PANEL_MODE_INTERNAL_DP2_MODE 0x01
  949. #define DP_PANEL_MODE_INTERNAL_DP1_MODE 0x11
  950. typedef struct _ENCODER_STREAM_SETUP_PARAMETERS_V5
  951. {
  952. UCHAR ucDigId; // 0~6 map to DIG0~DIG6
  953. UCHAR ucAction; // = ATOM_ENOCODER_CMD_STREAM_SETUP
  954. UCHAR ucDigMode; // ATOM_ENCODER_MODE_DP/ATOM_ENCODER_MODE_DVI/ATOM_ENCODER_MODE_HDMI
  955. UCHAR ucLaneNum; // Lane number
  956. ULONG ulPixelClock; // Pixel Clock in 10Khz
  957. UCHAR ucBitPerColor;
  958. UCHAR ucLinkRateIn270Mhz;//= DP link rate/270Mhz, =6: 1.62G = 10: 2.7G, =20: 5.4Ghz, =30: 8.1Ghz etc
  959. UCHAR ucReserved[2];
  960. }ENCODER_STREAM_SETUP_PARAMETERS_V5;
  961. typedef struct _ENCODER_LINK_SETUP_PARAMETERS_V5
  962. {
  963. UCHAR ucDigId; // 0~6 map to DIG0~DIG6
  964. UCHAR ucAction; // = ATOM_ENOCODER_CMD_LINK_SETUP
  965. UCHAR ucDigMode; // ATOM_ENCODER_MODE_DP/ATOM_ENCODER_MODE_DVI/ATOM_ENCODER_MODE_HDMI
  966. UCHAR ucLaneNum; // Lane number
  967. ULONG ulSymClock; // Symbol Clock in 10Khz
  968. UCHAR ucHPDSel;
  969. UCHAR ucDigEncoderSel; // DIG stream( front-end ) selection, bit0 means DIG0 FE is enable,
  970. UCHAR ucReserved[2];
  971. }ENCODER_LINK_SETUP_PARAMETERS_V5;
  972. typedef struct _DP_PANEL_MODE_SETUP_PARAMETERS_V5
  973. {
  974. UCHAR ucDigId; // 0~6 map to DIG0~DIG6
  975. UCHAR ucAction; // = ATOM_ENCODER_CMD_DPLINK_SETUP
  976. UCHAR ucPanelMode; // =0: external DP
  977. // =0x1: internal DP2
  978. // =0x11: internal DP1 NutMeg/Travis DP Translator
  979. UCHAR ucReserved;
  980. ULONG ulReserved[2];
  981. }DP_PANEL_MODE_SETUP_PARAMETERS_V5;
  982. typedef struct _ENCODER_GENERIC_CMD_PARAMETERS_V5
  983. {
  984. UCHAR ucDigId; // 0~6 map to DIG0~DIG6
  985. UCHAR ucAction; // = rest of generic encoder command which does not carry any parameters
  986. UCHAR ucReserved[2];
  987. ULONG ulReserved[2];
  988. }ENCODER_GENERIC_CMD_PARAMETERS_V5;
  989. //ucDigId
  990. #define ATOM_ENCODER_CONFIG_V5_DIG0_ENCODER 0x00
  991. #define ATOM_ENCODER_CONFIG_V5_DIG1_ENCODER 0x01
  992. #define ATOM_ENCODER_CONFIG_V5_DIG2_ENCODER 0x02
  993. #define ATOM_ENCODER_CONFIG_V5_DIG3_ENCODER 0x03
  994. #define ATOM_ENCODER_CONFIG_V5_DIG4_ENCODER 0x04
  995. #define ATOM_ENCODER_CONFIG_V5_DIG5_ENCODER 0x05
  996. #define ATOM_ENCODER_CONFIG_V5_DIG6_ENCODER 0x06
  997. typedef union _DIG_ENCODER_CONTROL_PARAMETERS_V5
  998. {
  999. ENCODER_GENERIC_CMD_PARAMETERS_V5 asCmdParam;
  1000. ENCODER_STREAM_SETUP_PARAMETERS_V5 asStreamParam;
  1001. ENCODER_LINK_SETUP_PARAMETERS_V5 asLinkParam;
  1002. DP_PANEL_MODE_SETUP_PARAMETERS_V5 asDPPanelModeParam;
  1003. }DIG_ENCODER_CONTROL_PARAMETERS_V5;
  1004. /****************************************************************************/
  1005. // Structures used by UNIPHYTransmitterControlTable
  1006. // LVTMATransmitterControlTable
  1007. // DVOOutputControlTable
  1008. /****************************************************************************/
  1009. typedef struct _ATOM_DP_VS_MODE
  1010. {
  1011. UCHAR ucLaneSel;
  1012. UCHAR ucLaneSet;
  1013. }ATOM_DP_VS_MODE;
  1014. typedef struct _DIG_TRANSMITTER_CONTROL_PARAMETERS
  1015. {
  1016. union
  1017. {
  1018. USHORT usPixelClock; // in 10KHz; for bios convenient
  1019. USHORT usInitInfo; // when init uniphy,lower 8bit is used for connector type defined in objectid.h
  1020. ATOM_DP_VS_MODE asMode; // DP Voltage swing mode
  1021. };
  1022. UCHAR ucConfig;
  1023. // [0]=0: 4 lane Link,
  1024. // =1: 8 lane Link ( Dual Links TMDS )
  1025. // [1]=0: InCoherent mode
  1026. // =1: Coherent Mode
  1027. // [2] Link Select:
  1028. // =0: PHY linkA if bfLane<3
  1029. // =1: PHY linkB if bfLanes<3
  1030. // =0: PHY linkA+B if bfLanes=3
  1031. // [5:4]PCIE lane Sel
  1032. // =0: lane 0~3 or 0~7
  1033. // =1: lane 4~7
  1034. // =2: lane 8~11 or 8~15
  1035. // =3: lane 12~15
  1036. UCHAR ucAction; // =0: turn off encoder
  1037. // =1: turn on encoder
  1038. UCHAR ucReserved[4];
  1039. }DIG_TRANSMITTER_CONTROL_PARAMETERS;
  1040. #define DIG_TRANSMITTER_CONTROL_PS_ALLOCATION DIG_TRANSMITTER_CONTROL_PARAMETERS
  1041. //ucInitInfo
  1042. #define ATOM_TRAMITTER_INITINFO_CONNECTOR_MASK 0x00ff
  1043. //ucConfig
  1044. #define ATOM_TRANSMITTER_CONFIG_8LANE_LINK 0x01
  1045. #define ATOM_TRANSMITTER_CONFIG_COHERENT 0x02
  1046. #define ATOM_TRANSMITTER_CONFIG_LINK_SEL_MASK 0x04
  1047. #define ATOM_TRANSMITTER_CONFIG_LINKA 0x00
  1048. #define ATOM_TRANSMITTER_CONFIG_LINKB 0x04
  1049. #define ATOM_TRANSMITTER_CONFIG_LINKA_B 0x00
  1050. #define ATOM_TRANSMITTER_CONFIG_LINKB_A 0x04
  1051. #define ATOM_TRANSMITTER_CONFIG_ENCODER_SEL_MASK 0x08 // only used when ATOM_TRANSMITTER_ACTION_ENABLE
  1052. #define ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER 0x00 // only used when ATOM_TRANSMITTER_ACTION_ENABLE
  1053. #define ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER 0x08 // only used when ATOM_TRANSMITTER_ACTION_ENABLE
  1054. #define ATOM_TRANSMITTER_CONFIG_CLKSRC_MASK 0x30
  1055. #define ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL 0x00
  1056. #define ATOM_TRANSMITTER_CONFIG_CLKSRC_PCIE 0x20
  1057. #define ATOM_TRANSMITTER_CONFIG_CLKSRC_XTALIN 0x30
  1058. #define ATOM_TRANSMITTER_CONFIG_LANE_SEL_MASK 0xc0
  1059. #define ATOM_TRANSMITTER_CONFIG_LANE_0_3 0x00
  1060. #define ATOM_TRANSMITTER_CONFIG_LANE_0_7 0x00
  1061. #define ATOM_TRANSMITTER_CONFIG_LANE_4_7 0x40
  1062. #define ATOM_TRANSMITTER_CONFIG_LANE_8_11 0x80
  1063. #define ATOM_TRANSMITTER_CONFIG_LANE_8_15 0x80
  1064. #define ATOM_TRANSMITTER_CONFIG_LANE_12_15 0xc0
  1065. //ucAction
  1066. #define ATOM_TRANSMITTER_ACTION_DISABLE 0
  1067. #define ATOM_TRANSMITTER_ACTION_ENABLE 1
  1068. #define ATOM_TRANSMITTER_ACTION_LCD_BLOFF 2
  1069. #define ATOM_TRANSMITTER_ACTION_LCD_BLON 3
  1070. #define ATOM_TRANSMITTER_ACTION_BL_BRIGHTNESS_CONTROL 4
  1071. #define ATOM_TRANSMITTER_ACTION_LCD_SELFTEST_START 5
  1072. #define ATOM_TRANSMITTER_ACTION_LCD_SELFTEST_STOP 6
  1073. #define ATOM_TRANSMITTER_ACTION_INIT 7
  1074. #define ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT 8
  1075. #define ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT 9
  1076. #define ATOM_TRANSMITTER_ACTION_SETUP 10
  1077. #define ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH 11
  1078. #define ATOM_TRANSMITTER_ACTION_POWER_ON 12
  1079. #define ATOM_TRANSMITTER_ACTION_POWER_OFF 13
  1080. // Following are used for DigTransmitterControlTable ver1.2
  1081. typedef struct _ATOM_DIG_TRANSMITTER_CONFIG_V2
  1082. {
  1083. #if ATOM_BIG_ENDIAN
  1084. UCHAR ucTransmitterSel:2; //bit7:6: =0 Dig Transmitter 1 ( Uniphy AB )
  1085. // =1 Dig Transmitter 2 ( Uniphy CD )
  1086. // =2 Dig Transmitter 3 ( Uniphy EF )
  1087. UCHAR ucReserved:1;
  1088. UCHAR fDPConnector:1; //bit4=0: DP connector =1: None DP connector
  1089. UCHAR ucEncoderSel:1; //bit3=0: Data/Clk path source from DIGA( DIG inst0 ). =1: Data/clk path source from DIGB ( DIG inst1 )
  1090. UCHAR ucLinkSel:1; //bit2=0: Uniphy LINKA or C or E when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is A or C or E
  1091. // =1: Uniphy LINKB or D or F when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is B or D or F
  1092. UCHAR fCoherentMode:1; //bit1=1: Coherent Mode ( for DVI/HDMI mode )
  1093. UCHAR fDualLinkConnector:1; //bit0=1: Dual Link DVI connector
  1094. #else
  1095. UCHAR fDualLinkConnector:1; //bit0=1: Dual Link DVI connector
  1096. UCHAR fCoherentMode:1; //bit1=1: Coherent Mode ( for DVI/HDMI mode )
  1097. UCHAR ucLinkSel:1; //bit2=0: Uniphy LINKA or C or E when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is A or C or E
  1098. // =1: Uniphy LINKB or D or F when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is B or D or F
  1099. UCHAR ucEncoderSel:1; //bit3=0: Data/Clk path source from DIGA( DIG inst0 ). =1: Data/clk path source from DIGB ( DIG inst1 )
  1100. UCHAR fDPConnector:1; //bit4=0: DP connector =1: None DP connector
  1101. UCHAR ucReserved:1;
  1102. UCHAR ucTransmitterSel:2; //bit7:6: =0 Dig Transmitter 1 ( Uniphy AB )
  1103. // =1 Dig Transmitter 2 ( Uniphy CD )
  1104. // =2 Dig Transmitter 3 ( Uniphy EF )
  1105. #endif
  1106. }ATOM_DIG_TRANSMITTER_CONFIG_V2;
  1107. //ucConfig
  1108. //Bit0
  1109. #define ATOM_TRANSMITTER_CONFIG_V2_DUAL_LINK_CONNECTOR 0x01
  1110. //Bit1
  1111. #define ATOM_TRANSMITTER_CONFIG_V2_COHERENT 0x02
  1112. //Bit2
  1113. #define ATOM_TRANSMITTER_CONFIG_V2_LINK_SEL_MASK 0x04
  1114. #define ATOM_TRANSMITTER_CONFIG_V2_LINKA 0x00
  1115. #define ATOM_TRANSMITTER_CONFIG_V2_LINKB 0x04
  1116. // Bit3
  1117. #define ATOM_TRANSMITTER_CONFIG_V2_ENCODER_SEL_MASK 0x08
  1118. #define ATOM_TRANSMITTER_CONFIG_V2_DIG1_ENCODER 0x00 // only used when ucAction == ATOM_TRANSMITTER_ACTION_ENABLE or ATOM_TRANSMITTER_ACTION_SETUP
  1119. #define ATOM_TRANSMITTER_CONFIG_V2_DIG2_ENCODER 0x08 // only used when ucAction == ATOM_TRANSMITTER_ACTION_ENABLE or ATOM_TRANSMITTER_ACTION_SETUP
  1120. // Bit4
  1121. #define ATOM_TRASMITTER_CONFIG_V2_DP_CONNECTOR 0x10
  1122. // Bit7:6
  1123. #define ATOM_TRANSMITTER_CONFIG_V2_TRANSMITTER_SEL_MASK 0xC0
  1124. #define ATOM_TRANSMITTER_CONFIG_V2_TRANSMITTER1 0x00 //AB
  1125. #define ATOM_TRANSMITTER_CONFIG_V2_TRANSMITTER2 0x40 //CD
  1126. #define ATOM_TRANSMITTER_CONFIG_V2_TRANSMITTER3 0x80 //EF
  1127. typedef struct _DIG_TRANSMITTER_CONTROL_PARAMETERS_V2
  1128. {
  1129. union
  1130. {
  1131. USHORT usPixelClock; // in 10KHz; for bios convenient
  1132. USHORT usInitInfo; // when init uniphy,lower 8bit is used for connector type defined in objectid.h
  1133. ATOM_DP_VS_MODE asMode; // DP Voltage swing mode
  1134. };
  1135. ATOM_DIG_TRANSMITTER_CONFIG_V2 acConfig;
  1136. UCHAR ucAction; // define as ATOM_TRANSMITER_ACTION_XXX
  1137. UCHAR ucReserved[4];
  1138. }DIG_TRANSMITTER_CONTROL_PARAMETERS_V2;
  1139. typedef struct _ATOM_DIG_TRANSMITTER_CONFIG_V3
  1140. {
  1141. #if ATOM_BIG_ENDIAN
  1142. UCHAR ucTransmitterSel:2; //bit7:6: =0 Dig Transmitter 1 ( Uniphy AB )
  1143. // =1 Dig Transmitter 2 ( Uniphy CD )
  1144. // =2 Dig Transmitter 3 ( Uniphy EF )
  1145. UCHAR ucRefClkSource:2; //bit5:4: PPLL1 =0, PPLL2=1, EXT_CLK=2
  1146. UCHAR ucEncoderSel:1; //bit3=0: Data/Clk path source from DIGA/C/E. =1: Data/clk path source from DIGB/D/F
  1147. UCHAR ucLinkSel:1; //bit2=0: Uniphy LINKA or C or E when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is A or C or E
  1148. // =1: Uniphy LINKB or D or F when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is B or D or F
  1149. UCHAR fCoherentMode:1; //bit1=1: Coherent Mode ( for DVI/HDMI mode )
  1150. UCHAR fDualLinkConnector:1; //bit0=1: Dual Link DVI connector
  1151. #else
  1152. UCHAR fDualLinkConnector:1; //bit0=1: Dual Link DVI connector
  1153. UCHAR fCoherentMode:1; //bit1=1: Coherent Mode ( for DVI/HDMI mode )
  1154. UCHAR ucLinkSel:1; //bit2=0: Uniphy LINKA or C or E when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is A or C or E
  1155. // =1: Uniphy LINKB or D or F when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is B or D or F
  1156. UCHAR ucEncoderSel:1; //bit3=0: Data/Clk path source from DIGA/C/E. =1: Data/clk path source from DIGB/D/F
  1157. UCHAR ucRefClkSource:2; //bit5:4: PPLL1 =0, PPLL2=1, EXT_CLK=2
  1158. UCHAR ucTransmitterSel:2; //bit7:6: =0 Dig Transmitter 1 ( Uniphy AB )
  1159. // =1 Dig Transmitter 2 ( Uniphy CD )
  1160. // =2 Dig Transmitter 3 ( Uniphy EF )
  1161. #endif
  1162. }ATOM_DIG_TRANSMITTER_CONFIG_V3;
  1163. typedef struct _DIG_TRANSMITTER_CONTROL_PARAMETERS_V3
  1164. {
  1165. union
  1166. {
  1167. USHORT usPixelClock; // in 10KHz; for bios convenient
  1168. USHORT usInitInfo; // when init uniphy,lower 8bit is used for connector type defined in objectid.h
  1169. ATOM_DP_VS_MODE asMode; // DP Voltage swing mode
  1170. };
  1171. ATOM_DIG_TRANSMITTER_CONFIG_V3 acConfig;
  1172. UCHAR ucAction; // define as ATOM_TRANSMITER_ACTION_XXX
  1173. UCHAR ucLaneNum;
  1174. UCHAR ucReserved[3];
  1175. }DIG_TRANSMITTER_CONTROL_PARAMETERS_V3;
  1176. //ucConfig
  1177. //Bit0
  1178. #define ATOM_TRANSMITTER_CONFIG_V3_DUAL_LINK_CONNECTOR 0x01
  1179. //Bit1
  1180. #define ATOM_TRANSMITTER_CONFIG_V3_COHERENT 0x02
  1181. //Bit2
  1182. #define ATOM_TRANSMITTER_CONFIG_V3_LINK_SEL_MASK 0x04
  1183. #define ATOM_TRANSMITTER_CONFIG_V3_LINKA 0x00
  1184. #define ATOM_TRANSMITTER_CONFIG_V3_LINKB 0x04
  1185. // Bit3
  1186. #define ATOM_TRANSMITTER_CONFIG_V3_ENCODER_SEL_MASK 0x08
  1187. #define ATOM_TRANSMITTER_CONFIG_V3_DIG1_ENCODER 0x00
  1188. #define ATOM_TRANSMITTER_CONFIG_V3_DIG2_ENCODER 0x08
  1189. // Bit5:4
  1190. #define ATOM_TRASMITTER_CONFIG_V3_REFCLK_SEL_MASK 0x30
  1191. #define ATOM_TRASMITTER_CONFIG_V3_P1PLL 0x00
  1192. #define ATOM_TRASMITTER_CONFIG_V3_P2PLL 0x10
  1193. #define ATOM_TRASMITTER_CONFIG_V3_REFCLK_SRC_EXT 0x20
  1194. // Bit7:6
  1195. #define ATOM_TRANSMITTER_CONFIG_V3_TRANSMITTER_SEL_MASK 0xC0
  1196. #define ATOM_TRANSMITTER_CONFIG_V3_TRANSMITTER1 0x00 //AB
  1197. #define ATOM_TRANSMITTER_CONFIG_V3_TRANSMITTER2 0x40 //CD
  1198. #define ATOM_TRANSMITTER_CONFIG_V3_TRANSMITTER3 0x80 //EF
  1199. /****************************************************************************/
  1200. // Structures used by UNIPHYTransmitterControlTable V1.4
  1201. // ASIC Families: NI
  1202. // ucTableFormatRevision=1
  1203. // ucTableContentRevision=4
  1204. /****************************************************************************/
  1205. typedef struct _ATOM_DP_VS_MODE_V4
  1206. {
  1207. UCHAR ucLaneSel;
  1208. union
  1209. {
  1210. UCHAR ucLaneSet;
  1211. struct {
  1212. #if ATOM_BIG_ENDIAN
  1213. UCHAR ucPOST_CURSOR2:2; //Bit[7:6] Post Cursor2 Level <= New in V4
  1214. UCHAR ucPRE_EMPHASIS:3; //Bit[5:3] Pre-emphasis Level
  1215. UCHAR ucVOLTAGE_SWING:3; //Bit[2:0] Voltage Swing Level
  1216. #else
  1217. UCHAR ucVOLTAGE_SWING:3; //Bit[2:0] Voltage Swing Level
  1218. UCHAR ucPRE_EMPHASIS:3; //Bit[5:3] Pre-emphasis Level
  1219. UCHAR ucPOST_CURSOR2:2; //Bit[7:6] Post Cursor2 Level <= New in V4
  1220. #endif
  1221. };
  1222. };
  1223. }ATOM_DP_VS_MODE_V4;
  1224. typedef struct _ATOM_DIG_TRANSMITTER_CONFIG_V4
  1225. {
  1226. #if ATOM_BIG_ENDIAN
  1227. UCHAR ucTransmitterSel:2; //bit7:6: =0 Dig Transmitter 1 ( Uniphy AB )
  1228. // =1 Dig Transmitter 2 ( Uniphy CD )
  1229. // =2 Dig Transmitter 3 ( Uniphy EF )
  1230. UCHAR ucRefClkSource:2; //bit5:4: PPLL1 =0, PPLL2=1, DCPLL=2, EXT_CLK=3 <= New
  1231. UCHAR ucEncoderSel:1; //bit3=0: Data/Clk path source from DIGA/C/E. =1: Data/clk path source from DIGB/D/F
  1232. UCHAR ucLinkSel:1; //bit2=0: Uniphy LINKA or C or E when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is A or C or E
  1233. // =1: Uniphy LINKB or D or F when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is B or D or F
  1234. UCHAR fCoherentMode:1; //bit1=1: Coherent Mode ( for DVI/HDMI mode )
  1235. UCHAR fDualLinkConnector:1; //bit0=1: Dual Link DVI connector
  1236. #else
  1237. UCHAR fDualLinkConnector:1; //bit0=1: Dual Link DVI connector
  1238. UCHAR fCoherentMode:1; //bit1=1: Coherent Mode ( for DVI/HDMI mode )
  1239. UCHAR ucLinkSel:1; //bit2=0: Uniphy LINKA or C or E when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is A or C or E
  1240. // =1: Uniphy LINKB or D or F when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is B or D or F
  1241. UCHAR ucEncoderSel:1; //bit3=0: Data/Clk path source from DIGA/C/E. =1: Data/clk path source from DIGB/D/F
  1242. UCHAR ucRefClkSource:2; //bit5:4: PPLL1 =0, PPLL2=1, DCPLL=2, EXT_CLK=3 <= New
  1243. UCHAR ucTransmitterSel:2; //bit7:6: =0 Dig Transmitter 1 ( Uniphy AB )
  1244. // =1 Dig Transmitter 2 ( Uniphy CD )
  1245. // =2 Dig Transmitter 3 ( Uniphy EF )
  1246. #endif
  1247. }ATOM_DIG_TRANSMITTER_CONFIG_V4;
  1248. typedef struct _DIG_TRANSMITTER_CONTROL_PARAMETERS_V4
  1249. {
  1250. union
  1251. {
  1252. USHORT usPixelClock; // in 10KHz; for bios convenient
  1253. USHORT usInitInfo; // when init uniphy,lower 8bit is used for connector type defined in objectid.h
  1254. ATOM_DP_VS_MODE_V4 asMode; // DP Voltage swing mode Redefined comparing to previous version
  1255. };
  1256. union
  1257. {
  1258. ATOM_DIG_TRANSMITTER_CONFIG_V4 acConfig;
  1259. UCHAR ucConfig;
  1260. };
  1261. UCHAR ucAction; // define as ATOM_TRANSMITER_ACTION_XXX
  1262. UCHAR ucLaneNum;
  1263. UCHAR ucReserved[3];
  1264. }DIG_TRANSMITTER_CONTROL_PARAMETERS_V4;
  1265. //ucConfig
  1266. //Bit0
  1267. #define ATOM_TRANSMITTER_CONFIG_V4_DUAL_LINK_CONNECTOR 0x01
  1268. //Bit1
  1269. #define ATOM_TRANSMITTER_CONFIG_V4_COHERENT 0x02
  1270. //Bit2
  1271. #define ATOM_TRANSMITTER_CONFIG_V4_LINK_SEL_MASK 0x04
  1272. #define ATOM_TRANSMITTER_CONFIG_V4_LINKA 0x00
  1273. #define ATOM_TRANSMITTER_CONFIG_V4_LINKB 0x04
  1274. // Bit3
  1275. #define ATOM_TRANSMITTER_CONFIG_V4_ENCODER_SEL_MASK 0x08
  1276. #define ATOM_TRANSMITTER_CONFIG_V4_DIG1_ENCODER 0x00
  1277. #define ATOM_TRANSMITTER_CONFIG_V4_DIG2_ENCODER 0x08
  1278. // Bit5:4
  1279. #define ATOM_TRANSMITTER_CONFIG_V4_REFCLK_SEL_MASK 0x30
  1280. #define ATOM_TRANSMITTER_CONFIG_V4_P1PLL 0x00
  1281. #define ATOM_TRANSMITTER_CONFIG_V4_P2PLL 0x10
  1282. #define ATOM_TRANSMITTER_CONFIG_V4_DCPLL 0x20 // New in _V4
  1283. #define ATOM_TRANSMITTER_CONFIG_V4_REFCLK_SRC_EXT 0x30 // Changed comparing to V3
  1284. // Bit7:6
  1285. #define ATOM_TRANSMITTER_CONFIG_V4_TRANSMITTER_SEL_MASK 0xC0
  1286. #define ATOM_TRANSMITTER_CONFIG_V4_TRANSMITTER1 0x00 //AB
  1287. #define ATOM_TRANSMITTER_CONFIG_V4_TRANSMITTER2 0x40 //CD
  1288. #define ATOM_TRANSMITTER_CONFIG_V4_TRANSMITTER3 0x80 //EF
  1289. typedef struct _ATOM_DIG_TRANSMITTER_CONFIG_V5
  1290. {
  1291. #if ATOM_BIG_ENDIAN
  1292. UCHAR ucReservd1:1;
  1293. UCHAR ucHPDSel:3;
  1294. UCHAR ucPhyClkSrcId:2;
  1295. UCHAR ucCoherentMode:1;
  1296. UCHAR ucReserved:1;
  1297. #else
  1298. UCHAR ucReserved:1;
  1299. UCHAR ucCoherentMode:1;
  1300. UCHAR ucPhyClkSrcId:2;
  1301. UCHAR ucHPDSel:3;
  1302. UCHAR ucReservd1:1;
  1303. #endif
  1304. }ATOM_DIG_TRANSMITTER_CONFIG_V5;
  1305. typedef struct _DIG_TRANSMITTER_CONTROL_PARAMETERS_V1_5
  1306. {
  1307. USHORT usSymClock; // Encoder Clock in 10kHz,(DP mode)= linkclock/10, (TMDS/LVDS/HDMI)= pixel clock, (HDMI deep color), =pixel clock * deep_color_ratio
  1308. UCHAR ucPhyId; // 0=UNIPHYA, 1=UNIPHYB, 2=UNIPHYC, 3=UNIPHYD, 4= UNIPHYE 5=UNIPHYF
  1309. UCHAR ucAction; // define as ATOM_TRANSMITER_ACTION_xxx
  1310. UCHAR ucLaneNum; // indicate lane number 1-8
  1311. UCHAR ucConnObjId; // Connector Object Id defined in ObjectId.h
  1312. UCHAR ucDigMode; // indicate DIG mode
  1313. union{
  1314. ATOM_DIG_TRANSMITTER_CONFIG_V5 asConfig;
  1315. UCHAR ucConfig;
  1316. };
  1317. UCHAR ucDigEncoderSel; // indicate DIG front end encoder
  1318. UCHAR ucDPLaneSet;
  1319. UCHAR ucReserved;
  1320. UCHAR ucReserved1;
  1321. }DIG_TRANSMITTER_CONTROL_PARAMETERS_V1_5;
  1322. //ucPhyId
  1323. #define ATOM_PHY_ID_UNIPHYA 0
  1324. #define ATOM_PHY_ID_UNIPHYB 1
  1325. #define ATOM_PHY_ID_UNIPHYC 2
  1326. #define ATOM_PHY_ID_UNIPHYD 3
  1327. #define ATOM_PHY_ID_UNIPHYE 4
  1328. #define ATOM_PHY_ID_UNIPHYF 5
  1329. #define ATOM_PHY_ID_UNIPHYG 6
  1330. // ucDigEncoderSel
  1331. #define ATOM_TRANMSITTER_V5__DIGA_SEL 0x01
  1332. #define ATOM_TRANMSITTER_V5__DIGB_SEL 0x02
  1333. #define ATOM_TRANMSITTER_V5__DIGC_SEL 0x04
  1334. #define ATOM_TRANMSITTER_V5__DIGD_SEL 0x08
  1335. #define ATOM_TRANMSITTER_V5__DIGE_SEL 0x10
  1336. #define ATOM_TRANMSITTER_V5__DIGF_SEL 0x20
  1337. #define ATOM_TRANMSITTER_V5__DIGG_SEL 0x40
  1338. // ucDigMode
  1339. #define ATOM_TRANSMITTER_DIGMODE_V5_DP 0
  1340. #define ATOM_TRANSMITTER_DIGMODE_V5_LVDS 1
  1341. #define ATOM_TRANSMITTER_DIGMODE_V5_DVI 2
  1342. #define ATOM_TRANSMITTER_DIGMODE_V5_HDMI 3
  1343. #define ATOM_TRANSMITTER_DIGMODE_V5_SDVO 4
  1344. #define ATOM_TRANSMITTER_DIGMODE_V5_DP_MST 5
  1345. // ucDPLaneSet
  1346. #define DP_LANE_SET__0DB_0_4V 0x00
  1347. #define DP_LANE_SET__0DB_0_6V 0x01
  1348. #define DP_LANE_SET__0DB_0_8V 0x02
  1349. #define DP_LANE_SET__0DB_1_2V 0x03
  1350. #define DP_LANE_SET__3_5DB_0_4V 0x08
  1351. #define DP_LANE_SET__3_5DB_0_6V 0x09
  1352. #define DP_LANE_SET__3_5DB_0_8V 0x0a
  1353. #define DP_LANE_SET__6DB_0_4V 0x10
  1354. #define DP_LANE_SET__6DB_0_6V 0x11
  1355. #define DP_LANE_SET__9_5DB_0_4V 0x18
  1356. // ATOM_DIG_TRANSMITTER_CONFIG_V5 asConfig;
  1357. // Bit1
  1358. #define ATOM_TRANSMITTER_CONFIG_V5_COHERENT 0x02
  1359. // Bit3:2
  1360. #define ATOM_TRANSMITTER_CONFIG_V5_REFCLK_SEL_MASK 0x0c
  1361. #define ATOM_TRANSMITTER_CONFIG_V5_REFCLK_SEL_SHIFT 0x02
  1362. #define ATOM_TRANSMITTER_CONFIG_V5_P1PLL 0x00
  1363. #define ATOM_TRANSMITTER_CONFIG_V5_P2PLL 0x04
  1364. #define ATOM_TRANSMITTER_CONFIG_V5_P0PLL 0x08
  1365. #define ATOM_TRANSMITTER_CONFIG_V5_REFCLK_SRC_EXT 0x0c
  1366. // Bit6:4
  1367. #define ATOM_TRANSMITTER_CONFIG_V5_HPD_SEL_MASK 0x70
  1368. #define ATOM_TRANSMITTER_CONFIG_V5_HPD_SEL_SHIFT 0x04
  1369. #define ATOM_TRANSMITTER_CONFIG_V5_NO_HPD_SEL 0x00
  1370. #define ATOM_TRANSMITTER_CONFIG_V5_HPD1_SEL 0x10
  1371. #define ATOM_TRANSMITTER_CONFIG_V5_HPD2_SEL 0x20
  1372. #define ATOM_TRANSMITTER_CONFIG_V5_HPD3_SEL 0x30
  1373. #define ATOM_TRANSMITTER_CONFIG_V5_HPD4_SEL 0x40
  1374. #define ATOM_TRANSMITTER_CONFIG_V5_HPD5_SEL 0x50
  1375. #define ATOM_TRANSMITTER_CONFIG_V5_HPD6_SEL 0x60
  1376. #define DIG_TRANSMITTER_CONTROL_PS_ALLOCATION_V1_5 DIG_TRANSMITTER_CONTROL_PARAMETERS_V1_5
  1377. typedef struct _DIG_TRANSMITTER_CONTROL_PARAMETERS_V1_6
  1378. {
  1379. UCHAR ucPhyId; // 0=UNIPHYA, 1=UNIPHYB, 2=UNIPHYC, 3=UNIPHYD, 4= UNIPHYE 5=UNIPHYF
  1380. UCHAR ucAction; // define as ATOM_TRANSMITER_ACTION_xxx
  1381. union
  1382. {
  1383. UCHAR ucDigMode; // ATOM_ENCODER_MODE_DP/ATOM_ENCODER_MODE_DVI/ATOM_ENCODER_MODE_HDMI
  1384. UCHAR ucDPLaneSet; // DP voltage swing and pre-emphasis value defined in DPCD DP_LANE_SET, "DP_LANE_SET__xDB_y_zV"
  1385. };
  1386. UCHAR ucLaneNum; // Lane number
  1387. ULONG ulSymClock; // Symbol Clock in 10Khz
  1388. UCHAR ucHPDSel; // =1: HPD1, =2: HPD2, .... =6: HPD6, =0: HPD is not assigned
  1389. UCHAR ucDigEncoderSel; // DIG stream( front-end ) selection, bit0 means DIG0 FE is enable,
  1390. UCHAR ucConnObjId; // Connector Object Id defined in ObjectId.h
  1391. UCHAR ucReserved;
  1392. ULONG ulReserved;
  1393. }DIG_TRANSMITTER_CONTROL_PARAMETERS_V1_6;
  1394. // ucDigEncoderSel
  1395. #define ATOM_TRANMSITTER_V6__DIGA_SEL 0x01
  1396. #define ATOM_TRANMSITTER_V6__DIGB_SEL 0x02
  1397. #define ATOM_TRANMSITTER_V6__DIGC_SEL 0x04
  1398. #define ATOM_TRANMSITTER_V6__DIGD_SEL 0x08
  1399. #define ATOM_TRANMSITTER_V6__DIGE_SEL 0x10
  1400. #define ATOM_TRANMSITTER_V6__DIGF_SEL 0x20
  1401. #define ATOM_TRANMSITTER_V6__DIGG_SEL 0x40
  1402. // ucDigMode
  1403. #define ATOM_TRANSMITTER_DIGMODE_V6_DP 0
  1404. #define ATOM_TRANSMITTER_DIGMODE_V6_DVI 2
  1405. #define ATOM_TRANSMITTER_DIGMODE_V6_HDMI 3
  1406. #define ATOM_TRANSMITTER_DIGMODE_V6_DP_MST 5
  1407. //ucHPDSel
  1408. #define ATOM_TRANSMITTER_V6_NO_HPD_SEL 0x00
  1409. #define ATOM_TRANSMITTER_V6_HPD1_SEL 0x01
  1410. #define ATOM_TRANSMITTER_V6_HPD2_SEL 0x02
  1411. #define ATOM_TRANSMITTER_V6_HPD3_SEL 0x03
  1412. #define ATOM_TRANSMITTER_V6_HPD4_SEL 0x04
  1413. #define ATOM_TRANSMITTER_V6_HPD5_SEL 0x05
  1414. #define ATOM_TRANSMITTER_V6_HPD6_SEL 0x06
  1415. /****************************************************************************/
  1416. // Structures used by ExternalEncoderControlTable V1.3
  1417. // ASIC Families: Evergreen, Llano, NI
  1418. // ucTableFormatRevision=1
  1419. // ucTableContentRevision=3
  1420. /****************************************************************************/
  1421. typedef struct _EXTERNAL_ENCODER_CONTROL_PARAMETERS_V3
  1422. {
  1423. union{
  1424. USHORT usPixelClock; // pixel clock in 10Khz, valid when ucAction=SETUP/ENABLE_OUTPUT
  1425. USHORT usConnectorId; // connector id, valid when ucAction = INIT
  1426. };
  1427. UCHAR ucConfig; // indicate which encoder, and DP link rate when ucAction = SETUP/ENABLE_OUTPUT
  1428. UCHAR ucAction; //
  1429. UCHAR ucEncoderMode; // encoder mode, only used when ucAction = SETUP/ENABLE_OUTPUT
  1430. UCHAR ucLaneNum; // lane number, only used when ucAction = SETUP/ENABLE_OUTPUT
  1431. UCHAR ucBitPerColor; // output bit per color, only valid when ucAction = SETUP/ENABLE_OUTPUT and ucEncodeMode= DP
  1432. UCHAR ucReserved;
  1433. }EXTERNAL_ENCODER_CONTROL_PARAMETERS_V3;
  1434. // ucAction
  1435. #define EXTERANL_ENCODER_ACTION_V3_DISABLE_OUTPUT 0x00
  1436. #define EXTERANL_ENCODER_ACTION_V3_ENABLE_OUTPUT 0x01
  1437. #define EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT 0x07
  1438. #define EXTERNAL_ENCODER_ACTION_V3_ENCODER_SETUP 0x0f
  1439. #define EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING_OFF 0x10
  1440. #define EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING 0x11
  1441. #define EXTERNAL_ENCODER_ACTION_V3_DACLOAD_DETECTION 0x12
  1442. #define EXTERNAL_ENCODER_ACTION_V3_DDC_SETUP 0x14
  1443. // ucConfig
  1444. #define EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_MASK 0x03
  1445. #define EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_1_62GHZ 0x00
  1446. #define EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ 0x01
  1447. #define EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_5_40GHZ 0x02
  1448. #define EXTERNAL_ENCODER_CONFIG_V3_ENCODER_SEL_MAKS 0x70
  1449. #define EXTERNAL_ENCODER_CONFIG_V3_ENCODER1 0x00
  1450. #define EXTERNAL_ENCODER_CONFIG_V3_ENCODER2 0x10
  1451. #define EXTERNAL_ENCODER_CONFIG_V3_ENCODER3 0x20
  1452. typedef struct _EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION_V3
  1453. {
  1454. EXTERNAL_ENCODER_CONTROL_PARAMETERS_V3 sExtEncoder;
  1455. ULONG ulReserved[2];
  1456. }EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION_V3;
  1457. /****************************************************************************/
  1458. // Structures used by DAC1OuputControlTable
  1459. // DAC2OuputControlTable
  1460. // LVTMAOutputControlTable (Before DEC30)
  1461. // TMDSAOutputControlTable (Before DEC30)
  1462. /****************************************************************************/
  1463. typedef struct _DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS
  1464. {
  1465. UCHAR ucAction; // Possible input:ATOM_ENABLE||ATOMDISABLE
  1466. // When the display is LCD, in addition to above:
  1467. // ATOM_LCD_BLOFF|| ATOM_LCD_BLON ||ATOM_LCD_BL_BRIGHTNESS_CONTROL||ATOM_LCD_SELFTEST_START||
  1468. // ATOM_LCD_SELFTEST_STOP
  1469. UCHAR aucPadding[3]; // padding to DWORD aligned
  1470. }DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS;
  1471. #define DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS
  1472. #define CRT1_OUTPUT_CONTROL_PARAMETERS DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS
  1473. #define CRT1_OUTPUT_CONTROL_PS_ALLOCATION DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION
  1474. #define CRT2_OUTPUT_CONTROL_PARAMETERS DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS
  1475. #define CRT2_OUTPUT_CONTROL_PS_ALLOCATION DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION
  1476. #define CV1_OUTPUT_CONTROL_PARAMETERS DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS
  1477. #define CV1_OUTPUT_CONTROL_PS_ALLOCATION DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION
  1478. #define TV1_OUTPUT_CONTROL_PARAMETERS DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS
  1479. #define TV1_OUTPUT_CONTROL_PS_ALLOCATION DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION
  1480. #define DFP1_OUTPUT_CONTROL_PARAMETERS DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS
  1481. #define DFP1_OUTPUT_CONTROL_PS_ALLOCATION DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION
  1482. #define DFP2_OUTPUT_CONTROL_PARAMETERS DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS
  1483. #define DFP2_OUTPUT_CONTROL_PS_ALLOCATION DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION
  1484. #define LCD1_OUTPUT_CONTROL_PARAMETERS DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS
  1485. #define LCD1_OUTPUT_CONTROL_PS_ALLOCATION DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION
  1486. #define DVO_OUTPUT_CONTROL_PARAMETERS DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS
  1487. #define DVO_OUTPUT_CONTROL_PS_ALLOCATION DIG_TRANSMITTER_CONTROL_PS_ALLOCATION
  1488. #define DVO_OUTPUT_CONTROL_PARAMETERS_V3 DIG_TRANSMITTER_CONTROL_PARAMETERS
  1489. typedef struct _LVTMA_OUTPUT_CONTROL_PARAMETERS_V2
  1490. {
  1491. // Possible value of ucAction
  1492. // ATOM_TRANSMITTER_ACTION_LCD_BLON
  1493. // ATOM_TRANSMITTER_ACTION_LCD_BLOFF
  1494. // ATOM_TRANSMITTER_ACTION_BL_BRIGHTNESS_CONTROL
  1495. // ATOM_TRANSMITTER_ACTION_POWER_ON
  1496. // ATOM_TRANSMITTER_ACTION_POWER_OFF
  1497. UCHAR ucAction;
  1498. UCHAR ucBriLevel;
  1499. USHORT usPwmFreq; // in unit of Hz, 200 means 200Hz
  1500. }LVTMA_OUTPUT_CONTROL_PARAMETERS_V2;
  1501. /****************************************************************************/
  1502. // Structures used by BlankCRTCTable
  1503. /****************************************************************************/
  1504. typedef struct _BLANK_CRTC_PARAMETERS
  1505. {
  1506. UCHAR ucCRTC; // ATOM_CRTC1 or ATOM_CRTC2
  1507. UCHAR ucBlanking; // ATOM_BLANKING or ATOM_BLANKINGOFF
  1508. USHORT usBlackColorRCr;
  1509. USHORT usBlackColorGY;
  1510. USHORT usBlackColorBCb;
  1511. }BLANK_CRTC_PARAMETERS;
  1512. #define BLANK_CRTC_PS_ALLOCATION BLANK_CRTC_PARAMETERS
  1513. /****************************************************************************/
  1514. // Structures used by EnableCRTCTable
  1515. // EnableCRTCMemReqTable
  1516. // UpdateCRTC_DoubleBufferRegistersTable
  1517. /****************************************************************************/
  1518. typedef struct _ENABLE_CRTC_PARAMETERS
  1519. {
  1520. UCHAR ucCRTC; // ATOM_CRTC1 or ATOM_CRTC2
  1521. UCHAR ucEnable; // ATOM_ENABLE or ATOM_DISABLE
  1522. UCHAR ucPadding[2];
  1523. }ENABLE_CRTC_PARAMETERS;
  1524. #define ENABLE_CRTC_PS_ALLOCATION ENABLE_CRTC_PARAMETERS
  1525. /****************************************************************************/
  1526. // Structures used by SetCRTC_OverScanTable
  1527. /****************************************************************************/
  1528. typedef struct _SET_CRTC_OVERSCAN_PARAMETERS
  1529. {
  1530. USHORT usOverscanRight; // right
  1531. USHORT usOverscanLeft; // left
  1532. USHORT usOverscanBottom; // bottom
  1533. USHORT usOverscanTop; // top
  1534. UCHAR ucCRTC; // ATOM_CRTC1 or ATOM_CRTC2
  1535. UCHAR ucPadding[3];
  1536. }SET_CRTC_OVERSCAN_PARAMETERS;
  1537. #define SET_CRTC_OVERSCAN_PS_ALLOCATION SET_CRTC_OVERSCAN_PARAMETERS
  1538. /****************************************************************************/
  1539. // Structures used by SetCRTC_ReplicationTable
  1540. /****************************************************************************/
  1541. typedef struct _SET_CRTC_REPLICATION_PARAMETERS
  1542. {
  1543. UCHAR ucH_Replication; // horizontal replication
  1544. UCHAR ucV_Replication; // vertical replication
  1545. UCHAR usCRTC; // ATOM_CRTC1 or ATOM_CRTC2
  1546. UCHAR ucPadding;
  1547. }SET_CRTC_REPLICATION_PARAMETERS;
  1548. #define SET_CRTC_REPLICATION_PS_ALLOCATION SET_CRTC_REPLICATION_PARAMETERS
  1549. /****************************************************************************/
  1550. // Structures used by SelectCRTC_SourceTable
  1551. /****************************************************************************/
  1552. typedef struct _SELECT_CRTC_SOURCE_PARAMETERS
  1553. {
  1554. UCHAR ucCRTC; // ATOM_CRTC1 or ATOM_CRTC2
  1555. UCHAR ucDevice; // ATOM_DEVICE_CRT1|ATOM_DEVICE_CRT2|....
  1556. UCHAR ucPadding[2];
  1557. }SELECT_CRTC_SOURCE_PARAMETERS;
  1558. #define SELECT_CRTC_SOURCE_PS_ALLOCATION SELECT_CRTC_SOURCE_PARAMETERS
  1559. typedef struct _SELECT_CRTC_SOURCE_PARAMETERS_V2
  1560. {
  1561. UCHAR ucCRTC; // ATOM_CRTC1 or ATOM_CRTC2
  1562. UCHAR ucEncoderID; // DAC1/DAC2/TVOUT/DIG1/DIG2/DVO
  1563. UCHAR ucEncodeMode; // Encoding mode, only valid when using DIG1/DIG2/DVO
  1564. UCHAR ucPadding;
  1565. }SELECT_CRTC_SOURCE_PARAMETERS_V2;
  1566. //ucEncoderID
  1567. //#define ASIC_INT_DAC1_ENCODER_ID 0x00
  1568. //#define ASIC_INT_TV_ENCODER_ID 0x02
  1569. //#define ASIC_INT_DIG1_ENCODER_ID 0x03
  1570. //#define ASIC_INT_DAC2_ENCODER_ID 0x04
  1571. //#define ASIC_EXT_TV_ENCODER_ID 0x06
  1572. //#define ASIC_INT_DVO_ENCODER_ID 0x07
  1573. //#define ASIC_INT_DIG2_ENCODER_ID 0x09
  1574. //#define ASIC_EXT_DIG_ENCODER_ID 0x05
  1575. //ucEncodeMode
  1576. //#define ATOM_ENCODER_MODE_DP 0
  1577. //#define ATOM_ENCODER_MODE_LVDS 1
  1578. //#define ATOM_ENCODER_MODE_DVI 2
  1579. //#define ATOM_ENCODER_MODE_HDMI 3
  1580. //#define ATOM_ENCODER_MODE_SDVO 4
  1581. //#define ATOM_ENCODER_MODE_TV 13
  1582. //#define ATOM_ENCODER_MODE_CV 14
  1583. //#define ATOM_ENCODER_MODE_CRT 15
  1584. typedef struct _SELECT_CRTC_SOURCE_PARAMETERS_V3
  1585. {
  1586. UCHAR ucCRTC; // ATOM_CRTC1 or ATOM_CRTC2
  1587. UCHAR ucEncoderID; // DAC1/DAC2/TVOUT/DIG1/DIG2/DVO
  1588. UCHAR ucEncodeMode; // Encoding mode, only valid when using DIG1/DIG2/DVO
  1589. UCHAR ucDstBpc; // PANEL_6/8/10/12BIT_PER_COLOR
  1590. }SELECT_CRTC_SOURCE_PARAMETERS_V3;
  1591. /****************************************************************************/
  1592. // Structures used by SetPixelClockTable
  1593. // GetPixelClockTable
  1594. /****************************************************************************/
  1595. //Major revision=1., Minor revision=1
  1596. typedef struct _PIXEL_CLOCK_PARAMETERS
  1597. {
  1598. USHORT usPixelClock; // in 10kHz unit; for bios convenient = (RefClk*FB_Div)/(Ref_Div*Post_Div)
  1599. // 0 means disable PPLL
  1600. USHORT usRefDiv; // Reference divider
  1601. USHORT usFbDiv; // feedback divider
  1602. UCHAR ucPostDiv; // post divider
  1603. UCHAR ucFracFbDiv; // fractional feedback divider
  1604. UCHAR ucPpll; // ATOM_PPLL1 or ATOM_PPL2
  1605. UCHAR ucRefDivSrc; // ATOM_PJITTER or ATO_NONPJITTER
  1606. UCHAR ucCRTC; // Which CRTC uses this Ppll
  1607. UCHAR ucPadding;
  1608. }PIXEL_CLOCK_PARAMETERS;
  1609. //Major revision=1., Minor revision=2, add ucMiscIfno
  1610. //ucMiscInfo:
  1611. #define MISC_FORCE_REPROG_PIXEL_CLOCK 0x1
  1612. #define MISC_DEVICE_INDEX_MASK 0xF0
  1613. #define MISC_DEVICE_INDEX_SHIFT 4
  1614. typedef struct _PIXEL_CLOCK_PARAMETERS_V2
  1615. {
  1616. USHORT usPixelClock; // in 10kHz unit; for bios convenient = (RefClk*FB_Div)/(Ref_Div*Post_Div)
  1617. // 0 means disable PPLL
  1618. USHORT usRefDiv; // Reference divider
  1619. USHORT usFbDiv; // feedback divider
  1620. UCHAR ucPostDiv; // post divider
  1621. UCHAR ucFracFbDiv; // fractional feedback divider
  1622. UCHAR ucPpll; // ATOM_PPLL1 or ATOM_PPL2
  1623. UCHAR ucRefDivSrc; // ATOM_PJITTER or ATO_NONPJITTER
  1624. UCHAR ucCRTC; // Which CRTC uses this Ppll
  1625. UCHAR ucMiscInfo; // Different bits for different purpose, bit [7:4] as device index, bit[0]=Force prog
  1626. }PIXEL_CLOCK_PARAMETERS_V2;
  1627. //Major revision=1., Minor revision=3, structure/definition change
  1628. //ucEncoderMode:
  1629. //ATOM_ENCODER_MODE_DP
  1630. //ATOM_ENOCDER_MODE_LVDS
  1631. //ATOM_ENOCDER_MODE_DVI
  1632. //ATOM_ENOCDER_MODE_HDMI
  1633. //ATOM_ENOCDER_MODE_SDVO
  1634. //ATOM_ENCODER_MODE_TV 13
  1635. //ATOM_ENCODER_MODE_CV 14
  1636. //ATOM_ENCODER_MODE_CRT 15
  1637. //ucDVOConfig
  1638. //#define DVO_ENCODER_CONFIG_RATE_SEL 0x01
  1639. //#define DVO_ENCODER_CONFIG_DDR_SPEED 0x00
  1640. //#define DVO_ENCODER_CONFIG_SDR_SPEED 0x01
  1641. //#define DVO_ENCODER_CONFIG_OUTPUT_SEL 0x0c
  1642. //#define DVO_ENCODER_CONFIG_LOW12BIT 0x00
  1643. //#define DVO_ENCODER_CONFIG_UPPER12BIT 0x04
  1644. //#define DVO_ENCODER_CONFIG_24BIT 0x08
  1645. //ucMiscInfo: also changed, see below
  1646. #define PIXEL_CLOCK_MISC_FORCE_PROG_PPLL 0x01
  1647. #define PIXEL_CLOCK_MISC_VGA_MODE 0x02
  1648. #define PIXEL_CLOCK_MISC_CRTC_SEL_MASK 0x04
  1649. #define PIXEL_CLOCK_MISC_CRTC_SEL_CRTC1 0x00
  1650. #define PIXEL_CLOCK_MISC_CRTC_SEL_CRTC2 0x04
  1651. #define PIXEL_CLOCK_MISC_USE_ENGINE_FOR_DISPCLK 0x08
  1652. #define PIXEL_CLOCK_MISC_REF_DIV_SRC 0x10
  1653. // V1.4 for RoadRunner
  1654. #define PIXEL_CLOCK_V4_MISC_SS_ENABLE 0x10
  1655. #define PIXEL_CLOCK_V4_MISC_COHERENT_MODE 0x20
  1656. typedef struct _PIXEL_CLOCK_PARAMETERS_V3
  1657. {
  1658. USHORT usPixelClock; // in 10kHz unit; for bios convenient = (RefClk*FB_Div)/(Ref_Div*Post_Div)
  1659. // 0 means disable PPLL. For VGA PPLL,make sure this value is not 0.
  1660. USHORT usRefDiv; // Reference divider
  1661. USHORT usFbDiv; // feedback divider
  1662. UCHAR ucPostDiv; // post divider
  1663. UCHAR ucFracFbDiv; // fractional feedback divider
  1664. UCHAR ucPpll; // ATOM_PPLL1 or ATOM_PPL2
  1665. UCHAR ucTransmitterId; // graphic encoder id defined in objectId.h
  1666. union
  1667. {
  1668. UCHAR ucEncoderMode; // encoder type defined as ATOM_ENCODER_MODE_DP/DVI/HDMI/
  1669. UCHAR ucDVOConfig; // when use DVO, need to know SDR/DDR, 12bit or 24bit
  1670. };
  1671. UCHAR ucMiscInfo; // bit[0]=Force program, bit[1]= set pclk for VGA, b[2]= CRTC sel
  1672. // bit[3]=0:use PPLL for dispclk source, =1: use engine clock for dispclock source
  1673. // bit[4]=0:use XTALIN as the source of reference divider,=1 use the pre-defined clock as the source of reference divider
  1674. }PIXEL_CLOCK_PARAMETERS_V3;
  1675. #define PIXEL_CLOCK_PARAMETERS_LAST PIXEL_CLOCK_PARAMETERS_V2
  1676. #define GET_PIXEL_CLOCK_PS_ALLOCATION PIXEL_CLOCK_PARAMETERS_LAST
  1677. typedef struct _PIXEL_CLOCK_PARAMETERS_V5
  1678. {
  1679. UCHAR ucCRTC; // ATOM_CRTC1~6, indicate the CRTC controller to
  1680. // drive the pixel clock. not used for DCPLL case.
  1681. union{
  1682. UCHAR ucReserved;
  1683. UCHAR ucFracFbDiv; // [gphan] temporary to prevent build problem. remove it after driver code is changed.
  1684. };
  1685. USHORT usPixelClock; // target the pixel clock to drive the CRTC timing
  1686. // 0 means disable PPLL/DCPLL.
  1687. USHORT usFbDiv; // feedback divider integer part.
  1688. UCHAR ucPostDiv; // post divider.
  1689. UCHAR ucRefDiv; // Reference divider
  1690. UCHAR ucPpll; // ATOM_PPLL1/ATOM_PPLL2/ATOM_DCPLL
  1691. UCHAR ucTransmitterID; // ASIC encoder id defined in objectId.h,
  1692. // indicate which graphic encoder will be used.
  1693. UCHAR ucEncoderMode; // Encoder mode:
  1694. UCHAR ucMiscInfo; // bit[0]= Force program PPLL
  1695. // bit[1]= when VGA timing is used.
  1696. // bit[3:2]= HDMI panel bit depth: =0: 24bpp =1:30bpp, =2:32bpp
  1697. // bit[4]= RefClock source for PPLL.
  1698. // =0: XTLAIN( default mode )
  1699. // =1: other external clock source, which is pre-defined
  1700. // by VBIOS depend on the feature required.
  1701. // bit[7:5]: reserved.
  1702. ULONG ulFbDivDecFrac; // 20 bit feedback divider decimal fraction part, range from 1~999999 ( 0.000001 to 0.999999 )
  1703. }PIXEL_CLOCK_PARAMETERS_V5;
  1704. #define PIXEL_CLOCK_V5_MISC_FORCE_PROG_PPLL 0x01
  1705. #define PIXEL_CLOCK_V5_MISC_VGA_MODE 0x02
  1706. #define PIXEL_CLOCK_V5_MISC_HDMI_BPP_MASK 0x0c
  1707. #define PIXEL_CLOCK_V5_MISC_HDMI_24BPP 0x00
  1708. #define PIXEL_CLOCK_V5_MISC_HDMI_30BPP 0x04
  1709. #define PIXEL_CLOCK_V5_MISC_HDMI_32BPP 0x08
  1710. #define PIXEL_CLOCK_V5_MISC_REF_DIV_SRC 0x10
  1711. typedef struct _CRTC_PIXEL_CLOCK_FREQ
  1712. {
  1713. #if ATOM_BIG_ENDIAN
  1714. ULONG ucCRTC:8; // ATOM_CRTC1~6, indicate the CRTC controller to
  1715. // drive the pixel clock. not used for DCPLL case.
  1716. ULONG ulPixelClock:24; // target the pixel clock to drive the CRTC timing.
  1717. // 0 means disable PPLL/DCPLL. Expanded to 24 bits comparing to previous version.
  1718. #else
  1719. ULONG ulPixelClock:24; // target the pixel clock to drive the CRTC timing.
  1720. // 0 means disable PPLL/DCPLL. Expanded to 24 bits comparing to previous version.
  1721. ULONG ucCRTC:8; // ATOM_CRTC1~6, indicate the CRTC controller to
  1722. // drive the pixel clock. not used for DCPLL case.
  1723. #endif
  1724. }CRTC_PIXEL_CLOCK_FREQ;
  1725. typedef struct _PIXEL_CLOCK_PARAMETERS_V6
  1726. {
  1727. union{
  1728. CRTC_PIXEL_CLOCK_FREQ ulCrtcPclkFreq; // pixel clock and CRTC id frequency
  1729. ULONG ulDispEngClkFreq; // dispclk frequency
  1730. };
  1731. USHORT usFbDiv; // feedback divider integer part.
  1732. UCHAR ucPostDiv; // post divider.
  1733. UCHAR ucRefDiv; // Reference divider
  1734. UCHAR ucPpll; // ATOM_PPLL1/ATOM_PPLL2/ATOM_DCPLL
  1735. UCHAR ucTransmitterID; // ASIC encoder id defined in objectId.h,
  1736. // indicate which graphic encoder will be used.
  1737. UCHAR ucEncoderMode; // Encoder mode:
  1738. UCHAR ucMiscInfo; // bit[0]= Force program PPLL
  1739. // bit[1]= when VGA timing is used.
  1740. // bit[3:2]= HDMI panel bit depth: =0: 24bpp =1:30bpp, =2:32bpp
  1741. // bit[4]= RefClock source for PPLL.
  1742. // =0: XTLAIN( default mode )
  1743. // =1: other external clock source, which is pre-defined
  1744. // by VBIOS depend on the feature required.
  1745. // bit[7:5]: reserved.
  1746. ULONG ulFbDivDecFrac; // 20 bit feedback divider decimal fraction part, range from 1~999999 ( 0.000001 to 0.999999 )
  1747. }PIXEL_CLOCK_PARAMETERS_V6;
  1748. #define PIXEL_CLOCK_V6_MISC_FORCE_PROG_PPLL 0x01
  1749. #define PIXEL_CLOCK_V6_MISC_VGA_MODE 0x02
  1750. #define PIXEL_CLOCK_V6_MISC_HDMI_BPP_MASK 0x0c
  1751. #define PIXEL_CLOCK_V6_MISC_HDMI_24BPP 0x00
  1752. #define PIXEL_CLOCK_V6_MISC_HDMI_36BPP 0x04
  1753. #define PIXEL_CLOCK_V6_MISC_HDMI_36BPP_V6 0x08 //for V6, the correct definition for 36bpp should be 2 for 36bpp(2:1)
  1754. #define PIXEL_CLOCK_V6_MISC_HDMI_30BPP 0x08
  1755. #define PIXEL_CLOCK_V6_MISC_HDMI_30BPP_V6 0x04 //for V6, the correct definition for 30bpp should be 1 for 36bpp(5:4)
  1756. #define PIXEL_CLOCK_V6_MISC_HDMI_48BPP 0x0c
  1757. #define PIXEL_CLOCK_V6_MISC_REF_DIV_SRC 0x10
  1758. #define PIXEL_CLOCK_V6_MISC_GEN_DPREFCLK 0x40
  1759. #define PIXEL_CLOCK_V6_MISC_DPREFCLK_BYPASS 0x40
  1760. typedef struct _GET_DISP_PLL_STATUS_INPUT_PARAMETERS_V2
  1761. {
  1762. PIXEL_CLOCK_PARAMETERS_V3 sDispClkInput;
  1763. }GET_DISP_PLL_STATUS_INPUT_PARAMETERS_V2;
  1764. typedef struct _GET_DISP_PLL_STATUS_OUTPUT_PARAMETERS_V2
  1765. {
  1766. UCHAR ucStatus;
  1767. UCHAR ucRefDivSrc; // =1: reference clock source from XTALIN, =0: source from PCIE ref clock
  1768. UCHAR ucReserved[2];
  1769. }GET_DISP_PLL_STATUS_OUTPUT_PARAMETERS_V2;
  1770. typedef struct _GET_DISP_PLL_STATUS_INPUT_PARAMETERS_V3
  1771. {
  1772. PIXEL_CLOCK_PARAMETERS_V5 sDispClkInput;
  1773. }GET_DISP_PLL_STATUS_INPUT_PARAMETERS_V3;
  1774. typedef struct _PIXEL_CLOCK_PARAMETERS_V7
  1775. {
  1776. ULONG ulPixelClock; // target the pixel clock to drive the CRTC timing in unit of 100Hz.
  1777. UCHAR ucPpll; // ATOM_PHY_PLL0/ATOM_PHY_PLL1/ATOM_PPLL0
  1778. UCHAR ucTransmitterID; // ASIC encoder id defined in objectId.h,
  1779. // indicate which graphic encoder will be used.
  1780. UCHAR ucEncoderMode; // Encoder mode:
  1781. UCHAR ucMiscInfo; // bit[0]= Force program PLL for pixclk
  1782. // bit[1]= Force program PHY PLL only ( internally used by VBIOS only in DP case which PHYPLL is programmed for SYMCLK, not Pixclk )
  1783. // bit[5:4]= RefClock source for PPLL.
  1784. // =0: XTLAIN( default mode )
  1785. // =1: pcie
  1786. // =2: GENLK
  1787. UCHAR ucCRTC; // ATOM_CRTC1~6, indicate the CRTC controller to
  1788. UCHAR ucDeepColorRatio; // HDMI panel bit depth: =0: 24bpp =1:30bpp, =2:36bpp
  1789. UCHAR ucReserved[2];
  1790. ULONG ulReserved;
  1791. }PIXEL_CLOCK_PARAMETERS_V7;
  1792. //ucMiscInfo
  1793. #define PIXEL_CLOCK_V7_MISC_FORCE_PROG_PPLL 0x01
  1794. #define PIXEL_CLOCK_V7_MISC_PROG_PHYPLL 0x02
  1795. #define PIXEL_CLOCK_V7_MISC_YUV420_MODE 0x04
  1796. #define PIXEL_CLOCK_V7_MISC_DVI_DUALLINK_EN 0x08
  1797. #define PIXEL_CLOCK_V7_MISC_REF_DIV_SRC 0x30
  1798. #define PIXEL_CLOCK_V7_MISC_REF_DIV_SRC_XTALIN 0x00
  1799. #define PIXEL_CLOCK_V7_MISC_REF_DIV_SRC_PCIE 0x10
  1800. #define PIXEL_CLOCK_V7_MISC_REF_DIV_SRC_GENLK 0x20
  1801. //ucDeepColorRatio
  1802. #define PIXEL_CLOCK_V7_DEEPCOLOR_RATIO_DIS 0x00 //00 - DCCG_DEEP_COLOR_DTO_DISABLE: Disable Deep Color DTO
  1803. #define PIXEL_CLOCK_V7_DEEPCOLOR_RATIO_5_4 0x01 //01 - DCCG_DEEP_COLOR_DTO_5_4_RATIO: Set Deep Color DTO to 5:4
  1804. #define PIXEL_CLOCK_V7_DEEPCOLOR_RATIO_3_2 0x02 //02 - DCCG_DEEP_COLOR_DTO_3_2_RATIO: Set Deep Color DTO to 3:2
  1805. #define PIXEL_CLOCK_V7_DEEPCOLOR_RATIO_2_1 0x03 //03 - DCCG_DEEP_COLOR_DTO_2_1_RATIO: Set Deep Color DTO to 2:1
  1806. // SetDCEClockTable input parameter for DCE11.1
  1807. typedef struct _SET_DCE_CLOCK_PARAMETERS_V1_1
  1808. {
  1809. ULONG ulDISPClkFreq; // target DISPCLK frquency in unit of 10kHz, return real DISPCLK frequency. when ucFlag[1]=1, in unit of 100Hz.
  1810. UCHAR ucFlag; // bit0=1: DPREFCLK bypass DFS bit0=0: DPREFCLK not bypass DFS
  1811. UCHAR ucCrtc; // use when enable DCCG pixel clock ucFlag[1]=1
  1812. UCHAR ucPpllId; // use when enable DCCG pixel clock ucFlag[1]=1
  1813. UCHAR ucDeepColorRatio; // use when enable DCCG pixel clock ucFlag[1]=1
  1814. }SET_DCE_CLOCK_PARAMETERS_V1_1;
  1815. typedef struct _SET_DCE_CLOCK_PS_ALLOCATION_V1_1
  1816. {
  1817. SET_DCE_CLOCK_PARAMETERS_V1_1 asParam;
  1818. ULONG ulReserved[2];
  1819. }SET_DCE_CLOCK_PS_ALLOCATION_V1_1;
  1820. //SET_DCE_CLOCK_PARAMETERS_V1_1.ucFlag
  1821. #define SET_DCE_CLOCK_FLAG_GEN_DPREFCLK 0x01
  1822. #define SET_DCE_CLOCK_FLAG_DPREFCLK_BYPASS 0x01
  1823. #define SET_DCE_CLOCK_FLAG_ENABLE_PIXCLK 0x02
  1824. // SetDCEClockTable input parameter for DCE11.2( POLARIS10 and POLARIS11 ) and above
  1825. typedef struct _SET_DCE_CLOCK_PARAMETERS_V2_1
  1826. {
  1827. ULONG ulDCEClkFreq; // target DCE frequency in unit of 10KHZ, return real DISPCLK/DPREFCLK frequency.
  1828. UCHAR ucDCEClkType; // =0: DISPCLK =1: DPREFCLK =2: PIXCLK
  1829. UCHAR ucDCEClkSrc; // ATOM_PLL0 or ATOM_GCK_DFS or ATOM_FCH_CLK or ATOM_COMBOPHY_PLLx
  1830. UCHAR ucDCEClkFlag; // Bit [1:0] = PPLL ref clock source ( when ucDCEClkSrc= ATOM_PPLL0 )
  1831. UCHAR ucCRTC; // ucDisp Pipe Id, ATOM_CRTC0/1/2/..., use only when ucDCEClkType = PIXCLK
  1832. }SET_DCE_CLOCK_PARAMETERS_V2_1;
  1833. //ucDCEClkType
  1834. #define DCE_CLOCK_TYPE_DISPCLK 0
  1835. #define DCE_CLOCK_TYPE_DPREFCLK 1
  1836. #define DCE_CLOCK_TYPE_PIXELCLK 2 // used by VBIOS internally, called by SetPixelClockTable
  1837. //ucDCEClkFlag when ucDCEClkType == DPREFCLK
  1838. #define DCE_CLOCK_FLAG_PLL_REFCLK_SRC_MASK 0x03
  1839. #define DCE_CLOCK_FLAG_PLL_REFCLK_SRC_GENERICA 0x00
  1840. #define DCE_CLOCK_FLAG_PLL_REFCLK_SRC_GENLK 0x01
  1841. #define DCE_CLOCK_FLAG_PLL_REFCLK_SRC_PCIE 0x02
  1842. #define DCE_CLOCK_FLAG_PLL_REFCLK_SRC_XTALIN 0x03
  1843. //ucDCEClkFlag when ucDCEClkType == PIXCLK
  1844. #define DCE_CLOCK_FLAG_PCLK_DEEPCOLOR_RATIO_MASK 0x03
  1845. #define DCE_CLOCK_FLAG_PCLK_DEEPCOLOR_RATIO_DIS 0x00 //00 - DCCG_DEEP_COLOR_DTO_DISABLE: Disable Deep Color DTO
  1846. #define DCE_CLOCK_FLAG_PCLK_DEEPCOLOR_RATIO_5_4 0x01 //01 - DCCG_DEEP_COLOR_DTO_5_4_RATIO: Set Deep Color DTO to 5:4
  1847. #define DCE_CLOCK_FLAG_PCLK_DEEPCOLOR_RATIO_3_2 0x02 //02 - DCCG_DEEP_COLOR_DTO_3_2_RATIO: Set Deep Color DTO to 3:2
  1848. #define DCE_CLOCK_FLAG_PCLK_DEEPCOLOR_RATIO_2_1 0x03 //03 - DCCG_DEEP_COLOR_DTO_2_1_RATIO: Set Deep Color DTO to 2:1
  1849. #define DCE_CLOCK_FLAG_PIXCLK_YUV420_MODE 0x04
  1850. typedef struct _SET_DCE_CLOCK_PS_ALLOCATION_V2_1
  1851. {
  1852. SET_DCE_CLOCK_PARAMETERS_V2_1 asParam;
  1853. ULONG ulReserved[2];
  1854. }SET_DCE_CLOCK_PS_ALLOCATION_V2_1;
  1855. /****************************************************************************/
  1856. // Structures used by AdjustDisplayPllTable
  1857. /****************************************************************************/
  1858. typedef struct _ADJUST_DISPLAY_PLL_PARAMETERS
  1859. {
  1860. USHORT usPixelClock;
  1861. UCHAR ucTransmitterID;
  1862. UCHAR ucEncodeMode;
  1863. union
  1864. {
  1865. UCHAR ucDVOConfig; //if DVO, need passing link rate and output 12bitlow or 24bit
  1866. UCHAR ucConfig; //if none DVO, not defined yet
  1867. };
  1868. UCHAR ucReserved[3];
  1869. }ADJUST_DISPLAY_PLL_PARAMETERS;
  1870. #define ADJUST_DISPLAY_CONFIG_SS_ENABLE 0x10
  1871. #define ADJUST_DISPLAY_PLL_PS_ALLOCATION ADJUST_DISPLAY_PLL_PARAMETERS
  1872. typedef struct _ADJUST_DISPLAY_PLL_INPUT_PARAMETERS_V3
  1873. {
  1874. USHORT usPixelClock; // target pixel clock
  1875. UCHAR ucTransmitterID; // GPU transmitter id defined in objectid.h
  1876. UCHAR ucEncodeMode; // encoder mode: CRT, LVDS, DP, TMDS or HDMI
  1877. UCHAR ucDispPllConfig; // display pll configure parameter defined as following DISPPLL_CONFIG_XXXX
  1878. UCHAR ucExtTransmitterID; // external encoder id.
  1879. UCHAR ucReserved[2];
  1880. }ADJUST_DISPLAY_PLL_INPUT_PARAMETERS_V3;
  1881. // usDispPllConfig v1.2 for RoadRunner
  1882. #define DISPPLL_CONFIG_DVO_RATE_SEL 0x0001 // need only when ucTransmitterID = DVO
  1883. #define DISPPLL_CONFIG_DVO_DDR_SPEED 0x0000 // need only when ucTransmitterID = DVO
  1884. #define DISPPLL_CONFIG_DVO_SDR_SPEED 0x0001 // need only when ucTransmitterID = DVO
  1885. #define DISPPLL_CONFIG_DVO_OUTPUT_SEL 0x000c // need only when ucTransmitterID = DVO
  1886. #define DISPPLL_CONFIG_DVO_LOW12BIT 0x0000 // need only when ucTransmitterID = DVO
  1887. #define DISPPLL_CONFIG_DVO_UPPER12BIT 0x0004 // need only when ucTransmitterID = DVO
  1888. #define DISPPLL_CONFIG_DVO_24BIT 0x0008 // need only when ucTransmitterID = DVO
  1889. #define DISPPLL_CONFIG_SS_ENABLE 0x0010 // Only used when ucEncoderMode = DP or LVDS
  1890. #define DISPPLL_CONFIG_COHERENT_MODE 0x0020 // Only used when ucEncoderMode = TMDS or HDMI
  1891. #define DISPPLL_CONFIG_DUAL_LINK 0x0040 // Only used when ucEncoderMode = TMDS or LVDS
  1892. typedef struct _ADJUST_DISPLAY_PLL_OUTPUT_PARAMETERS_V3
  1893. {
  1894. ULONG ulDispPllFreq; // return display PPLL freq which is used to generate the pixclock, and related idclk, symclk etc
  1895. UCHAR ucRefDiv; // if it is none-zero, it is used to be calculated the other ppll parameter fb_divider and post_div ( if it is not given )
  1896. UCHAR ucPostDiv; // if it is none-zero, it is used to be calculated the other ppll parameter fb_divider
  1897. UCHAR ucReserved[2];
  1898. }ADJUST_DISPLAY_PLL_OUTPUT_PARAMETERS_V3;
  1899. typedef struct _ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3
  1900. {
  1901. union
  1902. {
  1903. ADJUST_DISPLAY_PLL_INPUT_PARAMETERS_V3 sInput;
  1904. ADJUST_DISPLAY_PLL_OUTPUT_PARAMETERS_V3 sOutput;
  1905. };
  1906. } ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3;
  1907. /****************************************************************************/
  1908. // Structures used by EnableYUVTable
  1909. /****************************************************************************/
  1910. typedef struct _ENABLE_YUV_PARAMETERS
  1911. {
  1912. UCHAR ucEnable; // ATOM_ENABLE:Enable YUV or ATOM_DISABLE:Disable YUV (RGB)
  1913. UCHAR ucCRTC; // Which CRTC needs this YUV or RGB format
  1914. UCHAR ucPadding[2];
  1915. }ENABLE_YUV_PARAMETERS;
  1916. #define ENABLE_YUV_PS_ALLOCATION ENABLE_YUV_PARAMETERS
  1917. /****************************************************************************/
  1918. // Structures used by GetMemoryClockTable
  1919. /****************************************************************************/
  1920. typedef struct _GET_MEMORY_CLOCK_PARAMETERS
  1921. {
  1922. ULONG ulReturnMemoryClock; // current memory speed in 10KHz unit
  1923. } GET_MEMORY_CLOCK_PARAMETERS;
  1924. #define GET_MEMORY_CLOCK_PS_ALLOCATION GET_MEMORY_CLOCK_PARAMETERS
  1925. /****************************************************************************/
  1926. // Structures used by GetEngineClockTable
  1927. /****************************************************************************/
  1928. typedef struct _GET_ENGINE_CLOCK_PARAMETERS
  1929. {
  1930. ULONG ulReturnEngineClock; // current engine speed in 10KHz unit
  1931. } GET_ENGINE_CLOCK_PARAMETERS;
  1932. #define GET_ENGINE_CLOCK_PS_ALLOCATION GET_ENGINE_CLOCK_PARAMETERS
  1933. /****************************************************************************/
  1934. // Following Structures and constant may be obsolete
  1935. /****************************************************************************/
  1936. //Maxium 8 bytes,the data read in will be placed in the parameter space.
  1937. //Read operaion successeful when the paramter space is non-zero, otherwise read operation failed
  1938. typedef struct _READ_EDID_FROM_HW_I2C_DATA_PARAMETERS
  1939. {
  1940. USHORT usPrescale; //Ratio between Engine clock and I2C clock
  1941. USHORT usVRAMAddress; //Adress in Frame Buffer where to pace raw EDID
  1942. USHORT usStatus; //When use output: lower byte EDID checksum, high byte hardware status
  1943. //WHen use input: lower byte as 'byte to read':currently limited to 128byte or 1byte
  1944. UCHAR ucSlaveAddr; //Read from which slave
  1945. UCHAR ucLineNumber; //Read from which HW assisted line
  1946. }READ_EDID_FROM_HW_I2C_DATA_PARAMETERS;
  1947. #define READ_EDID_FROM_HW_I2C_DATA_PS_ALLOCATION READ_EDID_FROM_HW_I2C_DATA_PARAMETERS
  1948. #define ATOM_WRITE_I2C_FORMAT_PSOFFSET_PSDATABYTE 0
  1949. #define ATOM_WRITE_I2C_FORMAT_PSOFFSET_PSTWODATABYTES 1
  1950. #define ATOM_WRITE_I2C_FORMAT_PSCOUNTER_PSOFFSET_IDDATABLOCK 2
  1951. #define ATOM_WRITE_I2C_FORMAT_PSCOUNTER_IDOFFSET_PLUS_IDDATABLOCK 3
  1952. #define ATOM_WRITE_I2C_FORMAT_IDCOUNTER_IDOFFSET_IDDATABLOCK 4
  1953. typedef struct _WRITE_ONE_BYTE_HW_I2C_DATA_PARAMETERS
  1954. {
  1955. USHORT usPrescale; //Ratio between Engine clock and I2C clock
  1956. USHORT usByteOffset; //Write to which byte
  1957. //Upper portion of usByteOffset is Format of data
  1958. //1bytePS+offsetPS
  1959. //2bytesPS+offsetPS
  1960. //blockID+offsetPS
  1961. //blockID+offsetID
  1962. //blockID+counterID+offsetID
  1963. UCHAR ucData; //PS data1
  1964. UCHAR ucStatus; //Status byte 1=success, 2=failure, Also is used as PS data2
  1965. UCHAR ucSlaveAddr; //Write to which slave
  1966. UCHAR ucLineNumber; //Write from which HW assisted line
  1967. }WRITE_ONE_BYTE_HW_I2C_DATA_PARAMETERS;
  1968. #define WRITE_ONE_BYTE_HW_I2C_DATA_PS_ALLOCATION WRITE_ONE_BYTE_HW_I2C_DATA_PARAMETERS
  1969. typedef struct _SET_UP_HW_I2C_DATA_PARAMETERS
  1970. {
  1971. USHORT usPrescale; //Ratio between Engine clock and I2C clock
  1972. UCHAR ucSlaveAddr; //Write to which slave
  1973. UCHAR ucLineNumber; //Write from which HW assisted line
  1974. }SET_UP_HW_I2C_DATA_PARAMETERS;
  1975. /**************************************************************************/
  1976. #define SPEED_FAN_CONTROL_PS_ALLOCATION WRITE_ONE_BYTE_HW_I2C_DATA_PARAMETERS
  1977. /****************************************************************************/
  1978. // Structures used by PowerConnectorDetectionTable
  1979. /****************************************************************************/
  1980. typedef struct _POWER_CONNECTOR_DETECTION_PARAMETERS
  1981. {
  1982. UCHAR ucPowerConnectorStatus; //Used for return value 0: detected, 1:not detected
  1983. UCHAR ucPwrBehaviorId;
  1984. USHORT usPwrBudget; //how much power currently boot to in unit of watt
  1985. }POWER_CONNECTOR_DETECTION_PARAMETERS;
  1986. typedef struct POWER_CONNECTOR_DETECTION_PS_ALLOCATION
  1987. {
  1988. UCHAR ucPowerConnectorStatus; //Used for return value 0: detected, 1:not detected
  1989. UCHAR ucReserved;
  1990. USHORT usPwrBudget; //how much power currently boot to in unit of watt
  1991. WRITE_ONE_BYTE_HW_I2C_DATA_PS_ALLOCATION sReserved;
  1992. }POWER_CONNECTOR_DETECTION_PS_ALLOCATION;
  1993. /****************************LVDS SS Command Table Definitions**********************/
  1994. /****************************************************************************/
  1995. // Structures used by EnableSpreadSpectrumOnPPLLTable
  1996. /****************************************************************************/
  1997. typedef struct _ENABLE_LVDS_SS_PARAMETERS
  1998. {
  1999. USHORT usSpreadSpectrumPercentage;
  2000. UCHAR ucSpreadSpectrumType; //Bit1=0 Down Spread,=1 Center Spread. Bit1=1 Ext. =0 Int. Others:TBD
  2001. UCHAR ucSpreadSpectrumStepSize_Delay; //bits3:2 SS_STEP_SIZE; bit 6:4 SS_DELAY
  2002. UCHAR ucEnable; //ATOM_ENABLE or ATOM_DISABLE
  2003. UCHAR ucPadding[3];
  2004. }ENABLE_LVDS_SS_PARAMETERS;
  2005. //ucTableFormatRevision=1,ucTableContentRevision=2
  2006. typedef struct _ENABLE_LVDS_SS_PARAMETERS_V2
  2007. {
  2008. USHORT usSpreadSpectrumPercentage;
  2009. UCHAR ucSpreadSpectrumType; //Bit1=0 Down Spread,=1 Center Spread. Bit1=1 Ext. =0 Int. Others:TBD
  2010. UCHAR ucSpreadSpectrumStep; //
  2011. UCHAR ucEnable; //ATOM_ENABLE or ATOM_DISABLE
  2012. UCHAR ucSpreadSpectrumDelay;
  2013. UCHAR ucSpreadSpectrumRange;
  2014. UCHAR ucPadding;
  2015. }ENABLE_LVDS_SS_PARAMETERS_V2;
  2016. //This new structure is based on ENABLE_LVDS_SS_PARAMETERS but expands to SS on PPLL, so other devices can use SS.
  2017. typedef struct _ENABLE_SPREAD_SPECTRUM_ON_PPLL
  2018. {
  2019. USHORT usSpreadSpectrumPercentage;
  2020. UCHAR ucSpreadSpectrumType; // Bit1=0 Down Spread,=1 Center Spread. Bit1=1 Ext. =0 Int. Others:TBD
  2021. UCHAR ucSpreadSpectrumStep; //
  2022. UCHAR ucEnable; // ATOM_ENABLE or ATOM_DISABLE
  2023. UCHAR ucSpreadSpectrumDelay;
  2024. UCHAR ucSpreadSpectrumRange;
  2025. UCHAR ucPpll; // ATOM_PPLL1/ATOM_PPLL2
  2026. }ENABLE_SPREAD_SPECTRUM_ON_PPLL;
  2027. typedef struct _ENABLE_SPREAD_SPECTRUM_ON_PPLL_V2
  2028. {
  2029. USHORT usSpreadSpectrumPercentage;
  2030. UCHAR ucSpreadSpectrumType; // Bit[0]: 0-Down Spread,1-Center Spread.
  2031. // Bit[1]: 1-Ext. 0-Int.
  2032. // Bit[3:2]: =0 P1PLL =1 P2PLL =2 DCPLL
  2033. // Bits[7:4] reserved
  2034. UCHAR ucEnable; // ATOM_ENABLE or ATOM_DISABLE
  2035. USHORT usSpreadSpectrumAmount; // Includes SS_AMOUNT_FBDIV[7:0] and SS_AMOUNT_NFRAC_SLIP[11:8]
  2036. USHORT usSpreadSpectrumStep; // SS_STEP_SIZE_DSFRAC
  2037. }ENABLE_SPREAD_SPECTRUM_ON_PPLL_V2;
  2038. #define ATOM_PPLL_SS_TYPE_V2_DOWN_SPREAD 0x00
  2039. #define ATOM_PPLL_SS_TYPE_V2_CENTRE_SPREAD 0x01
  2040. #define ATOM_PPLL_SS_TYPE_V2_EXT_SPREAD 0x02
  2041. #define ATOM_PPLL_SS_TYPE_V2_PPLL_SEL_MASK 0x0c
  2042. #define ATOM_PPLL_SS_TYPE_V2_P1PLL 0x00
  2043. #define ATOM_PPLL_SS_TYPE_V2_P2PLL 0x04
  2044. #define ATOM_PPLL_SS_TYPE_V2_DCPLL 0x08
  2045. #define ATOM_PPLL_SS_AMOUNT_V2_FBDIV_MASK 0x00FF
  2046. #define ATOM_PPLL_SS_AMOUNT_V2_FBDIV_SHIFT 0
  2047. #define ATOM_PPLL_SS_AMOUNT_V2_NFRAC_MASK 0x0F00
  2048. #define ATOM_PPLL_SS_AMOUNT_V2_NFRAC_SHIFT 8
  2049. // Used by DCE5.0
  2050. typedef struct _ENABLE_SPREAD_SPECTRUM_ON_PPLL_V3
  2051. {
  2052. USHORT usSpreadSpectrumAmountFrac; // SS_AMOUNT_DSFRAC New in DCE5.0
  2053. UCHAR ucSpreadSpectrumType; // Bit[0]: 0-Down Spread,1-Center Spread.
  2054. // Bit[1]: 1-Ext. 0-Int.
  2055. // Bit[3:2]: =0 P1PLL =1 P2PLL =2 DCPLL
  2056. // Bits[7:4] reserved
  2057. UCHAR ucEnable; // ATOM_ENABLE or ATOM_DISABLE
  2058. USHORT usSpreadSpectrumAmount; // Includes SS_AMOUNT_FBDIV[7:0] and SS_AMOUNT_NFRAC_SLIP[11:8]
  2059. USHORT usSpreadSpectrumStep; // SS_STEP_SIZE_DSFRAC
  2060. }ENABLE_SPREAD_SPECTRUM_ON_PPLL_V3;
  2061. #define ATOM_PPLL_SS_TYPE_V3_DOWN_SPREAD 0x00
  2062. #define ATOM_PPLL_SS_TYPE_V3_CENTRE_SPREAD 0x01
  2063. #define ATOM_PPLL_SS_TYPE_V3_EXT_SPREAD 0x02
  2064. #define ATOM_PPLL_SS_TYPE_V3_PPLL_SEL_MASK 0x0c
  2065. #define ATOM_PPLL_SS_TYPE_V3_P1PLL 0x00
  2066. #define ATOM_PPLL_SS_TYPE_V3_P2PLL 0x04
  2067. #define ATOM_PPLL_SS_TYPE_V3_DCPLL 0x08
  2068. #define ATOM_PPLL_SS_TYPE_V3_P0PLL ATOM_PPLL_SS_TYPE_V3_DCPLL
  2069. #define ATOM_PPLL_SS_AMOUNT_V3_FBDIV_MASK 0x00FF
  2070. #define ATOM_PPLL_SS_AMOUNT_V3_FBDIV_SHIFT 0
  2071. #define ATOM_PPLL_SS_AMOUNT_V3_NFRAC_MASK 0x0F00
  2072. #define ATOM_PPLL_SS_AMOUNT_V3_NFRAC_SHIFT 8
  2073. #define ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION ENABLE_SPREAD_SPECTRUM_ON_PPLL
  2074. typedef struct _SET_PIXEL_CLOCK_PS_ALLOCATION
  2075. {
  2076. PIXEL_CLOCK_PARAMETERS sPCLKInput;
  2077. ENABLE_SPREAD_SPECTRUM_ON_PPLL sReserved;//Caller doesn't need to init this portion
  2078. }SET_PIXEL_CLOCK_PS_ALLOCATION;
  2079. #define ENABLE_VGA_RENDER_PS_ALLOCATION SET_PIXEL_CLOCK_PS_ALLOCATION
  2080. /****************************************************************************/
  2081. // Structures used by ###
  2082. /****************************************************************************/
  2083. typedef struct _MEMORY_TRAINING_PARAMETERS
  2084. {
  2085. ULONG ulTargetMemoryClock; //In 10Khz unit
  2086. }MEMORY_TRAINING_PARAMETERS;
  2087. #define MEMORY_TRAINING_PS_ALLOCATION MEMORY_TRAINING_PARAMETERS
  2088. typedef struct _MEMORY_TRAINING_PARAMETERS_V1_2
  2089. {
  2090. USHORT usMemTrainingMode;
  2091. USHORT usReserved;
  2092. }MEMORY_TRAINING_PARAMETERS_V1_2;
  2093. //usMemTrainingMode
  2094. #define NORMAL_MEMORY_TRAINING_MODE 0
  2095. #define ENTER_DRAM_SELFREFRESH_MODE 1
  2096. #define EXIT_DRAM_SELFRESH_MODE 2
  2097. /****************************LVDS and other encoder command table definitions **********************/
  2098. /****************************************************************************/
  2099. // Structures used by LVDSEncoderControlTable (Before DEC30)
  2100. // LVTMAEncoderControlTable (Before DEC30)
  2101. // TMDSAEncoderControlTable (Before DEC30)
  2102. /****************************************************************************/
  2103. typedef struct _LVDS_ENCODER_CONTROL_PARAMETERS
  2104. {
  2105. USHORT usPixelClock; // in 10KHz; for bios convenient
  2106. UCHAR ucMisc; // bit0=0: Enable single link
  2107. // =1: Enable dual link
  2108. // Bit1=0: 666RGB
  2109. // =1: 888RGB
  2110. UCHAR ucAction; // 0: turn off encoder
  2111. // 1: setup and turn on encoder
  2112. }LVDS_ENCODER_CONTROL_PARAMETERS;
  2113. #define LVDS_ENCODER_CONTROL_PS_ALLOCATION LVDS_ENCODER_CONTROL_PARAMETERS
  2114. #define TMDS1_ENCODER_CONTROL_PARAMETERS LVDS_ENCODER_CONTROL_PARAMETERS
  2115. #define TMDS1_ENCODER_CONTROL_PS_ALLOCATION TMDS1_ENCODER_CONTROL_PARAMETERS
  2116. #define TMDS2_ENCODER_CONTROL_PARAMETERS TMDS1_ENCODER_CONTROL_PARAMETERS
  2117. #define TMDS2_ENCODER_CONTROL_PS_ALLOCATION TMDS2_ENCODER_CONTROL_PARAMETERS
  2118. //ucTableFormatRevision=1,ucTableContentRevision=2
  2119. typedef struct _LVDS_ENCODER_CONTROL_PARAMETERS_V2
  2120. {
  2121. USHORT usPixelClock; // in 10KHz; for bios convenient
  2122. UCHAR ucMisc; // see PANEL_ENCODER_MISC_xx defintions below
  2123. UCHAR ucAction; // 0: turn off encoder
  2124. // 1: setup and turn on encoder
  2125. UCHAR ucTruncate; // bit0=0: Disable truncate
  2126. // =1: Enable truncate
  2127. // bit4=0: 666RGB
  2128. // =1: 888RGB
  2129. UCHAR ucSpatial; // bit0=0: Disable spatial dithering
  2130. // =1: Enable spatial dithering
  2131. // bit4=0: 666RGB
  2132. // =1: 888RGB
  2133. UCHAR ucTemporal; // bit0=0: Disable temporal dithering
  2134. // =1: Enable temporal dithering
  2135. // bit4=0: 666RGB
  2136. // =1: 888RGB
  2137. // bit5=0: Gray level 2
  2138. // =1: Gray level 4
  2139. UCHAR ucFRC; // bit4=0: 25FRC_SEL pattern E
  2140. // =1: 25FRC_SEL pattern F
  2141. // bit6:5=0: 50FRC_SEL pattern A
  2142. // =1: 50FRC_SEL pattern B
  2143. // =2: 50FRC_SEL pattern C
  2144. // =3: 50FRC_SEL pattern D
  2145. // bit7=0: 75FRC_SEL pattern E
  2146. // =1: 75FRC_SEL pattern F
  2147. }LVDS_ENCODER_CONTROL_PARAMETERS_V2;
  2148. #define LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 LVDS_ENCODER_CONTROL_PARAMETERS_V2
  2149. #define TMDS1_ENCODER_CONTROL_PARAMETERS_V2 LVDS_ENCODER_CONTROL_PARAMETERS_V2
  2150. #define TMDS1_ENCODER_CONTROL_PS_ALLOCATION_V2 TMDS1_ENCODER_CONTROL_PARAMETERS_V2
  2151. #define TMDS2_ENCODER_CONTROL_PARAMETERS_V2 TMDS1_ENCODER_CONTROL_PARAMETERS_V2
  2152. #define TMDS2_ENCODER_CONTROL_PS_ALLOCATION_V2 TMDS2_ENCODER_CONTROL_PARAMETERS_V2
  2153. #define LVDS_ENCODER_CONTROL_PARAMETERS_V3 LVDS_ENCODER_CONTROL_PARAMETERS_V2
  2154. #define LVDS_ENCODER_CONTROL_PS_ALLOCATION_V3 LVDS_ENCODER_CONTROL_PARAMETERS_V3
  2155. #define TMDS1_ENCODER_CONTROL_PARAMETERS_V3 LVDS_ENCODER_CONTROL_PARAMETERS_V3
  2156. #define TMDS1_ENCODER_CONTROL_PS_ALLOCATION_V3 TMDS1_ENCODER_CONTROL_PARAMETERS_V3
  2157. #define TMDS2_ENCODER_CONTROL_PARAMETERS_V3 LVDS_ENCODER_CONTROL_PARAMETERS_V3
  2158. #define TMDS2_ENCODER_CONTROL_PS_ALLOCATION_V3 TMDS2_ENCODER_CONTROL_PARAMETERS_V3
  2159. /****************************************************************************/
  2160. // Structures used by ###
  2161. /****************************************************************************/
  2162. typedef struct _ENABLE_EXTERNAL_TMDS_ENCODER_PARAMETERS
  2163. {
  2164. UCHAR ucEnable; // Enable or Disable External TMDS encoder
  2165. UCHAR ucMisc; // Bit0=0:Enable Single link;=1:Enable Dual link;Bit1 {=0:666RGB, =1:888RGB}
  2166. UCHAR ucPadding[2];
  2167. }ENABLE_EXTERNAL_TMDS_ENCODER_PARAMETERS;
  2168. typedef struct _ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION
  2169. {
  2170. ENABLE_EXTERNAL_TMDS_ENCODER_PARAMETERS sXTmdsEncoder;
  2171. WRITE_ONE_BYTE_HW_I2C_DATA_PS_ALLOCATION sReserved; //Caller doesn't need to init this portion
  2172. }ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION;
  2173. #define ENABLE_EXTERNAL_TMDS_ENCODER_PARAMETERS_V2 LVDS_ENCODER_CONTROL_PARAMETERS_V2
  2174. typedef struct _ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION_V2
  2175. {
  2176. ENABLE_EXTERNAL_TMDS_ENCODER_PARAMETERS_V2 sXTmdsEncoder;
  2177. WRITE_ONE_BYTE_HW_I2C_DATA_PS_ALLOCATION sReserved; //Caller doesn't need to init this portion
  2178. }ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION_V2;
  2179. typedef struct _EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION
  2180. {
  2181. DIG_ENCODER_CONTROL_PARAMETERS sDigEncoder;
  2182. WRITE_ONE_BYTE_HW_I2C_DATA_PS_ALLOCATION sReserved;
  2183. }EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION;
  2184. /****************************************************************************/
  2185. // Structures used by DVOEncoderControlTable
  2186. /****************************************************************************/
  2187. //ucTableFormatRevision=1,ucTableContentRevision=3
  2188. //ucDVOConfig:
  2189. #define DVO_ENCODER_CONFIG_RATE_SEL 0x01
  2190. #define DVO_ENCODER_CONFIG_DDR_SPEED 0x00
  2191. #define DVO_ENCODER_CONFIG_SDR_SPEED 0x01
  2192. #define DVO_ENCODER_CONFIG_OUTPUT_SEL 0x0c
  2193. #define DVO_ENCODER_CONFIG_LOW12BIT 0x00
  2194. #define DVO_ENCODER_CONFIG_UPPER12BIT 0x04
  2195. #define DVO_ENCODER_CONFIG_24BIT 0x08
  2196. typedef struct _DVO_ENCODER_CONTROL_PARAMETERS_V3
  2197. {
  2198. USHORT usPixelClock;
  2199. UCHAR ucDVOConfig;
  2200. UCHAR ucAction; //ATOM_ENABLE/ATOM_DISABLE/ATOM_HPD_INIT
  2201. UCHAR ucReseved[4];
  2202. }DVO_ENCODER_CONTROL_PARAMETERS_V3;
  2203. #define DVO_ENCODER_CONTROL_PS_ALLOCATION_V3 DVO_ENCODER_CONTROL_PARAMETERS_V3
  2204. typedef struct _DVO_ENCODER_CONTROL_PARAMETERS_V1_4
  2205. {
  2206. USHORT usPixelClock;
  2207. UCHAR ucDVOConfig;
  2208. UCHAR ucAction; //ATOM_ENABLE/ATOM_DISABLE/ATOM_HPD_INIT
  2209. UCHAR ucBitPerColor; //please refer to definition of PANEL_xBIT_PER_COLOR
  2210. UCHAR ucReseved[3];
  2211. }DVO_ENCODER_CONTROL_PARAMETERS_V1_4;
  2212. #define DVO_ENCODER_CONTROL_PS_ALLOCATION_V1_4 DVO_ENCODER_CONTROL_PARAMETERS_V1_4
  2213. //ucTableFormatRevision=1
  2214. //ucTableContentRevision=3 structure is not changed but usMisc add bit 1 as another input for
  2215. // bit1=0: non-coherent mode
  2216. // =1: coherent mode
  2217. //==========================================================================================
  2218. //Only change is here next time when changing encoder parameter definitions again!
  2219. #define LVDS_ENCODER_CONTROL_PARAMETERS_LAST LVDS_ENCODER_CONTROL_PARAMETERS_V3
  2220. #define LVDS_ENCODER_CONTROL_PS_ALLOCATION_LAST LVDS_ENCODER_CONTROL_PARAMETERS_LAST
  2221. #define TMDS1_ENCODER_CONTROL_PARAMETERS_LAST LVDS_ENCODER_CONTROL_PARAMETERS_V3
  2222. #define TMDS1_ENCODER_CONTROL_PS_ALLOCATION_LAST TMDS1_ENCODER_CONTROL_PARAMETERS_LAST
  2223. #define TMDS2_ENCODER_CONTROL_PARAMETERS_LAST LVDS_ENCODER_CONTROL_PARAMETERS_V3
  2224. #define TMDS2_ENCODER_CONTROL_PS_ALLOCATION_LAST TMDS2_ENCODER_CONTROL_PARAMETERS_LAST
  2225. #define DVO_ENCODER_CONTROL_PARAMETERS_LAST DVO_ENCODER_CONTROL_PARAMETERS
  2226. #define DVO_ENCODER_CONTROL_PS_ALLOCATION_LAST DVO_ENCODER_CONTROL_PS_ALLOCATION
  2227. //==========================================================================================
  2228. #define PANEL_ENCODER_MISC_DUAL 0x01
  2229. #define PANEL_ENCODER_MISC_COHERENT 0x02
  2230. #define PANEL_ENCODER_MISC_TMDS_LINKB 0x04
  2231. #define PANEL_ENCODER_MISC_HDMI_TYPE 0x08
  2232. #define PANEL_ENCODER_ACTION_DISABLE ATOM_DISABLE
  2233. #define PANEL_ENCODER_ACTION_ENABLE ATOM_ENABLE
  2234. #define PANEL_ENCODER_ACTION_COHERENTSEQ (ATOM_ENABLE+1)
  2235. #define PANEL_ENCODER_TRUNCATE_EN 0x01
  2236. #define PANEL_ENCODER_TRUNCATE_DEPTH 0x10
  2237. #define PANEL_ENCODER_SPATIAL_DITHER_EN 0x01
  2238. #define PANEL_ENCODER_SPATIAL_DITHER_DEPTH 0x10
  2239. #define PANEL_ENCODER_TEMPORAL_DITHER_EN 0x01
  2240. #define PANEL_ENCODER_TEMPORAL_DITHER_DEPTH 0x10
  2241. #define PANEL_ENCODER_TEMPORAL_LEVEL_4 0x20
  2242. #define PANEL_ENCODER_25FRC_MASK 0x10
  2243. #define PANEL_ENCODER_25FRC_E 0x00
  2244. #define PANEL_ENCODER_25FRC_F 0x10
  2245. #define PANEL_ENCODER_50FRC_MASK 0x60
  2246. #define PANEL_ENCODER_50FRC_A 0x00
  2247. #define PANEL_ENCODER_50FRC_B 0x20
  2248. #define PANEL_ENCODER_50FRC_C 0x40
  2249. #define PANEL_ENCODER_50FRC_D 0x60
  2250. #define PANEL_ENCODER_75FRC_MASK 0x80
  2251. #define PANEL_ENCODER_75FRC_E 0x00
  2252. #define PANEL_ENCODER_75FRC_F 0x80
  2253. /****************************************************************************/
  2254. // Structures used by SetVoltageTable
  2255. /****************************************************************************/
  2256. #define SET_VOLTAGE_TYPE_ASIC_VDDC 1
  2257. #define SET_VOLTAGE_TYPE_ASIC_MVDDC 2
  2258. #define SET_VOLTAGE_TYPE_ASIC_MVDDQ 3
  2259. #define SET_VOLTAGE_TYPE_ASIC_VDDCI 4
  2260. #define SET_VOLTAGE_INIT_MODE 5
  2261. #define SET_VOLTAGE_GET_MAX_VOLTAGE 6 //Gets the Max. voltage for the soldered Asic
  2262. #define SET_ASIC_VOLTAGE_MODE_ALL_SOURCE 0x1
  2263. #define SET_ASIC_VOLTAGE_MODE_SOURCE_A 0x2
  2264. #define SET_ASIC_VOLTAGE_MODE_SOURCE_B 0x4
  2265. #define SET_ASIC_VOLTAGE_MODE_SET_VOLTAGE 0x0
  2266. #define SET_ASIC_VOLTAGE_MODE_GET_GPIOVAL 0x1
  2267. #define SET_ASIC_VOLTAGE_MODE_GET_GPIOMASK 0x2
  2268. typedef struct _SET_VOLTAGE_PARAMETERS
  2269. {
  2270. UCHAR ucVoltageType; // To tell which voltage to set up, VDDC/MVDDC/MVDDQ
  2271. UCHAR ucVoltageMode; // To set all, to set source A or source B or ...
  2272. UCHAR ucVoltageIndex; // An index to tell which voltage level
  2273. UCHAR ucReserved;
  2274. }SET_VOLTAGE_PARAMETERS;
  2275. typedef struct _SET_VOLTAGE_PARAMETERS_V2
  2276. {
  2277. UCHAR ucVoltageType; // To tell which voltage to set up, VDDC/MVDDC/MVDDQ
  2278. UCHAR ucVoltageMode; // Not used, maybe use for state machine for differen power mode
  2279. USHORT usVoltageLevel; // real voltage level
  2280. }SET_VOLTAGE_PARAMETERS_V2;
  2281. // used by both SetVoltageTable v1.3 and v1.4
  2282. typedef struct _SET_VOLTAGE_PARAMETERS_V1_3
  2283. {
  2284. UCHAR ucVoltageType; // To tell which voltage to set up, VDDC/MVDDC/MVDDQ/VDDCI
  2285. UCHAR ucVoltageMode; // Indicate action: Set voltage level
  2286. USHORT usVoltageLevel; // real voltage level in unit of mv or Voltage Phase (0, 1, 2, .. )
  2287. }SET_VOLTAGE_PARAMETERS_V1_3;
  2288. //ucVoltageType
  2289. #define VOLTAGE_TYPE_VDDC 1
  2290. #define VOLTAGE_TYPE_MVDDC 2
  2291. #define VOLTAGE_TYPE_MVDDQ 3
  2292. #define VOLTAGE_TYPE_VDDCI 4
  2293. #define VOLTAGE_TYPE_VDDGFX 5
  2294. #define VOLTAGE_TYPE_PCC 6
  2295. #define VOLTAGE_TYPE_MVPP 7
  2296. #define VOLTAGE_TYPE_LEDDPM 8
  2297. #define VOLTAGE_TYPE_PCC_MVDD 9
  2298. #define VOLTAGE_TYPE_PCIE_VDDC 10
  2299. #define VOLTAGE_TYPE_PCIE_VDDR 11
  2300. #define VOLTAGE_TYPE_GENERIC_I2C_1 0x11
  2301. #define VOLTAGE_TYPE_GENERIC_I2C_2 0x12
  2302. #define VOLTAGE_TYPE_GENERIC_I2C_3 0x13
  2303. #define VOLTAGE_TYPE_GENERIC_I2C_4 0x14
  2304. #define VOLTAGE_TYPE_GENERIC_I2C_5 0x15
  2305. #define VOLTAGE_TYPE_GENERIC_I2C_6 0x16
  2306. #define VOLTAGE_TYPE_GENERIC_I2C_7 0x17
  2307. #define VOLTAGE_TYPE_GENERIC_I2C_8 0x18
  2308. #define VOLTAGE_TYPE_GENERIC_I2C_9 0x19
  2309. #define VOLTAGE_TYPE_GENERIC_I2C_10 0x1A
  2310. //SET_VOLTAGE_PARAMETERS_V3.ucVoltageMode
  2311. #define ATOM_SET_VOLTAGE 0 //Set voltage Level
  2312. #define ATOM_INIT_VOLTAGE_REGULATOR 3 //Init Regulator
  2313. #define ATOM_SET_VOLTAGE_PHASE 4 //Set Vregulator Phase, only for SVID/PVID regulator
  2314. #define ATOM_GET_MAX_VOLTAGE 6 //Get Max Voltage, not used from SetVoltageTable v1.3
  2315. #define ATOM_GET_VOLTAGE_LEVEL 6 //Get Voltage level from vitual voltage ID, not used for SetVoltage v1.4
  2316. #define ATOM_GET_LEAKAGE_ID 8 //Get Leakage Voltage Id ( starting from SMU7x IP ), SetVoltage v1.4
  2317. // define vitual voltage id in usVoltageLevel
  2318. #define ATOM_VIRTUAL_VOLTAGE_ID0 0xff01
  2319. #define ATOM_VIRTUAL_VOLTAGE_ID1 0xff02
  2320. #define ATOM_VIRTUAL_VOLTAGE_ID2 0xff03
  2321. #define ATOM_VIRTUAL_VOLTAGE_ID3 0xff04
  2322. #define ATOM_VIRTUAL_VOLTAGE_ID4 0xff05
  2323. #define ATOM_VIRTUAL_VOLTAGE_ID5 0xff06
  2324. #define ATOM_VIRTUAL_VOLTAGE_ID6 0xff07
  2325. #define ATOM_VIRTUAL_VOLTAGE_ID7 0xff08
  2326. typedef struct _SET_VOLTAGE_PS_ALLOCATION
  2327. {
  2328. SET_VOLTAGE_PARAMETERS sASICSetVoltage;
  2329. WRITE_ONE_BYTE_HW_I2C_DATA_PS_ALLOCATION sReserved;
  2330. }SET_VOLTAGE_PS_ALLOCATION;
  2331. // New Added from SI for GetVoltageInfoTable, input parameter structure
  2332. typedef struct _GET_VOLTAGE_INFO_INPUT_PARAMETER_V1_1
  2333. {
  2334. UCHAR ucVoltageType; // Input: To tell which voltage to set up, VDDC/MVDDC/MVDDQ/VDDCI
  2335. UCHAR ucVoltageMode; // Input: Indicate action: Get voltage info
  2336. USHORT usVoltageLevel; // Input: real voltage level in unit of mv or Voltage Phase (0, 1, 2, .. ) or Leakage Id
  2337. ULONG ulReserved;
  2338. }GET_VOLTAGE_INFO_INPUT_PARAMETER_V1_1;
  2339. // New Added from SI for GetVoltageInfoTable, output parameter structure when ucVotlageMode == ATOM_GET_VOLTAGE_VID
  2340. typedef struct _GET_VOLTAGE_INFO_OUTPUT_PARAMETER_V1_1
  2341. {
  2342. ULONG ulVotlageGpioState;
  2343. ULONG ulVoltageGPioMask;
  2344. }GET_VOLTAGE_INFO_OUTPUT_PARAMETER_V1_1;
  2345. // New Added from SI for GetVoltageInfoTable, output parameter structure when ucVotlageMode == ATOM_GET_VOLTAGE_STATEx_LEAKAGE_VID
  2346. typedef struct _GET_LEAKAGE_VOLTAGE_INFO_OUTPUT_PARAMETER_V1_1
  2347. {
  2348. USHORT usVoltageLevel;
  2349. USHORT usVoltageId; // Voltage Id programmed in Voltage Regulator
  2350. ULONG ulReseved;
  2351. }GET_LEAKAGE_VOLTAGE_INFO_OUTPUT_PARAMETER_V1_1;
  2352. // GetVoltageInfo v1.1 ucVoltageMode
  2353. #define ATOM_GET_VOLTAGE_VID 0x00
  2354. #define ATOM_GET_VOTLAGE_INIT_SEQ 0x03
  2355. #define ATOM_GET_VOLTTAGE_PHASE_PHASE_VID 0x04
  2356. #define ATOM_GET_VOLTAGE_SVID2 0x07 //Get SVI2 Regulator Info
  2357. // for SI, this state map to 0xff02 voltage state in Power Play table, which is power boost state
  2358. #define ATOM_GET_VOLTAGE_STATE0_LEAKAGE_VID 0x10
  2359. // for SI, this state map to 0xff01 voltage state in Power Play table, which is performance state
  2360. #define ATOM_GET_VOLTAGE_STATE1_LEAKAGE_VID 0x11
  2361. #define ATOM_GET_VOLTAGE_STATE2_LEAKAGE_VID 0x12
  2362. #define ATOM_GET_VOLTAGE_STATE3_LEAKAGE_VID 0x13
  2363. // New Added from CI Hawaii for GetVoltageInfoTable, input parameter structure
  2364. typedef struct _GET_VOLTAGE_INFO_INPUT_PARAMETER_V1_2
  2365. {
  2366. UCHAR ucVoltageType; // Input: To tell which voltage to set up, VDDC/MVDDC/MVDDQ/VDDCI
  2367. UCHAR ucVoltageMode; // Input: Indicate action: Get voltage info
  2368. USHORT usVoltageLevel; // Input: real voltage level in unit of mv or Voltage Phase (0, 1, 2, .. ) or Leakage Id
  2369. ULONG ulSCLKFreq; // Input: when ucVoltageMode= ATOM_GET_VOLTAGE_EVV_VOLTAGE, DPM state SCLK frequency, Define in PPTable SCLK/Voltage dependence table
  2370. }GET_VOLTAGE_INFO_INPUT_PARAMETER_V1_2;
  2371. // New in GetVoltageInfo v1.2 ucVoltageMode
  2372. #define ATOM_GET_VOLTAGE_EVV_VOLTAGE 0x09
  2373. // New Added from CI Hawaii for EVV feature
  2374. typedef struct _GET_EVV_VOLTAGE_INFO_OUTPUT_PARAMETER_V1_2
  2375. {
  2376. USHORT usVoltageLevel; // real voltage level in unit of mv
  2377. USHORT usVoltageId; // Voltage Id programmed in Voltage Regulator
  2378. USHORT usTDP_Current; // TDP_Current in unit of 0.01A
  2379. USHORT usTDP_Power; // TDP_Current in unit of 0.1W
  2380. }GET_EVV_VOLTAGE_INFO_OUTPUT_PARAMETER_V1_2;
  2381. // New Added from CI Hawaii for GetVoltageInfoTable, input parameter structure
  2382. typedef struct _GET_VOLTAGE_INFO_INPUT_PARAMETER_V1_3
  2383. {
  2384. UCHAR ucVoltageType; // Input: To tell which voltage to set up, VDDC/MVDDC/MVDDQ/VDDCI
  2385. UCHAR ucVoltageMode; // Input: Indicate action: Get voltage info
  2386. USHORT usVoltageLevel; // Input: real voltage level in unit of mv or Voltage Phase (0, 1, 2, .. ) or Leakage Id
  2387. ULONG ulSCLKFreq; // Input: when ucVoltageMode= ATOM_GET_VOLTAGE_EVV_VOLTAGE, DPM state SCLK frequency, Define in PPTable SCLK/Voltage dependence table
  2388. ULONG ulReserved[3];
  2389. }GET_VOLTAGE_INFO_INPUT_PARAMETER_V1_3;
  2390. // New Added from CI Hawaii for EVV feature
  2391. typedef struct _GET_EVV_VOLTAGE_INFO_OUTPUT_PARAMETER_V1_3
  2392. {
  2393. ULONG ulVoltageLevel; // real voltage level in unit of 0.01mv
  2394. ULONG ulReserved[4];
  2395. }GET_EVV_VOLTAGE_INFO_OUTPUT_PARAMETER_V1_3;
  2396. /****************************************************************************/
  2397. // Structures used by GetSMUClockInfo
  2398. /****************************************************************************/
  2399. typedef struct _GET_SMU_CLOCK_INFO_INPUT_PARAMETER_V2_1
  2400. {
  2401. ULONG ulDfsPllOutputFreq:24;
  2402. ULONG ucDfsDivider:8;
  2403. }GET_SMU_CLOCK_INFO_INPUT_PARAMETER_V2_1;
  2404. typedef struct _GET_SMU_CLOCK_INFO_OUTPUT_PARAMETER_V2_1
  2405. {
  2406. ULONG ulDfsOutputFreq;
  2407. }GET_SMU_CLOCK_INFO_OUTPUT_PARAMETER_V2_1;
  2408. /****************************************************************************/
  2409. // Structures used by TVEncoderControlTable
  2410. /****************************************************************************/
  2411. typedef struct _TV_ENCODER_CONTROL_PARAMETERS
  2412. {
  2413. USHORT usPixelClock; // in 10KHz; for bios convenient
  2414. UCHAR ucTvStandard; // See definition "ATOM_TV_NTSC ..."
  2415. UCHAR ucAction; // 0: turn off encoder
  2416. // 1: setup and turn on encoder
  2417. }TV_ENCODER_CONTROL_PARAMETERS;
  2418. typedef struct _TV_ENCODER_CONTROL_PS_ALLOCATION
  2419. {
  2420. TV_ENCODER_CONTROL_PARAMETERS sTVEncoder;
  2421. WRITE_ONE_BYTE_HW_I2C_DATA_PS_ALLOCATION sReserved; // Don't set this one
  2422. }TV_ENCODER_CONTROL_PS_ALLOCATION;
  2423. //==============================Data Table Portion====================================
  2424. /****************************************************************************/
  2425. // Structure used in Data.mtb
  2426. /****************************************************************************/
  2427. typedef struct _ATOM_MASTER_LIST_OF_DATA_TABLES
  2428. {
  2429. USHORT UtilityPipeLine; // Offest for the utility to get parser info,Don't change this position!
  2430. USHORT MultimediaCapabilityInfo; // Only used by MM Lib,latest version 1.1, not configuable from Bios, need to include the table to build Bios
  2431. USHORT MultimediaConfigInfo; // Only used by MM Lib,latest version 2.1, not configuable from Bios, need to include the table to build Bios
  2432. USHORT StandardVESA_Timing; // Only used by Bios
  2433. USHORT FirmwareInfo; // Shared by various SW components,latest version 1.4
  2434. USHORT PaletteData; // Only used by BIOS
  2435. USHORT LCD_Info; // Shared by various SW components,latest version 1.3, was called LVDS_Info
  2436. USHORT DIGTransmitterInfo; // Internal used by VBIOS only version 3.1
  2437. USHORT SMU_Info; // Shared by various SW components,latest version 1.1
  2438. USHORT SupportedDevicesInfo; // Will be obsolete from R600
  2439. USHORT GPIO_I2C_Info; // Shared by various SW components,latest version 1.2 will be used from R600
  2440. USHORT VRAM_UsageByFirmware; // Shared by various SW components,latest version 1.3 will be used from R600
  2441. USHORT GPIO_Pin_LUT; // Shared by various SW components,latest version 1.1
  2442. USHORT VESA_ToInternalModeLUT; // Only used by Bios
  2443. USHORT GFX_Info; // Shared by various SW components,latest version 2.1 will be used from R600
  2444. USHORT PowerPlayInfo; // Shared by various SW components,latest version 2.1,new design from R600
  2445. USHORT GPUVirtualizationInfo; // Will be obsolete from R600
  2446. USHORT SaveRestoreInfo; // Only used by Bios
  2447. USHORT PPLL_SS_Info; // Shared by various SW components,latest version 1.2, used to call SS_Info, change to new name because of int ASIC SS info
  2448. USHORT OemInfo; // Defined and used by external SW, should be obsolete soon
  2449. USHORT XTMDS_Info; // Will be obsolete from R600
  2450. USHORT MclkSS_Info; // Shared by various SW components,latest version 1.1, only enabled when ext SS chip is used
  2451. USHORT Object_Header; // Shared by various SW components,latest version 1.1
  2452. USHORT IndirectIOAccess; // Only used by Bios,this table position can't change at all!!
  2453. USHORT MC_InitParameter; // Only used by command table
  2454. USHORT ASIC_VDDC_Info; // Will be obsolete from R600
  2455. USHORT ASIC_InternalSS_Info; // New tabel name from R600, used to be called "ASIC_MVDDC_Info"
  2456. USHORT TV_VideoMode; // Only used by command table
  2457. USHORT VRAM_Info; // Only used by command table, latest version 1.3
  2458. USHORT MemoryTrainingInfo; // Used for VBIOS and Diag utility for memory training purpose since R600. the new table rev start from 2.1
  2459. USHORT IntegratedSystemInfo; // Shared by various SW components
  2460. USHORT ASIC_ProfilingInfo; // New table name from R600, used to be called "ASIC_VDDCI_Info" for pre-R600
  2461. USHORT VoltageObjectInfo; // Shared by various SW components, latest version 1.1
  2462. USHORT PowerSourceInfo; // Shared by various SW components, latest versoin 1.1
  2463. USHORT ServiceInfo;
  2464. }ATOM_MASTER_LIST_OF_DATA_TABLES;
  2465. typedef struct _ATOM_MASTER_DATA_TABLE
  2466. {
  2467. ATOM_COMMON_TABLE_HEADER sHeader;
  2468. ATOM_MASTER_LIST_OF_DATA_TABLES ListOfDataTables;
  2469. }ATOM_MASTER_DATA_TABLE;
  2470. // For backward compatible
  2471. #define LVDS_Info LCD_Info
  2472. #define DAC_Info PaletteData
  2473. #define TMDS_Info DIGTransmitterInfo
  2474. #define CompassionateData GPUVirtualizationInfo
  2475. #define AnalogTV_Info SMU_Info
  2476. #define ComponentVideoInfo GFX_Info
  2477. /****************************************************************************/
  2478. // Structure used in MultimediaCapabilityInfoTable
  2479. /****************************************************************************/
  2480. typedef struct _ATOM_MULTIMEDIA_CAPABILITY_INFO
  2481. {
  2482. ATOM_COMMON_TABLE_HEADER sHeader;
  2483. ULONG ulSignature; // HW info table signature string "$ATI"
  2484. UCHAR ucI2C_Type; // I2C type (normal GP_IO, ImpactTV GP_IO, Dedicated I2C pin, etc)
  2485. UCHAR ucTV_OutInfo; // Type of TV out supported (3:0) and video out crystal frequency (6:4) and TV data port (7)
  2486. UCHAR ucVideoPortInfo; // Provides the video port capabilities
  2487. UCHAR ucHostPortInfo; // Provides host port configuration information
  2488. }ATOM_MULTIMEDIA_CAPABILITY_INFO;
  2489. /****************************************************************************/
  2490. // Structure used in MultimediaConfigInfoTable
  2491. /****************************************************************************/
  2492. typedef struct _ATOM_MULTIMEDIA_CONFIG_INFO
  2493. {
  2494. ATOM_COMMON_TABLE_HEADER sHeader;
  2495. ULONG ulSignature; // MM info table signature sting "$MMT"
  2496. UCHAR ucTunerInfo; // Type of tuner installed on the adapter (4:0) and video input for tuner (7:5)
  2497. UCHAR ucAudioChipInfo; // List the audio chip type (3:0) product type (4) and OEM revision (7:5)
  2498. UCHAR ucProductID; // Defines as OEM ID or ATI board ID dependent on product type setting
  2499. UCHAR ucMiscInfo1; // Tuner voltage (1:0) HW teletext support (3:2) FM audio decoder (5:4) reserved (6) audio scrambling (7)
  2500. UCHAR ucMiscInfo2; // I2S input config (0) I2S output config (1) I2S Audio Chip (4:2) SPDIF Output Config (5) reserved (7:6)
  2501. UCHAR ucMiscInfo3; // Video Decoder Type (3:0) Video In Standard/Crystal (7:4)
  2502. UCHAR ucMiscInfo4; // Video Decoder Host Config (2:0) reserved (7:3)
  2503. UCHAR ucVideoInput0Info;// Video Input 0 Type (1:0) F/B setting (2) physical connector ID (5:3) reserved (7:6)
  2504. UCHAR ucVideoInput1Info;// Video Input 1 Type (1:0) F/B setting (2) physical connector ID (5:3) reserved (7:6)
  2505. UCHAR ucVideoInput2Info;// Video Input 2 Type (1:0) F/B setting (2) physical connector ID (5:3) reserved (7:6)
  2506. UCHAR ucVideoInput3Info;// Video Input 3 Type (1:0) F/B setting (2) physical connector ID (5:3) reserved (7:6)
  2507. UCHAR ucVideoInput4Info;// Video Input 4 Type (1:0) F/B setting (2) physical connector ID (5:3) reserved (7:6)
  2508. }ATOM_MULTIMEDIA_CONFIG_INFO;
  2509. /****************************************************************************/
  2510. // Structures used in FirmwareInfoTable
  2511. /****************************************************************************/
  2512. // usBIOSCapability Defintion:
  2513. // Bit 0 = 0: Bios image is not Posted, =1:Bios image is Posted;
  2514. // Bit 1 = 0: Dual CRTC is not supported, =1: Dual CRTC is supported;
  2515. // Bit 2 = 0: Extended Desktop is not supported, =1: Extended Desktop is supported;
  2516. // Others: Reserved
  2517. #define ATOM_BIOS_INFO_ATOM_FIRMWARE_POSTED 0x0001
  2518. #define ATOM_BIOS_INFO_DUAL_CRTC_SUPPORT 0x0002
  2519. #define ATOM_BIOS_INFO_EXTENDED_DESKTOP_SUPPORT 0x0004
  2520. #define ATOM_BIOS_INFO_MEMORY_CLOCK_SS_SUPPORT 0x0008 // (valid from v1.1 ~v1.4):=1: memclk SS enable, =0 memclk SS disable.
  2521. #define ATOM_BIOS_INFO_ENGINE_CLOCK_SS_SUPPORT 0x0010 // (valid from v1.1 ~v1.4):=1: engclk SS enable, =0 engclk SS disable.
  2522. #define ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU 0x0020
  2523. #define ATOM_BIOS_INFO_WMI_SUPPORT 0x0040
  2524. #define ATOM_BIOS_INFO_PPMODE_ASSIGNGED_BY_SYSTEM 0x0080
  2525. #define ATOM_BIOS_INFO_HYPERMEMORY_SUPPORT 0x0100
  2526. #define ATOM_BIOS_INFO_HYPERMEMORY_SIZE_MASK 0x1E00
  2527. #define ATOM_BIOS_INFO_VPOST_WITHOUT_FIRST_MODE_SET 0x2000
  2528. #define ATOM_BIOS_INFO_BIOS_SCRATCH6_SCL2_REDEFINE 0x4000
  2529. #define ATOM_BIOS_INFO_MEMORY_CLOCK_EXT_SS_SUPPORT 0x0008 // (valid from v2.1 ): =1: memclk ss enable with external ss chip
  2530. #define ATOM_BIOS_INFO_ENGINE_CLOCK_EXT_SS_SUPPORT 0x0010 // (valid from v2.1 ): =1: engclk ss enable with external ss chip
  2531. #ifndef _H2INC
  2532. //Please don't add or expand this bitfield structure below, this one will retire soon.!
  2533. typedef struct _ATOM_FIRMWARE_CAPABILITY
  2534. {
  2535. #if ATOM_BIG_ENDIAN
  2536. USHORT Reserved:1;
  2537. USHORT SCL2Redefined:1;
  2538. USHORT PostWithoutModeSet:1;
  2539. USHORT HyperMemory_Size:4;
  2540. USHORT HyperMemory_Support:1;
  2541. USHORT PPMode_Assigned:1;
  2542. USHORT WMI_SUPPORT:1;
  2543. USHORT GPUControlsBL:1;
  2544. USHORT EngineClockSS_Support:1;
  2545. USHORT MemoryClockSS_Support:1;
  2546. USHORT ExtendedDesktopSupport:1;
  2547. USHORT DualCRTC_Support:1;
  2548. USHORT FirmwarePosted:1;
  2549. #else
  2550. USHORT FirmwarePosted:1;
  2551. USHORT DualCRTC_Support:1;
  2552. USHORT ExtendedDesktopSupport:1;
  2553. USHORT MemoryClockSS_Support:1;
  2554. USHORT EngineClockSS_Support:1;
  2555. USHORT GPUControlsBL:1;
  2556. USHORT WMI_SUPPORT:1;
  2557. USHORT PPMode_Assigned:1;
  2558. USHORT HyperMemory_Support:1;
  2559. USHORT HyperMemory_Size:4;
  2560. USHORT PostWithoutModeSet:1;
  2561. USHORT SCL2Redefined:1;
  2562. USHORT Reserved:1;
  2563. #endif
  2564. }ATOM_FIRMWARE_CAPABILITY;
  2565. typedef union _ATOM_FIRMWARE_CAPABILITY_ACCESS
  2566. {
  2567. ATOM_FIRMWARE_CAPABILITY sbfAccess;
  2568. USHORT susAccess;
  2569. }ATOM_FIRMWARE_CAPABILITY_ACCESS;
  2570. #else
  2571. typedef union _ATOM_FIRMWARE_CAPABILITY_ACCESS
  2572. {
  2573. USHORT susAccess;
  2574. }ATOM_FIRMWARE_CAPABILITY_ACCESS;
  2575. #endif
  2576. typedef struct _ATOM_FIRMWARE_INFO
  2577. {
  2578. ATOM_COMMON_TABLE_HEADER sHeader;
  2579. ULONG ulFirmwareRevision;
  2580. ULONG ulDefaultEngineClock; //In 10Khz unit
  2581. ULONG ulDefaultMemoryClock; //In 10Khz unit
  2582. ULONG ulDriverTargetEngineClock; //In 10Khz unit
  2583. ULONG ulDriverTargetMemoryClock; //In 10Khz unit
  2584. ULONG ulMaxEngineClockPLL_Output; //In 10Khz unit
  2585. ULONG ulMaxMemoryClockPLL_Output; //In 10Khz unit
  2586. ULONG ulMaxPixelClockPLL_Output; //In 10Khz unit
  2587. ULONG ulASICMaxEngineClock; //In 10Khz unit
  2588. ULONG ulASICMaxMemoryClock; //In 10Khz unit
  2589. UCHAR ucASICMaxTemperature;
  2590. UCHAR ucPadding[3]; //Don't use them
  2591. ULONG aulReservedForBIOS[3]; //Don't use them
  2592. USHORT usMinEngineClockPLL_Input; //In 10Khz unit
  2593. USHORT usMaxEngineClockPLL_Input; //In 10Khz unit
  2594. USHORT usMinEngineClockPLL_Output; //In 10Khz unit
  2595. USHORT usMinMemoryClockPLL_Input; //In 10Khz unit
  2596. USHORT usMaxMemoryClockPLL_Input; //In 10Khz unit
  2597. USHORT usMinMemoryClockPLL_Output; //In 10Khz unit
  2598. USHORT usMaxPixelClock; //In 10Khz unit, Max. Pclk
  2599. USHORT usMinPixelClockPLL_Input; //In 10Khz unit
  2600. USHORT usMaxPixelClockPLL_Input; //In 10Khz unit
  2601. USHORT usMinPixelClockPLL_Output; //In 10Khz unit, the definitions above can't change!!!
  2602. ATOM_FIRMWARE_CAPABILITY_ACCESS usFirmwareCapability;
  2603. USHORT usReferenceClock; //In 10Khz unit
  2604. USHORT usPM_RTS_Location; //RTS PM4 starting location in ROM in 1Kb unit
  2605. UCHAR ucPM_RTS_StreamSize; //RTS PM4 packets in Kb unit
  2606. UCHAR ucDesign_ID; //Indicate what is the board design
  2607. UCHAR ucMemoryModule_ID; //Indicate what is the board design
  2608. }ATOM_FIRMWARE_INFO;
  2609. typedef struct _ATOM_FIRMWARE_INFO_V1_2
  2610. {
  2611. ATOM_COMMON_TABLE_HEADER sHeader;
  2612. ULONG ulFirmwareRevision;
  2613. ULONG ulDefaultEngineClock; //In 10Khz unit
  2614. ULONG ulDefaultMemoryClock; //In 10Khz unit
  2615. ULONG ulDriverTargetEngineClock; //In 10Khz unit
  2616. ULONG ulDriverTargetMemoryClock; //In 10Khz unit
  2617. ULONG ulMaxEngineClockPLL_Output; //In 10Khz unit
  2618. ULONG ulMaxMemoryClockPLL_Output; //In 10Khz unit
  2619. ULONG ulMaxPixelClockPLL_Output; //In 10Khz unit
  2620. ULONG ulASICMaxEngineClock; //In 10Khz unit
  2621. ULONG ulASICMaxMemoryClock; //In 10Khz unit
  2622. UCHAR ucASICMaxTemperature;
  2623. UCHAR ucMinAllowedBL_Level;
  2624. UCHAR ucPadding[2]; //Don't use them
  2625. ULONG aulReservedForBIOS[2]; //Don't use them
  2626. ULONG ulMinPixelClockPLL_Output; //In 10Khz unit
  2627. USHORT usMinEngineClockPLL_Input; //In 10Khz unit
  2628. USHORT usMaxEngineClockPLL_Input; //In 10Khz unit
  2629. USHORT usMinEngineClockPLL_Output; //In 10Khz unit
  2630. USHORT usMinMemoryClockPLL_Input; //In 10Khz unit
  2631. USHORT usMaxMemoryClockPLL_Input; //In 10Khz unit
  2632. USHORT usMinMemoryClockPLL_Output; //In 10Khz unit
  2633. USHORT usMaxPixelClock; //In 10Khz unit, Max. Pclk
  2634. USHORT usMinPixelClockPLL_Input; //In 10Khz unit
  2635. USHORT usMaxPixelClockPLL_Input; //In 10Khz unit
  2636. USHORT usMinPixelClockPLL_Output; //In 10Khz unit - lower 16bit of ulMinPixelClockPLL_Output
  2637. ATOM_FIRMWARE_CAPABILITY_ACCESS usFirmwareCapability;
  2638. USHORT usReferenceClock; //In 10Khz unit
  2639. USHORT usPM_RTS_Location; //RTS PM4 starting location in ROM in 1Kb unit
  2640. UCHAR ucPM_RTS_StreamSize; //RTS PM4 packets in Kb unit
  2641. UCHAR ucDesign_ID; //Indicate what is the board design
  2642. UCHAR ucMemoryModule_ID; //Indicate what is the board design
  2643. }ATOM_FIRMWARE_INFO_V1_2;
  2644. typedef struct _ATOM_FIRMWARE_INFO_V1_3
  2645. {
  2646. ATOM_COMMON_TABLE_HEADER sHeader;
  2647. ULONG ulFirmwareRevision;
  2648. ULONG ulDefaultEngineClock; //In 10Khz unit
  2649. ULONG ulDefaultMemoryClock; //In 10Khz unit
  2650. ULONG ulDriverTargetEngineClock; //In 10Khz unit
  2651. ULONG ulDriverTargetMemoryClock; //In 10Khz unit
  2652. ULONG ulMaxEngineClockPLL_Output; //In 10Khz unit
  2653. ULONG ulMaxMemoryClockPLL_Output; //In 10Khz unit
  2654. ULONG ulMaxPixelClockPLL_Output; //In 10Khz unit
  2655. ULONG ulASICMaxEngineClock; //In 10Khz unit
  2656. ULONG ulASICMaxMemoryClock; //In 10Khz unit
  2657. UCHAR ucASICMaxTemperature;
  2658. UCHAR ucMinAllowedBL_Level;
  2659. UCHAR ucPadding[2]; //Don't use them
  2660. ULONG aulReservedForBIOS; //Don't use them
  2661. ULONG ul3DAccelerationEngineClock;//In 10Khz unit
  2662. ULONG ulMinPixelClockPLL_Output; //In 10Khz unit
  2663. USHORT usMinEngineClockPLL_Input; //In 10Khz unit
  2664. USHORT usMaxEngineClockPLL_Input; //In 10Khz unit
  2665. USHORT usMinEngineClockPLL_Output; //In 10Khz unit
  2666. USHORT usMinMemoryClockPLL_Input; //In 10Khz unit
  2667. USHORT usMaxMemoryClockPLL_Input; //In 10Khz unit
  2668. USHORT usMinMemoryClockPLL_Output; //In 10Khz unit
  2669. USHORT usMaxPixelClock; //In 10Khz unit, Max. Pclk
  2670. USHORT usMinPixelClockPLL_Input; //In 10Khz unit
  2671. USHORT usMaxPixelClockPLL_Input; //In 10Khz unit
  2672. USHORT usMinPixelClockPLL_Output; //In 10Khz unit - lower 16bit of ulMinPixelClockPLL_Output
  2673. ATOM_FIRMWARE_CAPABILITY_ACCESS usFirmwareCapability;
  2674. USHORT usReferenceClock; //In 10Khz unit
  2675. USHORT usPM_RTS_Location; //RTS PM4 starting location in ROM in 1Kb unit
  2676. UCHAR ucPM_RTS_StreamSize; //RTS PM4 packets in Kb unit
  2677. UCHAR ucDesign_ID; //Indicate what is the board design
  2678. UCHAR ucMemoryModule_ID; //Indicate what is the board design
  2679. }ATOM_FIRMWARE_INFO_V1_3;
  2680. typedef struct _ATOM_FIRMWARE_INFO_V1_4
  2681. {
  2682. ATOM_COMMON_TABLE_HEADER sHeader;
  2683. ULONG ulFirmwareRevision;
  2684. ULONG ulDefaultEngineClock; //In 10Khz unit
  2685. ULONG ulDefaultMemoryClock; //In 10Khz unit
  2686. ULONG ulDriverTargetEngineClock; //In 10Khz unit
  2687. ULONG ulDriverTargetMemoryClock; //In 10Khz unit
  2688. ULONG ulMaxEngineClockPLL_Output; //In 10Khz unit
  2689. ULONG ulMaxMemoryClockPLL_Output; //In 10Khz unit
  2690. ULONG ulMaxPixelClockPLL_Output; //In 10Khz unit
  2691. ULONG ulASICMaxEngineClock; //In 10Khz unit
  2692. ULONG ulASICMaxMemoryClock; //In 10Khz unit
  2693. UCHAR ucASICMaxTemperature;
  2694. UCHAR ucMinAllowedBL_Level;
  2695. USHORT usBootUpVDDCVoltage; //In MV unit
  2696. USHORT usLcdMinPixelClockPLL_Output; // In MHz unit
  2697. USHORT usLcdMaxPixelClockPLL_Output; // In MHz unit
  2698. ULONG ul3DAccelerationEngineClock;//In 10Khz unit
  2699. ULONG ulMinPixelClockPLL_Output; //In 10Khz unit
  2700. USHORT usMinEngineClockPLL_Input; //In 10Khz unit
  2701. USHORT usMaxEngineClockPLL_Input; //In 10Khz unit
  2702. USHORT usMinEngineClockPLL_Output; //In 10Khz unit
  2703. USHORT usMinMemoryClockPLL_Input; //In 10Khz unit
  2704. USHORT usMaxMemoryClockPLL_Input; //In 10Khz unit
  2705. USHORT usMinMemoryClockPLL_Output; //In 10Khz unit
  2706. USHORT usMaxPixelClock; //In 10Khz unit, Max. Pclk
  2707. USHORT usMinPixelClockPLL_Input; //In 10Khz unit
  2708. USHORT usMaxPixelClockPLL_Input; //In 10Khz unit
  2709. USHORT usMinPixelClockPLL_Output; //In 10Khz unit - lower 16bit of ulMinPixelClockPLL_Output
  2710. ATOM_FIRMWARE_CAPABILITY_ACCESS usFirmwareCapability;
  2711. USHORT usReferenceClock; //In 10Khz unit
  2712. USHORT usPM_RTS_Location; //RTS PM4 starting location in ROM in 1Kb unit
  2713. UCHAR ucPM_RTS_StreamSize; //RTS PM4 packets in Kb unit
  2714. UCHAR ucDesign_ID; //Indicate what is the board design
  2715. UCHAR ucMemoryModule_ID; //Indicate what is the board design
  2716. }ATOM_FIRMWARE_INFO_V1_4;
  2717. //the structure below to be used from Cypress
  2718. typedef struct _ATOM_FIRMWARE_INFO_V2_1
  2719. {
  2720. ATOM_COMMON_TABLE_HEADER sHeader;
  2721. ULONG ulFirmwareRevision;
  2722. ULONG ulDefaultEngineClock; //In 10Khz unit
  2723. ULONG ulDefaultMemoryClock; //In 10Khz unit
  2724. ULONG ulReserved1;
  2725. ULONG ulReserved2;
  2726. ULONG ulMaxEngineClockPLL_Output; //In 10Khz unit
  2727. ULONG ulMaxMemoryClockPLL_Output; //In 10Khz unit
  2728. ULONG ulMaxPixelClockPLL_Output; //In 10Khz unit
  2729. ULONG ulBinaryAlteredInfo; //Was ulASICMaxEngineClock
  2730. ULONG ulDefaultDispEngineClkFreq; //In 10Khz unit
  2731. UCHAR ucReserved1; //Was ucASICMaxTemperature;
  2732. UCHAR ucMinAllowedBL_Level;
  2733. USHORT usBootUpVDDCVoltage; //In MV unit
  2734. USHORT usLcdMinPixelClockPLL_Output; // In MHz unit
  2735. USHORT usLcdMaxPixelClockPLL_Output; // In MHz unit
  2736. ULONG ulReserved4; //Was ulAsicMaximumVoltage
  2737. ULONG ulMinPixelClockPLL_Output; //In 10Khz unit
  2738. USHORT usMinEngineClockPLL_Input; //In 10Khz unit
  2739. USHORT usMaxEngineClockPLL_Input; //In 10Khz unit
  2740. USHORT usMinEngineClockPLL_Output; //In 10Khz unit
  2741. USHORT usMinMemoryClockPLL_Input; //In 10Khz unit
  2742. USHORT usMaxMemoryClockPLL_Input; //In 10Khz unit
  2743. USHORT usMinMemoryClockPLL_Output; //In 10Khz unit
  2744. USHORT usMaxPixelClock; //In 10Khz unit, Max. Pclk
  2745. USHORT usMinPixelClockPLL_Input; //In 10Khz unit
  2746. USHORT usMaxPixelClockPLL_Input; //In 10Khz unit
  2747. USHORT usMinPixelClockPLL_Output; //In 10Khz unit - lower 16bit of ulMinPixelClockPLL_Output
  2748. ATOM_FIRMWARE_CAPABILITY_ACCESS usFirmwareCapability;
  2749. USHORT usCoreReferenceClock; //In 10Khz unit
  2750. USHORT usMemoryReferenceClock; //In 10Khz unit
  2751. USHORT usUniphyDPModeExtClkFreq; //In 10Khz unit, if it is 0, In DP Mode Uniphy Input clock from internal PPLL, otherwise Input clock from external Spread clock
  2752. UCHAR ucMemoryModule_ID; //Indicate what is the board design
  2753. UCHAR ucReserved4[3];
  2754. }ATOM_FIRMWARE_INFO_V2_1;
  2755. //the structure below to be used from NI
  2756. //ucTableFormatRevision=2
  2757. //ucTableContentRevision=2
  2758. typedef struct _PRODUCT_BRANDING
  2759. {
  2760. UCHAR ucEMBEDDED_CAP:2; // Bit[1:0] Embedded feature level
  2761. UCHAR ucReserved:2; // Bit[3:2] Reserved
  2762. UCHAR ucBRANDING_ID:4; // Bit[7:4] Branding ID
  2763. }PRODUCT_BRANDING;
  2764. typedef struct _ATOM_FIRMWARE_INFO_V2_2
  2765. {
  2766. ATOM_COMMON_TABLE_HEADER sHeader;
  2767. ULONG ulFirmwareRevision;
  2768. ULONG ulDefaultEngineClock; //In 10Khz unit
  2769. ULONG ulDefaultMemoryClock; //In 10Khz unit
  2770. ULONG ulSPLL_OutputFreq; //In 10Khz unit
  2771. ULONG ulGPUPLL_OutputFreq; //In 10Khz unit
  2772. ULONG ulReserved1; //Was ulMaxEngineClockPLL_Output; //In 10Khz unit*
  2773. ULONG ulReserved2; //Was ulMaxMemoryClockPLL_Output; //In 10Khz unit*
  2774. ULONG ulMaxPixelClockPLL_Output; //In 10Khz unit
  2775. ULONG ulBinaryAlteredInfo; //Was ulASICMaxEngineClock ?
  2776. ULONG ulDefaultDispEngineClkFreq; //In 10Khz unit. This is the frequency before DCDTO, corresponding to usBootUpVDDCVoltage.
  2777. UCHAR ucReserved3; //Was ucASICMaxTemperature;
  2778. UCHAR ucMinAllowedBL_Level;
  2779. USHORT usBootUpVDDCVoltage; //In MV unit
  2780. USHORT usLcdMinPixelClockPLL_Output; // In MHz unit
  2781. USHORT usLcdMaxPixelClockPLL_Output; // In MHz unit
  2782. ULONG ulReserved4; //Was ulAsicMaximumVoltage
  2783. ULONG ulMinPixelClockPLL_Output; //In 10Khz unit
  2784. UCHAR ucRemoteDisplayConfig;
  2785. UCHAR ucReserved5[3]; //Was usMinEngineClockPLL_Input and usMaxEngineClockPLL_Input
  2786. ULONG ulReserved6; //Was usMinEngineClockPLL_Output and usMinMemoryClockPLL_Input
  2787. ULONG ulReserved7; //Was usMaxMemoryClockPLL_Input and usMinMemoryClockPLL_Output
  2788. USHORT usReserved11; //Was usMaxPixelClock; //In 10Khz unit, Max. Pclk used only for DAC
  2789. USHORT usMinPixelClockPLL_Input; //In 10Khz unit
  2790. USHORT usMaxPixelClockPLL_Input; //In 10Khz unit
  2791. USHORT usBootUpVDDCIVoltage; //In unit of mv; Was usMinPixelClockPLL_Output;
  2792. ATOM_FIRMWARE_CAPABILITY_ACCESS usFirmwareCapability;
  2793. USHORT usCoreReferenceClock; //In 10Khz unit
  2794. USHORT usMemoryReferenceClock; //In 10Khz unit
  2795. USHORT usUniphyDPModeExtClkFreq; //In 10Khz unit, if it is 0, In DP Mode Uniphy Input clock from internal PPLL, otherwise Input clock from external Spread clock
  2796. UCHAR ucMemoryModule_ID; //Indicate what is the board design
  2797. UCHAR ucCoolingSolution_ID; //0: Air cooling; 1: Liquid cooling ... [COOLING_SOLUTION]
  2798. PRODUCT_BRANDING ucProductBranding; // Bit[7:4]ucBRANDING_ID: Branding ID, Bit[3:2]ucReserved: Reserved, Bit[1:0]ucEMBEDDED_CAP: Embedded feature level.
  2799. UCHAR ucReserved9;
  2800. USHORT usBootUpMVDDCVoltage; //In unit of mv; Was usMinPixelClockPLL_Output;
  2801. USHORT usBootUpVDDGFXVoltage; //In unit of mv;
  2802. ULONG ulReserved10[3]; // New added comparing to previous version
  2803. }ATOM_FIRMWARE_INFO_V2_2;
  2804. #define ATOM_FIRMWARE_INFO_LAST ATOM_FIRMWARE_INFO_V2_2
  2805. // definition of ucRemoteDisplayConfig
  2806. #define REMOTE_DISPLAY_DISABLE 0x00
  2807. #define REMOTE_DISPLAY_ENABLE 0x01
  2808. /****************************************************************************/
  2809. // Structures used in IntegratedSystemInfoTable
  2810. /****************************************************************************/
  2811. #define IGP_CAP_FLAG_DYNAMIC_CLOCK_EN 0x2
  2812. #define IGP_CAP_FLAG_AC_CARD 0x4
  2813. #define IGP_CAP_FLAG_SDVO_CARD 0x8
  2814. #define IGP_CAP_FLAG_POSTDIV_BY_2_MODE 0x10
  2815. typedef struct _ATOM_INTEGRATED_SYSTEM_INFO
  2816. {
  2817. ATOM_COMMON_TABLE_HEADER sHeader;
  2818. ULONG ulBootUpEngineClock; //in 10kHz unit
  2819. ULONG ulBootUpMemoryClock; //in 10kHz unit
  2820. ULONG ulMaxSystemMemoryClock; //in 10kHz unit
  2821. ULONG ulMinSystemMemoryClock; //in 10kHz unit
  2822. UCHAR ucNumberOfCyclesInPeriodHi;
  2823. UCHAR ucLCDTimingSel; //=0:not valid.!=0 sel this timing descriptor from LCD EDID.
  2824. USHORT usReserved1;
  2825. USHORT usInterNBVoltageLow; //An intermidiate PMW value to set the voltage
  2826. USHORT usInterNBVoltageHigh; //Another intermidiate PMW value to set the voltage
  2827. ULONG ulReserved[2];
  2828. USHORT usFSBClock; //In MHz unit
  2829. USHORT usCapabilityFlag; //Bit0=1 indicates the fake HDMI support,Bit1=0/1 for Dynamic clocking dis/enable
  2830. //Bit[3:2]== 0:No PCIE card, 1:AC card, 2:SDVO card
  2831. //Bit[4]==1: P/2 mode, ==0: P/1 mode
  2832. USHORT usPCIENBCfgReg7; //bit[7:0]=MUX_Sel, bit[9:8]=MUX_SEL_LEVEL2, bit[10]=Lane_Reversal
  2833. USHORT usK8MemoryClock; //in MHz unit
  2834. USHORT usK8SyncStartDelay; //in 0.01 us unit
  2835. USHORT usK8DataReturnTime; //in 0.01 us unit
  2836. UCHAR ucMaxNBVoltage;
  2837. UCHAR ucMinNBVoltage;
  2838. UCHAR ucMemoryType; //[7:4]=1:DDR1;=2:DDR2;=3:DDR3.[3:0] is reserved
  2839. UCHAR ucNumberOfCyclesInPeriod; //CG.FVTHROT_PWM_CTRL_REG0.NumberOfCyclesInPeriod
  2840. UCHAR ucStartingPWM_HighTime; //CG.FVTHROT_PWM_CTRL_REG0.StartingPWM_HighTime
  2841. UCHAR ucHTLinkWidth; //16 bit vs. 8 bit
  2842. UCHAR ucMaxNBVoltageHigh;
  2843. UCHAR ucMinNBVoltageHigh;
  2844. }ATOM_INTEGRATED_SYSTEM_INFO;
  2845. /* Explanation on entries in ATOM_INTEGRATED_SYSTEM_INFO
  2846. ulBootUpMemoryClock: For Intel IGP,it's the UMA system memory clock
  2847. For AMD IGP,it's 0 if no SidePort memory installed or it's the boot-up SidePort memory clock
  2848. ulMaxSystemMemoryClock: For Intel IGP,it's the Max freq from memory SPD if memory runs in ASYNC mode or otherwise (SYNC mode) it's 0
  2849. For AMD IGP,for now this can be 0
  2850. ulMinSystemMemoryClock: For Intel IGP,it's 133MHz if memory runs in ASYNC mode or otherwise (SYNC mode) it's 0
  2851. For AMD IGP,for now this can be 0
  2852. usFSBClock: For Intel IGP,it's FSB Freq
  2853. For AMD IGP,it's HT Link Speed
  2854. usK8MemoryClock: For AMD IGP only. For RevF CPU, set it to 200
  2855. usK8SyncStartDelay: For AMD IGP only. Memory access latency in K8, required for watermark calculation
  2856. usK8DataReturnTime: For AMD IGP only. Memory access latency in K8, required for watermark calculation
  2857. VC:Voltage Control
  2858. ucMaxNBVoltage: Voltage regulator dependent PWM value. Low 8 bits of the value for the max voltage.Set this one to 0xFF if VC without PWM. Set this to 0x0 if no VC at all.
  2859. ucMinNBVoltage: Voltage regulator dependent PWM value. Low 8 bits of the value for the min voltage.Set this one to 0x00 if VC without PWM or no VC at all.
  2860. ucNumberOfCyclesInPeriod: Indicate how many cycles when PWM duty is 100%. low 8 bits of the value.
  2861. ucNumberOfCyclesInPeriodHi: Indicate how many cycles when PWM duty is 100%. high 8 bits of the value.If the PWM has an inverter,set bit [7]==1,otherwise set it 0
  2862. ucMaxNBVoltageHigh: Voltage regulator dependent PWM value. High 8 bits of the value for the max voltage.Set this one to 0xFF if VC without PWM. Set this to 0x0 if no VC at all.
  2863. ucMinNBVoltageHigh: Voltage regulator dependent PWM value. High 8 bits of the value for the min voltage.Set this one to 0x00 if VC without PWM or no VC at all.
  2864. usInterNBVoltageLow: Voltage regulator dependent PWM value. The value makes the voltage >=Min NB voltage but <=InterNBVoltageHigh. Set this to 0x0000 if VC without PWM or no VC at all.
  2865. usInterNBVoltageHigh: Voltage regulator dependent PWM value. The value makes the voltage >=InterNBVoltageLow but <=Max NB voltage.Set this to 0x0000 if VC without PWM or no VC at all.
  2866. */
  2867. /*
  2868. The following IGP table is introduced from RS780, which is supposed to be put by SBIOS in FB before IGP VBIOS starts VPOST;
  2869. Then VBIOS will copy the whole structure to its image so all GPU SW components can access this data structure to get whatever they need.
  2870. The enough reservation should allow us to never change table revisions. Whenever needed, a GPU SW component can use reserved portion for new data entries.
  2871. SW components can access the IGP system infor structure in the same way as before
  2872. */
  2873. typedef struct _ATOM_INTEGRATED_SYSTEM_INFO_V2
  2874. {
  2875. ATOM_COMMON_TABLE_HEADER sHeader;
  2876. ULONG ulBootUpEngineClock; //in 10kHz unit
  2877. ULONG ulReserved1[2]; //must be 0x0 for the reserved
  2878. ULONG ulBootUpUMAClock; //in 10kHz unit
  2879. ULONG ulBootUpSidePortClock; //in 10kHz unit
  2880. ULONG ulMinSidePortClock; //in 10kHz unit
  2881. ULONG ulReserved2[6]; //must be 0x0 for the reserved
  2882. ULONG ulSystemConfig; //see explanation below
  2883. ULONG ulBootUpReqDisplayVector;
  2884. ULONG ulOtherDisplayMisc;
  2885. ULONG ulDDISlot1Config;
  2886. ULONG ulDDISlot2Config;
  2887. UCHAR ucMemoryType; //[3:0]=1:DDR1;=2:DDR2;=3:DDR3.[7:4] is reserved
  2888. UCHAR ucUMAChannelNumber;
  2889. UCHAR ucDockingPinBit;
  2890. UCHAR ucDockingPinPolarity;
  2891. ULONG ulDockingPinCFGInfo;
  2892. ULONG ulCPUCapInfo;
  2893. USHORT usNumberOfCyclesInPeriod;
  2894. USHORT usMaxNBVoltage;
  2895. USHORT usMinNBVoltage;
  2896. USHORT usBootUpNBVoltage;
  2897. ULONG ulHTLinkFreq; //in 10Khz
  2898. USHORT usMinHTLinkWidth;
  2899. USHORT usMaxHTLinkWidth;
  2900. USHORT usUMASyncStartDelay;
  2901. USHORT usUMADataReturnTime;
  2902. USHORT usLinkStatusZeroTime;
  2903. USHORT usDACEfuse; //for storing badgap value (for RS880 only)
  2904. ULONG ulHighVoltageHTLinkFreq; // in 10Khz
  2905. ULONG ulLowVoltageHTLinkFreq; // in 10Khz
  2906. USHORT usMaxUpStreamHTLinkWidth;
  2907. USHORT usMaxDownStreamHTLinkWidth;
  2908. USHORT usMinUpStreamHTLinkWidth;
  2909. USHORT usMinDownStreamHTLinkWidth;
  2910. USHORT usFirmwareVersion; //0 means FW is not supported. Otherwise it's the FW version loaded by SBIOS and driver should enable FW.
  2911. USHORT usFullT0Time; // Input to calculate minimum HT link change time required by NB P-State. Unit is 0.01us.
  2912. ULONG ulReserved3[96]; //must be 0x0
  2913. }ATOM_INTEGRATED_SYSTEM_INFO_V2;
  2914. /*
  2915. ulBootUpEngineClock: Boot-up Engine Clock in 10Khz;
  2916. ulBootUpUMAClock: Boot-up UMA Clock in 10Khz; it must be 0x0 when UMA is not present
  2917. ulBootUpSidePortClock: Boot-up SidePort Clock in 10Khz; it must be 0x0 when SidePort Memory is not present,this could be equal to or less than maximum supported Sideport memory clock
  2918. ulSystemConfig:
  2919. Bit[0]=1: PowerExpress mode =0 Non-PowerExpress mode;
  2920. Bit[1]=1: system boots up at AMD overdrived state or user customized mode. In this case, driver will just stick to this boot-up mode. No other PowerPlay state
  2921. =0: system boots up at driver control state. Power state depends on PowerPlay table.
  2922. Bit[2]=1: PWM method is used on NB voltage control. =0: GPIO method is used.
  2923. Bit[3]=1: Only one power state(Performance) will be supported.
  2924. =0: Multiple power states supported from PowerPlay table.
  2925. Bit[4]=1: CLMC is supported and enabled on current system.
  2926. =0: CLMC is not supported or enabled on current system. SBIOS need to support HT link/freq change through ATIF interface.
  2927. Bit[5]=1: Enable CDLW for all driver control power states. Max HT width is from SBIOS, while Min HT width is determined by display requirement.
  2928. =0: CDLW is disabled. If CLMC is enabled case, Min HT width will be set equal to Max HT width. If CLMC disabled case, Max HT width will be applied.
  2929. Bit[6]=1: High Voltage requested for all power states. In this case, voltage will be forced at 1.1v and powerplay table voltage drop/throttling request will be ignored.
  2930. =0: Voltage settings is determined by powerplay table.
  2931. Bit[7]=1: Enable CLMC as hybrid Mode. CDLD and CILR will be disabled in this case and we're using legacy C1E. This is workaround for CPU(Griffin) performance issue.
  2932. =0: Enable CLMC as regular mode, CDLD and CILR will be enabled.
  2933. Bit[8]=1: CDLF is supported and enabled on current system.
  2934. =0: CDLF is not supported or enabled on current system.
  2935. Bit[9]=1: DLL Shut Down feature is enabled on current system.
  2936. =0: DLL Shut Down feature is not enabled or supported on current system.
  2937. ulBootUpReqDisplayVector: This dword is a bit vector indicates what display devices are requested during boot-up. Refer to ATOM_DEVICE_xxx_SUPPORT for the bit vector definitions.
  2938. ulOtherDisplayMisc: [15:8]- Bootup LCD Expansion selection; 0-center, 1-full panel size expansion;
  2939. [7:0] - BootupTV standard selection; This is a bit vector to indicate what TV standards are supported by the system. Refer to ucTVSuppportedStd definition;
  2940. ulDDISlot1Config: Describes the PCIE lane configuration on this DDI PCIE slot (ADD2 card) or connector (Mobile design).
  2941. [3:0] - Bit vector to indicate PCIE lane config of the DDI slot/connector on chassis (bit 0=1 lane 3:0; bit 1=1 lane 7:4; bit 2=1 lane 11:8; bit 3=1 lane 15:12)
  2942. [7:4] - Bit vector to indicate PCIE lane config of the same DDI slot/connector on docking station (bit 4=1 lane 3:0; bit 5=1 lane 7:4; bit 6=1 lane 11:8; bit 7=1 lane 15:12)
  2943. When a DDI connector is not "paired" (meaming two connections mutualexclusive on chassis or docking, only one of them can be connected at one time.
  2944. in both chassis and docking, SBIOS has to duplicate the same PCIE lane info from chassis to docking or vice versa. For example:
  2945. one DDI connector is only populated in docking with PCIE lane 8-11, but there is no paired connection on chassis, SBIOS has to copy bit 6 to bit 2.
  2946. [15:8] - Lane configuration attribute;
  2947. [23:16]- Connector type, possible value:
  2948. CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_D
  2949. CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D
  2950. CONNECTOR_OBJECT_ID_HDMI_TYPE_A
  2951. CONNECTOR_OBJECT_ID_DISPLAYPORT
  2952. CONNECTOR_OBJECT_ID_eDP
  2953. [31:24]- Reserved
  2954. ulDDISlot2Config: Same as Slot1.
  2955. ucMemoryType: SidePort memory type, set it to 0x0 when Sideport memory is not installed. Driver needs this info to change sideport memory clock. Not for display in CCC.
  2956. For IGP, Hypermemory is the only memory type showed in CCC.
  2957. ucUMAChannelNumber: how many channels for the UMA;
  2958. ulDockingPinCFGInfo: [15:0]-Bus/Device/Function # to CFG to read this Docking Pin; [31:16]-reg offset in CFG to read this pin
  2959. ucDockingPinBit: which bit in this register to read the pin status;
  2960. ucDockingPinPolarity:Polarity of the pin when docked;
  2961. ulCPUCapInfo: [7:0]=1:Griffin;[7:0]=2:Greyhound;[7:0]=3:K8, [7:0]=4:Pharaoh, other bits reserved for now and must be 0x0
  2962. usNumberOfCyclesInPeriod:Indicate how many cycles when PWM duty is 100%.
  2963. usMaxNBVoltage:Max. voltage control value in either PWM or GPIO mode.
  2964. usMinNBVoltage:Min. voltage control value in either PWM or GPIO mode.
  2965. GPIO mode: both usMaxNBVoltage & usMinNBVoltage have a valid value ulSystemConfig.SYSTEM_CONFIG_USE_PWM_ON_VOLTAGE=0
  2966. PWM mode: both usMaxNBVoltage & usMinNBVoltage have a valid value ulSystemConfig.SYSTEM_CONFIG_USE_PWM_ON_VOLTAGE=1
  2967. GPU SW don't control mode: usMaxNBVoltage & usMinNBVoltage=0 and no care about ulSystemConfig.SYSTEM_CONFIG_USE_PWM_ON_VOLTAGE
  2968. usBootUpNBVoltage:Boot-up voltage regulator dependent PWM value.
  2969. ulHTLinkFreq: Bootup HT link Frequency in 10Khz.
  2970. usMinHTLinkWidth: Bootup minimum HT link width. If CDLW disabled, this is equal to usMaxHTLinkWidth.
  2971. If CDLW enabled, both upstream and downstream width should be the same during bootup.
  2972. usMaxHTLinkWidth: Bootup maximum HT link width. If CDLW disabled, this is equal to usMinHTLinkWidth.
  2973. If CDLW enabled, both upstream and downstream width should be the same during bootup.
  2974. usUMASyncStartDelay: Memory access latency, required for watermark calculation
  2975. usUMADataReturnTime: Memory access latency, required for watermark calculation
  2976. usLinkStatusZeroTime:Memory access latency required for watermark calculation, set this to 0x0 for K8 CPU, set a proper value in 0.01 the unit of us
  2977. for Griffin or Greyhound. SBIOS needs to convert to actual time by:
  2978. if T0Ttime [5:4]=00b, then usLinkStatusZeroTime=T0Ttime [3:0]*0.1us (0.0 to 1.5us)
  2979. if T0Ttime [5:4]=01b, then usLinkStatusZeroTime=T0Ttime [3:0]*0.5us (0.0 to 7.5us)
  2980. if T0Ttime [5:4]=10b, then usLinkStatusZeroTime=T0Ttime [3:0]*2.0us (0.0 to 30us)
  2981. if T0Ttime [5:4]=11b, and T0Ttime [3:0]=0x0 to 0xa, then usLinkStatusZeroTime=T0Ttime [3:0]*20us (0.0 to 200us)
  2982. ulHighVoltageHTLinkFreq: HT link frequency for power state with low voltage. If boot up runs in HT1, this must be 0.
  2983. This must be less than or equal to ulHTLinkFreq(bootup frequency).
  2984. ulLowVoltageHTLinkFreq: HT link frequency for power state with low voltage or voltage scaling 1.0v~1.1v. If boot up runs in HT1, this must be 0.
  2985. This must be less than or equal to ulHighVoltageHTLinkFreq.
  2986. usMaxUpStreamHTLinkWidth: Asymmetric link width support in the future, to replace usMaxHTLinkWidth. Not used for now.
  2987. usMaxDownStreamHTLinkWidth: same as above.
  2988. usMinUpStreamHTLinkWidth: Asymmetric link width support in the future, to replace usMinHTLinkWidth. Not used for now.
  2989. usMinDownStreamHTLinkWidth: same as above.
  2990. */
  2991. // ATOM_INTEGRATED_SYSTEM_INFO::ulCPUCapInfo - CPU type definition
  2992. #define INTEGRATED_SYSTEM_INFO__UNKNOWN_CPU 0
  2993. #define INTEGRATED_SYSTEM_INFO__AMD_CPU__GRIFFIN 1
  2994. #define INTEGRATED_SYSTEM_INFO__AMD_CPU__GREYHOUND 2
  2995. #define INTEGRATED_SYSTEM_INFO__AMD_CPU__K8 3
  2996. #define INTEGRATED_SYSTEM_INFO__AMD_CPU__PHARAOH 4
  2997. #define INTEGRATED_SYSTEM_INFO__AMD_CPU__OROCHI 5
  2998. #define INTEGRATED_SYSTEM_INFO__AMD_CPU__MAX_CODE INTEGRATED_SYSTEM_INFO__AMD_CPU__OROCHI // this deff reflects max defined CPU code
  2999. #define SYSTEM_CONFIG_POWEREXPRESS_ENABLE 0x00000001
  3000. #define SYSTEM_CONFIG_RUN_AT_OVERDRIVE_ENGINE 0x00000002
  3001. #define SYSTEM_CONFIG_USE_PWM_ON_VOLTAGE 0x00000004
  3002. #define SYSTEM_CONFIG_PERFORMANCE_POWERSTATE_ONLY 0x00000008
  3003. #define SYSTEM_CONFIG_CLMC_ENABLED 0x00000010
  3004. #define SYSTEM_CONFIG_CDLW_ENABLED 0x00000020
  3005. #define SYSTEM_CONFIG_HIGH_VOLTAGE_REQUESTED 0x00000040
  3006. #define SYSTEM_CONFIG_CLMC_HYBRID_MODE_ENABLED 0x00000080
  3007. #define SYSTEM_CONFIG_CDLF_ENABLED 0x00000100
  3008. #define SYSTEM_CONFIG_DLL_SHUTDOWN_ENABLED 0x00000200
  3009. #define IGP_DDI_SLOT_LANE_CONFIG_MASK 0x000000FF
  3010. #define b0IGP_DDI_SLOT_LANE_MAP_MASK 0x0F
  3011. #define b0IGP_DDI_SLOT_DOCKING_LANE_MAP_MASK 0xF0
  3012. #define b0IGP_DDI_SLOT_CONFIG_LANE_0_3 0x01
  3013. #define b0IGP_DDI_SLOT_CONFIG_LANE_4_7 0x02
  3014. #define b0IGP_DDI_SLOT_CONFIG_LANE_8_11 0x04
  3015. #define b0IGP_DDI_SLOT_CONFIG_LANE_12_15 0x08
  3016. #define IGP_DDI_SLOT_ATTRIBUTE_MASK 0x0000FF00
  3017. #define IGP_DDI_SLOT_CONFIG_REVERSED 0x00000100
  3018. #define b1IGP_DDI_SLOT_CONFIG_REVERSED 0x01
  3019. #define IGP_DDI_SLOT_CONNECTOR_TYPE_MASK 0x00FF0000
  3020. // IntegratedSystemInfoTable new Rev is V5 after V2, because of the real rev of V2 is v1.4. This rev is used for RR
  3021. typedef struct _ATOM_INTEGRATED_SYSTEM_INFO_V5
  3022. {
  3023. ATOM_COMMON_TABLE_HEADER sHeader;
  3024. ULONG ulBootUpEngineClock; //in 10kHz unit
  3025. ULONG ulDentistVCOFreq; //Dentist VCO clock in 10kHz unit, the source of GPU SCLK, LCLK, UCLK and VCLK.
  3026. ULONG ulLClockFreq; //GPU Lclk freq in 10kHz unit, have relationship with NCLK in NorthBridge
  3027. ULONG ulBootUpUMAClock; //in 10kHz unit
  3028. ULONG ulReserved1[8]; //must be 0x0 for the reserved
  3029. ULONG ulBootUpReqDisplayVector;
  3030. ULONG ulOtherDisplayMisc;
  3031. ULONG ulReserved2[4]; //must be 0x0 for the reserved
  3032. ULONG ulSystemConfig; //TBD
  3033. ULONG ulCPUCapInfo; //TBD
  3034. USHORT usMaxNBVoltage; //high NB voltage, calculated using current VDDNB (D24F2xDC) and VDDNB offset fuse;
  3035. USHORT usMinNBVoltage; //low NB voltage, calculated using current VDDNB (D24F2xDC) and VDDNB offset fuse;
  3036. USHORT usBootUpNBVoltage; //boot up NB voltage
  3037. UCHAR ucHtcTmpLmt; //bit [22:16] of D24F3x64 Hardware Thermal Control (HTC) Register, may not be needed, TBD
  3038. UCHAR ucTjOffset; //bit [28:22] of D24F3xE4 Thermtrip Status Register,may not be needed, TBD
  3039. ULONG ulReserved3[4]; //must be 0x0 for the reserved
  3040. ULONG ulDDISlot1Config; //see above ulDDISlot1Config definition
  3041. ULONG ulDDISlot2Config;
  3042. ULONG ulDDISlot3Config;
  3043. ULONG ulDDISlot4Config;
  3044. ULONG ulReserved4[4]; //must be 0x0 for the reserved
  3045. UCHAR ucMemoryType; //[3:0]=1:DDR1;=2:DDR2;=3:DDR3.[7:4] is reserved
  3046. UCHAR ucUMAChannelNumber;
  3047. USHORT usReserved;
  3048. ULONG ulReserved5[4]; //must be 0x0 for the reserved
  3049. ULONG ulCSR_M3_ARB_CNTL_DEFAULT[10];//arrays with values for CSR M3 arbiter for default
  3050. ULONG ulCSR_M3_ARB_CNTL_UVD[10]; //arrays with values for CSR M3 arbiter for UVD playback
  3051. ULONG ulCSR_M3_ARB_CNTL_FS3D[10];//arrays with values for CSR M3 arbiter for Full Screen 3D applications
  3052. ULONG ulReserved6[61]; //must be 0x0
  3053. }ATOM_INTEGRATED_SYSTEM_INFO_V5;
  3054. /****************************************************************************/
  3055. // Structure used in GPUVirtualizationInfoTable
  3056. /****************************************************************************/
  3057. typedef struct _ATOM_GPU_VIRTUALIZATION_INFO_V2_1
  3058. {
  3059. ATOM_COMMON_TABLE_HEADER sHeader;
  3060. ULONG ulMCUcodeRomStartAddr;
  3061. ULONG ulMCUcodeLength;
  3062. ULONG ulSMCUcodeRomStartAddr;
  3063. ULONG ulSMCUcodeLength;
  3064. ULONG ulRLCVUcodeRomStartAddr;
  3065. ULONG ulRLCVUcodeLength;
  3066. ULONG ulTOCUcodeStartAddr;
  3067. ULONG ulTOCUcodeLength;
  3068. ULONG ulSMCPatchTableStartAddr;
  3069. ULONG ulSmcPatchTableLength;
  3070. ULONG ulSystemFlag;
  3071. }ATOM_GPU_VIRTUALIZATION_INFO_V2_1;
  3072. #define ATOM_CRT_INT_ENCODER1_INDEX 0x00000000
  3073. #define ATOM_LCD_INT_ENCODER1_INDEX 0x00000001
  3074. #define ATOM_TV_INT_ENCODER1_INDEX 0x00000002
  3075. #define ATOM_DFP_INT_ENCODER1_INDEX 0x00000003
  3076. #define ATOM_CRT_INT_ENCODER2_INDEX 0x00000004
  3077. #define ATOM_LCD_EXT_ENCODER1_INDEX 0x00000005
  3078. #define ATOM_TV_EXT_ENCODER1_INDEX 0x00000006
  3079. #define ATOM_DFP_EXT_ENCODER1_INDEX 0x00000007
  3080. #define ATOM_CV_INT_ENCODER1_INDEX 0x00000008
  3081. #define ATOM_DFP_INT_ENCODER2_INDEX 0x00000009
  3082. #define ATOM_CRT_EXT_ENCODER1_INDEX 0x0000000A
  3083. #define ATOM_CV_EXT_ENCODER1_INDEX 0x0000000B
  3084. #define ATOM_DFP_INT_ENCODER3_INDEX 0x0000000C
  3085. #define ATOM_DFP_INT_ENCODER4_INDEX 0x0000000D
  3086. // define ASIC internal encoder id ( bit vector ), used for CRTC_SourceSelTable
  3087. #define ASIC_INT_DAC1_ENCODER_ID 0x00
  3088. #define ASIC_INT_TV_ENCODER_ID 0x02
  3089. #define ASIC_INT_DIG1_ENCODER_ID 0x03
  3090. #define ASIC_INT_DAC2_ENCODER_ID 0x04
  3091. #define ASIC_EXT_TV_ENCODER_ID 0x06
  3092. #define ASIC_INT_DVO_ENCODER_ID 0x07
  3093. #define ASIC_INT_DIG2_ENCODER_ID 0x09
  3094. #define ASIC_EXT_DIG_ENCODER_ID 0x05
  3095. #define ASIC_EXT_DIG2_ENCODER_ID 0x08
  3096. #define ASIC_INT_DIG3_ENCODER_ID 0x0a
  3097. #define ASIC_INT_DIG4_ENCODER_ID 0x0b
  3098. #define ASIC_INT_DIG5_ENCODER_ID 0x0c
  3099. #define ASIC_INT_DIG6_ENCODER_ID 0x0d
  3100. #define ASIC_INT_DIG7_ENCODER_ID 0x0e
  3101. //define Encoder attribute
  3102. #define ATOM_ANALOG_ENCODER 0
  3103. #define ATOM_DIGITAL_ENCODER 1
  3104. #define ATOM_DP_ENCODER 2
  3105. #define ATOM_ENCODER_ENUM_MASK 0x70
  3106. #define ATOM_ENCODER_ENUM_ID1 0x00
  3107. #define ATOM_ENCODER_ENUM_ID2 0x10
  3108. #define ATOM_ENCODER_ENUM_ID3 0x20
  3109. #define ATOM_ENCODER_ENUM_ID4 0x30
  3110. #define ATOM_ENCODER_ENUM_ID5 0x40
  3111. #define ATOM_ENCODER_ENUM_ID6 0x50
  3112. #define ATOM_DEVICE_CRT1_INDEX 0x00000000
  3113. #define ATOM_DEVICE_LCD1_INDEX 0x00000001
  3114. #define ATOM_DEVICE_TV1_INDEX 0x00000002
  3115. #define ATOM_DEVICE_DFP1_INDEX 0x00000003
  3116. #define ATOM_DEVICE_CRT2_INDEX 0x00000004
  3117. #define ATOM_DEVICE_LCD2_INDEX 0x00000005
  3118. #define ATOM_DEVICE_DFP6_INDEX 0x00000006
  3119. #define ATOM_DEVICE_DFP2_INDEX 0x00000007
  3120. #define ATOM_DEVICE_CV_INDEX 0x00000008
  3121. #define ATOM_DEVICE_DFP3_INDEX 0x00000009
  3122. #define ATOM_DEVICE_DFP4_INDEX 0x0000000A
  3123. #define ATOM_DEVICE_DFP5_INDEX 0x0000000B
  3124. #define ATOM_DEVICE_RESERVEDC_INDEX 0x0000000C
  3125. #define ATOM_DEVICE_RESERVEDD_INDEX 0x0000000D
  3126. #define ATOM_DEVICE_RESERVEDE_INDEX 0x0000000E
  3127. #define ATOM_DEVICE_RESERVEDF_INDEX 0x0000000F
  3128. #define ATOM_MAX_SUPPORTED_DEVICE_INFO (ATOM_DEVICE_DFP3_INDEX+1)
  3129. #define ATOM_MAX_SUPPORTED_DEVICE_INFO_2 ATOM_MAX_SUPPORTED_DEVICE_INFO
  3130. #define ATOM_MAX_SUPPORTED_DEVICE_INFO_3 (ATOM_DEVICE_DFP5_INDEX + 1 )
  3131. #define ATOM_MAX_SUPPORTED_DEVICE (ATOM_DEVICE_RESERVEDF_INDEX+1)
  3132. #define ATOM_DEVICE_CRT1_SUPPORT (0x1L << ATOM_DEVICE_CRT1_INDEX )
  3133. #define ATOM_DEVICE_LCD1_SUPPORT (0x1L << ATOM_DEVICE_LCD1_INDEX )
  3134. #define ATOM_DEVICE_TV1_SUPPORT (0x1L << ATOM_DEVICE_TV1_INDEX )
  3135. #define ATOM_DEVICE_DFP1_SUPPORT (0x1L << ATOM_DEVICE_DFP1_INDEX )
  3136. #define ATOM_DEVICE_CRT2_SUPPORT (0x1L << ATOM_DEVICE_CRT2_INDEX )
  3137. #define ATOM_DEVICE_LCD2_SUPPORT (0x1L << ATOM_DEVICE_LCD2_INDEX )
  3138. #define ATOM_DEVICE_DFP6_SUPPORT (0x1L << ATOM_DEVICE_DFP6_INDEX )
  3139. #define ATOM_DEVICE_DFP2_SUPPORT (0x1L << ATOM_DEVICE_DFP2_INDEX )
  3140. #define ATOM_DEVICE_CV_SUPPORT (0x1L << ATOM_DEVICE_CV_INDEX )
  3141. #define ATOM_DEVICE_DFP3_SUPPORT (0x1L << ATOM_DEVICE_DFP3_INDEX )
  3142. #define ATOM_DEVICE_DFP4_SUPPORT (0x1L << ATOM_DEVICE_DFP4_INDEX )
  3143. #define ATOM_DEVICE_DFP5_SUPPORT (0x1L << ATOM_DEVICE_DFP5_INDEX )
  3144. #define ATOM_DEVICE_CRT_SUPPORT (ATOM_DEVICE_CRT1_SUPPORT | ATOM_DEVICE_CRT2_SUPPORT)
  3145. #define ATOM_DEVICE_DFP_SUPPORT (ATOM_DEVICE_DFP1_SUPPORT | ATOM_DEVICE_DFP2_SUPPORT | ATOM_DEVICE_DFP3_SUPPORT | ATOM_DEVICE_DFP4_SUPPORT | ATOM_DEVICE_DFP5_SUPPORT | ATOM_DEVICE_DFP6_SUPPORT)
  3146. #define ATOM_DEVICE_TV_SUPPORT ATOM_DEVICE_TV1_SUPPORT
  3147. #define ATOM_DEVICE_LCD_SUPPORT (ATOM_DEVICE_LCD1_SUPPORT | ATOM_DEVICE_LCD2_SUPPORT)
  3148. #define ATOM_DEVICE_CONNECTOR_TYPE_MASK 0x000000F0
  3149. #define ATOM_DEVICE_CONNECTOR_TYPE_SHIFT 0x00000004
  3150. #define ATOM_DEVICE_CONNECTOR_VGA 0x00000001
  3151. #define ATOM_DEVICE_CONNECTOR_DVI_I 0x00000002
  3152. #define ATOM_DEVICE_CONNECTOR_DVI_D 0x00000003
  3153. #define ATOM_DEVICE_CONNECTOR_DVI_A 0x00000004
  3154. #define ATOM_DEVICE_CONNECTOR_SVIDEO 0x00000005
  3155. #define ATOM_DEVICE_CONNECTOR_COMPOSITE 0x00000006
  3156. #define ATOM_DEVICE_CONNECTOR_LVDS 0x00000007
  3157. #define ATOM_DEVICE_CONNECTOR_DIGI_LINK 0x00000008
  3158. #define ATOM_DEVICE_CONNECTOR_SCART 0x00000009
  3159. #define ATOM_DEVICE_CONNECTOR_HDMI_TYPE_A 0x0000000A
  3160. #define ATOM_DEVICE_CONNECTOR_HDMI_TYPE_B 0x0000000B
  3161. #define ATOM_DEVICE_CONNECTOR_CASE_1 0x0000000E
  3162. #define ATOM_DEVICE_CONNECTOR_DISPLAYPORT 0x0000000F
  3163. #define ATOM_DEVICE_DAC_INFO_MASK 0x0000000F
  3164. #define ATOM_DEVICE_DAC_INFO_SHIFT 0x00000000
  3165. #define ATOM_DEVICE_DAC_INFO_NODAC 0x00000000
  3166. #define ATOM_DEVICE_DAC_INFO_DACA 0x00000001
  3167. #define ATOM_DEVICE_DAC_INFO_DACB 0x00000002
  3168. #define ATOM_DEVICE_DAC_INFO_EXDAC 0x00000003
  3169. #define ATOM_DEVICE_I2C_ID_NOI2C 0x00000000
  3170. #define ATOM_DEVICE_I2C_LINEMUX_MASK 0x0000000F
  3171. #define ATOM_DEVICE_I2C_LINEMUX_SHIFT 0x00000000
  3172. #define ATOM_DEVICE_I2C_ID_MASK 0x00000070
  3173. #define ATOM_DEVICE_I2C_ID_SHIFT 0x00000004
  3174. #define ATOM_DEVICE_I2C_ID_IS_FOR_NON_MM_USE 0x00000001
  3175. #define ATOM_DEVICE_I2C_ID_IS_FOR_MM_USE 0x00000002
  3176. #define ATOM_DEVICE_I2C_ID_IS_FOR_SDVO_USE 0x00000003 //For IGP RS600
  3177. #define ATOM_DEVICE_I2C_ID_IS_FOR_DAC_SCL 0x00000004 //For IGP RS690
  3178. #define ATOM_DEVICE_I2C_HARDWARE_CAP_MASK 0x00000080
  3179. #define ATOM_DEVICE_I2C_HARDWARE_CAP_SHIFT 0x00000007
  3180. #define ATOM_DEVICE_USES_SOFTWARE_ASSISTED_I2C 0x00000000
  3181. #define ATOM_DEVICE_USES_HARDWARE_ASSISTED_I2C 0x00000001
  3182. // usDeviceSupport:
  3183. // Bits0 = 0 - no CRT1 support= 1- CRT1 is supported
  3184. // Bit 1 = 0 - no LCD1 support= 1- LCD1 is supported
  3185. // Bit 2 = 0 - no TV1 support= 1- TV1 is supported
  3186. // Bit 3 = 0 - no DFP1 support= 1- DFP1 is supported
  3187. // Bit 4 = 0 - no CRT2 support= 1- CRT2 is supported
  3188. // Bit 5 = 0 - no LCD2 support= 1- LCD2 is supported
  3189. // Bit 6 = 0 - no DFP6 support= 1- DFP6 is supported
  3190. // Bit 7 = 0 - no DFP2 support= 1- DFP2 is supported
  3191. // Bit 8 = 0 - no CV support= 1- CV is supported
  3192. // Bit 9 = 0 - no DFP3 support= 1- DFP3 is supported
  3193. // Bit 10= 0 - no DFP4 support= 1- DFP4 is supported
  3194. // Bit 11= 0 - no DFP5 support= 1- DFP5 is supported
  3195. //
  3196. //
  3197. /****************************************************************************/
  3198. // Structure used in MclkSS_InfoTable
  3199. /****************************************************************************/
  3200. // ucI2C_ConfigID
  3201. // [7:0] - I2C LINE Associate ID
  3202. // = 0 - no I2C
  3203. // [7] - HW_Cap = 1, [6:0]=HW assisted I2C ID(HW line selection)
  3204. // = 0, [6:0]=SW assisted I2C ID
  3205. // [6-4] - HW_ENGINE_ID = 1, HW engine for NON multimedia use
  3206. // = 2, HW engine for Multimedia use
  3207. // = 3-7 Reserved for future I2C engines
  3208. // [3-0] - I2C_LINE_MUX = A Mux number when it's HW assisted I2C or GPIO ID when it's SW I2C
  3209. typedef struct _ATOM_I2C_ID_CONFIG
  3210. {
  3211. #if ATOM_BIG_ENDIAN
  3212. UCHAR bfHW_Capable:1;
  3213. UCHAR bfHW_EngineID:3;
  3214. UCHAR bfI2C_LineMux:4;
  3215. #else
  3216. UCHAR bfI2C_LineMux:4;
  3217. UCHAR bfHW_EngineID:3;
  3218. UCHAR bfHW_Capable:1;
  3219. #endif
  3220. }ATOM_I2C_ID_CONFIG;
  3221. typedef union _ATOM_I2C_ID_CONFIG_ACCESS
  3222. {
  3223. ATOM_I2C_ID_CONFIG sbfAccess;
  3224. UCHAR ucAccess;
  3225. }ATOM_I2C_ID_CONFIG_ACCESS;
  3226. /****************************************************************************/
  3227. // Structure used in GPIO_I2C_InfoTable
  3228. /****************************************************************************/
  3229. typedef struct _ATOM_GPIO_I2C_ASSIGMENT
  3230. {
  3231. USHORT usClkMaskRegisterIndex;
  3232. USHORT usClkEnRegisterIndex;
  3233. USHORT usClkY_RegisterIndex;
  3234. USHORT usClkA_RegisterIndex;
  3235. USHORT usDataMaskRegisterIndex;
  3236. USHORT usDataEnRegisterIndex;
  3237. USHORT usDataY_RegisterIndex;
  3238. USHORT usDataA_RegisterIndex;
  3239. ATOM_I2C_ID_CONFIG_ACCESS sucI2cId;
  3240. UCHAR ucClkMaskShift;
  3241. UCHAR ucClkEnShift;
  3242. UCHAR ucClkY_Shift;
  3243. UCHAR ucClkA_Shift;
  3244. UCHAR ucDataMaskShift;
  3245. UCHAR ucDataEnShift;
  3246. UCHAR ucDataY_Shift;
  3247. UCHAR ucDataA_Shift;
  3248. UCHAR ucReserved1;
  3249. UCHAR ucReserved2;
  3250. }ATOM_GPIO_I2C_ASSIGMENT;
  3251. typedef struct _ATOM_GPIO_I2C_INFO
  3252. {
  3253. ATOM_COMMON_TABLE_HEADER sHeader;
  3254. ATOM_GPIO_I2C_ASSIGMENT asGPIO_Info[ATOM_MAX_SUPPORTED_DEVICE];
  3255. }ATOM_GPIO_I2C_INFO;
  3256. /****************************************************************************/
  3257. // Common Structure used in other structures
  3258. /****************************************************************************/
  3259. #ifndef _H2INC
  3260. //Please don't add or expand this bitfield structure below, this one will retire soon.!
  3261. typedef struct _ATOM_MODE_MISC_INFO
  3262. {
  3263. #if ATOM_BIG_ENDIAN
  3264. USHORT Reserved:6;
  3265. USHORT RGB888:1;
  3266. USHORT DoubleClock:1;
  3267. USHORT Interlace:1;
  3268. USHORT CompositeSync:1;
  3269. USHORT V_ReplicationBy2:1;
  3270. USHORT H_ReplicationBy2:1;
  3271. USHORT VerticalCutOff:1;
  3272. USHORT VSyncPolarity:1; //0=Active High, 1=Active Low
  3273. USHORT HSyncPolarity:1; //0=Active High, 1=Active Low
  3274. USHORT HorizontalCutOff:1;
  3275. #else
  3276. USHORT HorizontalCutOff:1;
  3277. USHORT HSyncPolarity:1; //0=Active High, 1=Active Low
  3278. USHORT VSyncPolarity:1; //0=Active High, 1=Active Low
  3279. USHORT VerticalCutOff:1;
  3280. USHORT H_ReplicationBy2:1;
  3281. USHORT V_ReplicationBy2:1;
  3282. USHORT CompositeSync:1;
  3283. USHORT Interlace:1;
  3284. USHORT DoubleClock:1;
  3285. USHORT RGB888:1;
  3286. USHORT Reserved:6;
  3287. #endif
  3288. }ATOM_MODE_MISC_INFO;
  3289. typedef union _ATOM_MODE_MISC_INFO_ACCESS
  3290. {
  3291. ATOM_MODE_MISC_INFO sbfAccess;
  3292. USHORT usAccess;
  3293. }ATOM_MODE_MISC_INFO_ACCESS;
  3294. #else
  3295. typedef union _ATOM_MODE_MISC_INFO_ACCESS
  3296. {
  3297. USHORT usAccess;
  3298. }ATOM_MODE_MISC_INFO_ACCESS;
  3299. #endif
  3300. // usModeMiscInfo-
  3301. #define ATOM_H_CUTOFF 0x01
  3302. #define ATOM_HSYNC_POLARITY 0x02 //0=Active High, 1=Active Low
  3303. #define ATOM_VSYNC_POLARITY 0x04 //0=Active High, 1=Active Low
  3304. #define ATOM_V_CUTOFF 0x08
  3305. #define ATOM_H_REPLICATIONBY2 0x10
  3306. #define ATOM_V_REPLICATIONBY2 0x20
  3307. #define ATOM_COMPOSITESYNC 0x40
  3308. #define ATOM_INTERLACE 0x80
  3309. #define ATOM_DOUBLE_CLOCK_MODE 0x100
  3310. #define ATOM_RGB888_MODE 0x200
  3311. //usRefreshRate-
  3312. #define ATOM_REFRESH_43 43
  3313. #define ATOM_REFRESH_47 47
  3314. #define ATOM_REFRESH_56 56
  3315. #define ATOM_REFRESH_60 60
  3316. #define ATOM_REFRESH_65 65
  3317. #define ATOM_REFRESH_70 70
  3318. #define ATOM_REFRESH_72 72
  3319. #define ATOM_REFRESH_75 75
  3320. #define ATOM_REFRESH_85 85
  3321. // ATOM_MODE_TIMING data are exactly the same as VESA timing data.
  3322. // Translation from EDID to ATOM_MODE_TIMING, use the following formula.
  3323. //
  3324. // VESA_HTOTAL = VESA_ACTIVE + 2* VESA_BORDER + VESA_BLANK
  3325. // = EDID_HA + EDID_HBL
  3326. // VESA_HDISP = VESA_ACTIVE = EDID_HA
  3327. // VESA_HSYNC_START = VESA_ACTIVE + VESA_BORDER + VESA_FRONT_PORCH
  3328. // = EDID_HA + EDID_HSO
  3329. // VESA_HSYNC_WIDTH = VESA_HSYNC_TIME = EDID_HSPW
  3330. // VESA_BORDER = EDID_BORDER
  3331. /****************************************************************************/
  3332. // Structure used in SetCRTC_UsingDTDTimingTable
  3333. /****************************************************************************/
  3334. typedef struct _SET_CRTC_USING_DTD_TIMING_PARAMETERS
  3335. {
  3336. USHORT usH_Size;
  3337. USHORT usH_Blanking_Time;
  3338. USHORT usV_Size;
  3339. USHORT usV_Blanking_Time;
  3340. USHORT usH_SyncOffset;
  3341. USHORT usH_SyncWidth;
  3342. USHORT usV_SyncOffset;
  3343. USHORT usV_SyncWidth;
  3344. ATOM_MODE_MISC_INFO_ACCESS susModeMiscInfo;
  3345. UCHAR ucH_Border; // From DFP EDID
  3346. UCHAR ucV_Border;
  3347. UCHAR ucCRTC; // ATOM_CRTC1 or ATOM_CRTC2
  3348. UCHAR ucPadding[3];
  3349. }SET_CRTC_USING_DTD_TIMING_PARAMETERS;
  3350. /****************************************************************************/
  3351. // Structure used in SetCRTC_TimingTable
  3352. /****************************************************************************/
  3353. typedef struct _SET_CRTC_TIMING_PARAMETERS
  3354. {
  3355. USHORT usH_Total; // horizontal total
  3356. USHORT usH_Disp; // horizontal display
  3357. USHORT usH_SyncStart; // horozontal Sync start
  3358. USHORT usH_SyncWidth; // horizontal Sync width
  3359. USHORT usV_Total; // vertical total
  3360. USHORT usV_Disp; // vertical display
  3361. USHORT usV_SyncStart; // vertical Sync start
  3362. USHORT usV_SyncWidth; // vertical Sync width
  3363. ATOM_MODE_MISC_INFO_ACCESS susModeMiscInfo;
  3364. UCHAR ucCRTC; // ATOM_CRTC1 or ATOM_CRTC2
  3365. UCHAR ucOverscanRight; // right
  3366. UCHAR ucOverscanLeft; // left
  3367. UCHAR ucOverscanBottom; // bottom
  3368. UCHAR ucOverscanTop; // top
  3369. UCHAR ucReserved;
  3370. }SET_CRTC_TIMING_PARAMETERS;
  3371. #define SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION SET_CRTC_TIMING_PARAMETERS
  3372. /****************************************************************************/
  3373. // Structure used in StandardVESA_TimingTable
  3374. // AnalogTV_InfoTable
  3375. // ComponentVideoInfoTable
  3376. /****************************************************************************/
  3377. typedef struct _ATOM_MODE_TIMING
  3378. {
  3379. USHORT usCRTC_H_Total;
  3380. USHORT usCRTC_H_Disp;
  3381. USHORT usCRTC_H_SyncStart;
  3382. USHORT usCRTC_H_SyncWidth;
  3383. USHORT usCRTC_V_Total;
  3384. USHORT usCRTC_V_Disp;
  3385. USHORT usCRTC_V_SyncStart;
  3386. USHORT usCRTC_V_SyncWidth;
  3387. USHORT usPixelClock; //in 10Khz unit
  3388. ATOM_MODE_MISC_INFO_ACCESS susModeMiscInfo;
  3389. USHORT usCRTC_OverscanRight;
  3390. USHORT usCRTC_OverscanLeft;
  3391. USHORT usCRTC_OverscanBottom;
  3392. USHORT usCRTC_OverscanTop;
  3393. USHORT usReserve;
  3394. UCHAR ucInternalModeNumber;
  3395. UCHAR ucRefreshRate;
  3396. }ATOM_MODE_TIMING;
  3397. typedef struct _ATOM_DTD_FORMAT
  3398. {
  3399. USHORT usPixClk;
  3400. USHORT usHActive;
  3401. USHORT usHBlanking_Time;
  3402. USHORT usVActive;
  3403. USHORT usVBlanking_Time;
  3404. USHORT usHSyncOffset;
  3405. USHORT usHSyncWidth;
  3406. USHORT usVSyncOffset;
  3407. USHORT usVSyncWidth;
  3408. USHORT usImageHSize;
  3409. USHORT usImageVSize;
  3410. UCHAR ucHBorder;
  3411. UCHAR ucVBorder;
  3412. ATOM_MODE_MISC_INFO_ACCESS susModeMiscInfo;
  3413. UCHAR ucInternalModeNumber;
  3414. UCHAR ucRefreshRate;
  3415. }ATOM_DTD_FORMAT;
  3416. /****************************************************************************/
  3417. // Structure used in LVDS_InfoTable
  3418. // * Need a document to describe this table
  3419. /****************************************************************************/
  3420. #define SUPPORTED_LCD_REFRESHRATE_30Hz 0x0004
  3421. #define SUPPORTED_LCD_REFRESHRATE_40Hz 0x0008
  3422. #define SUPPORTED_LCD_REFRESHRATE_50Hz 0x0010
  3423. #define SUPPORTED_LCD_REFRESHRATE_60Hz 0x0020
  3424. #define SUPPORTED_LCD_REFRESHRATE_48Hz 0x0040
  3425. //ucTableFormatRevision=1
  3426. //ucTableContentRevision=1
  3427. typedef struct _ATOM_LVDS_INFO
  3428. {
  3429. ATOM_COMMON_TABLE_HEADER sHeader;
  3430. ATOM_DTD_FORMAT sLCDTiming;
  3431. USHORT usModePatchTableOffset;
  3432. USHORT usSupportedRefreshRate; //Refer to panel info table in ATOMBIOS extension Spec.
  3433. USHORT usOffDelayInMs;
  3434. UCHAR ucPowerSequenceDigOntoDEin10Ms;
  3435. UCHAR ucPowerSequenceDEtoBLOnin10Ms;
  3436. UCHAR ucLVDS_Misc; // Bit0:{=0:single, =1:dual},Bit1 {=0:666RGB, =1:888RGB},Bit2:3:{Grey level}
  3437. // Bit4:{=0:LDI format for RGB888, =1 FPDI format for RGB888}
  3438. // Bit5:{=0:Spatial Dithering disabled;1 Spatial Dithering enabled}
  3439. // Bit6:{=0:Temporal Dithering disabled;1 Temporal Dithering enabled}
  3440. UCHAR ucPanelDefaultRefreshRate;
  3441. UCHAR ucPanelIdentification;
  3442. UCHAR ucSS_Id;
  3443. }ATOM_LVDS_INFO;
  3444. //ucTableFormatRevision=1
  3445. //ucTableContentRevision=2
  3446. typedef struct _ATOM_LVDS_INFO_V12
  3447. {
  3448. ATOM_COMMON_TABLE_HEADER sHeader;
  3449. ATOM_DTD_FORMAT sLCDTiming;
  3450. USHORT usExtInfoTableOffset;
  3451. USHORT usSupportedRefreshRate; //Refer to panel info table in ATOMBIOS extension Spec.
  3452. USHORT usOffDelayInMs;
  3453. UCHAR ucPowerSequenceDigOntoDEin10Ms;
  3454. UCHAR ucPowerSequenceDEtoBLOnin10Ms;
  3455. UCHAR ucLVDS_Misc; // Bit0:{=0:single, =1:dual},Bit1 {=0:666RGB, =1:888RGB},Bit2:3:{Grey level}
  3456. // Bit4:{=0:LDI format for RGB888, =1 FPDI format for RGB888}
  3457. // Bit5:{=0:Spatial Dithering disabled;1 Spatial Dithering enabled}
  3458. // Bit6:{=0:Temporal Dithering disabled;1 Temporal Dithering enabled}
  3459. UCHAR ucPanelDefaultRefreshRate;
  3460. UCHAR ucPanelIdentification;
  3461. UCHAR ucSS_Id;
  3462. USHORT usLCDVenderID;
  3463. USHORT usLCDProductID;
  3464. UCHAR ucLCDPanel_SpecialHandlingCap;
  3465. UCHAR ucPanelInfoSize; // start from ATOM_DTD_FORMAT to end of panel info, include ExtInfoTable
  3466. UCHAR ucReserved[2];
  3467. }ATOM_LVDS_INFO_V12;
  3468. //Definitions for ucLCDPanel_SpecialHandlingCap:
  3469. //Once DAL sees this CAP is set, it will read EDID from LCD on its own instead of using sLCDTiming in ATOM_LVDS_INFO_V12.
  3470. //Other entries in ATOM_LVDS_INFO_V12 are still valid/useful to DAL
  3471. #define LCDPANEL_CAP_READ_EDID 0x1
  3472. //If a design supports DRR (dynamic refresh rate) on internal panels (LVDS or EDP), this cap is set in ucLCDPanel_SpecialHandlingCap together
  3473. //with multiple supported refresh rates@usSupportedRefreshRate. This cap should not be set when only slow refresh rate is supported (static
  3474. //refresh rate switch by SW. This is only valid from ATOM_LVDS_INFO_V12
  3475. #define LCDPANEL_CAP_DRR_SUPPORTED 0x2
  3476. //Use this cap bit for a quick reference whether an embadded panel (LCD1 ) is LVDS or eDP.
  3477. #define LCDPANEL_CAP_eDP 0x4
  3478. //Color Bit Depth definition in EDID V1.4 @BYTE 14h
  3479. //Bit 6 5 4
  3480. // 0 0 0 - Color bit depth is undefined
  3481. // 0 0 1 - 6 Bits per Primary Color
  3482. // 0 1 0 - 8 Bits per Primary Color
  3483. // 0 1 1 - 10 Bits per Primary Color
  3484. // 1 0 0 - 12 Bits per Primary Color
  3485. // 1 0 1 - 14 Bits per Primary Color
  3486. // 1 1 0 - 16 Bits per Primary Color
  3487. // 1 1 1 - Reserved
  3488. #define PANEL_COLOR_BIT_DEPTH_MASK 0x70
  3489. // Bit7:{=0:Random Dithering disabled;1 Random Dithering enabled}
  3490. #define PANEL_RANDOM_DITHER 0x80
  3491. #define PANEL_RANDOM_DITHER_MASK 0x80
  3492. #define ATOM_LVDS_INFO_LAST ATOM_LVDS_INFO_V12 // no need to change this
  3493. typedef struct _ATOM_LCD_REFRESH_RATE_SUPPORT
  3494. {
  3495. UCHAR ucSupportedRefreshRate;
  3496. UCHAR ucMinRefreshRateForDRR;
  3497. }ATOM_LCD_REFRESH_RATE_SUPPORT;
  3498. /****************************************************************************/
  3499. // Structures used by LCD_InfoTable V1.3 Note: previous version was called ATOM_LVDS_INFO_V12
  3500. // ASIC Families: NI
  3501. // ucTableFormatRevision=1
  3502. // ucTableContentRevision=3
  3503. /****************************************************************************/
  3504. typedef struct _ATOM_LCD_INFO_V13
  3505. {
  3506. ATOM_COMMON_TABLE_HEADER sHeader;
  3507. ATOM_DTD_FORMAT sLCDTiming;
  3508. USHORT usExtInfoTableOffset;
  3509. union
  3510. {
  3511. USHORT usSupportedRefreshRate;
  3512. ATOM_LCD_REFRESH_RATE_SUPPORT sRefreshRateSupport;
  3513. };
  3514. ULONG ulReserved0;
  3515. UCHAR ucLCD_Misc; // Reorganized in V13
  3516. // Bit0: {=0:single, =1:dual},
  3517. // Bit1: {=0:LDI format for RGB888, =1 FPDI format for RGB888} // was {=0:666RGB, =1:888RGB},
  3518. // Bit3:2: {Grey level}
  3519. // Bit6:4 Color Bit Depth definition (see below definition in EDID V1.4 @BYTE 14h)
  3520. // Bit7 Reserved. was for ATOM_PANEL_MISC_API_ENABLED, still need it?
  3521. UCHAR ucPanelDefaultRefreshRate;
  3522. UCHAR ucPanelIdentification;
  3523. UCHAR ucSS_Id;
  3524. USHORT usLCDVenderID;
  3525. USHORT usLCDProductID;
  3526. UCHAR ucLCDPanel_SpecialHandlingCap; // Reorganized in V13
  3527. // Bit0: Once DAL sees this CAP is set, it will read EDID from LCD on its own
  3528. // Bit1: See LCDPANEL_CAP_DRR_SUPPORTED
  3529. // Bit2: a quick reference whether an embadded panel (LCD1 ) is LVDS (0) or eDP (1)
  3530. // Bit7-3: Reserved
  3531. UCHAR ucPanelInfoSize; // start from ATOM_DTD_FORMAT to end of panel info, include ExtInfoTable
  3532. USHORT usBacklightPWM; // Backlight PWM in Hz. New in _V13
  3533. UCHAR ucPowerSequenceDIGONtoDE_in4Ms;
  3534. UCHAR ucPowerSequenceDEtoVARY_BL_in4Ms;
  3535. UCHAR ucPowerSequenceVARY_BLtoDE_in4Ms;
  3536. UCHAR ucPowerSequenceDEtoDIGON_in4Ms;
  3537. UCHAR ucOffDelay_in4Ms;
  3538. UCHAR ucPowerSequenceVARY_BLtoBLON_in4Ms;
  3539. UCHAR ucPowerSequenceBLONtoVARY_BL_in4Ms;
  3540. UCHAR ucReserved1;
  3541. UCHAR ucDPCD_eDP_CONFIGURATION_CAP; // dpcd 0dh
  3542. UCHAR ucDPCD_MAX_LINK_RATE; // dpcd 01h
  3543. UCHAR ucDPCD_MAX_LANE_COUNT; // dpcd 02h
  3544. UCHAR ucDPCD_MAX_DOWNSPREAD; // dpcd 03h
  3545. USHORT usMaxPclkFreqInSingleLink; // Max PixelClock frequency in single link mode.
  3546. UCHAR uceDPToLVDSRxId;
  3547. UCHAR ucLcdReservd;
  3548. ULONG ulReserved[2];
  3549. }ATOM_LCD_INFO_V13;
  3550. #define ATOM_LCD_INFO_LAST ATOM_LCD_INFO_V13
  3551. //Definitions for ucLCD_Misc
  3552. #define ATOM_PANEL_MISC_V13_DUAL 0x00000001
  3553. #define ATOM_PANEL_MISC_V13_FPDI 0x00000002
  3554. #define ATOM_PANEL_MISC_V13_GREY_LEVEL 0x0000000C
  3555. #define ATOM_PANEL_MISC_V13_GREY_LEVEL_SHIFT 2
  3556. #define ATOM_PANEL_MISC_V13_COLOR_BIT_DEPTH_MASK 0x70
  3557. #define ATOM_PANEL_MISC_V13_6BIT_PER_COLOR 0x10
  3558. #define ATOM_PANEL_MISC_V13_8BIT_PER_COLOR 0x20
  3559. //Color Bit Depth definition in EDID V1.4 @BYTE 14h
  3560. //Bit 6 5 4
  3561. // 0 0 0 - Color bit depth is undefined
  3562. // 0 0 1 - 6 Bits per Primary Color
  3563. // 0 1 0 - 8 Bits per Primary Color
  3564. // 0 1 1 - 10 Bits per Primary Color
  3565. // 1 0 0 - 12 Bits per Primary Color
  3566. // 1 0 1 - 14 Bits per Primary Color
  3567. // 1 1 0 - 16 Bits per Primary Color
  3568. // 1 1 1 - Reserved
  3569. //Definitions for ucLCDPanel_SpecialHandlingCap:
  3570. //Once DAL sees this CAP is set, it will read EDID from LCD on its own instead of using sLCDTiming in ATOM_LVDS_INFO_V12.
  3571. //Other entries in ATOM_LVDS_INFO_V12 are still valid/useful to DAL
  3572. #define LCDPANEL_CAP_V13_READ_EDID 0x1 // = LCDPANEL_CAP_READ_EDID no change comparing to previous version
  3573. //If a design supports DRR (dynamic refresh rate) on internal panels (LVDS or EDP), this cap is set in ucLCDPanel_SpecialHandlingCap together
  3574. //with multiple supported refresh rates@usSupportedRefreshRate. This cap should not be set when only slow refresh rate is supported (static
  3575. //refresh rate switch by SW. This is only valid from ATOM_LVDS_INFO_V12
  3576. #define LCDPANEL_CAP_V13_DRR_SUPPORTED 0x2 // = LCDPANEL_CAP_DRR_SUPPORTED no change comparing to previous version
  3577. //Use this cap bit for a quick reference whether an embadded panel (LCD1 ) is LVDS or eDP.
  3578. #define LCDPANEL_CAP_V13_eDP 0x4 // = LCDPANEL_CAP_eDP no change comparing to previous version
  3579. //uceDPToLVDSRxId
  3580. #define eDP_TO_LVDS_RX_DISABLE 0x00 // no eDP->LVDS translator chip
  3581. #define eDP_TO_LVDS_COMMON_ID 0x01 // common eDP->LVDS translator chip without AMD SW init
  3582. #define eDP_TO_LVDS_RT_ID 0x02 // RT tansaltor which require AMD SW init
  3583. typedef struct _ATOM_PATCH_RECORD_MODE
  3584. {
  3585. UCHAR ucRecordType;
  3586. USHORT usHDisp;
  3587. USHORT usVDisp;
  3588. }ATOM_PATCH_RECORD_MODE;
  3589. typedef struct _ATOM_LCD_RTS_RECORD
  3590. {
  3591. UCHAR ucRecordType;
  3592. UCHAR ucRTSValue;
  3593. }ATOM_LCD_RTS_RECORD;
  3594. //!! If the record below exits, it shoud always be the first record for easy use in command table!!!
  3595. // The record below is only used when LVDS_Info is present. From ATOM_LVDS_INFO_V12, use ucLCDPanel_SpecialHandlingCap instead.
  3596. typedef struct _ATOM_LCD_MODE_CONTROL_CAP
  3597. {
  3598. UCHAR ucRecordType;
  3599. USHORT usLCDCap;
  3600. }ATOM_LCD_MODE_CONTROL_CAP;
  3601. #define LCD_MODE_CAP_BL_OFF 1
  3602. #define LCD_MODE_CAP_CRTC_OFF 2
  3603. #define LCD_MODE_CAP_PANEL_OFF 4
  3604. typedef struct _ATOM_FAKE_EDID_PATCH_RECORD
  3605. {
  3606. UCHAR ucRecordType;
  3607. UCHAR ucFakeEDIDLength; // = 128 means EDID length is 128 bytes, otherwise the EDID length = ucFakeEDIDLength*128
  3608. UCHAR ucFakeEDIDString[1]; // This actually has ucFakeEdidLength elements.
  3609. } ATOM_FAKE_EDID_PATCH_RECORD;
  3610. typedef struct _ATOM_PANEL_RESOLUTION_PATCH_RECORD
  3611. {
  3612. UCHAR ucRecordType;
  3613. USHORT usHSize;
  3614. USHORT usVSize;
  3615. }ATOM_PANEL_RESOLUTION_PATCH_RECORD;
  3616. #define LCD_MODE_PATCH_RECORD_MODE_TYPE 1
  3617. #define LCD_RTS_RECORD_TYPE 2
  3618. #define LCD_CAP_RECORD_TYPE 3
  3619. #define LCD_FAKE_EDID_PATCH_RECORD_TYPE 4
  3620. #define LCD_PANEL_RESOLUTION_RECORD_TYPE 5
  3621. #define LCD_EDID_OFFSET_PATCH_RECORD_TYPE 6
  3622. #define ATOM_RECORD_END_TYPE 0xFF
  3623. /****************************Spread Spectrum Info Table Definitions **********************/
  3624. //ucTableFormatRevision=1
  3625. //ucTableContentRevision=2
  3626. typedef struct _ATOM_SPREAD_SPECTRUM_ASSIGNMENT
  3627. {
  3628. USHORT usSpreadSpectrumPercentage;
  3629. UCHAR ucSpreadSpectrumType; //Bit1=0 Down Spread,=1 Center Spread. Bit1=1 Ext. =0 Int. Bit2=1: PCIE REFCLK SS =0 iternal PPLL SS Others:TBD
  3630. UCHAR ucSS_Step;
  3631. UCHAR ucSS_Delay;
  3632. UCHAR ucSS_Id;
  3633. UCHAR ucRecommendedRef_Div;
  3634. UCHAR ucSS_Range; //it was reserved for V11
  3635. }ATOM_SPREAD_SPECTRUM_ASSIGNMENT;
  3636. #define ATOM_MAX_SS_ENTRY 16
  3637. #define ATOM_DP_SS_ID1 0x0f1 // SS ID for internal DP stream at 2.7Ghz. if ATOM_DP_SS_ID2 does not exist in SS_InfoTable, it is used for internal DP stream at 1.62Ghz as well.
  3638. #define ATOM_DP_SS_ID2 0x0f2 // SS ID for internal DP stream at 1.62Ghz, if it exists in SS_InfoTable.
  3639. #define ATOM_LVLINK_2700MHz_SS_ID 0x0f3 // SS ID for LV link translator chip at 2.7Ghz
  3640. #define ATOM_LVLINK_1620MHz_SS_ID 0x0f4 // SS ID for LV link translator chip at 1.62Ghz
  3641. #define ATOM_SS_DOWN_SPREAD_MODE_MASK 0x00000000
  3642. #define ATOM_SS_DOWN_SPREAD_MODE 0x00000000
  3643. #define ATOM_SS_CENTRE_SPREAD_MODE_MASK 0x00000001
  3644. #define ATOM_SS_CENTRE_SPREAD_MODE 0x00000001
  3645. #define ATOM_INTERNAL_SS_MASK 0x00000000
  3646. #define ATOM_EXTERNAL_SS_MASK 0x00000002
  3647. #define EXEC_SS_STEP_SIZE_SHIFT 2
  3648. #define EXEC_SS_DELAY_SHIFT 4
  3649. #define ACTIVEDATA_TO_BLON_DELAY_SHIFT 4
  3650. typedef struct _ATOM_SPREAD_SPECTRUM_INFO
  3651. {
  3652. ATOM_COMMON_TABLE_HEADER sHeader;
  3653. ATOM_SPREAD_SPECTRUM_ASSIGNMENT asSS_Info[ATOM_MAX_SS_ENTRY];
  3654. }ATOM_SPREAD_SPECTRUM_INFO;
  3655. /****************************************************************************/
  3656. // Structure used in AnalogTV_InfoTable (Top level)
  3657. /****************************************************************************/
  3658. //ucTVBootUpDefaultStd definiton:
  3659. //ATOM_TV_NTSC 1
  3660. //ATOM_TV_NTSCJ 2
  3661. //ATOM_TV_PAL 3
  3662. //ATOM_TV_PALM 4
  3663. //ATOM_TV_PALCN 5
  3664. //ATOM_TV_PALN 6
  3665. //ATOM_TV_PAL60 7
  3666. //ATOM_TV_SECAM 8
  3667. //ucTVSuppportedStd definition:
  3668. #define NTSC_SUPPORT 0x1
  3669. #define NTSCJ_SUPPORT 0x2
  3670. #define PAL_SUPPORT 0x4
  3671. #define PALM_SUPPORT 0x8
  3672. #define PALCN_SUPPORT 0x10
  3673. #define PALN_SUPPORT 0x20
  3674. #define PAL60_SUPPORT 0x40
  3675. #define SECAM_SUPPORT 0x80
  3676. #define MAX_SUPPORTED_TV_TIMING 2
  3677. typedef struct _ATOM_ANALOG_TV_INFO
  3678. {
  3679. ATOM_COMMON_TABLE_HEADER sHeader;
  3680. UCHAR ucTV_SuppportedStandard;
  3681. UCHAR ucTV_BootUpDefaultStandard;
  3682. UCHAR ucExt_TV_ASIC_ID;
  3683. UCHAR ucExt_TV_ASIC_SlaveAddr;
  3684. ATOM_DTD_FORMAT aModeTimings[MAX_SUPPORTED_TV_TIMING];
  3685. }ATOM_ANALOG_TV_INFO;
  3686. typedef struct _ATOM_DPCD_INFO
  3687. {
  3688. UCHAR ucRevisionNumber; //10h : Revision 1.0; 11h : Revision 1.1
  3689. UCHAR ucMaxLinkRate; //06h : 1.62Gbps per lane; 0Ah = 2.7Gbps per lane
  3690. UCHAR ucMaxLane; //Bits 4:0 = MAX_LANE_COUNT (1/2/4). Bit 7 = ENHANCED_FRAME_CAP
  3691. UCHAR ucMaxDownSpread; //Bit0 = 0: No Down spread; Bit0 = 1: 0.5% (Subject to change according to DP spec)
  3692. }ATOM_DPCD_INFO;
  3693. #define ATOM_DPCD_MAX_LANE_MASK 0x1F
  3694. /**************************************************************************/
  3695. // VRAM usage and their defintions
  3696. // One chunk of VRAM used by Bios are for HWICON surfaces,EDID data.
  3697. // Current Mode timing and Dail Timing and/or STD timing data EACH device. They can be broken down as below.
  3698. // All the addresses below are the offsets from the frame buffer start.They all MUST be Dword aligned!
  3699. // To driver: The physical address of this memory portion=mmFB_START(4K aligned)+ATOMBIOS_VRAM_USAGE_START_ADDR+ATOM_x_ADDR
  3700. // To Bios: ATOMBIOS_VRAM_USAGE_START_ADDR+ATOM_x_ADDR->MM_INDEX
  3701. // Moved VESA_MEMORY_IN_64K_BLOCK definition to "AtomConfig.h" so that it can be redefined in design (SKU).
  3702. //#ifndef VESA_MEMORY_IN_64K_BLOCK
  3703. //#define VESA_MEMORY_IN_64K_BLOCK 0x100 //256*64K=16Mb (Max. VESA memory is 16Mb!)
  3704. //#endif
  3705. #define ATOM_EDID_RAW_DATASIZE 256 //In Bytes
  3706. #define ATOM_HWICON_SURFACE_SIZE 4096 //In Bytes
  3707. #define ATOM_HWICON_INFOTABLE_SIZE 32
  3708. #define MAX_DTD_MODE_IN_VRAM 6
  3709. #define ATOM_DTD_MODE_SUPPORT_TBL_SIZE (MAX_DTD_MODE_IN_VRAM*28) //28= (SIZEOF ATOM_DTD_FORMAT)
  3710. #define ATOM_STD_MODE_SUPPORT_TBL_SIZE 32*8 //32 is a predefined number,8= (SIZEOF ATOM_STD_FORMAT)
  3711. //20 bytes for Encoder Type and DPCD in STD EDID area
  3712. #define DFP_ENCODER_TYPE_OFFSET (ATOM_EDID_RAW_DATASIZE + ATOM_DTD_MODE_SUPPORT_TBL_SIZE + ATOM_STD_MODE_SUPPORT_TBL_SIZE - 20)
  3713. #define ATOM_DP_DPCD_OFFSET (DFP_ENCODER_TYPE_OFFSET + 4 )
  3714. #define ATOM_HWICON1_SURFACE_ADDR 0
  3715. #define ATOM_HWICON2_SURFACE_ADDR (ATOM_HWICON1_SURFACE_ADDR + ATOM_HWICON_SURFACE_SIZE)
  3716. #define ATOM_HWICON_INFOTABLE_ADDR (ATOM_HWICON2_SURFACE_ADDR + ATOM_HWICON_SURFACE_SIZE)
  3717. #define ATOM_CRT1_EDID_ADDR (ATOM_HWICON_INFOTABLE_ADDR + ATOM_HWICON_INFOTABLE_SIZE)
  3718. #define ATOM_CRT1_DTD_MODE_TBL_ADDR (ATOM_CRT1_EDID_ADDR + ATOM_EDID_RAW_DATASIZE)
  3719. #define ATOM_CRT1_STD_MODE_TBL_ADDR (ATOM_CRT1_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  3720. #define ATOM_LCD1_EDID_ADDR (ATOM_CRT1_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE)
  3721. #define ATOM_LCD1_DTD_MODE_TBL_ADDR (ATOM_LCD1_EDID_ADDR + ATOM_EDID_RAW_DATASIZE)
  3722. #define ATOM_LCD1_STD_MODE_TBL_ADDR (ATOM_LCD1_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  3723. #define ATOM_TV1_DTD_MODE_TBL_ADDR (ATOM_LCD1_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE)
  3724. #define ATOM_DFP1_EDID_ADDR (ATOM_TV1_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  3725. #define ATOM_DFP1_DTD_MODE_TBL_ADDR (ATOM_DFP1_EDID_ADDR + ATOM_EDID_RAW_DATASIZE)
  3726. #define ATOM_DFP1_STD_MODE_TBL_ADDR (ATOM_DFP1_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  3727. #define ATOM_CRT2_EDID_ADDR (ATOM_DFP1_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE)
  3728. #define ATOM_CRT2_DTD_MODE_TBL_ADDR (ATOM_CRT2_EDID_ADDR + ATOM_EDID_RAW_DATASIZE)
  3729. #define ATOM_CRT2_STD_MODE_TBL_ADDR (ATOM_CRT2_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  3730. #define ATOM_LCD2_EDID_ADDR (ATOM_CRT2_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE)
  3731. #define ATOM_LCD2_DTD_MODE_TBL_ADDR (ATOM_LCD2_EDID_ADDR + ATOM_EDID_RAW_DATASIZE)
  3732. #define ATOM_LCD2_STD_MODE_TBL_ADDR (ATOM_LCD2_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  3733. #define ATOM_DFP6_EDID_ADDR (ATOM_LCD2_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE)
  3734. #define ATOM_DFP6_DTD_MODE_TBL_ADDR (ATOM_DFP6_EDID_ADDR + ATOM_EDID_RAW_DATASIZE)
  3735. #define ATOM_DFP6_STD_MODE_TBL_ADDR (ATOM_DFP6_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  3736. #define ATOM_DFP2_EDID_ADDR (ATOM_DFP6_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE)
  3737. #define ATOM_DFP2_DTD_MODE_TBL_ADDR (ATOM_DFP2_EDID_ADDR + ATOM_EDID_RAW_DATASIZE)
  3738. #define ATOM_DFP2_STD_MODE_TBL_ADDR (ATOM_DFP2_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  3739. #define ATOM_CV_EDID_ADDR (ATOM_DFP2_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE)
  3740. #define ATOM_CV_DTD_MODE_TBL_ADDR (ATOM_CV_EDID_ADDR + ATOM_EDID_RAW_DATASIZE)
  3741. #define ATOM_CV_STD_MODE_TBL_ADDR (ATOM_CV_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  3742. #define ATOM_DFP3_EDID_ADDR (ATOM_CV_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE)
  3743. #define ATOM_DFP3_DTD_MODE_TBL_ADDR (ATOM_DFP3_EDID_ADDR + ATOM_EDID_RAW_DATASIZE)
  3744. #define ATOM_DFP3_STD_MODE_TBL_ADDR (ATOM_DFP3_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  3745. #define ATOM_DFP4_EDID_ADDR (ATOM_DFP3_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE)
  3746. #define ATOM_DFP4_DTD_MODE_TBL_ADDR (ATOM_DFP4_EDID_ADDR + ATOM_EDID_RAW_DATASIZE)
  3747. #define ATOM_DFP4_STD_MODE_TBL_ADDR (ATOM_DFP4_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  3748. #define ATOM_DFP5_EDID_ADDR (ATOM_DFP4_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE)
  3749. #define ATOM_DFP5_DTD_MODE_TBL_ADDR (ATOM_DFP5_EDID_ADDR + ATOM_EDID_RAW_DATASIZE)
  3750. #define ATOM_DFP5_STD_MODE_TBL_ADDR (ATOM_DFP5_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  3751. #define ATOM_DP_TRAINING_TBL_ADDR (ATOM_DFP5_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE)
  3752. #define ATOM_STACK_STORAGE_START (ATOM_DP_TRAINING_TBL_ADDR + 1024)
  3753. #define ATOM_STACK_STORAGE_END ATOM_STACK_STORAGE_START + 512
  3754. //The size below is in Kb!
  3755. #define ATOM_VRAM_RESERVE_SIZE ((((ATOM_STACK_STORAGE_END - ATOM_HWICON1_SURFACE_ADDR)>>10)+4)&0xFFFC)
  3756. #define ATOM_VRAM_RESERVE_V2_SIZE 32
  3757. #define ATOM_VRAM_OPERATION_FLAGS_MASK 0xC0000000L
  3758. #define ATOM_VRAM_OPERATION_FLAGS_SHIFT 30
  3759. #define ATOM_VRAM_BLOCK_NEEDS_NO_RESERVATION 0x1
  3760. #define ATOM_VRAM_BLOCK_NEEDS_RESERVATION 0x0
  3761. #define ATOM_VRAM_BLOCK_SRIOV_MSG_SHARE_RESERVATION 0x2
  3762. /***********************************************************************************/
  3763. // Structure used in VRAM_UsageByFirmwareTable
  3764. // Note1: This table is filled by SetBiosReservationStartInFB in CoreCommSubs.asm
  3765. // at running time.
  3766. // note2: From RV770, the memory is more than 32bit addressable, so we will change
  3767. // ucTableFormatRevision=1,ucTableContentRevision=4, the strcuture remains
  3768. // exactly same as 1.1 and 1.2 (1.3 is never in use), but ulStartAddrUsedByFirmware
  3769. // (in offset to start of memory address) is KB aligned instead of byte aligend.
  3770. // Note3:
  3771. /* If we change usReserved to "usFBUsedbyDrvInKB", then to VBIOS this usFBUsedbyDrvInKB is a predefined, unchanged
  3772. constant across VGA or non VGA adapter,
  3773. for CAIL, The size of FB access area is known, only thing missing is the Offset of FB Access area, so we can have:
  3774. If (ulStartAddrUsedByFirmware!=0)
  3775. FBAccessAreaOffset= ulStartAddrUsedByFirmware - usFBUsedbyDrvInKB;
  3776. Reserved area has been claimed by VBIOS including this FB access area; CAIL doesn't need to reserve any extra area for this purpose
  3777. else //Non VGA case
  3778. if (FB_Size<=2Gb)
  3779. FBAccessAreaOffset= FB_Size - usFBUsedbyDrvInKB;
  3780. else
  3781. FBAccessAreaOffset= Aper_Size - usFBUsedbyDrvInKB
  3782. CAIL needs to claim an reserved area defined by FBAccessAreaOffset and usFBUsedbyDrvInKB in non VGA case.*/
  3783. /***********************************************************************************/
  3784. #define ATOM_MAX_FIRMWARE_VRAM_USAGE_INFO 1
  3785. typedef struct _ATOM_FIRMWARE_VRAM_RESERVE_INFO
  3786. {
  3787. ULONG ulStartAddrUsedByFirmware;
  3788. USHORT usFirmwareUseInKb;
  3789. USHORT usReserved;
  3790. }ATOM_FIRMWARE_VRAM_RESERVE_INFO;
  3791. typedef struct _ATOM_VRAM_USAGE_BY_FIRMWARE
  3792. {
  3793. ATOM_COMMON_TABLE_HEADER sHeader;
  3794. ATOM_FIRMWARE_VRAM_RESERVE_INFO asFirmwareVramReserveInfo[ATOM_MAX_FIRMWARE_VRAM_USAGE_INFO];
  3795. }ATOM_VRAM_USAGE_BY_FIRMWARE;
  3796. // change verion to 1.5, when allow driver to allocate the vram area for command table access.
  3797. typedef struct _ATOM_FIRMWARE_VRAM_RESERVE_INFO_V1_5
  3798. {
  3799. ULONG ulStartAddrUsedByFirmware;
  3800. USHORT usFirmwareUseInKb;
  3801. USHORT usFBUsedByDrvInKb;
  3802. }ATOM_FIRMWARE_VRAM_RESERVE_INFO_V1_5;
  3803. typedef struct _ATOM_VRAM_USAGE_BY_FIRMWARE_V1_5
  3804. {
  3805. ATOM_COMMON_TABLE_HEADER sHeader;
  3806. ATOM_FIRMWARE_VRAM_RESERVE_INFO_V1_5 asFirmwareVramReserveInfo[ATOM_MAX_FIRMWARE_VRAM_USAGE_INFO];
  3807. }ATOM_VRAM_USAGE_BY_FIRMWARE_V1_5;
  3808. /****************************************************************************/
  3809. // Structure used in GPIO_Pin_LUTTable
  3810. /****************************************************************************/
  3811. typedef struct _ATOM_GPIO_PIN_ASSIGNMENT
  3812. {
  3813. USHORT usGpioPin_AIndex;
  3814. UCHAR ucGpioPinBitShift;
  3815. UCHAR ucGPIO_ID;
  3816. }ATOM_GPIO_PIN_ASSIGNMENT;
  3817. //ucGPIO_ID pre-define id for multiple usage
  3818. // GPIO use to control PCIE_VDDC in certain SLT board
  3819. #define PCIE_VDDC_CONTROL_GPIO_PINID 56
  3820. //from SMU7.x, if ucGPIO_ID=PP_AC_DC_SWITCH_GPIO_PINID in GPIO_LUTTable, AC/DC switching feature is enable
  3821. #define PP_AC_DC_SWITCH_GPIO_PINID 60
  3822. //from SMU7.x, if ucGPIO_ID=VDDC_REGULATOR_VRHOT_GPIO_PINID in GPIO_LUTable, VRHot feature is enable
  3823. #define VDDC_VRHOT_GPIO_PINID 61
  3824. //if ucGPIO_ID=VDDC_PCC_GPIO_PINID in GPIO_LUTable, Peak Current Control feature is enabled
  3825. #define VDDC_PCC_GPIO_PINID 62
  3826. // Only used on certain SLT/PA board to allow utility to cut Efuse.
  3827. #define EFUSE_CUT_ENABLE_GPIO_PINID 63
  3828. // ucGPIO=DRAM_SELF_REFRESH_GPIO_PIND uses for memory self refresh (ucGPIO=0, DRAM self-refresh; ucGPIO=
  3829. #define DRAM_SELF_REFRESH_GPIO_PINID 64
  3830. // Thermal interrupt output->system thermal chip GPIO pin
  3831. #define THERMAL_INT_OUTPUT_GPIO_PINID 65
  3832. typedef struct _ATOM_GPIO_PIN_LUT
  3833. {
  3834. ATOM_COMMON_TABLE_HEADER sHeader;
  3835. ATOM_GPIO_PIN_ASSIGNMENT asGPIO_Pin[1];
  3836. }ATOM_GPIO_PIN_LUT;
  3837. /****************************************************************************/
  3838. // Structure used in ComponentVideoInfoTable
  3839. /****************************************************************************/
  3840. #define GPIO_PIN_ACTIVE_HIGH 0x1
  3841. #define MAX_SUPPORTED_CV_STANDARDS 5
  3842. // definitions for ATOM_D_INFO.ucSettings
  3843. #define ATOM_GPIO_SETTINGS_BITSHIFT_MASK 0x1F // [4:0]
  3844. #define ATOM_GPIO_SETTINGS_RESERVED_MASK 0x60 // [6:5] = must be zeroed out
  3845. #define ATOM_GPIO_SETTINGS_ACTIVE_MASK 0x80 // [7]
  3846. typedef struct _ATOM_GPIO_INFO
  3847. {
  3848. USHORT usAOffset;
  3849. UCHAR ucSettings;
  3850. UCHAR ucReserved;
  3851. }ATOM_GPIO_INFO;
  3852. // definitions for ATOM_COMPONENT_VIDEO_INFO.ucMiscInfo (bit vector)
  3853. #define ATOM_CV_RESTRICT_FORMAT_SELECTION 0x2
  3854. // definitions for ATOM_COMPONENT_VIDEO_INFO.uc480i/uc480p/uc720p/uc1080i
  3855. #define ATOM_GPIO_DEFAULT_MODE_EN 0x80 //[7];
  3856. #define ATOM_GPIO_SETTING_PERMODE_MASK 0x7F //[6:0]
  3857. // definitions for ATOM_COMPONENT_VIDEO_INFO.ucLetterBoxMode
  3858. //Line 3 out put 5V.
  3859. #define ATOM_CV_LINE3_ASPECTRATIO_16_9_GPIO_A 0x01 //represent gpio 3 state for 16:9
  3860. #define ATOM_CV_LINE3_ASPECTRATIO_16_9_GPIO_B 0x02 //represent gpio 4 state for 16:9
  3861. #define ATOM_CV_LINE3_ASPECTRATIO_16_9_GPIO_SHIFT 0x0
  3862. //Line 3 out put 2.2V
  3863. #define ATOM_CV_LINE3_ASPECTRATIO_4_3_LETBOX_GPIO_A 0x04 //represent gpio 3 state for 4:3 Letter box
  3864. #define ATOM_CV_LINE3_ASPECTRATIO_4_3_LETBOX_GPIO_B 0x08 //represent gpio 4 state for 4:3 Letter box
  3865. #define ATOM_CV_LINE3_ASPECTRATIO_4_3_LETBOX_GPIO_SHIFT 0x2
  3866. //Line 3 out put 0V
  3867. #define ATOM_CV_LINE3_ASPECTRATIO_4_3_GPIO_A 0x10 //represent gpio 3 state for 4:3
  3868. #define ATOM_CV_LINE3_ASPECTRATIO_4_3_GPIO_B 0x20 //represent gpio 4 state for 4:3
  3869. #define ATOM_CV_LINE3_ASPECTRATIO_4_3_GPIO_SHIFT 0x4
  3870. #define ATOM_CV_LINE3_ASPECTRATIO_MASK 0x3F // bit [5:0]
  3871. #define ATOM_CV_LINE3_ASPECTRATIO_EXIST 0x80 //bit 7
  3872. //GPIO bit index in gpio setting per mode value, also represend the block no. in gpio blocks.
  3873. #define ATOM_GPIO_INDEX_LINE3_ASPECRATIO_GPIO_A 3 //bit 3 in uc480i/uc480p/uc720p/uc1080i, which represend the default gpio bit setting for the mode.
  3874. #define ATOM_GPIO_INDEX_LINE3_ASPECRATIO_GPIO_B 4 //bit 4 in uc480i/uc480p/uc720p/uc1080i, which represend the default gpio bit setting for the mode.
  3875. typedef struct _ATOM_COMPONENT_VIDEO_INFO
  3876. {
  3877. ATOM_COMMON_TABLE_HEADER sHeader;
  3878. USHORT usMask_PinRegisterIndex;
  3879. USHORT usEN_PinRegisterIndex;
  3880. USHORT usY_PinRegisterIndex;
  3881. USHORT usA_PinRegisterIndex;
  3882. UCHAR ucBitShift;
  3883. UCHAR ucPinActiveState; //ucPinActiveState: Bit0=1 active high, =0 active low
  3884. ATOM_DTD_FORMAT sReserved; // must be zeroed out
  3885. UCHAR ucMiscInfo;
  3886. UCHAR uc480i;
  3887. UCHAR uc480p;
  3888. UCHAR uc720p;
  3889. UCHAR uc1080i;
  3890. UCHAR ucLetterBoxMode;
  3891. UCHAR ucReserved[3];
  3892. UCHAR ucNumOfWbGpioBlocks; //For Component video D-Connector support. If zere, NTSC type connector
  3893. ATOM_GPIO_INFO aWbGpioStateBlock[MAX_SUPPORTED_CV_STANDARDS];
  3894. ATOM_DTD_FORMAT aModeTimings[MAX_SUPPORTED_CV_STANDARDS];
  3895. }ATOM_COMPONENT_VIDEO_INFO;
  3896. //ucTableFormatRevision=2
  3897. //ucTableContentRevision=1
  3898. typedef struct _ATOM_COMPONENT_VIDEO_INFO_V21
  3899. {
  3900. ATOM_COMMON_TABLE_HEADER sHeader;
  3901. UCHAR ucMiscInfo;
  3902. UCHAR uc480i;
  3903. UCHAR uc480p;
  3904. UCHAR uc720p;
  3905. UCHAR uc1080i;
  3906. UCHAR ucReserved;
  3907. UCHAR ucLetterBoxMode;
  3908. UCHAR ucNumOfWbGpioBlocks; //For Component video D-Connector support. If zere, NTSC type connector
  3909. ATOM_GPIO_INFO aWbGpioStateBlock[MAX_SUPPORTED_CV_STANDARDS];
  3910. ATOM_DTD_FORMAT aModeTimings[MAX_SUPPORTED_CV_STANDARDS];
  3911. }ATOM_COMPONENT_VIDEO_INFO_V21;
  3912. #define ATOM_COMPONENT_VIDEO_INFO_LAST ATOM_COMPONENT_VIDEO_INFO_V21
  3913. /****************************************************************************/
  3914. // Structure used in object_InfoTable
  3915. /****************************************************************************/
  3916. typedef struct _ATOM_OBJECT_HEADER
  3917. {
  3918. ATOM_COMMON_TABLE_HEADER sHeader;
  3919. USHORT usDeviceSupport;
  3920. USHORT usConnectorObjectTableOffset;
  3921. USHORT usRouterObjectTableOffset;
  3922. USHORT usEncoderObjectTableOffset;
  3923. USHORT usProtectionObjectTableOffset; //only available when Protection block is independent.
  3924. USHORT usDisplayPathTableOffset;
  3925. }ATOM_OBJECT_HEADER;
  3926. typedef struct _ATOM_OBJECT_HEADER_V3
  3927. {
  3928. ATOM_COMMON_TABLE_HEADER sHeader;
  3929. USHORT usDeviceSupport;
  3930. USHORT usConnectorObjectTableOffset;
  3931. USHORT usRouterObjectTableOffset;
  3932. USHORT usEncoderObjectTableOffset;
  3933. USHORT usProtectionObjectTableOffset; //only available when Protection block is independent.
  3934. USHORT usDisplayPathTableOffset;
  3935. USHORT usMiscObjectTableOffset;
  3936. }ATOM_OBJECT_HEADER_V3;
  3937. typedef struct _ATOM_DISPLAY_OBJECT_PATH
  3938. {
  3939. USHORT usDeviceTag; //supported device
  3940. USHORT usSize; //the size of ATOM_DISPLAY_OBJECT_PATH
  3941. USHORT usConnObjectId; //Connector Object ID
  3942. USHORT usGPUObjectId; //GPU ID
  3943. USHORT usGraphicObjIds[1]; //1st Encoder Obj source from GPU to last Graphic Obj destinate to connector.
  3944. }ATOM_DISPLAY_OBJECT_PATH;
  3945. typedef struct _ATOM_DISPLAY_EXTERNAL_OBJECT_PATH
  3946. {
  3947. USHORT usDeviceTag; //supported device
  3948. USHORT usSize; //the size of ATOM_DISPLAY_OBJECT_PATH
  3949. USHORT usConnObjectId; //Connector Object ID
  3950. USHORT usGPUObjectId; //GPU ID
  3951. USHORT usGraphicObjIds[2]; //usGraphicObjIds[0]= GPU internal encoder, usGraphicObjIds[1]= external encoder
  3952. }ATOM_DISPLAY_EXTERNAL_OBJECT_PATH;
  3953. typedef struct _ATOM_DISPLAY_OBJECT_PATH_TABLE
  3954. {
  3955. UCHAR ucNumOfDispPath;
  3956. UCHAR ucVersion;
  3957. UCHAR ucPadding[2];
  3958. ATOM_DISPLAY_OBJECT_PATH asDispPath[1];
  3959. }ATOM_DISPLAY_OBJECT_PATH_TABLE;
  3960. typedef struct _ATOM_OBJECT //each object has this structure
  3961. {
  3962. USHORT usObjectID;
  3963. USHORT usSrcDstTableOffset;
  3964. USHORT usRecordOffset; //this pointing to a bunch of records defined below
  3965. USHORT usReserved;
  3966. }ATOM_OBJECT;
  3967. typedef struct _ATOM_OBJECT_TABLE //Above 4 object table offset pointing to a bunch of objects all have this structure
  3968. {
  3969. UCHAR ucNumberOfObjects;
  3970. UCHAR ucPadding[3];
  3971. ATOM_OBJECT asObjects[1];
  3972. }ATOM_OBJECT_TABLE;
  3973. typedef struct _ATOM_SRC_DST_TABLE_FOR_ONE_OBJECT //usSrcDstTableOffset pointing to this structure
  3974. {
  3975. UCHAR ucNumberOfSrc;
  3976. USHORT usSrcObjectID[1];
  3977. UCHAR ucNumberOfDst;
  3978. USHORT usDstObjectID[1];
  3979. }ATOM_SRC_DST_TABLE_FOR_ONE_OBJECT;
  3980. //Two definitions below are for OPM on MXM module designs
  3981. #define EXT_HPDPIN_LUTINDEX_0 0
  3982. #define EXT_HPDPIN_LUTINDEX_1 1
  3983. #define EXT_HPDPIN_LUTINDEX_2 2
  3984. #define EXT_HPDPIN_LUTINDEX_3 3
  3985. #define EXT_HPDPIN_LUTINDEX_4 4
  3986. #define EXT_HPDPIN_LUTINDEX_5 5
  3987. #define EXT_HPDPIN_LUTINDEX_6 6
  3988. #define EXT_HPDPIN_LUTINDEX_7 7
  3989. #define MAX_NUMBER_OF_EXT_HPDPIN_LUT_ENTRIES (EXT_HPDPIN_LUTINDEX_7+1)
  3990. #define EXT_AUXDDC_LUTINDEX_0 0
  3991. #define EXT_AUXDDC_LUTINDEX_1 1
  3992. #define EXT_AUXDDC_LUTINDEX_2 2
  3993. #define EXT_AUXDDC_LUTINDEX_3 3
  3994. #define EXT_AUXDDC_LUTINDEX_4 4
  3995. #define EXT_AUXDDC_LUTINDEX_5 5
  3996. #define EXT_AUXDDC_LUTINDEX_6 6
  3997. #define EXT_AUXDDC_LUTINDEX_7 7
  3998. #define MAX_NUMBER_OF_EXT_AUXDDC_LUT_ENTRIES (EXT_AUXDDC_LUTINDEX_7+1)
  3999. //ucChannelMapping are defined as following
  4000. //for DP connector, eDP, DP to VGA/LVDS
  4001. //Bit[1:0]: Define which pin connect to DP connector DP_Lane0, =0: source from GPU pin TX0, =1: from GPU pin TX1, =2: from GPU pin TX2, =3 from GPU pin TX3
  4002. //Bit[3:2]: Define which pin connect to DP connector DP_Lane1, =0: source from GPU pin TX0, =1: from GPU pin TX1, =2: from GPU pin TX2, =3 from GPU pin TX3
  4003. //Bit[5:4]: Define which pin connect to DP connector DP_Lane2, =0: source from GPU pin TX0, =1: from GPU pin TX1, =2: from GPU pin TX2, =3 from GPU pin TX3
  4004. //Bit[7:6]: Define which pin connect to DP connector DP_Lane3, =0: source from GPU pin TX0, =1: from GPU pin TX1, =2: from GPU pin TX2, =3 from GPU pin TX3
  4005. typedef struct _ATOM_DP_CONN_CHANNEL_MAPPING
  4006. {
  4007. #if ATOM_BIG_ENDIAN
  4008. UCHAR ucDP_Lane3_Source:2;
  4009. UCHAR ucDP_Lane2_Source:2;
  4010. UCHAR ucDP_Lane1_Source:2;
  4011. UCHAR ucDP_Lane0_Source:2;
  4012. #else
  4013. UCHAR ucDP_Lane0_Source:2;
  4014. UCHAR ucDP_Lane1_Source:2;
  4015. UCHAR ucDP_Lane2_Source:2;
  4016. UCHAR ucDP_Lane3_Source:2;
  4017. #endif
  4018. }ATOM_DP_CONN_CHANNEL_MAPPING;
  4019. //for DVI/HDMI, in dual link case, both links have to have same mapping.
  4020. //Bit[1:0]: Define which pin connect to DVI connector data Lane2, =0: source from GPU pin TX0, =1: from GPU pin TX1, =2: from GPU pin TX2, =3 from GPU pin TX3
  4021. //Bit[3:2]: Define which pin connect to DVI connector data Lane1, =0: source from GPU pin TX0, =1: from GPU pin TX1, =2: from GPU pin TX2, =3 from GPU pin TX3
  4022. //Bit[5:4]: Define which pin connect to DVI connector data Lane0, =0: source from GPU pin TX0, =1: from GPU pin TX1, =2: from GPU pin TX2, =3 from GPU pin TX3
  4023. //Bit[7:6]: Define which pin connect to DVI connector clock lane, =0: source from GPU pin TX0, =1: from GPU pin TX1, =2: from GPU pin TX2, =3 from GPU pin TX3
  4024. typedef struct _ATOM_DVI_CONN_CHANNEL_MAPPING
  4025. {
  4026. #if ATOM_BIG_ENDIAN
  4027. UCHAR ucDVI_CLK_Source:2;
  4028. UCHAR ucDVI_DATA0_Source:2;
  4029. UCHAR ucDVI_DATA1_Source:2;
  4030. UCHAR ucDVI_DATA2_Source:2;
  4031. #else
  4032. UCHAR ucDVI_DATA2_Source:2;
  4033. UCHAR ucDVI_DATA1_Source:2;
  4034. UCHAR ucDVI_DATA0_Source:2;
  4035. UCHAR ucDVI_CLK_Source:2;
  4036. #endif
  4037. }ATOM_DVI_CONN_CHANNEL_MAPPING;
  4038. typedef struct _EXT_DISPLAY_PATH
  4039. {
  4040. USHORT usDeviceTag; //A bit vector to show what devices are supported
  4041. USHORT usDeviceACPIEnum; //16bit device ACPI id.
  4042. USHORT usDeviceConnector; //A physical connector for displays to plug in, using object connector definitions
  4043. UCHAR ucExtAUXDDCLutIndex; //An index into external AUX/DDC channel LUT
  4044. UCHAR ucExtHPDPINLutIndex; //An index into external HPD pin LUT
  4045. USHORT usExtEncoderObjId; //external encoder object id
  4046. union{
  4047. UCHAR ucChannelMapping; // if ucChannelMapping=0, using default one to one mapping
  4048. ATOM_DP_CONN_CHANNEL_MAPPING asDPMapping;
  4049. ATOM_DVI_CONN_CHANNEL_MAPPING asDVIMapping;
  4050. };
  4051. UCHAR ucChPNInvert; // bit vector for up to 8 lanes, =0: P and N is not invert, =1 P and N is inverted
  4052. USHORT usCaps;
  4053. USHORT usReserved;
  4054. }EXT_DISPLAY_PATH;
  4055. #define NUMBER_OF_UCHAR_FOR_GUID 16
  4056. #define MAX_NUMBER_OF_EXT_DISPLAY_PATH 7
  4057. //usCaps
  4058. #define EXT_DISPLAY_PATH_CAPS__HBR2_DISABLE 0x0001
  4059. #define EXT_DISPLAY_PATH_CAPS__DP_FIXED_VS_EN 0x0002
  4060. #define EXT_DISPLAY_PATH_CAPS__EXT_CHIP_MASK 0x007C
  4061. #define EXT_DISPLAY_PATH_CAPS__HDMI20_PI3EQX1204 (0x01 << 2 ) //PI redriver chip
  4062. #define EXT_DISPLAY_PATH_CAPS__HDMI20_TISN65DP159RSBT (0x02 << 2 ) //TI retimer chip
  4063. #define EXT_DISPLAY_PATH_CAPS__HDMI20_PARADE_PS175 (0x03 << 2 ) //Parade DP->HDMI recoverter chip
  4064. typedef struct _ATOM_EXTERNAL_DISPLAY_CONNECTION_INFO
  4065. {
  4066. ATOM_COMMON_TABLE_HEADER sHeader;
  4067. UCHAR ucGuid [NUMBER_OF_UCHAR_FOR_GUID]; // a GUID is a 16 byte long string
  4068. EXT_DISPLAY_PATH sPath[MAX_NUMBER_OF_EXT_DISPLAY_PATH]; // total of fixed 7 entries.
  4069. UCHAR ucChecksum; // a simple Checksum of the sum of whole structure equal to 0x0.
  4070. UCHAR uc3DStereoPinId; // use for eDP panel
  4071. UCHAR ucRemoteDisplayConfig;
  4072. UCHAR uceDPToLVDSRxId;
  4073. UCHAR ucFixDPVoltageSwing; // usCaps[1]=1, this indicate DP_LANE_SET value
  4074. UCHAR Reserved[3]; // for potential expansion
  4075. }ATOM_EXTERNAL_DISPLAY_CONNECTION_INFO;
  4076. //Related definitions, all records are different but they have a common header
  4077. typedef struct _ATOM_COMMON_RECORD_HEADER
  4078. {
  4079. UCHAR ucRecordType; //An emun to indicate the record type
  4080. UCHAR ucRecordSize; //The size of the whole record in byte
  4081. }ATOM_COMMON_RECORD_HEADER;
  4082. #define ATOM_I2C_RECORD_TYPE 1
  4083. #define ATOM_HPD_INT_RECORD_TYPE 2
  4084. #define ATOM_OUTPUT_PROTECTION_RECORD_TYPE 3
  4085. #define ATOM_CONNECTOR_DEVICE_TAG_RECORD_TYPE 4
  4086. #define ATOM_CONNECTOR_DVI_EXT_INPUT_RECORD_TYPE 5 //Obsolete, switch to use GPIO_CNTL_RECORD_TYPE
  4087. #define ATOM_ENCODER_FPGA_CONTROL_RECORD_TYPE 6 //Obsolete, switch to use GPIO_CNTL_RECORD_TYPE
  4088. #define ATOM_CONNECTOR_CVTV_SHARE_DIN_RECORD_TYPE 7
  4089. #define ATOM_JTAG_RECORD_TYPE 8 //Obsolete, switch to use GPIO_CNTL_RECORD_TYPE
  4090. #define ATOM_OBJECT_GPIO_CNTL_RECORD_TYPE 9
  4091. #define ATOM_ENCODER_DVO_CF_RECORD_TYPE 10
  4092. #define ATOM_CONNECTOR_CF_RECORD_TYPE 11
  4093. #define ATOM_CONNECTOR_HARDCODE_DTD_RECORD_TYPE 12
  4094. #define ATOM_CONNECTOR_PCIE_SUBCONNECTOR_RECORD_TYPE 13
  4095. #define ATOM_ROUTER_DDC_PATH_SELECT_RECORD_TYPE 14
  4096. #define ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD_TYPE 15
  4097. #define ATOM_CONNECTOR_HPDPIN_LUT_RECORD_TYPE 16 //This is for the case when connectors are not known to object table
  4098. #define ATOM_CONNECTOR_AUXDDC_LUT_RECORD_TYPE 17 //This is for the case when connectors are not known to object table
  4099. #define ATOM_OBJECT_LINK_RECORD_TYPE 18 //Once this record is present under one object, it indicats the oobject is linked to another obj described by the record
  4100. #define ATOM_CONNECTOR_REMOTE_CAP_RECORD_TYPE 19
  4101. #define ATOM_ENCODER_CAP_RECORD_TYPE 20
  4102. #define ATOM_BRACKET_LAYOUT_RECORD_TYPE 21
  4103. #define ATOM_CONNECTOR_FORCED_TMDS_CAP_RECORD_TYPE 22
  4104. //Must be updated when new record type is added,equal to that record definition!
  4105. #define ATOM_MAX_OBJECT_RECORD_NUMBER ATOM_CONNECTOR_FORCED_TMDS_CAP_RECORD_TYPE
  4106. typedef struct _ATOM_I2C_RECORD
  4107. {
  4108. ATOM_COMMON_RECORD_HEADER sheader;
  4109. ATOM_I2C_ID_CONFIG sucI2cId;
  4110. UCHAR ucI2CAddr; //The slave address, it's 0 when the record is attached to connector for DDC
  4111. }ATOM_I2C_RECORD;
  4112. typedef struct _ATOM_HPD_INT_RECORD
  4113. {
  4114. ATOM_COMMON_RECORD_HEADER sheader;
  4115. UCHAR ucHPDIntGPIOID; //Corresponding block in GPIO_PIN_INFO table gives the pin info
  4116. UCHAR ucPlugged_PinState;
  4117. }ATOM_HPD_INT_RECORD;
  4118. typedef struct _ATOM_OUTPUT_PROTECTION_RECORD
  4119. {
  4120. ATOM_COMMON_RECORD_HEADER sheader;
  4121. UCHAR ucProtectionFlag;
  4122. UCHAR ucReserved;
  4123. }ATOM_OUTPUT_PROTECTION_RECORD;
  4124. typedef struct _ATOM_CONNECTOR_DEVICE_TAG
  4125. {
  4126. ULONG ulACPIDeviceEnum; //Reserved for now
  4127. USHORT usDeviceID; //This Id is same as "ATOM_DEVICE_XXX_SUPPORT"
  4128. USHORT usPadding;
  4129. }ATOM_CONNECTOR_DEVICE_TAG;
  4130. typedef struct _ATOM_CONNECTOR_DEVICE_TAG_RECORD
  4131. {
  4132. ATOM_COMMON_RECORD_HEADER sheader;
  4133. UCHAR ucNumberOfDevice;
  4134. UCHAR ucReserved;
  4135. ATOM_CONNECTOR_DEVICE_TAG asDeviceTag[1]; //This Id is same as "ATOM_DEVICE_XXX_SUPPORT", 1 is only for allocation
  4136. }ATOM_CONNECTOR_DEVICE_TAG_RECORD;
  4137. typedef struct _ATOM_CONNECTOR_DVI_EXT_INPUT_RECORD
  4138. {
  4139. ATOM_COMMON_RECORD_HEADER sheader;
  4140. UCHAR ucConfigGPIOID;
  4141. UCHAR ucConfigGPIOState; //Set to 1 when it's active high to enable external flow in
  4142. UCHAR ucFlowinGPIPID;
  4143. UCHAR ucExtInGPIPID;
  4144. }ATOM_CONNECTOR_DVI_EXT_INPUT_RECORD;
  4145. typedef struct _ATOM_ENCODER_FPGA_CONTROL_RECORD
  4146. {
  4147. ATOM_COMMON_RECORD_HEADER sheader;
  4148. UCHAR ucCTL1GPIO_ID;
  4149. UCHAR ucCTL1GPIOState; //Set to 1 when it's active high
  4150. UCHAR ucCTL2GPIO_ID;
  4151. UCHAR ucCTL2GPIOState; //Set to 1 when it's active high
  4152. UCHAR ucCTL3GPIO_ID;
  4153. UCHAR ucCTL3GPIOState; //Set to 1 when it's active high
  4154. UCHAR ucCTLFPGA_IN_ID;
  4155. UCHAR ucPadding[3];
  4156. }ATOM_ENCODER_FPGA_CONTROL_RECORD;
  4157. typedef struct _ATOM_CONNECTOR_CVTV_SHARE_DIN_RECORD
  4158. {
  4159. ATOM_COMMON_RECORD_HEADER sheader;
  4160. UCHAR ucGPIOID; //Corresponding block in GPIO_PIN_INFO table gives the pin info
  4161. UCHAR ucTVActiveState; //Indicating when the pin==0 or 1 when TV is connected
  4162. }ATOM_CONNECTOR_CVTV_SHARE_DIN_RECORD;
  4163. typedef struct _ATOM_JTAG_RECORD
  4164. {
  4165. ATOM_COMMON_RECORD_HEADER sheader;
  4166. UCHAR ucTMSGPIO_ID;
  4167. UCHAR ucTMSGPIOState; //Set to 1 when it's active high
  4168. UCHAR ucTCKGPIO_ID;
  4169. UCHAR ucTCKGPIOState; //Set to 1 when it's active high
  4170. UCHAR ucTDOGPIO_ID;
  4171. UCHAR ucTDOGPIOState; //Set to 1 when it's active high
  4172. UCHAR ucTDIGPIO_ID;
  4173. UCHAR ucTDIGPIOState; //Set to 1 when it's active high
  4174. UCHAR ucPadding[2];
  4175. }ATOM_JTAG_RECORD;
  4176. //The following generic object gpio pin control record type will replace JTAG_RECORD/FPGA_CONTROL_RECORD/DVI_EXT_INPUT_RECORD above gradually
  4177. typedef struct _ATOM_GPIO_PIN_CONTROL_PAIR
  4178. {
  4179. UCHAR ucGPIOID; // GPIO_ID, find the corresponding ID in GPIO_LUT table
  4180. UCHAR ucGPIO_PinState; // Pin state showing how to set-up the pin
  4181. }ATOM_GPIO_PIN_CONTROL_PAIR;
  4182. typedef struct _ATOM_OBJECT_GPIO_CNTL_RECORD
  4183. {
  4184. ATOM_COMMON_RECORD_HEADER sheader;
  4185. UCHAR ucFlags; // Future expnadibility
  4186. UCHAR ucNumberOfPins; // Number of GPIO pins used to control the object
  4187. ATOM_GPIO_PIN_CONTROL_PAIR asGpio[1]; // the real gpio pin pair determined by number of pins ucNumberOfPins
  4188. }ATOM_OBJECT_GPIO_CNTL_RECORD;
  4189. //Definitions for GPIO pin state
  4190. #define GPIO_PIN_TYPE_INPUT 0x00
  4191. #define GPIO_PIN_TYPE_OUTPUT 0x10
  4192. #define GPIO_PIN_TYPE_HW_CONTROL 0x20
  4193. //For GPIO_PIN_TYPE_OUTPUT the following is defined
  4194. #define GPIO_PIN_OUTPUT_STATE_MASK 0x01
  4195. #define GPIO_PIN_OUTPUT_STATE_SHIFT 0
  4196. #define GPIO_PIN_STATE_ACTIVE_LOW 0x0
  4197. #define GPIO_PIN_STATE_ACTIVE_HIGH 0x1
  4198. // Indexes to GPIO array in GLSync record
  4199. // GLSync record is for Frame Lock/Gen Lock feature.
  4200. #define ATOM_GPIO_INDEX_GLSYNC_REFCLK 0
  4201. #define ATOM_GPIO_INDEX_GLSYNC_HSYNC 1
  4202. #define ATOM_GPIO_INDEX_GLSYNC_VSYNC 2
  4203. #define ATOM_GPIO_INDEX_GLSYNC_SWAP_REQ 3
  4204. #define ATOM_GPIO_INDEX_GLSYNC_SWAP_GNT 4
  4205. #define ATOM_GPIO_INDEX_GLSYNC_INTERRUPT 5
  4206. #define ATOM_GPIO_INDEX_GLSYNC_V_RESET 6
  4207. #define ATOM_GPIO_INDEX_GLSYNC_SWAP_CNTL 7
  4208. #define ATOM_GPIO_INDEX_GLSYNC_SWAP_SEL 8
  4209. #define ATOM_GPIO_INDEX_GLSYNC_MAX 9
  4210. typedef struct _ATOM_ENCODER_DVO_CF_RECORD
  4211. {
  4212. ATOM_COMMON_RECORD_HEADER sheader;
  4213. ULONG ulStrengthControl; // DVOA strength control for CF
  4214. UCHAR ucPadding[2];
  4215. }ATOM_ENCODER_DVO_CF_RECORD;
  4216. // Bit maps for ATOM_ENCODER_CAP_RECORD.usEncoderCap
  4217. #define ATOM_ENCODER_CAP_RECORD_HBR2 0x01 // DP1.2 HBR2 is supported by HW encoder, it is retired in NI. the real meaning from SI is MST_EN
  4218. #define ATOM_ENCODER_CAP_RECORD_MST_EN 0x01 // from SI, this bit means DP MST is enable or not.
  4219. #define ATOM_ENCODER_CAP_RECORD_HBR2_EN 0x02 // DP1.2 HBR2 setting is qualified and HBR2 can be enabled
  4220. #define ATOM_ENCODER_CAP_RECORD_HDMI6Gbps_EN 0x04 // HDMI2.0 6Gbps enable or not.
  4221. #define ATOM_ENCODER_CAP_RECORD_HBR3_EN 0x08 // DP1.3 HBR3 is supported by board.
  4222. typedef struct _ATOM_ENCODER_CAP_RECORD
  4223. {
  4224. ATOM_COMMON_RECORD_HEADER sheader;
  4225. union {
  4226. USHORT usEncoderCap;
  4227. struct {
  4228. #if ATOM_BIG_ENDIAN
  4229. USHORT usReserved:14; // Bit1-15 may be defined for other capability in future
  4230. USHORT usHBR2En:1; // Bit1 is for DP1.2 HBR2 enable
  4231. USHORT usHBR2Cap:1; // Bit0 is for DP1.2 HBR2 capability.
  4232. #else
  4233. USHORT usHBR2Cap:1; // Bit0 is for DP1.2 HBR2 capability.
  4234. USHORT usHBR2En:1; // Bit1 is for DP1.2 HBR2 enable
  4235. USHORT usReserved:14; // Bit1-15 may be defined for other capability in future
  4236. #endif
  4237. };
  4238. };
  4239. }ATOM_ENCODER_CAP_RECORD;
  4240. // Used after SI
  4241. typedef struct _ATOM_ENCODER_CAP_RECORD_V2
  4242. {
  4243. ATOM_COMMON_RECORD_HEADER sheader;
  4244. union {
  4245. USHORT usEncoderCap;
  4246. struct {
  4247. #if ATOM_BIG_ENDIAN
  4248. USHORT usReserved:12; // Bit4-15 may be defined for other capability in future
  4249. USHORT usHBR3En:1; // bit3 is for DP1.3 HBR3 enable
  4250. USHORT usHDMI6GEn:1; // Bit2 is for HDMI6Gbps enable, this bit is used starting from CZ( APU) Ellemere (dGPU)
  4251. USHORT usHBR2En:1; // Bit1 is for DP1.2 HBR2 enable
  4252. USHORT usMSTEn:1; // Bit0 is for DP1.2 MST enable
  4253. #else
  4254. USHORT usMSTEn:1; // Bit0 is for DP1.2 MST enable
  4255. USHORT usHBR2En:1; // Bit1 is for DP1.2 HBR2 enable
  4256. USHORT usHDMI6GEn:1; // Bit2 is for HDMI6Gbps enable, this bit is used starting from CZ( APU) Ellemere (dGPU)
  4257. USHORT usHBR3En:1; // bit3 is for DP1.3 HBR3 enable
  4258. USHORT usReserved:12; // Bit4-15 may be defined for other capability in future
  4259. #endif
  4260. };
  4261. };
  4262. }ATOM_ENCODER_CAP_RECORD_V2;
  4263. // value for ATOM_CONNECTOR_CF_RECORD.ucConnectedDvoBundle
  4264. #define ATOM_CONNECTOR_CF_RECORD_CONNECTED_UPPER12BITBUNDLEA 1
  4265. #define ATOM_CONNECTOR_CF_RECORD_CONNECTED_LOWER12BITBUNDLEB 2
  4266. typedef struct _ATOM_CONNECTOR_CF_RECORD
  4267. {
  4268. ATOM_COMMON_RECORD_HEADER sheader;
  4269. USHORT usMaxPixClk;
  4270. UCHAR ucFlowCntlGpioId;
  4271. UCHAR ucSwapCntlGpioId;
  4272. UCHAR ucConnectedDvoBundle;
  4273. UCHAR ucPadding;
  4274. }ATOM_CONNECTOR_CF_RECORD;
  4275. typedef struct _ATOM_CONNECTOR_HARDCODE_DTD_RECORD
  4276. {
  4277. ATOM_COMMON_RECORD_HEADER sheader;
  4278. ATOM_DTD_FORMAT asTiming;
  4279. }ATOM_CONNECTOR_HARDCODE_DTD_RECORD;
  4280. typedef struct _ATOM_CONNECTOR_PCIE_SUBCONNECTOR_RECORD
  4281. {
  4282. ATOM_COMMON_RECORD_HEADER sheader; //ATOM_CONNECTOR_PCIE_SUBCONNECTOR_RECORD_TYPE
  4283. UCHAR ucSubConnectorType; //CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_D|X_ID_DUAL_LINK_DVI_D|HDMI_TYPE_A
  4284. UCHAR ucReserved;
  4285. }ATOM_CONNECTOR_PCIE_SUBCONNECTOR_RECORD;
  4286. typedef struct _ATOM_ROUTER_DDC_PATH_SELECT_RECORD
  4287. {
  4288. ATOM_COMMON_RECORD_HEADER sheader;
  4289. UCHAR ucMuxType; //decide the number of ucMuxState, =0, no pin state, =1: single state with complement, >1: multiple state
  4290. UCHAR ucMuxControlPin;
  4291. UCHAR ucMuxState[2]; //for alligment purpose
  4292. }ATOM_ROUTER_DDC_PATH_SELECT_RECORD;
  4293. typedef struct _ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD
  4294. {
  4295. ATOM_COMMON_RECORD_HEADER sheader;
  4296. UCHAR ucMuxType;
  4297. UCHAR ucMuxControlPin;
  4298. UCHAR ucMuxState[2]; //for alligment purpose
  4299. }ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD;
  4300. // define ucMuxType
  4301. #define ATOM_ROUTER_MUX_PIN_STATE_MASK 0x0f
  4302. #define ATOM_ROUTER_MUX_PIN_SINGLE_STATE_COMPLEMENT 0x01
  4303. typedef struct _ATOM_CONNECTOR_HPDPIN_LUT_RECORD //record for ATOM_CONNECTOR_HPDPIN_LUT_RECORD_TYPE
  4304. {
  4305. ATOM_COMMON_RECORD_HEADER sheader;
  4306. UCHAR ucHPDPINMap[MAX_NUMBER_OF_EXT_HPDPIN_LUT_ENTRIES]; //An fixed size array which maps external pins to internal GPIO_PIN_INFO table
  4307. }ATOM_CONNECTOR_HPDPIN_LUT_RECORD;
  4308. typedef struct _ATOM_CONNECTOR_AUXDDC_LUT_RECORD //record for ATOM_CONNECTOR_AUXDDC_LUT_RECORD_TYPE
  4309. {
  4310. ATOM_COMMON_RECORD_HEADER sheader;
  4311. ATOM_I2C_ID_CONFIG ucAUXDDCMap[MAX_NUMBER_OF_EXT_AUXDDC_LUT_ENTRIES]; //An fixed size array which maps external pins to internal DDC ID
  4312. }ATOM_CONNECTOR_AUXDDC_LUT_RECORD;
  4313. typedef struct _ATOM_OBJECT_LINK_RECORD
  4314. {
  4315. ATOM_COMMON_RECORD_HEADER sheader;
  4316. USHORT usObjectID; //could be connector, encorder or other object in object.h
  4317. }ATOM_OBJECT_LINK_RECORD;
  4318. typedef struct _ATOM_CONNECTOR_REMOTE_CAP_RECORD
  4319. {
  4320. ATOM_COMMON_RECORD_HEADER sheader;
  4321. USHORT usReserved;
  4322. }ATOM_CONNECTOR_REMOTE_CAP_RECORD;
  4323. typedef struct _ATOM_CONNECTOR_FORCED_TMDS_CAP_RECORD
  4324. {
  4325. ATOM_COMMON_RECORD_HEADER sheader;
  4326. // override TMDS capability on this connector when it operate in TMDS mode. usMaxTmdsClkRate = max TMDS Clock in Mhz/2.5
  4327. UCHAR ucMaxTmdsClkRateIn2_5Mhz;
  4328. UCHAR ucReserved;
  4329. } ATOM_CONNECTOR_FORCED_TMDS_CAP_RECORD;
  4330. typedef struct _ATOM_CONNECTOR_LAYOUT_INFO
  4331. {
  4332. USHORT usConnectorObjectId;
  4333. UCHAR ucConnectorType;
  4334. UCHAR ucPosition;
  4335. }ATOM_CONNECTOR_LAYOUT_INFO;
  4336. // define ATOM_CONNECTOR_LAYOUT_INFO.ucConnectorType to describe the display connector size
  4337. #define CONNECTOR_TYPE_DVI_D 1
  4338. #define CONNECTOR_TYPE_DVI_I 2
  4339. #define CONNECTOR_TYPE_VGA 3
  4340. #define CONNECTOR_TYPE_HDMI 4
  4341. #define CONNECTOR_TYPE_DISPLAY_PORT 5
  4342. #define CONNECTOR_TYPE_MINI_DISPLAY_PORT 6
  4343. typedef struct _ATOM_BRACKET_LAYOUT_RECORD
  4344. {
  4345. ATOM_COMMON_RECORD_HEADER sheader;
  4346. UCHAR ucLength;
  4347. UCHAR ucWidth;
  4348. UCHAR ucConnNum;
  4349. UCHAR ucReserved;
  4350. ATOM_CONNECTOR_LAYOUT_INFO asConnInfo[1];
  4351. }ATOM_BRACKET_LAYOUT_RECORD;
  4352. /****************************************************************************/
  4353. // Structure used in XXXX
  4354. /****************************************************************************/
  4355. typedef struct _ATOM_VOLTAGE_INFO_HEADER
  4356. {
  4357. USHORT usVDDCBaseLevel; //In number of 50mv unit
  4358. USHORT usReserved; //For possible extension table offset
  4359. UCHAR ucNumOfVoltageEntries;
  4360. UCHAR ucBytesPerVoltageEntry;
  4361. UCHAR ucVoltageStep; //Indicating in how many mv increament is one step, 0.5mv unit
  4362. UCHAR ucDefaultVoltageEntry;
  4363. UCHAR ucVoltageControlI2cLine;
  4364. UCHAR ucVoltageControlAddress;
  4365. UCHAR ucVoltageControlOffset;
  4366. }ATOM_VOLTAGE_INFO_HEADER;
  4367. typedef struct _ATOM_VOLTAGE_INFO
  4368. {
  4369. ATOM_COMMON_TABLE_HEADER sHeader;
  4370. ATOM_VOLTAGE_INFO_HEADER viHeader;
  4371. UCHAR ucVoltageEntries[64]; //64 is for allocation, the actual number of entry is present at ucNumOfVoltageEntries*ucBytesPerVoltageEntry
  4372. }ATOM_VOLTAGE_INFO;
  4373. typedef struct _ATOM_VOLTAGE_FORMULA
  4374. {
  4375. USHORT usVoltageBaseLevel; // In number of 1mv unit
  4376. USHORT usVoltageStep; // Indicating in how many mv increament is one step, 1mv unit
  4377. UCHAR ucNumOfVoltageEntries; // Number of Voltage Entry, which indicate max Voltage
  4378. UCHAR ucFlag; // bit0=0 :step is 1mv =1 0.5mv
  4379. UCHAR ucBaseVID; // if there is no lookup table, VID= BaseVID + ( Vol - BaseLevle ) /VoltageStep
  4380. UCHAR ucReserved;
  4381. UCHAR ucVIDAdjustEntries[32]; // 32 is for allocation, the actual number of entry is present at ucNumOfVoltageEntries
  4382. }ATOM_VOLTAGE_FORMULA;
  4383. typedef struct _VOLTAGE_LUT_ENTRY
  4384. {
  4385. USHORT usVoltageCode; // The Voltage ID, either GPIO or I2C code
  4386. USHORT usVoltageValue; // The corresponding Voltage Value, in mV
  4387. }VOLTAGE_LUT_ENTRY;
  4388. typedef struct _ATOM_VOLTAGE_FORMULA_V2
  4389. {
  4390. UCHAR ucNumOfVoltageEntries; // Number of Voltage Entry, which indicate max Voltage
  4391. UCHAR ucReserved[3];
  4392. VOLTAGE_LUT_ENTRY asVIDAdjustEntries[32];// 32 is for allocation, the actual number of entries is in ucNumOfVoltageEntries
  4393. }ATOM_VOLTAGE_FORMULA_V2;
  4394. typedef struct _ATOM_VOLTAGE_CONTROL
  4395. {
  4396. UCHAR ucVoltageControlId; //Indicate it is controlled by I2C or GPIO or HW state machine
  4397. UCHAR ucVoltageControlI2cLine;
  4398. UCHAR ucVoltageControlAddress;
  4399. UCHAR ucVoltageControlOffset;
  4400. USHORT usGpioPin_AIndex; //GPIO_PAD register index
  4401. UCHAR ucGpioPinBitShift[9]; //at most 8 pin support 255 VIDs, termintate with 0xff
  4402. UCHAR ucReserved;
  4403. }ATOM_VOLTAGE_CONTROL;
  4404. // Define ucVoltageControlId
  4405. #define VOLTAGE_CONTROLLED_BY_HW 0x00
  4406. #define VOLTAGE_CONTROLLED_BY_I2C_MASK 0x7F
  4407. #define VOLTAGE_CONTROLLED_BY_GPIO 0x80
  4408. #define VOLTAGE_CONTROL_ID_LM64 0x01 //I2C control, used for R5xx Core Voltage
  4409. #define VOLTAGE_CONTROL_ID_DAC 0x02 //I2C control, used for R5xx/R6xx MVDDC,MVDDQ or VDDCI
  4410. #define VOLTAGE_CONTROL_ID_VT116xM 0x03 //I2C control, used for R6xx Core Voltage
  4411. #define VOLTAGE_CONTROL_ID_DS4402 0x04
  4412. #define VOLTAGE_CONTROL_ID_UP6266 0x05
  4413. #define VOLTAGE_CONTROL_ID_SCORPIO 0x06
  4414. #define VOLTAGE_CONTROL_ID_VT1556M 0x07
  4415. #define VOLTAGE_CONTROL_ID_CHL822x 0x08
  4416. #define VOLTAGE_CONTROL_ID_VT1586M 0x09
  4417. #define VOLTAGE_CONTROL_ID_UP1637 0x0A
  4418. #define VOLTAGE_CONTROL_ID_CHL8214 0x0B
  4419. #define VOLTAGE_CONTROL_ID_UP1801 0x0C
  4420. #define VOLTAGE_CONTROL_ID_ST6788A 0x0D
  4421. #define VOLTAGE_CONTROL_ID_CHLIR3564SVI2 0x0E
  4422. #define VOLTAGE_CONTROL_ID_AD527x 0x0F
  4423. #define VOLTAGE_CONTROL_ID_NCP81022 0x10
  4424. #define VOLTAGE_CONTROL_ID_LTC2635 0x11
  4425. #define VOLTAGE_CONTROL_ID_NCP4208 0x12
  4426. #define VOLTAGE_CONTROL_ID_IR35xx 0x13
  4427. #define VOLTAGE_CONTROL_ID_RT9403 0x14
  4428. #define VOLTAGE_CONTROL_ID_GENERIC_I2C 0x40
  4429. typedef struct _ATOM_VOLTAGE_OBJECT
  4430. {
  4431. UCHAR ucVoltageType; //Indicate Voltage Source: VDDC, MVDDC, MVDDQ or MVDDCI
  4432. UCHAR ucSize; //Size of Object
  4433. ATOM_VOLTAGE_CONTROL asControl; //describ how to control
  4434. ATOM_VOLTAGE_FORMULA asFormula; //Indicate How to convert real Voltage to VID
  4435. }ATOM_VOLTAGE_OBJECT;
  4436. typedef struct _ATOM_VOLTAGE_OBJECT_V2
  4437. {
  4438. UCHAR ucVoltageType; //Indicate Voltage Source: VDDC, MVDDC, MVDDQ or MVDDCI
  4439. UCHAR ucSize; //Size of Object
  4440. ATOM_VOLTAGE_CONTROL asControl; //describ how to control
  4441. ATOM_VOLTAGE_FORMULA_V2 asFormula; //Indicate How to convert real Voltage to VID
  4442. }ATOM_VOLTAGE_OBJECT_V2;
  4443. typedef struct _ATOM_VOLTAGE_OBJECT_INFO
  4444. {
  4445. ATOM_COMMON_TABLE_HEADER sHeader;
  4446. ATOM_VOLTAGE_OBJECT asVoltageObj[3]; //Info for Voltage control
  4447. }ATOM_VOLTAGE_OBJECT_INFO;
  4448. typedef struct _ATOM_VOLTAGE_OBJECT_INFO_V2
  4449. {
  4450. ATOM_COMMON_TABLE_HEADER sHeader;
  4451. ATOM_VOLTAGE_OBJECT_V2 asVoltageObj[3]; //Info for Voltage control
  4452. }ATOM_VOLTAGE_OBJECT_INFO_V2;
  4453. typedef struct _ATOM_LEAKID_VOLTAGE
  4454. {
  4455. UCHAR ucLeakageId;
  4456. UCHAR ucReserved;
  4457. USHORT usVoltage;
  4458. }ATOM_LEAKID_VOLTAGE;
  4459. typedef struct _ATOM_VOLTAGE_OBJECT_HEADER_V3{
  4460. UCHAR ucVoltageType; //Indicate Voltage Source: VDDC, MVDDC, MVDDQ or MVDDCI
  4461. UCHAR ucVoltageMode; //Indicate voltage control mode: Init/Set/Leakage/Set phase
  4462. USHORT usSize; //Size of Object
  4463. }ATOM_VOLTAGE_OBJECT_HEADER_V3;
  4464. // ATOM_VOLTAGE_OBJECT_HEADER_V3.ucVoltageMode
  4465. #define VOLTAGE_OBJ_GPIO_LUT 0 //VOLTAGE and GPIO Lookup table ->ATOM_GPIO_VOLTAGE_OBJECT_V3
  4466. #define VOLTAGE_OBJ_VR_I2C_INIT_SEQ 3 //VOLTAGE REGULATOR INIT sequece through I2C -> ATOM_I2C_VOLTAGE_OBJECT_V3
  4467. #define VOLTAGE_OBJ_PHASE_LUT 4 //Set Vregulator Phase lookup table ->ATOM_GPIO_VOLTAGE_OBJECT_V3
  4468. #define VOLTAGE_OBJ_SVID2 7 //Indicate voltage control by SVID2 ->ATOM_SVID2_VOLTAGE_OBJECT_V3
  4469. #define VOLTAGE_OBJ_EVV 8
  4470. #define VOLTAGE_OBJ_PWRBOOST_LEAKAGE_LUT 0x10 //Powerboost Voltage and LeakageId lookup table->ATOM_LEAKAGE_VOLTAGE_OBJECT_V3
  4471. #define VOLTAGE_OBJ_HIGH_STATE_LEAKAGE_LUT 0x11 //High voltage state Voltage and LeakageId lookup table->ATOM_LEAKAGE_VOLTAGE_OBJECT_V3
  4472. #define VOLTAGE_OBJ_HIGH1_STATE_LEAKAGE_LUT 0x12 //High1 voltage state Voltage and LeakageId lookup table->ATOM_LEAKAGE_VOLTAGE_OBJECT_V3
  4473. typedef struct _VOLTAGE_LUT_ENTRY_V2
  4474. {
  4475. ULONG ulVoltageId; // The Voltage ID which is used to program GPIO register
  4476. USHORT usVoltageValue; // The corresponding Voltage Value, in mV
  4477. }VOLTAGE_LUT_ENTRY_V2;
  4478. typedef struct _LEAKAGE_VOLTAGE_LUT_ENTRY_V2
  4479. {
  4480. USHORT usVoltageLevel; // The Voltage ID which is used to program GPIO register
  4481. USHORT usVoltageId;
  4482. USHORT usLeakageId; // The corresponding Voltage Value, in mV
  4483. }LEAKAGE_VOLTAGE_LUT_ENTRY_V2;
  4484. typedef struct _ATOM_I2C_VOLTAGE_OBJECT_V3
  4485. {
  4486. ATOM_VOLTAGE_OBJECT_HEADER_V3 sHeader; // voltage mode = VOLTAGE_OBJ_VR_I2C_INIT_SEQ
  4487. UCHAR ucVoltageRegulatorId; //Indicate Voltage Regulator Id
  4488. UCHAR ucVoltageControlI2cLine;
  4489. UCHAR ucVoltageControlAddress;
  4490. UCHAR ucVoltageControlOffset;
  4491. UCHAR ucVoltageControlFlag; // Bit0: 0 - One byte data; 1 - Two byte data
  4492. UCHAR ulReserved[3];
  4493. VOLTAGE_LUT_ENTRY asVolI2cLut[1]; // end with 0xff
  4494. }ATOM_I2C_VOLTAGE_OBJECT_V3;
  4495. // ATOM_I2C_VOLTAGE_OBJECT_V3.ucVoltageControlFlag
  4496. #define VOLTAGE_DATA_ONE_BYTE 0
  4497. #define VOLTAGE_DATA_TWO_BYTE 1
  4498. typedef struct _ATOM_GPIO_VOLTAGE_OBJECT_V3
  4499. {
  4500. ATOM_VOLTAGE_OBJECT_HEADER_V3 sHeader; // voltage mode = VOLTAGE_OBJ_GPIO_LUT or VOLTAGE_OBJ_PHASE_LUT
  4501. UCHAR ucVoltageGpioCntlId; // default is 0 which indicate control through CG VID mode
  4502. UCHAR ucGpioEntryNum; // indiate the entry numbers of Votlage/Gpio value Look up table
  4503. UCHAR ucPhaseDelay; // phase delay in unit of micro second
  4504. UCHAR ucReserved;
  4505. ULONG ulGpioMaskVal; // GPIO Mask value
  4506. VOLTAGE_LUT_ENTRY_V2 asVolGpioLut[1];
  4507. }ATOM_GPIO_VOLTAGE_OBJECT_V3;
  4508. typedef struct _ATOM_LEAKAGE_VOLTAGE_OBJECT_V3
  4509. {
  4510. ATOM_VOLTAGE_OBJECT_HEADER_V3 sHeader; // voltage mode = 0x10/0x11/0x12
  4511. UCHAR ucLeakageCntlId; // default is 0
  4512. UCHAR ucLeakageEntryNum; // indicate the entry number of LeakageId/Voltage Lut table
  4513. UCHAR ucReserved[2];
  4514. ULONG ulMaxVoltageLevel;
  4515. LEAKAGE_VOLTAGE_LUT_ENTRY_V2 asLeakageIdLut[1];
  4516. }ATOM_LEAKAGE_VOLTAGE_OBJECT_V3;
  4517. typedef struct _ATOM_SVID2_VOLTAGE_OBJECT_V3
  4518. {
  4519. ATOM_VOLTAGE_OBJECT_HEADER_V3 sHeader; // voltage mode = VOLTAGE_OBJ_SVID2
  4520. // 14:7 - PSI0_VID
  4521. // 6 - PSI0_EN
  4522. // 5 - PSI1
  4523. // 4:2 - load line slope trim.
  4524. // 1:0 - offset trim,
  4525. USHORT usLoadLine_PSI;
  4526. // GPU GPIO pin Id to SVID2 regulator VRHot pin. possible value 0~31. 0 means GPIO0, 31 means GPIO31
  4527. UCHAR ucSVDGpioId; //0~31 indicate GPIO0~31
  4528. UCHAR ucSVCGpioId; //0~31 indicate GPIO0~31
  4529. ULONG ulReserved;
  4530. }ATOM_SVID2_VOLTAGE_OBJECT_V3;
  4531. typedef struct _ATOM_MERGED_VOLTAGE_OBJECT_V3
  4532. {
  4533. ATOM_VOLTAGE_OBJECT_HEADER_V3 sHeader; // voltage mode = VOLTAGE_OBJ_MERGED_POWER
  4534. UCHAR ucMergedVType; // VDDC/VDCCI/....
  4535. UCHAR ucReserved[3];
  4536. }ATOM_MERGED_VOLTAGE_OBJECT_V3;
  4537. typedef struct _ATOM_EVV_DPM_INFO
  4538. {
  4539. ULONG ulDPMSclk; // DPM state SCLK
  4540. USHORT usVAdjOffset; // Adjust Voltage offset in unit of mv
  4541. UCHAR ucDPMTblVIndex; // Voltage Index in SMC_DPM_Table structure VddcTable/VddGfxTable
  4542. UCHAR ucDPMState; // DPMState0~7
  4543. } ATOM_EVV_DPM_INFO;
  4544. // ucVoltageMode = VOLTAGE_OBJ_EVV
  4545. typedef struct _ATOM_EVV_VOLTAGE_OBJECT_V3
  4546. {
  4547. ATOM_VOLTAGE_OBJECT_HEADER_V3 sHeader; // voltage mode = VOLTAGE_OBJ_SVID2
  4548. ATOM_EVV_DPM_INFO asEvvDpmList[8];
  4549. }ATOM_EVV_VOLTAGE_OBJECT_V3;
  4550. typedef union _ATOM_VOLTAGE_OBJECT_V3{
  4551. ATOM_GPIO_VOLTAGE_OBJECT_V3 asGpioVoltageObj;
  4552. ATOM_I2C_VOLTAGE_OBJECT_V3 asI2cVoltageObj;
  4553. ATOM_LEAKAGE_VOLTAGE_OBJECT_V3 asLeakageObj;
  4554. ATOM_SVID2_VOLTAGE_OBJECT_V3 asSVID2Obj;
  4555. ATOM_EVV_VOLTAGE_OBJECT_V3 asEvvObj;
  4556. }ATOM_VOLTAGE_OBJECT_V3;
  4557. typedef struct _ATOM_VOLTAGE_OBJECT_INFO_V3_1
  4558. {
  4559. ATOM_COMMON_TABLE_HEADER sHeader;
  4560. ATOM_VOLTAGE_OBJECT_V3 asVoltageObj[3]; //Info for Voltage control
  4561. }ATOM_VOLTAGE_OBJECT_INFO_V3_1;
  4562. typedef struct _ATOM_ASIC_PROFILE_VOLTAGE
  4563. {
  4564. UCHAR ucProfileId;
  4565. UCHAR ucReserved;
  4566. USHORT usSize;
  4567. USHORT usEfuseSpareStartAddr;
  4568. USHORT usFuseIndex[8]; //from LSB to MSB, Max 8bit,end of 0xffff if less than 8 efuse id,
  4569. ATOM_LEAKID_VOLTAGE asLeakVol[2]; //Leakid and relatd voltage
  4570. }ATOM_ASIC_PROFILE_VOLTAGE;
  4571. //ucProfileId
  4572. #define ATOM_ASIC_PROFILE_ID_EFUSE_VOLTAGE 1
  4573. #define ATOM_ASIC_PROFILE_ID_EFUSE_PERFORMANCE_VOLTAGE 1
  4574. #define ATOM_ASIC_PROFILE_ID_EFUSE_THERMAL_VOLTAGE 2
  4575. typedef struct _ATOM_ASIC_PROFILING_INFO
  4576. {
  4577. ATOM_COMMON_TABLE_HEADER asHeader;
  4578. ATOM_ASIC_PROFILE_VOLTAGE asVoltage;
  4579. }ATOM_ASIC_PROFILING_INFO;
  4580. typedef struct _ATOM_ASIC_PROFILING_INFO_V2_1
  4581. {
  4582. ATOM_COMMON_TABLE_HEADER asHeader;
  4583. UCHAR ucLeakageBinNum; // indicate the entry number of LeakageId/Voltage Lut table
  4584. USHORT usLeakageBinArrayOffset; // offset of USHORT Leakage Bin list array ( from lower LeakageId to higher)
  4585. UCHAR ucElbVDDC_Num;
  4586. USHORT usElbVDDC_IdArrayOffset; // offset of USHORT virtual VDDC voltage id ( 0xff01~0xff08 )
  4587. USHORT usElbVDDC_LevelArrayOffset; // offset of 2 dimension voltage level USHORT array
  4588. UCHAR ucElbVDDCI_Num;
  4589. USHORT usElbVDDCI_IdArrayOffset; // offset of USHORT virtual VDDCI voltage id ( 0xff01~0xff08 )
  4590. USHORT usElbVDDCI_LevelArrayOffset; // offset of 2 dimension voltage level USHORT array
  4591. }ATOM_ASIC_PROFILING_INFO_V2_1;
  4592. //Here is parameter to convert Efuse value to Measure value
  4593. //Measured = LN((2^Bitsize-1)/EFUSE-1)*(Range)/(-alpha)+(Max+Min)/2
  4594. typedef struct _EFUSE_LOGISTIC_FUNC_PARAM
  4595. {
  4596. USHORT usEfuseIndex; // Efuse Index in DWORD address, for example Index 911, usEuseIndex=112
  4597. UCHAR ucEfuseBitLSB; // Efuse bit LSB in DWORD address, for example Index 911, usEfuseBitLSB= 911-112*8=15
  4598. UCHAR ucEfuseLength; // Efuse bits length,
  4599. ULONG ulEfuseEncodeRange; // Range = Max - Min, bit31 indicate the efuse is negative number
  4600. ULONG ulEfuseEncodeAverage; // Average = ( Max + Min )/2
  4601. }EFUSE_LOGISTIC_FUNC_PARAM;
  4602. //Linear Function: Measured = Round ( Efuse * ( Max-Min )/(2^BitSize -1 ) + Min )
  4603. typedef struct _EFUSE_LINEAR_FUNC_PARAM
  4604. {
  4605. USHORT usEfuseIndex; // Efuse Index in DWORD address, for example Index 911, usEuseIndex=112
  4606. UCHAR ucEfuseBitLSB; // Efuse bit LSB in DWORD address, for example Index 911, usEfuseBitLSB= 911-112*8=15
  4607. UCHAR ucEfuseLength; // Efuse bits length,
  4608. ULONG ulEfuseEncodeRange; // Range = Max - Min, bit31 indicate the efuse is negative number
  4609. ULONG ulEfuseMin; // Min
  4610. }EFUSE_LINEAR_FUNC_PARAM;
  4611. typedef struct _ATOM_ASIC_PROFILING_INFO_V3_1
  4612. {
  4613. ATOM_COMMON_TABLE_HEADER asHeader;
  4614. ULONG ulEvvDerateTdp;
  4615. ULONG ulEvvDerateTdc;
  4616. ULONG ulBoardCoreTemp;
  4617. ULONG ulMaxVddc;
  4618. ULONG ulMinVddc;
  4619. ULONG ulLoadLineSlop;
  4620. ULONG ulLeakageTemp;
  4621. ULONG ulLeakageVoltage;
  4622. EFUSE_LINEAR_FUNC_PARAM sCACm;
  4623. EFUSE_LINEAR_FUNC_PARAM sCACb;
  4624. EFUSE_LOGISTIC_FUNC_PARAM sKt_b;
  4625. EFUSE_LOGISTIC_FUNC_PARAM sKv_m;
  4626. EFUSE_LOGISTIC_FUNC_PARAM sKv_b;
  4627. USHORT usLkgEuseIndex;
  4628. UCHAR ucLkgEfuseBitLSB;
  4629. UCHAR ucLkgEfuseLength;
  4630. ULONG ulLkgEncodeLn_MaxDivMin;
  4631. ULONG ulLkgEncodeMax;
  4632. ULONG ulLkgEncodeMin;
  4633. ULONG ulEfuseLogisticAlpha;
  4634. USHORT usPowerDpm0;
  4635. USHORT usCurrentDpm0;
  4636. USHORT usPowerDpm1;
  4637. USHORT usCurrentDpm1;
  4638. USHORT usPowerDpm2;
  4639. USHORT usCurrentDpm2;
  4640. USHORT usPowerDpm3;
  4641. USHORT usCurrentDpm3;
  4642. USHORT usPowerDpm4;
  4643. USHORT usCurrentDpm4;
  4644. USHORT usPowerDpm5;
  4645. USHORT usCurrentDpm5;
  4646. USHORT usPowerDpm6;
  4647. USHORT usCurrentDpm6;
  4648. USHORT usPowerDpm7;
  4649. USHORT usCurrentDpm7;
  4650. }ATOM_ASIC_PROFILING_INFO_V3_1;
  4651. typedef struct _ATOM_ASIC_PROFILING_INFO_V3_2
  4652. {
  4653. ATOM_COMMON_TABLE_HEADER asHeader;
  4654. ULONG ulEvvLkgFactor;
  4655. ULONG ulBoardCoreTemp;
  4656. ULONG ulMaxVddc;
  4657. ULONG ulMinVddc;
  4658. ULONG ulLoadLineSlop;
  4659. ULONG ulLeakageTemp;
  4660. ULONG ulLeakageVoltage;
  4661. EFUSE_LINEAR_FUNC_PARAM sCACm;
  4662. EFUSE_LINEAR_FUNC_PARAM sCACb;
  4663. EFUSE_LOGISTIC_FUNC_PARAM sKt_b;
  4664. EFUSE_LOGISTIC_FUNC_PARAM sKv_m;
  4665. EFUSE_LOGISTIC_FUNC_PARAM sKv_b;
  4666. USHORT usLkgEuseIndex;
  4667. UCHAR ucLkgEfuseBitLSB;
  4668. UCHAR ucLkgEfuseLength;
  4669. ULONG ulLkgEncodeLn_MaxDivMin;
  4670. ULONG ulLkgEncodeMax;
  4671. ULONG ulLkgEncodeMin;
  4672. ULONG ulEfuseLogisticAlpha;
  4673. USHORT usPowerDpm0;
  4674. USHORT usPowerDpm1;
  4675. USHORT usPowerDpm2;
  4676. USHORT usPowerDpm3;
  4677. USHORT usPowerDpm4;
  4678. USHORT usPowerDpm5;
  4679. USHORT usPowerDpm6;
  4680. USHORT usPowerDpm7;
  4681. ULONG ulTdpDerateDPM0;
  4682. ULONG ulTdpDerateDPM1;
  4683. ULONG ulTdpDerateDPM2;
  4684. ULONG ulTdpDerateDPM3;
  4685. ULONG ulTdpDerateDPM4;
  4686. ULONG ulTdpDerateDPM5;
  4687. ULONG ulTdpDerateDPM6;
  4688. ULONG ulTdpDerateDPM7;
  4689. }ATOM_ASIC_PROFILING_INFO_V3_2;
  4690. // for Tonga/Fiji speed EVV algorithm
  4691. typedef struct _ATOM_ASIC_PROFILING_INFO_V3_3
  4692. {
  4693. ATOM_COMMON_TABLE_HEADER asHeader;
  4694. ULONG ulEvvLkgFactor;
  4695. ULONG ulBoardCoreTemp;
  4696. ULONG ulMaxVddc;
  4697. ULONG ulMinVddc;
  4698. ULONG ulLoadLineSlop;
  4699. ULONG ulLeakageTemp;
  4700. ULONG ulLeakageVoltage;
  4701. EFUSE_LINEAR_FUNC_PARAM sCACm;
  4702. EFUSE_LINEAR_FUNC_PARAM sCACb;
  4703. EFUSE_LOGISTIC_FUNC_PARAM sKt_b;
  4704. EFUSE_LOGISTIC_FUNC_PARAM sKv_m;
  4705. EFUSE_LOGISTIC_FUNC_PARAM sKv_b;
  4706. USHORT usLkgEuseIndex;
  4707. UCHAR ucLkgEfuseBitLSB;
  4708. UCHAR ucLkgEfuseLength;
  4709. ULONG ulLkgEncodeLn_MaxDivMin;
  4710. ULONG ulLkgEncodeMax;
  4711. ULONG ulLkgEncodeMin;
  4712. ULONG ulEfuseLogisticAlpha;
  4713. union{
  4714. USHORT usPowerDpm0;
  4715. USHORT usParamNegFlag; //bit0 =1 :indicate ulRoBeta is Negative, bit1=1 indicate Kv_m max is postive
  4716. };
  4717. USHORT usPowerDpm1;
  4718. USHORT usPowerDpm2;
  4719. USHORT usPowerDpm3;
  4720. USHORT usPowerDpm4;
  4721. USHORT usPowerDpm5;
  4722. USHORT usPowerDpm6;
  4723. USHORT usPowerDpm7;
  4724. ULONG ulTdpDerateDPM0;
  4725. ULONG ulTdpDerateDPM1;
  4726. ULONG ulTdpDerateDPM2;
  4727. ULONG ulTdpDerateDPM3;
  4728. ULONG ulTdpDerateDPM4;
  4729. ULONG ulTdpDerateDPM5;
  4730. ULONG ulTdpDerateDPM6;
  4731. ULONG ulTdpDerateDPM7;
  4732. EFUSE_LINEAR_FUNC_PARAM sRoFuse;
  4733. ULONG ulRoAlpha;
  4734. ULONG ulRoBeta;
  4735. ULONG ulRoGamma;
  4736. ULONG ulRoEpsilon;
  4737. ULONG ulATermRo;
  4738. ULONG ulBTermRo;
  4739. ULONG ulCTermRo;
  4740. ULONG ulSclkMargin;
  4741. ULONG ulFmaxPercent;
  4742. ULONG ulCRPercent;
  4743. ULONG ulSFmaxPercent;
  4744. ULONG ulSCRPercent;
  4745. ULONG ulSDCMargine;
  4746. }ATOM_ASIC_PROFILING_INFO_V3_3;
  4747. // for Fiji speed EVV algorithm
  4748. typedef struct _ATOM_ASIC_PROFILING_INFO_V3_4
  4749. {
  4750. ATOM_COMMON_TABLE_HEADER asHeader;
  4751. ULONG ulEvvLkgFactor;
  4752. ULONG ulBoardCoreTemp;
  4753. ULONG ulMaxVddc;
  4754. ULONG ulMinVddc;
  4755. ULONG ulLoadLineSlop;
  4756. ULONG ulLeakageTemp;
  4757. ULONG ulLeakageVoltage;
  4758. EFUSE_LINEAR_FUNC_PARAM sCACm;
  4759. EFUSE_LINEAR_FUNC_PARAM sCACb;
  4760. EFUSE_LOGISTIC_FUNC_PARAM sKt_b;
  4761. EFUSE_LOGISTIC_FUNC_PARAM sKv_m;
  4762. EFUSE_LOGISTIC_FUNC_PARAM sKv_b;
  4763. USHORT usLkgEuseIndex;
  4764. UCHAR ucLkgEfuseBitLSB;
  4765. UCHAR ucLkgEfuseLength;
  4766. ULONG ulLkgEncodeLn_MaxDivMin;
  4767. ULONG ulLkgEncodeMax;
  4768. ULONG ulLkgEncodeMin;
  4769. ULONG ulEfuseLogisticAlpha;
  4770. USHORT usPowerDpm0;
  4771. USHORT usPowerDpm1;
  4772. USHORT usPowerDpm2;
  4773. USHORT usPowerDpm3;
  4774. USHORT usPowerDpm4;
  4775. USHORT usPowerDpm5;
  4776. USHORT usPowerDpm6;
  4777. USHORT usPowerDpm7;
  4778. ULONG ulTdpDerateDPM0;
  4779. ULONG ulTdpDerateDPM1;
  4780. ULONG ulTdpDerateDPM2;
  4781. ULONG ulTdpDerateDPM3;
  4782. ULONG ulTdpDerateDPM4;
  4783. ULONG ulTdpDerateDPM5;
  4784. ULONG ulTdpDerateDPM6;
  4785. ULONG ulTdpDerateDPM7;
  4786. EFUSE_LINEAR_FUNC_PARAM sRoFuse;
  4787. ULONG ulEvvDefaultVddc;
  4788. ULONG ulEvvNoCalcVddc;
  4789. USHORT usParamNegFlag;
  4790. USHORT usSpeed_Model;
  4791. ULONG ulSM_A0;
  4792. ULONG ulSM_A1;
  4793. ULONG ulSM_A2;
  4794. ULONG ulSM_A3;
  4795. ULONG ulSM_A4;
  4796. ULONG ulSM_A5;
  4797. ULONG ulSM_A6;
  4798. ULONG ulSM_A7;
  4799. UCHAR ucSM_A0_sign;
  4800. UCHAR ucSM_A1_sign;
  4801. UCHAR ucSM_A2_sign;
  4802. UCHAR ucSM_A3_sign;
  4803. UCHAR ucSM_A4_sign;
  4804. UCHAR ucSM_A5_sign;
  4805. UCHAR ucSM_A6_sign;
  4806. UCHAR ucSM_A7_sign;
  4807. ULONG ulMargin_RO_a;
  4808. ULONG ulMargin_RO_b;
  4809. ULONG ulMargin_RO_c;
  4810. ULONG ulMargin_fixed;
  4811. ULONG ulMargin_Fmax_mean;
  4812. ULONG ulMargin_plat_mean;
  4813. ULONG ulMargin_Fmax_sigma;
  4814. ULONG ulMargin_plat_sigma;
  4815. ULONG ulMargin_DC_sigma;
  4816. ULONG ulReserved[8]; // Reserved for future ASIC
  4817. }ATOM_ASIC_PROFILING_INFO_V3_4;
  4818. // for Polaris10/Polaris11 speed EVV algorithm
  4819. typedef struct _ATOM_ASIC_PROFILING_INFO_V3_5
  4820. {
  4821. ATOM_COMMON_TABLE_HEADER asHeader;
  4822. ULONG ulMaxVddc; //Maximum voltage for all parts, in unit of 0.01mv
  4823. ULONG ulMinVddc; //Minimum voltage for all parts, in unit of 0.01mv
  4824. USHORT usLkgEuseIndex; //Efuse Lkg_FT address ( BYTE address )
  4825. UCHAR ucLkgEfuseBitLSB; //Efuse Lkg_FT bit shift in 32bit DWORD
  4826. UCHAR ucLkgEfuseLength; //Efuse Lkg_FT length
  4827. ULONG ulLkgEncodeLn_MaxDivMin; //value of ln(Max_Lkg_Ft/Min_Lkg_Ft ) in unit of 0.00001 ( unit=100000 )
  4828. ULONG ulLkgEncodeMax; //Maximum Lkg_Ft measured value ( or efuse decode value ), in unit of 0.00001 ( unit=100000 )
  4829. ULONG ulLkgEncodeMin; //Minimum Lkg_Ft measured value ( or efuse decode value ), in unit of 0.00001 ( unit=100000 )
  4830. EFUSE_LINEAR_FUNC_PARAM sRoFuse;//Efuse RO info: DWORD address, bit shift, length, max/min measure value. in unit of 1.
  4831. ULONG ulEvvDefaultVddc; //def="EVV_DEFAULT_VDDC" descr="return default VDDC(v) when Efuse not cut" unit="100000"/>
  4832. ULONG ulEvvNoCalcVddc; //def="EVV_NOCALC_VDDC" descr="return VDDC(v) when Calculation is bad" unit="100000"/>
  4833. ULONG ulSpeed_Model; //def="EVV_SPEED_MODEL" descr="0 = Greek model, 1 = multivariate model" unit="1"/>
  4834. ULONG ulSM_A0; //def="EVV_SM_A0" descr="Leakage coeff(Multivariant Mode)." unit="100000"/>
  4835. ULONG ulSM_A1; //def="EVV_SM_A1" descr="Leakage/SCLK coeff(Multivariant Mode)." unit="1000000"/>
  4836. ULONG ulSM_A2; //def="EVV_SM_A2" descr="Alpha( Greek Mode ) or VDDC/SCLK coeff(Multivariant Mode)." unit="100000"/>
  4837. ULONG ulSM_A3; //def="EVV_SM_A3" descr="Beta( Greek Mode ) or SCLK coeff(Multivariant Mode)." unit="100000"/>
  4838. ULONG ulSM_A4; //def="EVV_SM_A4" descr="VDDC^2/SCLK coeff(Multivariant Mode)." unit="100000"/>
  4839. ULONG ulSM_A5; //def="EVV_SM_A5" descr="VDDC^2 coeff(Multivariant Mode)." unit="100000"/>
  4840. ULONG ulSM_A6; //def="EVV_SM_A6" descr="Gamma( Greek Mode ) or VDDC coeff(Multivariant Mode)." unit="100000"/>
  4841. ULONG ulSM_A7; //def="EVV_SM_A7" descr="Epsilon( Greek Mode ) or constant(Multivariant Mode)." unit="100000"/>
  4842. UCHAR ucSM_A0_sign; //def="EVV_SM_A0_SIGN" descr="=0 SM_A0 is postive. =1: SM_A0 is negative" unit="1"/>
  4843. UCHAR ucSM_A1_sign; //def="EVV_SM_A1_SIGN" descr="=0 SM_A1 is postive. =1: SM_A1 is negative" unit="1"/>
  4844. UCHAR ucSM_A2_sign; //def="EVV_SM_A2_SIGN" descr="=0 SM_A2 is postive. =1: SM_A2 is negative" unit="1"/>
  4845. UCHAR ucSM_A3_sign; //def="EVV_SM_A3_SIGN" descr="=0 SM_A3 is postive. =1: SM_A3 is negative" unit="1"/>
  4846. UCHAR ucSM_A4_sign; //def="EVV_SM_A4_SIGN" descr="=0 SM_A4 is postive. =1: SM_A4 is negative" unit="1"/>
  4847. UCHAR ucSM_A5_sign; //def="EVV_SM_A5_SIGN" descr="=0 SM_A5 is postive. =1: SM_A5 is negative" unit="1"/>
  4848. UCHAR ucSM_A6_sign; //def="EVV_SM_A6_SIGN" descr="=0 SM_A6 is postive. =1: SM_A6 is negative" unit="1"/>
  4849. UCHAR ucSM_A7_sign; //def="EVV_SM_A7_SIGN" descr="=0 SM_A7 is postive. =1: SM_A7 is negative" unit="1"/>
  4850. ULONG ulMargin_RO_a; //def="EVV_MARGIN_RO_A" descr="A Term to represent RO equation in Ax2+Bx+C, unit=1"
  4851. ULONG ulMargin_RO_b; //def="EVV_MARGIN_RO_B" descr="B Term to represent RO equation in Ax2+Bx+C, unit=1"
  4852. ULONG ulMargin_RO_c; //def="EVV_MARGIN_RO_C" descr="C Term to represent RO equation in Ax2+Bx+C, unit=1"
  4853. ULONG ulMargin_fixed; //def="EVV_MARGIN_FIXED" descr="Fixed MHz to add to SCLK margin, unit=1" unit="1"/>
  4854. ULONG ulMargin_Fmax_mean; //def="EVV_MARGIN_FMAX_MEAN" descr="Percentage to add for Fmas mean margin unit=10000" unit="10000"/>
  4855. ULONG ulMargin_plat_mean; //def="EVV_MARGIN_PLAT_MEAN" descr="Percentage to add for platform mean margin unit=10000" unit="10000"/>
  4856. ULONG ulMargin_Fmax_sigma; //def="EVV_MARGIN_FMAX_SIGMA" descr="Percentage to add for Fmax sigma margin unit=10000" unit="10000"/>
  4857. ULONG ulMargin_plat_sigma; //def="EVV_MARGIN_PLAT_SIGMA" descr="Percentage to add for platform sigma margin unit=10000" unit="10000"/>
  4858. ULONG ulMargin_DC_sigma; //def="EVV_MARGIN_DC_SIGMA" descr="Regulator DC tolerance margin (mV) unit=100" unit="100"/>
  4859. ULONG ulReserved[12];
  4860. }ATOM_ASIC_PROFILING_INFO_V3_5;
  4861. /* for Polars10/11 AVFS parameters */
  4862. typedef struct _ATOM_ASIC_PROFILING_INFO_V3_6
  4863. {
  4864. ATOM_COMMON_TABLE_HEADER asHeader;
  4865. ULONG ulMaxVddc;
  4866. ULONG ulMinVddc;
  4867. USHORT usLkgEuseIndex;
  4868. UCHAR ucLkgEfuseBitLSB;
  4869. UCHAR ucLkgEfuseLength;
  4870. ULONG ulLkgEncodeLn_MaxDivMin;
  4871. ULONG ulLkgEncodeMax;
  4872. ULONG ulLkgEncodeMin;
  4873. EFUSE_LINEAR_FUNC_PARAM sRoFuse;
  4874. ULONG ulEvvDefaultVddc;
  4875. ULONG ulEvvNoCalcVddc;
  4876. ULONG ulSpeed_Model;
  4877. ULONG ulSM_A0;
  4878. ULONG ulSM_A1;
  4879. ULONG ulSM_A2;
  4880. ULONG ulSM_A3;
  4881. ULONG ulSM_A4;
  4882. ULONG ulSM_A5;
  4883. ULONG ulSM_A6;
  4884. ULONG ulSM_A7;
  4885. UCHAR ucSM_A0_sign;
  4886. UCHAR ucSM_A1_sign;
  4887. UCHAR ucSM_A2_sign;
  4888. UCHAR ucSM_A3_sign;
  4889. UCHAR ucSM_A4_sign;
  4890. UCHAR ucSM_A5_sign;
  4891. UCHAR ucSM_A6_sign;
  4892. UCHAR ucSM_A7_sign;
  4893. ULONG ulMargin_RO_a;
  4894. ULONG ulMargin_RO_b;
  4895. ULONG ulMargin_RO_c;
  4896. ULONG ulMargin_fixed;
  4897. ULONG ulMargin_Fmax_mean;
  4898. ULONG ulMargin_plat_mean;
  4899. ULONG ulMargin_Fmax_sigma;
  4900. ULONG ulMargin_plat_sigma;
  4901. ULONG ulMargin_DC_sigma;
  4902. ULONG ulLoadLineSlop;
  4903. ULONG ulaTDClimitPerDPM[8];
  4904. ULONG ulaNoCalcVddcPerDPM[8];
  4905. ULONG ulAVFS_meanNsigma_Acontant0;
  4906. ULONG ulAVFS_meanNsigma_Acontant1;
  4907. ULONG ulAVFS_meanNsigma_Acontant2;
  4908. USHORT usAVFS_meanNsigma_DC_tol_sigma;
  4909. USHORT usAVFS_meanNsigma_Platform_mean;
  4910. USHORT usAVFS_meanNsigma_Platform_sigma;
  4911. ULONG ulGB_VDROOP_TABLE_CKSOFF_a0;
  4912. ULONG ulGB_VDROOP_TABLE_CKSOFF_a1;
  4913. ULONG ulGB_VDROOP_TABLE_CKSOFF_a2;
  4914. ULONG ulGB_VDROOP_TABLE_CKSON_a0;
  4915. ULONG ulGB_VDROOP_TABLE_CKSON_a1;
  4916. ULONG ulGB_VDROOP_TABLE_CKSON_a2;
  4917. ULONG ulAVFSGB_FUSE_TABLE_CKSOFF_m1;
  4918. USHORT usAVFSGB_FUSE_TABLE_CKSOFF_m2;
  4919. ULONG ulAVFSGB_FUSE_TABLE_CKSOFF_b;
  4920. ULONG ulAVFSGB_FUSE_TABLE_CKSON_m1;
  4921. USHORT usAVFSGB_FUSE_TABLE_CKSON_m2;
  4922. ULONG ulAVFSGB_FUSE_TABLE_CKSON_b;
  4923. USHORT usMaxVoltage_0_25mv;
  4924. UCHAR ucEnableGB_VDROOP_TABLE_CKSOFF;
  4925. UCHAR ucEnableGB_VDROOP_TABLE_CKSON;
  4926. UCHAR ucEnableGB_FUSE_TABLE_CKSOFF;
  4927. UCHAR ucEnableGB_FUSE_TABLE_CKSON;
  4928. USHORT usPSM_Age_ComFactor;
  4929. UCHAR ucEnableApplyAVFS_CKS_OFF_Voltage;
  4930. UCHAR ucReserved;
  4931. }ATOM_ASIC_PROFILING_INFO_V3_6;
  4932. typedef struct _ATOM_SCLK_FCW_RANGE_ENTRY_V1{
  4933. ULONG ulMaxSclkFreq;
  4934. UCHAR ucVco_setting; // 1: 3-6GHz, 3: 2-4GHz
  4935. UCHAR ucPostdiv; // divide by 2^n
  4936. USHORT ucFcw_pcc;
  4937. USHORT ucFcw_trans_upper;
  4938. USHORT ucRcw_trans_lower;
  4939. }ATOM_SCLK_FCW_RANGE_ENTRY_V1;
  4940. // SMU_InfoTable for Polaris10/Polaris11
  4941. typedef struct _ATOM_SMU_INFO_V2_1
  4942. {
  4943. ATOM_COMMON_TABLE_HEADER asHeader;
  4944. UCHAR ucSclkEntryNum; // for potential future extend, indicate the number of ATOM_SCLK_FCW_RANGE_ENTRY_V1
  4945. UCHAR ucSMUVer;
  4946. UCHAR ucSharePowerSource;
  4947. UCHAR ucReserved;
  4948. ATOM_SCLK_FCW_RANGE_ENTRY_V1 asSclkFcwRangeEntry[8];
  4949. }ATOM_SMU_INFO_V2_1;
  4950. // GFX_InfoTable for Polaris10/Polaris11
  4951. typedef struct _ATOM_GFX_INFO_V2_1
  4952. {
  4953. ATOM_COMMON_TABLE_HEADER asHeader;
  4954. UCHAR GfxIpMinVer;
  4955. UCHAR GfxIpMajVer;
  4956. UCHAR max_shader_engines;
  4957. UCHAR max_tile_pipes;
  4958. UCHAR max_cu_per_sh;
  4959. UCHAR max_sh_per_se;
  4960. UCHAR max_backends_per_se;
  4961. UCHAR max_texture_channel_caches;
  4962. }ATOM_GFX_INFO_V2_1;
  4963. typedef struct _ATOM_GFX_INFO_V2_3
  4964. {
  4965. ATOM_COMMON_TABLE_HEADER asHeader;
  4966. UCHAR GfxIpMinVer;
  4967. UCHAR GfxIpMajVer;
  4968. UCHAR max_shader_engines;
  4969. UCHAR max_tile_pipes;
  4970. UCHAR max_cu_per_sh;
  4971. UCHAR max_sh_per_se;
  4972. UCHAR max_backends_per_se;
  4973. UCHAR max_texture_channel_caches;
  4974. USHORT usHiLoLeakageThreshold;
  4975. USHORT usEdcDidtLoDpm7TableOffset; //offset of DPM7 low leakage table _ATOM_EDC_DIDT_TABLE_V1
  4976. USHORT usEdcDidtHiDpm7TableOffset; //offset of DPM7 high leakage table _ATOM_EDC_DIDT_TABLE_V1
  4977. USHORT usReserverd[3];
  4978. }ATOM_GFX_INFO_V2_3;
  4979. typedef struct _ATOM_POWER_SOURCE_OBJECT
  4980. {
  4981. UCHAR ucPwrSrcId; // Power source
  4982. UCHAR ucPwrSensorType; // GPIO, I2C or none
  4983. UCHAR ucPwrSensId; // if GPIO detect, it is GPIO id, if I2C detect, it is I2C id
  4984. UCHAR ucPwrSensSlaveAddr; // Slave address if I2C detect
  4985. UCHAR ucPwrSensRegIndex; // I2C register Index if I2C detect
  4986. UCHAR ucPwrSensRegBitMask; // detect which bit is used if I2C detect
  4987. UCHAR ucPwrSensActiveState; // high active or low active
  4988. UCHAR ucReserve[3]; // reserve
  4989. USHORT usSensPwr; // in unit of watt
  4990. }ATOM_POWER_SOURCE_OBJECT;
  4991. typedef struct _ATOM_POWER_SOURCE_INFO
  4992. {
  4993. ATOM_COMMON_TABLE_HEADER asHeader;
  4994. UCHAR asPwrbehave[16];
  4995. ATOM_POWER_SOURCE_OBJECT asPwrObj[1];
  4996. }ATOM_POWER_SOURCE_INFO;
  4997. //Define ucPwrSrcId
  4998. #define POWERSOURCE_PCIE_ID1 0x00
  4999. #define POWERSOURCE_6PIN_CONNECTOR_ID1 0x01
  5000. #define POWERSOURCE_8PIN_CONNECTOR_ID1 0x02
  5001. #define POWERSOURCE_6PIN_CONNECTOR_ID2 0x04
  5002. #define POWERSOURCE_8PIN_CONNECTOR_ID2 0x08
  5003. //define ucPwrSensorId
  5004. #define POWER_SENSOR_ALWAYS 0x00
  5005. #define POWER_SENSOR_GPIO 0x01
  5006. #define POWER_SENSOR_I2C 0x02
  5007. typedef struct _ATOM_CLK_VOLT_CAPABILITY
  5008. {
  5009. ULONG ulVoltageIndex; // The Voltage Index indicated by FUSE, same voltage index shared with SCLK DPM fuse table
  5010. ULONG ulMaximumSupportedCLK; // Maximum clock supported with specified voltage index, unit in 10kHz
  5011. }ATOM_CLK_VOLT_CAPABILITY;
  5012. typedef struct _ATOM_CLK_VOLT_CAPABILITY_V2
  5013. {
  5014. USHORT usVoltageLevel; // The real Voltage Level round up value in unit of mv,
  5015. ULONG ulMaximumSupportedCLK; // Maximum clock supported with specified voltage index, unit in 10kHz
  5016. }ATOM_CLK_VOLT_CAPABILITY_V2;
  5017. typedef struct _ATOM_AVAILABLE_SCLK_LIST
  5018. {
  5019. ULONG ulSupportedSCLK; // Maximum clock supported with specified voltage index, unit in 10kHz
  5020. USHORT usVoltageIndex; // The Voltage Index indicated by FUSE for specified SCLK
  5021. USHORT usVoltageID; // The Voltage ID indicated by FUSE for specified SCLK
  5022. }ATOM_AVAILABLE_SCLK_LIST;
  5023. // ATOM_INTEGRATED_SYSTEM_INFO_V6 ulSystemConfig cap definition
  5024. #define ATOM_IGP_INFO_V6_SYSTEM_CONFIG__PCIE_POWER_GATING_ENABLE 1 // refer to ulSystemConfig bit[0]
  5025. // this IntegrateSystemInfoTable is used for Liano/Ontario APU
  5026. typedef struct _ATOM_INTEGRATED_SYSTEM_INFO_V6
  5027. {
  5028. ATOM_COMMON_TABLE_HEADER sHeader;
  5029. ULONG ulBootUpEngineClock;
  5030. ULONG ulDentistVCOFreq;
  5031. ULONG ulBootUpUMAClock;
  5032. ATOM_CLK_VOLT_CAPABILITY sDISPCLK_Voltage[4];
  5033. ULONG ulBootUpReqDisplayVector;
  5034. ULONG ulOtherDisplayMisc;
  5035. ULONG ulGPUCapInfo;
  5036. ULONG ulSB_MMIO_Base_Addr;
  5037. USHORT usRequestedPWMFreqInHz;
  5038. UCHAR ucHtcTmpLmt;
  5039. UCHAR ucHtcHystLmt;
  5040. ULONG ulMinEngineClock;
  5041. ULONG ulSystemConfig;
  5042. ULONG ulCPUCapInfo;
  5043. USHORT usNBP0Voltage;
  5044. USHORT usNBP1Voltage;
  5045. USHORT usBootUpNBVoltage;
  5046. USHORT usExtDispConnInfoOffset;
  5047. USHORT usPanelRefreshRateRange;
  5048. UCHAR ucMemoryType;
  5049. UCHAR ucUMAChannelNumber;
  5050. ULONG ulCSR_M3_ARB_CNTL_DEFAULT[10];
  5051. ULONG ulCSR_M3_ARB_CNTL_UVD[10];
  5052. ULONG ulCSR_M3_ARB_CNTL_FS3D[10];
  5053. ATOM_AVAILABLE_SCLK_LIST sAvail_SCLK[5];
  5054. ULONG ulGMCRestoreResetTime;
  5055. ULONG ulMinimumNClk;
  5056. ULONG ulIdleNClk;
  5057. ULONG ulDDR_DLL_PowerUpTime;
  5058. ULONG ulDDR_PLL_PowerUpTime;
  5059. USHORT usPCIEClkSSPercentage;
  5060. USHORT usPCIEClkSSType;
  5061. USHORT usLvdsSSPercentage;
  5062. USHORT usLvdsSSpreadRateIn10Hz;
  5063. USHORT usHDMISSPercentage;
  5064. USHORT usHDMISSpreadRateIn10Hz;
  5065. USHORT usDVISSPercentage;
  5066. USHORT usDVISSpreadRateIn10Hz;
  5067. ULONG SclkDpmBoostMargin;
  5068. ULONG SclkDpmThrottleMargin;
  5069. USHORT SclkDpmTdpLimitPG;
  5070. USHORT SclkDpmTdpLimitBoost;
  5071. ULONG ulBoostEngineCLock;
  5072. UCHAR ulBoostVid_2bit;
  5073. UCHAR EnableBoost;
  5074. USHORT GnbTdpLimit;
  5075. USHORT usMaxLVDSPclkFreqInSingleLink;
  5076. UCHAR ucLvdsMisc;
  5077. UCHAR ucLVDSReserved;
  5078. ULONG ulReserved3[15];
  5079. ATOM_EXTERNAL_DISPLAY_CONNECTION_INFO sExtDispConnInfo;
  5080. }ATOM_INTEGRATED_SYSTEM_INFO_V6;
  5081. // ulGPUCapInfo
  5082. #define INTEGRATED_SYSTEM_INFO_V6_GPUCAPINFO__TMDSHDMI_COHERENT_SINGLEPLL_MODE 0x01
  5083. #define INTEGRATED_SYSTEM_INFO_V6_GPUCAPINFO__DISABLE_AUX_HW_MODE_DETECTION 0x08
  5084. //ucLVDSMisc:
  5085. #define SYS_INFO_LVDSMISC__888_FPDI_MODE 0x01
  5086. #define SYS_INFO_LVDSMISC__DL_CH_SWAP 0x02
  5087. #define SYS_INFO_LVDSMISC__888_BPC 0x04
  5088. #define SYS_INFO_LVDSMISC__OVERRIDE_EN 0x08
  5089. #define SYS_INFO_LVDSMISC__BLON_ACTIVE_LOW 0x10
  5090. // new since Trinity
  5091. #define SYS_INFO_LVDSMISC__TRAVIS_LVDS_VOL_OVERRIDE_EN 0x20
  5092. // not used any more
  5093. #define SYS_INFO_LVDSMISC__VSYNC_ACTIVE_LOW 0x04
  5094. #define SYS_INFO_LVDSMISC__HSYNC_ACTIVE_LOW 0x08
  5095. /**********************************************************************************************************************
  5096. ATOM_INTEGRATED_SYSTEM_INFO_V6 Description
  5097. ulBootUpEngineClock: VBIOS bootup Engine clock frequency, in 10kHz unit. if it is equal 0, then VBIOS use pre-defined bootup engine clock
  5098. ulDentistVCOFreq: Dentist VCO clock in 10kHz unit.
  5099. ulBootUpUMAClock: System memory boot up clock frequency in 10Khz unit.
  5100. sDISPCLK_Voltage: Report Display clock voltage requirement.
  5101. ulBootUpReqDisplayVector: VBIOS boot up display IDs, following are supported devices in Liano/Ontaio projects:
  5102. ATOM_DEVICE_CRT1_SUPPORT 0x0001
  5103. ATOM_DEVICE_CRT2_SUPPORT 0x0010
  5104. ATOM_DEVICE_DFP1_SUPPORT 0x0008
  5105. ATOM_DEVICE_DFP6_SUPPORT 0x0040
  5106. ATOM_DEVICE_DFP2_SUPPORT 0x0080
  5107. ATOM_DEVICE_DFP3_SUPPORT 0x0200
  5108. ATOM_DEVICE_DFP4_SUPPORT 0x0400
  5109. ATOM_DEVICE_DFP5_SUPPORT 0x0800
  5110. ATOM_DEVICE_LCD1_SUPPORT 0x0002
  5111. ulOtherDisplayMisc: Other display related flags, not defined yet.
  5112. ulGPUCapInfo: bit[0]=0: TMDS/HDMI Coherent Mode use cascade PLL mode.
  5113. =1: TMDS/HDMI Coherent Mode use signel PLL mode.
  5114. bit[3]=0: Enable HW AUX mode detection logic
  5115. =1: Disable HW AUX mode dettion logic
  5116. ulSB_MMIO_Base_Addr: Physical Base address to SB MMIO space. Driver needs to initialize it for SMU usage.
  5117. usRequestedPWMFreqInHz: When it's set to 0x0 by SBIOS: the LCD BackLight is not controlled by GPU(SW).
  5118. Any attempt to change BL using VBIOS function or enable VariBri from PP table is not effective since ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU==0;
  5119. When it's set to a non-zero frequency, the BackLight is controlled by GPU (SW) in one of two ways below:
  5120. 1. SW uses the GPU BL PWM output to control the BL, in chis case, this non-zero frequency determines what freq GPU should use;
  5121. VBIOS will set up proper PWM frequency and ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU==1,as the result,
  5122. Changing BL using VBIOS function is functional in both driver and non-driver present environment;
  5123. and enabling VariBri under the driver environment from PP table is optional.
  5124. 2. SW uses other means to control BL (like DPCD),this non-zero frequency serves as a flag only indicating
  5125. that BL control from GPU is expected.
  5126. VBIOS will NOT set up PWM frequency but make ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU==1
  5127. Changing BL using VBIOS function could be functional in both driver and non-driver present environment,but
  5128. it's per platform
  5129. and enabling VariBri under the driver environment from PP table is optional.
  5130. ucHtcTmpLmt: Refer to D18F3x64 bit[22:16], HtcTmpLmt.
  5131. Threshold on value to enter HTC_active state.
  5132. ucHtcHystLmt: Refer to D18F3x64 bit[27:24], HtcHystLmt.
  5133. To calculate threshold off value to exit HTC_active state, which is Threshold on vlaue minus ucHtcHystLmt.
  5134. ulMinEngineClock: Minimum SCLK allowed in 10kHz unit. This is calculated based on WRCK Fuse settings.
  5135. ulSystemConfig: Bit[0]=0: PCIE Power Gating Disabled
  5136. =1: PCIE Power Gating Enabled
  5137. Bit[1]=0: DDR-DLL shut-down feature disabled.
  5138. 1: DDR-DLL shut-down feature enabled.
  5139. Bit[2]=0: DDR-PLL Power down feature disabled.
  5140. 1: DDR-PLL Power down feature enabled.
  5141. ulCPUCapInfo: TBD
  5142. usNBP0Voltage: VID for voltage on NB P0 State
  5143. usNBP1Voltage: VID for voltage on NB P1 State
  5144. usBootUpNBVoltage: Voltage Index of GNB voltage configured by SBIOS, which is suffcient to support VBIOS DISPCLK requirement.
  5145. usExtDispConnInfoOffset: Offset to sExtDispConnInfo inside the structure
  5146. usPanelRefreshRateRange: Bit vector for LCD supported refresh rate range. If DRR is requestd by the platform, at least two bits need to be set
  5147. to indicate a range.
  5148. SUPPORTED_LCD_REFRESHRATE_30Hz 0x0004
  5149. SUPPORTED_LCD_REFRESHRATE_40Hz 0x0008
  5150. SUPPORTED_LCD_REFRESHRATE_50Hz 0x0010
  5151. SUPPORTED_LCD_REFRESHRATE_60Hz 0x0020
  5152. ucMemoryType: [3:0]=1:DDR1;=2:DDR2;=3:DDR3.[7:4] is reserved.
  5153. ucUMAChannelNumber: System memory channel numbers.
  5154. ulCSR_M3_ARB_CNTL_DEFAULT[10]: Arrays with values for CSR M3 arbiter for default
  5155. ulCSR_M3_ARB_CNTL_UVD[10]: Arrays with values for CSR M3 arbiter for UVD playback.
  5156. ulCSR_M3_ARB_CNTL_FS3D[10]: Arrays with values for CSR M3 arbiter for Full Screen 3D applications.
  5157. sAvail_SCLK[5]: Arrays to provide availabe list of SLCK and corresponding voltage, order from low to high
  5158. ulGMCRestoreResetTime: GMC power restore and GMC reset time to calculate data reconnection latency. Unit in ns.
  5159. ulMinimumNClk: Minimum NCLK speed among all NB-Pstates to calcualte data reconnection latency. Unit in 10kHz.
  5160. ulIdleNClk: NCLK speed while memory runs in self-refresh state. Unit in 10kHz.
  5161. ulDDR_DLL_PowerUpTime: DDR PHY DLL power up time. Unit in ns.
  5162. ulDDR_PLL_PowerUpTime: DDR PHY PLL power up time. Unit in ns.
  5163. usPCIEClkSSPercentage: PCIE Clock Spred Spectrum Percentage in unit 0.01%; 100 mean 1%.
  5164. usPCIEClkSSType: PCIE Clock Spred Spectrum Type. 0 for Down spread(default); 1 for Center spread.
  5165. usLvdsSSPercentage: LVDS panel ( not include eDP ) Spread Spectrum Percentage in unit of 0.01%, =0, use VBIOS default setting.
  5166. usLvdsSSpreadRateIn10Hz: LVDS panel ( not include eDP ) Spread Spectrum frequency in unit of 10Hz, =0, use VBIOS default setting.
  5167. usHDMISSPercentage: HDMI Spread Spectrum Percentage in unit 0.01%; 100 mean 1%, =0, use VBIOS default setting.
  5168. usHDMISSpreadRateIn10Hz: HDMI Spread Spectrum frequency in unit of 10Hz, =0, use VBIOS default setting.
  5169. usDVISSPercentage: DVI Spread Spectrum Percentage in unit 0.01%; 100 mean 1%, =0, use VBIOS default setting.
  5170. usDVISSpreadRateIn10Hz: DVI Spread Spectrum frequency in unit of 10Hz, =0, use VBIOS default setting.
  5171. usMaxLVDSPclkFreqInSingleLink: Max pixel clock LVDS panel single link, if=0 means VBIOS use default threhold, right now it is 85Mhz
  5172. ucLVDSMisc: [bit0] LVDS 888bit panel mode =0: LVDS 888 panel in LDI mode, =1: LVDS 888 panel in FPDI mode
  5173. [bit1] LVDS panel lower and upper link mapping =0: lower link and upper link not swap, =1: lower link and upper link are swapped
  5174. [bit2] LVDS 888bit per color mode =0: 666 bit per color =1:888 bit per color
  5175. [bit3] LVDS parameter override enable =0: ucLvdsMisc parameter are not used =1: ucLvdsMisc parameter should be used
  5176. [bit4] Polarity of signal sent to digital BLON output pin. =0: not inverted(active high) =1: inverted ( active low )
  5177. **********************************************************************************************************************/
  5178. // this Table is used for Liano/Ontario APU
  5179. typedef struct _ATOM_FUSION_SYSTEM_INFO_V1
  5180. {
  5181. ATOM_INTEGRATED_SYSTEM_INFO_V6 sIntegratedSysInfo;
  5182. ULONG ulPowerplayTable[128];
  5183. }ATOM_FUSION_SYSTEM_INFO_V1;
  5184. typedef struct _ATOM_TDP_CONFIG_BITS
  5185. {
  5186. #if ATOM_BIG_ENDIAN
  5187. ULONG uReserved:2;
  5188. ULONG uTDP_Value:14; // Original TDP value in tens of milli watts
  5189. ULONG uCTDP_Value:14; // Override value in tens of milli watts
  5190. ULONG uCTDP_Enable:2; // = (uCTDP_Value > uTDP_Value? 2: (uCTDP_Value < uTDP_Value))
  5191. #else
  5192. ULONG uCTDP_Enable:2; // = (uCTDP_Value > uTDP_Value? 2: (uCTDP_Value < uTDP_Value))
  5193. ULONG uCTDP_Value:14; // Override value in tens of milli watts
  5194. ULONG uTDP_Value:14; // Original TDP value in tens of milli watts
  5195. ULONG uReserved:2;
  5196. #endif
  5197. }ATOM_TDP_CONFIG_BITS;
  5198. typedef union _ATOM_TDP_CONFIG
  5199. {
  5200. ATOM_TDP_CONFIG_BITS TDP_config;
  5201. ULONG TDP_config_all;
  5202. }ATOM_TDP_CONFIG;
  5203. /**********************************************************************************************************************
  5204. ATOM_FUSION_SYSTEM_INFO_V1 Description
  5205. sIntegratedSysInfo: refer to ATOM_INTEGRATED_SYSTEM_INFO_V6 definition.
  5206. ulPowerplayTable[128]: This 512 bytes memory is used to save ATOM_PPLIB_POWERPLAYTABLE3, starting form ulPowerplayTable[0]
  5207. **********************************************************************************************************************/
  5208. // this IntegrateSystemInfoTable is used for Trinity APU
  5209. typedef struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_7
  5210. {
  5211. ATOM_COMMON_TABLE_HEADER sHeader;
  5212. ULONG ulBootUpEngineClock;
  5213. ULONG ulDentistVCOFreq;
  5214. ULONG ulBootUpUMAClock;
  5215. ATOM_CLK_VOLT_CAPABILITY sDISPCLK_Voltage[4];
  5216. ULONG ulBootUpReqDisplayVector;
  5217. ULONG ulOtherDisplayMisc;
  5218. ULONG ulGPUCapInfo;
  5219. ULONG ulSB_MMIO_Base_Addr;
  5220. USHORT usRequestedPWMFreqInHz;
  5221. UCHAR ucHtcTmpLmt;
  5222. UCHAR ucHtcHystLmt;
  5223. ULONG ulMinEngineClock;
  5224. ULONG ulSystemConfig;
  5225. ULONG ulCPUCapInfo;
  5226. USHORT usNBP0Voltage;
  5227. USHORT usNBP1Voltage;
  5228. USHORT usBootUpNBVoltage;
  5229. USHORT usExtDispConnInfoOffset;
  5230. USHORT usPanelRefreshRateRange;
  5231. UCHAR ucMemoryType;
  5232. UCHAR ucUMAChannelNumber;
  5233. UCHAR strVBIOSMsg[40];
  5234. ATOM_TDP_CONFIG asTdpConfig;
  5235. ULONG ulReserved[19];
  5236. ATOM_AVAILABLE_SCLK_LIST sAvail_SCLK[5];
  5237. ULONG ulGMCRestoreResetTime;
  5238. ULONG ulMinimumNClk;
  5239. ULONG ulIdleNClk;
  5240. ULONG ulDDR_DLL_PowerUpTime;
  5241. ULONG ulDDR_PLL_PowerUpTime;
  5242. USHORT usPCIEClkSSPercentage;
  5243. USHORT usPCIEClkSSType;
  5244. USHORT usLvdsSSPercentage;
  5245. USHORT usLvdsSSpreadRateIn10Hz;
  5246. USHORT usHDMISSPercentage;
  5247. USHORT usHDMISSpreadRateIn10Hz;
  5248. USHORT usDVISSPercentage;
  5249. USHORT usDVISSpreadRateIn10Hz;
  5250. ULONG SclkDpmBoostMargin;
  5251. ULONG SclkDpmThrottleMargin;
  5252. USHORT SclkDpmTdpLimitPG;
  5253. USHORT SclkDpmTdpLimitBoost;
  5254. ULONG ulBoostEngineCLock;
  5255. UCHAR ulBoostVid_2bit;
  5256. UCHAR EnableBoost;
  5257. USHORT GnbTdpLimit;
  5258. USHORT usMaxLVDSPclkFreqInSingleLink;
  5259. UCHAR ucLvdsMisc;
  5260. UCHAR ucTravisLVDSVolAdjust;
  5261. UCHAR ucLVDSPwrOnSeqDIGONtoDE_in4Ms;
  5262. UCHAR ucLVDSPwrOnSeqDEtoVARY_BL_in4Ms;
  5263. UCHAR ucLVDSPwrOffSeqVARY_BLtoDE_in4Ms;
  5264. UCHAR ucLVDSPwrOffSeqDEtoDIGON_in4Ms;
  5265. UCHAR ucLVDSOffToOnDelay_in4Ms;
  5266. UCHAR ucLVDSPwrOnSeqVARY_BLtoBLON_in4Ms;
  5267. UCHAR ucLVDSPwrOffSeqBLONtoVARY_BL_in4Ms;
  5268. UCHAR ucMinAllowedBL_Level;
  5269. ULONG ulLCDBitDepthControlVal;
  5270. ULONG ulNbpStateMemclkFreq[4];
  5271. USHORT usNBP2Voltage;
  5272. USHORT usNBP3Voltage;
  5273. ULONG ulNbpStateNClkFreq[4];
  5274. UCHAR ucNBDPMEnable;
  5275. UCHAR ucReserved[3];
  5276. UCHAR ucDPMState0VclkFid;
  5277. UCHAR ucDPMState0DclkFid;
  5278. UCHAR ucDPMState1VclkFid;
  5279. UCHAR ucDPMState1DclkFid;
  5280. UCHAR ucDPMState2VclkFid;
  5281. UCHAR ucDPMState2DclkFid;
  5282. UCHAR ucDPMState3VclkFid;
  5283. UCHAR ucDPMState3DclkFid;
  5284. ATOM_EXTERNAL_DISPLAY_CONNECTION_INFO sExtDispConnInfo;
  5285. }ATOM_INTEGRATED_SYSTEM_INFO_V1_7;
  5286. // ulOtherDisplayMisc
  5287. #define INTEGRATED_SYSTEM_INFO__GET_EDID_CALLBACK_FUNC_SUPPORT 0x01
  5288. #define INTEGRATED_SYSTEM_INFO__GET_BOOTUP_DISPLAY_CALLBACK_FUNC_SUPPORT 0x02
  5289. #define INTEGRATED_SYSTEM_INFO__GET_EXPANSION_CALLBACK_FUNC_SUPPORT 0x04
  5290. #define INTEGRATED_SYSTEM_INFO__FAST_BOOT_SUPPORT 0x08
  5291. // ulGPUCapInfo
  5292. #define SYS_INFO_GPUCAPS__TMDSHDMI_COHERENT_SINGLEPLL_MODE 0x01
  5293. #define SYS_INFO_GPUCAPS__DP_SINGLEPLL_MODE 0x02
  5294. #define SYS_INFO_GPUCAPS__DISABLE_AUX_MODE_DETECT 0x08
  5295. #define SYS_INFO_GPUCAPS__ENABEL_DFS_BYPASS 0x10
  5296. //ulGPUCapInfo[16]=1 indicate SMC firmware is able to support GNB fast resume function, so that driver can call SMC to program most of GNB register during resuming, from ML
  5297. #define SYS_INFO_GPUCAPS__GNB_FAST_RESUME_CAPABLE 0x00010000
  5298. //ulGPUCapInfo[17]=1 indicate battery boost feature is enable, from ML
  5299. #define SYS_INFO_GPUCAPS__BATTERY_BOOST_ENABLE 0x00020000
  5300. /**********************************************************************************************************************
  5301. ATOM_INTEGRATED_SYSTEM_INFO_V1_7 Description
  5302. ulBootUpEngineClock: VBIOS bootup Engine clock frequency, in 10kHz unit. if it is equal 0, then VBIOS use pre-defined bootup engine clock
  5303. ulDentistVCOFreq: Dentist VCO clock in 10kHz unit.
  5304. ulBootUpUMAClock: System memory boot up clock frequency in 10Khz unit.
  5305. sDISPCLK_Voltage: Report Display clock voltage requirement.
  5306. ulBootUpReqDisplayVector: VBIOS boot up display IDs, following are supported devices in Trinity projects:
  5307. ATOM_DEVICE_CRT1_SUPPORT 0x0001
  5308. ATOM_DEVICE_DFP1_SUPPORT 0x0008
  5309. ATOM_DEVICE_DFP6_SUPPORT 0x0040
  5310. ATOM_DEVICE_DFP2_SUPPORT 0x0080
  5311. ATOM_DEVICE_DFP3_SUPPORT 0x0200
  5312. ATOM_DEVICE_DFP4_SUPPORT 0x0400
  5313. ATOM_DEVICE_DFP5_SUPPORT 0x0800
  5314. ATOM_DEVICE_LCD1_SUPPORT 0x0002
  5315. ulOtherDisplayMisc: bit[0]=0: INT15 callback function Get LCD EDID ( ax=4e08, bl=1b ) is not supported by SBIOS.
  5316. =1: INT15 callback function Get LCD EDID ( ax=4e08, bl=1b ) is supported by SBIOS.
  5317. bit[1]=0: INT15 callback function Get boot display( ax=4e08, bl=01h) is not supported by SBIOS
  5318. =1: INT15 callback function Get boot display( ax=4e08, bl=01h) is supported by SBIOS
  5319. bit[2]=0: INT15 callback function Get panel Expansion ( ax=4e08, bl=02h) is not supported by SBIOS
  5320. =1: INT15 callback function Get panel Expansion ( ax=4e08, bl=02h) is supported by SBIOS
  5321. bit[3]=0: VBIOS fast boot is disable
  5322. =1: VBIOS fast boot is enable. ( VBIOS skip display device detection in every set mode if LCD panel is connect and LID is open)
  5323. ulGPUCapInfo: bit[0]=0: TMDS/HDMI Coherent Mode use cascade PLL mode.
  5324. =1: TMDS/HDMI Coherent Mode use signel PLL mode.
  5325. bit[1]=0: DP mode use cascade PLL mode ( New for Trinity )
  5326. =1: DP mode use single PLL mode
  5327. bit[3]=0: Enable AUX HW mode detection logic
  5328. =1: Disable AUX HW mode detection logic
  5329. ulSB_MMIO_Base_Addr: Physical Base address to SB MMIO space. Driver needs to initialize it for SMU usage.
  5330. usRequestedPWMFreqInHz: When it's set to 0x0 by SBIOS: the LCD BackLight is not controlled by GPU(SW).
  5331. Any attempt to change BL using VBIOS function or enable VariBri from PP table is not effective since ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU==0;
  5332. When it's set to a non-zero frequency, the BackLight is controlled by GPU (SW) in one of two ways below:
  5333. 1. SW uses the GPU BL PWM output to control the BL, in chis case, this non-zero frequency determines what freq GPU should use;
  5334. VBIOS will set up proper PWM frequency and ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU==1,as the result,
  5335. Changing BL using VBIOS function is functional in both driver and non-driver present environment;
  5336. and enabling VariBri under the driver environment from PP table is optional.
  5337. 2. SW uses other means to control BL (like DPCD),this non-zero frequency serves as a flag only indicating
  5338. that BL control from GPU is expected.
  5339. VBIOS will NOT set up PWM frequency but make ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU==1
  5340. Changing BL using VBIOS function could be functional in both driver and non-driver present environment,but
  5341. it's per platform
  5342. and enabling VariBri under the driver environment from PP table is optional.
  5343. ucHtcTmpLmt: Refer to D18F3x64 bit[22:16], HtcTmpLmt.
  5344. Threshold on value to enter HTC_active state.
  5345. ucHtcHystLmt: Refer to D18F3x64 bit[27:24], HtcHystLmt.
  5346. To calculate threshold off value to exit HTC_active state, which is Threshold on vlaue minus ucHtcHystLmt.
  5347. ulMinEngineClock: Minimum SCLK allowed in 10kHz unit. This is calculated based on WRCK Fuse settings.
  5348. ulSystemConfig: Bit[0]=0: PCIE Power Gating Disabled
  5349. =1: PCIE Power Gating Enabled
  5350. Bit[1]=0: DDR-DLL shut-down feature disabled.
  5351. 1: DDR-DLL shut-down feature enabled.
  5352. Bit[2]=0: DDR-PLL Power down feature disabled.
  5353. 1: DDR-PLL Power down feature enabled.
  5354. ulCPUCapInfo: TBD
  5355. usNBP0Voltage: VID for voltage on NB P0 State
  5356. usNBP1Voltage: VID for voltage on NB P1 State
  5357. usNBP2Voltage: VID for voltage on NB P2 State
  5358. usNBP3Voltage: VID for voltage on NB P3 State
  5359. usBootUpNBVoltage: Voltage Index of GNB voltage configured by SBIOS, which is suffcient to support VBIOS DISPCLK requirement.
  5360. usExtDispConnInfoOffset: Offset to sExtDispConnInfo inside the structure
  5361. usPanelRefreshRateRange: Bit vector for LCD supported refresh rate range. If DRR is requestd by the platform, at least two bits need to be set
  5362. to indicate a range.
  5363. SUPPORTED_LCD_REFRESHRATE_30Hz 0x0004
  5364. SUPPORTED_LCD_REFRESHRATE_40Hz 0x0008
  5365. SUPPORTED_LCD_REFRESHRATE_50Hz 0x0010
  5366. SUPPORTED_LCD_REFRESHRATE_60Hz 0x0020
  5367. ucMemoryType: [3:0]=1:DDR1;=2:DDR2;=3:DDR3.[7:4] is reserved.
  5368. ucUMAChannelNumber: System memory channel numbers.
  5369. ulCSR_M3_ARB_CNTL_DEFAULT[10]: Arrays with values for CSR M3 arbiter for default
  5370. ulCSR_M3_ARB_CNTL_UVD[10]: Arrays with values for CSR M3 arbiter for UVD playback.
  5371. ulCSR_M3_ARB_CNTL_FS3D[10]: Arrays with values for CSR M3 arbiter for Full Screen 3D applications.
  5372. sAvail_SCLK[5]: Arrays to provide availabe list of SLCK and corresponding voltage, order from low to high
  5373. ulGMCRestoreResetTime: GMC power restore and GMC reset time to calculate data reconnection latency. Unit in ns.
  5374. ulMinimumNClk: Minimum NCLK speed among all NB-Pstates to calcualte data reconnection latency. Unit in 10kHz.
  5375. ulIdleNClk: NCLK speed while memory runs in self-refresh state. Unit in 10kHz.
  5376. ulDDR_DLL_PowerUpTime: DDR PHY DLL power up time. Unit in ns.
  5377. ulDDR_PLL_PowerUpTime: DDR PHY PLL power up time. Unit in ns.
  5378. usPCIEClkSSPercentage: PCIE Clock Spread Spectrum Percentage in unit 0.01%; 100 mean 1%.
  5379. usPCIEClkSSType: PCIE Clock Spread Spectrum Type. 0 for Down spread(default); 1 for Center spread.
  5380. usLvdsSSPercentage: LVDS panel ( not include eDP ) Spread Spectrum Percentage in unit of 0.01%, =0, use VBIOS default setting.
  5381. usLvdsSSpreadRateIn10Hz: LVDS panel ( not include eDP ) Spread Spectrum frequency in unit of 10Hz, =0, use VBIOS default setting.
  5382. usHDMISSPercentage: HDMI Spread Spectrum Percentage in unit 0.01%; 100 mean 1%, =0, use VBIOS default setting.
  5383. usHDMISSpreadRateIn10Hz: HDMI Spread Spectrum frequency in unit of 10Hz, =0, use VBIOS default setting.
  5384. usDVISSPercentage: DVI Spread Spectrum Percentage in unit 0.01%; 100 mean 1%, =0, use VBIOS default setting.
  5385. usDVISSpreadRateIn10Hz: DVI Spread Spectrum frequency in unit of 10Hz, =0, use VBIOS default setting.
  5386. usMaxLVDSPclkFreqInSingleLink: Max pixel clock LVDS panel single link, if=0 means VBIOS use default threhold, right now it is 85Mhz
  5387. ucLVDSMisc: [bit0] LVDS 888bit panel mode =0: LVDS 888 panel in LDI mode, =1: LVDS 888 panel in FPDI mode
  5388. [bit1] LVDS panel lower and upper link mapping =0: lower link and upper link not swap, =1: lower link and upper link are swapped
  5389. [bit2] LVDS 888bit per color mode =0: 666 bit per color =1:888 bit per color
  5390. [bit3] LVDS parameter override enable =0: ucLvdsMisc parameter are not used =1: ucLvdsMisc parameter should be used
  5391. [bit4] Polarity of signal sent to digital BLON output pin. =0: not inverted(active high) =1: inverted ( active low )
  5392. [bit5] Travid LVDS output voltage override enable, when =1, use ucTravisLVDSVolAdjust value to overwrite Traivs register LVDS_CTRL_4
  5393. ucTravisLVDSVolAdjust When ucLVDSMisc[5]=1,it means platform SBIOS want to overwrite TravisLVDSVoltage. Then VBIOS will use ucTravisLVDSVolAdjust
  5394. value to program Travis register LVDS_CTRL_4
  5395. ucLVDSPwrOnSeqDIGONtoDE_in4Ms: LVDS power up sequence time in unit of 4ms, time delay from DIGON signal active to data enable signal active( DE ).
  5396. =0 mean use VBIOS default which is 8 ( 32ms ). The LVDS power up sequence is as following: DIGON->DE->VARY_BL->BLON.
  5397. This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable.
  5398. ucLVDSPwrOnDEtoVARY_BL_in4Ms: LVDS power up sequence time in unit of 4ms., time delay from DE( data enable ) active to Vary Brightness enable signal active( VARY_BL ).
  5399. =0 mean use VBIOS default which is 90 ( 360ms ). The LVDS power up sequence is as following: DIGON->DE->VARY_BL->BLON.
  5400. This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable.
  5401. ucLVDSPwrOffVARY_BLtoDE_in4Ms: LVDS power down sequence time in unit of 4ms, time delay from data enable ( DE ) signal off to LCDVCC (DIGON) off.
  5402. =0 mean use VBIOS default delay which is 8 ( 32ms ). The LVDS power down sequence is as following: BLON->VARY_BL->DE->DIGON
  5403. This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable.
  5404. ucLVDSPwrOffDEtoDIGON_in4Ms: LVDS power down sequence time in unit of 4ms, time delay from vary brightness enable signal( VARY_BL) off to data enable ( DE ) signal off.
  5405. =0 mean use VBIOS default which is 90 ( 360ms ). The LVDS power down sequence is as following: BLON->VARY_BL->DE->DIGON
  5406. This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable.
  5407. ucLVDSOffToOnDelay_in4Ms: LVDS power down sequence time in unit of 4ms. Time delay from DIGON signal off to DIGON signal active.
  5408. =0 means to use VBIOS default delay which is 125 ( 500ms ).
  5409. This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable.
  5410. ucLVDSPwrOnSeqVARY_BLtoBLON_in4Ms:
  5411. LVDS power up sequence time in unit of 4ms. Time delay from VARY_BL signal on to DLON signal active.
  5412. =0 means to use VBIOS default delay which is 0 ( 0ms ).
  5413. This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable.
  5414. ucLVDSPwrOffSeqBLONtoVARY_BL_in4Ms:
  5415. LVDS power down sequence time in unit of 4ms. Time delay from BLON signal off to VARY_BL signal off.
  5416. =0 means to use VBIOS default delay which is 0 ( 0ms ).
  5417. This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable.
  5418. ucMinAllowedBL_Level: Lowest LCD backlight PWM level. This is customer platform specific parameters. By default it is 0.
  5419. ulNbpStateMemclkFreq[4]: system memory clock frequncey in unit of 10Khz in different NB pstate.
  5420. **********************************************************************************************************************/
  5421. // this IntegrateSystemInfoTable is used for Kaveri & Kabini APU
  5422. typedef struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_8
  5423. {
  5424. ATOM_COMMON_TABLE_HEADER sHeader;
  5425. ULONG ulBootUpEngineClock;
  5426. ULONG ulDentistVCOFreq;
  5427. ULONG ulBootUpUMAClock;
  5428. ATOM_CLK_VOLT_CAPABILITY sDISPCLK_Voltage[4];
  5429. ULONG ulBootUpReqDisplayVector;
  5430. ULONG ulVBIOSMisc;
  5431. ULONG ulGPUCapInfo;
  5432. ULONG ulDISP_CLK2Freq;
  5433. USHORT usRequestedPWMFreqInHz;
  5434. UCHAR ucHtcTmpLmt;
  5435. UCHAR ucHtcHystLmt;
  5436. ULONG ulReserved2;
  5437. ULONG ulSystemConfig;
  5438. ULONG ulCPUCapInfo;
  5439. ULONG ulReserved3;
  5440. USHORT usGPUReservedSysMemSize;
  5441. USHORT usExtDispConnInfoOffset;
  5442. USHORT usPanelRefreshRateRange;
  5443. UCHAR ucMemoryType;
  5444. UCHAR ucUMAChannelNumber;
  5445. UCHAR strVBIOSMsg[40];
  5446. ATOM_TDP_CONFIG asTdpConfig;
  5447. ULONG ulReserved[19];
  5448. ATOM_AVAILABLE_SCLK_LIST sAvail_SCLK[5];
  5449. ULONG ulGMCRestoreResetTime;
  5450. ULONG ulReserved4;
  5451. ULONG ulIdleNClk;
  5452. ULONG ulDDR_DLL_PowerUpTime;
  5453. ULONG ulDDR_PLL_PowerUpTime;
  5454. USHORT usPCIEClkSSPercentage;
  5455. USHORT usPCIEClkSSType;
  5456. USHORT usLvdsSSPercentage;
  5457. USHORT usLvdsSSpreadRateIn10Hz;
  5458. USHORT usHDMISSPercentage;
  5459. USHORT usHDMISSpreadRateIn10Hz;
  5460. USHORT usDVISSPercentage;
  5461. USHORT usDVISSpreadRateIn10Hz;
  5462. ULONG ulGPUReservedSysMemBaseAddrLo;
  5463. ULONG ulGPUReservedSysMemBaseAddrHi;
  5464. ATOM_CLK_VOLT_CAPABILITY s5thDISPCLK_Voltage;
  5465. ULONG ulReserved5;
  5466. USHORT usMaxLVDSPclkFreqInSingleLink;
  5467. UCHAR ucLvdsMisc;
  5468. UCHAR ucTravisLVDSVolAdjust;
  5469. UCHAR ucLVDSPwrOnSeqDIGONtoDE_in4Ms;
  5470. UCHAR ucLVDSPwrOnSeqDEtoVARY_BL_in4Ms;
  5471. UCHAR ucLVDSPwrOffSeqVARY_BLtoDE_in4Ms;
  5472. UCHAR ucLVDSPwrOffSeqDEtoDIGON_in4Ms;
  5473. UCHAR ucLVDSOffToOnDelay_in4Ms;
  5474. UCHAR ucLVDSPwrOnSeqVARY_BLtoBLON_in4Ms;
  5475. UCHAR ucLVDSPwrOffSeqBLONtoVARY_BL_in4Ms;
  5476. UCHAR ucMinAllowedBL_Level;
  5477. ULONG ulLCDBitDepthControlVal;
  5478. ULONG ulNbpStateMemclkFreq[4];
  5479. ULONG ulPSPVersion;
  5480. ULONG ulNbpStateNClkFreq[4];
  5481. USHORT usNBPStateVoltage[4];
  5482. USHORT usBootUpNBVoltage;
  5483. USHORT usReserved2;
  5484. ATOM_EXTERNAL_DISPLAY_CONNECTION_INFO sExtDispConnInfo;
  5485. }ATOM_INTEGRATED_SYSTEM_INFO_V1_8;
  5486. /**********************************************************************************************************************
  5487. ATOM_INTEGRATED_SYSTEM_INFO_V1_8 Description
  5488. ulBootUpEngineClock: VBIOS bootup Engine clock frequency, in 10kHz unit. if it is equal 0, then VBIOS use pre-defined bootup engine clock
  5489. ulDentistVCOFreq: Dentist VCO clock in 10kHz unit.
  5490. ulBootUpUMAClock: System memory boot up clock frequency in 10Khz unit.
  5491. sDISPCLK_Voltage: Report Display clock frequency requirement on GNB voltage(up to 4 voltage levels).
  5492. ulBootUpReqDisplayVector: VBIOS boot up display IDs, following are supported devices in Trinity projects:
  5493. ATOM_DEVICE_CRT1_SUPPORT 0x0001
  5494. ATOM_DEVICE_DFP1_SUPPORT 0x0008
  5495. ATOM_DEVICE_DFP6_SUPPORT 0x0040
  5496. ATOM_DEVICE_DFP2_SUPPORT 0x0080
  5497. ATOM_DEVICE_DFP3_SUPPORT 0x0200
  5498. ATOM_DEVICE_DFP4_SUPPORT 0x0400
  5499. ATOM_DEVICE_DFP5_SUPPORT 0x0800
  5500. ATOM_DEVICE_LCD1_SUPPORT 0x0002
  5501. ulVBIOSMisc: Miscellenous flags for VBIOS requirement and interface
  5502. bit[0]=0: INT15 callback function Get LCD EDID ( ax=4e08, bl=1b ) is not supported by SBIOS.
  5503. =1: INT15 callback function Get LCD EDID ( ax=4e08, bl=1b ) is supported by SBIOS.
  5504. bit[1]=0: INT15 callback function Get boot display( ax=4e08, bl=01h) is not supported by SBIOS
  5505. =1: INT15 callback function Get boot display( ax=4e08, bl=01h) is supported by SBIOS
  5506. bit[2]=0: INT15 callback function Get panel Expansion ( ax=4e08, bl=02h) is not supported by SBIOS
  5507. =1: INT15 callback function Get panel Expansion ( ax=4e08, bl=02h) is supported by SBIOS
  5508. bit[3]=0: VBIOS fast boot is disable
  5509. =1: VBIOS fast boot is enable. ( VBIOS skip display device detection in every set mode if LCD panel is connect and LID is open)
  5510. ulGPUCapInfo: bit[0~2]= Reserved
  5511. bit[3]=0: Enable AUX HW mode detection logic
  5512. =1: Disable AUX HW mode detection logic
  5513. bit[4]=0: Disable DFS bypass feature
  5514. =1: Enable DFS bypass feature
  5515. usRequestedPWMFreqInHz: When it's set to 0x0 by SBIOS: the LCD BackLight is not controlled by GPU(SW).
  5516. Any attempt to change BL using VBIOS function or enable VariBri from PP table is not effective since ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU==0;
  5517. When it's set to a non-zero frequency, the BackLight is controlled by GPU (SW) in one of two ways below:
  5518. 1. SW uses the GPU BL PWM output to control the BL, in chis case, this non-zero frequency determines what freq GPU should use;
  5519. VBIOS will set up proper PWM frequency and ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU==1,as the result,
  5520. Changing BL using VBIOS function is functional in both driver and non-driver present environment;
  5521. and enabling VariBri under the driver environment from PP table is optional.
  5522. 2. SW uses other means to control BL (like DPCD),this non-zero frequency serves as a flag only indicating
  5523. that BL control from GPU is expected.
  5524. VBIOS will NOT set up PWM frequency but make ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU==1
  5525. Changing BL using VBIOS function could be functional in both driver and non-driver present environment,but
  5526. it's per platform
  5527. and enabling VariBri under the driver environment from PP table is optional.
  5528. ucHtcTmpLmt: Refer to D18F3x64 bit[22:16], HtcTmpLmt. Threshold on value to enter HTC_active state.
  5529. ucHtcHystLmt: Refer to D18F3x64 bit[27:24], HtcHystLmt.
  5530. To calculate threshold off value to exit HTC_active state, which is Threshold on vlaue minus ucHtcHystLmt.
  5531. ulSystemConfig: Bit[0]=0: PCIE Power Gating Disabled
  5532. =1: PCIE Power Gating Enabled
  5533. Bit[1]=0: DDR-DLL shut-down feature disabled.
  5534. 1: DDR-DLL shut-down feature enabled.
  5535. Bit[2]=0: DDR-PLL Power down feature disabled.
  5536. 1: DDR-PLL Power down feature enabled.
  5537. Bit[3]=0: GNB DPM is disabled
  5538. =1: GNB DPM is enabled
  5539. ulCPUCapInfo: TBD
  5540. usExtDispConnInfoOffset: Offset to sExtDispConnInfo inside the structure
  5541. usPanelRefreshRateRange: Bit vector for LCD supported refresh rate range. If DRR is requestd by the platform, at least two bits need to be set
  5542. to indicate a range.
  5543. SUPPORTED_LCD_REFRESHRATE_30Hz 0x0004
  5544. SUPPORTED_LCD_REFRESHRATE_40Hz 0x0008
  5545. SUPPORTED_LCD_REFRESHRATE_50Hz 0x0010
  5546. SUPPORTED_LCD_REFRESHRATE_60Hz 0x0020
  5547. ucMemoryType: [3:0]=1:DDR1;=2:DDR2;=3:DDR3;=5:GDDR5; [7:4] is reserved.
  5548. ucUMAChannelNumber: System memory channel numbers.
  5549. strVBIOSMsg[40]: VBIOS boot up customized message string
  5550. sAvail_SCLK[5]: Arrays to provide availabe list of SLCK and corresponding voltage, order from low to high
  5551. ulGMCRestoreResetTime: GMC power restore and GMC reset time to calculate data reconnection latency. Unit in ns.
  5552. ulIdleNClk: NCLK speed while memory runs in self-refresh state, used to calculate self-refresh latency. Unit in 10kHz.
  5553. ulDDR_DLL_PowerUpTime: DDR PHY DLL power up time. Unit in ns.
  5554. ulDDR_PLL_PowerUpTime: DDR PHY PLL power up time. Unit in ns.
  5555. usPCIEClkSSPercentage: PCIE Clock Spread Spectrum Percentage in unit 0.01%; 100 mean 1%.
  5556. usPCIEClkSSType: PCIE Clock Spread Spectrum Type. 0 for Down spread(default); 1 for Center spread.
  5557. usLvdsSSPercentage: LVDS panel ( not include eDP ) Spread Spectrum Percentage in unit of 0.01%, =0, use VBIOS default setting.
  5558. usLvdsSSpreadRateIn10Hz: LVDS panel ( not include eDP ) Spread Spectrum frequency in unit of 10Hz, =0, use VBIOS default setting.
  5559. usHDMISSPercentage: HDMI Spread Spectrum Percentage in unit 0.01%; 100 mean 1%, =0, use VBIOS default setting.
  5560. usHDMISSpreadRateIn10Hz: HDMI Spread Spectrum frequency in unit of 10Hz, =0, use VBIOS default setting.
  5561. usDVISSPercentage: DVI Spread Spectrum Percentage in unit 0.01%; 100 mean 1%, =0, use VBIOS default setting.
  5562. usDVISSpreadRateIn10Hz: DVI Spread Spectrum frequency in unit of 10Hz, =0, use VBIOS default setting.
  5563. usGPUReservedSysMemSize: Reserved system memory size for ACP engine in APU GNB, units in MB. 0/2/4MB based on CMOS options, current default could be 0MB. KV only, not on KB.
  5564. ulGPUReservedSysMemBaseAddrLo: Low 32 bits base address to the reserved system memory.
  5565. ulGPUReservedSysMemBaseAddrHi: High 32 bits base address to the reserved system memory.
  5566. usMaxLVDSPclkFreqInSingleLink: Max pixel clock LVDS panel single link, if=0 means VBIOS use default threhold, right now it is 85Mhz
  5567. ucLVDSMisc: [bit0] LVDS 888bit panel mode =0: LVDS 888 panel in LDI mode, =1: LVDS 888 panel in FPDI mode
  5568. [bit1] LVDS panel lower and upper link mapping =0: lower link and upper link not swap, =1: lower link and upper link are swapped
  5569. [bit2] LVDS 888bit per color mode =0: 666 bit per color =1:888 bit per color
  5570. [bit3] LVDS parameter override enable =0: ucLvdsMisc parameter are not used =1: ucLvdsMisc parameter should be used
  5571. [bit4] Polarity of signal sent to digital BLON output pin. =0: not inverted(active high) =1: inverted ( active low )
  5572. [bit5] Travid LVDS output voltage override enable, when =1, use ucTravisLVDSVolAdjust value to overwrite Traivs register LVDS_CTRL_4
  5573. ucTravisLVDSVolAdjust When ucLVDSMisc[5]=1,it means platform SBIOS want to overwrite TravisLVDSVoltage. Then VBIOS will use ucTravisLVDSVolAdjust
  5574. value to program Travis register LVDS_CTRL_4
  5575. ucLVDSPwrOnSeqDIGONtoDE_in4Ms:
  5576. LVDS power up sequence time in unit of 4ms, time delay from DIGON signal active to data enable signal active( DE ).
  5577. =0 mean use VBIOS default which is 8 ( 32ms ). The LVDS power up sequence is as following: DIGON->DE->VARY_BL->BLON.
  5578. This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable.
  5579. ucLVDSPwrOnDEtoVARY_BL_in4Ms:
  5580. LVDS power up sequence time in unit of 4ms., time delay from DE( data enable ) active to Vary Brightness enable signal active( VARY_BL ).
  5581. =0 mean use VBIOS default which is 90 ( 360ms ). The LVDS power up sequence is as following: DIGON->DE->VARY_BL->BLON.
  5582. This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable.
  5583. ucLVDSPwrOffVARY_BLtoDE_in4Ms:
  5584. LVDS power down sequence time in unit of 4ms, time delay from data enable ( DE ) signal off to LCDVCC (DIGON) off.
  5585. =0 mean use VBIOS default delay which is 8 ( 32ms ). The LVDS power down sequence is as following: BLON->VARY_BL->DE->DIGON
  5586. This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable.
  5587. ucLVDSPwrOffDEtoDIGON_in4Ms:
  5588. LVDS power down sequence time in unit of 4ms, time delay from vary brightness enable signal( VARY_BL) off to data enable ( DE ) signal off.
  5589. =0 mean use VBIOS default which is 90 ( 360ms ). The LVDS power down sequence is as following: BLON->VARY_BL->DE->DIGON
  5590. This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable.
  5591. ucLVDSOffToOnDelay_in4Ms:
  5592. LVDS power down sequence time in unit of 4ms. Time delay from DIGON signal off to DIGON signal active.
  5593. =0 means to use VBIOS default delay which is 125 ( 500ms ).
  5594. This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable.
  5595. ucLVDSPwrOnSeqVARY_BLtoBLON_in4Ms:
  5596. LVDS power up sequence time in unit of 4ms. Time delay from VARY_BL signal on to DLON signal active.
  5597. =0 means to use VBIOS default delay which is 0 ( 0ms ).
  5598. This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable.
  5599. ucLVDSPwrOffSeqBLONtoVARY_BL_in4Ms:
  5600. LVDS power down sequence time in unit of 4ms. Time delay from BLON signal off to VARY_BL signal off.
  5601. =0 means to use VBIOS default delay which is 0 ( 0ms ).
  5602. This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable.
  5603. ucMinAllowedBL_Level: Lowest LCD backlight PWM level. This is customer platform specific parameters. By default it is 0.
  5604. ulLCDBitDepthControlVal: GPU display control encoder bit dither control setting, used to program register mmFMT_BIT_DEPTH_CONTROL
  5605. ulNbpStateMemclkFreq[4]: system memory clock frequncey in unit of 10Khz in different NB P-State(P0, P1, P2 & P3).
  5606. ulNbpStateNClkFreq[4]: NB P-State NClk frequency in different NB P-State
  5607. usNBPStateVoltage[4]: NB P-State (P0/P1 & P2/P3) voltage; NBP3 refers to lowes voltage
  5608. usBootUpNBVoltage: NB P-State voltage during boot up before driver loaded
  5609. sExtDispConnInfo: Display connector information table provided to VBIOS
  5610. **********************************************************************************************************************/
  5611. typedef struct _ATOM_I2C_REG_INFO
  5612. {
  5613. UCHAR ucI2cRegIndex;
  5614. UCHAR ucI2cRegVal;
  5615. }ATOM_I2C_REG_INFO;
  5616. // this IntegrateSystemInfoTable is used for Carrizo
  5617. typedef struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_9
  5618. {
  5619. ATOM_COMMON_TABLE_HEADER sHeader;
  5620. ULONG ulBootUpEngineClock;
  5621. ULONG ulDentistVCOFreq;
  5622. ULONG ulBootUpUMAClock;
  5623. ATOM_CLK_VOLT_CAPABILITY sDISPCLK_Voltage[4]; // no longer used, keep it as is to avoid driver compiling error
  5624. ULONG ulBootUpReqDisplayVector;
  5625. ULONG ulVBIOSMisc;
  5626. ULONG ulGPUCapInfo;
  5627. ULONG ulDISP_CLK2Freq;
  5628. USHORT usRequestedPWMFreqInHz;
  5629. UCHAR ucHtcTmpLmt;
  5630. UCHAR ucHtcHystLmt;
  5631. ULONG ulReserved2;
  5632. ULONG ulSystemConfig;
  5633. ULONG ulCPUCapInfo;
  5634. ULONG ulReserved3;
  5635. USHORT usGPUReservedSysMemSize;
  5636. USHORT usExtDispConnInfoOffset;
  5637. USHORT usPanelRefreshRateRange;
  5638. UCHAR ucMemoryType;
  5639. UCHAR ucUMAChannelNumber;
  5640. UCHAR strVBIOSMsg[40];
  5641. ATOM_TDP_CONFIG asTdpConfig;
  5642. UCHAR ucExtHDMIReDrvSlvAddr;
  5643. UCHAR ucExtHDMIReDrvRegNum;
  5644. ATOM_I2C_REG_INFO asExtHDMIRegSetting[9];
  5645. ULONG ulReserved[2];
  5646. ATOM_CLK_VOLT_CAPABILITY_V2 sDispClkVoltageMapping[8];
  5647. ATOM_AVAILABLE_SCLK_LIST sAvail_SCLK[5]; // no longer used, keep it as is to avoid driver compiling error
  5648. ULONG ulGMCRestoreResetTime;
  5649. ULONG ulReserved4;
  5650. ULONG ulIdleNClk;
  5651. ULONG ulDDR_DLL_PowerUpTime;
  5652. ULONG ulDDR_PLL_PowerUpTime;
  5653. USHORT usPCIEClkSSPercentage;
  5654. USHORT usPCIEClkSSType;
  5655. USHORT usLvdsSSPercentage;
  5656. USHORT usLvdsSSpreadRateIn10Hz;
  5657. USHORT usHDMISSPercentage;
  5658. USHORT usHDMISSpreadRateIn10Hz;
  5659. USHORT usDVISSPercentage;
  5660. USHORT usDVISSpreadRateIn10Hz;
  5661. ULONG ulGPUReservedSysMemBaseAddrLo;
  5662. ULONG ulGPUReservedSysMemBaseAddrHi;
  5663. ULONG ulReserved5[3];
  5664. USHORT usMaxLVDSPclkFreqInSingleLink;
  5665. UCHAR ucLvdsMisc;
  5666. UCHAR ucTravisLVDSVolAdjust;
  5667. UCHAR ucLVDSPwrOnSeqDIGONtoDE_in4Ms;
  5668. UCHAR ucLVDSPwrOnSeqDEtoVARY_BL_in4Ms;
  5669. UCHAR ucLVDSPwrOffSeqVARY_BLtoDE_in4Ms;
  5670. UCHAR ucLVDSPwrOffSeqDEtoDIGON_in4Ms;
  5671. UCHAR ucLVDSOffToOnDelay_in4Ms;
  5672. UCHAR ucLVDSPwrOnSeqVARY_BLtoBLON_in4Ms;
  5673. UCHAR ucLVDSPwrOffSeqBLONtoVARY_BL_in4Ms;
  5674. UCHAR ucMinAllowedBL_Level;
  5675. ULONG ulLCDBitDepthControlVal;
  5676. ULONG ulNbpStateMemclkFreq[4]; // only 2 level is changed.
  5677. ULONG ulPSPVersion;
  5678. ULONG ulNbpStateNClkFreq[4];
  5679. USHORT usNBPStateVoltage[4];
  5680. USHORT usBootUpNBVoltage;
  5681. UCHAR ucEDPv1_4VSMode;
  5682. UCHAR ucReserved2;
  5683. ATOM_EXTERNAL_DISPLAY_CONNECTION_INFO sExtDispConnInfo;
  5684. }ATOM_INTEGRATED_SYSTEM_INFO_V1_9;
  5685. // definition for ucEDPv1_4VSMode
  5686. #define EDP_VS_LEGACY_MODE 0
  5687. #define EDP_VS_LOW_VDIFF_MODE 1
  5688. #define EDP_VS_HIGH_VDIFF_MODE 2
  5689. #define EDP_VS_STRETCH_MODE 3
  5690. #define EDP_VS_SINGLE_VDIFF_MODE 4
  5691. #define EDP_VS_VARIABLE_PREM_MODE 5
  5692. // ulGPUCapInfo
  5693. #define SYS_INFO_V1_9_GPUCAPSINFO_DISABLE_AUX_MODE_DETECT 0x08
  5694. #define SYS_INFO_V1_9_GPUCAPSINFO_ENABEL_DFS_BYPASS 0x10
  5695. //ulGPUCapInfo[16]=1 indicate SMC firmware is able to support GNB fast resume function, so that driver can call SMC to program most of GNB register during resuming, from ML
  5696. #define SYS_INFO_V1_9_GPUCAPSINFO_GNB_FAST_RESUME_CAPABLE 0x00010000
  5697. //ulGPUCapInfo[18]=1 indicate the IOMMU is not available
  5698. #define SYS_INFO_V1_9_GPUCAPINFO_IOMMU_DISABLE 0x00040000
  5699. //ulGPUCapInfo[19]=1 indicate the MARC Aperture is opened.
  5700. #define SYS_INFO_V1_9_GPUCAPINFO_MARC_APERTURE_ENABLE 0x00080000
  5701. typedef struct _DPHY_TIMING_PARA
  5702. {
  5703. UCHAR ucProfileID; // SENSOR_PROFILES
  5704. ULONG ucPara;
  5705. } DPHY_TIMING_PARA;
  5706. typedef struct _DPHY_ELEC_PARA
  5707. {
  5708. USHORT usPara[3];
  5709. } DPHY_ELEC_PARA;
  5710. typedef struct _CAMERA_MODULE_INFO
  5711. {
  5712. UCHAR ucID; // 0: Rear, 1: Front right of user, 2: Front left of user
  5713. UCHAR strModuleName[8];
  5714. DPHY_TIMING_PARA asTimingPara[6]; // Exact number is under estimation and confirmation from sensor vendor
  5715. } CAMERA_MODULE_INFO;
  5716. typedef struct _FLASHLIGHT_INFO
  5717. {
  5718. UCHAR ucID; // 0: Rear, 1: Front
  5719. UCHAR strName[8];
  5720. } FLASHLIGHT_INFO;
  5721. typedef struct _CAMERA_DATA
  5722. {
  5723. ULONG ulVersionCode;
  5724. CAMERA_MODULE_INFO asCameraInfo[3]; // Assuming 3 camera sensors max
  5725. FLASHLIGHT_INFO asFlashInfo; // Assuming 1 flashlight max
  5726. DPHY_ELEC_PARA asDphyElecPara;
  5727. ULONG ulCrcVal; // CRC
  5728. }CAMERA_DATA;
  5729. typedef struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_10
  5730. {
  5731. ATOM_COMMON_TABLE_HEADER sHeader;
  5732. ULONG ulBootUpEngineClock;
  5733. ULONG ulDentistVCOFreq;
  5734. ULONG ulBootUpUMAClock;
  5735. ULONG ulReserved0[8];
  5736. ULONG ulBootUpReqDisplayVector;
  5737. ULONG ulVBIOSMisc;
  5738. ULONG ulGPUCapInfo;
  5739. ULONG ulReserved1;
  5740. USHORT usRequestedPWMFreqInHz;
  5741. UCHAR ucHtcTmpLmt;
  5742. UCHAR ucHtcHystLmt;
  5743. ULONG ulReserved2;
  5744. ULONG ulSystemConfig;
  5745. ULONG ulCPUCapInfo;
  5746. ULONG ulReserved3;
  5747. USHORT usGPUReservedSysMemSize;
  5748. USHORT usExtDispConnInfoOffset;
  5749. USHORT usPanelRefreshRateRange;
  5750. UCHAR ucMemoryType;
  5751. UCHAR ucUMAChannelNumber;
  5752. ULONG ulMsgReserved[10];
  5753. ATOM_TDP_CONFIG asTdpConfig;
  5754. ULONG ulReserved[7];
  5755. ATOM_CLK_VOLT_CAPABILITY_V2 sDispClkVoltageMapping[8];
  5756. ULONG ulReserved6[10];
  5757. ULONG ulGMCRestoreResetTime;
  5758. ULONG ulReserved4;
  5759. ULONG ulIdleNClk;
  5760. ULONG ulDDR_DLL_PowerUpTime;
  5761. ULONG ulDDR_PLL_PowerUpTime;
  5762. USHORT usPCIEClkSSPercentage;
  5763. USHORT usPCIEClkSSType;
  5764. USHORT usLvdsSSPercentage;
  5765. USHORT usLvdsSSpreadRateIn10Hz;
  5766. USHORT usHDMISSPercentage;
  5767. USHORT usHDMISSpreadRateIn10Hz;
  5768. USHORT usDVISSPercentage;
  5769. USHORT usDVISSpreadRateIn10Hz;
  5770. ULONG ulGPUReservedSysMemBaseAddrLo;
  5771. ULONG ulGPUReservedSysMemBaseAddrHi;
  5772. ULONG ulReserved5[3];
  5773. USHORT usMaxLVDSPclkFreqInSingleLink;
  5774. UCHAR ucLvdsMisc;
  5775. UCHAR ucTravisLVDSVolAdjust;
  5776. UCHAR ucLVDSPwrOnSeqDIGONtoDE_in4Ms;
  5777. UCHAR ucLVDSPwrOnSeqDEtoVARY_BL_in4Ms;
  5778. UCHAR ucLVDSPwrOffSeqVARY_BLtoDE_in4Ms;
  5779. UCHAR ucLVDSPwrOffSeqDEtoDIGON_in4Ms;
  5780. UCHAR ucLVDSOffToOnDelay_in4Ms;
  5781. UCHAR ucLVDSPwrOnSeqVARY_BLtoBLON_in4Ms;
  5782. UCHAR ucLVDSPwrOffSeqBLONtoVARY_BL_in4Ms;
  5783. UCHAR ucMinAllowedBL_Level;
  5784. ULONG ulLCDBitDepthControlVal;
  5785. ULONG ulNbpStateMemclkFreq[2];
  5786. ULONG ulReserved7[2];
  5787. ULONG ulPSPVersion;
  5788. ULONG ulNbpStateNClkFreq[4];
  5789. USHORT usNBPStateVoltage[4];
  5790. USHORT usBootUpNBVoltage;
  5791. UCHAR ucEDPv1_4VSMode;
  5792. UCHAR ucReserved2;
  5793. ATOM_EXTERNAL_DISPLAY_CONNECTION_INFO sExtDispConnInfo;
  5794. CAMERA_DATA asCameraInfo;
  5795. ULONG ulReserved8[29];
  5796. }ATOM_INTEGRATED_SYSTEM_INFO_V1_10;
  5797. // this Table is used for Kaveri/Kabini APU
  5798. typedef struct _ATOM_FUSION_SYSTEM_INFO_V2
  5799. {
  5800. ATOM_INTEGRATED_SYSTEM_INFO_V1_8 sIntegratedSysInfo; // refer to ATOM_INTEGRATED_SYSTEM_INFO_V1_8 definition
  5801. ULONG ulPowerplayTable[128]; // Update comments here to link new powerplay table definition structure
  5802. }ATOM_FUSION_SYSTEM_INFO_V2;
  5803. typedef struct _ATOM_FUSION_SYSTEM_INFO_V3
  5804. {
  5805. ATOM_INTEGRATED_SYSTEM_INFO_V1_10 sIntegratedSysInfo; // refer to ATOM_INTEGRATED_SYSTEM_INFO_V1_8 definition
  5806. ULONG ulPowerplayTable[192]; // Reserve 768 bytes space for PowerPlayInfoTable
  5807. }ATOM_FUSION_SYSTEM_INFO_V3;
  5808. #define FUSION_V3_OFFSET_FROM_TOP_OF_FB 0x800
  5809. /**************************************************************************/
  5810. // This portion is only used when ext thermal chip or engine/memory clock SS chip is populated on a design
  5811. //Memory SS Info Table
  5812. //Define Memory Clock SS chip ID
  5813. #define ICS91719 1
  5814. #define ICS91720 2
  5815. //Define one structure to inform SW a "block of data" writing to external SS chip via I2C protocol
  5816. typedef struct _ATOM_I2C_DATA_RECORD
  5817. {
  5818. UCHAR ucNunberOfBytes; //Indicates how many bytes SW needs to write to the external ASIC for one block, besides to "Start" and "Stop"
  5819. UCHAR ucI2CData[1]; //I2C data in bytes, should be less than 16 bytes usually
  5820. }ATOM_I2C_DATA_RECORD;
  5821. //Define one structure to inform SW how many blocks of data writing to external SS chip via I2C protocol, in addition to other information
  5822. typedef struct _ATOM_I2C_DEVICE_SETUP_INFO
  5823. {
  5824. ATOM_I2C_ID_CONFIG_ACCESS sucI2cId; //I2C line and HW/SW assisted cap.
  5825. UCHAR ucSSChipID; //SS chip being used
  5826. UCHAR ucSSChipSlaveAddr; //Slave Address to set up this SS chip
  5827. UCHAR ucNumOfI2CDataRecords; //number of data block
  5828. ATOM_I2C_DATA_RECORD asI2CData[1];
  5829. }ATOM_I2C_DEVICE_SETUP_INFO;
  5830. //==========================================================================================
  5831. typedef struct _ATOM_ASIC_MVDD_INFO
  5832. {
  5833. ATOM_COMMON_TABLE_HEADER sHeader;
  5834. ATOM_I2C_DEVICE_SETUP_INFO asI2CSetup[1];
  5835. }ATOM_ASIC_MVDD_INFO;
  5836. //==========================================================================================
  5837. #define ATOM_MCLK_SS_INFO ATOM_ASIC_MVDD_INFO
  5838. //==========================================================================================
  5839. /**************************************************************************/
  5840. typedef struct _ATOM_ASIC_SS_ASSIGNMENT
  5841. {
  5842. ULONG ulTargetClockRange; //Clock Out frequence (VCO ), in unit of 10Khz
  5843. USHORT usSpreadSpectrumPercentage; //in unit of 0.01%
  5844. USHORT usSpreadRateInKhz; //in unit of kHz, modulation freq
  5845. UCHAR ucClockIndication; //Indicate which clock source needs SS
  5846. UCHAR ucSpreadSpectrumMode; //Bit1=0 Down Spread,=1 Center Spread.
  5847. UCHAR ucReserved[2];
  5848. }ATOM_ASIC_SS_ASSIGNMENT;
  5849. //Define ucClockIndication, SW uses the IDs below to search if the SS is requried/enabled on a clock branch/signal type.
  5850. //SS is not required or enabled if a match is not found.
  5851. #define ASIC_INTERNAL_MEMORY_SS 1
  5852. #define ASIC_INTERNAL_ENGINE_SS 2
  5853. #define ASIC_INTERNAL_UVD_SS 3
  5854. #define ASIC_INTERNAL_SS_ON_TMDS 4
  5855. #define ASIC_INTERNAL_SS_ON_HDMI 5
  5856. #define ASIC_INTERNAL_SS_ON_LVDS 6
  5857. #define ASIC_INTERNAL_SS_ON_DP 7
  5858. #define ASIC_INTERNAL_SS_ON_DCPLL 8
  5859. #define ASIC_EXTERNAL_SS_ON_DP_CLOCK 9
  5860. #define ASIC_INTERNAL_VCE_SS 10
  5861. #define ASIC_INTERNAL_GPUPLL_SS 11
  5862. typedef struct _ATOM_ASIC_SS_ASSIGNMENT_V2
  5863. {
  5864. ULONG ulTargetClockRange; //For mem/engine/uvd, Clock Out frequence (VCO ), in unit of 10Khz
  5865. //For TMDS/HDMI/LVDS, it is pixel clock , for DP, it is link clock ( 27000 or 16200 )
  5866. USHORT usSpreadSpectrumPercentage; //in unit of 0.01%
  5867. USHORT usSpreadRateIn10Hz; //in unit of 10Hz, modulation freq
  5868. UCHAR ucClockIndication; //Indicate which clock source needs SS
  5869. UCHAR ucSpreadSpectrumMode; //Bit0=0 Down Spread,=1 Center Spread, bit1=0: internal SS bit1=1: external SS
  5870. UCHAR ucReserved[2];
  5871. }ATOM_ASIC_SS_ASSIGNMENT_V2;
  5872. //ucSpreadSpectrumMode
  5873. //#define ATOM_SS_DOWN_SPREAD_MODE_MASK 0x00000000
  5874. //#define ATOM_SS_DOWN_SPREAD_MODE 0x00000000
  5875. //#define ATOM_SS_CENTRE_SPREAD_MODE_MASK 0x00000001
  5876. //#define ATOM_SS_CENTRE_SPREAD_MODE 0x00000001
  5877. //#define ATOM_INTERNAL_SS_MASK 0x00000000
  5878. //#define ATOM_EXTERNAL_SS_MASK 0x00000002
  5879. typedef struct _ATOM_ASIC_INTERNAL_SS_INFO
  5880. {
  5881. ATOM_COMMON_TABLE_HEADER sHeader;
  5882. ATOM_ASIC_SS_ASSIGNMENT asSpreadSpectrum[4];
  5883. }ATOM_ASIC_INTERNAL_SS_INFO;
  5884. typedef struct _ATOM_ASIC_INTERNAL_SS_INFO_V2
  5885. {
  5886. ATOM_COMMON_TABLE_HEADER sHeader;
  5887. ATOM_ASIC_SS_ASSIGNMENT_V2 asSpreadSpectrum[1]; //this is point only.
  5888. }ATOM_ASIC_INTERNAL_SS_INFO_V2;
  5889. typedef struct _ATOM_ASIC_SS_ASSIGNMENT_V3
  5890. {
  5891. ULONG ulTargetClockRange; //For mem/engine/uvd, Clock Out frequence (VCO ), in unit of 10Khz
  5892. //For TMDS/HDMI/LVDS, it is pixel clock , for DP, it is link clock ( 27000 or 16200 )
  5893. USHORT usSpreadSpectrumPercentage; //in unit of 0.01% or 0.001%, decided by ucSpreadSpectrumMode bit4
  5894. USHORT usSpreadRateIn10Hz; //in unit of 10Hz, modulation freq
  5895. UCHAR ucClockIndication; //Indicate which clock source needs SS
  5896. UCHAR ucSpreadSpectrumMode; //Bit0=0 Down Spread,=1 Center Spread, bit1=0: internal SS bit1=1: external SS
  5897. UCHAR ucReserved[2];
  5898. }ATOM_ASIC_SS_ASSIGNMENT_V3;
  5899. //ATOM_ASIC_SS_ASSIGNMENT_V3.ucSpreadSpectrumMode
  5900. #define SS_MODE_V3_CENTRE_SPREAD_MASK 0x01
  5901. #define SS_MODE_V3_EXTERNAL_SS_MASK 0x02
  5902. #define SS_MODE_V3_PERCENTAGE_DIV_BY_1000_MASK 0x10
  5903. typedef struct _ATOM_ASIC_INTERNAL_SS_INFO_V3
  5904. {
  5905. ATOM_COMMON_TABLE_HEADER sHeader;
  5906. ATOM_ASIC_SS_ASSIGNMENT_V3 asSpreadSpectrum[1]; //this is pointer only.
  5907. }ATOM_ASIC_INTERNAL_SS_INFO_V3;
  5908. //==============================Scratch Pad Definition Portion===============================
  5909. #define ATOM_DEVICE_CONNECT_INFO_DEF 0
  5910. #define ATOM_ROM_LOCATION_DEF 1
  5911. #define ATOM_TV_STANDARD_DEF 2
  5912. #define ATOM_ACTIVE_INFO_DEF 3
  5913. #define ATOM_LCD_INFO_DEF 4
  5914. #define ATOM_DOS_REQ_INFO_DEF 5
  5915. #define ATOM_ACC_CHANGE_INFO_DEF 6
  5916. #define ATOM_DOS_MODE_INFO_DEF 7
  5917. #define ATOM_I2C_CHANNEL_STATUS_DEF 8
  5918. #define ATOM_I2C_CHANNEL_STATUS1_DEF 9
  5919. #define ATOM_INTERNAL_TIMER_DEF 10
  5920. // BIOS_0_SCRATCH Definition
  5921. #define ATOM_S0_CRT1_MONO 0x00000001L
  5922. #define ATOM_S0_CRT1_COLOR 0x00000002L
  5923. #define ATOM_S0_CRT1_MASK (ATOM_S0_CRT1_MONO+ATOM_S0_CRT1_COLOR)
  5924. #define ATOM_S0_TV1_COMPOSITE_A 0x00000004L
  5925. #define ATOM_S0_TV1_SVIDEO_A 0x00000008L
  5926. #define ATOM_S0_TV1_MASK_A (ATOM_S0_TV1_COMPOSITE_A+ATOM_S0_TV1_SVIDEO_A)
  5927. #define ATOM_S0_CV_A 0x00000010L
  5928. #define ATOM_S0_CV_DIN_A 0x00000020L
  5929. #define ATOM_S0_CV_MASK_A (ATOM_S0_CV_A+ATOM_S0_CV_DIN_A)
  5930. #define ATOM_S0_CRT2_MONO 0x00000100L
  5931. #define ATOM_S0_CRT2_COLOR 0x00000200L
  5932. #define ATOM_S0_CRT2_MASK (ATOM_S0_CRT2_MONO+ATOM_S0_CRT2_COLOR)
  5933. #define ATOM_S0_TV1_COMPOSITE 0x00000400L
  5934. #define ATOM_S0_TV1_SVIDEO 0x00000800L
  5935. #define ATOM_S0_TV1_SCART 0x00004000L
  5936. #define ATOM_S0_TV1_MASK (ATOM_S0_TV1_COMPOSITE+ATOM_S0_TV1_SVIDEO+ATOM_S0_TV1_SCART)
  5937. #define ATOM_S0_CV 0x00001000L
  5938. #define ATOM_S0_CV_DIN 0x00002000L
  5939. #define ATOM_S0_CV_MASK (ATOM_S0_CV+ATOM_S0_CV_DIN)
  5940. #define ATOM_S0_DFP1 0x00010000L
  5941. #define ATOM_S0_DFP2 0x00020000L
  5942. #define ATOM_S0_LCD1 0x00040000L
  5943. #define ATOM_S0_LCD2 0x00080000L
  5944. #define ATOM_S0_DFP6 0x00100000L
  5945. #define ATOM_S0_DFP3 0x00200000L
  5946. #define ATOM_S0_DFP4 0x00400000L
  5947. #define ATOM_S0_DFP5 0x00800000L
  5948. #define ATOM_S0_DFP_MASK ATOM_S0_DFP1 | ATOM_S0_DFP2 | ATOM_S0_DFP3 | ATOM_S0_DFP4 | ATOM_S0_DFP5 | ATOM_S0_DFP6
  5949. #define ATOM_S0_FAD_REGISTER_BUG 0x02000000L // If set, indicates we are running a PCIE asic with
  5950. // the FAD/HDP reg access bug. Bit is read by DAL, this is obsolete from RV5xx
  5951. #define ATOM_S0_THERMAL_STATE_MASK 0x1C000000L
  5952. #define ATOM_S0_THERMAL_STATE_SHIFT 26
  5953. #define ATOM_S0_SYSTEM_POWER_STATE_MASK 0xE0000000L
  5954. #define ATOM_S0_SYSTEM_POWER_STATE_SHIFT 29
  5955. #define ATOM_S0_SYSTEM_POWER_STATE_VALUE_AC 1
  5956. #define ATOM_S0_SYSTEM_POWER_STATE_VALUE_DC 2
  5957. #define ATOM_S0_SYSTEM_POWER_STATE_VALUE_LITEAC 3
  5958. #define ATOM_S0_SYSTEM_POWER_STATE_VALUE_LIT2AC 4
  5959. //Byte aligned defintion for BIOS usage
  5960. #define ATOM_S0_CRT1_MONOb0 0x01
  5961. #define ATOM_S0_CRT1_COLORb0 0x02
  5962. #define ATOM_S0_CRT1_MASKb0 (ATOM_S0_CRT1_MONOb0+ATOM_S0_CRT1_COLORb0)
  5963. #define ATOM_S0_TV1_COMPOSITEb0 0x04
  5964. #define ATOM_S0_TV1_SVIDEOb0 0x08
  5965. #define ATOM_S0_TV1_MASKb0 (ATOM_S0_TV1_COMPOSITEb0+ATOM_S0_TV1_SVIDEOb0)
  5966. #define ATOM_S0_CVb0 0x10
  5967. #define ATOM_S0_CV_DINb0 0x20
  5968. #define ATOM_S0_CV_MASKb0 (ATOM_S0_CVb0+ATOM_S0_CV_DINb0)
  5969. #define ATOM_S0_CRT2_MONOb1 0x01
  5970. #define ATOM_S0_CRT2_COLORb1 0x02
  5971. #define ATOM_S0_CRT2_MASKb1 (ATOM_S0_CRT2_MONOb1+ATOM_S0_CRT2_COLORb1)
  5972. #define ATOM_S0_TV1_COMPOSITEb1 0x04
  5973. #define ATOM_S0_TV1_SVIDEOb1 0x08
  5974. #define ATOM_S0_TV1_SCARTb1 0x40
  5975. #define ATOM_S0_TV1_MASKb1 (ATOM_S0_TV1_COMPOSITEb1+ATOM_S0_TV1_SVIDEOb1+ATOM_S0_TV1_SCARTb1)
  5976. #define ATOM_S0_CVb1 0x10
  5977. #define ATOM_S0_CV_DINb1 0x20
  5978. #define ATOM_S0_CV_MASKb1 (ATOM_S0_CVb1+ATOM_S0_CV_DINb1)
  5979. #define ATOM_S0_DFP1b2 0x01
  5980. #define ATOM_S0_DFP2b2 0x02
  5981. #define ATOM_S0_LCD1b2 0x04
  5982. #define ATOM_S0_LCD2b2 0x08
  5983. #define ATOM_S0_DFP6b2 0x10
  5984. #define ATOM_S0_DFP3b2 0x20
  5985. #define ATOM_S0_DFP4b2 0x40
  5986. #define ATOM_S0_DFP5b2 0x80
  5987. #define ATOM_S0_THERMAL_STATE_MASKb3 0x1C
  5988. #define ATOM_S0_THERMAL_STATE_SHIFTb3 2
  5989. #define ATOM_S0_SYSTEM_POWER_STATE_MASKb3 0xE0
  5990. #define ATOM_S0_LCD1_SHIFT 18
  5991. // BIOS_1_SCRATCH Definition
  5992. #define ATOM_S1_ROM_LOCATION_MASK 0x0000FFFFL
  5993. #define ATOM_S1_PCI_BUS_DEV_MASK 0xFFFF0000L
  5994. // BIOS_2_SCRATCH Definition
  5995. #define ATOM_S2_TV1_STANDARD_MASK 0x0000000FL
  5996. #define ATOM_S2_CURRENT_BL_LEVEL_MASK 0x0000FF00L
  5997. #define ATOM_S2_CURRENT_BL_LEVEL_SHIFT 8
  5998. #define ATOM_S2_FORCEDLOWPWRMODE_STATE_MASK 0x0C000000L
  5999. #define ATOM_S2_FORCEDLOWPWRMODE_STATE_MASK_SHIFT 26
  6000. #define ATOM_S2_FORCEDLOWPWRMODE_STATE_CHANGE 0x10000000L
  6001. #define ATOM_S2_DEVICE_DPMS_STATE 0x00010000L
  6002. #define ATOM_S2_VRI_BRIGHT_ENABLE 0x20000000L
  6003. #define ATOM_S2_DISPLAY_ROTATION_0_DEGREE 0x0
  6004. #define ATOM_S2_DISPLAY_ROTATION_90_DEGREE 0x1
  6005. #define ATOM_S2_DISPLAY_ROTATION_180_DEGREE 0x2
  6006. #define ATOM_S2_DISPLAY_ROTATION_270_DEGREE 0x3
  6007. #define ATOM_S2_DISPLAY_ROTATION_DEGREE_SHIFT 30
  6008. #define ATOM_S2_DISPLAY_ROTATION_ANGLE_MASK 0xC0000000L
  6009. //Byte aligned defintion for BIOS usage
  6010. #define ATOM_S2_TV1_STANDARD_MASKb0 0x0F
  6011. #define ATOM_S2_CURRENT_BL_LEVEL_MASKb1 0xFF
  6012. #define ATOM_S2_DEVICE_DPMS_STATEb2 0x01
  6013. #define ATOM_S2_TMDS_COHERENT_MODEb3 0x10 // used by VBIOS code only, use coherent mode for TMDS/HDMI mode
  6014. #define ATOM_S2_VRI_BRIGHT_ENABLEb3 0x20
  6015. #define ATOM_S2_ROTATION_STATE_MASKb3 0xC0
  6016. // BIOS_3_SCRATCH Definition
  6017. #define ATOM_S3_CRT1_ACTIVE 0x00000001L
  6018. #define ATOM_S3_LCD1_ACTIVE 0x00000002L
  6019. #define ATOM_S3_TV1_ACTIVE 0x00000004L
  6020. #define ATOM_S3_DFP1_ACTIVE 0x00000008L
  6021. #define ATOM_S3_CRT2_ACTIVE 0x00000010L
  6022. #define ATOM_S3_LCD2_ACTIVE 0x00000020L
  6023. #define ATOM_S3_DFP6_ACTIVE 0x00000040L
  6024. #define ATOM_S3_DFP2_ACTIVE 0x00000080L
  6025. #define ATOM_S3_CV_ACTIVE 0x00000100L
  6026. #define ATOM_S3_DFP3_ACTIVE 0x00000200L
  6027. #define ATOM_S3_DFP4_ACTIVE 0x00000400L
  6028. #define ATOM_S3_DFP5_ACTIVE 0x00000800L
  6029. #define ATOM_S3_DEVICE_ACTIVE_MASK 0x00000FFFL
  6030. #define ATOM_S3_LCD_FULLEXPANSION_ACTIVE 0x00001000L
  6031. #define ATOM_S3_LCD_EXPANSION_ASPEC_RATIO_ACTIVE 0x00002000L
  6032. #define ATOM_S3_CRT1_CRTC_ACTIVE 0x00010000L
  6033. #define ATOM_S3_LCD1_CRTC_ACTIVE 0x00020000L
  6034. #define ATOM_S3_TV1_CRTC_ACTIVE 0x00040000L
  6035. #define ATOM_S3_DFP1_CRTC_ACTIVE 0x00080000L
  6036. #define ATOM_S3_CRT2_CRTC_ACTIVE 0x00100000L
  6037. #define ATOM_S3_LCD2_CRTC_ACTIVE 0x00200000L
  6038. #define ATOM_S3_DFP6_CRTC_ACTIVE 0x00400000L
  6039. #define ATOM_S3_DFP2_CRTC_ACTIVE 0x00800000L
  6040. #define ATOM_S3_CV_CRTC_ACTIVE 0x01000000L
  6041. #define ATOM_S3_DFP3_CRTC_ACTIVE 0x02000000L
  6042. #define ATOM_S3_DFP4_CRTC_ACTIVE 0x04000000L
  6043. #define ATOM_S3_DFP5_CRTC_ACTIVE 0x08000000L
  6044. #define ATOM_S3_DEVICE_CRTC_ACTIVE_MASK 0x0FFF0000L
  6045. #define ATOM_S3_ASIC_GUI_ENGINE_HUNG 0x20000000L
  6046. //Below two definitions are not supported in pplib, but in the old powerplay in DAL
  6047. #define ATOM_S3_ALLOW_FAST_PWR_SWITCH 0x40000000L
  6048. #define ATOM_S3_RQST_GPU_USE_MIN_PWR 0x80000000L
  6049. //Byte aligned defintion for BIOS usage
  6050. #define ATOM_S3_CRT1_ACTIVEb0 0x01
  6051. #define ATOM_S3_LCD1_ACTIVEb0 0x02
  6052. #define ATOM_S3_TV1_ACTIVEb0 0x04
  6053. #define ATOM_S3_DFP1_ACTIVEb0 0x08
  6054. #define ATOM_S3_CRT2_ACTIVEb0 0x10
  6055. #define ATOM_S3_LCD2_ACTIVEb0 0x20
  6056. #define ATOM_S3_DFP6_ACTIVEb0 0x40
  6057. #define ATOM_S3_DFP2_ACTIVEb0 0x80
  6058. #define ATOM_S3_CV_ACTIVEb1 0x01
  6059. #define ATOM_S3_DFP3_ACTIVEb1 0x02
  6060. #define ATOM_S3_DFP4_ACTIVEb1 0x04
  6061. #define ATOM_S3_DFP5_ACTIVEb1 0x08
  6062. #define ATOM_S3_ACTIVE_CRTC1w0 0xFFF
  6063. #define ATOM_S3_CRT1_CRTC_ACTIVEb2 0x01
  6064. #define ATOM_S3_LCD1_CRTC_ACTIVEb2 0x02
  6065. #define ATOM_S3_TV1_CRTC_ACTIVEb2 0x04
  6066. #define ATOM_S3_DFP1_CRTC_ACTIVEb2 0x08
  6067. #define ATOM_S3_CRT2_CRTC_ACTIVEb2 0x10
  6068. #define ATOM_S3_LCD2_CRTC_ACTIVEb2 0x20
  6069. #define ATOM_S3_DFP6_CRTC_ACTIVEb2 0x40
  6070. #define ATOM_S3_DFP2_CRTC_ACTIVEb2 0x80
  6071. #define ATOM_S3_CV_CRTC_ACTIVEb3 0x01
  6072. #define ATOM_S3_DFP3_CRTC_ACTIVEb3 0x02
  6073. #define ATOM_S3_DFP4_CRTC_ACTIVEb3 0x04
  6074. #define ATOM_S3_DFP5_CRTC_ACTIVEb3 0x08
  6075. #define ATOM_S3_ACTIVE_CRTC2w1 0xFFF
  6076. // BIOS_4_SCRATCH Definition
  6077. #define ATOM_S4_LCD1_PANEL_ID_MASK 0x000000FFL
  6078. #define ATOM_S4_LCD1_REFRESH_MASK 0x0000FF00L
  6079. #define ATOM_S4_LCD1_REFRESH_SHIFT 8
  6080. //Byte aligned defintion for BIOS usage
  6081. #define ATOM_S4_LCD1_PANEL_ID_MASKb0 0x0FF
  6082. #define ATOM_S4_LCD1_REFRESH_MASKb1 ATOM_S4_LCD1_PANEL_ID_MASKb0
  6083. #define ATOM_S4_VRAM_INFO_MASKb2 ATOM_S4_LCD1_PANEL_ID_MASKb0
  6084. // BIOS_5_SCRATCH Definition, BIOS_5_SCRATCH is used by Firmware only !!!!
  6085. #define ATOM_S5_DOS_REQ_CRT1b0 0x01
  6086. #define ATOM_S5_DOS_REQ_LCD1b0 0x02
  6087. #define ATOM_S5_DOS_REQ_TV1b0 0x04
  6088. #define ATOM_S5_DOS_REQ_DFP1b0 0x08
  6089. #define ATOM_S5_DOS_REQ_CRT2b0 0x10
  6090. #define ATOM_S5_DOS_REQ_LCD2b0 0x20
  6091. #define ATOM_S5_DOS_REQ_DFP6b0 0x40
  6092. #define ATOM_S5_DOS_REQ_DFP2b0 0x80
  6093. #define ATOM_S5_DOS_REQ_CVb1 0x01
  6094. #define ATOM_S5_DOS_REQ_DFP3b1 0x02
  6095. #define ATOM_S5_DOS_REQ_DFP4b1 0x04
  6096. #define ATOM_S5_DOS_REQ_DFP5b1 0x08
  6097. #define ATOM_S5_DOS_REQ_DEVICEw0 0x0FFF
  6098. #define ATOM_S5_DOS_REQ_CRT1 0x0001
  6099. #define ATOM_S5_DOS_REQ_LCD1 0x0002
  6100. #define ATOM_S5_DOS_REQ_TV1 0x0004
  6101. #define ATOM_S5_DOS_REQ_DFP1 0x0008
  6102. #define ATOM_S5_DOS_REQ_CRT2 0x0010
  6103. #define ATOM_S5_DOS_REQ_LCD2 0x0020
  6104. #define ATOM_S5_DOS_REQ_DFP6 0x0040
  6105. #define ATOM_S5_DOS_REQ_DFP2 0x0080
  6106. #define ATOM_S5_DOS_REQ_CV 0x0100
  6107. #define ATOM_S5_DOS_REQ_DFP3 0x0200
  6108. #define ATOM_S5_DOS_REQ_DFP4 0x0400
  6109. #define ATOM_S5_DOS_REQ_DFP5 0x0800
  6110. #define ATOM_S5_DOS_FORCE_CRT1b2 ATOM_S5_DOS_REQ_CRT1b0
  6111. #define ATOM_S5_DOS_FORCE_TV1b2 ATOM_S5_DOS_REQ_TV1b0
  6112. #define ATOM_S5_DOS_FORCE_CRT2b2 ATOM_S5_DOS_REQ_CRT2b0
  6113. #define ATOM_S5_DOS_FORCE_CVb3 ATOM_S5_DOS_REQ_CVb1
  6114. #define ATOM_S5_DOS_FORCE_DEVICEw1 (ATOM_S5_DOS_FORCE_CRT1b2+ATOM_S5_DOS_FORCE_TV1b2+ATOM_S5_DOS_FORCE_CRT2b2+\
  6115. (ATOM_S5_DOS_FORCE_CVb3<<8))
  6116. // BIOS_6_SCRATCH Definition
  6117. #define ATOM_S6_DEVICE_CHANGE 0x00000001L
  6118. #define ATOM_S6_SCALER_CHANGE 0x00000002L
  6119. #define ATOM_S6_LID_CHANGE 0x00000004L
  6120. #define ATOM_S6_DOCKING_CHANGE 0x00000008L
  6121. #define ATOM_S6_ACC_MODE 0x00000010L
  6122. #define ATOM_S6_EXT_DESKTOP_MODE 0x00000020L
  6123. #define ATOM_S6_LID_STATE 0x00000040L
  6124. #define ATOM_S6_DOCK_STATE 0x00000080L
  6125. #define ATOM_S6_CRITICAL_STATE 0x00000100L
  6126. #define ATOM_S6_HW_I2C_BUSY_STATE 0x00000200L
  6127. #define ATOM_S6_THERMAL_STATE_CHANGE 0x00000400L
  6128. #define ATOM_S6_INTERRUPT_SET_BY_BIOS 0x00000800L
  6129. #define ATOM_S6_REQ_LCD_EXPANSION_FULL 0x00001000L //Normal expansion Request bit for LCD
  6130. #define ATOM_S6_REQ_LCD_EXPANSION_ASPEC_RATIO 0x00002000L //Aspect ratio expansion Request bit for LCD
  6131. #define ATOM_S6_DISPLAY_STATE_CHANGE 0x00004000L //This bit is recycled when ATOM_BIOS_INFO_BIOS_SCRATCH6_SCL2_REDEFINE is set,previously it's SCL2_H_expansion
  6132. #define ATOM_S6_I2C_STATE_CHANGE 0x00008000L //This bit is recycled,when ATOM_BIOS_INFO_BIOS_SCRATCH6_SCL2_REDEFINE is set,previously it's SCL2_V_expansion
  6133. #define ATOM_S6_ACC_REQ_CRT1 0x00010000L
  6134. #define ATOM_S6_ACC_REQ_LCD1 0x00020000L
  6135. #define ATOM_S6_ACC_REQ_TV1 0x00040000L
  6136. #define ATOM_S6_ACC_REQ_DFP1 0x00080000L
  6137. #define ATOM_S6_ACC_REQ_CRT2 0x00100000L
  6138. #define ATOM_S6_ACC_REQ_LCD2 0x00200000L
  6139. #define ATOM_S6_ACC_REQ_DFP6 0x00400000L
  6140. #define ATOM_S6_ACC_REQ_DFP2 0x00800000L
  6141. #define ATOM_S6_ACC_REQ_CV 0x01000000L
  6142. #define ATOM_S6_ACC_REQ_DFP3 0x02000000L
  6143. #define ATOM_S6_ACC_REQ_DFP4 0x04000000L
  6144. #define ATOM_S6_ACC_REQ_DFP5 0x08000000L
  6145. #define ATOM_S6_ACC_REQ_MASK 0x0FFF0000L
  6146. #define ATOM_S6_SYSTEM_POWER_MODE_CHANGE 0x10000000L
  6147. #define ATOM_S6_ACC_BLOCK_DISPLAY_SWITCH 0x20000000L
  6148. #define ATOM_S6_VRI_BRIGHTNESS_CHANGE 0x40000000L
  6149. #define ATOM_S6_CONFIG_DISPLAY_CHANGE_MASK 0x80000000L
  6150. //Byte aligned defintion for BIOS usage
  6151. #define ATOM_S6_DEVICE_CHANGEb0 0x01
  6152. #define ATOM_S6_SCALER_CHANGEb0 0x02
  6153. #define ATOM_S6_LID_CHANGEb0 0x04
  6154. #define ATOM_S6_DOCKING_CHANGEb0 0x08
  6155. #define ATOM_S6_ACC_MODEb0 0x10
  6156. #define ATOM_S6_EXT_DESKTOP_MODEb0 0x20
  6157. #define ATOM_S6_LID_STATEb0 0x40
  6158. #define ATOM_S6_DOCK_STATEb0 0x80
  6159. #define ATOM_S6_CRITICAL_STATEb1 0x01
  6160. #define ATOM_S6_HW_I2C_BUSY_STATEb1 0x02
  6161. #define ATOM_S6_THERMAL_STATE_CHANGEb1 0x04
  6162. #define ATOM_S6_INTERRUPT_SET_BY_BIOSb1 0x08
  6163. #define ATOM_S6_REQ_LCD_EXPANSION_FULLb1 0x10
  6164. #define ATOM_S6_REQ_LCD_EXPANSION_ASPEC_RATIOb1 0x20
  6165. #define ATOM_S6_ACC_REQ_CRT1b2 0x01
  6166. #define ATOM_S6_ACC_REQ_LCD1b2 0x02
  6167. #define ATOM_S6_ACC_REQ_TV1b2 0x04
  6168. #define ATOM_S6_ACC_REQ_DFP1b2 0x08
  6169. #define ATOM_S6_ACC_REQ_CRT2b2 0x10
  6170. #define ATOM_S6_ACC_REQ_LCD2b2 0x20
  6171. #define ATOM_S6_ACC_REQ_DFP6b2 0x40
  6172. #define ATOM_S6_ACC_REQ_DFP2b2 0x80
  6173. #define ATOM_S6_ACC_REQ_CVb3 0x01
  6174. #define ATOM_S6_ACC_REQ_DFP3b3 0x02
  6175. #define ATOM_S6_ACC_REQ_DFP4b3 0x04
  6176. #define ATOM_S6_ACC_REQ_DFP5b3 0x08
  6177. #define ATOM_S6_ACC_REQ_DEVICEw1 ATOM_S5_DOS_REQ_DEVICEw0
  6178. #define ATOM_S6_SYSTEM_POWER_MODE_CHANGEb3 0x10
  6179. #define ATOM_S6_ACC_BLOCK_DISPLAY_SWITCHb3 0x20
  6180. #define ATOM_S6_VRI_BRIGHTNESS_CHANGEb3 0x40
  6181. #define ATOM_S6_CONFIG_DISPLAY_CHANGEb3 0x80
  6182. #define ATOM_S6_DEVICE_CHANGE_SHIFT 0
  6183. #define ATOM_S6_SCALER_CHANGE_SHIFT 1
  6184. #define ATOM_S6_LID_CHANGE_SHIFT 2
  6185. #define ATOM_S6_DOCKING_CHANGE_SHIFT 3
  6186. #define ATOM_S6_ACC_MODE_SHIFT 4
  6187. #define ATOM_S6_EXT_DESKTOP_MODE_SHIFT 5
  6188. #define ATOM_S6_LID_STATE_SHIFT 6
  6189. #define ATOM_S6_DOCK_STATE_SHIFT 7
  6190. #define ATOM_S6_CRITICAL_STATE_SHIFT 8
  6191. #define ATOM_S6_HW_I2C_BUSY_STATE_SHIFT 9
  6192. #define ATOM_S6_THERMAL_STATE_CHANGE_SHIFT 10
  6193. #define ATOM_S6_INTERRUPT_SET_BY_BIOS_SHIFT 11
  6194. #define ATOM_S6_REQ_SCALER_SHIFT 12
  6195. #define ATOM_S6_REQ_SCALER_ARATIO_SHIFT 13
  6196. #define ATOM_S6_DISPLAY_STATE_CHANGE_SHIFT 14
  6197. #define ATOM_S6_I2C_STATE_CHANGE_SHIFT 15
  6198. #define ATOM_S6_SYSTEM_POWER_MODE_CHANGE_SHIFT 28
  6199. #define ATOM_S6_ACC_BLOCK_DISPLAY_SWITCH_SHIFT 29
  6200. #define ATOM_S6_VRI_BRIGHTNESS_CHANGE_SHIFT 30
  6201. #define ATOM_S6_CONFIG_DISPLAY_CHANGE_SHIFT 31
  6202. // BIOS_7_SCRATCH Definition, BIOS_7_SCRATCH is used by Firmware only !!!!
  6203. #define ATOM_S7_DOS_MODE_TYPEb0 0x03
  6204. #define ATOM_S7_DOS_MODE_VGAb0 0x00
  6205. #define ATOM_S7_DOS_MODE_VESAb0 0x01
  6206. #define ATOM_S7_DOS_MODE_EXTb0 0x02
  6207. #define ATOM_S7_DOS_MODE_PIXEL_DEPTHb0 0x0C
  6208. #define ATOM_S7_DOS_MODE_PIXEL_FORMATb0 0xF0
  6209. #define ATOM_S7_DOS_8BIT_DAC_ENb1 0x01
  6210. #define ATOM_S7_ASIC_INIT_COMPLETEb1 0x02
  6211. #define ATOM_S7_ASIC_INIT_COMPLETE_MASK 0x00000200
  6212. #define ATOM_S7_DOS_MODE_NUMBERw1 0x0FFFF
  6213. #define ATOM_S7_DOS_8BIT_DAC_EN_SHIFT 8
  6214. // BIOS_8_SCRATCH Definition
  6215. #define ATOM_S8_I2C_CHANNEL_BUSY_MASK 0x00000FFFF
  6216. #define ATOM_S8_I2C_HW_ENGINE_BUSY_MASK 0x0FFFF0000
  6217. #define ATOM_S8_I2C_CHANNEL_BUSY_SHIFT 0
  6218. #define ATOM_S8_I2C_ENGINE_BUSY_SHIFT 16
  6219. // BIOS_9_SCRATCH Definition
  6220. #ifndef ATOM_S9_I2C_CHANNEL_COMPLETED_MASK
  6221. #define ATOM_S9_I2C_CHANNEL_COMPLETED_MASK 0x0000FFFF
  6222. #endif
  6223. #ifndef ATOM_S9_I2C_CHANNEL_ABORTED_MASK
  6224. #define ATOM_S9_I2C_CHANNEL_ABORTED_MASK 0xFFFF0000
  6225. #endif
  6226. #ifndef ATOM_S9_I2C_CHANNEL_COMPLETED_SHIFT
  6227. #define ATOM_S9_I2C_CHANNEL_COMPLETED_SHIFT 0
  6228. #endif
  6229. #ifndef ATOM_S9_I2C_CHANNEL_ABORTED_SHIFT
  6230. #define ATOM_S9_I2C_CHANNEL_ABORTED_SHIFT 16
  6231. #endif
  6232. #define ATOM_FLAG_SET 0x20
  6233. #define ATOM_FLAG_CLEAR 0
  6234. #define CLEAR_ATOM_S6_ACC_MODE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_ACC_MODE_SHIFT | ATOM_FLAG_CLEAR)
  6235. #define SET_ATOM_S6_DEVICE_CHANGE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_DEVICE_CHANGE_SHIFT | ATOM_FLAG_SET)
  6236. #define SET_ATOM_S6_VRI_BRIGHTNESS_CHANGE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_VRI_BRIGHTNESS_CHANGE_SHIFT | ATOM_FLAG_SET)
  6237. #define SET_ATOM_S6_SCALER_CHANGE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_SCALER_CHANGE_SHIFT | ATOM_FLAG_SET)
  6238. #define SET_ATOM_S6_LID_CHANGE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_LID_CHANGE_SHIFT | ATOM_FLAG_SET)
  6239. #define SET_ATOM_S6_LID_STATE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_LID_STATE_SHIFT | ATOM_FLAG_SET)
  6240. #define CLEAR_ATOM_S6_LID_STATE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_LID_STATE_SHIFT | ATOM_FLAG_CLEAR)
  6241. #define SET_ATOM_S6_DOCK_CHANGE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_DOCKING_CHANGE_SHIFT | ATOM_FLAG_SET)
  6242. #define SET_ATOM_S6_DOCK_STATE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_DOCK_STATE_SHIFT | ATOM_FLAG_SET)
  6243. #define CLEAR_ATOM_S6_DOCK_STATE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_DOCK_STATE_SHIFT | ATOM_FLAG_CLEAR)
  6244. #define SET_ATOM_S6_THERMAL_STATE_CHANGE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_THERMAL_STATE_CHANGE_SHIFT | ATOM_FLAG_SET)
  6245. #define SET_ATOM_S6_SYSTEM_POWER_MODE_CHANGE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_SYSTEM_POWER_MODE_CHANGE_SHIFT | ATOM_FLAG_SET)
  6246. #define SET_ATOM_S6_INTERRUPT_SET_BY_BIOS ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_INTERRUPT_SET_BY_BIOS_SHIFT | ATOM_FLAG_SET)
  6247. #define SET_ATOM_S6_CRITICAL_STATE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_CRITICAL_STATE_SHIFT | ATOM_FLAG_SET)
  6248. #define CLEAR_ATOM_S6_CRITICAL_STATE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_CRITICAL_STATE_SHIFT | ATOM_FLAG_CLEAR)
  6249. #define SET_ATOM_S6_REQ_SCALER ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_REQ_SCALER_SHIFT | ATOM_FLAG_SET)
  6250. #define CLEAR_ATOM_S6_REQ_SCALER ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_REQ_SCALER_SHIFT | ATOM_FLAG_CLEAR )
  6251. #define SET_ATOM_S6_REQ_SCALER_ARATIO ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_REQ_SCALER_ARATIO_SHIFT | ATOM_FLAG_SET )
  6252. #define CLEAR_ATOM_S6_REQ_SCALER_ARATIO ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_REQ_SCALER_ARATIO_SHIFT | ATOM_FLAG_CLEAR )
  6253. #define SET_ATOM_S6_I2C_STATE_CHANGE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_I2C_STATE_CHANGE_SHIFT | ATOM_FLAG_SET )
  6254. #define SET_ATOM_S6_DISPLAY_STATE_CHANGE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_DISPLAY_STATE_CHANGE_SHIFT | ATOM_FLAG_SET )
  6255. #define SET_ATOM_S6_DEVICE_RECONFIG ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_CONFIG_DISPLAY_CHANGE_SHIFT | ATOM_FLAG_SET)
  6256. #define CLEAR_ATOM_S0_LCD1 ((ATOM_DEVICE_CONNECT_INFO_DEF << 8 )| ATOM_S0_LCD1_SHIFT | ATOM_FLAG_CLEAR )
  6257. #define SET_ATOM_S7_DOS_8BIT_DAC_EN ((ATOM_DOS_MODE_INFO_DEF << 8 )|ATOM_S7_DOS_8BIT_DAC_EN_SHIFT | ATOM_FLAG_SET )
  6258. #define CLEAR_ATOM_S7_DOS_8BIT_DAC_EN ((ATOM_DOS_MODE_INFO_DEF << 8 )|ATOM_S7_DOS_8BIT_DAC_EN_SHIFT | ATOM_FLAG_CLEAR )
  6259. /****************************************************************************/
  6260. //Portion II: Definitinos only used in Driver
  6261. /****************************************************************************/
  6262. // Macros used by driver
  6263. #ifdef __cplusplus
  6264. #define GetIndexIntoMasterTable(MasterOrData, FieldName) ((reinterpret_cast<char*>(&(static_cast<ATOM_MASTER_LIST_OF_##MasterOrData##_TABLES*>(0))->FieldName)-static_cast<char*>(0))/sizeof(USHORT))
  6265. #define GET_COMMAND_TABLE_COMMANDSET_REVISION(TABLE_HEADER_OFFSET) (((static_cast<ATOM_COMMON_TABLE_HEADER*>(TABLE_HEADER_OFFSET))->ucTableFormatRevision )&0x3F)
  6266. #define GET_COMMAND_TABLE_PARAMETER_REVISION(TABLE_HEADER_OFFSET) (((static_cast<ATOM_COMMON_TABLE_HEADER*>(TABLE_HEADER_OFFSET))->ucTableContentRevision)&0x3F)
  6267. #else // not __cplusplus
  6268. #define GetIndexIntoMasterTable(MasterOrData, FieldName) (offsetof(ATOM_MASTER_LIST_OF_##MasterOrData##_TABLES, FieldName) / sizeof(USHORT))
  6269. #define GET_COMMAND_TABLE_COMMANDSET_REVISION(TABLE_HEADER_OFFSET) ((((ATOM_COMMON_TABLE_HEADER*)TABLE_HEADER_OFFSET)->ucTableFormatRevision)&0x3F)
  6270. #define GET_COMMAND_TABLE_PARAMETER_REVISION(TABLE_HEADER_OFFSET) ((((ATOM_COMMON_TABLE_HEADER*)TABLE_HEADER_OFFSET)->ucTableContentRevision)&0x3F)
  6271. #endif // __cplusplus
  6272. #define GET_DATA_TABLE_MAJOR_REVISION GET_COMMAND_TABLE_COMMANDSET_REVISION
  6273. #define GET_DATA_TABLE_MINOR_REVISION GET_COMMAND_TABLE_PARAMETER_REVISION
  6274. /****************************************************************************/
  6275. //Portion III: Definitinos only used in VBIOS
  6276. /****************************************************************************/
  6277. #define ATOM_DAC_SRC 0x80
  6278. #define ATOM_SRC_DAC1 0
  6279. #define ATOM_SRC_DAC2 0x80
  6280. typedef struct _MEMORY_PLLINIT_PARAMETERS
  6281. {
  6282. ULONG ulTargetMemoryClock; //In 10Khz unit
  6283. UCHAR ucAction; //not define yet
  6284. UCHAR ucFbDiv_Hi; //Fbdiv Hi byte
  6285. UCHAR ucFbDiv; //FB value
  6286. UCHAR ucPostDiv; //Post div
  6287. }MEMORY_PLLINIT_PARAMETERS;
  6288. #define MEMORY_PLLINIT_PS_ALLOCATION MEMORY_PLLINIT_PARAMETERS
  6289. #define GPIO_PIN_WRITE 0x01
  6290. #define GPIO_PIN_READ 0x00
  6291. typedef struct _GPIO_PIN_CONTROL_PARAMETERS
  6292. {
  6293. UCHAR ucGPIO_ID; //return value, read from GPIO pins
  6294. UCHAR ucGPIOBitShift; //define which bit in uGPIOBitVal need to be update
  6295. UCHAR ucGPIOBitVal; //Set/Reset corresponding bit defined in ucGPIOBitMask
  6296. UCHAR ucAction; //=GPIO_PIN_WRITE: Read; =GPIO_PIN_READ: Write
  6297. }GPIO_PIN_CONTROL_PARAMETERS;
  6298. typedef struct _ENABLE_SCALER_PARAMETERS
  6299. {
  6300. UCHAR ucScaler; // ATOM_SCALER1, ATOM_SCALER2
  6301. UCHAR ucEnable; // ATOM_SCALER_DISABLE or ATOM_SCALER_CENTER or ATOM_SCALER_EXPANSION
  6302. UCHAR ucTVStandard; //
  6303. UCHAR ucPadding[1];
  6304. }ENABLE_SCALER_PARAMETERS;
  6305. #define ENABLE_SCALER_PS_ALLOCATION ENABLE_SCALER_PARAMETERS
  6306. //ucEnable:
  6307. #define SCALER_BYPASS_AUTO_CENTER_NO_REPLICATION 0
  6308. #define SCALER_BYPASS_AUTO_CENTER_AUTO_REPLICATION 1
  6309. #define SCALER_ENABLE_2TAP_ALPHA_MODE 2
  6310. #define SCALER_ENABLE_MULTITAP_MODE 3
  6311. typedef struct _ENABLE_HARDWARE_ICON_CURSOR_PARAMETERS
  6312. {
  6313. ULONG usHWIconHorzVertPosn; // Hardware Icon Vertical position
  6314. UCHAR ucHWIconVertOffset; // Hardware Icon Vertical offset
  6315. UCHAR ucHWIconHorzOffset; // Hardware Icon Horizontal offset
  6316. UCHAR ucSelection; // ATOM_CURSOR1 or ATOM_ICON1 or ATOM_CURSOR2 or ATOM_ICON2
  6317. UCHAR ucEnable; // ATOM_ENABLE or ATOM_DISABLE
  6318. }ENABLE_HARDWARE_ICON_CURSOR_PARAMETERS;
  6319. typedef struct _ENABLE_HARDWARE_ICON_CURSOR_PS_ALLOCATION
  6320. {
  6321. ENABLE_HARDWARE_ICON_CURSOR_PARAMETERS sEnableIcon;
  6322. ENABLE_CRTC_PARAMETERS sReserved;
  6323. }ENABLE_HARDWARE_ICON_CURSOR_PS_ALLOCATION;
  6324. typedef struct _ENABLE_GRAPH_SURFACE_PARAMETERS
  6325. {
  6326. USHORT usHight; // Image Hight
  6327. USHORT usWidth; // Image Width
  6328. UCHAR ucSurface; // Surface 1 or 2
  6329. UCHAR ucPadding[3];
  6330. }ENABLE_GRAPH_SURFACE_PARAMETERS;
  6331. typedef struct _ENABLE_GRAPH_SURFACE_PARAMETERS_V1_2
  6332. {
  6333. USHORT usHight; // Image Hight
  6334. USHORT usWidth; // Image Width
  6335. UCHAR ucSurface; // Surface 1 or 2
  6336. UCHAR ucEnable; // ATOM_ENABLE or ATOM_DISABLE
  6337. UCHAR ucPadding[2];
  6338. }ENABLE_GRAPH_SURFACE_PARAMETERS_V1_2;
  6339. typedef struct _ENABLE_GRAPH_SURFACE_PARAMETERS_V1_3
  6340. {
  6341. USHORT usHight; // Image Hight
  6342. USHORT usWidth; // Image Width
  6343. UCHAR ucSurface; // Surface 1 or 2
  6344. UCHAR ucEnable; // ATOM_ENABLE or ATOM_DISABLE
  6345. USHORT usDeviceId; // Active Device Id for this surface. If no device, set to 0.
  6346. }ENABLE_GRAPH_SURFACE_PARAMETERS_V1_3;
  6347. typedef struct _ENABLE_GRAPH_SURFACE_PARAMETERS_V1_4
  6348. {
  6349. USHORT usHight; // Image Hight
  6350. USHORT usWidth; // Image Width
  6351. USHORT usGraphPitch;
  6352. UCHAR ucColorDepth;
  6353. UCHAR ucPixelFormat;
  6354. UCHAR ucSurface; // Surface 1 or 2
  6355. UCHAR ucEnable; // ATOM_ENABLE or ATOM_DISABLE
  6356. UCHAR ucModeType;
  6357. UCHAR ucReserved;
  6358. }ENABLE_GRAPH_SURFACE_PARAMETERS_V1_4;
  6359. // ucEnable
  6360. #define ATOM_GRAPH_CONTROL_SET_PITCH 0x0f
  6361. #define ATOM_GRAPH_CONTROL_SET_DISP_START 0x10
  6362. typedef struct _ENABLE_GRAPH_SURFACE_PS_ALLOCATION
  6363. {
  6364. ENABLE_GRAPH_SURFACE_PARAMETERS sSetSurface;
  6365. ENABLE_YUV_PS_ALLOCATION sReserved; // Don't set this one
  6366. }ENABLE_GRAPH_SURFACE_PS_ALLOCATION;
  6367. typedef struct _MEMORY_CLEAN_UP_PARAMETERS
  6368. {
  6369. USHORT usMemoryStart; //in 8Kb boundry, offset from memory base address
  6370. USHORT usMemorySize; //8Kb blocks aligned
  6371. }MEMORY_CLEAN_UP_PARAMETERS;
  6372. #define MEMORY_CLEAN_UP_PS_ALLOCATION MEMORY_CLEAN_UP_PARAMETERS
  6373. typedef struct _GET_DISPLAY_SURFACE_SIZE_PARAMETERS
  6374. {
  6375. USHORT usX_Size; //When use as input parameter, usX_Size indicates which CRTC
  6376. USHORT usY_Size;
  6377. }GET_DISPLAY_SURFACE_SIZE_PARAMETERS;
  6378. typedef struct _GET_DISPLAY_SURFACE_SIZE_PARAMETERS_V2
  6379. {
  6380. union{
  6381. USHORT usX_Size; //When use as input parameter, usX_Size indicates which CRTC
  6382. USHORT usSurface;
  6383. };
  6384. USHORT usY_Size;
  6385. USHORT usDispXStart;
  6386. USHORT usDispYStart;
  6387. }GET_DISPLAY_SURFACE_SIZE_PARAMETERS_V2;
  6388. typedef struct _PALETTE_DATA_CONTROL_PARAMETERS_V3
  6389. {
  6390. UCHAR ucLutId;
  6391. UCHAR ucAction;
  6392. USHORT usLutStartIndex;
  6393. USHORT usLutLength;
  6394. USHORT usLutOffsetInVram;
  6395. }PALETTE_DATA_CONTROL_PARAMETERS_V3;
  6396. // ucAction:
  6397. #define PALETTE_DATA_AUTO_FILL 1
  6398. #define PALETTE_DATA_READ 2
  6399. #define PALETTE_DATA_WRITE 3
  6400. typedef struct _INTERRUPT_SERVICE_PARAMETERS_V2
  6401. {
  6402. UCHAR ucInterruptId;
  6403. UCHAR ucServiceId;
  6404. UCHAR ucStatus;
  6405. UCHAR ucReserved;
  6406. }INTERRUPT_SERVICE_PARAMETER_V2;
  6407. // ucInterruptId
  6408. #define HDP1_INTERRUPT_ID 1
  6409. #define HDP2_INTERRUPT_ID 2
  6410. #define HDP3_INTERRUPT_ID 3
  6411. #define HDP4_INTERRUPT_ID 4
  6412. #define HDP5_INTERRUPT_ID 5
  6413. #define HDP6_INTERRUPT_ID 6
  6414. #define SW_INTERRUPT_ID 11
  6415. // ucAction
  6416. #define INTERRUPT_SERVICE_GEN_SW_INT 1
  6417. #define INTERRUPT_SERVICE_GET_STATUS 2
  6418. // ucStatus
  6419. #define INTERRUPT_STATUS__INT_TRIGGER 1
  6420. #define INTERRUPT_STATUS__HPD_HIGH 2
  6421. typedef struct _EFUSE_INPUT_PARAMETER
  6422. {
  6423. USHORT usEfuseIndex;
  6424. UCHAR ucBitShift;
  6425. UCHAR ucBitLength;
  6426. }EFUSE_INPUT_PARAMETER;
  6427. // ReadEfuseValue command table input/output parameter
  6428. typedef union _READ_EFUSE_VALUE_PARAMETER
  6429. {
  6430. EFUSE_INPUT_PARAMETER sEfuse;
  6431. ULONG ulEfuseValue;
  6432. }READ_EFUSE_VALUE_PARAMETER;
  6433. typedef struct _INDIRECT_IO_ACCESS
  6434. {
  6435. ATOM_COMMON_TABLE_HEADER sHeader;
  6436. UCHAR IOAccessSequence[256];
  6437. } INDIRECT_IO_ACCESS;
  6438. #define INDIRECT_READ 0x00
  6439. #define INDIRECT_WRITE 0x80
  6440. #define INDIRECT_IO_MM 0
  6441. #define INDIRECT_IO_PLL 1
  6442. #define INDIRECT_IO_MC 2
  6443. #define INDIRECT_IO_PCIE 3
  6444. #define INDIRECT_IO_PCIEP 4
  6445. #define INDIRECT_IO_NBMISC 5
  6446. #define INDIRECT_IO_SMU 5
  6447. #define INDIRECT_IO_PLL_READ INDIRECT_IO_PLL | INDIRECT_READ
  6448. #define INDIRECT_IO_PLL_WRITE INDIRECT_IO_PLL | INDIRECT_WRITE
  6449. #define INDIRECT_IO_MC_READ INDIRECT_IO_MC | INDIRECT_READ
  6450. #define INDIRECT_IO_MC_WRITE INDIRECT_IO_MC | INDIRECT_WRITE
  6451. #define INDIRECT_IO_PCIE_READ INDIRECT_IO_PCIE | INDIRECT_READ
  6452. #define INDIRECT_IO_PCIE_WRITE INDIRECT_IO_PCIE | INDIRECT_WRITE
  6453. #define INDIRECT_IO_PCIEP_READ INDIRECT_IO_PCIEP | INDIRECT_READ
  6454. #define INDIRECT_IO_PCIEP_WRITE INDIRECT_IO_PCIEP | INDIRECT_WRITE
  6455. #define INDIRECT_IO_NBMISC_READ INDIRECT_IO_NBMISC | INDIRECT_READ
  6456. #define INDIRECT_IO_NBMISC_WRITE INDIRECT_IO_NBMISC | INDIRECT_WRITE
  6457. #define INDIRECT_IO_SMU_READ INDIRECT_IO_SMU | INDIRECT_READ
  6458. #define INDIRECT_IO_SMU_WRITE INDIRECT_IO_SMU | INDIRECT_WRITE
  6459. typedef struct _ATOM_OEM_INFO
  6460. {
  6461. ATOM_COMMON_TABLE_HEADER sHeader;
  6462. ATOM_I2C_ID_CONFIG_ACCESS sucI2cId;
  6463. }ATOM_OEM_INFO;
  6464. typedef struct _ATOM_TV_MODE
  6465. {
  6466. UCHAR ucVMode_Num; //Video mode number
  6467. UCHAR ucTV_Mode_Num; //Internal TV mode number
  6468. }ATOM_TV_MODE;
  6469. typedef struct _ATOM_BIOS_INT_TVSTD_MODE
  6470. {
  6471. ATOM_COMMON_TABLE_HEADER sHeader;
  6472. USHORT usTV_Mode_LUT_Offset; // Pointer to standard to internal number conversion table
  6473. USHORT usTV_FIFO_Offset; // Pointer to FIFO entry table
  6474. USHORT usNTSC_Tbl_Offset; // Pointer to SDTV_Mode_NTSC table
  6475. USHORT usPAL_Tbl_Offset; // Pointer to SDTV_Mode_PAL table
  6476. USHORT usCV_Tbl_Offset; // Pointer to SDTV_Mode_PAL table
  6477. }ATOM_BIOS_INT_TVSTD_MODE;
  6478. typedef struct _ATOM_TV_MODE_SCALER_PTR
  6479. {
  6480. USHORT ucFilter0_Offset; //Pointer to filter format 0 coefficients
  6481. USHORT usFilter1_Offset; //Pointer to filter format 0 coefficients
  6482. UCHAR ucTV_Mode_Num;
  6483. }ATOM_TV_MODE_SCALER_PTR;
  6484. typedef struct _ATOM_STANDARD_VESA_TIMING
  6485. {
  6486. ATOM_COMMON_TABLE_HEADER sHeader;
  6487. ATOM_DTD_FORMAT aModeTimings[16]; // 16 is not the real array number, just for initial allocation
  6488. }ATOM_STANDARD_VESA_TIMING;
  6489. typedef struct _ATOM_STD_FORMAT
  6490. {
  6491. USHORT usSTD_HDisp;
  6492. USHORT usSTD_VDisp;
  6493. USHORT usSTD_RefreshRate;
  6494. USHORT usReserved;
  6495. }ATOM_STD_FORMAT;
  6496. typedef struct _ATOM_VESA_TO_EXTENDED_MODE
  6497. {
  6498. USHORT usVESA_ModeNumber;
  6499. USHORT usExtendedModeNumber;
  6500. }ATOM_VESA_TO_EXTENDED_MODE;
  6501. typedef struct _ATOM_VESA_TO_INTENAL_MODE_LUT
  6502. {
  6503. ATOM_COMMON_TABLE_HEADER sHeader;
  6504. ATOM_VESA_TO_EXTENDED_MODE asVESA_ToExtendedModeInfo[76];
  6505. }ATOM_VESA_TO_INTENAL_MODE_LUT;
  6506. /*************** ATOM Memory Related Data Structure ***********************/
  6507. typedef struct _ATOM_MEMORY_VENDOR_BLOCK{
  6508. UCHAR ucMemoryType;
  6509. UCHAR ucMemoryVendor;
  6510. UCHAR ucAdjMCId;
  6511. UCHAR ucDynClkId;
  6512. ULONG ulDllResetClkRange;
  6513. }ATOM_MEMORY_VENDOR_BLOCK;
  6514. typedef struct _ATOM_MEMORY_SETTING_ID_CONFIG{
  6515. #if ATOM_BIG_ENDIAN
  6516. ULONG ucMemBlkId:8;
  6517. ULONG ulMemClockRange:24;
  6518. #else
  6519. ULONG ulMemClockRange:24;
  6520. ULONG ucMemBlkId:8;
  6521. #endif
  6522. }ATOM_MEMORY_SETTING_ID_CONFIG;
  6523. typedef union _ATOM_MEMORY_SETTING_ID_CONFIG_ACCESS
  6524. {
  6525. ATOM_MEMORY_SETTING_ID_CONFIG slAccess;
  6526. ULONG ulAccess;
  6527. }ATOM_MEMORY_SETTING_ID_CONFIG_ACCESS;
  6528. typedef struct _ATOM_MEMORY_SETTING_DATA_BLOCK{
  6529. ATOM_MEMORY_SETTING_ID_CONFIG_ACCESS ulMemoryID;
  6530. ULONG aulMemData[1];
  6531. }ATOM_MEMORY_SETTING_DATA_BLOCK;
  6532. typedef struct _ATOM_INIT_REG_INDEX_FORMAT{
  6533. USHORT usRegIndex; // MC register index
  6534. UCHAR ucPreRegDataLength; // offset in ATOM_INIT_REG_DATA_BLOCK.saRegDataBuf
  6535. }ATOM_INIT_REG_INDEX_FORMAT;
  6536. typedef struct _ATOM_INIT_REG_BLOCK{
  6537. USHORT usRegIndexTblSize; //size of asRegIndexBuf
  6538. USHORT usRegDataBlkSize; //size of ATOM_MEMORY_SETTING_DATA_BLOCK
  6539. ATOM_INIT_REG_INDEX_FORMAT asRegIndexBuf[1];
  6540. ATOM_MEMORY_SETTING_DATA_BLOCK asRegDataBuf[1];
  6541. }ATOM_INIT_REG_BLOCK;
  6542. #define END_OF_REG_INDEX_BLOCK 0x0ffff
  6543. #define END_OF_REG_DATA_BLOCK 0x00000000
  6544. #define ATOM_INIT_REG_MASK_FLAG 0x80 //Not used in BIOS
  6545. #define CLOCK_RANGE_HIGHEST 0x00ffffff
  6546. #define VALUE_DWORD SIZEOF ULONG
  6547. #define VALUE_SAME_AS_ABOVE 0
  6548. #define VALUE_MASK_DWORD 0x84
  6549. #define INDEX_ACCESS_RANGE_BEGIN (VALUE_DWORD + 1)
  6550. #define INDEX_ACCESS_RANGE_END (INDEX_ACCESS_RANGE_BEGIN + 1)
  6551. #define VALUE_INDEX_ACCESS_SINGLE (INDEX_ACCESS_RANGE_END + 1)
  6552. //#define ACCESS_MCIODEBUGIND 0x40 //defined in BIOS code
  6553. #define ACCESS_PLACEHOLDER 0x80
  6554. typedef struct _ATOM_MC_INIT_PARAM_TABLE
  6555. {
  6556. ATOM_COMMON_TABLE_HEADER sHeader;
  6557. USHORT usAdjustARB_SEQDataOffset;
  6558. USHORT usMCInitMemTypeTblOffset;
  6559. USHORT usMCInitCommonTblOffset;
  6560. USHORT usMCInitPowerDownTblOffset;
  6561. ULONG ulARB_SEQDataBuf[32];
  6562. ATOM_INIT_REG_BLOCK asMCInitMemType;
  6563. ATOM_INIT_REG_BLOCK asMCInitCommon;
  6564. }ATOM_MC_INIT_PARAM_TABLE;
  6565. typedef struct _ATOM_REG_INIT_SETTING
  6566. {
  6567. USHORT usRegIndex;
  6568. ULONG ulRegValue;
  6569. }ATOM_REG_INIT_SETTING;
  6570. typedef struct _ATOM_MC_INIT_PARAM_TABLE_V2_1
  6571. {
  6572. ATOM_COMMON_TABLE_HEADER sHeader;
  6573. ULONG ulMCUcodeVersion;
  6574. ULONG ulMCUcodeRomStartAddr;
  6575. ULONG ulMCUcodeLength;
  6576. USHORT usMcRegInitTableOffset; // offset of ATOM_REG_INIT_SETTING array for MC core register settings.
  6577. USHORT usReserved; // offset of ATOM_INIT_REG_BLOCK for MC SEQ/PHY register setting
  6578. }ATOM_MC_INIT_PARAM_TABLE_V2_1;
  6579. #define _4Mx16 0x2
  6580. #define _4Mx32 0x3
  6581. #define _8Mx16 0x12
  6582. #define _8Mx32 0x13
  6583. #define _8Mx128 0x15
  6584. #define _16Mx16 0x22
  6585. #define _16Mx32 0x23
  6586. #define _16Mx128 0x25
  6587. #define _32Mx16 0x32
  6588. #define _32Mx32 0x33
  6589. #define _32Mx128 0x35
  6590. #define _64Mx8 0x41
  6591. #define _64Mx16 0x42
  6592. #define _64Mx32 0x43
  6593. #define _64Mx128 0x45
  6594. #define _128Mx8 0x51
  6595. #define _128Mx16 0x52
  6596. #define _128Mx32 0x53
  6597. #define _256Mx8 0x61
  6598. #define _256Mx16 0x62
  6599. #define _256Mx32 0x63
  6600. #define _512Mx8 0x71
  6601. #define _512Mx16 0x72
  6602. #define SAMSUNG 0x1
  6603. #define INFINEON 0x2
  6604. #define ELPIDA 0x3
  6605. #define ETRON 0x4
  6606. #define NANYA 0x5
  6607. #define HYNIX 0x6
  6608. #define MOSEL 0x7
  6609. #define WINBOND 0x8
  6610. #define ESMT 0x9
  6611. #define MICRON 0xF
  6612. #define QIMONDA INFINEON
  6613. #define PROMOS MOSEL
  6614. #define KRETON INFINEON
  6615. #define ELIXIR NANYA
  6616. #define MEZZA ELPIDA
  6617. /////////////Support for GDDR5 MC uCode to reside in upper 64K of ROM/////////////
  6618. #define UCODE_ROM_START_ADDRESS 0x1b800
  6619. #define UCODE_SIGNATURE 0x4375434d // 'MCuC' - MC uCode
  6620. //uCode block header for reference
  6621. typedef struct _MCuCodeHeader
  6622. {
  6623. ULONG ulSignature;
  6624. UCHAR ucRevision;
  6625. UCHAR ucChecksum;
  6626. UCHAR ucReserved1;
  6627. UCHAR ucReserved2;
  6628. USHORT usParametersLength;
  6629. USHORT usUCodeLength;
  6630. USHORT usReserved1;
  6631. USHORT usReserved2;
  6632. } MCuCodeHeader;
  6633. //////////////////////////////////////////////////////////////////////////////////
  6634. #define ATOM_MAX_NUMBER_OF_VRAM_MODULE 16
  6635. #define ATOM_VRAM_MODULE_MEMORY_VENDOR_ID_MASK 0xF
  6636. typedef struct _ATOM_VRAM_MODULE_V1
  6637. {
  6638. ULONG ulReserved;
  6639. USHORT usEMRSValue;
  6640. USHORT usMRSValue;
  6641. USHORT usReserved;
  6642. UCHAR ucExtMemoryID; // An external indicator (by hardcode, callback or pin) to tell what is the current memory module
  6643. UCHAR ucMemoryType; // [7:4]=0x1:DDR1;=0x2:DDR2;=0x3:DDR3;=0x4:DDR4;[3:0] reserved;
  6644. UCHAR ucMemoryVenderID; // Predefined,never change across designs or memory type/vender
  6645. UCHAR ucMemoryDeviceCfg; // [7:4]=0x0:4M;=0x1:8M;=0x2:16M;0x3:32M....[3:0]=0x0:x4;=0x1:x8;=0x2:x16;=0x3:x32...
  6646. UCHAR ucRow; // Number of Row,in power of 2;
  6647. UCHAR ucColumn; // Number of Column,in power of 2;
  6648. UCHAR ucBank; // Nunber of Bank;
  6649. UCHAR ucRank; // Number of Rank, in power of 2
  6650. UCHAR ucChannelNum; // Number of channel;
  6651. UCHAR ucChannelConfig; // [3:0]=Indication of what channel combination;[4:7]=Channel bit width, in number of 2
  6652. UCHAR ucDefaultMVDDQ_ID; // Default MVDDQ setting for this memory block, ID linking to MVDDQ info table to find real set-up data;
  6653. UCHAR ucDefaultMVDDC_ID; // Default MVDDC setting for this memory block, ID linking to MVDDC info table to find real set-up data;
  6654. UCHAR ucReserved[2];
  6655. }ATOM_VRAM_MODULE_V1;
  6656. typedef struct _ATOM_VRAM_MODULE_V2
  6657. {
  6658. ULONG ulReserved;
  6659. ULONG ulFlags; // To enable/disable functionalities based on memory type
  6660. ULONG ulEngineClock; // Override of default engine clock for particular memory type
  6661. ULONG ulMemoryClock; // Override of default memory clock for particular memory type
  6662. USHORT usEMRS2Value; // EMRS2 Value is used for GDDR2 and GDDR4 memory type
  6663. USHORT usEMRS3Value; // EMRS3 Value is used for GDDR2 and GDDR4 memory type
  6664. USHORT usEMRSValue;
  6665. USHORT usMRSValue;
  6666. USHORT usReserved;
  6667. UCHAR ucExtMemoryID; // An external indicator (by hardcode, callback or pin) to tell what is the current memory module
  6668. UCHAR ucMemoryType; // [7:4]=0x1:DDR1;=0x2:DDR2;=0x3:DDR3;=0x4:DDR4;[3:0] - must not be used for now;
  6669. UCHAR ucMemoryVenderID; // Predefined,never change across designs or memory type/vender. If not predefined, vendor detection table gets executed
  6670. UCHAR ucMemoryDeviceCfg; // [7:4]=0x0:4M;=0x1:8M;=0x2:16M;0x3:32M....[3:0]=0x0:x4;=0x1:x8;=0x2:x16;=0x3:x32...
  6671. UCHAR ucRow; // Number of Row,in power of 2;
  6672. UCHAR ucColumn; // Number of Column,in power of 2;
  6673. UCHAR ucBank; // Nunber of Bank;
  6674. UCHAR ucRank; // Number of Rank, in power of 2
  6675. UCHAR ucChannelNum; // Number of channel;
  6676. UCHAR ucChannelConfig; // [3:0]=Indication of what channel combination;[4:7]=Channel bit width, in number of 2
  6677. UCHAR ucDefaultMVDDQ_ID; // Default MVDDQ setting for this memory block, ID linking to MVDDQ info table to find real set-up data;
  6678. UCHAR ucDefaultMVDDC_ID; // Default MVDDC setting for this memory block, ID linking to MVDDC info table to find real set-up data;
  6679. UCHAR ucRefreshRateFactor;
  6680. UCHAR ucReserved[3];
  6681. }ATOM_VRAM_MODULE_V2;
  6682. typedef struct _ATOM_MEMORY_TIMING_FORMAT
  6683. {
  6684. ULONG ulClkRange; // memory clock in 10kHz unit, when target memory clock is below this clock, use this memory timing
  6685. union{
  6686. USHORT usMRS; // mode register
  6687. USHORT usDDR3_MR0;
  6688. };
  6689. union{
  6690. USHORT usEMRS; // extended mode register
  6691. USHORT usDDR3_MR1;
  6692. };
  6693. UCHAR ucCL; // CAS latency
  6694. UCHAR ucWL; // WRITE Latency
  6695. UCHAR uctRAS; // tRAS
  6696. UCHAR uctRC; // tRC
  6697. UCHAR uctRFC; // tRFC
  6698. UCHAR uctRCDR; // tRCDR
  6699. UCHAR uctRCDW; // tRCDW
  6700. UCHAR uctRP; // tRP
  6701. UCHAR uctRRD; // tRRD
  6702. UCHAR uctWR; // tWR
  6703. UCHAR uctWTR; // tWTR
  6704. UCHAR uctPDIX; // tPDIX
  6705. UCHAR uctFAW; // tFAW
  6706. UCHAR uctAOND; // tAOND
  6707. union
  6708. {
  6709. struct {
  6710. UCHAR ucflag; // flag to control memory timing calculation. bit0= control EMRS2 Infineon
  6711. UCHAR ucReserved;
  6712. };
  6713. USHORT usDDR3_MR2;
  6714. };
  6715. }ATOM_MEMORY_TIMING_FORMAT;
  6716. typedef struct _ATOM_MEMORY_TIMING_FORMAT_V1
  6717. {
  6718. ULONG ulClkRange; // memory clock in 10kHz unit, when target memory clock is below this clock, use this memory timing
  6719. USHORT usMRS; // mode register
  6720. USHORT usEMRS; // extended mode register
  6721. UCHAR ucCL; // CAS latency
  6722. UCHAR ucWL; // WRITE Latency
  6723. UCHAR uctRAS; // tRAS
  6724. UCHAR uctRC; // tRC
  6725. UCHAR uctRFC; // tRFC
  6726. UCHAR uctRCDR; // tRCDR
  6727. UCHAR uctRCDW; // tRCDW
  6728. UCHAR uctRP; // tRP
  6729. UCHAR uctRRD; // tRRD
  6730. UCHAR uctWR; // tWR
  6731. UCHAR uctWTR; // tWTR
  6732. UCHAR uctPDIX; // tPDIX
  6733. UCHAR uctFAW; // tFAW
  6734. UCHAR uctAOND; // tAOND
  6735. UCHAR ucflag; // flag to control memory timing calculation. bit0= control EMRS2 Infineon
  6736. ////////////////////////////////////GDDR parameters///////////////////////////////////
  6737. UCHAR uctCCDL; //
  6738. UCHAR uctCRCRL; //
  6739. UCHAR uctCRCWL; //
  6740. UCHAR uctCKE; //
  6741. UCHAR uctCKRSE; //
  6742. UCHAR uctCKRSX; //
  6743. UCHAR uctFAW32; //
  6744. UCHAR ucMR5lo; //
  6745. UCHAR ucMR5hi; //
  6746. UCHAR ucTerminator;
  6747. }ATOM_MEMORY_TIMING_FORMAT_V1;
  6748. typedef struct _ATOM_MEMORY_TIMING_FORMAT_V2
  6749. {
  6750. ULONG ulClkRange; // memory clock in 10kHz unit, when target memory clock is below this clock, use this memory timing
  6751. USHORT usMRS; // mode register
  6752. USHORT usEMRS; // extended mode register
  6753. UCHAR ucCL; // CAS latency
  6754. UCHAR ucWL; // WRITE Latency
  6755. UCHAR uctRAS; // tRAS
  6756. UCHAR uctRC; // tRC
  6757. UCHAR uctRFC; // tRFC
  6758. UCHAR uctRCDR; // tRCDR
  6759. UCHAR uctRCDW; // tRCDW
  6760. UCHAR uctRP; // tRP
  6761. UCHAR uctRRD; // tRRD
  6762. UCHAR uctWR; // tWR
  6763. UCHAR uctWTR; // tWTR
  6764. UCHAR uctPDIX; // tPDIX
  6765. UCHAR uctFAW; // tFAW
  6766. UCHAR uctAOND; // tAOND
  6767. UCHAR ucflag; // flag to control memory timing calculation. bit0= control EMRS2 Infineon
  6768. ////////////////////////////////////GDDR parameters///////////////////////////////////
  6769. UCHAR uctCCDL; //
  6770. UCHAR uctCRCRL; //
  6771. UCHAR uctCRCWL; //
  6772. UCHAR uctCKE; //
  6773. UCHAR uctCKRSE; //
  6774. UCHAR uctCKRSX; //
  6775. UCHAR uctFAW32; //
  6776. UCHAR ucMR4lo; //
  6777. UCHAR ucMR4hi; //
  6778. UCHAR ucMR5lo; //
  6779. UCHAR ucMR5hi; //
  6780. UCHAR ucTerminator;
  6781. UCHAR ucReserved;
  6782. }ATOM_MEMORY_TIMING_FORMAT_V2;
  6783. typedef struct _ATOM_MEMORY_FORMAT
  6784. {
  6785. ULONG ulDllDisClock; // memory DLL will be disable when target memory clock is below this clock
  6786. union{
  6787. USHORT usEMRS2Value; // EMRS2 Value is used for GDDR2 and GDDR4 memory type
  6788. USHORT usDDR3_Reserved; // Not used for DDR3 memory
  6789. };
  6790. union{
  6791. USHORT usEMRS3Value; // EMRS3 Value is used for GDDR2 and GDDR4 memory type
  6792. USHORT usDDR3_MR3; // Used for DDR3 memory
  6793. };
  6794. UCHAR ucMemoryType; // [7:4]=0x1:DDR1;=0x2:DDR2;=0x3:DDR3;=0x4:DDR4;[3:0] - must not be used for now;
  6795. UCHAR ucMemoryVenderID; // Predefined,never change across designs or memory type/vender. If not predefined, vendor detection table gets executed
  6796. UCHAR ucRow; // Number of Row,in power of 2;
  6797. UCHAR ucColumn; // Number of Column,in power of 2;
  6798. UCHAR ucBank; // Nunber of Bank;
  6799. UCHAR ucRank; // Number of Rank, in power of 2
  6800. UCHAR ucBurstSize; // burst size, 0= burst size=4 1= burst size=8
  6801. UCHAR ucDllDisBit; // position of DLL Enable/Disable bit in EMRS ( Extended Mode Register )
  6802. UCHAR ucRefreshRateFactor; // memory refresh rate in unit of ms
  6803. UCHAR ucDensity; // _8Mx32, _16Mx32, _16Mx16, _32Mx16
  6804. UCHAR ucPreamble; // [7:4] Write Preamble, [3:0] Read Preamble
  6805. UCHAR ucMemAttrib; // Memory Device Addribute, like RDBI/WDBI etc
  6806. ATOM_MEMORY_TIMING_FORMAT asMemTiming[5]; // Memory Timing block sort from lower clock to higher clock
  6807. }ATOM_MEMORY_FORMAT;
  6808. typedef struct _ATOM_VRAM_MODULE_V3
  6809. {
  6810. ULONG ulChannelMapCfg; // board dependent paramenter:Channel combination
  6811. USHORT usSize; // size of ATOM_VRAM_MODULE_V3
  6812. USHORT usDefaultMVDDQ; // board dependent parameter:Default Memory Core Voltage
  6813. USHORT usDefaultMVDDC; // board dependent parameter:Default Memory IO Voltage
  6814. UCHAR ucExtMemoryID; // An external indicator (by hardcode, callback or pin) to tell what is the current memory module
  6815. UCHAR ucChannelNum; // board dependent parameter:Number of channel;
  6816. UCHAR ucChannelSize; // board dependent parameter:32bit or 64bit
  6817. UCHAR ucVREFI; // board dependnt parameter: EXT or INT +160mv to -140mv
  6818. UCHAR ucNPL_RT; // board dependent parameter:NPL round trip delay, used for calculate memory timing parameters
  6819. UCHAR ucFlag; // To enable/disable functionalities based on memory type
  6820. ATOM_MEMORY_FORMAT asMemory; // describ all of video memory parameters from memory spec
  6821. }ATOM_VRAM_MODULE_V3;
  6822. //ATOM_VRAM_MODULE_V3.ucNPL_RT
  6823. #define NPL_RT_MASK 0x0f
  6824. #define BATTERY_ODT_MASK 0xc0
  6825. #define ATOM_VRAM_MODULE ATOM_VRAM_MODULE_V3
  6826. typedef struct _ATOM_VRAM_MODULE_V4
  6827. {
  6828. ULONG ulChannelMapCfg; // board dependent parameter: Channel combination
  6829. USHORT usModuleSize; // size of ATOM_VRAM_MODULE_V4, make it easy for VBIOS to look for next entry of VRAM_MODULE
  6830. USHORT usPrivateReserved; // BIOS internal reserved space to optimize code size, updated by the compiler, shouldn't be modified manually!!
  6831. // MC_ARB_RAMCFG (includes NOOFBANK,NOOFRANKS,NOOFROWS,NOOFCOLS)
  6832. USHORT usReserved;
  6833. UCHAR ucExtMemoryID; // An external indicator (by hardcode, callback or pin) to tell what is the current memory module
  6834. UCHAR ucMemoryType; // [7:4]=0x1:DDR1;=0x2:DDR2;=0x3:DDR3;=0x4:DDR4; 0x5:DDR5 [3:0] - Must be 0x0 for now;
  6835. UCHAR ucChannelNum; // Number of channels present in this module config
  6836. UCHAR ucChannelWidth; // 0 - 32 bits; 1 - 64 bits
  6837. UCHAR ucDensity; // _8Mx32, _16Mx32, _16Mx16, _32Mx16
  6838. UCHAR ucFlag; // To enable/disable functionalities based on memory type
  6839. UCHAR ucMisc; // bit0: 0 - single rank; 1 - dual rank; bit2: 0 - burstlength 4, 1 - burstlength 8
  6840. UCHAR ucVREFI; // board dependent parameter
  6841. UCHAR ucNPL_RT; // board dependent parameter:NPL round trip delay, used for calculate memory timing parameters
  6842. UCHAR ucPreamble; // [7:4] Write Preamble, [3:0] Read Preamble
  6843. UCHAR ucMemorySize; // BIOS internal reserved space to optimize code size, updated by the compiler, shouldn't be modified manually!!
  6844. // Total memory size in unit of 16MB for CONFIG_MEMSIZE - bit[23:0] zeros
  6845. UCHAR ucReserved[3];
  6846. //compare with V3, we flat the struct by merging ATOM_MEMORY_FORMAT (as is) into V4 as the same level
  6847. union{
  6848. USHORT usEMRS2Value; // EMRS2 Value is used for GDDR2 and GDDR4 memory type
  6849. USHORT usDDR3_Reserved;
  6850. };
  6851. union{
  6852. USHORT usEMRS3Value; // EMRS3 Value is used for GDDR2 and GDDR4 memory type
  6853. USHORT usDDR3_MR3; // Used for DDR3 memory
  6854. };
  6855. UCHAR ucMemoryVenderID; // Predefined, If not predefined, vendor detection table gets executed
  6856. UCHAR ucRefreshRateFactor; // [1:0]=RefreshFactor (00=8ms, 01=16ms, 10=32ms,11=64ms)
  6857. UCHAR ucReserved2[2];
  6858. ATOM_MEMORY_TIMING_FORMAT asMemTiming[5];//Memory Timing block sort from lower clock to higher clock
  6859. }ATOM_VRAM_MODULE_V4;
  6860. #define VRAM_MODULE_V4_MISC_RANK_MASK 0x3
  6861. #define VRAM_MODULE_V4_MISC_DUAL_RANK 0x1
  6862. #define VRAM_MODULE_V4_MISC_BL_MASK 0x4
  6863. #define VRAM_MODULE_V4_MISC_BL8 0x4
  6864. #define VRAM_MODULE_V4_MISC_DUAL_CS 0x10
  6865. typedef struct _ATOM_VRAM_MODULE_V5
  6866. {
  6867. ULONG ulChannelMapCfg; // board dependent parameter: Channel combination
  6868. USHORT usModuleSize; // size of ATOM_VRAM_MODULE_V4, make it easy for VBIOS to look for next entry of VRAM_MODULE
  6869. USHORT usPrivateReserved; // BIOS internal reserved space to optimize code size, updated by the compiler, shouldn't be modified manually!!
  6870. // MC_ARB_RAMCFG (includes NOOFBANK,NOOFRANKS,NOOFROWS,NOOFCOLS)
  6871. USHORT usReserved;
  6872. UCHAR ucExtMemoryID; // An external indicator (by hardcode, callback or pin) to tell what is the current memory module
  6873. UCHAR ucMemoryType; // [7:4]=0x1:DDR1;=0x2:DDR2;=0x3:DDR3;=0x4:DDR4; 0x5:DDR5 [3:0] - Must be 0x0 for now;
  6874. UCHAR ucChannelNum; // Number of channels present in this module config
  6875. UCHAR ucChannelWidth; // 0 - 32 bits; 1 - 64 bits
  6876. UCHAR ucDensity; // _8Mx32, _16Mx32, _16Mx16, _32Mx16
  6877. UCHAR ucFlag; // To enable/disable functionalities based on memory type
  6878. UCHAR ucMisc; // bit0: 0 - single rank; 1 - dual rank; bit2: 0 - burstlength 4, 1 - burstlength 8
  6879. UCHAR ucVREFI; // board dependent parameter
  6880. UCHAR ucNPL_RT; // board dependent parameter:NPL round trip delay, used for calculate memory timing parameters
  6881. UCHAR ucPreamble; // [7:4] Write Preamble, [3:0] Read Preamble
  6882. UCHAR ucMemorySize; // BIOS internal reserved space to optimize code size, updated by the compiler, shouldn't be modified manually!!
  6883. // Total memory size in unit of 16MB for CONFIG_MEMSIZE - bit[23:0] zeros
  6884. UCHAR ucReserved[3];
  6885. //compare with V3, we flat the struct by merging ATOM_MEMORY_FORMAT (as is) into V4 as the same level
  6886. USHORT usEMRS2Value; // EMRS2 Value is used for GDDR2 and GDDR4 memory type
  6887. USHORT usEMRS3Value; // EMRS3 Value is used for GDDR2 and GDDR4 memory type
  6888. UCHAR ucMemoryVenderID; // Predefined, If not predefined, vendor detection table gets executed
  6889. UCHAR ucRefreshRateFactor; // [1:0]=RefreshFactor (00=8ms, 01=16ms, 10=32ms,11=64ms)
  6890. UCHAR ucFIFODepth; // FIFO depth supposes to be detected during vendor detection, but if we dont do vendor detection we have to hardcode FIFO Depth
  6891. UCHAR ucCDR_Bandwidth; // [0:3]=Read CDR bandwidth, [4:7] - Write CDR Bandwidth
  6892. ATOM_MEMORY_TIMING_FORMAT_V1 asMemTiming[5];//Memory Timing block sort from lower clock to higher clock
  6893. }ATOM_VRAM_MODULE_V5;
  6894. typedef struct _ATOM_VRAM_MODULE_V6
  6895. {
  6896. ULONG ulChannelMapCfg; // board dependent parameter: Channel combination
  6897. USHORT usModuleSize; // size of ATOM_VRAM_MODULE_V4, make it easy for VBIOS to look for next entry of VRAM_MODULE
  6898. USHORT usPrivateReserved; // BIOS internal reserved space to optimize code size, updated by the compiler, shouldn't be modified manually!!
  6899. // MC_ARB_RAMCFG (includes NOOFBANK,NOOFRANKS,NOOFROWS,NOOFCOLS)
  6900. USHORT usReserved;
  6901. UCHAR ucExtMemoryID; // An external indicator (by hardcode, callback or pin) to tell what is the current memory module
  6902. UCHAR ucMemoryType; // [7:4]=0x1:DDR1;=0x2:DDR2;=0x3:DDR3;=0x4:DDR4; 0x5:DDR5 [3:0] - Must be 0x0 for now;
  6903. UCHAR ucChannelNum; // Number of channels present in this module config
  6904. UCHAR ucChannelWidth; // 0 - 32 bits; 1 - 64 bits
  6905. UCHAR ucDensity; // _8Mx32, _16Mx32, _16Mx16, _32Mx16
  6906. UCHAR ucFlag; // To enable/disable functionalities based on memory type
  6907. UCHAR ucMisc; // bit0: 0 - single rank; 1 - dual rank; bit2: 0 - burstlength 4, 1 - burstlength 8
  6908. UCHAR ucVREFI; // board dependent parameter
  6909. UCHAR ucNPL_RT; // board dependent parameter:NPL round trip delay, used for calculate memory timing parameters
  6910. UCHAR ucPreamble; // [7:4] Write Preamble, [3:0] Read Preamble
  6911. UCHAR ucMemorySize; // BIOS internal reserved space to optimize code size, updated by the compiler, shouldn't be modified manually!!
  6912. // Total memory size in unit of 16MB for CONFIG_MEMSIZE - bit[23:0] zeros
  6913. UCHAR ucReserved[3];
  6914. //compare with V3, we flat the struct by merging ATOM_MEMORY_FORMAT (as is) into V4 as the same level
  6915. USHORT usEMRS2Value; // EMRS2 Value is used for GDDR2 and GDDR4 memory type
  6916. USHORT usEMRS3Value; // EMRS3 Value is used for GDDR2 and GDDR4 memory type
  6917. UCHAR ucMemoryVenderID; // Predefined, If not predefined, vendor detection table gets executed
  6918. UCHAR ucRefreshRateFactor; // [1:0]=RefreshFactor (00=8ms, 01=16ms, 10=32ms,11=64ms)
  6919. UCHAR ucFIFODepth; // FIFO depth supposes to be detected during vendor detection, but if we dont do vendor detection we have to hardcode FIFO Depth
  6920. UCHAR ucCDR_Bandwidth; // [0:3]=Read CDR bandwidth, [4:7] - Write CDR Bandwidth
  6921. ATOM_MEMORY_TIMING_FORMAT_V2 asMemTiming[5];//Memory Timing block sort from lower clock to higher clock
  6922. }ATOM_VRAM_MODULE_V6;
  6923. typedef struct _ATOM_VRAM_MODULE_V7
  6924. {
  6925. // Design Specific Values
  6926. ULONG ulChannelMapCfg; // mmMC_SHARED_CHREMAP
  6927. USHORT usModuleSize; // Size of ATOM_VRAM_MODULE_V7
  6928. USHORT usPrivateReserved; // MC_ARB_RAMCFG (includes NOOFBANK,NOOFRANKS,NOOFROWS,NOOFCOLS)
  6929. USHORT usEnableChannels; // bit vector which indicate which channels are enabled
  6930. UCHAR ucExtMemoryID; // Current memory module ID
  6931. UCHAR ucMemoryType; // MEM_TYPE_DDR2/DDR3/GDDR3/GDDR5
  6932. UCHAR ucChannelNum; // Number of mem. channels supported in this module
  6933. UCHAR ucChannelWidth; // CHANNEL_16BIT/CHANNEL_32BIT/CHANNEL_64BIT
  6934. UCHAR ucDensity; // _8Mx32, _16Mx32, _16Mx16, _32Mx16
  6935. UCHAR ucReserve; // In MC7x, the lower 4 bits are used as bit8-11 of memory size. In other MC code, it's not used.
  6936. UCHAR ucMisc; // RANK_OF_THISMEMORY etc.
  6937. UCHAR ucVREFI; // Not used.
  6938. UCHAR ucNPL_RT; // Round trip delay (MC_SEQ_CAS_TIMING [28:24]:TCL=CL+NPL_RT-2). Always 2.
  6939. UCHAR ucPreamble; // [7:4] Write Preamble, [3:0] Read Preamble
  6940. UCHAR ucMemorySize; // Total memory size in unit of 16MB for CONFIG_MEMSIZE - bit[23:0] zeros
  6941. USHORT usSEQSettingOffset;
  6942. UCHAR ucReserved;
  6943. // Memory Module specific values
  6944. USHORT usEMRS2Value; // EMRS2/MR2 Value.
  6945. USHORT usEMRS3Value; // EMRS3/MR3 Value.
  6946. UCHAR ucMemoryVenderID; // [7:4] Revision, [3:0] Vendor code
  6947. UCHAR ucRefreshRateFactor; // [1:0]=RefreshFactor (00=8ms, 01=16ms, 10=32ms,11=64ms)
  6948. UCHAR ucFIFODepth; // FIFO depth can be detected during vendor detection, here is hardcoded per memory
  6949. UCHAR ucCDR_Bandwidth; // [0:3]=Read CDR bandwidth, [4:7] - Write CDR Bandwidth
  6950. char strMemPNString[20]; // part number end with '0'.
  6951. }ATOM_VRAM_MODULE_V7;
  6952. typedef struct _ATOM_VRAM_MODULE_V8
  6953. {
  6954. // Design Specific Values
  6955. ULONG ulChannelMapCfg; // mmMC_SHARED_CHREMAP
  6956. USHORT usModuleSize; // Size of ATOM_VRAM_MODULE_V7
  6957. USHORT usMcRamCfg; // MC_ARB_RAMCFG (includes NOOFBANK,NOOFRANKS,NOOFROWS,NOOFCOLS)
  6958. USHORT usEnableChannels; // bit vector which indicate which channels are enabled
  6959. UCHAR ucExtMemoryID; // Current memory module ID
  6960. UCHAR ucMemoryType; // MEM_TYPE_DDR2/DDR3/GDDR3/GDDR5
  6961. UCHAR ucChannelNum; // Number of mem. channels supported in this module
  6962. UCHAR ucChannelWidth; // CHANNEL_16BIT/CHANNEL_32BIT/CHANNEL_64BIT
  6963. UCHAR ucDensity; // _8Mx32, _16Mx32, _16Mx16, _32Mx16
  6964. UCHAR ucBankCol; // bit[3:2]= BANK ( =2:16bank, =1:8bank, =0:4bank ) bit[1:0]=Col ( =2: 10 bit, =1:9bit, =0:8bit )
  6965. UCHAR ucMisc; // RANK_OF_THISMEMORY etc.
  6966. UCHAR ucVREFI; // Not used.
  6967. USHORT usReserved; // Not used
  6968. USHORT usMemorySize; // Total memory size in unit of MB for CONFIG_MEMSIZE zeros
  6969. UCHAR ucMcTunningSetId; // MC phy registers set per.
  6970. UCHAR ucRowNum;
  6971. // Memory Module specific values
  6972. USHORT usEMRS2Value; // EMRS2/MR2 Value.
  6973. USHORT usEMRS3Value; // EMRS3/MR3 Value.
  6974. UCHAR ucMemoryVenderID; // [7:4] Revision, [3:0] Vendor code
  6975. UCHAR ucRefreshRateFactor; // [1:0]=RefreshFactor (00=8ms, 01=16ms, 10=32ms,11=64ms)
  6976. UCHAR ucFIFODepth; // FIFO depth can be detected during vendor detection, here is hardcoded per memory
  6977. UCHAR ucCDR_Bandwidth; // [0:3]=Read CDR bandwidth, [4:7] - Write CDR Bandwidth
  6978. ULONG ulChannelMapCfg1; // channel mapping for channel8~15
  6979. ULONG ulBankMapCfg;
  6980. ULONG ulReserved;
  6981. char strMemPNString[20]; // part number end with '0'.
  6982. }ATOM_VRAM_MODULE_V8;
  6983. typedef struct _ATOM_VRAM_INFO_V2
  6984. {
  6985. ATOM_COMMON_TABLE_HEADER sHeader;
  6986. UCHAR ucNumOfVRAMModule;
  6987. ATOM_VRAM_MODULE aVramInfo[ATOM_MAX_NUMBER_OF_VRAM_MODULE]; // just for allocation, real number of blocks is in ucNumOfVRAMModule;
  6988. }ATOM_VRAM_INFO_V2;
  6989. typedef struct _ATOM_VRAM_INFO_V3
  6990. {
  6991. ATOM_COMMON_TABLE_HEADER sHeader;
  6992. USHORT usMemAdjustTblOffset; // offset of ATOM_INIT_REG_BLOCK structure for memory vendor specific MC adjust setting
  6993. USHORT usMemClkPatchTblOffset; // offset of ATOM_INIT_REG_BLOCK structure for memory clock specific MC setting
  6994. USHORT usRerseved;
  6995. UCHAR aVID_PinsShift[9]; // 8 bit strap maximum+terminator
  6996. UCHAR ucNumOfVRAMModule;
  6997. ATOM_VRAM_MODULE aVramInfo[ATOM_MAX_NUMBER_OF_VRAM_MODULE]; // just for allocation, real number of blocks is in ucNumOfVRAMModule;
  6998. ATOM_INIT_REG_BLOCK asMemPatch; // for allocation
  6999. }ATOM_VRAM_INFO_V3;
  7000. #define ATOM_VRAM_INFO_LAST ATOM_VRAM_INFO_V3
  7001. typedef struct _ATOM_VRAM_INFO_V4
  7002. {
  7003. ATOM_COMMON_TABLE_HEADER sHeader;
  7004. USHORT usMemAdjustTblOffset; // offset of ATOM_INIT_REG_BLOCK structure for memory vendor specific MC adjust setting
  7005. USHORT usMemClkPatchTblOffset; // offset of ATOM_INIT_REG_BLOCK structure for memory clock specific MC setting
  7006. USHORT usRerseved;
  7007. UCHAR ucMemDQ7_0ByteRemap; // DQ line byte remap, =0: Memory Data line BYTE0, =1: BYTE1, =2: BYTE2, =3: BYTE3
  7008. ULONG ulMemDQ7_0BitRemap; // each DQ line ( 7~0) use 3bits, like: DQ0=Bit[2:0], DQ1:[5:3], ... DQ7:[23:21]
  7009. UCHAR ucReservde[4];
  7010. UCHAR ucNumOfVRAMModule;
  7011. ATOM_VRAM_MODULE_V4 aVramInfo[ATOM_MAX_NUMBER_OF_VRAM_MODULE]; // just for allocation, real number of blocks is in ucNumOfVRAMModule;
  7012. ATOM_INIT_REG_BLOCK asMemPatch; // for allocation
  7013. }ATOM_VRAM_INFO_V4;
  7014. typedef struct _ATOM_VRAM_INFO_HEADER_V2_1
  7015. {
  7016. ATOM_COMMON_TABLE_HEADER sHeader;
  7017. USHORT usMemAdjustTblOffset; // offset of ATOM_INIT_REG_BLOCK structure for memory vendor specific MC adjust setting
  7018. USHORT usMemClkPatchTblOffset; // offset of ATOM_INIT_REG_BLOCK structure for memory clock specific MC setting
  7019. USHORT usPerBytePresetOffset; // offset of ATOM_INIT_REG_BLOCK structure for Per Byte Offset Preset Settings
  7020. USHORT usReserved[3];
  7021. UCHAR ucNumOfVRAMModule; // indicate number of VRAM module
  7022. UCHAR ucMemoryClkPatchTblVer; // version of memory AC timing register list
  7023. UCHAR ucVramModuleVer; // indicate ATOM_VRAM_MODUE version
  7024. UCHAR ucReserved;
  7025. ATOM_VRAM_MODULE_V7 aVramInfo[ATOM_MAX_NUMBER_OF_VRAM_MODULE]; // just for allocation, real number of blocks is in ucNumOfVRAMModule;
  7026. }ATOM_VRAM_INFO_HEADER_V2_1;
  7027. typedef struct _ATOM_VRAM_INFO_HEADER_V2_2
  7028. {
  7029. ATOM_COMMON_TABLE_HEADER sHeader;
  7030. USHORT usMemAdjustTblOffset; // offset of ATOM_INIT_REG_BLOCK structure for memory vendor specific MC adjust setting
  7031. USHORT usMemClkPatchTblOffset; // offset of ATOM_INIT_REG_BLOCK structure for memory clock specific MC setting
  7032. USHORT usMcAdjustPerTileTblOffset; // offset of ATOM_INIT_REG_BLOCK structure for Per Byte Offset Preset Settings
  7033. USHORT usMcPhyInitTableOffset; // offset of ATOM_INIT_REG_BLOCK structure for MC phy init set
  7034. USHORT usDramDataRemapTblOffset; // offset of ATOM_DRAM_DATA_REMAP array to indicate DRAM data lane to GPU mapping
  7035. USHORT usReserved1;
  7036. UCHAR ucNumOfVRAMModule; // indicate number of VRAM module
  7037. UCHAR ucMemoryClkPatchTblVer; // version of memory AC timing register list
  7038. UCHAR ucVramModuleVer; // indicate ATOM_VRAM_MODUE version
  7039. UCHAR ucMcPhyTileNum; // indicate the MCD tile number which use in DramDataRemapTbl and usMcAdjustPerTileTblOffset
  7040. ATOM_VRAM_MODULE_V8 aVramInfo[ATOM_MAX_NUMBER_OF_VRAM_MODULE]; // just for allocation, real number of blocks is in ucNumOfVRAMModule;
  7041. }ATOM_VRAM_INFO_HEADER_V2_2;
  7042. typedef struct _ATOM_DRAM_DATA_REMAP
  7043. {
  7044. UCHAR ucByteRemapCh0;
  7045. UCHAR ucByteRemapCh1;
  7046. ULONG ulByte0BitRemapCh0;
  7047. ULONG ulByte1BitRemapCh0;
  7048. ULONG ulByte2BitRemapCh0;
  7049. ULONG ulByte3BitRemapCh0;
  7050. ULONG ulByte0BitRemapCh1;
  7051. ULONG ulByte1BitRemapCh1;
  7052. ULONG ulByte2BitRemapCh1;
  7053. ULONG ulByte3BitRemapCh1;
  7054. }ATOM_DRAM_DATA_REMAP;
  7055. typedef struct _ATOM_VRAM_GPIO_DETECTION_INFO
  7056. {
  7057. ATOM_COMMON_TABLE_HEADER sHeader;
  7058. UCHAR aVID_PinsShift[9]; // 8 bit strap maximum+terminator
  7059. }ATOM_VRAM_GPIO_DETECTION_INFO;
  7060. typedef struct _ATOM_MEMORY_TRAINING_INFO
  7061. {
  7062. ATOM_COMMON_TABLE_HEADER sHeader;
  7063. UCHAR ucTrainingLoop;
  7064. UCHAR ucReserved[3];
  7065. ATOM_INIT_REG_BLOCK asMemTrainingSetting;
  7066. }ATOM_MEMORY_TRAINING_INFO;
  7067. typedef struct _ATOM_MEMORY_TRAINING_INFO_V3_1
  7068. {
  7069. ATOM_COMMON_TABLE_HEADER sHeader;
  7070. ULONG ulMCUcodeVersion;
  7071. USHORT usMCIOInitLen; //len of ATOM_REG_INIT_SETTING array
  7072. USHORT usMCUcodeLen; //len of ATOM_MC_UCODE_DATA array
  7073. USHORT usMCIORegInitOffset; //point of offset of ATOM_REG_INIT_SETTING array
  7074. USHORT usMCUcodeOffset; //point of offset of MC uCode ULONG array.
  7075. }ATOM_MEMORY_TRAINING_INFO_V3_1;
  7076. typedef struct SW_I2C_CNTL_DATA_PARAMETERS
  7077. {
  7078. UCHAR ucControl;
  7079. UCHAR ucData;
  7080. UCHAR ucSatus;
  7081. UCHAR ucTemp;
  7082. } SW_I2C_CNTL_DATA_PARAMETERS;
  7083. #define SW_I2C_CNTL_DATA_PS_ALLOCATION SW_I2C_CNTL_DATA_PARAMETERS
  7084. typedef struct _SW_I2C_IO_DATA_PARAMETERS
  7085. {
  7086. USHORT GPIO_Info;
  7087. UCHAR ucAct;
  7088. UCHAR ucData;
  7089. } SW_I2C_IO_DATA_PARAMETERS;
  7090. #define SW_I2C_IO_DATA_PS_ALLOCATION SW_I2C_IO_DATA_PARAMETERS
  7091. /****************************SW I2C CNTL DEFINITIONS**********************/
  7092. #define SW_I2C_IO_RESET 0
  7093. #define SW_I2C_IO_GET 1
  7094. #define SW_I2C_IO_DRIVE 2
  7095. #define SW_I2C_IO_SET 3
  7096. #define SW_I2C_IO_START 4
  7097. #define SW_I2C_IO_CLOCK 0
  7098. #define SW_I2C_IO_DATA 0x80
  7099. #define SW_I2C_IO_ZERO 0
  7100. #define SW_I2C_IO_ONE 0x100
  7101. #define SW_I2C_CNTL_READ 0
  7102. #define SW_I2C_CNTL_WRITE 1
  7103. #define SW_I2C_CNTL_START 2
  7104. #define SW_I2C_CNTL_STOP 3
  7105. #define SW_I2C_CNTL_OPEN 4
  7106. #define SW_I2C_CNTL_CLOSE 5
  7107. #define SW_I2C_CNTL_WRITE1BIT 6
  7108. //==============================VESA definition Portion===============================
  7109. #define VESA_OEM_PRODUCT_REV '01.00'
  7110. #define VESA_MODE_ATTRIBUTE_MODE_SUPPORT 0xBB //refer to VBE spec p.32, no TTY support
  7111. #define VESA_MODE_WIN_ATTRIBUTE 7
  7112. #define VESA_WIN_SIZE 64
  7113. typedef struct _PTR_32_BIT_STRUCTURE
  7114. {
  7115. USHORT Offset16;
  7116. USHORT Segment16;
  7117. } PTR_32_BIT_STRUCTURE;
  7118. typedef union _PTR_32_BIT_UNION
  7119. {
  7120. PTR_32_BIT_STRUCTURE SegmentOffset;
  7121. ULONG Ptr32_Bit;
  7122. } PTR_32_BIT_UNION;
  7123. typedef struct _VBE_1_2_INFO_BLOCK_UPDATABLE
  7124. {
  7125. UCHAR VbeSignature[4];
  7126. USHORT VbeVersion;
  7127. PTR_32_BIT_UNION OemStringPtr;
  7128. UCHAR Capabilities[4];
  7129. PTR_32_BIT_UNION VideoModePtr;
  7130. USHORT TotalMemory;
  7131. } VBE_1_2_INFO_BLOCK_UPDATABLE;
  7132. typedef struct _VBE_2_0_INFO_BLOCK_UPDATABLE
  7133. {
  7134. VBE_1_2_INFO_BLOCK_UPDATABLE CommonBlock;
  7135. USHORT OemSoftRev;
  7136. PTR_32_BIT_UNION OemVendorNamePtr;
  7137. PTR_32_BIT_UNION OemProductNamePtr;
  7138. PTR_32_BIT_UNION OemProductRevPtr;
  7139. } VBE_2_0_INFO_BLOCK_UPDATABLE;
  7140. typedef union _VBE_VERSION_UNION
  7141. {
  7142. VBE_2_0_INFO_BLOCK_UPDATABLE VBE_2_0_InfoBlock;
  7143. VBE_1_2_INFO_BLOCK_UPDATABLE VBE_1_2_InfoBlock;
  7144. } VBE_VERSION_UNION;
  7145. typedef struct _VBE_INFO_BLOCK
  7146. {
  7147. VBE_VERSION_UNION UpdatableVBE_Info;
  7148. UCHAR Reserved[222];
  7149. UCHAR OemData[256];
  7150. } VBE_INFO_BLOCK;
  7151. typedef struct _VBE_FP_INFO
  7152. {
  7153. USHORT HSize;
  7154. USHORT VSize;
  7155. USHORT FPType;
  7156. UCHAR RedBPP;
  7157. UCHAR GreenBPP;
  7158. UCHAR BlueBPP;
  7159. UCHAR ReservedBPP;
  7160. ULONG RsvdOffScrnMemSize;
  7161. ULONG RsvdOffScrnMEmPtr;
  7162. UCHAR Reserved[14];
  7163. } VBE_FP_INFO;
  7164. typedef struct _VESA_MODE_INFO_BLOCK
  7165. {
  7166. // Mandatory information for all VBE revisions
  7167. USHORT ModeAttributes; // dw ? ; mode attributes
  7168. UCHAR WinAAttributes; // db ? ; window A attributes
  7169. UCHAR WinBAttributes; // db ? ; window B attributes
  7170. USHORT WinGranularity; // dw ? ; window granularity
  7171. USHORT WinSize; // dw ? ; window size
  7172. USHORT WinASegment; // dw ? ; window A start segment
  7173. USHORT WinBSegment; // dw ? ; window B start segment
  7174. ULONG WinFuncPtr; // dd ? ; real mode pointer to window function
  7175. USHORT BytesPerScanLine;// dw ? ; bytes per scan line
  7176. //; Mandatory information for VBE 1.2 and above
  7177. USHORT XResolution; // dw ? ; horizontal resolution in pixels or characters
  7178. USHORT YResolution; // dw ? ; vertical resolution in pixels or characters
  7179. UCHAR XCharSize; // db ? ; character cell width in pixels
  7180. UCHAR YCharSize; // db ? ; character cell height in pixels
  7181. UCHAR NumberOfPlanes; // db ? ; number of memory planes
  7182. UCHAR BitsPerPixel; // db ? ; bits per pixel
  7183. UCHAR NumberOfBanks; // db ? ; number of banks
  7184. UCHAR MemoryModel; // db ? ; memory model type
  7185. UCHAR BankSize; // db ? ; bank size in KB
  7186. UCHAR NumberOfImagePages;// db ? ; number of images
  7187. UCHAR ReservedForPageFunction;//db 1 ; reserved for page function
  7188. //; Direct Color fields(required for direct/6 and YUV/7 memory models)
  7189. UCHAR RedMaskSize; // db ? ; size of direct color red mask in bits
  7190. UCHAR RedFieldPosition; // db ? ; bit position of lsb of red mask
  7191. UCHAR GreenMaskSize; // db ? ; size of direct color green mask in bits
  7192. UCHAR GreenFieldPosition; // db ? ; bit position of lsb of green mask
  7193. UCHAR BlueMaskSize; // db ? ; size of direct color blue mask in bits
  7194. UCHAR BlueFieldPosition; // db ? ; bit position of lsb of blue mask
  7195. UCHAR RsvdMaskSize; // db ? ; size of direct color reserved mask in bits
  7196. UCHAR RsvdFieldPosition; // db ? ; bit position of lsb of reserved mask
  7197. UCHAR DirectColorModeInfo;// db ? ; direct color mode attributes
  7198. //; Mandatory information for VBE 2.0 and above
  7199. ULONG PhysBasePtr; // dd ? ; physical address for flat memory frame buffer
  7200. ULONG Reserved_1; // dd 0 ; reserved - always set to 0
  7201. USHORT Reserved_2; // dw 0 ; reserved - always set to 0
  7202. //; Mandatory information for VBE 3.0 and above
  7203. USHORT LinBytesPerScanLine; // dw ? ; bytes per scan line for linear modes
  7204. UCHAR BnkNumberOfImagePages;// db ? ; number of images for banked modes
  7205. UCHAR LinNumberOfImagPages; // db ? ; number of images for linear modes
  7206. UCHAR LinRedMaskSize; // db ? ; size of direct color red mask(linear modes)
  7207. UCHAR LinRedFieldPosition; // db ? ; bit position of lsb of red mask(linear modes)
  7208. UCHAR LinGreenMaskSize; // db ? ; size of direct color green mask(linear modes)
  7209. UCHAR LinGreenFieldPosition;// db ? ; bit position of lsb of green mask(linear modes)
  7210. UCHAR LinBlueMaskSize; // db ? ; size of direct color blue mask(linear modes)
  7211. UCHAR LinBlueFieldPosition; // db ? ; bit position of lsb of blue mask(linear modes)
  7212. UCHAR LinRsvdMaskSize; // db ? ; size of direct color reserved mask(linear modes)
  7213. UCHAR LinRsvdFieldPosition; // db ? ; bit position of lsb of reserved mask(linear modes)
  7214. ULONG MaxPixelClock; // dd ? ; maximum pixel clock(in Hz) for graphics mode
  7215. UCHAR Reserved; // db 190 dup (0)
  7216. } VESA_MODE_INFO_BLOCK;
  7217. // BIOS function CALLS
  7218. #define ATOM_BIOS_EXTENDED_FUNCTION_CODE 0xA0 // ATI Extended Function code
  7219. #define ATOM_BIOS_FUNCTION_COP_MODE 0x00
  7220. #define ATOM_BIOS_FUNCTION_SHORT_QUERY1 0x04
  7221. #define ATOM_BIOS_FUNCTION_SHORT_QUERY2 0x05
  7222. #define ATOM_BIOS_FUNCTION_SHORT_QUERY3 0x06
  7223. #define ATOM_BIOS_FUNCTION_GET_DDC 0x0B
  7224. #define ATOM_BIOS_FUNCTION_ASIC_DSTATE 0x0E
  7225. #define ATOM_BIOS_FUNCTION_DEBUG_PLAY 0x0F
  7226. #define ATOM_BIOS_FUNCTION_STV_STD 0x16
  7227. #define ATOM_BIOS_FUNCTION_DEVICE_DET 0x17
  7228. #define ATOM_BIOS_FUNCTION_DEVICE_SWITCH 0x18
  7229. #define ATOM_BIOS_FUNCTION_PANEL_CONTROL 0x82
  7230. #define ATOM_BIOS_FUNCTION_OLD_DEVICE_DET 0x83
  7231. #define ATOM_BIOS_FUNCTION_OLD_DEVICE_SWITCH 0x84
  7232. #define ATOM_BIOS_FUNCTION_HW_ICON 0x8A
  7233. #define ATOM_BIOS_FUNCTION_SET_CMOS 0x8B
  7234. #define SUB_FUNCTION_UPDATE_DISPLAY_INFO 0x8000 // Sub function 80
  7235. #define SUB_FUNCTION_UPDATE_EXPANSION_INFO 0x8100 // Sub function 80
  7236. #define ATOM_BIOS_FUNCTION_DISPLAY_INFO 0x8D
  7237. #define ATOM_BIOS_FUNCTION_DEVICE_ON_OFF 0x8E
  7238. #define ATOM_BIOS_FUNCTION_VIDEO_STATE 0x8F
  7239. #define ATOM_SUB_FUNCTION_GET_CRITICAL_STATE 0x0300 // Sub function 03
  7240. #define ATOM_SUB_FUNCTION_GET_LIDSTATE 0x0700 // Sub function 7
  7241. #define ATOM_SUB_FUNCTION_THERMAL_STATE_NOTICE 0x1400 // Notify caller the current thermal state
  7242. #define ATOM_SUB_FUNCTION_CRITICAL_STATE_NOTICE 0x8300 // Notify caller the current critical state
  7243. #define ATOM_SUB_FUNCTION_SET_LIDSTATE 0x8500 // Sub function 85
  7244. #define ATOM_SUB_FUNCTION_GET_REQ_DISPLAY_FROM_SBIOS_MODE 0x8900// Sub function 89
  7245. #define ATOM_SUB_FUNCTION_INFORM_ADC_SUPPORT 0x9400 // Notify caller that ADC is supported
  7246. #define ATOM_BIOS_FUNCTION_VESA_DPMS 0x4F10 // Set DPMS
  7247. #define ATOM_SUB_FUNCTION_SET_DPMS 0x0001 // BL: Sub function 01
  7248. #define ATOM_SUB_FUNCTION_GET_DPMS 0x0002 // BL: Sub function 02
  7249. #define ATOM_PARAMETER_VESA_DPMS_ON 0x0000 // BH Parameter for DPMS ON.
  7250. #define ATOM_PARAMETER_VESA_DPMS_STANDBY 0x0100 // BH Parameter for DPMS STANDBY
  7251. #define ATOM_PARAMETER_VESA_DPMS_SUSPEND 0x0200 // BH Parameter for DPMS SUSPEND
  7252. #define ATOM_PARAMETER_VESA_DPMS_OFF 0x0400 // BH Parameter for DPMS OFF
  7253. #define ATOM_PARAMETER_VESA_DPMS_REDUCE_ON 0x0800 // BH Parameter for DPMS REDUCE ON (NOT SUPPORTED)
  7254. #define ATOM_BIOS_RETURN_CODE_MASK 0x0000FF00L
  7255. #define ATOM_BIOS_REG_HIGH_MASK 0x0000FF00L
  7256. #define ATOM_BIOS_REG_LOW_MASK 0x000000FFL
  7257. // structure used for VBIOS only
  7258. //DispOutInfoTable
  7259. typedef struct _ASIC_TRANSMITTER_INFO
  7260. {
  7261. USHORT usTransmitterObjId;
  7262. USHORT usSupportDevice;
  7263. UCHAR ucTransmitterCmdTblId;
  7264. UCHAR ucConfig;
  7265. UCHAR ucEncoderID; //available 1st encoder ( default )
  7266. UCHAR ucOptionEncoderID; //available 2nd encoder ( optional )
  7267. UCHAR uc2ndEncoderID;
  7268. UCHAR ucReserved;
  7269. }ASIC_TRANSMITTER_INFO;
  7270. #define ASIC_TRANSMITTER_INFO_CONFIG__DVO_SDR_MODE 0x01
  7271. #define ASIC_TRANSMITTER_INFO_CONFIG__COHERENT_MODE 0x02
  7272. #define ASIC_TRANSMITTER_INFO_CONFIG__ENCODEROBJ_ID_MASK 0xc4
  7273. #define ASIC_TRANSMITTER_INFO_CONFIG__ENCODER_A 0x00
  7274. #define ASIC_TRANSMITTER_INFO_CONFIG__ENCODER_B 0x04
  7275. #define ASIC_TRANSMITTER_INFO_CONFIG__ENCODER_C 0x40
  7276. #define ASIC_TRANSMITTER_INFO_CONFIG__ENCODER_D 0x44
  7277. #define ASIC_TRANSMITTER_INFO_CONFIG__ENCODER_E 0x80
  7278. #define ASIC_TRANSMITTER_INFO_CONFIG__ENCODER_F 0x84
  7279. typedef struct _ASIC_ENCODER_INFO
  7280. {
  7281. UCHAR ucEncoderID;
  7282. UCHAR ucEncoderConfig;
  7283. USHORT usEncoderCmdTblId;
  7284. }ASIC_ENCODER_INFO;
  7285. typedef struct _ATOM_DISP_OUT_INFO
  7286. {
  7287. ATOM_COMMON_TABLE_HEADER sHeader;
  7288. USHORT ptrTransmitterInfo;
  7289. USHORT ptrEncoderInfo;
  7290. ASIC_TRANSMITTER_INFO asTransmitterInfo[1];
  7291. ASIC_ENCODER_INFO asEncoderInfo[1];
  7292. }ATOM_DISP_OUT_INFO;
  7293. typedef struct _ATOM_DISP_OUT_INFO_V2
  7294. {
  7295. ATOM_COMMON_TABLE_HEADER sHeader;
  7296. USHORT ptrTransmitterInfo;
  7297. USHORT ptrEncoderInfo;
  7298. USHORT ptrMainCallParserFar; // direct address of main parser call in VBIOS binary.
  7299. ASIC_TRANSMITTER_INFO asTransmitterInfo[1];
  7300. ASIC_ENCODER_INFO asEncoderInfo[1];
  7301. }ATOM_DISP_OUT_INFO_V2;
  7302. typedef struct _ATOM_DISP_CLOCK_ID {
  7303. UCHAR ucPpllId;
  7304. UCHAR ucPpllAttribute;
  7305. }ATOM_DISP_CLOCK_ID;
  7306. // ucPpllAttribute
  7307. #define CLOCK_SOURCE_SHAREABLE 0x01
  7308. #define CLOCK_SOURCE_DP_MODE 0x02
  7309. #define CLOCK_SOURCE_NONE_DP_MODE 0x04
  7310. //DispOutInfoTable
  7311. typedef struct _ASIC_TRANSMITTER_INFO_V2
  7312. {
  7313. USHORT usTransmitterObjId;
  7314. USHORT usDispClkIdOffset; // point to clock source id list supported by Encoder Object
  7315. UCHAR ucTransmitterCmdTblId;
  7316. UCHAR ucConfig;
  7317. UCHAR ucEncoderID; // available 1st encoder ( default )
  7318. UCHAR ucOptionEncoderID; // available 2nd encoder ( optional )
  7319. UCHAR uc2ndEncoderID;
  7320. UCHAR ucReserved;
  7321. }ASIC_TRANSMITTER_INFO_V2;
  7322. typedef struct _ATOM_DISP_OUT_INFO_V3
  7323. {
  7324. ATOM_COMMON_TABLE_HEADER sHeader;
  7325. USHORT ptrTransmitterInfo;
  7326. USHORT ptrEncoderInfo;
  7327. USHORT ptrMainCallParserFar; // direct address of main parser call in VBIOS binary.
  7328. USHORT usReserved;
  7329. UCHAR ucDCERevision;
  7330. UCHAR ucMaxDispEngineNum;
  7331. UCHAR ucMaxActiveDispEngineNum;
  7332. UCHAR ucMaxPPLLNum;
  7333. UCHAR ucCoreRefClkSource; // value of CORE_REF_CLK_SOURCE
  7334. UCHAR ucDispCaps;
  7335. UCHAR ucReserved[2];
  7336. ASIC_TRANSMITTER_INFO_V2 asTransmitterInfo[1]; // for alligment only
  7337. }ATOM_DISP_OUT_INFO_V3;
  7338. //ucDispCaps
  7339. #define DISPLAY_CAPS__DP_PCLK_FROM_PPLL 0x01
  7340. #define DISPLAY_CAPS__FORCE_DISPDEV_CONNECTED 0x02
  7341. typedef enum CORE_REF_CLK_SOURCE{
  7342. CLOCK_SRC_XTALIN=0,
  7343. CLOCK_SRC_XO_IN=1,
  7344. CLOCK_SRC_XO_IN2=2,
  7345. }CORE_REF_CLK_SOURCE;
  7346. // DispDevicePriorityInfo
  7347. typedef struct _ATOM_DISPLAY_DEVICE_PRIORITY_INFO
  7348. {
  7349. ATOM_COMMON_TABLE_HEADER sHeader;
  7350. USHORT asDevicePriority[16];
  7351. }ATOM_DISPLAY_DEVICE_PRIORITY_INFO;
  7352. //ProcessAuxChannelTransactionTable
  7353. typedef struct _PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS
  7354. {
  7355. USHORT lpAuxRequest;
  7356. USHORT lpDataOut;
  7357. UCHAR ucChannelID;
  7358. union
  7359. {
  7360. UCHAR ucReplyStatus;
  7361. UCHAR ucDelay;
  7362. };
  7363. UCHAR ucDataOutLen;
  7364. UCHAR ucReserved;
  7365. }PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS;
  7366. //ProcessAuxChannelTransactionTable
  7367. typedef struct _PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS_V2
  7368. {
  7369. USHORT lpAuxRequest;
  7370. USHORT lpDataOut;
  7371. UCHAR ucChannelID;
  7372. union
  7373. {
  7374. UCHAR ucReplyStatus;
  7375. UCHAR ucDelay;
  7376. };
  7377. UCHAR ucDataOutLen;
  7378. UCHAR ucHPD_ID; //=0: HPD1, =1: HPD2, =2: HPD3, =3: HPD4, =4: HPD5, =5: HPD6
  7379. }PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS_V2;
  7380. #define PROCESS_AUX_CHANNEL_TRANSACTION_PS_ALLOCATION PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS
  7381. //GetSinkType
  7382. typedef struct _DP_ENCODER_SERVICE_PARAMETERS
  7383. {
  7384. USHORT ucLinkClock;
  7385. union
  7386. {
  7387. UCHAR ucConfig; // for DP training command
  7388. UCHAR ucI2cId; // use for GET_SINK_TYPE command
  7389. };
  7390. UCHAR ucAction;
  7391. UCHAR ucStatus;
  7392. UCHAR ucLaneNum;
  7393. UCHAR ucReserved[2];
  7394. }DP_ENCODER_SERVICE_PARAMETERS;
  7395. // ucAction
  7396. #define ATOM_DP_ACTION_GET_SINK_TYPE 0x01
  7397. #define DP_ENCODER_SERVICE_PS_ALLOCATION WRITE_ONE_BYTE_HW_I2C_DATA_PARAMETERS
  7398. typedef struct _DP_ENCODER_SERVICE_PARAMETERS_V2
  7399. {
  7400. USHORT usExtEncoderObjId; // External Encoder Object Id, output parameter only, use when ucAction = DP_SERVICE_V2_ACTION_DET_EXT_CONNECTION
  7401. UCHAR ucAuxId;
  7402. UCHAR ucAction;
  7403. UCHAR ucSinkType; // Iput and Output parameters.
  7404. UCHAR ucHPDId; // Input parameter, used when ucAction = DP_SERVICE_V2_ACTION_DET_EXT_CONNECTION
  7405. UCHAR ucReserved[2];
  7406. }DP_ENCODER_SERVICE_PARAMETERS_V2;
  7407. typedef struct _DP_ENCODER_SERVICE_PS_ALLOCATION_V2
  7408. {
  7409. DP_ENCODER_SERVICE_PARAMETERS_V2 asDPServiceParam;
  7410. PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS_V2 asAuxParam;
  7411. }DP_ENCODER_SERVICE_PS_ALLOCATION_V2;
  7412. // ucAction
  7413. #define DP_SERVICE_V2_ACTION_GET_SINK_TYPE 0x01
  7414. #define DP_SERVICE_V2_ACTION_DET_LCD_CONNECTION 0x02
  7415. // DP_TRAINING_TABLE
  7416. #define DPCD_SET_LINKRATE_LANENUM_PATTERN1_TBL_ADDR ATOM_DP_TRAINING_TBL_ADDR
  7417. #define DPCD_SET_SS_CNTL_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 8 )
  7418. #define DPCD_SET_LANE_VSWING_PREEMP_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 16 )
  7419. #define DPCD_SET_TRAINING_PATTERN0_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 24 )
  7420. #define DPCD_SET_TRAINING_PATTERN2_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 32)
  7421. #define DPCD_GET_LINKRATE_LANENUM_SS_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 40)
  7422. #define DPCD_GET_LANE_STATUS_ADJUST_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 48)
  7423. #define DP_I2C_AUX_DDC_WRITE_START_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 60)
  7424. #define DP_I2C_AUX_DDC_WRITE_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 64)
  7425. #define DP_I2C_AUX_DDC_READ_START_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 72)
  7426. #define DP_I2C_AUX_DDC_READ_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 76)
  7427. #define DP_I2C_AUX_DDC_WRITE_END_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 80)
  7428. #define DP_I2C_AUX_DDC_READ_END_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 84)
  7429. typedef struct _PROCESS_I2C_CHANNEL_TRANSACTION_PARAMETERS
  7430. {
  7431. UCHAR ucI2CSpeed;
  7432. union
  7433. {
  7434. UCHAR ucRegIndex;
  7435. UCHAR ucStatus;
  7436. };
  7437. USHORT lpI2CDataOut;
  7438. UCHAR ucFlag;
  7439. UCHAR ucTransBytes;
  7440. UCHAR ucSlaveAddr;
  7441. UCHAR ucLineNumber;
  7442. }PROCESS_I2C_CHANNEL_TRANSACTION_PARAMETERS;
  7443. #define PROCESS_I2C_CHANNEL_TRANSACTION_PS_ALLOCATION PROCESS_I2C_CHANNEL_TRANSACTION_PARAMETERS
  7444. //ucFlag
  7445. #define HW_I2C_WRITE 1
  7446. #define HW_I2C_READ 0
  7447. #define I2C_2BYTE_ADDR 0x02
  7448. /****************************************************************************/
  7449. // Structures used by HW_Misc_OperationTable
  7450. /****************************************************************************/
  7451. typedef struct _ATOM_HW_MISC_OPERATION_INPUT_PARAMETER_V1_1
  7452. {
  7453. UCHAR ucCmd; // Input: To tell which action to take
  7454. UCHAR ucReserved[3];
  7455. ULONG ulReserved;
  7456. }ATOM_HW_MISC_OPERATION_INPUT_PARAMETER_V1_1;
  7457. typedef struct _ATOM_HW_MISC_OPERATION_OUTPUT_PARAMETER_V1_1
  7458. {
  7459. UCHAR ucReturnCode; // Output: Return value base on action was taken
  7460. UCHAR ucReserved[3];
  7461. ULONG ulReserved;
  7462. }ATOM_HW_MISC_OPERATION_OUTPUT_PARAMETER_V1_1;
  7463. // Actions code
  7464. #define ATOM_GET_SDI_SUPPORT 0xF0
  7465. // Return code
  7466. #define ATOM_UNKNOWN_CMD 0
  7467. #define ATOM_FEATURE_NOT_SUPPORTED 1
  7468. #define ATOM_FEATURE_SUPPORTED 2
  7469. typedef struct _ATOM_HW_MISC_OPERATION_PS_ALLOCATION
  7470. {
  7471. ATOM_HW_MISC_OPERATION_INPUT_PARAMETER_V1_1 sInput_Output;
  7472. PROCESS_I2C_CHANNEL_TRANSACTION_PARAMETERS sReserved;
  7473. }ATOM_HW_MISC_OPERATION_PS_ALLOCATION;
  7474. /****************************************************************************/
  7475. typedef struct _SET_HWBLOCK_INSTANCE_PARAMETER_V2
  7476. {
  7477. UCHAR ucHWBlkInst; // HW block instance, 0, 1, 2, ...
  7478. UCHAR ucReserved[3];
  7479. }SET_HWBLOCK_INSTANCE_PARAMETER_V2;
  7480. #define HWBLKINST_INSTANCE_MASK 0x07
  7481. #define HWBLKINST_HWBLK_MASK 0xF0
  7482. #define HWBLKINST_HWBLK_SHIFT 0x04
  7483. //ucHWBlock
  7484. #define SELECT_DISP_ENGINE 0
  7485. #define SELECT_DISP_PLL 1
  7486. #define SELECT_DCIO_UNIPHY_LINK0 2
  7487. #define SELECT_DCIO_UNIPHY_LINK1 3
  7488. #define SELECT_DCIO_IMPCAL 4
  7489. #define SELECT_DCIO_DIG 6
  7490. #define SELECT_CRTC_PIXEL_RATE 7
  7491. #define SELECT_VGA_BLK 8
  7492. // DIGTransmitterInfoTable structure used to program UNIPHY settings
  7493. typedef struct _DIG_TRANSMITTER_INFO_HEADER_V3_1{
  7494. ATOM_COMMON_TABLE_HEADER sHeader;
  7495. USHORT usDPVsPreEmphSettingOffset; // offset of PHY_ANALOG_SETTING_INFO * with DP Voltage Swing and Pre-Emphasis for each Link clock
  7496. USHORT usPhyAnalogRegListOffset; // offset of CLOCK_CONDITION_REGESTER_INFO* with None-DP mode Analog Setting's register Info
  7497. USHORT usPhyAnalogSettingOffset; // offset of CLOCK_CONDITION_SETTING_ENTRY* with None-DP mode Analog Setting for each link clock range
  7498. USHORT usPhyPllRegListOffset; // offset of CLOCK_CONDITION_REGESTER_INFO* with Phy Pll register Info
  7499. USHORT usPhyPllSettingOffset; // offset of CLOCK_CONDITION_SETTING_ENTRY* with Phy Pll Settings
  7500. }DIG_TRANSMITTER_INFO_HEADER_V3_1;
  7501. typedef struct _DIG_TRANSMITTER_INFO_HEADER_V3_2{
  7502. ATOM_COMMON_TABLE_HEADER sHeader;
  7503. USHORT usDPVsPreEmphSettingOffset; // offset of PHY_ANALOG_SETTING_INFO * with DP Voltage Swing and Pre-Emphasis for each Link clock
  7504. USHORT usPhyAnalogRegListOffset; // offset of CLOCK_CONDITION_REGESTER_INFO* with None-DP mode Analog Setting's register Info
  7505. USHORT usPhyAnalogSettingOffset; // offset of CLOCK_CONDITION_SETTING_ENTRY* with None-DP mode Analog Setting for each link clock range
  7506. USHORT usPhyPllRegListOffset; // offset of CLOCK_CONDITION_REGESTER_INFO* with Phy Pll register Info
  7507. USHORT usPhyPllSettingOffset; // offset of CLOCK_CONDITION_SETTING_ENTRY* with Phy Pll Settings
  7508. USHORT usDPSSRegListOffset; // offset of CLOCK_CONDITION_REGESTER_INFO* with Phy SS Pll register Info
  7509. USHORT usDPSSSettingOffset; // offset of CLOCK_CONDITION_SETTING_ENTRY* with Phy SS Pll Settings
  7510. }DIG_TRANSMITTER_INFO_HEADER_V3_2;
  7511. typedef struct _DIG_TRANSMITTER_INFO_HEADER_V3_3{
  7512. ATOM_COMMON_TABLE_HEADER sHeader;
  7513. USHORT usDPVsPreEmphSettingOffset; // offset of PHY_ANALOG_SETTING_INFO * with DP Voltage Swing and Pre-Emphasis for each Link clock
  7514. USHORT usPhyAnalogRegListOffset; // offset of CLOCK_CONDITION_REGESTER_INFO* with None-DP mode Analog Setting's register Info
  7515. USHORT usPhyAnalogSettingOffset; // offset of CLOCK_CONDITION_SETTING_ENTRY* with None-DP mode Analog Setting for each link clock range
  7516. USHORT usPhyPllRegListOffset; // offset of CLOCK_CONDITION_REGESTER_INFO* with Phy Pll register Info
  7517. USHORT usPhyPllSettingOffset; // offset of CLOCK_CONDITION_SETTING_ENTRY* with Phy Pll Settings
  7518. USHORT usDPSSRegListOffset; // offset of CLOCK_CONDITION_REGESTER_INFO* with Phy SS Pll register Info
  7519. USHORT usDPSSSettingOffset; // offset of CLOCK_CONDITION_SETTING_ENTRY* with Phy SS Pll Settings
  7520. USHORT usEDPVsLegacyModeOffset; // offset of PHY_ANALOG_SETTING_INFO * with eDP Legacy Mode Voltage Swing and Pre-Emphasis for each Link clock
  7521. USHORT useDPVsLowVdiffModeOffset; // offset of PHY_ANALOG_SETTING_INFO * with eDP Low VDiff Mode Voltage Swing and Pre-Emphasis for each Link clock
  7522. USHORT useDPVsHighVdiffModeOffset; // offset of PHY_ANALOG_SETTING_INFO * with eDP High VDiff Mode Voltage Swing and Pre-Emphasis for each Link clock
  7523. USHORT useDPVsStretchModeOffset; // offset of PHY_ANALOG_SETTING_INFO * with eDP Stretch Mode Voltage Swing and Pre-Emphasis for each Link clock
  7524. USHORT useDPVsSingleVdiffModeOffset; // offset of PHY_ANALOG_SETTING_INFO * with eDP Single Vdiff Mode Voltage Swing and Pre-Emphasis for each Link clock
  7525. USHORT useDPVsVariablePremModeOffset; // offset of PHY_ANALOG_SETTING_INFO * with eDP Single Vidff+Variable PreEmphasis Voltage Swing and Pre-Emphasis for each Link clock
  7526. }DIG_TRANSMITTER_INFO_HEADER_V3_3;
  7527. typedef struct _CLOCK_CONDITION_REGESTER_INFO{
  7528. USHORT usRegisterIndex;
  7529. UCHAR ucStartBit;
  7530. UCHAR ucEndBit;
  7531. }CLOCK_CONDITION_REGESTER_INFO;
  7532. typedef struct _CLOCK_CONDITION_SETTING_ENTRY{
  7533. USHORT usMaxClockFreq;
  7534. UCHAR ucEncodeMode;
  7535. UCHAR ucPhySel;
  7536. ULONG ulAnalogSetting[1];
  7537. }CLOCK_CONDITION_SETTING_ENTRY;
  7538. typedef struct _CLOCK_CONDITION_SETTING_INFO{
  7539. USHORT usEntrySize;
  7540. CLOCK_CONDITION_SETTING_ENTRY asClkCondSettingEntry[1];
  7541. }CLOCK_CONDITION_SETTING_INFO;
  7542. typedef struct _PHY_CONDITION_REG_VAL{
  7543. ULONG ulCondition;
  7544. ULONG ulRegVal;
  7545. }PHY_CONDITION_REG_VAL;
  7546. typedef struct _PHY_CONDITION_REG_VAL_V2{
  7547. ULONG ulCondition;
  7548. UCHAR ucCondition2;
  7549. ULONG ulRegVal;
  7550. }PHY_CONDITION_REG_VAL_V2;
  7551. typedef struct _PHY_CONDITION_REG_INFO{
  7552. USHORT usRegIndex;
  7553. USHORT usSize;
  7554. PHY_CONDITION_REG_VAL asRegVal[1];
  7555. }PHY_CONDITION_REG_INFO;
  7556. typedef struct _PHY_CONDITION_REG_INFO_V2{
  7557. USHORT usRegIndex;
  7558. USHORT usSize;
  7559. PHY_CONDITION_REG_VAL_V2 asRegVal[1];
  7560. }PHY_CONDITION_REG_INFO_V2;
  7561. typedef struct _PHY_ANALOG_SETTING_INFO{
  7562. UCHAR ucEncodeMode;
  7563. UCHAR ucPhySel;
  7564. USHORT usSize;
  7565. PHY_CONDITION_REG_INFO asAnalogSetting[1];
  7566. }PHY_ANALOG_SETTING_INFO;
  7567. typedef struct _PHY_ANALOG_SETTING_INFO_V2{
  7568. UCHAR ucEncodeMode;
  7569. UCHAR ucPhySel;
  7570. USHORT usSize;
  7571. PHY_CONDITION_REG_INFO_V2 asAnalogSetting[1];
  7572. }PHY_ANALOG_SETTING_INFO_V2;
  7573. typedef struct _GFX_HAVESTING_PARAMETERS {
  7574. UCHAR ucGfxBlkId; //GFX blk id to be harvested, like CU, RB or PRIM
  7575. UCHAR ucReserved; //reserved
  7576. UCHAR ucActiveUnitNumPerSH; //requested active CU/RB/PRIM number per shader array
  7577. UCHAR ucMaxUnitNumPerSH; //max CU/RB/PRIM number per shader array
  7578. } GFX_HAVESTING_PARAMETERS;
  7579. //ucGfxBlkId
  7580. #define GFX_HARVESTING_CU_ID 0
  7581. #define GFX_HARVESTING_RB_ID 1
  7582. #define GFX_HARVESTING_PRIM_ID 2
  7583. typedef struct _VBIOS_ROM_HEADER{
  7584. UCHAR PciRomSignature[2];
  7585. UCHAR ucPciRomSizeIn512bytes;
  7586. UCHAR ucJumpCoreMainInitBIOS;
  7587. USHORT usLabelCoreMainInitBIOS;
  7588. UCHAR PciReservedSpace[18];
  7589. USHORT usPciDataStructureOffset;
  7590. UCHAR Rsvd1d_1a[4];
  7591. char strIbm[3];
  7592. UCHAR CheckSum[14];
  7593. UCHAR ucBiosMsgNumber;
  7594. char str761295520[16];
  7595. USHORT usLabelCoreVPOSTNoMode;
  7596. USHORT usSpecialPostOffset;
  7597. UCHAR ucSpeicalPostImageSizeIn512Bytes;
  7598. UCHAR Rsved47_45[3];
  7599. USHORT usROM_HeaderInformationTableOffset;
  7600. UCHAR Rsved4f_4a[6];
  7601. char strBuildTimeStamp[20];
  7602. UCHAR ucJumpCoreXFuncFarHandler;
  7603. USHORT usCoreXFuncFarHandlerOffset;
  7604. UCHAR ucRsved67;
  7605. UCHAR ucJumpCoreVFuncFarHandler;
  7606. USHORT usCoreVFuncFarHandlerOffset;
  7607. UCHAR Rsved6d_6b[3];
  7608. USHORT usATOM_BIOS_MESSAGE_Offset;
  7609. }VBIOS_ROM_HEADER;
  7610. /****************************************************************************/
  7611. //Portion VI: Definitinos for vbios MC scratch registers that driver used
  7612. /****************************************************************************/
  7613. #define MC_MISC0__MEMORY_TYPE_MASK 0xF0000000
  7614. #define MC_MISC0__MEMORY_TYPE__GDDR1 0x10000000
  7615. #define MC_MISC0__MEMORY_TYPE__DDR2 0x20000000
  7616. #define MC_MISC0__MEMORY_TYPE__GDDR3 0x30000000
  7617. #define MC_MISC0__MEMORY_TYPE__GDDR4 0x40000000
  7618. #define MC_MISC0__MEMORY_TYPE__GDDR5 0x50000000
  7619. #define MC_MISC0__MEMORY_TYPE__HBM 0x60000000
  7620. #define MC_MISC0__MEMORY_TYPE__DDR3 0xB0000000
  7621. #define ATOM_MEM_TYPE_DDR_STRING "DDR"
  7622. #define ATOM_MEM_TYPE_DDR2_STRING "DDR2"
  7623. #define ATOM_MEM_TYPE_GDDR3_STRING "GDDR3"
  7624. #define ATOM_MEM_TYPE_GDDR4_STRING "GDDR4"
  7625. #define ATOM_MEM_TYPE_GDDR5_STRING "GDDR5"
  7626. #define ATOM_MEM_TYPE_HBM_STRING "HBM"
  7627. #define ATOM_MEM_TYPE_DDR3_STRING "DDR3"
  7628. /****************************************************************************/
  7629. //Portion VII: Definitinos being oboselete
  7630. /****************************************************************************/
  7631. //==========================================================================================
  7632. //Remove the definitions below when driver is ready!
  7633. typedef struct _ATOM_DAC_INFO
  7634. {
  7635. ATOM_COMMON_TABLE_HEADER sHeader;
  7636. USHORT usMaxFrequency; // in 10kHz unit
  7637. USHORT usReserved;
  7638. }ATOM_DAC_INFO;
  7639. typedef struct _COMPASSIONATE_DATA
  7640. {
  7641. ATOM_COMMON_TABLE_HEADER sHeader;
  7642. //============================== DAC1 portion
  7643. UCHAR ucDAC1_BG_Adjustment;
  7644. UCHAR ucDAC1_DAC_Adjustment;
  7645. USHORT usDAC1_FORCE_Data;
  7646. //============================== DAC2 portion
  7647. UCHAR ucDAC2_CRT2_BG_Adjustment;
  7648. UCHAR ucDAC2_CRT2_DAC_Adjustment;
  7649. USHORT usDAC2_CRT2_FORCE_Data;
  7650. USHORT usDAC2_CRT2_MUX_RegisterIndex;
  7651. UCHAR ucDAC2_CRT2_MUX_RegisterInfo; //Bit[4:0]=Bit position,Bit[7]=1:Active High;=0 Active Low
  7652. UCHAR ucDAC2_NTSC_BG_Adjustment;
  7653. UCHAR ucDAC2_NTSC_DAC_Adjustment;
  7654. USHORT usDAC2_TV1_FORCE_Data;
  7655. USHORT usDAC2_TV1_MUX_RegisterIndex;
  7656. UCHAR ucDAC2_TV1_MUX_RegisterInfo; //Bit[4:0]=Bit position,Bit[7]=1:Active High;=0 Active Low
  7657. UCHAR ucDAC2_CV_BG_Adjustment;
  7658. UCHAR ucDAC2_CV_DAC_Adjustment;
  7659. USHORT usDAC2_CV_FORCE_Data;
  7660. USHORT usDAC2_CV_MUX_RegisterIndex;
  7661. UCHAR ucDAC2_CV_MUX_RegisterInfo; //Bit[4:0]=Bit position,Bit[7]=1:Active High;=0 Active Low
  7662. UCHAR ucDAC2_PAL_BG_Adjustment;
  7663. UCHAR ucDAC2_PAL_DAC_Adjustment;
  7664. USHORT usDAC2_TV2_FORCE_Data;
  7665. }COMPASSIONATE_DATA;
  7666. /****************************Supported Device Info Table Definitions**********************/
  7667. // ucConnectInfo:
  7668. // [7:4] - connector type
  7669. // = 1 - VGA connector
  7670. // = 2 - DVI-I
  7671. // = 3 - DVI-D
  7672. // = 4 - DVI-A
  7673. // = 5 - SVIDEO
  7674. // = 6 - COMPOSITE
  7675. // = 7 - LVDS
  7676. // = 8 - DIGITAL LINK
  7677. // = 9 - SCART
  7678. // = 0xA - HDMI_type A
  7679. // = 0xB - HDMI_type B
  7680. // = 0xE - Special case1 (DVI+DIN)
  7681. // Others=TBD
  7682. // [3:0] - DAC Associated
  7683. // = 0 - no DAC
  7684. // = 1 - DACA
  7685. // = 2 - DACB
  7686. // = 3 - External DAC
  7687. // Others=TBD
  7688. //
  7689. typedef struct _ATOM_CONNECTOR_INFO
  7690. {
  7691. #if ATOM_BIG_ENDIAN
  7692. UCHAR bfConnectorType:4;
  7693. UCHAR bfAssociatedDAC:4;
  7694. #else
  7695. UCHAR bfAssociatedDAC:4;
  7696. UCHAR bfConnectorType:4;
  7697. #endif
  7698. }ATOM_CONNECTOR_INFO;
  7699. typedef union _ATOM_CONNECTOR_INFO_ACCESS
  7700. {
  7701. ATOM_CONNECTOR_INFO sbfAccess;
  7702. UCHAR ucAccess;
  7703. }ATOM_CONNECTOR_INFO_ACCESS;
  7704. typedef struct _ATOM_CONNECTOR_INFO_I2C
  7705. {
  7706. ATOM_CONNECTOR_INFO_ACCESS sucConnectorInfo;
  7707. ATOM_I2C_ID_CONFIG_ACCESS sucI2cId;
  7708. }ATOM_CONNECTOR_INFO_I2C;
  7709. typedef struct _ATOM_SUPPORTED_DEVICES_INFO
  7710. {
  7711. ATOM_COMMON_TABLE_HEADER sHeader;
  7712. USHORT usDeviceSupport;
  7713. ATOM_CONNECTOR_INFO_I2C asConnInfo[ATOM_MAX_SUPPORTED_DEVICE_INFO];
  7714. }ATOM_SUPPORTED_DEVICES_INFO;
  7715. #define NO_INT_SRC_MAPPED 0xFF
  7716. typedef struct _ATOM_CONNECTOR_INC_SRC_BITMAP
  7717. {
  7718. UCHAR ucIntSrcBitmap;
  7719. }ATOM_CONNECTOR_INC_SRC_BITMAP;
  7720. typedef struct _ATOM_SUPPORTED_DEVICES_INFO_2
  7721. {
  7722. ATOM_COMMON_TABLE_HEADER sHeader;
  7723. USHORT usDeviceSupport;
  7724. ATOM_CONNECTOR_INFO_I2C asConnInfo[ATOM_MAX_SUPPORTED_DEVICE_INFO_2];
  7725. ATOM_CONNECTOR_INC_SRC_BITMAP asIntSrcInfo[ATOM_MAX_SUPPORTED_DEVICE_INFO_2];
  7726. }ATOM_SUPPORTED_DEVICES_INFO_2;
  7727. typedef struct _ATOM_SUPPORTED_DEVICES_INFO_2d1
  7728. {
  7729. ATOM_COMMON_TABLE_HEADER sHeader;
  7730. USHORT usDeviceSupport;
  7731. ATOM_CONNECTOR_INFO_I2C asConnInfo[ATOM_MAX_SUPPORTED_DEVICE];
  7732. ATOM_CONNECTOR_INC_SRC_BITMAP asIntSrcInfo[ATOM_MAX_SUPPORTED_DEVICE];
  7733. }ATOM_SUPPORTED_DEVICES_INFO_2d1;
  7734. #define ATOM_SUPPORTED_DEVICES_INFO_LAST ATOM_SUPPORTED_DEVICES_INFO_2d1
  7735. typedef struct _ATOM_MISC_CONTROL_INFO
  7736. {
  7737. USHORT usFrequency;
  7738. UCHAR ucPLL_ChargePump; // PLL charge-pump gain control
  7739. UCHAR ucPLL_DutyCycle; // PLL duty cycle control
  7740. UCHAR ucPLL_VCO_Gain; // PLL VCO gain control
  7741. UCHAR ucPLL_VoltageSwing; // PLL driver voltage swing control
  7742. }ATOM_MISC_CONTROL_INFO;
  7743. #define ATOM_MAX_MISC_INFO 4
  7744. typedef struct _ATOM_TMDS_INFO
  7745. {
  7746. ATOM_COMMON_TABLE_HEADER sHeader;
  7747. USHORT usMaxFrequency; // in 10Khz
  7748. ATOM_MISC_CONTROL_INFO asMiscInfo[ATOM_MAX_MISC_INFO];
  7749. }ATOM_TMDS_INFO;
  7750. typedef struct _ATOM_ENCODER_ANALOG_ATTRIBUTE
  7751. {
  7752. UCHAR ucTVStandard; //Same as TV standards defined above,
  7753. UCHAR ucPadding[1];
  7754. }ATOM_ENCODER_ANALOG_ATTRIBUTE;
  7755. typedef struct _ATOM_ENCODER_DIGITAL_ATTRIBUTE
  7756. {
  7757. UCHAR ucAttribute; //Same as other digital encoder attributes defined above
  7758. UCHAR ucPadding[1];
  7759. }ATOM_ENCODER_DIGITAL_ATTRIBUTE;
  7760. typedef union _ATOM_ENCODER_ATTRIBUTE
  7761. {
  7762. ATOM_ENCODER_ANALOG_ATTRIBUTE sAlgAttrib;
  7763. ATOM_ENCODER_DIGITAL_ATTRIBUTE sDigAttrib;
  7764. }ATOM_ENCODER_ATTRIBUTE;
  7765. typedef struct _DVO_ENCODER_CONTROL_PARAMETERS
  7766. {
  7767. USHORT usPixelClock;
  7768. USHORT usEncoderID;
  7769. UCHAR ucDeviceType; //Use ATOM_DEVICE_xxx1_Index to indicate device type only.
  7770. UCHAR ucAction; //ATOM_ENABLE/ATOM_DISABLE/ATOM_HPD_INIT
  7771. ATOM_ENCODER_ATTRIBUTE usDevAttr;
  7772. }DVO_ENCODER_CONTROL_PARAMETERS;
  7773. typedef struct _DVO_ENCODER_CONTROL_PS_ALLOCATION
  7774. {
  7775. DVO_ENCODER_CONTROL_PARAMETERS sDVOEncoder;
  7776. WRITE_ONE_BYTE_HW_I2C_DATA_PS_ALLOCATION sReserved; //Caller doesn't need to init this portion
  7777. }DVO_ENCODER_CONTROL_PS_ALLOCATION;
  7778. #define ATOM_XTMDS_ASIC_SI164_ID 1
  7779. #define ATOM_XTMDS_ASIC_SI178_ID 2
  7780. #define ATOM_XTMDS_ASIC_TFP513_ID 3
  7781. #define ATOM_XTMDS_SUPPORTED_SINGLELINK 0x00000001
  7782. #define ATOM_XTMDS_SUPPORTED_DUALLINK 0x00000002
  7783. #define ATOM_XTMDS_MVPU_FPGA 0x00000004
  7784. typedef struct _ATOM_XTMDS_INFO
  7785. {
  7786. ATOM_COMMON_TABLE_HEADER sHeader;
  7787. USHORT usSingleLinkMaxFrequency;
  7788. ATOM_I2C_ID_CONFIG_ACCESS sucI2cId; //Point the ID on which I2C is used to control external chip
  7789. UCHAR ucXtransimitterID;
  7790. UCHAR ucSupportedLink; // Bit field, bit0=1, single link supported;bit1=1,dual link supported
  7791. UCHAR ucSequnceAlterID; // Even with the same external TMDS asic, it's possible that the program seqence alters
  7792. // due to design. This ID is used to alert driver that the sequence is not "standard"!
  7793. UCHAR ucMasterAddress; // Address to control Master xTMDS Chip
  7794. UCHAR ucSlaveAddress; // Address to control Slave xTMDS Chip
  7795. }ATOM_XTMDS_INFO;
  7796. typedef struct _DFP_DPMS_STATUS_CHANGE_PARAMETERS
  7797. {
  7798. UCHAR ucEnable; // ATOM_ENABLE=On or ATOM_DISABLE=Off
  7799. UCHAR ucDevice; // ATOM_DEVICE_DFP1_INDEX....
  7800. UCHAR ucPadding[2];
  7801. }DFP_DPMS_STATUS_CHANGE_PARAMETERS;
  7802. /****************************Legacy Power Play Table Definitions **********************/
  7803. //Definitions for ulPowerPlayMiscInfo
  7804. #define ATOM_PM_MISCINFO_SPLIT_CLOCK 0x00000000L
  7805. #define ATOM_PM_MISCINFO_USING_MCLK_SRC 0x00000001L
  7806. #define ATOM_PM_MISCINFO_USING_SCLK_SRC 0x00000002L
  7807. #define ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT 0x00000004L
  7808. #define ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH 0x00000008L
  7809. #define ATOM_PM_MISCINFO_LOAD_PERFORMANCE_EN 0x00000010L
  7810. #define ATOM_PM_MISCINFO_ENGINE_CLOCK_CONTRL_EN 0x00000020L
  7811. #define ATOM_PM_MISCINFO_MEMORY_CLOCK_CONTRL_EN 0x00000040L
  7812. #define ATOM_PM_MISCINFO_PROGRAM_VOLTAGE 0x00000080L //When this bit set, ucVoltageDropIndex is not an index for GPIO pin, but a voltage ID that SW needs program
  7813. #define ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN 0x00000100L
  7814. #define ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN 0x00000200L
  7815. #define ATOM_PM_MISCINFO_ASIC_SLEEP_MODE_EN 0x00000400L
  7816. #define ATOM_PM_MISCINFO_LOAD_BALANCE_EN 0x00000800L
  7817. #define ATOM_PM_MISCINFO_DEFAULT_DC_STATE_ENTRY_TRUE 0x00001000L
  7818. #define ATOM_PM_MISCINFO_DEFAULT_LOW_DC_STATE_ENTRY_TRUE 0x00002000L
  7819. #define ATOM_PM_MISCINFO_LOW_LCD_REFRESH_RATE 0x00004000L
  7820. #define ATOM_PM_MISCINFO_DRIVER_DEFAULT_MODE 0x00008000L
  7821. #define ATOM_PM_MISCINFO_OVER_CLOCK_MODE 0x00010000L
  7822. #define ATOM_PM_MISCINFO_OVER_DRIVE_MODE 0x00020000L
  7823. #define ATOM_PM_MISCINFO_POWER_SAVING_MODE 0x00040000L
  7824. #define ATOM_PM_MISCINFO_THERMAL_DIODE_MODE 0x00080000L
  7825. #define ATOM_PM_MISCINFO_FRAME_MODULATION_MASK 0x00300000L //0-FM Disable, 1-2 level FM, 2-4 level FM, 3-Reserved
  7826. #define ATOM_PM_MISCINFO_FRAME_MODULATION_SHIFT 20
  7827. #define ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE 0x00400000L
  7828. #define ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2 0x00800000L
  7829. #define ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4 0x01000000L
  7830. #define ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN 0x02000000L //When set, Dynamic
  7831. #define ATOM_PM_MISCINFO_DYNAMIC_MC_HOST_BLOCK_EN 0x04000000L //When set, Dynamic
  7832. #define ATOM_PM_MISCINFO_3D_ACCELERATION_EN 0x08000000L //When set, This mode is for acceleated 3D mode
  7833. #define ATOM_PM_MISCINFO_POWERPLAY_SETTINGS_GROUP_MASK 0x70000000L //1-Optimal Battery Life Group, 2-High Battery, 3-Balanced, 4-High Performance, 5- Optimal Performance (Default state with Default clocks)
  7834. #define ATOM_PM_MISCINFO_POWERPLAY_SETTINGS_GROUP_SHIFT 28
  7835. #define ATOM_PM_MISCINFO_ENABLE_BACK_BIAS 0x80000000L
  7836. #define ATOM_PM_MISCINFO2_SYSTEM_AC_LITE_MODE 0x00000001L
  7837. #define ATOM_PM_MISCINFO2_MULTI_DISPLAY_SUPPORT 0x00000002L
  7838. #define ATOM_PM_MISCINFO2_DYNAMIC_BACK_BIAS_EN 0x00000004L
  7839. #define ATOM_PM_MISCINFO2_FS3D_OVERDRIVE_INFO 0x00000008L
  7840. #define ATOM_PM_MISCINFO2_FORCEDLOWPWR_MODE 0x00000010L
  7841. #define ATOM_PM_MISCINFO2_VDDCI_DYNAMIC_VOLTAGE_EN 0x00000020L
  7842. #define ATOM_PM_MISCINFO2_VIDEO_PLAYBACK_CAPABLE 0x00000040L //If this bit is set in multi-pp mode, then driver will pack up one with the minior power consumption.
  7843. //If it's not set in any pp mode, driver will use its default logic to pick a pp mode in video playback
  7844. #define ATOM_PM_MISCINFO2_NOT_VALID_ON_DC 0x00000080L
  7845. #define ATOM_PM_MISCINFO2_STUTTER_MODE_EN 0x00000100L
  7846. #define ATOM_PM_MISCINFO2_UVD_SUPPORT_MODE 0x00000200L
  7847. //ucTableFormatRevision=1
  7848. //ucTableContentRevision=1
  7849. typedef struct _ATOM_POWERMODE_INFO
  7850. {
  7851. ULONG ulMiscInfo; //The power level should be arranged in ascending order
  7852. ULONG ulReserved1; // must set to 0
  7853. ULONG ulReserved2; // must set to 0
  7854. USHORT usEngineClock;
  7855. USHORT usMemoryClock;
  7856. UCHAR ucVoltageDropIndex; // index to GPIO table
  7857. UCHAR ucSelectedPanel_RefreshRate;// panel refresh rate
  7858. UCHAR ucMinTemperature;
  7859. UCHAR ucMaxTemperature;
  7860. UCHAR ucNumPciELanes; // number of PCIE lanes
  7861. }ATOM_POWERMODE_INFO;
  7862. //ucTableFormatRevision=2
  7863. //ucTableContentRevision=1
  7864. typedef struct _ATOM_POWERMODE_INFO_V2
  7865. {
  7866. ULONG ulMiscInfo; //The power level should be arranged in ascending order
  7867. ULONG ulMiscInfo2;
  7868. ULONG ulEngineClock;
  7869. ULONG ulMemoryClock;
  7870. UCHAR ucVoltageDropIndex; // index to GPIO table
  7871. UCHAR ucSelectedPanel_RefreshRate;// panel refresh rate
  7872. UCHAR ucMinTemperature;
  7873. UCHAR ucMaxTemperature;
  7874. UCHAR ucNumPciELanes; // number of PCIE lanes
  7875. }ATOM_POWERMODE_INFO_V2;
  7876. //ucTableFormatRevision=2
  7877. //ucTableContentRevision=2
  7878. typedef struct _ATOM_POWERMODE_INFO_V3
  7879. {
  7880. ULONG ulMiscInfo; //The power level should be arranged in ascending order
  7881. ULONG ulMiscInfo2;
  7882. ULONG ulEngineClock;
  7883. ULONG ulMemoryClock;
  7884. UCHAR ucVoltageDropIndex; // index to Core (VDDC) votage table
  7885. UCHAR ucSelectedPanel_RefreshRate;// panel refresh rate
  7886. UCHAR ucMinTemperature;
  7887. UCHAR ucMaxTemperature;
  7888. UCHAR ucNumPciELanes; // number of PCIE lanes
  7889. UCHAR ucVDDCI_VoltageDropIndex; // index to VDDCI votage table
  7890. }ATOM_POWERMODE_INFO_V3;
  7891. #define ATOM_MAX_NUMBEROF_POWER_BLOCK 8
  7892. #define ATOM_PP_OVERDRIVE_INTBITMAP_AUXWIN 0x01
  7893. #define ATOM_PP_OVERDRIVE_INTBITMAP_OVERDRIVE 0x02
  7894. #define ATOM_PP_OVERDRIVE_THERMALCONTROLLER_LM63 0x01
  7895. #define ATOM_PP_OVERDRIVE_THERMALCONTROLLER_ADM1032 0x02
  7896. #define ATOM_PP_OVERDRIVE_THERMALCONTROLLER_ADM1030 0x03
  7897. #define ATOM_PP_OVERDRIVE_THERMALCONTROLLER_MUA6649 0x04
  7898. #define ATOM_PP_OVERDRIVE_THERMALCONTROLLER_LM64 0x05
  7899. #define ATOM_PP_OVERDRIVE_THERMALCONTROLLER_F75375 0x06
  7900. #define ATOM_PP_OVERDRIVE_THERMALCONTROLLER_ASC7512 0x07 // Andigilog
  7901. typedef struct _ATOM_POWERPLAY_INFO
  7902. {
  7903. ATOM_COMMON_TABLE_HEADER sHeader;
  7904. UCHAR ucOverdriveThermalController;
  7905. UCHAR ucOverdriveI2cLine;
  7906. UCHAR ucOverdriveIntBitmap;
  7907. UCHAR ucOverdriveControllerAddress;
  7908. UCHAR ucSizeOfPowerModeEntry;
  7909. UCHAR ucNumOfPowerModeEntries;
  7910. ATOM_POWERMODE_INFO asPowerPlayInfo[ATOM_MAX_NUMBEROF_POWER_BLOCK];
  7911. }ATOM_POWERPLAY_INFO;
  7912. typedef struct _ATOM_POWERPLAY_INFO_V2
  7913. {
  7914. ATOM_COMMON_TABLE_HEADER sHeader;
  7915. UCHAR ucOverdriveThermalController;
  7916. UCHAR ucOverdriveI2cLine;
  7917. UCHAR ucOverdriveIntBitmap;
  7918. UCHAR ucOverdriveControllerAddress;
  7919. UCHAR ucSizeOfPowerModeEntry;
  7920. UCHAR ucNumOfPowerModeEntries;
  7921. ATOM_POWERMODE_INFO_V2 asPowerPlayInfo[ATOM_MAX_NUMBEROF_POWER_BLOCK];
  7922. }ATOM_POWERPLAY_INFO_V2;
  7923. typedef struct _ATOM_POWERPLAY_INFO_V3
  7924. {
  7925. ATOM_COMMON_TABLE_HEADER sHeader;
  7926. UCHAR ucOverdriveThermalController;
  7927. UCHAR ucOverdriveI2cLine;
  7928. UCHAR ucOverdriveIntBitmap;
  7929. UCHAR ucOverdriveControllerAddress;
  7930. UCHAR ucSizeOfPowerModeEntry;
  7931. UCHAR ucNumOfPowerModeEntries;
  7932. ATOM_POWERMODE_INFO_V3 asPowerPlayInfo[ATOM_MAX_NUMBEROF_POWER_BLOCK];
  7933. }ATOM_POWERPLAY_INFO_V3;
  7934. /**************************************************************************/
  7935. // Following definitions are for compatiblity issue in different SW components.
  7936. #define ATOM_MASTER_DATA_TABLE_REVISION 0x01
  7937. #define Object_Info Object_Header
  7938. #define AdjustARB_SEQ MC_InitParameter
  7939. #define VRAM_GPIO_DetectionInfo VoltageObjectInfo
  7940. #define ASIC_VDDCI_Info ASIC_ProfilingInfo
  7941. #define ASIC_MVDDQ_Info MemoryTrainingInfo
  7942. #define SS_Info PPLL_SS_Info
  7943. #define ASIC_MVDDC_Info ASIC_InternalSS_Info
  7944. #define DispDevicePriorityInfo SaveRestoreInfo
  7945. #define DispOutInfo TV_VideoMode
  7946. #define ATOM_ENCODER_OBJECT_TABLE ATOM_OBJECT_TABLE
  7947. #define ATOM_CONNECTOR_OBJECT_TABLE ATOM_OBJECT_TABLE
  7948. //New device naming, remove them when both DAL/VBIOS is ready
  7949. #define DFP2I_OUTPUT_CONTROL_PARAMETERS CRT1_OUTPUT_CONTROL_PARAMETERS
  7950. #define DFP2I_OUTPUT_CONTROL_PS_ALLOCATION DFP2I_OUTPUT_CONTROL_PARAMETERS
  7951. #define DFP1X_OUTPUT_CONTROL_PARAMETERS CRT1_OUTPUT_CONTROL_PARAMETERS
  7952. #define DFP1X_OUTPUT_CONTROL_PS_ALLOCATION DFP1X_OUTPUT_CONTROL_PARAMETERS
  7953. #define DFP1I_OUTPUT_CONTROL_PARAMETERS DFP1_OUTPUT_CONTROL_PARAMETERS
  7954. #define DFP1I_OUTPUT_CONTROL_PS_ALLOCATION DFP1_OUTPUT_CONTROL_PS_ALLOCATION
  7955. #define ATOM_DEVICE_DFP1I_SUPPORT ATOM_DEVICE_DFP1_SUPPORT
  7956. #define ATOM_DEVICE_DFP1X_SUPPORT ATOM_DEVICE_DFP2_SUPPORT
  7957. #define ATOM_DEVICE_DFP1I_INDEX ATOM_DEVICE_DFP1_INDEX
  7958. #define ATOM_DEVICE_DFP1X_INDEX ATOM_DEVICE_DFP2_INDEX
  7959. #define ATOM_DEVICE_DFP2I_INDEX 0x00000009
  7960. #define ATOM_DEVICE_DFP2I_SUPPORT (0x1L << ATOM_DEVICE_DFP2I_INDEX)
  7961. #define ATOM_S0_DFP1I ATOM_S0_DFP1
  7962. #define ATOM_S0_DFP1X ATOM_S0_DFP2
  7963. #define ATOM_S0_DFP2I 0x00200000L
  7964. #define ATOM_S0_DFP2Ib2 0x20
  7965. #define ATOM_S2_DFP1I_DPMS_STATE ATOM_S2_DFP1_DPMS_STATE
  7966. #define ATOM_S2_DFP1X_DPMS_STATE ATOM_S2_DFP2_DPMS_STATE
  7967. #define ATOM_S2_DFP2I_DPMS_STATE 0x02000000L
  7968. #define ATOM_S2_DFP2I_DPMS_STATEb3 0x02
  7969. #define ATOM_S3_DFP2I_ACTIVEb1 0x02
  7970. #define ATOM_S3_DFP1I_ACTIVE ATOM_S3_DFP1_ACTIVE
  7971. #define ATOM_S3_DFP1X_ACTIVE ATOM_S3_DFP2_ACTIVE
  7972. #define ATOM_S3_DFP2I_ACTIVE 0x00000200L
  7973. #define ATOM_S3_DFP1I_CRTC_ACTIVE ATOM_S3_DFP1_CRTC_ACTIVE
  7974. #define ATOM_S3_DFP1X_CRTC_ACTIVE ATOM_S3_DFP2_CRTC_ACTIVE
  7975. #define ATOM_S3_DFP2I_CRTC_ACTIVE 0x02000000L
  7976. #define ATOM_S3_DFP2I_CRTC_ACTIVEb3 0x02
  7977. #define ATOM_S5_DOS_REQ_DFP2Ib1 0x02
  7978. #define ATOM_S5_DOS_REQ_DFP2I 0x0200
  7979. #define ATOM_S6_ACC_REQ_DFP1I ATOM_S6_ACC_REQ_DFP1
  7980. #define ATOM_S6_ACC_REQ_DFP1X ATOM_S6_ACC_REQ_DFP2
  7981. #define ATOM_S6_ACC_REQ_DFP2Ib3 0x02
  7982. #define ATOM_S6_ACC_REQ_DFP2I 0x02000000L
  7983. #define TMDS1XEncoderControl DVOEncoderControl
  7984. #define DFP1XOutputControl DVOOutputControl
  7985. #define ExternalDFPOutputControl DFP1XOutputControl
  7986. #define EnableExternalTMDS_Encoder TMDS1XEncoderControl
  7987. #define DFP1IOutputControl TMDSAOutputControl
  7988. #define DFP2IOutputControl LVTMAOutputControl
  7989. #define DAC1_ENCODER_CONTROL_PARAMETERS DAC_ENCODER_CONTROL_PARAMETERS
  7990. #define DAC1_ENCODER_CONTROL_PS_ALLOCATION DAC_ENCODER_CONTROL_PS_ALLOCATION
  7991. #define DAC2_ENCODER_CONTROL_PARAMETERS DAC_ENCODER_CONTROL_PARAMETERS
  7992. #define DAC2_ENCODER_CONTROL_PS_ALLOCATION DAC_ENCODER_CONTROL_PS_ALLOCATION
  7993. #define ucDac1Standard ucDacStandard
  7994. #define ucDac2Standard ucDacStandard
  7995. #define TMDS1EncoderControl TMDSAEncoderControl
  7996. #define TMDS2EncoderControl LVTMAEncoderControl
  7997. #define DFP1OutputControl TMDSAOutputControl
  7998. #define DFP2OutputControl LVTMAOutputControl
  7999. #define CRT1OutputControl DAC1OutputControl
  8000. #define CRT2OutputControl DAC2OutputControl
  8001. //These two lines will be removed for sure in a few days, will follow up with Michael V.
  8002. #define EnableLVDS_SS EnableSpreadSpectrumOnPPLL
  8003. #define ENABLE_LVDS_SS_PARAMETERS_V3 ENABLE_SPREAD_SPECTRUM_ON_PPLL
  8004. #define ATOM_S2_CRT1_DPMS_STATE 0x00010000L
  8005. #define ATOM_S2_LCD1_DPMS_STATE ATOM_S2_CRT1_DPMS_STATE
  8006. #define ATOM_S2_TV1_DPMS_STATE ATOM_S2_CRT1_DPMS_STATE
  8007. #define ATOM_S2_DFP1_DPMS_STATE ATOM_S2_CRT1_DPMS_STATE
  8008. #define ATOM_S2_CRT2_DPMS_STATE ATOM_S2_CRT1_DPMS_STATE
  8009. #define ATOM_S6_ACC_REQ_TV2 0x00400000L
  8010. #define ATOM_DEVICE_TV2_INDEX 0x00000006
  8011. #define ATOM_DEVICE_TV2_SUPPORT (0x1L << ATOM_DEVICE_TV2_INDEX)
  8012. #define ATOM_S0_TV2 0x00100000L
  8013. #define ATOM_S3_TV2_ACTIVE ATOM_S3_DFP6_ACTIVE
  8014. #define ATOM_S3_TV2_CRTC_ACTIVE ATOM_S3_DFP6_CRTC_ACTIVE
  8015. /*********************************************************************************/
  8016. #pragma pack() // BIOS data must use byte alignment
  8017. #pragma pack(1)
  8018. typedef struct _ATOM_HOLE_INFO
  8019. {
  8020. USHORT usOffset; // offset of the hole ( from the start of the binary )
  8021. USHORT usLength; // length of the hole ( in bytes )
  8022. }ATOM_HOLE_INFO;
  8023. typedef struct _ATOM_SERVICE_DESCRIPTION
  8024. {
  8025. UCHAR ucRevision; // Holes set revision
  8026. UCHAR ucAlgorithm; // Hash algorithm
  8027. UCHAR ucSignatureType; // Signature type ( 0 - no signature, 1 - test, 2 - production )
  8028. UCHAR ucReserved;
  8029. USHORT usSigOffset; // Signature offset ( from the start of the binary )
  8030. USHORT usSigLength; // Signature length
  8031. }ATOM_SERVICE_DESCRIPTION;
  8032. typedef struct _ATOM_SERVICE_INFO
  8033. {
  8034. ATOM_COMMON_TABLE_HEADER asHeader;
  8035. ATOM_SERVICE_DESCRIPTION asDescr;
  8036. UCHAR ucholesNo; // number of holes that follow
  8037. ATOM_HOLE_INFO holes[1]; // array of hole descriptions
  8038. }ATOM_SERVICE_INFO;
  8039. #pragma pack() // BIOS data must use byte alignment
  8040. //
  8041. // AMD ACPI Table
  8042. //
  8043. #pragma pack(1)
  8044. typedef struct {
  8045. ULONG Signature;
  8046. ULONG TableLength; //Length
  8047. UCHAR Revision;
  8048. UCHAR Checksum;
  8049. UCHAR OemId[6];
  8050. UCHAR OemTableId[8]; //UINT64 OemTableId;
  8051. ULONG OemRevision;
  8052. ULONG CreatorId;
  8053. ULONG CreatorRevision;
  8054. } AMD_ACPI_DESCRIPTION_HEADER;
  8055. /*
  8056. //EFI_ACPI_DESCRIPTION_HEADER from AcpiCommon.h
  8057. typedef struct {
  8058. UINT32 Signature; //0x0
  8059. UINT32 Length; //0x4
  8060. UINT8 Revision; //0x8
  8061. UINT8 Checksum; //0x9
  8062. UINT8 OemId[6]; //0xA
  8063. UINT64 OemTableId; //0x10
  8064. UINT32 OemRevision; //0x18
  8065. UINT32 CreatorId; //0x1C
  8066. UINT32 CreatorRevision; //0x20
  8067. }EFI_ACPI_DESCRIPTION_HEADER;
  8068. */
  8069. typedef struct {
  8070. AMD_ACPI_DESCRIPTION_HEADER SHeader;
  8071. UCHAR TableUUID[16]; //0x24
  8072. ULONG VBIOSImageOffset; //0x34. Offset to the first GOP_VBIOS_CONTENT block from the beginning of the stucture.
  8073. ULONG Lib1ImageOffset; //0x38. Offset to the first GOP_LIB1_CONTENT block from the beginning of the stucture.
  8074. ULONG Reserved[4]; //0x3C
  8075. }UEFI_ACPI_VFCT;
  8076. typedef struct {
  8077. ULONG PCIBus; //0x4C
  8078. ULONG PCIDevice; //0x50
  8079. ULONG PCIFunction; //0x54
  8080. USHORT VendorID; //0x58
  8081. USHORT DeviceID; //0x5A
  8082. USHORT SSVID; //0x5C
  8083. USHORT SSID; //0x5E
  8084. ULONG Revision; //0x60
  8085. ULONG ImageLength; //0x64
  8086. }VFCT_IMAGE_HEADER;
  8087. typedef struct {
  8088. VFCT_IMAGE_HEADER VbiosHeader;
  8089. UCHAR VbiosContent[1];
  8090. }GOP_VBIOS_CONTENT;
  8091. typedef struct {
  8092. VFCT_IMAGE_HEADER Lib1Header;
  8093. UCHAR Lib1Content[1];
  8094. }GOP_LIB1_CONTENT;
  8095. #pragma pack()
  8096. #endif /* _ATOMBIOS_H */
  8097. #include "pptable.h"