vi.c 60 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/pci.h>
  24. #include <linux/slab.h>
  25. #include <drm/amdgpu_drm.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_atombios.h"
  28. #include "amdgpu_ih.h"
  29. #include "amdgpu_uvd.h"
  30. #include "amdgpu_vce.h"
  31. #include "amdgpu_ucode.h"
  32. #include "atom.h"
  33. #include "amd_pcie.h"
  34. #include "gmc/gmc_8_1_d.h"
  35. #include "gmc/gmc_8_1_sh_mask.h"
  36. #include "oss/oss_3_0_d.h"
  37. #include "oss/oss_3_0_sh_mask.h"
  38. #include "bif/bif_5_0_d.h"
  39. #include "bif/bif_5_0_sh_mask.h"
  40. #include "gca/gfx_8_0_d.h"
  41. #include "gca/gfx_8_0_sh_mask.h"
  42. #include "smu/smu_7_1_1_d.h"
  43. #include "smu/smu_7_1_1_sh_mask.h"
  44. #include "uvd/uvd_5_0_d.h"
  45. #include "uvd/uvd_5_0_sh_mask.h"
  46. #include "vce/vce_3_0_d.h"
  47. #include "vce/vce_3_0_sh_mask.h"
  48. #include "dce/dce_10_0_d.h"
  49. #include "dce/dce_10_0_sh_mask.h"
  50. #include "vid.h"
  51. #include "vi.h"
  52. #include "gmc_v8_0.h"
  53. #include "gmc_v7_0.h"
  54. #include "gfx_v8_0.h"
  55. #include "sdma_v2_4.h"
  56. #include "sdma_v3_0.h"
  57. #include "dce_v10_0.h"
  58. #include "dce_v11_0.h"
  59. #include "iceland_ih.h"
  60. #include "tonga_ih.h"
  61. #include "cz_ih.h"
  62. #include "uvd_v5_0.h"
  63. #include "uvd_v6_0.h"
  64. #include "vce_v3_0.h"
  65. #if defined(CONFIG_DRM_AMD_ACP)
  66. #include "amdgpu_acp.h"
  67. #endif
  68. #include "amdgpu_vkms.h"
  69. #include "mxgpu_vi.h"
  70. #include "amdgpu_dm.h"
  71. #define ixPCIE_LC_L1_PM_SUBSTATE 0x100100C6
  72. #define PCIE_LC_L1_PM_SUBSTATE__LC_L1_SUBSTATES_OVERRIDE_EN_MASK 0x00000001L
  73. #define PCIE_LC_L1_PM_SUBSTATE__LC_PCI_PM_L1_2_OVERRIDE_MASK 0x00000002L
  74. #define PCIE_LC_L1_PM_SUBSTATE__LC_PCI_PM_L1_1_OVERRIDE_MASK 0x00000004L
  75. #define PCIE_LC_L1_PM_SUBSTATE__LC_ASPM_L1_2_OVERRIDE_MASK 0x00000008L
  76. #define PCIE_LC_L1_PM_SUBSTATE__LC_ASPM_L1_1_OVERRIDE_MASK 0x00000010L
  77. #define ixPCIE_L1_PM_SUB_CNTL 0x378
  78. #define PCIE_L1_PM_SUB_CNTL__ASPM_L1_2_EN_MASK 0x00000004L
  79. #define PCIE_L1_PM_SUB_CNTL__ASPM_L1_1_EN_MASK 0x00000008L
  80. #define PCIE_L1_PM_SUB_CNTL__PCI_PM_L1_2_EN_MASK 0x00000001L
  81. #define PCIE_L1_PM_SUB_CNTL__PCI_PM_L1_1_EN_MASK 0x00000002L
  82. #define PCIE_LC_CNTL6__LC_L1_POWERDOWN_MASK 0x00200000L
  83. #define LINK_CAP 0x64
  84. #define PCIE_LINK_CAP__CLOCK_POWER_MANAGEMENT_MASK 0x00040000L
  85. #define ixCPM_CONTROL 0x1400118
  86. #define ixPCIE_LC_CNTL7 0x100100BC
  87. #define PCIE_LC_CNTL7__LC_L1_SIDEBAND_CLKREQ_PDWN_EN_MASK 0x00000400L
  88. #define PCIE_LC_CNTL__LC_L0S_INACTIVITY_DEFAULT 0x00000007
  89. #define PCIE_LC_CNTL__LC_L1_INACTIVITY_DEFAULT 0x00000009
  90. #define CPM_CONTROL__CLKREQb_UNGATE_TXCLK_ENABLE_MASK 0x01000000L
  91. #define PCIE_L1_PM_SUB_CNTL 0x378
  92. #define ASIC_IS_P22(asic_type, rid) ((asic_type >= CHIP_POLARIS10) && \
  93. (asic_type <= CHIP_POLARIS12) && \
  94. (rid >= 0x6E))
  95. /* Topaz */
  96. static const struct amdgpu_video_codecs topaz_video_codecs_encode =
  97. {
  98. .codec_count = 0,
  99. .codec_array = NULL,
  100. };
  101. /* Tonga, CZ, ST, Fiji */
  102. static const struct amdgpu_video_codec_info tonga_video_codecs_encode_array[] =
  103. {
  104. {
  105. .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC,
  106. .max_width = 4096,
  107. .max_height = 2304,
  108. .max_pixels_per_frame = 4096 * 2304,
  109. .max_level = 0,
  110. },
  111. };
  112. static const struct amdgpu_video_codecs tonga_video_codecs_encode =
  113. {
  114. .codec_count = ARRAY_SIZE(tonga_video_codecs_encode_array),
  115. .codec_array = tonga_video_codecs_encode_array,
  116. };
  117. /* Polaris */
  118. static const struct amdgpu_video_codec_info polaris_video_codecs_encode_array[] =
  119. {
  120. {
  121. .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC,
  122. .max_width = 4096,
  123. .max_height = 2304,
  124. .max_pixels_per_frame = 4096 * 2304,
  125. .max_level = 0,
  126. },
  127. {
  128. .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC,
  129. .max_width = 4096,
  130. .max_height = 2304,
  131. .max_pixels_per_frame = 4096 * 2304,
  132. .max_level = 0,
  133. },
  134. };
  135. static const struct amdgpu_video_codecs polaris_video_codecs_encode =
  136. {
  137. .codec_count = ARRAY_SIZE(polaris_video_codecs_encode_array),
  138. .codec_array = polaris_video_codecs_encode_array,
  139. };
  140. /* Topaz */
  141. static const struct amdgpu_video_codecs topaz_video_codecs_decode =
  142. {
  143. .codec_count = 0,
  144. .codec_array = NULL,
  145. };
  146. /* Tonga */
  147. static const struct amdgpu_video_codec_info tonga_video_codecs_decode_array[] =
  148. {
  149. {
  150. .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG2,
  151. .max_width = 4096,
  152. .max_height = 4096,
  153. .max_pixels_per_frame = 4096 * 4096,
  154. .max_level = 3,
  155. },
  156. {
  157. .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4,
  158. .max_width = 4096,
  159. .max_height = 4096,
  160. .max_pixels_per_frame = 4096 * 4096,
  161. .max_level = 5,
  162. },
  163. {
  164. .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC,
  165. .max_width = 4096,
  166. .max_height = 4096,
  167. .max_pixels_per_frame = 4096 * 4096,
  168. .max_level = 52,
  169. },
  170. {
  171. .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VC1,
  172. .max_width = 4096,
  173. .max_height = 4096,
  174. .max_pixels_per_frame = 4096 * 4096,
  175. .max_level = 4,
  176. },
  177. };
  178. static const struct amdgpu_video_codecs tonga_video_codecs_decode =
  179. {
  180. .codec_count = ARRAY_SIZE(tonga_video_codecs_decode_array),
  181. .codec_array = tonga_video_codecs_decode_array,
  182. };
  183. /* CZ, ST, Fiji, Polaris */
  184. static const struct amdgpu_video_codec_info cz_video_codecs_decode_array[] =
  185. {
  186. {
  187. .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG2,
  188. .max_width = 4096,
  189. .max_height = 4096,
  190. .max_pixels_per_frame = 4096 * 4096,
  191. .max_level = 3,
  192. },
  193. {
  194. .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4,
  195. .max_width = 4096,
  196. .max_height = 4096,
  197. .max_pixels_per_frame = 4096 * 4096,
  198. .max_level = 5,
  199. },
  200. {
  201. .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC,
  202. .max_width = 4096,
  203. .max_height = 4096,
  204. .max_pixels_per_frame = 4096 * 4096,
  205. .max_level = 52,
  206. },
  207. {
  208. .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VC1,
  209. .max_width = 4096,
  210. .max_height = 4096,
  211. .max_pixels_per_frame = 4096 * 4096,
  212. .max_level = 4,
  213. },
  214. {
  215. .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC,
  216. .max_width = 4096,
  217. .max_height = 4096,
  218. .max_pixels_per_frame = 4096 * 4096,
  219. .max_level = 186,
  220. },
  221. {
  222. .codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_JPEG,
  223. .max_width = 4096,
  224. .max_height = 4096,
  225. .max_pixels_per_frame = 4096 * 4096,
  226. .max_level = 0,
  227. },
  228. };
  229. static const struct amdgpu_video_codecs cz_video_codecs_decode =
  230. {
  231. .codec_count = ARRAY_SIZE(cz_video_codecs_decode_array),
  232. .codec_array = cz_video_codecs_decode_array,
  233. };
  234. static int vi_query_video_codecs(struct amdgpu_device *adev, bool encode,
  235. const struct amdgpu_video_codecs **codecs)
  236. {
  237. switch (adev->asic_type) {
  238. case CHIP_TOPAZ:
  239. if (encode)
  240. *codecs = &topaz_video_codecs_encode;
  241. else
  242. *codecs = &topaz_video_codecs_decode;
  243. return 0;
  244. case CHIP_TONGA:
  245. if (encode)
  246. *codecs = &tonga_video_codecs_encode;
  247. else
  248. *codecs = &tonga_video_codecs_decode;
  249. return 0;
  250. case CHIP_POLARIS10:
  251. case CHIP_POLARIS11:
  252. case CHIP_POLARIS12:
  253. case CHIP_VEGAM:
  254. if (encode)
  255. *codecs = &polaris_video_codecs_encode;
  256. else
  257. *codecs = &cz_video_codecs_decode;
  258. return 0;
  259. case CHIP_FIJI:
  260. case CHIP_CARRIZO:
  261. case CHIP_STONEY:
  262. if (encode)
  263. *codecs = &tonga_video_codecs_encode;
  264. else
  265. *codecs = &cz_video_codecs_decode;
  266. return 0;
  267. default:
  268. return -EINVAL;
  269. }
  270. }
  271. /*
  272. * Indirect registers accessor
  273. */
  274. static u32 vi_pcie_rreg(struct amdgpu_device *adev, u32 reg)
  275. {
  276. unsigned long flags;
  277. u32 r;
  278. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  279. WREG32_NO_KIQ(mmPCIE_INDEX, reg);
  280. (void)RREG32_NO_KIQ(mmPCIE_INDEX);
  281. r = RREG32_NO_KIQ(mmPCIE_DATA);
  282. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  283. return r;
  284. }
  285. static void vi_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  286. {
  287. unsigned long flags;
  288. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  289. WREG32_NO_KIQ(mmPCIE_INDEX, reg);
  290. (void)RREG32_NO_KIQ(mmPCIE_INDEX);
  291. WREG32_NO_KIQ(mmPCIE_DATA, v);
  292. (void)RREG32_NO_KIQ(mmPCIE_DATA);
  293. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  294. }
  295. static u32 vi_smc_rreg(struct amdgpu_device *adev, u32 reg)
  296. {
  297. unsigned long flags;
  298. u32 r;
  299. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  300. WREG32_NO_KIQ(mmSMC_IND_INDEX_11, (reg));
  301. r = RREG32_NO_KIQ(mmSMC_IND_DATA_11);
  302. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  303. return r;
  304. }
  305. static void vi_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  306. {
  307. unsigned long flags;
  308. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  309. WREG32_NO_KIQ(mmSMC_IND_INDEX_11, (reg));
  310. WREG32_NO_KIQ(mmSMC_IND_DATA_11, (v));
  311. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  312. }
  313. /* smu_8_0_d.h */
  314. #define mmMP0PUB_IND_INDEX 0x180
  315. #define mmMP0PUB_IND_DATA 0x181
  316. static u32 cz_smc_rreg(struct amdgpu_device *adev, u32 reg)
  317. {
  318. unsigned long flags;
  319. u32 r;
  320. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  321. WREG32(mmMP0PUB_IND_INDEX, (reg));
  322. r = RREG32(mmMP0PUB_IND_DATA);
  323. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  324. return r;
  325. }
  326. static void cz_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  327. {
  328. unsigned long flags;
  329. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  330. WREG32(mmMP0PUB_IND_INDEX, (reg));
  331. WREG32(mmMP0PUB_IND_DATA, (v));
  332. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  333. }
  334. static u32 vi_uvd_ctx_rreg(struct amdgpu_device *adev, u32 reg)
  335. {
  336. unsigned long flags;
  337. u32 r;
  338. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  339. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  340. r = RREG32(mmUVD_CTX_DATA);
  341. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  342. return r;
  343. }
  344. static void vi_uvd_ctx_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  345. {
  346. unsigned long flags;
  347. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  348. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  349. WREG32(mmUVD_CTX_DATA, (v));
  350. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  351. }
  352. static u32 vi_didt_rreg(struct amdgpu_device *adev, u32 reg)
  353. {
  354. unsigned long flags;
  355. u32 r;
  356. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  357. WREG32(mmDIDT_IND_INDEX, (reg));
  358. r = RREG32(mmDIDT_IND_DATA);
  359. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  360. return r;
  361. }
  362. static void vi_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  363. {
  364. unsigned long flags;
  365. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  366. WREG32(mmDIDT_IND_INDEX, (reg));
  367. WREG32(mmDIDT_IND_DATA, (v));
  368. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  369. }
  370. static u32 vi_gc_cac_rreg(struct amdgpu_device *adev, u32 reg)
  371. {
  372. unsigned long flags;
  373. u32 r;
  374. spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
  375. WREG32(mmGC_CAC_IND_INDEX, (reg));
  376. r = RREG32(mmGC_CAC_IND_DATA);
  377. spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
  378. return r;
  379. }
  380. static void vi_gc_cac_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  381. {
  382. unsigned long flags;
  383. spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
  384. WREG32(mmGC_CAC_IND_INDEX, (reg));
  385. WREG32(mmGC_CAC_IND_DATA, (v));
  386. spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
  387. }
  388. static const u32 tonga_mgcg_cgcg_init[] =
  389. {
  390. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  391. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  392. mmPCIE_DATA, 0x000f0000, 0x00000000,
  393. mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
  394. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  395. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  396. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  397. };
  398. static const u32 fiji_mgcg_cgcg_init[] =
  399. {
  400. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  401. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  402. mmPCIE_DATA, 0x000f0000, 0x00000000,
  403. mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
  404. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  405. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  406. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  407. };
  408. static const u32 iceland_mgcg_cgcg_init[] =
  409. {
  410. mmPCIE_INDEX, 0xffffffff, ixPCIE_CNTL2,
  411. mmPCIE_DATA, 0x000f0000, 0x00000000,
  412. mmSMC_IND_INDEX_4, 0xffffffff, ixCGTT_ROM_CLK_CTRL0,
  413. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  414. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  415. };
  416. static const u32 cz_mgcg_cgcg_init[] =
  417. {
  418. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  419. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  420. mmPCIE_DATA, 0x000f0000, 0x00000000,
  421. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  422. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  423. };
  424. static const u32 stoney_mgcg_cgcg_init[] =
  425. {
  426. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00000100,
  427. mmHDP_XDP_CGTT_BLK_CTRL, 0xffffffff, 0x00000104,
  428. mmHDP_HOST_PATH_CNTL, 0xffffffff, 0x0f000027,
  429. };
  430. static void vi_init_golden_registers(struct amdgpu_device *adev)
  431. {
  432. /* Some of the registers might be dependent on GRBM_GFX_INDEX */
  433. mutex_lock(&adev->grbm_idx_mutex);
  434. if (amdgpu_sriov_vf(adev)) {
  435. xgpu_vi_init_golden_registers(adev);
  436. mutex_unlock(&adev->grbm_idx_mutex);
  437. return;
  438. }
  439. switch (adev->asic_type) {
  440. case CHIP_TOPAZ:
  441. amdgpu_device_program_register_sequence(adev,
  442. iceland_mgcg_cgcg_init,
  443. ARRAY_SIZE(iceland_mgcg_cgcg_init));
  444. break;
  445. case CHIP_FIJI:
  446. amdgpu_device_program_register_sequence(adev,
  447. fiji_mgcg_cgcg_init,
  448. ARRAY_SIZE(fiji_mgcg_cgcg_init));
  449. break;
  450. case CHIP_TONGA:
  451. amdgpu_device_program_register_sequence(adev,
  452. tonga_mgcg_cgcg_init,
  453. ARRAY_SIZE(tonga_mgcg_cgcg_init));
  454. break;
  455. case CHIP_CARRIZO:
  456. amdgpu_device_program_register_sequence(adev,
  457. cz_mgcg_cgcg_init,
  458. ARRAY_SIZE(cz_mgcg_cgcg_init));
  459. break;
  460. case CHIP_STONEY:
  461. amdgpu_device_program_register_sequence(adev,
  462. stoney_mgcg_cgcg_init,
  463. ARRAY_SIZE(stoney_mgcg_cgcg_init));
  464. break;
  465. case CHIP_POLARIS10:
  466. case CHIP_POLARIS11:
  467. case CHIP_POLARIS12:
  468. case CHIP_VEGAM:
  469. default:
  470. break;
  471. }
  472. mutex_unlock(&adev->grbm_idx_mutex);
  473. }
  474. /**
  475. * vi_get_xclk - get the xclk
  476. *
  477. * @adev: amdgpu_device pointer
  478. *
  479. * Returns the reference clock used by the gfx engine
  480. * (VI).
  481. */
  482. static u32 vi_get_xclk(struct amdgpu_device *adev)
  483. {
  484. u32 reference_clock = adev->clock.spll.reference_freq;
  485. u32 tmp;
  486. if (adev->flags & AMD_IS_APU) {
  487. switch (adev->asic_type) {
  488. case CHIP_STONEY:
  489. /* vbios says 48Mhz, but the actual freq is 100Mhz */
  490. return 10000;
  491. default:
  492. return reference_clock;
  493. }
  494. }
  495. tmp = RREG32_SMC(ixCG_CLKPIN_CNTL_2);
  496. if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL_2, MUX_TCLK_TO_XCLK))
  497. return 1000;
  498. tmp = RREG32_SMC(ixCG_CLKPIN_CNTL);
  499. if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL, XTALIN_DIVIDE))
  500. return reference_clock / 4;
  501. return reference_clock;
  502. }
  503. /**
  504. * vi_srbm_select - select specific register instances
  505. *
  506. * @adev: amdgpu_device pointer
  507. * @me: selected ME (micro engine)
  508. * @pipe: pipe
  509. * @queue: queue
  510. * @vmid: VMID
  511. *
  512. * Switches the currently active registers instances. Some
  513. * registers are instanced per VMID, others are instanced per
  514. * me/pipe/queue combination.
  515. */
  516. void vi_srbm_select(struct amdgpu_device *adev,
  517. u32 me, u32 pipe, u32 queue, u32 vmid)
  518. {
  519. u32 srbm_gfx_cntl = 0;
  520. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, PIPEID, pipe);
  521. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, MEID, me);
  522. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, VMID, vmid);
  523. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, QUEUEID, queue);
  524. WREG32(mmSRBM_GFX_CNTL, srbm_gfx_cntl);
  525. }
  526. static void vi_vga_set_state(struct amdgpu_device *adev, bool state)
  527. {
  528. /* todo */
  529. }
  530. static bool vi_read_disabled_bios(struct amdgpu_device *adev)
  531. {
  532. u32 bus_cntl;
  533. u32 d1vga_control = 0;
  534. u32 d2vga_control = 0;
  535. u32 vga_render_control = 0;
  536. u32 rom_cntl;
  537. bool r;
  538. bus_cntl = RREG32(mmBUS_CNTL);
  539. if (adev->mode_info.num_crtc) {
  540. d1vga_control = RREG32(mmD1VGA_CONTROL);
  541. d2vga_control = RREG32(mmD2VGA_CONTROL);
  542. vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
  543. }
  544. rom_cntl = RREG32_SMC(ixROM_CNTL);
  545. /* enable the rom */
  546. WREG32(mmBUS_CNTL, (bus_cntl & ~BUS_CNTL__BIOS_ROM_DIS_MASK));
  547. if (adev->mode_info.num_crtc) {
  548. /* Disable VGA mode */
  549. WREG32(mmD1VGA_CONTROL,
  550. (d1vga_control & ~(D1VGA_CONTROL__D1VGA_MODE_ENABLE_MASK |
  551. D1VGA_CONTROL__D1VGA_TIMING_SELECT_MASK)));
  552. WREG32(mmD2VGA_CONTROL,
  553. (d2vga_control & ~(D2VGA_CONTROL__D2VGA_MODE_ENABLE_MASK |
  554. D2VGA_CONTROL__D2VGA_TIMING_SELECT_MASK)));
  555. WREG32(mmVGA_RENDER_CONTROL,
  556. (vga_render_control & ~VGA_RENDER_CONTROL__VGA_VSTATUS_CNTL_MASK));
  557. }
  558. WREG32_SMC(ixROM_CNTL, rom_cntl | ROM_CNTL__SCK_OVERWRITE_MASK);
  559. r = amdgpu_read_bios(adev);
  560. /* restore regs */
  561. WREG32(mmBUS_CNTL, bus_cntl);
  562. if (adev->mode_info.num_crtc) {
  563. WREG32(mmD1VGA_CONTROL, d1vga_control);
  564. WREG32(mmD2VGA_CONTROL, d2vga_control);
  565. WREG32(mmVGA_RENDER_CONTROL, vga_render_control);
  566. }
  567. WREG32_SMC(ixROM_CNTL, rom_cntl);
  568. return r;
  569. }
  570. static bool vi_read_bios_from_rom(struct amdgpu_device *adev,
  571. u8 *bios, u32 length_bytes)
  572. {
  573. u32 *dw_ptr;
  574. unsigned long flags;
  575. u32 i, length_dw;
  576. if (bios == NULL)
  577. return false;
  578. if (length_bytes == 0)
  579. return false;
  580. /* APU vbios image is part of sbios image */
  581. if (adev->flags & AMD_IS_APU)
  582. return false;
  583. dw_ptr = (u32 *)bios;
  584. length_dw = ALIGN(length_bytes, 4) / 4;
  585. /* take the smc lock since we are using the smc index */
  586. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  587. /* set rom index to 0 */
  588. WREG32(mmSMC_IND_INDEX_11, ixROM_INDEX);
  589. WREG32(mmSMC_IND_DATA_11, 0);
  590. /* set index to data for continous read */
  591. WREG32(mmSMC_IND_INDEX_11, ixROM_DATA);
  592. for (i = 0; i < length_dw; i++)
  593. dw_ptr[i] = RREG32(mmSMC_IND_DATA_11);
  594. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  595. return true;
  596. }
  597. static const struct amdgpu_allowed_register_entry vi_allowed_read_registers[] = {
  598. {mmGRBM_STATUS},
  599. {mmGRBM_STATUS2},
  600. {mmGRBM_STATUS_SE0},
  601. {mmGRBM_STATUS_SE1},
  602. {mmGRBM_STATUS_SE2},
  603. {mmGRBM_STATUS_SE3},
  604. {mmSRBM_STATUS},
  605. {mmSRBM_STATUS2},
  606. {mmSRBM_STATUS3},
  607. {mmSDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET},
  608. {mmSDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET},
  609. {mmCP_STAT},
  610. {mmCP_STALLED_STAT1},
  611. {mmCP_STALLED_STAT2},
  612. {mmCP_STALLED_STAT3},
  613. {mmCP_CPF_BUSY_STAT},
  614. {mmCP_CPF_STALLED_STAT1},
  615. {mmCP_CPF_STATUS},
  616. {mmCP_CPC_BUSY_STAT},
  617. {mmCP_CPC_STALLED_STAT1},
  618. {mmCP_CPC_STATUS},
  619. {mmGB_ADDR_CONFIG},
  620. {mmMC_ARB_RAMCFG},
  621. {mmGB_TILE_MODE0},
  622. {mmGB_TILE_MODE1},
  623. {mmGB_TILE_MODE2},
  624. {mmGB_TILE_MODE3},
  625. {mmGB_TILE_MODE4},
  626. {mmGB_TILE_MODE5},
  627. {mmGB_TILE_MODE6},
  628. {mmGB_TILE_MODE7},
  629. {mmGB_TILE_MODE8},
  630. {mmGB_TILE_MODE9},
  631. {mmGB_TILE_MODE10},
  632. {mmGB_TILE_MODE11},
  633. {mmGB_TILE_MODE12},
  634. {mmGB_TILE_MODE13},
  635. {mmGB_TILE_MODE14},
  636. {mmGB_TILE_MODE15},
  637. {mmGB_TILE_MODE16},
  638. {mmGB_TILE_MODE17},
  639. {mmGB_TILE_MODE18},
  640. {mmGB_TILE_MODE19},
  641. {mmGB_TILE_MODE20},
  642. {mmGB_TILE_MODE21},
  643. {mmGB_TILE_MODE22},
  644. {mmGB_TILE_MODE23},
  645. {mmGB_TILE_MODE24},
  646. {mmGB_TILE_MODE25},
  647. {mmGB_TILE_MODE26},
  648. {mmGB_TILE_MODE27},
  649. {mmGB_TILE_MODE28},
  650. {mmGB_TILE_MODE29},
  651. {mmGB_TILE_MODE30},
  652. {mmGB_TILE_MODE31},
  653. {mmGB_MACROTILE_MODE0},
  654. {mmGB_MACROTILE_MODE1},
  655. {mmGB_MACROTILE_MODE2},
  656. {mmGB_MACROTILE_MODE3},
  657. {mmGB_MACROTILE_MODE4},
  658. {mmGB_MACROTILE_MODE5},
  659. {mmGB_MACROTILE_MODE6},
  660. {mmGB_MACROTILE_MODE7},
  661. {mmGB_MACROTILE_MODE8},
  662. {mmGB_MACROTILE_MODE9},
  663. {mmGB_MACROTILE_MODE10},
  664. {mmGB_MACROTILE_MODE11},
  665. {mmGB_MACROTILE_MODE12},
  666. {mmGB_MACROTILE_MODE13},
  667. {mmGB_MACROTILE_MODE14},
  668. {mmGB_MACROTILE_MODE15},
  669. {mmCC_RB_BACKEND_DISABLE, true},
  670. {mmGC_USER_RB_BACKEND_DISABLE, true},
  671. {mmGB_BACKEND_MAP, false},
  672. {mmPA_SC_RASTER_CONFIG, true},
  673. {mmPA_SC_RASTER_CONFIG_1, true},
  674. };
  675. static uint32_t vi_get_register_value(struct amdgpu_device *adev,
  676. bool indexed, u32 se_num,
  677. u32 sh_num, u32 reg_offset)
  678. {
  679. if (indexed) {
  680. uint32_t val;
  681. unsigned se_idx = (se_num == 0xffffffff) ? 0 : se_num;
  682. unsigned sh_idx = (sh_num == 0xffffffff) ? 0 : sh_num;
  683. switch (reg_offset) {
  684. case mmCC_RB_BACKEND_DISABLE:
  685. return adev->gfx.config.rb_config[se_idx][sh_idx].rb_backend_disable;
  686. case mmGC_USER_RB_BACKEND_DISABLE:
  687. return adev->gfx.config.rb_config[se_idx][sh_idx].user_rb_backend_disable;
  688. case mmPA_SC_RASTER_CONFIG:
  689. return adev->gfx.config.rb_config[se_idx][sh_idx].raster_config;
  690. case mmPA_SC_RASTER_CONFIG_1:
  691. return adev->gfx.config.rb_config[se_idx][sh_idx].raster_config_1;
  692. }
  693. mutex_lock(&adev->grbm_idx_mutex);
  694. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  695. amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff);
  696. val = RREG32(reg_offset);
  697. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  698. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  699. mutex_unlock(&adev->grbm_idx_mutex);
  700. return val;
  701. } else {
  702. unsigned idx;
  703. switch (reg_offset) {
  704. case mmGB_ADDR_CONFIG:
  705. return adev->gfx.config.gb_addr_config;
  706. case mmMC_ARB_RAMCFG:
  707. return adev->gfx.config.mc_arb_ramcfg;
  708. case mmGB_TILE_MODE0:
  709. case mmGB_TILE_MODE1:
  710. case mmGB_TILE_MODE2:
  711. case mmGB_TILE_MODE3:
  712. case mmGB_TILE_MODE4:
  713. case mmGB_TILE_MODE5:
  714. case mmGB_TILE_MODE6:
  715. case mmGB_TILE_MODE7:
  716. case mmGB_TILE_MODE8:
  717. case mmGB_TILE_MODE9:
  718. case mmGB_TILE_MODE10:
  719. case mmGB_TILE_MODE11:
  720. case mmGB_TILE_MODE12:
  721. case mmGB_TILE_MODE13:
  722. case mmGB_TILE_MODE14:
  723. case mmGB_TILE_MODE15:
  724. case mmGB_TILE_MODE16:
  725. case mmGB_TILE_MODE17:
  726. case mmGB_TILE_MODE18:
  727. case mmGB_TILE_MODE19:
  728. case mmGB_TILE_MODE20:
  729. case mmGB_TILE_MODE21:
  730. case mmGB_TILE_MODE22:
  731. case mmGB_TILE_MODE23:
  732. case mmGB_TILE_MODE24:
  733. case mmGB_TILE_MODE25:
  734. case mmGB_TILE_MODE26:
  735. case mmGB_TILE_MODE27:
  736. case mmGB_TILE_MODE28:
  737. case mmGB_TILE_MODE29:
  738. case mmGB_TILE_MODE30:
  739. case mmGB_TILE_MODE31:
  740. idx = (reg_offset - mmGB_TILE_MODE0);
  741. return adev->gfx.config.tile_mode_array[idx];
  742. case mmGB_MACROTILE_MODE0:
  743. case mmGB_MACROTILE_MODE1:
  744. case mmGB_MACROTILE_MODE2:
  745. case mmGB_MACROTILE_MODE3:
  746. case mmGB_MACROTILE_MODE4:
  747. case mmGB_MACROTILE_MODE5:
  748. case mmGB_MACROTILE_MODE6:
  749. case mmGB_MACROTILE_MODE7:
  750. case mmGB_MACROTILE_MODE8:
  751. case mmGB_MACROTILE_MODE9:
  752. case mmGB_MACROTILE_MODE10:
  753. case mmGB_MACROTILE_MODE11:
  754. case mmGB_MACROTILE_MODE12:
  755. case mmGB_MACROTILE_MODE13:
  756. case mmGB_MACROTILE_MODE14:
  757. case mmGB_MACROTILE_MODE15:
  758. idx = (reg_offset - mmGB_MACROTILE_MODE0);
  759. return adev->gfx.config.macrotile_mode_array[idx];
  760. default:
  761. return RREG32(reg_offset);
  762. }
  763. }
  764. }
  765. static int vi_read_register(struct amdgpu_device *adev, u32 se_num,
  766. u32 sh_num, u32 reg_offset, u32 *value)
  767. {
  768. uint32_t i;
  769. *value = 0;
  770. for (i = 0; i < ARRAY_SIZE(vi_allowed_read_registers); i++) {
  771. bool indexed = vi_allowed_read_registers[i].grbm_indexed;
  772. if (reg_offset != vi_allowed_read_registers[i].reg_offset)
  773. continue;
  774. *value = vi_get_register_value(adev, indexed, se_num, sh_num,
  775. reg_offset);
  776. return 0;
  777. }
  778. return -EINVAL;
  779. }
  780. /**
  781. * vi_asic_pci_config_reset - soft reset GPU
  782. *
  783. * @adev: amdgpu_device pointer
  784. *
  785. * Use PCI Config method to reset the GPU.
  786. *
  787. * Returns 0 for success.
  788. */
  789. static int vi_asic_pci_config_reset(struct amdgpu_device *adev)
  790. {
  791. u32 i;
  792. int r = -EINVAL;
  793. amdgpu_atombios_scratch_regs_engine_hung(adev, true);
  794. /* disable BM */
  795. pci_clear_master(adev->pdev);
  796. /* reset */
  797. amdgpu_device_pci_config_reset(adev);
  798. udelay(100);
  799. /* wait for asic to come out of reset */
  800. for (i = 0; i < adev->usec_timeout; i++) {
  801. if (RREG32(mmCONFIG_MEMSIZE) != 0xffffffff) {
  802. /* enable BM */
  803. pci_set_master(adev->pdev);
  804. adev->has_hw_reset = true;
  805. r = 0;
  806. break;
  807. }
  808. udelay(1);
  809. }
  810. amdgpu_atombios_scratch_regs_engine_hung(adev, false);
  811. return r;
  812. }
  813. static bool vi_asic_supports_baco(struct amdgpu_device *adev)
  814. {
  815. switch (adev->asic_type) {
  816. case CHIP_FIJI:
  817. case CHIP_TONGA:
  818. case CHIP_POLARIS10:
  819. case CHIP_POLARIS11:
  820. case CHIP_POLARIS12:
  821. case CHIP_TOPAZ:
  822. return amdgpu_dpm_is_baco_supported(adev);
  823. default:
  824. return false;
  825. }
  826. }
  827. static enum amd_reset_method
  828. vi_asic_reset_method(struct amdgpu_device *adev)
  829. {
  830. bool baco_reset;
  831. if (amdgpu_reset_method == AMD_RESET_METHOD_LEGACY ||
  832. amdgpu_reset_method == AMD_RESET_METHOD_BACO)
  833. return amdgpu_reset_method;
  834. if (amdgpu_reset_method != -1)
  835. dev_warn(adev->dev, "Specified reset method:%d isn't supported, using AUTO instead.\n",
  836. amdgpu_reset_method);
  837. switch (adev->asic_type) {
  838. case CHIP_FIJI:
  839. case CHIP_TONGA:
  840. case CHIP_POLARIS10:
  841. case CHIP_POLARIS11:
  842. case CHIP_POLARIS12:
  843. case CHIP_TOPAZ:
  844. baco_reset = amdgpu_dpm_is_baco_supported(adev);
  845. break;
  846. default:
  847. baco_reset = false;
  848. break;
  849. }
  850. if (baco_reset)
  851. return AMD_RESET_METHOD_BACO;
  852. else
  853. return AMD_RESET_METHOD_LEGACY;
  854. }
  855. /**
  856. * vi_asic_reset - soft reset GPU
  857. *
  858. * @adev: amdgpu_device pointer
  859. *
  860. * Look up which blocks are hung and attempt
  861. * to reset them.
  862. * Returns 0 for success.
  863. */
  864. static int vi_asic_reset(struct amdgpu_device *adev)
  865. {
  866. int r;
  867. /* APUs don't have full asic reset */
  868. if (adev->flags & AMD_IS_APU)
  869. return 0;
  870. if (vi_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) {
  871. dev_info(adev->dev, "BACO reset\n");
  872. r = amdgpu_dpm_baco_reset(adev);
  873. } else {
  874. dev_info(adev->dev, "PCI CONFIG reset\n");
  875. r = vi_asic_pci_config_reset(adev);
  876. }
  877. return r;
  878. }
  879. static u32 vi_get_config_memsize(struct amdgpu_device *adev)
  880. {
  881. return RREG32(mmCONFIG_MEMSIZE);
  882. }
  883. static int vi_set_uvd_clock(struct amdgpu_device *adev, u32 clock,
  884. u32 cntl_reg, u32 status_reg)
  885. {
  886. int r, i;
  887. struct atom_clock_dividers dividers;
  888. uint32_t tmp;
  889. r = amdgpu_atombios_get_clock_dividers(adev,
  890. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  891. clock, false, &dividers);
  892. if (r)
  893. return r;
  894. tmp = RREG32_SMC(cntl_reg);
  895. if (adev->flags & AMD_IS_APU)
  896. tmp &= ~CG_DCLK_CNTL__DCLK_DIVIDER_MASK;
  897. else
  898. tmp &= ~(CG_DCLK_CNTL__DCLK_DIR_CNTL_EN_MASK |
  899. CG_DCLK_CNTL__DCLK_DIVIDER_MASK);
  900. tmp |= dividers.post_divider;
  901. WREG32_SMC(cntl_reg, tmp);
  902. for (i = 0; i < 100; i++) {
  903. tmp = RREG32_SMC(status_reg);
  904. if (adev->flags & AMD_IS_APU) {
  905. if (tmp & 0x10000)
  906. break;
  907. } else {
  908. if (tmp & CG_DCLK_STATUS__DCLK_STATUS_MASK)
  909. break;
  910. }
  911. mdelay(10);
  912. }
  913. if (i == 100)
  914. return -ETIMEDOUT;
  915. return 0;
  916. }
  917. #define ixGNB_CLK1_DFS_CNTL 0xD82200F0
  918. #define ixGNB_CLK1_STATUS 0xD822010C
  919. #define ixGNB_CLK2_DFS_CNTL 0xD8220110
  920. #define ixGNB_CLK2_STATUS 0xD822012C
  921. #define ixGNB_CLK3_DFS_CNTL 0xD8220130
  922. #define ixGNB_CLK3_STATUS 0xD822014C
  923. static int vi_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
  924. {
  925. int r;
  926. if (adev->flags & AMD_IS_APU) {
  927. r = vi_set_uvd_clock(adev, vclk, ixGNB_CLK2_DFS_CNTL, ixGNB_CLK2_STATUS);
  928. if (r)
  929. return r;
  930. r = vi_set_uvd_clock(adev, dclk, ixGNB_CLK1_DFS_CNTL, ixGNB_CLK1_STATUS);
  931. if (r)
  932. return r;
  933. } else {
  934. r = vi_set_uvd_clock(adev, vclk, ixCG_VCLK_CNTL, ixCG_VCLK_STATUS);
  935. if (r)
  936. return r;
  937. r = vi_set_uvd_clock(adev, dclk, ixCG_DCLK_CNTL, ixCG_DCLK_STATUS);
  938. if (r)
  939. return r;
  940. }
  941. return 0;
  942. }
  943. static int vi_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
  944. {
  945. int r, i;
  946. struct atom_clock_dividers dividers;
  947. u32 tmp;
  948. u32 reg_ctrl;
  949. u32 reg_status;
  950. u32 status_mask;
  951. u32 reg_mask;
  952. if (adev->flags & AMD_IS_APU) {
  953. reg_ctrl = ixGNB_CLK3_DFS_CNTL;
  954. reg_status = ixGNB_CLK3_STATUS;
  955. status_mask = 0x00010000;
  956. reg_mask = CG_ECLK_CNTL__ECLK_DIVIDER_MASK;
  957. } else {
  958. reg_ctrl = ixCG_ECLK_CNTL;
  959. reg_status = ixCG_ECLK_STATUS;
  960. status_mask = CG_ECLK_STATUS__ECLK_STATUS_MASK;
  961. reg_mask = CG_ECLK_CNTL__ECLK_DIR_CNTL_EN_MASK | CG_ECLK_CNTL__ECLK_DIVIDER_MASK;
  962. }
  963. r = amdgpu_atombios_get_clock_dividers(adev,
  964. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  965. ecclk, false, &dividers);
  966. if (r)
  967. return r;
  968. for (i = 0; i < 100; i++) {
  969. if (RREG32_SMC(reg_status) & status_mask)
  970. break;
  971. mdelay(10);
  972. }
  973. if (i == 100)
  974. return -ETIMEDOUT;
  975. tmp = RREG32_SMC(reg_ctrl);
  976. tmp &= ~reg_mask;
  977. tmp |= dividers.post_divider;
  978. WREG32_SMC(reg_ctrl, tmp);
  979. for (i = 0; i < 100; i++) {
  980. if (RREG32_SMC(reg_status) & status_mask)
  981. break;
  982. mdelay(10);
  983. }
  984. if (i == 100)
  985. return -ETIMEDOUT;
  986. return 0;
  987. }
  988. static void vi_pcie_gen3_enable(struct amdgpu_device *adev)
  989. {
  990. if (pci_is_root_bus(adev->pdev->bus))
  991. return;
  992. if (amdgpu_pcie_gen2 == 0)
  993. return;
  994. if (adev->flags & AMD_IS_APU)
  995. return;
  996. if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  997. CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)))
  998. return;
  999. /* todo */
  1000. }
  1001. static void vi_enable_aspm(struct amdgpu_device *adev)
  1002. {
  1003. u32 data, orig;
  1004. orig = data = RREG32_PCIE(ixPCIE_LC_CNTL);
  1005. data |= PCIE_LC_CNTL__LC_L0S_INACTIVITY_DEFAULT <<
  1006. PCIE_LC_CNTL__LC_L0S_INACTIVITY__SHIFT;
  1007. data |= PCIE_LC_CNTL__LC_L1_INACTIVITY_DEFAULT <<
  1008. PCIE_LC_CNTL__LC_L1_INACTIVITY__SHIFT;
  1009. data &= ~PCIE_LC_CNTL__LC_PMI_TO_L1_DIS_MASK;
  1010. data |= PCIE_LC_CNTL__LC_DELAY_L1_EXIT_MASK;
  1011. if (orig != data)
  1012. WREG32_PCIE(ixPCIE_LC_CNTL, data);
  1013. }
  1014. static void vi_program_aspm(struct amdgpu_device *adev)
  1015. {
  1016. u32 data, data1, orig;
  1017. bool bL1SS = false;
  1018. bool bClkReqSupport = true;
  1019. if (!amdgpu_device_should_use_aspm(adev) || !amdgpu_device_pcie_dynamic_switching_supported())
  1020. return;
  1021. if (adev->flags & AMD_IS_APU ||
  1022. adev->asic_type < CHIP_POLARIS10)
  1023. return;
  1024. orig = data = RREG32_PCIE(ixPCIE_LC_CNTL);
  1025. data &= ~PCIE_LC_CNTL__LC_L1_INACTIVITY_MASK;
  1026. data &= ~PCIE_LC_CNTL__LC_L0S_INACTIVITY_MASK;
  1027. data |= PCIE_LC_CNTL__LC_PMI_TO_L1_DIS_MASK;
  1028. if (orig != data)
  1029. WREG32_PCIE(ixPCIE_LC_CNTL, data);
  1030. orig = data = RREG32_PCIE(ixPCIE_LC_N_FTS_CNTL);
  1031. data &= ~PCIE_LC_N_FTS_CNTL__LC_XMIT_N_FTS_MASK;
  1032. data |= 0x0024 << PCIE_LC_N_FTS_CNTL__LC_XMIT_N_FTS__SHIFT;
  1033. data |= PCIE_LC_N_FTS_CNTL__LC_XMIT_N_FTS_OVERRIDE_EN_MASK;
  1034. if (orig != data)
  1035. WREG32_PCIE(ixPCIE_LC_N_FTS_CNTL, data);
  1036. orig = data = RREG32_PCIE(ixPCIE_LC_CNTL3);
  1037. data |= PCIE_LC_CNTL3__LC_GO_TO_RECOVERY_MASK;
  1038. if (orig != data)
  1039. WREG32_PCIE(ixPCIE_LC_CNTL3, data);
  1040. orig = data = RREG32_PCIE(ixPCIE_P_CNTL);
  1041. data |= PCIE_P_CNTL__P_IGNORE_EDB_ERR_MASK;
  1042. if (orig != data)
  1043. WREG32_PCIE(ixPCIE_P_CNTL, data);
  1044. data = RREG32_PCIE(ixPCIE_LC_L1_PM_SUBSTATE);
  1045. pci_read_config_dword(adev->pdev, PCIE_L1_PM_SUB_CNTL, &data1);
  1046. if (data & PCIE_LC_L1_PM_SUBSTATE__LC_L1_SUBSTATES_OVERRIDE_EN_MASK &&
  1047. (data & (PCIE_LC_L1_PM_SUBSTATE__LC_PCI_PM_L1_2_OVERRIDE_MASK |
  1048. PCIE_LC_L1_PM_SUBSTATE__LC_PCI_PM_L1_1_OVERRIDE_MASK |
  1049. PCIE_LC_L1_PM_SUBSTATE__LC_ASPM_L1_2_OVERRIDE_MASK |
  1050. PCIE_LC_L1_PM_SUBSTATE__LC_ASPM_L1_1_OVERRIDE_MASK))) {
  1051. bL1SS = true;
  1052. } else if (data1 & (PCIE_L1_PM_SUB_CNTL__ASPM_L1_2_EN_MASK |
  1053. PCIE_L1_PM_SUB_CNTL__ASPM_L1_1_EN_MASK |
  1054. PCIE_L1_PM_SUB_CNTL__PCI_PM_L1_2_EN_MASK |
  1055. PCIE_L1_PM_SUB_CNTL__PCI_PM_L1_1_EN_MASK)) {
  1056. bL1SS = true;
  1057. }
  1058. orig = data = RREG32_PCIE(ixPCIE_LC_CNTL6);
  1059. data |= PCIE_LC_CNTL6__LC_L1_POWERDOWN_MASK;
  1060. if (orig != data)
  1061. WREG32_PCIE(ixPCIE_LC_CNTL6, data);
  1062. orig = data = RREG32_PCIE(ixPCIE_LC_LINK_WIDTH_CNTL);
  1063. data |= PCIE_LC_LINK_WIDTH_CNTL__LC_DYN_LANES_PWR_STATE_MASK;
  1064. if (orig != data)
  1065. WREG32_PCIE(ixPCIE_LC_LINK_WIDTH_CNTL, data);
  1066. pci_read_config_dword(adev->pdev, LINK_CAP, &data);
  1067. if (!(data & PCIE_LINK_CAP__CLOCK_POWER_MANAGEMENT_MASK))
  1068. bClkReqSupport = false;
  1069. if (bClkReqSupport) {
  1070. orig = data = RREG32_SMC(ixTHM_CLK_CNTL);
  1071. data &= ~(THM_CLK_CNTL__CMON_CLK_SEL_MASK | THM_CLK_CNTL__TMON_CLK_SEL_MASK);
  1072. data |= (1 << THM_CLK_CNTL__CMON_CLK_SEL__SHIFT) |
  1073. (1 << THM_CLK_CNTL__TMON_CLK_SEL__SHIFT);
  1074. if (orig != data)
  1075. WREG32_SMC(ixTHM_CLK_CNTL, data);
  1076. orig = data = RREG32_SMC(ixMISC_CLK_CTRL);
  1077. data &= ~(MISC_CLK_CTRL__DEEP_SLEEP_CLK_SEL_MASK |
  1078. MISC_CLK_CTRL__ZCLK_SEL_MASK | MISC_CLK_CTRL__DFT_SMS_PG_CLK_SEL_MASK);
  1079. data |= (1 << MISC_CLK_CTRL__DEEP_SLEEP_CLK_SEL__SHIFT) |
  1080. (1 << MISC_CLK_CTRL__ZCLK_SEL__SHIFT);
  1081. data |= (0x20 << MISC_CLK_CTRL__DFT_SMS_PG_CLK_SEL__SHIFT);
  1082. if (orig != data)
  1083. WREG32_SMC(ixMISC_CLK_CTRL, data);
  1084. orig = data = RREG32_SMC(ixCG_CLKPIN_CNTL);
  1085. data |= CG_CLKPIN_CNTL__XTALIN_DIVIDE_MASK;
  1086. if (orig != data)
  1087. WREG32_SMC(ixCG_CLKPIN_CNTL, data);
  1088. orig = data = RREG32_SMC(ixCG_CLKPIN_CNTL_2);
  1089. data |= CG_CLKPIN_CNTL_2__ENABLE_XCLK_MASK;
  1090. if (orig != data)
  1091. WREG32_SMC(ixCG_CLKPIN_CNTL, data);
  1092. orig = data = RREG32_SMC(ixMPLL_BYPASSCLK_SEL);
  1093. data &= ~MPLL_BYPASSCLK_SEL__MPLL_CLKOUT_SEL_MASK;
  1094. data |= (4 << MPLL_BYPASSCLK_SEL__MPLL_CLKOUT_SEL__SHIFT);
  1095. if (orig != data)
  1096. WREG32_SMC(ixMPLL_BYPASSCLK_SEL, data);
  1097. orig = data = RREG32_PCIE(ixCPM_CONTROL);
  1098. data |= (CPM_CONTROL__REFCLK_XSTCLK_ENABLE_MASK |
  1099. CPM_CONTROL__CLKREQb_UNGATE_TXCLK_ENABLE_MASK);
  1100. if (orig != data)
  1101. WREG32_PCIE(ixCPM_CONTROL, data);
  1102. orig = data = RREG32_PCIE(ixPCIE_CONFIG_CNTL);
  1103. data &= ~PCIE_CONFIG_CNTL__DYN_CLK_LATENCY_MASK;
  1104. data |= (0xE << PCIE_CONFIG_CNTL__DYN_CLK_LATENCY__SHIFT);
  1105. if (orig != data)
  1106. WREG32_PCIE(ixPCIE_CONFIG_CNTL, data);
  1107. orig = data = RREG32(mmBIF_CLK_CTRL);
  1108. data |= BIF_CLK_CTRL__BIF_XSTCLK_READY_MASK;
  1109. if (orig != data)
  1110. WREG32(mmBIF_CLK_CTRL, data);
  1111. orig = data = RREG32_PCIE(ixPCIE_LC_CNTL7);
  1112. data |= PCIE_LC_CNTL7__LC_L1_SIDEBAND_CLKREQ_PDWN_EN_MASK;
  1113. if (orig != data)
  1114. WREG32_PCIE(ixPCIE_LC_CNTL7, data);
  1115. orig = data = RREG32_PCIE(ixPCIE_HW_DEBUG);
  1116. data |= PCIE_HW_DEBUG__HW_01_DEBUG_MASK;
  1117. if (orig != data)
  1118. WREG32_PCIE(ixPCIE_HW_DEBUG, data);
  1119. orig = data = RREG32_PCIE(ixPCIE_LC_CNTL2);
  1120. data |= PCIE_LC_CNTL2__LC_ALLOW_PDWN_IN_L23_MASK;
  1121. data |= PCIE_LC_CNTL2__LC_ALLOW_PDWN_IN_L1_MASK;
  1122. if (bL1SS)
  1123. data &= ~PCIE_LC_CNTL2__LC_ALLOW_PDWN_IN_L1_MASK;
  1124. if (orig != data)
  1125. WREG32_PCIE(ixPCIE_LC_CNTL2, data);
  1126. }
  1127. vi_enable_aspm(adev);
  1128. data = RREG32_PCIE(ixPCIE_LC_N_FTS_CNTL);
  1129. data1 = RREG32_PCIE(ixPCIE_LC_STATUS1);
  1130. if (((data & PCIE_LC_N_FTS_CNTL__LC_N_FTS_MASK) == PCIE_LC_N_FTS_CNTL__LC_N_FTS_MASK) &&
  1131. data1 & PCIE_LC_STATUS1__LC_REVERSE_XMIT_MASK &&
  1132. data1 & PCIE_LC_STATUS1__LC_REVERSE_RCVR_MASK) {
  1133. orig = data = RREG32_PCIE(ixPCIE_LC_CNTL);
  1134. data &= ~PCIE_LC_CNTL__LC_L0S_INACTIVITY_MASK;
  1135. if (orig != data)
  1136. WREG32_PCIE(ixPCIE_LC_CNTL, data);
  1137. }
  1138. if ((adev->asic_type == CHIP_POLARIS12 &&
  1139. !(ASICID_IS_P23(adev->pdev->device, adev->pdev->revision))) ||
  1140. ASIC_IS_P22(adev->asic_type, adev->external_rev_id)) {
  1141. orig = data = RREG32_PCIE(ixPCIE_LC_TRAINING_CNTL);
  1142. data &= ~PCIE_LC_TRAINING_CNTL__LC_DISABLE_TRAINING_BIT_ARCH_MASK;
  1143. if (orig != data)
  1144. WREG32_PCIE(ixPCIE_LC_TRAINING_CNTL, data);
  1145. }
  1146. }
  1147. static void vi_enable_doorbell_aperture(struct amdgpu_device *adev,
  1148. bool enable)
  1149. {
  1150. u32 tmp;
  1151. /* not necessary on CZ */
  1152. if (adev->flags & AMD_IS_APU)
  1153. return;
  1154. tmp = RREG32(mmBIF_DOORBELL_APER_EN);
  1155. if (enable)
  1156. tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 1);
  1157. else
  1158. tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 0);
  1159. WREG32(mmBIF_DOORBELL_APER_EN, tmp);
  1160. }
  1161. #define ATI_REV_ID_FUSE_MACRO__ADDRESS 0xC0014044
  1162. #define ATI_REV_ID_FUSE_MACRO__SHIFT 9
  1163. #define ATI_REV_ID_FUSE_MACRO__MASK 0x00001E00
  1164. static uint32_t vi_get_rev_id(struct amdgpu_device *adev)
  1165. {
  1166. if (adev->flags & AMD_IS_APU)
  1167. return (RREG32_SMC(ATI_REV_ID_FUSE_MACRO__ADDRESS) & ATI_REV_ID_FUSE_MACRO__MASK)
  1168. >> ATI_REV_ID_FUSE_MACRO__SHIFT;
  1169. else
  1170. return (RREG32(mmPCIE_EFUSE4) & PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID_MASK)
  1171. >> PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID__SHIFT;
  1172. }
  1173. static void vi_flush_hdp(struct amdgpu_device *adev, struct amdgpu_ring *ring)
  1174. {
  1175. if (!ring || !ring->funcs->emit_wreg) {
  1176. WREG32(mmHDP_MEM_COHERENCY_FLUSH_CNTL, 1);
  1177. RREG32(mmHDP_MEM_COHERENCY_FLUSH_CNTL);
  1178. } else {
  1179. amdgpu_ring_emit_wreg(ring, mmHDP_MEM_COHERENCY_FLUSH_CNTL, 1);
  1180. }
  1181. }
  1182. static void vi_invalidate_hdp(struct amdgpu_device *adev,
  1183. struct amdgpu_ring *ring)
  1184. {
  1185. if (!ring || !ring->funcs->emit_wreg) {
  1186. WREG32(mmHDP_DEBUG0, 1);
  1187. RREG32(mmHDP_DEBUG0);
  1188. } else {
  1189. amdgpu_ring_emit_wreg(ring, mmHDP_DEBUG0, 1);
  1190. }
  1191. }
  1192. static bool vi_need_full_reset(struct amdgpu_device *adev)
  1193. {
  1194. switch (adev->asic_type) {
  1195. case CHIP_CARRIZO:
  1196. case CHIP_STONEY:
  1197. /* CZ has hang issues with full reset at the moment */
  1198. return false;
  1199. case CHIP_FIJI:
  1200. case CHIP_TONGA:
  1201. /* XXX: soft reset should work on fiji and tonga */
  1202. return true;
  1203. case CHIP_POLARIS10:
  1204. case CHIP_POLARIS11:
  1205. case CHIP_POLARIS12:
  1206. case CHIP_TOPAZ:
  1207. default:
  1208. /* change this when we support soft reset */
  1209. return true;
  1210. }
  1211. }
  1212. static void vi_get_pcie_usage(struct amdgpu_device *adev, uint64_t *count0,
  1213. uint64_t *count1)
  1214. {
  1215. uint32_t perfctr = 0;
  1216. uint64_t cnt0_of, cnt1_of;
  1217. int tmp;
  1218. /* This reports 0 on APUs, so return to avoid writing/reading registers
  1219. * that may or may not be different from their GPU counterparts
  1220. */
  1221. if (adev->flags & AMD_IS_APU)
  1222. return;
  1223. /* Set the 2 events that we wish to watch, defined above */
  1224. /* Reg 40 is # received msgs, Reg 104 is # of posted requests sent */
  1225. perfctr = REG_SET_FIELD(perfctr, PCIE_PERF_CNTL_TXCLK, EVENT0_SEL, 40);
  1226. perfctr = REG_SET_FIELD(perfctr, PCIE_PERF_CNTL_TXCLK, EVENT1_SEL, 104);
  1227. /* Write to enable desired perf counters */
  1228. WREG32_PCIE(ixPCIE_PERF_CNTL_TXCLK, perfctr);
  1229. /* Zero out and enable the perf counters
  1230. * Write 0x5:
  1231. * Bit 0 = Start all counters(1)
  1232. * Bit 2 = Global counter reset enable(1)
  1233. */
  1234. WREG32_PCIE(ixPCIE_PERF_COUNT_CNTL, 0x00000005);
  1235. msleep(1000);
  1236. /* Load the shadow and disable the perf counters
  1237. * Write 0x2:
  1238. * Bit 0 = Stop counters(0)
  1239. * Bit 1 = Load the shadow counters(1)
  1240. */
  1241. WREG32_PCIE(ixPCIE_PERF_COUNT_CNTL, 0x00000002);
  1242. /* Read register values to get any >32bit overflow */
  1243. tmp = RREG32_PCIE(ixPCIE_PERF_CNTL_TXCLK);
  1244. cnt0_of = REG_GET_FIELD(tmp, PCIE_PERF_CNTL_TXCLK, COUNTER0_UPPER);
  1245. cnt1_of = REG_GET_FIELD(tmp, PCIE_PERF_CNTL_TXCLK, COUNTER1_UPPER);
  1246. /* Get the values and add the overflow */
  1247. *count0 = RREG32_PCIE(ixPCIE_PERF_COUNT0_TXCLK) | (cnt0_of << 32);
  1248. *count1 = RREG32_PCIE(ixPCIE_PERF_COUNT1_TXCLK) | (cnt1_of << 32);
  1249. }
  1250. static uint64_t vi_get_pcie_replay_count(struct amdgpu_device *adev)
  1251. {
  1252. uint64_t nak_r, nak_g;
  1253. /* Get the number of NAKs received and generated */
  1254. nak_r = RREG32_PCIE(ixPCIE_RX_NUM_NAK);
  1255. nak_g = RREG32_PCIE(ixPCIE_RX_NUM_NAK_GENERATED);
  1256. /* Add the total number of NAKs, i.e the number of replays */
  1257. return (nak_r + nak_g);
  1258. }
  1259. static bool vi_need_reset_on_init(struct amdgpu_device *adev)
  1260. {
  1261. u32 clock_cntl, pc;
  1262. if (adev->flags & AMD_IS_APU)
  1263. return false;
  1264. /* check if the SMC is already running */
  1265. clock_cntl = RREG32_SMC(ixSMC_SYSCON_CLOCK_CNTL_0);
  1266. pc = RREG32_SMC(ixSMC_PC_C);
  1267. if ((0 == REG_GET_FIELD(clock_cntl, SMC_SYSCON_CLOCK_CNTL_0, ck_disable)) &&
  1268. (0x20100 <= pc))
  1269. return true;
  1270. return false;
  1271. }
  1272. static void vi_pre_asic_init(struct amdgpu_device *adev)
  1273. {
  1274. }
  1275. static const struct amdgpu_asic_funcs vi_asic_funcs =
  1276. {
  1277. .read_disabled_bios = &vi_read_disabled_bios,
  1278. .read_bios_from_rom = &vi_read_bios_from_rom,
  1279. .read_register = &vi_read_register,
  1280. .reset = &vi_asic_reset,
  1281. .reset_method = &vi_asic_reset_method,
  1282. .set_vga_state = &vi_vga_set_state,
  1283. .get_xclk = &vi_get_xclk,
  1284. .set_uvd_clocks = &vi_set_uvd_clocks,
  1285. .set_vce_clocks = &vi_set_vce_clocks,
  1286. .get_config_memsize = &vi_get_config_memsize,
  1287. .flush_hdp = &vi_flush_hdp,
  1288. .invalidate_hdp = &vi_invalidate_hdp,
  1289. .need_full_reset = &vi_need_full_reset,
  1290. .init_doorbell_index = &legacy_doorbell_index_init,
  1291. .get_pcie_usage = &vi_get_pcie_usage,
  1292. .need_reset_on_init = &vi_need_reset_on_init,
  1293. .get_pcie_replay_count = &vi_get_pcie_replay_count,
  1294. .supports_baco = &vi_asic_supports_baco,
  1295. .pre_asic_init = &vi_pre_asic_init,
  1296. .query_video_codecs = &vi_query_video_codecs,
  1297. };
  1298. #define CZ_REV_BRISTOL(rev) \
  1299. ((rev >= 0xC8 && rev <= 0xCE) || (rev >= 0xE1 && rev <= 0xE6))
  1300. static int vi_common_early_init(void *handle)
  1301. {
  1302. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1303. if (adev->flags & AMD_IS_APU) {
  1304. adev->smc_rreg = &cz_smc_rreg;
  1305. adev->smc_wreg = &cz_smc_wreg;
  1306. } else {
  1307. adev->smc_rreg = &vi_smc_rreg;
  1308. adev->smc_wreg = &vi_smc_wreg;
  1309. }
  1310. adev->pcie_rreg = &vi_pcie_rreg;
  1311. adev->pcie_wreg = &vi_pcie_wreg;
  1312. adev->uvd_ctx_rreg = &vi_uvd_ctx_rreg;
  1313. adev->uvd_ctx_wreg = &vi_uvd_ctx_wreg;
  1314. adev->didt_rreg = &vi_didt_rreg;
  1315. adev->didt_wreg = &vi_didt_wreg;
  1316. adev->gc_cac_rreg = &vi_gc_cac_rreg;
  1317. adev->gc_cac_wreg = &vi_gc_cac_wreg;
  1318. adev->asic_funcs = &vi_asic_funcs;
  1319. adev->rev_id = vi_get_rev_id(adev);
  1320. adev->external_rev_id = 0xFF;
  1321. switch (adev->asic_type) {
  1322. case CHIP_TOPAZ:
  1323. adev->cg_flags = 0;
  1324. adev->pg_flags = 0;
  1325. adev->external_rev_id = 0x1;
  1326. break;
  1327. case CHIP_FIJI:
  1328. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  1329. AMD_CG_SUPPORT_GFX_MGLS |
  1330. AMD_CG_SUPPORT_GFX_RLC_LS |
  1331. AMD_CG_SUPPORT_GFX_CP_LS |
  1332. AMD_CG_SUPPORT_GFX_CGTS |
  1333. AMD_CG_SUPPORT_GFX_CGTS_LS |
  1334. AMD_CG_SUPPORT_GFX_CGCG |
  1335. AMD_CG_SUPPORT_GFX_CGLS |
  1336. AMD_CG_SUPPORT_SDMA_MGCG |
  1337. AMD_CG_SUPPORT_SDMA_LS |
  1338. AMD_CG_SUPPORT_BIF_LS |
  1339. AMD_CG_SUPPORT_HDP_MGCG |
  1340. AMD_CG_SUPPORT_HDP_LS |
  1341. AMD_CG_SUPPORT_ROM_MGCG |
  1342. AMD_CG_SUPPORT_MC_MGCG |
  1343. AMD_CG_SUPPORT_MC_LS |
  1344. AMD_CG_SUPPORT_UVD_MGCG;
  1345. adev->pg_flags = 0;
  1346. adev->external_rev_id = adev->rev_id + 0x3c;
  1347. break;
  1348. case CHIP_TONGA:
  1349. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  1350. AMD_CG_SUPPORT_GFX_CGCG |
  1351. AMD_CG_SUPPORT_GFX_CGLS |
  1352. AMD_CG_SUPPORT_SDMA_MGCG |
  1353. AMD_CG_SUPPORT_SDMA_LS |
  1354. AMD_CG_SUPPORT_BIF_LS |
  1355. AMD_CG_SUPPORT_HDP_MGCG |
  1356. AMD_CG_SUPPORT_HDP_LS |
  1357. AMD_CG_SUPPORT_ROM_MGCG |
  1358. AMD_CG_SUPPORT_MC_MGCG |
  1359. AMD_CG_SUPPORT_MC_LS |
  1360. AMD_CG_SUPPORT_DRM_LS |
  1361. AMD_CG_SUPPORT_UVD_MGCG;
  1362. adev->pg_flags = 0;
  1363. adev->external_rev_id = adev->rev_id + 0x14;
  1364. break;
  1365. case CHIP_POLARIS11:
  1366. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  1367. AMD_CG_SUPPORT_GFX_RLC_LS |
  1368. AMD_CG_SUPPORT_GFX_CP_LS |
  1369. AMD_CG_SUPPORT_GFX_CGCG |
  1370. AMD_CG_SUPPORT_GFX_CGLS |
  1371. AMD_CG_SUPPORT_GFX_3D_CGCG |
  1372. AMD_CG_SUPPORT_GFX_3D_CGLS |
  1373. AMD_CG_SUPPORT_SDMA_MGCG |
  1374. AMD_CG_SUPPORT_SDMA_LS |
  1375. AMD_CG_SUPPORT_BIF_MGCG |
  1376. AMD_CG_SUPPORT_BIF_LS |
  1377. AMD_CG_SUPPORT_HDP_MGCG |
  1378. AMD_CG_SUPPORT_HDP_LS |
  1379. AMD_CG_SUPPORT_ROM_MGCG |
  1380. AMD_CG_SUPPORT_MC_MGCG |
  1381. AMD_CG_SUPPORT_MC_LS |
  1382. AMD_CG_SUPPORT_DRM_LS |
  1383. AMD_CG_SUPPORT_UVD_MGCG |
  1384. AMD_CG_SUPPORT_VCE_MGCG;
  1385. adev->pg_flags = 0;
  1386. adev->external_rev_id = adev->rev_id + 0x5A;
  1387. break;
  1388. case CHIP_POLARIS10:
  1389. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  1390. AMD_CG_SUPPORT_GFX_RLC_LS |
  1391. AMD_CG_SUPPORT_GFX_CP_LS |
  1392. AMD_CG_SUPPORT_GFX_CGCG |
  1393. AMD_CG_SUPPORT_GFX_CGLS |
  1394. AMD_CG_SUPPORT_GFX_3D_CGCG |
  1395. AMD_CG_SUPPORT_GFX_3D_CGLS |
  1396. AMD_CG_SUPPORT_SDMA_MGCG |
  1397. AMD_CG_SUPPORT_SDMA_LS |
  1398. AMD_CG_SUPPORT_BIF_MGCG |
  1399. AMD_CG_SUPPORT_BIF_LS |
  1400. AMD_CG_SUPPORT_HDP_MGCG |
  1401. AMD_CG_SUPPORT_HDP_LS |
  1402. AMD_CG_SUPPORT_ROM_MGCG |
  1403. AMD_CG_SUPPORT_MC_MGCG |
  1404. AMD_CG_SUPPORT_MC_LS |
  1405. AMD_CG_SUPPORT_DRM_LS |
  1406. AMD_CG_SUPPORT_UVD_MGCG |
  1407. AMD_CG_SUPPORT_VCE_MGCG;
  1408. adev->pg_flags = 0;
  1409. adev->external_rev_id = adev->rev_id + 0x50;
  1410. break;
  1411. case CHIP_POLARIS12:
  1412. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  1413. AMD_CG_SUPPORT_GFX_RLC_LS |
  1414. AMD_CG_SUPPORT_GFX_CP_LS |
  1415. AMD_CG_SUPPORT_GFX_CGCG |
  1416. AMD_CG_SUPPORT_GFX_CGLS |
  1417. AMD_CG_SUPPORT_GFX_3D_CGCG |
  1418. AMD_CG_SUPPORT_GFX_3D_CGLS |
  1419. AMD_CG_SUPPORT_SDMA_MGCG |
  1420. AMD_CG_SUPPORT_SDMA_LS |
  1421. AMD_CG_SUPPORT_BIF_MGCG |
  1422. AMD_CG_SUPPORT_BIF_LS |
  1423. AMD_CG_SUPPORT_HDP_MGCG |
  1424. AMD_CG_SUPPORT_HDP_LS |
  1425. AMD_CG_SUPPORT_ROM_MGCG |
  1426. AMD_CG_SUPPORT_MC_MGCG |
  1427. AMD_CG_SUPPORT_MC_LS |
  1428. AMD_CG_SUPPORT_DRM_LS |
  1429. AMD_CG_SUPPORT_UVD_MGCG |
  1430. AMD_CG_SUPPORT_VCE_MGCG;
  1431. adev->pg_flags = 0;
  1432. adev->external_rev_id = adev->rev_id + 0x64;
  1433. break;
  1434. case CHIP_VEGAM:
  1435. adev->cg_flags = 0;
  1436. /*AMD_CG_SUPPORT_GFX_MGCG |
  1437. AMD_CG_SUPPORT_GFX_RLC_LS |
  1438. AMD_CG_SUPPORT_GFX_CP_LS |
  1439. AMD_CG_SUPPORT_GFX_CGCG |
  1440. AMD_CG_SUPPORT_GFX_CGLS |
  1441. AMD_CG_SUPPORT_GFX_3D_CGCG |
  1442. AMD_CG_SUPPORT_GFX_3D_CGLS |
  1443. AMD_CG_SUPPORT_SDMA_MGCG |
  1444. AMD_CG_SUPPORT_SDMA_LS |
  1445. AMD_CG_SUPPORT_BIF_MGCG |
  1446. AMD_CG_SUPPORT_BIF_LS |
  1447. AMD_CG_SUPPORT_HDP_MGCG |
  1448. AMD_CG_SUPPORT_HDP_LS |
  1449. AMD_CG_SUPPORT_ROM_MGCG |
  1450. AMD_CG_SUPPORT_MC_MGCG |
  1451. AMD_CG_SUPPORT_MC_LS |
  1452. AMD_CG_SUPPORT_DRM_LS |
  1453. AMD_CG_SUPPORT_UVD_MGCG |
  1454. AMD_CG_SUPPORT_VCE_MGCG;*/
  1455. adev->pg_flags = 0;
  1456. adev->external_rev_id = adev->rev_id + 0x6E;
  1457. break;
  1458. case CHIP_CARRIZO:
  1459. adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG |
  1460. AMD_CG_SUPPORT_GFX_MGCG |
  1461. AMD_CG_SUPPORT_GFX_MGLS |
  1462. AMD_CG_SUPPORT_GFX_RLC_LS |
  1463. AMD_CG_SUPPORT_GFX_CP_LS |
  1464. AMD_CG_SUPPORT_GFX_CGTS |
  1465. AMD_CG_SUPPORT_GFX_CGTS_LS |
  1466. AMD_CG_SUPPORT_GFX_CGCG |
  1467. AMD_CG_SUPPORT_GFX_CGLS |
  1468. AMD_CG_SUPPORT_BIF_LS |
  1469. AMD_CG_SUPPORT_HDP_MGCG |
  1470. AMD_CG_SUPPORT_HDP_LS |
  1471. AMD_CG_SUPPORT_SDMA_MGCG |
  1472. AMD_CG_SUPPORT_SDMA_LS |
  1473. AMD_CG_SUPPORT_VCE_MGCG;
  1474. /* rev0 hardware requires workarounds to support PG */
  1475. adev->pg_flags = 0;
  1476. if (adev->rev_id != 0x00 || CZ_REV_BRISTOL(adev->pdev->revision)) {
  1477. adev->pg_flags |= AMD_PG_SUPPORT_GFX_SMG |
  1478. AMD_PG_SUPPORT_GFX_PIPELINE |
  1479. AMD_PG_SUPPORT_CP |
  1480. AMD_PG_SUPPORT_UVD |
  1481. AMD_PG_SUPPORT_VCE;
  1482. }
  1483. adev->external_rev_id = adev->rev_id + 0x1;
  1484. break;
  1485. case CHIP_STONEY:
  1486. adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG |
  1487. AMD_CG_SUPPORT_GFX_MGCG |
  1488. AMD_CG_SUPPORT_GFX_MGLS |
  1489. AMD_CG_SUPPORT_GFX_RLC_LS |
  1490. AMD_CG_SUPPORT_GFX_CP_LS |
  1491. AMD_CG_SUPPORT_GFX_CGTS |
  1492. AMD_CG_SUPPORT_GFX_CGTS_LS |
  1493. AMD_CG_SUPPORT_GFX_CGLS |
  1494. AMD_CG_SUPPORT_BIF_LS |
  1495. AMD_CG_SUPPORT_HDP_MGCG |
  1496. AMD_CG_SUPPORT_HDP_LS |
  1497. AMD_CG_SUPPORT_SDMA_MGCG |
  1498. AMD_CG_SUPPORT_SDMA_LS |
  1499. AMD_CG_SUPPORT_VCE_MGCG;
  1500. adev->pg_flags = AMD_PG_SUPPORT_GFX_PG |
  1501. AMD_PG_SUPPORT_GFX_SMG |
  1502. AMD_PG_SUPPORT_GFX_PIPELINE |
  1503. AMD_PG_SUPPORT_CP |
  1504. AMD_PG_SUPPORT_UVD |
  1505. AMD_PG_SUPPORT_VCE;
  1506. adev->external_rev_id = adev->rev_id + 0x61;
  1507. break;
  1508. default:
  1509. /* FIXME: not supported yet */
  1510. return -EINVAL;
  1511. }
  1512. if (amdgpu_sriov_vf(adev)) {
  1513. amdgpu_virt_init_setting(adev);
  1514. xgpu_vi_mailbox_set_irq_funcs(adev);
  1515. }
  1516. return 0;
  1517. }
  1518. static int vi_common_late_init(void *handle)
  1519. {
  1520. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1521. if (amdgpu_sriov_vf(adev))
  1522. xgpu_vi_mailbox_get_irq(adev);
  1523. return 0;
  1524. }
  1525. static int vi_common_sw_init(void *handle)
  1526. {
  1527. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1528. if (amdgpu_sriov_vf(adev))
  1529. xgpu_vi_mailbox_add_irq_id(adev);
  1530. return 0;
  1531. }
  1532. static int vi_common_sw_fini(void *handle)
  1533. {
  1534. return 0;
  1535. }
  1536. static int vi_common_hw_init(void *handle)
  1537. {
  1538. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1539. /* move the golden regs per IP block */
  1540. vi_init_golden_registers(adev);
  1541. /* enable pcie gen2/3 link */
  1542. vi_pcie_gen3_enable(adev);
  1543. /* enable aspm */
  1544. vi_program_aspm(adev);
  1545. /* enable the doorbell aperture */
  1546. vi_enable_doorbell_aperture(adev, true);
  1547. return 0;
  1548. }
  1549. static int vi_common_hw_fini(void *handle)
  1550. {
  1551. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1552. /* enable the doorbell aperture */
  1553. vi_enable_doorbell_aperture(adev, false);
  1554. if (amdgpu_sriov_vf(adev))
  1555. xgpu_vi_mailbox_put_irq(adev);
  1556. return 0;
  1557. }
  1558. static int vi_common_suspend(void *handle)
  1559. {
  1560. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1561. return vi_common_hw_fini(adev);
  1562. }
  1563. static int vi_common_resume(void *handle)
  1564. {
  1565. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1566. return vi_common_hw_init(adev);
  1567. }
  1568. static bool vi_common_is_idle(void *handle)
  1569. {
  1570. return true;
  1571. }
  1572. static int vi_common_wait_for_idle(void *handle)
  1573. {
  1574. return 0;
  1575. }
  1576. static int vi_common_soft_reset(void *handle)
  1577. {
  1578. return 0;
  1579. }
  1580. static void vi_update_bif_medium_grain_light_sleep(struct amdgpu_device *adev,
  1581. bool enable)
  1582. {
  1583. uint32_t temp, data;
  1584. temp = data = RREG32_PCIE(ixPCIE_CNTL2);
  1585. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_LS))
  1586. data |= PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
  1587. PCIE_CNTL2__MST_MEM_LS_EN_MASK |
  1588. PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK;
  1589. else
  1590. data &= ~(PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
  1591. PCIE_CNTL2__MST_MEM_LS_EN_MASK |
  1592. PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK);
  1593. if (temp != data)
  1594. WREG32_PCIE(ixPCIE_CNTL2, data);
  1595. }
  1596. static void vi_update_hdp_medium_grain_clock_gating(struct amdgpu_device *adev,
  1597. bool enable)
  1598. {
  1599. uint32_t temp, data;
  1600. temp = data = RREG32(mmHDP_HOST_PATH_CNTL);
  1601. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_MGCG))
  1602. data &= ~HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK;
  1603. else
  1604. data |= HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK;
  1605. if (temp != data)
  1606. WREG32(mmHDP_HOST_PATH_CNTL, data);
  1607. }
  1608. static void vi_update_hdp_light_sleep(struct amdgpu_device *adev,
  1609. bool enable)
  1610. {
  1611. uint32_t temp, data;
  1612. temp = data = RREG32(mmHDP_MEM_POWER_LS);
  1613. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
  1614. data |= HDP_MEM_POWER_LS__LS_ENABLE_MASK;
  1615. else
  1616. data &= ~HDP_MEM_POWER_LS__LS_ENABLE_MASK;
  1617. if (temp != data)
  1618. WREG32(mmHDP_MEM_POWER_LS, data);
  1619. }
  1620. static void vi_update_drm_light_sleep(struct amdgpu_device *adev,
  1621. bool enable)
  1622. {
  1623. uint32_t temp, data;
  1624. temp = data = RREG32(0x157a);
  1625. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DRM_LS))
  1626. data |= 1;
  1627. else
  1628. data &= ~1;
  1629. if (temp != data)
  1630. WREG32(0x157a, data);
  1631. }
  1632. static void vi_update_rom_medium_grain_clock_gating(struct amdgpu_device *adev,
  1633. bool enable)
  1634. {
  1635. uint32_t temp, data;
  1636. temp = data = RREG32_SMC(ixCGTT_ROM_CLK_CTRL0);
  1637. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_ROM_MGCG))
  1638. data &= ~(CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
  1639. CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK);
  1640. else
  1641. data |= CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
  1642. CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK;
  1643. if (temp != data)
  1644. WREG32_SMC(ixCGTT_ROM_CLK_CTRL0, data);
  1645. }
  1646. static int vi_common_set_clockgating_state_by_smu(void *handle,
  1647. enum amd_clockgating_state state)
  1648. {
  1649. uint32_t msg_id, pp_state = 0;
  1650. uint32_t pp_support_state = 0;
  1651. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1652. if (adev->cg_flags & (AMD_CG_SUPPORT_MC_LS | AMD_CG_SUPPORT_MC_MGCG)) {
  1653. if (adev->cg_flags & AMD_CG_SUPPORT_MC_LS) {
  1654. pp_support_state = PP_STATE_SUPPORT_LS;
  1655. pp_state = PP_STATE_LS;
  1656. }
  1657. if (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG) {
  1658. pp_support_state |= PP_STATE_SUPPORT_CG;
  1659. pp_state |= PP_STATE_CG;
  1660. }
  1661. if (state == AMD_CG_STATE_UNGATE)
  1662. pp_state = 0;
  1663. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1664. PP_BLOCK_SYS_MC,
  1665. pp_support_state,
  1666. pp_state);
  1667. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  1668. }
  1669. if (adev->cg_flags & (AMD_CG_SUPPORT_SDMA_LS | AMD_CG_SUPPORT_SDMA_MGCG)) {
  1670. if (adev->cg_flags & AMD_CG_SUPPORT_SDMA_LS) {
  1671. pp_support_state = PP_STATE_SUPPORT_LS;
  1672. pp_state = PP_STATE_LS;
  1673. }
  1674. if (adev->cg_flags & AMD_CG_SUPPORT_SDMA_MGCG) {
  1675. pp_support_state |= PP_STATE_SUPPORT_CG;
  1676. pp_state |= PP_STATE_CG;
  1677. }
  1678. if (state == AMD_CG_STATE_UNGATE)
  1679. pp_state = 0;
  1680. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1681. PP_BLOCK_SYS_SDMA,
  1682. pp_support_state,
  1683. pp_state);
  1684. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  1685. }
  1686. if (adev->cg_flags & (AMD_CG_SUPPORT_HDP_LS | AMD_CG_SUPPORT_HDP_MGCG)) {
  1687. if (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS) {
  1688. pp_support_state = PP_STATE_SUPPORT_LS;
  1689. pp_state = PP_STATE_LS;
  1690. }
  1691. if (adev->cg_flags & AMD_CG_SUPPORT_HDP_MGCG) {
  1692. pp_support_state |= PP_STATE_SUPPORT_CG;
  1693. pp_state |= PP_STATE_CG;
  1694. }
  1695. if (state == AMD_CG_STATE_UNGATE)
  1696. pp_state = 0;
  1697. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1698. PP_BLOCK_SYS_HDP,
  1699. pp_support_state,
  1700. pp_state);
  1701. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  1702. }
  1703. if (adev->cg_flags & AMD_CG_SUPPORT_BIF_LS) {
  1704. if (state == AMD_CG_STATE_UNGATE)
  1705. pp_state = 0;
  1706. else
  1707. pp_state = PP_STATE_LS;
  1708. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1709. PP_BLOCK_SYS_BIF,
  1710. PP_STATE_SUPPORT_LS,
  1711. pp_state);
  1712. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  1713. }
  1714. if (adev->cg_flags & AMD_CG_SUPPORT_BIF_MGCG) {
  1715. if (state == AMD_CG_STATE_UNGATE)
  1716. pp_state = 0;
  1717. else
  1718. pp_state = PP_STATE_CG;
  1719. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1720. PP_BLOCK_SYS_BIF,
  1721. PP_STATE_SUPPORT_CG,
  1722. pp_state);
  1723. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  1724. }
  1725. if (adev->cg_flags & AMD_CG_SUPPORT_DRM_LS) {
  1726. if (state == AMD_CG_STATE_UNGATE)
  1727. pp_state = 0;
  1728. else
  1729. pp_state = PP_STATE_LS;
  1730. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1731. PP_BLOCK_SYS_DRM,
  1732. PP_STATE_SUPPORT_LS,
  1733. pp_state);
  1734. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  1735. }
  1736. if (adev->cg_flags & AMD_CG_SUPPORT_ROM_MGCG) {
  1737. if (state == AMD_CG_STATE_UNGATE)
  1738. pp_state = 0;
  1739. else
  1740. pp_state = PP_STATE_CG;
  1741. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1742. PP_BLOCK_SYS_ROM,
  1743. PP_STATE_SUPPORT_CG,
  1744. pp_state);
  1745. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  1746. }
  1747. return 0;
  1748. }
  1749. static int vi_common_set_clockgating_state(void *handle,
  1750. enum amd_clockgating_state state)
  1751. {
  1752. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1753. if (amdgpu_sriov_vf(adev))
  1754. return 0;
  1755. switch (adev->asic_type) {
  1756. case CHIP_FIJI:
  1757. vi_update_bif_medium_grain_light_sleep(adev,
  1758. state == AMD_CG_STATE_GATE);
  1759. vi_update_hdp_medium_grain_clock_gating(adev,
  1760. state == AMD_CG_STATE_GATE);
  1761. vi_update_hdp_light_sleep(adev,
  1762. state == AMD_CG_STATE_GATE);
  1763. vi_update_rom_medium_grain_clock_gating(adev,
  1764. state == AMD_CG_STATE_GATE);
  1765. break;
  1766. case CHIP_CARRIZO:
  1767. case CHIP_STONEY:
  1768. vi_update_bif_medium_grain_light_sleep(adev,
  1769. state == AMD_CG_STATE_GATE);
  1770. vi_update_hdp_medium_grain_clock_gating(adev,
  1771. state == AMD_CG_STATE_GATE);
  1772. vi_update_hdp_light_sleep(adev,
  1773. state == AMD_CG_STATE_GATE);
  1774. vi_update_drm_light_sleep(adev,
  1775. state == AMD_CG_STATE_GATE);
  1776. break;
  1777. case CHIP_TONGA:
  1778. case CHIP_POLARIS10:
  1779. case CHIP_POLARIS11:
  1780. case CHIP_POLARIS12:
  1781. case CHIP_VEGAM:
  1782. vi_common_set_clockgating_state_by_smu(adev, state);
  1783. break;
  1784. default:
  1785. break;
  1786. }
  1787. return 0;
  1788. }
  1789. static int vi_common_set_powergating_state(void *handle,
  1790. enum amd_powergating_state state)
  1791. {
  1792. return 0;
  1793. }
  1794. static void vi_common_get_clockgating_state(void *handle, u64 *flags)
  1795. {
  1796. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1797. int data;
  1798. if (amdgpu_sriov_vf(adev))
  1799. *flags = 0;
  1800. /* AMD_CG_SUPPORT_BIF_LS */
  1801. data = RREG32_PCIE(ixPCIE_CNTL2);
  1802. if (data & PCIE_CNTL2__SLV_MEM_LS_EN_MASK)
  1803. *flags |= AMD_CG_SUPPORT_BIF_LS;
  1804. /* AMD_CG_SUPPORT_HDP_LS */
  1805. data = RREG32(mmHDP_MEM_POWER_LS);
  1806. if (data & HDP_MEM_POWER_LS__LS_ENABLE_MASK)
  1807. *flags |= AMD_CG_SUPPORT_HDP_LS;
  1808. /* AMD_CG_SUPPORT_HDP_MGCG */
  1809. data = RREG32(mmHDP_HOST_PATH_CNTL);
  1810. if (!(data & HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK))
  1811. *flags |= AMD_CG_SUPPORT_HDP_MGCG;
  1812. /* AMD_CG_SUPPORT_ROM_MGCG */
  1813. data = RREG32_SMC(ixCGTT_ROM_CLK_CTRL0);
  1814. if (!(data & CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK))
  1815. *flags |= AMD_CG_SUPPORT_ROM_MGCG;
  1816. }
  1817. static const struct amd_ip_funcs vi_common_ip_funcs = {
  1818. .name = "vi_common",
  1819. .early_init = vi_common_early_init,
  1820. .late_init = vi_common_late_init,
  1821. .sw_init = vi_common_sw_init,
  1822. .sw_fini = vi_common_sw_fini,
  1823. .hw_init = vi_common_hw_init,
  1824. .hw_fini = vi_common_hw_fini,
  1825. .suspend = vi_common_suspend,
  1826. .resume = vi_common_resume,
  1827. .is_idle = vi_common_is_idle,
  1828. .wait_for_idle = vi_common_wait_for_idle,
  1829. .soft_reset = vi_common_soft_reset,
  1830. .set_clockgating_state = vi_common_set_clockgating_state,
  1831. .set_powergating_state = vi_common_set_powergating_state,
  1832. .get_clockgating_state = vi_common_get_clockgating_state,
  1833. };
  1834. static const struct amdgpu_ip_block_version vi_common_ip_block =
  1835. {
  1836. .type = AMD_IP_BLOCK_TYPE_COMMON,
  1837. .major = 1,
  1838. .minor = 0,
  1839. .rev = 0,
  1840. .funcs = &vi_common_ip_funcs,
  1841. };
  1842. void vi_set_virt_ops(struct amdgpu_device *adev)
  1843. {
  1844. adev->virt.ops = &xgpu_vi_virt_ops;
  1845. }
  1846. int vi_set_ip_blocks(struct amdgpu_device *adev)
  1847. {
  1848. switch (adev->asic_type) {
  1849. case CHIP_TOPAZ:
  1850. /* topaz has no DCE, UVD, VCE */
  1851. amdgpu_device_ip_block_add(adev, &vi_common_ip_block);
  1852. amdgpu_device_ip_block_add(adev, &gmc_v7_4_ip_block);
  1853. amdgpu_device_ip_block_add(adev, &iceland_ih_ip_block);
  1854. amdgpu_device_ip_block_add(adev, &gfx_v8_0_ip_block);
  1855. amdgpu_device_ip_block_add(adev, &sdma_v2_4_ip_block);
  1856. amdgpu_device_ip_block_add(adev, &pp_smu_ip_block);
  1857. if (adev->enable_virtual_display)
  1858. amdgpu_device_ip_block_add(adev, &amdgpu_vkms_ip_block);
  1859. break;
  1860. case CHIP_FIJI:
  1861. amdgpu_device_ip_block_add(adev, &vi_common_ip_block);
  1862. amdgpu_device_ip_block_add(adev, &gmc_v8_5_ip_block);
  1863. amdgpu_device_ip_block_add(adev, &tonga_ih_ip_block);
  1864. amdgpu_device_ip_block_add(adev, &gfx_v8_0_ip_block);
  1865. amdgpu_device_ip_block_add(adev, &sdma_v3_0_ip_block);
  1866. amdgpu_device_ip_block_add(adev, &pp_smu_ip_block);
  1867. if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
  1868. amdgpu_device_ip_block_add(adev, &amdgpu_vkms_ip_block);
  1869. #if defined(CONFIG_DRM_AMD_DC)
  1870. else if (amdgpu_device_has_dc_support(adev))
  1871. amdgpu_device_ip_block_add(adev, &dm_ip_block);
  1872. #endif
  1873. else
  1874. amdgpu_device_ip_block_add(adev, &dce_v10_1_ip_block);
  1875. if (!amdgpu_sriov_vf(adev)) {
  1876. amdgpu_device_ip_block_add(adev, &uvd_v6_0_ip_block);
  1877. amdgpu_device_ip_block_add(adev, &vce_v3_0_ip_block);
  1878. }
  1879. break;
  1880. case CHIP_TONGA:
  1881. amdgpu_device_ip_block_add(adev, &vi_common_ip_block);
  1882. amdgpu_device_ip_block_add(adev, &gmc_v8_0_ip_block);
  1883. amdgpu_device_ip_block_add(adev, &tonga_ih_ip_block);
  1884. amdgpu_device_ip_block_add(adev, &gfx_v8_0_ip_block);
  1885. amdgpu_device_ip_block_add(adev, &sdma_v3_0_ip_block);
  1886. amdgpu_device_ip_block_add(adev, &pp_smu_ip_block);
  1887. if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
  1888. amdgpu_device_ip_block_add(adev, &amdgpu_vkms_ip_block);
  1889. #if defined(CONFIG_DRM_AMD_DC)
  1890. else if (amdgpu_device_has_dc_support(adev))
  1891. amdgpu_device_ip_block_add(adev, &dm_ip_block);
  1892. #endif
  1893. else
  1894. amdgpu_device_ip_block_add(adev, &dce_v10_0_ip_block);
  1895. if (!amdgpu_sriov_vf(adev)) {
  1896. amdgpu_device_ip_block_add(adev, &uvd_v5_0_ip_block);
  1897. amdgpu_device_ip_block_add(adev, &vce_v3_0_ip_block);
  1898. }
  1899. break;
  1900. case CHIP_POLARIS10:
  1901. case CHIP_POLARIS11:
  1902. case CHIP_POLARIS12:
  1903. case CHIP_VEGAM:
  1904. amdgpu_device_ip_block_add(adev, &vi_common_ip_block);
  1905. amdgpu_device_ip_block_add(adev, &gmc_v8_1_ip_block);
  1906. amdgpu_device_ip_block_add(adev, &tonga_ih_ip_block);
  1907. amdgpu_device_ip_block_add(adev, &gfx_v8_0_ip_block);
  1908. amdgpu_device_ip_block_add(adev, &sdma_v3_1_ip_block);
  1909. amdgpu_device_ip_block_add(adev, &pp_smu_ip_block);
  1910. if (adev->enable_virtual_display)
  1911. amdgpu_device_ip_block_add(adev, &amdgpu_vkms_ip_block);
  1912. #if defined(CONFIG_DRM_AMD_DC)
  1913. else if (amdgpu_device_has_dc_support(adev))
  1914. amdgpu_device_ip_block_add(adev, &dm_ip_block);
  1915. #endif
  1916. else
  1917. amdgpu_device_ip_block_add(adev, &dce_v11_2_ip_block);
  1918. amdgpu_device_ip_block_add(adev, &uvd_v6_3_ip_block);
  1919. amdgpu_device_ip_block_add(adev, &vce_v3_4_ip_block);
  1920. break;
  1921. case CHIP_CARRIZO:
  1922. amdgpu_device_ip_block_add(adev, &vi_common_ip_block);
  1923. amdgpu_device_ip_block_add(adev, &gmc_v8_0_ip_block);
  1924. amdgpu_device_ip_block_add(adev, &cz_ih_ip_block);
  1925. amdgpu_device_ip_block_add(adev, &gfx_v8_0_ip_block);
  1926. amdgpu_device_ip_block_add(adev, &sdma_v3_0_ip_block);
  1927. amdgpu_device_ip_block_add(adev, &pp_smu_ip_block);
  1928. if (adev->enable_virtual_display)
  1929. amdgpu_device_ip_block_add(adev, &amdgpu_vkms_ip_block);
  1930. #if defined(CONFIG_DRM_AMD_DC)
  1931. else if (amdgpu_device_has_dc_support(adev))
  1932. amdgpu_device_ip_block_add(adev, &dm_ip_block);
  1933. #endif
  1934. else
  1935. amdgpu_device_ip_block_add(adev, &dce_v11_0_ip_block);
  1936. amdgpu_device_ip_block_add(adev, &uvd_v6_0_ip_block);
  1937. amdgpu_device_ip_block_add(adev, &vce_v3_1_ip_block);
  1938. #if defined(CONFIG_DRM_AMD_ACP)
  1939. amdgpu_device_ip_block_add(adev, &acp_ip_block);
  1940. #endif
  1941. break;
  1942. case CHIP_STONEY:
  1943. amdgpu_device_ip_block_add(adev, &vi_common_ip_block);
  1944. amdgpu_device_ip_block_add(adev, &gmc_v8_0_ip_block);
  1945. amdgpu_device_ip_block_add(adev, &cz_ih_ip_block);
  1946. amdgpu_device_ip_block_add(adev, &gfx_v8_1_ip_block);
  1947. amdgpu_device_ip_block_add(adev, &sdma_v3_0_ip_block);
  1948. amdgpu_device_ip_block_add(adev, &pp_smu_ip_block);
  1949. if (adev->enable_virtual_display)
  1950. amdgpu_device_ip_block_add(adev, &amdgpu_vkms_ip_block);
  1951. #if defined(CONFIG_DRM_AMD_DC)
  1952. else if (amdgpu_device_has_dc_support(adev))
  1953. amdgpu_device_ip_block_add(adev, &dm_ip_block);
  1954. #endif
  1955. else
  1956. amdgpu_device_ip_block_add(adev, &dce_v11_0_ip_block);
  1957. amdgpu_device_ip_block_add(adev, &uvd_v6_2_ip_block);
  1958. amdgpu_device_ip_block_add(adev, &vce_v3_4_ip_block);
  1959. #if defined(CONFIG_DRM_AMD_ACP)
  1960. amdgpu_device_ip_block_add(adev, &acp_ip_block);
  1961. #endif
  1962. break;
  1963. default:
  1964. /* FIXME: not supported yet */
  1965. return -EINVAL;
  1966. }
  1967. return 0;
  1968. }
  1969. void legacy_doorbell_index_init(struct amdgpu_device *adev)
  1970. {
  1971. adev->doorbell_index.kiq = AMDGPU_DOORBELL_KIQ;
  1972. adev->doorbell_index.mec_ring0 = AMDGPU_DOORBELL_MEC_RING0;
  1973. adev->doorbell_index.mec_ring1 = AMDGPU_DOORBELL_MEC_RING1;
  1974. adev->doorbell_index.mec_ring2 = AMDGPU_DOORBELL_MEC_RING2;
  1975. adev->doorbell_index.mec_ring3 = AMDGPU_DOORBELL_MEC_RING3;
  1976. adev->doorbell_index.mec_ring4 = AMDGPU_DOORBELL_MEC_RING4;
  1977. adev->doorbell_index.mec_ring5 = AMDGPU_DOORBELL_MEC_RING5;
  1978. adev->doorbell_index.mec_ring6 = AMDGPU_DOORBELL_MEC_RING6;
  1979. adev->doorbell_index.mec_ring7 = AMDGPU_DOORBELL_MEC_RING7;
  1980. adev->doorbell_index.gfx_ring0 = AMDGPU_DOORBELL_GFX_RING0;
  1981. adev->doorbell_index.sdma_engine[0] = AMDGPU_DOORBELL_sDMA_ENGINE0;
  1982. adev->doorbell_index.sdma_engine[1] = AMDGPU_DOORBELL_sDMA_ENGINE1;
  1983. adev->doorbell_index.ih = AMDGPU_DOORBELL_IH;
  1984. adev->doorbell_index.max_assignment = AMDGPU_DOORBELL_MAX_ASSIGNMENT;
  1985. }