soc15.h 3.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #ifndef __SOC15_H__
  24. #define __SOC15_H__
  25. #include "nbio_v6_1.h"
  26. #include "nbio_v7_0.h"
  27. #include "nbio_v7_4.h"
  28. extern const struct amdgpu_ip_block_version vega10_common_ip_block;
  29. #define SOC15_FLUSH_GPU_TLB_NUM_WREG 6
  30. #define SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT 3
  31. struct soc15_reg_golden {
  32. u32 hwip;
  33. u32 instance;
  34. u32 segment;
  35. u32 reg;
  36. u32 and_mask;
  37. u32 or_mask;
  38. };
  39. struct soc15_reg_rlcg {
  40. u32 hwip;
  41. u32 instance;
  42. u32 segment;
  43. u32 reg;
  44. };
  45. struct soc15_reg {
  46. uint32_t hwip;
  47. uint32_t inst;
  48. uint32_t seg;
  49. uint32_t reg_offset;
  50. };
  51. struct soc15_reg_entry {
  52. uint32_t hwip;
  53. uint32_t inst;
  54. uint32_t seg;
  55. uint32_t reg_offset;
  56. uint32_t reg_value;
  57. uint32_t se_num;
  58. uint32_t instance;
  59. };
  60. struct soc15_allowed_register_entry {
  61. uint32_t hwip;
  62. uint32_t inst;
  63. uint32_t seg;
  64. uint32_t reg_offset;
  65. bool grbm_indexed;
  66. };
  67. struct soc15_ras_field_entry {
  68. const char *name;
  69. uint32_t hwip;
  70. uint32_t inst;
  71. uint32_t seg;
  72. uint32_t reg_offset;
  73. uint32_t sec_count_mask;
  74. uint32_t sec_count_shift;
  75. uint32_t ded_count_mask;
  76. uint32_t ded_count_shift;
  77. };
  78. #define SOC15_REG_ENTRY(ip, inst, reg) ip##_HWIP, inst, reg##_BASE_IDX, reg
  79. #define SOC15_REG_ENTRY_OFFSET(entry) (adev->reg_offset[entry.hwip][entry.inst][entry.seg] + entry.reg_offset)
  80. #define SOC15_REG_GOLDEN_VALUE(ip, inst, reg, and_mask, or_mask) \
  81. { ip##_HWIP, inst, reg##_BASE_IDX, reg, and_mask, or_mask }
  82. #define SOC15_REG_FIELD(reg, field) reg##__##field##_MASK, reg##__##field##__SHIFT
  83. #define SOC15_REG_FIELD_VAL(val, mask, shift) (((val) & mask) >> shift)
  84. #define SOC15_RAS_REG_FIELD_VAL(val, entry, field) SOC15_REG_FIELD_VAL((val), (entry).field##_count_mask, (entry).field##_count_shift)
  85. void soc15_grbm_select(struct amdgpu_device *adev,
  86. u32 me, u32 pipe, u32 queue, u32 vmid);
  87. void soc15_set_virt_ops(struct amdgpu_device *adev);
  88. void soc15_program_register_sequence(struct amdgpu_device *adev,
  89. const struct soc15_reg_golden *registers,
  90. const u32 array_size);
  91. int vega10_reg_base_init(struct amdgpu_device *adev);
  92. int vega20_reg_base_init(struct amdgpu_device *adev);
  93. int arct_reg_base_init(struct amdgpu_device *adev);
  94. int aldebaran_reg_base_init(struct amdgpu_device *adev);
  95. void vega10_doorbell_index_init(struct amdgpu_device *adev);
  96. void vega20_doorbell_index_init(struct amdgpu_device *adev);
  97. #endif