soc15.c 41 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <linux/slab.h>
  25. #include <linux/module.h>
  26. #include <linux/pci.h>
  27. #include <drm/amdgpu_drm.h>
  28. #include "amdgpu.h"
  29. #include "amdgpu_atombios.h"
  30. #include "amdgpu_ih.h"
  31. #include "amdgpu_uvd.h"
  32. #include "amdgpu_vce.h"
  33. #include "amdgpu_ucode.h"
  34. #include "amdgpu_psp.h"
  35. #include "atom.h"
  36. #include "amd_pcie.h"
  37. #include "uvd/uvd_7_0_offset.h"
  38. #include "gc/gc_9_0_offset.h"
  39. #include "gc/gc_9_0_sh_mask.h"
  40. #include "sdma0/sdma0_4_0_offset.h"
  41. #include "sdma1/sdma1_4_0_offset.h"
  42. #include "nbio/nbio_7_0_default.h"
  43. #include "nbio/nbio_7_0_offset.h"
  44. #include "nbio/nbio_7_0_sh_mask.h"
  45. #include "nbio/nbio_7_0_smn.h"
  46. #include "mp/mp_9_0_offset.h"
  47. #include "soc15.h"
  48. #include "soc15_common.h"
  49. #include "gfx_v9_0.h"
  50. #include "gmc_v9_0.h"
  51. #include "gfxhub_v1_0.h"
  52. #include "mmhub_v1_0.h"
  53. #include "df_v1_7.h"
  54. #include "df_v3_6.h"
  55. #include "nbio_v6_1.h"
  56. #include "nbio_v7_0.h"
  57. #include "nbio_v7_4.h"
  58. #include "hdp_v4_0.h"
  59. #include "vega10_ih.h"
  60. #include "vega20_ih.h"
  61. #include "navi10_ih.h"
  62. #include "sdma_v4_0.h"
  63. #include "uvd_v7_0.h"
  64. #include "vce_v4_0.h"
  65. #include "vcn_v1_0.h"
  66. #include "vcn_v2_0.h"
  67. #include "jpeg_v2_0.h"
  68. #include "vcn_v2_5.h"
  69. #include "jpeg_v2_5.h"
  70. #include "smuio_v9_0.h"
  71. #include "smuio_v11_0.h"
  72. #include "smuio_v13_0.h"
  73. #include "amdgpu_vkms.h"
  74. #include "mxgpu_ai.h"
  75. #include "amdgpu_ras.h"
  76. #include "amdgpu_xgmi.h"
  77. #include <uapi/linux/kfd_ioctl.h>
  78. #define mmMP0_MISC_CGTT_CTRL0 0x01b9
  79. #define mmMP0_MISC_CGTT_CTRL0_BASE_IDX 0
  80. #define mmMP0_MISC_LIGHT_SLEEP_CTRL 0x01ba
  81. #define mmMP0_MISC_LIGHT_SLEEP_CTRL_BASE_IDX 0
  82. static const struct amd_ip_funcs soc15_common_ip_funcs;
  83. /* Vega, Raven, Arcturus */
  84. static const struct amdgpu_video_codec_info vega_video_codecs_encode_array[] =
  85. {
  86. {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC, 4096, 2304, 0)},
  87. {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC, 4096, 2304, 0)},
  88. };
  89. static const struct amdgpu_video_codecs vega_video_codecs_encode =
  90. {
  91. .codec_count = ARRAY_SIZE(vega_video_codecs_encode_array),
  92. .codec_array = vega_video_codecs_encode_array,
  93. };
  94. /* Vega */
  95. static const struct amdgpu_video_codec_info vega_video_codecs_decode_array[] =
  96. {
  97. {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG2, 4096, 4096, 3)},
  98. {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4, 4096, 4096, 5)},
  99. {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC, 4096, 4096, 52)},
  100. {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VC1, 4096, 4096, 4)},
  101. {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC, 4096, 4096, 186)},
  102. {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_JPEG, 4096, 4096, 0)},
  103. };
  104. static const struct amdgpu_video_codecs vega_video_codecs_decode =
  105. {
  106. .codec_count = ARRAY_SIZE(vega_video_codecs_decode_array),
  107. .codec_array = vega_video_codecs_decode_array,
  108. };
  109. /* Raven */
  110. static const struct amdgpu_video_codec_info rv_video_codecs_decode_array[] =
  111. {
  112. {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG2, 4096, 4096, 3)},
  113. {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4, 4096, 4096, 5)},
  114. {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC, 4096, 4096, 52)},
  115. {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VC1, 4096, 4096, 4)},
  116. {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC, 4096, 4096, 186)},
  117. {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_JPEG, 4096, 4096, 0)},
  118. {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VP9, 4096, 4096, 0)},
  119. };
  120. static const struct amdgpu_video_codecs rv_video_codecs_decode =
  121. {
  122. .codec_count = ARRAY_SIZE(rv_video_codecs_decode_array),
  123. .codec_array = rv_video_codecs_decode_array,
  124. };
  125. /* Renoir, Arcturus */
  126. static const struct amdgpu_video_codec_info rn_video_codecs_decode_array[] =
  127. {
  128. {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG2, 4096, 4096, 3)},
  129. {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4, 4096, 4096, 5)},
  130. {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC, 4096, 4096, 52)},
  131. {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VC1, 4096, 4096, 4)},
  132. {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC, 8192, 4352, 186)},
  133. {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_JPEG, 4096, 4096, 0)},
  134. {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VP9, 8192, 4352, 0)},
  135. };
  136. static const struct amdgpu_video_codecs rn_video_codecs_decode =
  137. {
  138. .codec_count = ARRAY_SIZE(rn_video_codecs_decode_array),
  139. .codec_array = rn_video_codecs_decode_array,
  140. };
  141. static int soc15_query_video_codecs(struct amdgpu_device *adev, bool encode,
  142. const struct amdgpu_video_codecs **codecs)
  143. {
  144. if (adev->ip_versions[VCE_HWIP][0]) {
  145. switch (adev->ip_versions[VCE_HWIP][0]) {
  146. case IP_VERSION(4, 0, 0):
  147. case IP_VERSION(4, 1, 0):
  148. if (encode)
  149. *codecs = &vega_video_codecs_encode;
  150. else
  151. *codecs = &vega_video_codecs_decode;
  152. return 0;
  153. default:
  154. return -EINVAL;
  155. }
  156. } else {
  157. switch (adev->ip_versions[UVD_HWIP][0]) {
  158. case IP_VERSION(1, 0, 0):
  159. case IP_VERSION(1, 0, 1):
  160. if (encode)
  161. *codecs = &vega_video_codecs_encode;
  162. else
  163. *codecs = &rv_video_codecs_decode;
  164. return 0;
  165. case IP_VERSION(2, 5, 0):
  166. case IP_VERSION(2, 6, 0):
  167. case IP_VERSION(2, 2, 0):
  168. if (encode)
  169. *codecs = &vega_video_codecs_encode;
  170. else
  171. *codecs = &rn_video_codecs_decode;
  172. return 0;
  173. default:
  174. return -EINVAL;
  175. }
  176. }
  177. }
  178. /*
  179. * Indirect registers accessor
  180. */
  181. static u32 soc15_pcie_rreg(struct amdgpu_device *adev, u32 reg)
  182. {
  183. unsigned long address, data;
  184. address = adev->nbio.funcs->get_pcie_index_offset(adev);
  185. data = adev->nbio.funcs->get_pcie_data_offset(adev);
  186. return amdgpu_device_indirect_rreg(adev, address, data, reg);
  187. }
  188. static void soc15_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  189. {
  190. unsigned long address, data;
  191. address = adev->nbio.funcs->get_pcie_index_offset(adev);
  192. data = adev->nbio.funcs->get_pcie_data_offset(adev);
  193. amdgpu_device_indirect_wreg(adev, address, data, reg, v);
  194. }
  195. static u64 soc15_pcie_rreg64(struct amdgpu_device *adev, u32 reg)
  196. {
  197. unsigned long address, data;
  198. address = adev->nbio.funcs->get_pcie_index_offset(adev);
  199. data = adev->nbio.funcs->get_pcie_data_offset(adev);
  200. return amdgpu_device_indirect_rreg64(adev, address, data, reg);
  201. }
  202. static void soc15_pcie_wreg64(struct amdgpu_device *adev, u32 reg, u64 v)
  203. {
  204. unsigned long address, data;
  205. address = adev->nbio.funcs->get_pcie_index_offset(adev);
  206. data = adev->nbio.funcs->get_pcie_data_offset(adev);
  207. amdgpu_device_indirect_wreg64(adev, address, data, reg, v);
  208. }
  209. static u32 soc15_uvd_ctx_rreg(struct amdgpu_device *adev, u32 reg)
  210. {
  211. unsigned long flags, address, data;
  212. u32 r;
  213. address = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_INDEX);
  214. data = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_DATA);
  215. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  216. WREG32(address, ((reg) & 0x1ff));
  217. r = RREG32(data);
  218. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  219. return r;
  220. }
  221. static void soc15_uvd_ctx_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  222. {
  223. unsigned long flags, address, data;
  224. address = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_INDEX);
  225. data = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_DATA);
  226. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  227. WREG32(address, ((reg) & 0x1ff));
  228. WREG32(data, (v));
  229. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  230. }
  231. static u32 soc15_didt_rreg(struct amdgpu_device *adev, u32 reg)
  232. {
  233. unsigned long flags, address, data;
  234. u32 r;
  235. address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX);
  236. data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA);
  237. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  238. WREG32(address, (reg));
  239. r = RREG32(data);
  240. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  241. return r;
  242. }
  243. static void soc15_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  244. {
  245. unsigned long flags, address, data;
  246. address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX);
  247. data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA);
  248. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  249. WREG32(address, (reg));
  250. WREG32(data, (v));
  251. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  252. }
  253. static u32 soc15_gc_cac_rreg(struct amdgpu_device *adev, u32 reg)
  254. {
  255. unsigned long flags;
  256. u32 r;
  257. spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
  258. WREG32_SOC15(GC, 0, mmGC_CAC_IND_INDEX, (reg));
  259. r = RREG32_SOC15(GC, 0, mmGC_CAC_IND_DATA);
  260. spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
  261. return r;
  262. }
  263. static void soc15_gc_cac_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  264. {
  265. unsigned long flags;
  266. spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
  267. WREG32_SOC15(GC, 0, mmGC_CAC_IND_INDEX, (reg));
  268. WREG32_SOC15(GC, 0, mmGC_CAC_IND_DATA, (v));
  269. spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
  270. }
  271. static u32 soc15_se_cac_rreg(struct amdgpu_device *adev, u32 reg)
  272. {
  273. unsigned long flags;
  274. u32 r;
  275. spin_lock_irqsave(&adev->se_cac_idx_lock, flags);
  276. WREG32_SOC15(GC, 0, mmSE_CAC_IND_INDEX, (reg));
  277. r = RREG32_SOC15(GC, 0, mmSE_CAC_IND_DATA);
  278. spin_unlock_irqrestore(&adev->se_cac_idx_lock, flags);
  279. return r;
  280. }
  281. static void soc15_se_cac_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  282. {
  283. unsigned long flags;
  284. spin_lock_irqsave(&adev->se_cac_idx_lock, flags);
  285. WREG32_SOC15(GC, 0, mmSE_CAC_IND_INDEX, (reg));
  286. WREG32_SOC15(GC, 0, mmSE_CAC_IND_DATA, (v));
  287. spin_unlock_irqrestore(&adev->se_cac_idx_lock, flags);
  288. }
  289. static u32 soc15_get_config_memsize(struct amdgpu_device *adev)
  290. {
  291. return adev->nbio.funcs->get_memsize(adev);
  292. }
  293. static u32 soc15_get_xclk(struct amdgpu_device *adev)
  294. {
  295. u32 reference_clock = adev->clock.spll.reference_freq;
  296. if (adev->ip_versions[MP1_HWIP][0] == IP_VERSION(12, 0, 0) ||
  297. adev->ip_versions[MP1_HWIP][0] == IP_VERSION(12, 0, 1))
  298. return 10000;
  299. if (adev->ip_versions[MP1_HWIP][0] == IP_VERSION(10, 0, 0) ||
  300. adev->ip_versions[MP1_HWIP][0] == IP_VERSION(10, 0, 1))
  301. return reference_clock / 4;
  302. return reference_clock;
  303. }
  304. void soc15_grbm_select(struct amdgpu_device *adev,
  305. u32 me, u32 pipe, u32 queue, u32 vmid)
  306. {
  307. u32 grbm_gfx_cntl = 0;
  308. grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, PIPEID, pipe);
  309. grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, MEID, me);
  310. grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, VMID, vmid);
  311. grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, QUEUEID, queue);
  312. WREG32_SOC15_RLC_SHADOW(GC, 0, mmGRBM_GFX_CNTL, grbm_gfx_cntl);
  313. }
  314. static void soc15_vga_set_state(struct amdgpu_device *adev, bool state)
  315. {
  316. /* todo */
  317. }
  318. static bool soc15_read_disabled_bios(struct amdgpu_device *adev)
  319. {
  320. /* todo */
  321. return false;
  322. }
  323. static struct soc15_allowed_register_entry soc15_allowed_read_registers[] = {
  324. { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS)},
  325. { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS2)},
  326. { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE0)},
  327. { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE1)},
  328. { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE2)},
  329. { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE3)},
  330. { SOC15_REG_ENTRY(SDMA0, 0, mmSDMA0_STATUS_REG)},
  331. { SOC15_REG_ENTRY(SDMA1, 0, mmSDMA1_STATUS_REG)},
  332. { SOC15_REG_ENTRY(GC, 0, mmCP_STAT)},
  333. { SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT1)},
  334. { SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT2)},
  335. { SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT3)},
  336. { SOC15_REG_ENTRY(GC, 0, mmCP_CPF_BUSY_STAT)},
  337. { SOC15_REG_ENTRY(GC, 0, mmCP_CPF_STALLED_STAT1)},
  338. { SOC15_REG_ENTRY(GC, 0, mmCP_CPF_STATUS)},
  339. { SOC15_REG_ENTRY(GC, 0, mmCP_CPC_BUSY_STAT)},
  340. { SOC15_REG_ENTRY(GC, 0, mmCP_CPC_STALLED_STAT1)},
  341. { SOC15_REG_ENTRY(GC, 0, mmCP_CPC_STATUS)},
  342. { SOC15_REG_ENTRY(GC, 0, mmGB_ADDR_CONFIG)},
  343. { SOC15_REG_ENTRY(GC, 0, mmDB_DEBUG2)},
  344. };
  345. static uint32_t soc15_read_indexed_register(struct amdgpu_device *adev, u32 se_num,
  346. u32 sh_num, u32 reg_offset)
  347. {
  348. uint32_t val;
  349. mutex_lock(&adev->grbm_idx_mutex);
  350. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  351. amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff);
  352. val = RREG32(reg_offset);
  353. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  354. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  355. mutex_unlock(&adev->grbm_idx_mutex);
  356. return val;
  357. }
  358. static uint32_t soc15_get_register_value(struct amdgpu_device *adev,
  359. bool indexed, u32 se_num,
  360. u32 sh_num, u32 reg_offset)
  361. {
  362. if (indexed) {
  363. return soc15_read_indexed_register(adev, se_num, sh_num, reg_offset);
  364. } else {
  365. if (reg_offset == SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG))
  366. return adev->gfx.config.gb_addr_config;
  367. else if (reg_offset == SOC15_REG_OFFSET(GC, 0, mmDB_DEBUG2))
  368. return adev->gfx.config.db_debug2;
  369. return RREG32(reg_offset);
  370. }
  371. }
  372. static int soc15_read_register(struct amdgpu_device *adev, u32 se_num,
  373. u32 sh_num, u32 reg_offset, u32 *value)
  374. {
  375. uint32_t i;
  376. struct soc15_allowed_register_entry *en;
  377. *value = 0;
  378. for (i = 0; i < ARRAY_SIZE(soc15_allowed_read_registers); i++) {
  379. en = &soc15_allowed_read_registers[i];
  380. if (!adev->reg_offset[en->hwip][en->inst])
  381. continue;
  382. else if (reg_offset != (adev->reg_offset[en->hwip][en->inst][en->seg]
  383. + en->reg_offset))
  384. continue;
  385. *value = soc15_get_register_value(adev,
  386. soc15_allowed_read_registers[i].grbm_indexed,
  387. se_num, sh_num, reg_offset);
  388. return 0;
  389. }
  390. return -EINVAL;
  391. }
  392. /**
  393. * soc15_program_register_sequence - program an array of registers.
  394. *
  395. * @adev: amdgpu_device pointer
  396. * @regs: pointer to the register array
  397. * @array_size: size of the register array
  398. *
  399. * Programs an array or registers with and and or masks.
  400. * This is a helper for setting golden registers.
  401. */
  402. void soc15_program_register_sequence(struct amdgpu_device *adev,
  403. const struct soc15_reg_golden *regs,
  404. const u32 array_size)
  405. {
  406. const struct soc15_reg_golden *entry;
  407. u32 tmp, reg;
  408. int i;
  409. for (i = 0; i < array_size; ++i) {
  410. entry = &regs[i];
  411. reg = adev->reg_offset[entry->hwip][entry->instance][entry->segment] + entry->reg;
  412. if (entry->and_mask == 0xffffffff) {
  413. tmp = entry->or_mask;
  414. } else {
  415. tmp = (entry->hwip == GC_HWIP) ?
  416. RREG32_SOC15_IP(GC, reg) : RREG32(reg);
  417. tmp &= ~(entry->and_mask);
  418. tmp |= (entry->or_mask & entry->and_mask);
  419. }
  420. if (reg == SOC15_REG_OFFSET(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3) ||
  421. reg == SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE) ||
  422. reg == SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE_1) ||
  423. reg == SOC15_REG_OFFSET(GC, 0, mmSH_MEM_CONFIG))
  424. WREG32_RLC(reg, tmp);
  425. else
  426. (entry->hwip == GC_HWIP) ?
  427. WREG32_SOC15_IP(GC, reg, tmp) : WREG32(reg, tmp);
  428. }
  429. }
  430. static int soc15_asic_baco_reset(struct amdgpu_device *adev)
  431. {
  432. struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
  433. int ret = 0;
  434. /* avoid NBIF got stuck when do RAS recovery in BACO reset */
  435. if (ras && adev->ras_enabled)
  436. adev->nbio.funcs->enable_doorbell_interrupt(adev, false);
  437. ret = amdgpu_dpm_baco_reset(adev);
  438. if (ret)
  439. return ret;
  440. /* re-enable doorbell interrupt after BACO exit */
  441. if (ras && adev->ras_enabled)
  442. adev->nbio.funcs->enable_doorbell_interrupt(adev, true);
  443. return 0;
  444. }
  445. static enum amd_reset_method
  446. soc15_asic_reset_method(struct amdgpu_device *adev)
  447. {
  448. bool baco_reset = false;
  449. bool connected_to_cpu = false;
  450. struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
  451. if (adev->gmc.xgmi.supported && adev->gmc.xgmi.connected_to_cpu)
  452. connected_to_cpu = true;
  453. if (amdgpu_reset_method == AMD_RESET_METHOD_MODE1 ||
  454. amdgpu_reset_method == AMD_RESET_METHOD_MODE2 ||
  455. amdgpu_reset_method == AMD_RESET_METHOD_BACO ||
  456. amdgpu_reset_method == AMD_RESET_METHOD_PCI) {
  457. /* If connected to cpu, driver only support mode2 */
  458. if (connected_to_cpu)
  459. return AMD_RESET_METHOD_MODE2;
  460. return amdgpu_reset_method;
  461. }
  462. if (amdgpu_reset_method != -1)
  463. dev_warn(adev->dev, "Specified reset method:%d isn't supported, using AUTO instead.\n",
  464. amdgpu_reset_method);
  465. switch (adev->ip_versions[MP1_HWIP][0]) {
  466. case IP_VERSION(10, 0, 0):
  467. case IP_VERSION(10, 0, 1):
  468. case IP_VERSION(12, 0, 0):
  469. case IP_VERSION(12, 0, 1):
  470. return AMD_RESET_METHOD_MODE2;
  471. case IP_VERSION(9, 0, 0):
  472. case IP_VERSION(11, 0, 2):
  473. if (adev->asic_type == CHIP_VEGA20) {
  474. if (adev->psp.sos.fw_version >= 0x80067)
  475. baco_reset = amdgpu_dpm_is_baco_supported(adev);
  476. /*
  477. * 1. PMFW version > 0x284300: all cases use baco
  478. * 2. PMFW version <= 0x284300: only sGPU w/o RAS use baco
  479. */
  480. if (ras && adev->ras_enabled &&
  481. adev->pm.fw_version <= 0x283400)
  482. baco_reset = false;
  483. } else {
  484. baco_reset = amdgpu_dpm_is_baco_supported(adev);
  485. }
  486. break;
  487. case IP_VERSION(13, 0, 2):
  488. /*
  489. * 1.connected to cpu: driver issue mode2 reset
  490. * 2.discret gpu: driver issue mode1 reset
  491. */
  492. if (connected_to_cpu)
  493. return AMD_RESET_METHOD_MODE2;
  494. break;
  495. default:
  496. break;
  497. }
  498. if (baco_reset)
  499. return AMD_RESET_METHOD_BACO;
  500. else
  501. return AMD_RESET_METHOD_MODE1;
  502. }
  503. static int soc15_asic_reset(struct amdgpu_device *adev)
  504. {
  505. /* original raven doesn't have full asic reset */
  506. if ((adev->apu_flags & AMD_APU_IS_RAVEN) ||
  507. (adev->apu_flags & AMD_APU_IS_RAVEN2))
  508. return 0;
  509. switch (soc15_asic_reset_method(adev)) {
  510. case AMD_RESET_METHOD_PCI:
  511. dev_info(adev->dev, "PCI reset\n");
  512. return amdgpu_device_pci_reset(adev);
  513. case AMD_RESET_METHOD_BACO:
  514. dev_info(adev->dev, "BACO reset\n");
  515. return soc15_asic_baco_reset(adev);
  516. case AMD_RESET_METHOD_MODE2:
  517. dev_info(adev->dev, "MODE2 reset\n");
  518. return amdgpu_dpm_mode2_reset(adev);
  519. default:
  520. dev_info(adev->dev, "MODE1 reset\n");
  521. return amdgpu_device_mode1_reset(adev);
  522. }
  523. }
  524. static bool soc15_supports_baco(struct amdgpu_device *adev)
  525. {
  526. switch (adev->ip_versions[MP1_HWIP][0]) {
  527. case IP_VERSION(9, 0, 0):
  528. case IP_VERSION(11, 0, 2):
  529. if (adev->asic_type == CHIP_VEGA20) {
  530. if (adev->psp.sos.fw_version >= 0x80067)
  531. return amdgpu_dpm_is_baco_supported(adev);
  532. return false;
  533. } else {
  534. return amdgpu_dpm_is_baco_supported(adev);
  535. }
  536. break;
  537. default:
  538. return false;
  539. }
  540. }
  541. /*static int soc15_set_uvd_clock(struct amdgpu_device *adev, u32 clock,
  542. u32 cntl_reg, u32 status_reg)
  543. {
  544. return 0;
  545. }*/
  546. static int soc15_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
  547. {
  548. /*int r;
  549. r = soc15_set_uvd_clock(adev, vclk, ixCG_VCLK_CNTL, ixCG_VCLK_STATUS);
  550. if (r)
  551. return r;
  552. r = soc15_set_uvd_clock(adev, dclk, ixCG_DCLK_CNTL, ixCG_DCLK_STATUS);
  553. */
  554. return 0;
  555. }
  556. static int soc15_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
  557. {
  558. /* todo */
  559. return 0;
  560. }
  561. static void soc15_pcie_gen3_enable(struct amdgpu_device *adev)
  562. {
  563. if (pci_is_root_bus(adev->pdev->bus))
  564. return;
  565. if (amdgpu_pcie_gen2 == 0)
  566. return;
  567. if (adev->flags & AMD_IS_APU)
  568. return;
  569. if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  570. CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)))
  571. return;
  572. /* todo */
  573. }
  574. static void soc15_program_aspm(struct amdgpu_device *adev)
  575. {
  576. if (!amdgpu_device_should_use_aspm(adev))
  577. return;
  578. if (!(adev->flags & AMD_IS_APU) &&
  579. (adev->nbio.funcs->program_aspm))
  580. adev->nbio.funcs->program_aspm(adev);
  581. }
  582. static void soc15_enable_doorbell_aperture(struct amdgpu_device *adev,
  583. bool enable)
  584. {
  585. adev->nbio.funcs->enable_doorbell_aperture(adev, enable);
  586. adev->nbio.funcs->enable_doorbell_selfring_aperture(adev, enable);
  587. }
  588. const struct amdgpu_ip_block_version vega10_common_ip_block =
  589. {
  590. .type = AMD_IP_BLOCK_TYPE_COMMON,
  591. .major = 2,
  592. .minor = 0,
  593. .rev = 0,
  594. .funcs = &soc15_common_ip_funcs,
  595. };
  596. static uint32_t soc15_get_rev_id(struct amdgpu_device *adev)
  597. {
  598. return adev->nbio.funcs->get_rev_id(adev);
  599. }
  600. static void soc15_reg_base_init(struct amdgpu_device *adev)
  601. {
  602. /* Set IP register base before any HW register access */
  603. switch (adev->asic_type) {
  604. case CHIP_VEGA10:
  605. case CHIP_VEGA12:
  606. case CHIP_RAVEN:
  607. case CHIP_RENOIR:
  608. vega10_reg_base_init(adev);
  609. break;
  610. case CHIP_VEGA20:
  611. vega20_reg_base_init(adev);
  612. break;
  613. case CHIP_ARCTURUS:
  614. arct_reg_base_init(adev);
  615. break;
  616. case CHIP_ALDEBARAN:
  617. aldebaran_reg_base_init(adev);
  618. break;
  619. default:
  620. DRM_ERROR("Unsupported asic type: %d!\n", adev->asic_type);
  621. break;
  622. }
  623. }
  624. void soc15_set_virt_ops(struct amdgpu_device *adev)
  625. {
  626. adev->virt.ops = &xgpu_ai_virt_ops;
  627. /* init soc15 reg base early enough so we can
  628. * request request full access for sriov before
  629. * set_ip_blocks. */
  630. soc15_reg_base_init(adev);
  631. }
  632. static bool soc15_need_full_reset(struct amdgpu_device *adev)
  633. {
  634. /* change this when we implement soft reset */
  635. return true;
  636. }
  637. static void soc15_get_pcie_usage(struct amdgpu_device *adev, uint64_t *count0,
  638. uint64_t *count1)
  639. {
  640. uint32_t perfctr = 0;
  641. uint64_t cnt0_of, cnt1_of;
  642. int tmp;
  643. /* This reports 0 on APUs, so return to avoid writing/reading registers
  644. * that may or may not be different from their GPU counterparts
  645. */
  646. if (adev->flags & AMD_IS_APU)
  647. return;
  648. /* Set the 2 events that we wish to watch, defined above */
  649. /* Reg 40 is # received msgs */
  650. /* Reg 104 is # of posted requests sent */
  651. perfctr = REG_SET_FIELD(perfctr, PCIE_PERF_CNTL_TXCLK, EVENT0_SEL, 40);
  652. perfctr = REG_SET_FIELD(perfctr, PCIE_PERF_CNTL_TXCLK, EVENT1_SEL, 104);
  653. /* Write to enable desired perf counters */
  654. WREG32_PCIE(smnPCIE_PERF_CNTL_TXCLK, perfctr);
  655. /* Zero out and enable the perf counters
  656. * Write 0x5:
  657. * Bit 0 = Start all counters(1)
  658. * Bit 2 = Global counter reset enable(1)
  659. */
  660. WREG32_PCIE(smnPCIE_PERF_COUNT_CNTL, 0x00000005);
  661. msleep(1000);
  662. /* Load the shadow and disable the perf counters
  663. * Write 0x2:
  664. * Bit 0 = Stop counters(0)
  665. * Bit 1 = Load the shadow counters(1)
  666. */
  667. WREG32_PCIE(smnPCIE_PERF_COUNT_CNTL, 0x00000002);
  668. /* Read register values to get any >32bit overflow */
  669. tmp = RREG32_PCIE(smnPCIE_PERF_CNTL_TXCLK);
  670. cnt0_of = REG_GET_FIELD(tmp, PCIE_PERF_CNTL_TXCLK, COUNTER0_UPPER);
  671. cnt1_of = REG_GET_FIELD(tmp, PCIE_PERF_CNTL_TXCLK, COUNTER1_UPPER);
  672. /* Get the values and add the overflow */
  673. *count0 = RREG32_PCIE(smnPCIE_PERF_COUNT0_TXCLK) | (cnt0_of << 32);
  674. *count1 = RREG32_PCIE(smnPCIE_PERF_COUNT1_TXCLK) | (cnt1_of << 32);
  675. }
  676. static void vega20_get_pcie_usage(struct amdgpu_device *adev, uint64_t *count0,
  677. uint64_t *count1)
  678. {
  679. uint32_t perfctr = 0;
  680. uint64_t cnt0_of, cnt1_of;
  681. int tmp;
  682. /* This reports 0 on APUs, so return to avoid writing/reading registers
  683. * that may or may not be different from their GPU counterparts
  684. */
  685. if (adev->flags & AMD_IS_APU)
  686. return;
  687. /* Set the 2 events that we wish to watch, defined above */
  688. /* Reg 40 is # received msgs */
  689. /* Reg 108 is # of posted requests sent on VG20 */
  690. perfctr = REG_SET_FIELD(perfctr, PCIE_PERF_CNTL_TXCLK3,
  691. EVENT0_SEL, 40);
  692. perfctr = REG_SET_FIELD(perfctr, PCIE_PERF_CNTL_TXCLK3,
  693. EVENT1_SEL, 108);
  694. /* Write to enable desired perf counters */
  695. WREG32_PCIE(smnPCIE_PERF_CNTL_TXCLK3, perfctr);
  696. /* Zero out and enable the perf counters
  697. * Write 0x5:
  698. * Bit 0 = Start all counters(1)
  699. * Bit 2 = Global counter reset enable(1)
  700. */
  701. WREG32_PCIE(smnPCIE_PERF_COUNT_CNTL, 0x00000005);
  702. msleep(1000);
  703. /* Load the shadow and disable the perf counters
  704. * Write 0x2:
  705. * Bit 0 = Stop counters(0)
  706. * Bit 1 = Load the shadow counters(1)
  707. */
  708. WREG32_PCIE(smnPCIE_PERF_COUNT_CNTL, 0x00000002);
  709. /* Read register values to get any >32bit overflow */
  710. tmp = RREG32_PCIE(smnPCIE_PERF_CNTL_TXCLK3);
  711. cnt0_of = REG_GET_FIELD(tmp, PCIE_PERF_CNTL_TXCLK3, COUNTER0_UPPER);
  712. cnt1_of = REG_GET_FIELD(tmp, PCIE_PERF_CNTL_TXCLK3, COUNTER1_UPPER);
  713. /* Get the values and add the overflow */
  714. *count0 = RREG32_PCIE(smnPCIE_PERF_COUNT0_TXCLK3) | (cnt0_of << 32);
  715. *count1 = RREG32_PCIE(smnPCIE_PERF_COUNT1_TXCLK3) | (cnt1_of << 32);
  716. }
  717. static bool soc15_need_reset_on_init(struct amdgpu_device *adev)
  718. {
  719. u32 sol_reg;
  720. /* CP hangs in IGT reloading test on RN, reset to WA */
  721. if (adev->asic_type == CHIP_RENOIR)
  722. return true;
  723. /* Just return false for soc15 GPUs. Reset does not seem to
  724. * be necessary.
  725. */
  726. if (!amdgpu_passthrough(adev))
  727. return false;
  728. if (adev->flags & AMD_IS_APU)
  729. return false;
  730. /* Check sOS sign of life register to confirm sys driver and sOS
  731. * are already been loaded.
  732. */
  733. sol_reg = RREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_81);
  734. if (sol_reg)
  735. return true;
  736. return false;
  737. }
  738. static uint64_t soc15_get_pcie_replay_count(struct amdgpu_device *adev)
  739. {
  740. uint64_t nak_r, nak_g;
  741. /* Get the number of NAKs received and generated */
  742. nak_r = RREG32_PCIE(smnPCIE_RX_NUM_NAK);
  743. nak_g = RREG32_PCIE(smnPCIE_RX_NUM_NAK_GENERATED);
  744. /* Add the total number of NAKs, i.e the number of replays */
  745. return (nak_r + nak_g);
  746. }
  747. static void soc15_pre_asic_init(struct amdgpu_device *adev)
  748. {
  749. gmc_v9_0_restore_registers(adev);
  750. }
  751. static const struct amdgpu_asic_funcs soc15_asic_funcs =
  752. {
  753. .read_disabled_bios = &soc15_read_disabled_bios,
  754. .read_bios_from_rom = &amdgpu_soc15_read_bios_from_rom,
  755. .read_register = &soc15_read_register,
  756. .reset = &soc15_asic_reset,
  757. .reset_method = &soc15_asic_reset_method,
  758. .set_vga_state = &soc15_vga_set_state,
  759. .get_xclk = &soc15_get_xclk,
  760. .set_uvd_clocks = &soc15_set_uvd_clocks,
  761. .set_vce_clocks = &soc15_set_vce_clocks,
  762. .get_config_memsize = &soc15_get_config_memsize,
  763. .need_full_reset = &soc15_need_full_reset,
  764. .init_doorbell_index = &vega10_doorbell_index_init,
  765. .get_pcie_usage = &soc15_get_pcie_usage,
  766. .need_reset_on_init = &soc15_need_reset_on_init,
  767. .get_pcie_replay_count = &soc15_get_pcie_replay_count,
  768. .supports_baco = &soc15_supports_baco,
  769. .pre_asic_init = &soc15_pre_asic_init,
  770. .query_video_codecs = &soc15_query_video_codecs,
  771. };
  772. static const struct amdgpu_asic_funcs vega20_asic_funcs =
  773. {
  774. .read_disabled_bios = &soc15_read_disabled_bios,
  775. .read_bios_from_rom = &amdgpu_soc15_read_bios_from_rom,
  776. .read_register = &soc15_read_register,
  777. .reset = &soc15_asic_reset,
  778. .reset_method = &soc15_asic_reset_method,
  779. .set_vga_state = &soc15_vga_set_state,
  780. .get_xclk = &soc15_get_xclk,
  781. .set_uvd_clocks = &soc15_set_uvd_clocks,
  782. .set_vce_clocks = &soc15_set_vce_clocks,
  783. .get_config_memsize = &soc15_get_config_memsize,
  784. .need_full_reset = &soc15_need_full_reset,
  785. .init_doorbell_index = &vega20_doorbell_index_init,
  786. .get_pcie_usage = &vega20_get_pcie_usage,
  787. .need_reset_on_init = &soc15_need_reset_on_init,
  788. .get_pcie_replay_count = &soc15_get_pcie_replay_count,
  789. .supports_baco = &soc15_supports_baco,
  790. .pre_asic_init = &soc15_pre_asic_init,
  791. .query_video_codecs = &soc15_query_video_codecs,
  792. };
  793. static int soc15_common_early_init(void *handle)
  794. {
  795. #define MMIO_REG_HOLE_OFFSET (0x80000 - PAGE_SIZE)
  796. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  797. if (!amdgpu_sriov_vf(adev)) {
  798. adev->rmmio_remap.reg_offset = MMIO_REG_HOLE_OFFSET;
  799. adev->rmmio_remap.bus_addr = adev->rmmio_base + MMIO_REG_HOLE_OFFSET;
  800. }
  801. adev->smc_rreg = NULL;
  802. adev->smc_wreg = NULL;
  803. adev->pcie_rreg = &soc15_pcie_rreg;
  804. adev->pcie_wreg = &soc15_pcie_wreg;
  805. adev->pcie_rreg64 = &soc15_pcie_rreg64;
  806. adev->pcie_wreg64 = &soc15_pcie_wreg64;
  807. adev->uvd_ctx_rreg = &soc15_uvd_ctx_rreg;
  808. adev->uvd_ctx_wreg = &soc15_uvd_ctx_wreg;
  809. adev->didt_rreg = &soc15_didt_rreg;
  810. adev->didt_wreg = &soc15_didt_wreg;
  811. adev->gc_cac_rreg = &soc15_gc_cac_rreg;
  812. adev->gc_cac_wreg = &soc15_gc_cac_wreg;
  813. adev->se_cac_rreg = &soc15_se_cac_rreg;
  814. adev->se_cac_wreg = &soc15_se_cac_wreg;
  815. adev->rev_id = soc15_get_rev_id(adev);
  816. adev->external_rev_id = 0xFF;
  817. /* TODO: split the GC and PG flags based on the relevant IP version for which
  818. * they are relevant.
  819. */
  820. switch (adev->ip_versions[GC_HWIP][0]) {
  821. case IP_VERSION(9, 0, 1):
  822. adev->asic_funcs = &soc15_asic_funcs;
  823. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  824. AMD_CG_SUPPORT_GFX_MGLS |
  825. AMD_CG_SUPPORT_GFX_RLC_LS |
  826. AMD_CG_SUPPORT_GFX_CP_LS |
  827. AMD_CG_SUPPORT_GFX_3D_CGCG |
  828. AMD_CG_SUPPORT_GFX_3D_CGLS |
  829. AMD_CG_SUPPORT_GFX_CGCG |
  830. AMD_CG_SUPPORT_GFX_CGLS |
  831. AMD_CG_SUPPORT_BIF_MGCG |
  832. AMD_CG_SUPPORT_BIF_LS |
  833. AMD_CG_SUPPORT_HDP_LS |
  834. AMD_CG_SUPPORT_DRM_MGCG |
  835. AMD_CG_SUPPORT_DRM_LS |
  836. AMD_CG_SUPPORT_ROM_MGCG |
  837. AMD_CG_SUPPORT_DF_MGCG |
  838. AMD_CG_SUPPORT_SDMA_MGCG |
  839. AMD_CG_SUPPORT_SDMA_LS |
  840. AMD_CG_SUPPORT_MC_MGCG |
  841. AMD_CG_SUPPORT_MC_LS;
  842. adev->pg_flags = 0;
  843. adev->external_rev_id = 0x1;
  844. break;
  845. case IP_VERSION(9, 2, 1):
  846. adev->asic_funcs = &soc15_asic_funcs;
  847. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  848. AMD_CG_SUPPORT_GFX_MGLS |
  849. AMD_CG_SUPPORT_GFX_CGCG |
  850. AMD_CG_SUPPORT_GFX_CGLS |
  851. AMD_CG_SUPPORT_GFX_3D_CGCG |
  852. AMD_CG_SUPPORT_GFX_3D_CGLS |
  853. AMD_CG_SUPPORT_GFX_CP_LS |
  854. AMD_CG_SUPPORT_MC_LS |
  855. AMD_CG_SUPPORT_MC_MGCG |
  856. AMD_CG_SUPPORT_SDMA_MGCG |
  857. AMD_CG_SUPPORT_SDMA_LS |
  858. AMD_CG_SUPPORT_BIF_MGCG |
  859. AMD_CG_SUPPORT_BIF_LS |
  860. AMD_CG_SUPPORT_HDP_MGCG |
  861. AMD_CG_SUPPORT_HDP_LS |
  862. AMD_CG_SUPPORT_ROM_MGCG |
  863. AMD_CG_SUPPORT_VCE_MGCG |
  864. AMD_CG_SUPPORT_UVD_MGCG;
  865. adev->pg_flags = 0;
  866. adev->external_rev_id = adev->rev_id + 0x14;
  867. break;
  868. case IP_VERSION(9, 4, 0):
  869. adev->asic_funcs = &vega20_asic_funcs;
  870. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  871. AMD_CG_SUPPORT_GFX_MGLS |
  872. AMD_CG_SUPPORT_GFX_CGCG |
  873. AMD_CG_SUPPORT_GFX_CGLS |
  874. AMD_CG_SUPPORT_GFX_3D_CGCG |
  875. AMD_CG_SUPPORT_GFX_3D_CGLS |
  876. AMD_CG_SUPPORT_GFX_CP_LS |
  877. AMD_CG_SUPPORT_MC_LS |
  878. AMD_CG_SUPPORT_MC_MGCG |
  879. AMD_CG_SUPPORT_SDMA_MGCG |
  880. AMD_CG_SUPPORT_SDMA_LS |
  881. AMD_CG_SUPPORT_BIF_MGCG |
  882. AMD_CG_SUPPORT_BIF_LS |
  883. AMD_CG_SUPPORT_HDP_MGCG |
  884. AMD_CG_SUPPORT_HDP_LS |
  885. AMD_CG_SUPPORT_ROM_MGCG |
  886. AMD_CG_SUPPORT_VCE_MGCG |
  887. AMD_CG_SUPPORT_UVD_MGCG;
  888. adev->pg_flags = 0;
  889. adev->external_rev_id = adev->rev_id + 0x28;
  890. break;
  891. case IP_VERSION(9, 1, 0):
  892. case IP_VERSION(9, 2, 2):
  893. adev->asic_funcs = &soc15_asic_funcs;
  894. if (adev->rev_id >= 0x8)
  895. adev->apu_flags |= AMD_APU_IS_RAVEN2;
  896. if (adev->apu_flags & AMD_APU_IS_RAVEN2)
  897. adev->external_rev_id = adev->rev_id + 0x79;
  898. else if (adev->apu_flags & AMD_APU_IS_PICASSO)
  899. adev->external_rev_id = adev->rev_id + 0x41;
  900. else if (adev->rev_id == 1)
  901. adev->external_rev_id = adev->rev_id + 0x20;
  902. else
  903. adev->external_rev_id = adev->rev_id + 0x01;
  904. if (adev->apu_flags & AMD_APU_IS_RAVEN2) {
  905. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  906. AMD_CG_SUPPORT_GFX_MGLS |
  907. AMD_CG_SUPPORT_GFX_CP_LS |
  908. AMD_CG_SUPPORT_GFX_3D_CGCG |
  909. AMD_CG_SUPPORT_GFX_3D_CGLS |
  910. AMD_CG_SUPPORT_GFX_CGCG |
  911. AMD_CG_SUPPORT_GFX_CGLS |
  912. AMD_CG_SUPPORT_BIF_LS |
  913. AMD_CG_SUPPORT_HDP_LS |
  914. AMD_CG_SUPPORT_MC_MGCG |
  915. AMD_CG_SUPPORT_MC_LS |
  916. AMD_CG_SUPPORT_SDMA_MGCG |
  917. AMD_CG_SUPPORT_SDMA_LS |
  918. AMD_CG_SUPPORT_VCN_MGCG;
  919. adev->pg_flags = AMD_PG_SUPPORT_SDMA | AMD_PG_SUPPORT_VCN;
  920. } else if (adev->apu_flags & AMD_APU_IS_PICASSO) {
  921. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  922. AMD_CG_SUPPORT_GFX_MGLS |
  923. AMD_CG_SUPPORT_GFX_CP_LS |
  924. AMD_CG_SUPPORT_GFX_3D_CGLS |
  925. AMD_CG_SUPPORT_GFX_CGCG |
  926. AMD_CG_SUPPORT_GFX_CGLS |
  927. AMD_CG_SUPPORT_BIF_LS |
  928. AMD_CG_SUPPORT_HDP_LS |
  929. AMD_CG_SUPPORT_MC_MGCG |
  930. AMD_CG_SUPPORT_MC_LS |
  931. AMD_CG_SUPPORT_SDMA_MGCG |
  932. AMD_CG_SUPPORT_SDMA_LS |
  933. AMD_CG_SUPPORT_VCN_MGCG;
  934. /*
  935. * MMHUB PG needs to be disabled for Picasso for
  936. * stability reasons.
  937. */
  938. adev->pg_flags = AMD_PG_SUPPORT_SDMA |
  939. AMD_PG_SUPPORT_VCN;
  940. } else {
  941. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  942. AMD_CG_SUPPORT_GFX_MGLS |
  943. AMD_CG_SUPPORT_GFX_RLC_LS |
  944. AMD_CG_SUPPORT_GFX_CP_LS |
  945. AMD_CG_SUPPORT_GFX_3D_CGLS |
  946. AMD_CG_SUPPORT_GFX_CGCG |
  947. AMD_CG_SUPPORT_GFX_CGLS |
  948. AMD_CG_SUPPORT_BIF_MGCG |
  949. AMD_CG_SUPPORT_BIF_LS |
  950. AMD_CG_SUPPORT_HDP_MGCG |
  951. AMD_CG_SUPPORT_HDP_LS |
  952. AMD_CG_SUPPORT_DRM_MGCG |
  953. AMD_CG_SUPPORT_DRM_LS |
  954. AMD_CG_SUPPORT_MC_MGCG |
  955. AMD_CG_SUPPORT_MC_LS |
  956. AMD_CG_SUPPORT_SDMA_MGCG |
  957. AMD_CG_SUPPORT_SDMA_LS |
  958. AMD_CG_SUPPORT_VCN_MGCG;
  959. adev->pg_flags = AMD_PG_SUPPORT_SDMA | AMD_PG_SUPPORT_VCN;
  960. }
  961. break;
  962. case IP_VERSION(9, 4, 1):
  963. adev->asic_funcs = &vega20_asic_funcs;
  964. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  965. AMD_CG_SUPPORT_GFX_MGLS |
  966. AMD_CG_SUPPORT_GFX_CGCG |
  967. AMD_CG_SUPPORT_GFX_CGLS |
  968. AMD_CG_SUPPORT_GFX_CP_LS |
  969. AMD_CG_SUPPORT_HDP_MGCG |
  970. AMD_CG_SUPPORT_HDP_LS |
  971. AMD_CG_SUPPORT_SDMA_MGCG |
  972. AMD_CG_SUPPORT_SDMA_LS |
  973. AMD_CG_SUPPORT_MC_MGCG |
  974. AMD_CG_SUPPORT_MC_LS |
  975. AMD_CG_SUPPORT_IH_CG |
  976. AMD_CG_SUPPORT_VCN_MGCG |
  977. AMD_CG_SUPPORT_JPEG_MGCG;
  978. adev->pg_flags = AMD_PG_SUPPORT_VCN | AMD_PG_SUPPORT_VCN_DPG;
  979. adev->external_rev_id = adev->rev_id + 0x32;
  980. break;
  981. case IP_VERSION(9, 3, 0):
  982. adev->asic_funcs = &soc15_asic_funcs;
  983. if (adev->apu_flags & AMD_APU_IS_RENOIR)
  984. adev->external_rev_id = adev->rev_id + 0x91;
  985. else
  986. adev->external_rev_id = adev->rev_id + 0xa1;
  987. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  988. AMD_CG_SUPPORT_GFX_MGLS |
  989. AMD_CG_SUPPORT_GFX_3D_CGCG |
  990. AMD_CG_SUPPORT_GFX_3D_CGLS |
  991. AMD_CG_SUPPORT_GFX_CGCG |
  992. AMD_CG_SUPPORT_GFX_CGLS |
  993. AMD_CG_SUPPORT_GFX_CP_LS |
  994. AMD_CG_SUPPORT_MC_MGCG |
  995. AMD_CG_SUPPORT_MC_LS |
  996. AMD_CG_SUPPORT_SDMA_MGCG |
  997. AMD_CG_SUPPORT_SDMA_LS |
  998. AMD_CG_SUPPORT_BIF_LS |
  999. AMD_CG_SUPPORT_HDP_LS |
  1000. AMD_CG_SUPPORT_VCN_MGCG |
  1001. AMD_CG_SUPPORT_JPEG_MGCG |
  1002. AMD_CG_SUPPORT_IH_CG |
  1003. AMD_CG_SUPPORT_ATHUB_LS |
  1004. AMD_CG_SUPPORT_ATHUB_MGCG |
  1005. AMD_CG_SUPPORT_DF_MGCG;
  1006. adev->pg_flags = AMD_PG_SUPPORT_SDMA |
  1007. AMD_PG_SUPPORT_VCN |
  1008. AMD_PG_SUPPORT_JPEG |
  1009. AMD_PG_SUPPORT_VCN_DPG;
  1010. break;
  1011. case IP_VERSION(9, 4, 2):
  1012. adev->asic_funcs = &vega20_asic_funcs;
  1013. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  1014. AMD_CG_SUPPORT_GFX_MGLS |
  1015. AMD_CG_SUPPORT_GFX_CP_LS |
  1016. AMD_CG_SUPPORT_HDP_LS |
  1017. AMD_CG_SUPPORT_SDMA_MGCG |
  1018. AMD_CG_SUPPORT_SDMA_LS |
  1019. AMD_CG_SUPPORT_IH_CG |
  1020. AMD_CG_SUPPORT_VCN_MGCG | AMD_CG_SUPPORT_JPEG_MGCG;
  1021. adev->pg_flags = AMD_PG_SUPPORT_VCN_DPG;
  1022. adev->external_rev_id = adev->rev_id + 0x3c;
  1023. break;
  1024. default:
  1025. /* FIXME: not supported yet */
  1026. return -EINVAL;
  1027. }
  1028. if (amdgpu_sriov_vf(adev)) {
  1029. amdgpu_virt_init_setting(adev);
  1030. xgpu_ai_mailbox_set_irq_funcs(adev);
  1031. }
  1032. return 0;
  1033. }
  1034. static int soc15_common_late_init(void *handle)
  1035. {
  1036. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1037. if (amdgpu_sriov_vf(adev))
  1038. xgpu_ai_mailbox_get_irq(adev);
  1039. return 0;
  1040. }
  1041. static int soc15_common_sw_init(void *handle)
  1042. {
  1043. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1044. if (amdgpu_sriov_vf(adev))
  1045. xgpu_ai_mailbox_add_irq_id(adev);
  1046. if (adev->df.funcs &&
  1047. adev->df.funcs->sw_init)
  1048. adev->df.funcs->sw_init(adev);
  1049. return 0;
  1050. }
  1051. static int soc15_common_sw_fini(void *handle)
  1052. {
  1053. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1054. if (adev->df.funcs &&
  1055. adev->df.funcs->sw_fini)
  1056. adev->df.funcs->sw_fini(adev);
  1057. return 0;
  1058. }
  1059. static void soc15_sdma_doorbell_range_init(struct amdgpu_device *adev)
  1060. {
  1061. int i;
  1062. /* sdma doorbell range is programed by hypervisor */
  1063. if (!amdgpu_sriov_vf(adev)) {
  1064. for (i = 0; i < adev->sdma.num_instances; i++) {
  1065. adev->nbio.funcs->sdma_doorbell_range(adev, i,
  1066. true, adev->doorbell_index.sdma_engine[i] << 1,
  1067. adev->doorbell_index.sdma_doorbell_range);
  1068. }
  1069. }
  1070. }
  1071. static int soc15_common_hw_init(void *handle)
  1072. {
  1073. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1074. /* enable pcie gen2/3 link */
  1075. soc15_pcie_gen3_enable(adev);
  1076. /* enable aspm */
  1077. soc15_program_aspm(adev);
  1078. /* setup nbio registers */
  1079. adev->nbio.funcs->init_registers(adev);
  1080. /* remap HDP registers to a hole in mmio space,
  1081. * for the purpose of expose those registers
  1082. * to process space
  1083. */
  1084. if (adev->nbio.funcs->remap_hdp_registers && !amdgpu_sriov_vf(adev))
  1085. adev->nbio.funcs->remap_hdp_registers(adev);
  1086. /* enable the doorbell aperture */
  1087. soc15_enable_doorbell_aperture(adev, true);
  1088. /* HW doorbell routing policy: doorbell writing not
  1089. * in SDMA/IH/MM/ACV range will be routed to CP. So
  1090. * we need to init SDMA doorbell range prior
  1091. * to CP ip block init and ring test. IH already
  1092. * happens before CP.
  1093. */
  1094. soc15_sdma_doorbell_range_init(adev);
  1095. return 0;
  1096. }
  1097. static int soc15_common_hw_fini(void *handle)
  1098. {
  1099. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1100. /* disable the doorbell aperture */
  1101. soc15_enable_doorbell_aperture(adev, false);
  1102. if (amdgpu_sriov_vf(adev))
  1103. xgpu_ai_mailbox_put_irq(adev);
  1104. if (adev->nbio.ras_if &&
  1105. amdgpu_ras_is_supported(adev, adev->nbio.ras_if->block)) {
  1106. if (adev->nbio.ras &&
  1107. adev->nbio.ras->init_ras_controller_interrupt)
  1108. amdgpu_irq_put(adev, &adev->nbio.ras_controller_irq, 0);
  1109. if (adev->nbio.ras &&
  1110. adev->nbio.ras->init_ras_err_event_athub_interrupt)
  1111. amdgpu_irq_put(adev, &adev->nbio.ras_err_event_athub_irq, 0);
  1112. }
  1113. return 0;
  1114. }
  1115. static int soc15_common_suspend(void *handle)
  1116. {
  1117. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1118. return soc15_common_hw_fini(adev);
  1119. }
  1120. static int soc15_common_resume(void *handle)
  1121. {
  1122. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1123. return soc15_common_hw_init(adev);
  1124. }
  1125. static bool soc15_common_is_idle(void *handle)
  1126. {
  1127. return true;
  1128. }
  1129. static int soc15_common_wait_for_idle(void *handle)
  1130. {
  1131. return 0;
  1132. }
  1133. static int soc15_common_soft_reset(void *handle)
  1134. {
  1135. return 0;
  1136. }
  1137. static void soc15_update_drm_clock_gating(struct amdgpu_device *adev, bool enable)
  1138. {
  1139. uint32_t def, data;
  1140. def = data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0));
  1141. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DRM_MGCG))
  1142. data &= ~(0x01000000 |
  1143. 0x02000000 |
  1144. 0x04000000 |
  1145. 0x08000000 |
  1146. 0x10000000 |
  1147. 0x20000000 |
  1148. 0x40000000 |
  1149. 0x80000000);
  1150. else
  1151. data |= (0x01000000 |
  1152. 0x02000000 |
  1153. 0x04000000 |
  1154. 0x08000000 |
  1155. 0x10000000 |
  1156. 0x20000000 |
  1157. 0x40000000 |
  1158. 0x80000000);
  1159. if (def != data)
  1160. WREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0), data);
  1161. }
  1162. static void soc15_update_drm_light_sleep(struct amdgpu_device *adev, bool enable)
  1163. {
  1164. uint32_t def, data;
  1165. def = data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL));
  1166. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DRM_LS))
  1167. data |= 1;
  1168. else
  1169. data &= ~1;
  1170. if (def != data)
  1171. WREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL), data);
  1172. }
  1173. static int soc15_common_set_clockgating_state(void *handle,
  1174. enum amd_clockgating_state state)
  1175. {
  1176. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1177. if (amdgpu_sriov_vf(adev))
  1178. return 0;
  1179. switch (adev->ip_versions[NBIO_HWIP][0]) {
  1180. case IP_VERSION(6, 1, 0):
  1181. case IP_VERSION(6, 2, 0):
  1182. case IP_VERSION(7, 4, 0):
  1183. adev->nbio.funcs->update_medium_grain_clock_gating(adev,
  1184. state == AMD_CG_STATE_GATE);
  1185. adev->nbio.funcs->update_medium_grain_light_sleep(adev,
  1186. state == AMD_CG_STATE_GATE);
  1187. adev->hdp.funcs->update_clock_gating(adev,
  1188. state == AMD_CG_STATE_GATE);
  1189. soc15_update_drm_clock_gating(adev,
  1190. state == AMD_CG_STATE_GATE);
  1191. soc15_update_drm_light_sleep(adev,
  1192. state == AMD_CG_STATE_GATE);
  1193. adev->smuio.funcs->update_rom_clock_gating(adev,
  1194. state == AMD_CG_STATE_GATE);
  1195. adev->df.funcs->update_medium_grain_clock_gating(adev,
  1196. state == AMD_CG_STATE_GATE);
  1197. break;
  1198. case IP_VERSION(7, 0, 0):
  1199. case IP_VERSION(7, 0, 1):
  1200. case IP_VERSION(2, 5, 0):
  1201. adev->nbio.funcs->update_medium_grain_clock_gating(adev,
  1202. state == AMD_CG_STATE_GATE);
  1203. adev->nbio.funcs->update_medium_grain_light_sleep(adev,
  1204. state == AMD_CG_STATE_GATE);
  1205. adev->hdp.funcs->update_clock_gating(adev,
  1206. state == AMD_CG_STATE_GATE);
  1207. soc15_update_drm_clock_gating(adev,
  1208. state == AMD_CG_STATE_GATE);
  1209. soc15_update_drm_light_sleep(adev,
  1210. state == AMD_CG_STATE_GATE);
  1211. break;
  1212. case IP_VERSION(7, 4, 1):
  1213. case IP_VERSION(7, 4, 4):
  1214. adev->hdp.funcs->update_clock_gating(adev,
  1215. state == AMD_CG_STATE_GATE);
  1216. break;
  1217. default:
  1218. break;
  1219. }
  1220. return 0;
  1221. }
  1222. static void soc15_common_get_clockgating_state(void *handle, u64 *flags)
  1223. {
  1224. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1225. int data;
  1226. if (amdgpu_sriov_vf(adev))
  1227. *flags = 0;
  1228. adev->nbio.funcs->get_clockgating_state(adev, flags);
  1229. adev->hdp.funcs->get_clock_gating_state(adev, flags);
  1230. if (adev->ip_versions[MP0_HWIP][0] != IP_VERSION(13, 0, 2)) {
  1231. /* AMD_CG_SUPPORT_DRM_MGCG */
  1232. data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0));
  1233. if (!(data & 0x01000000))
  1234. *flags |= AMD_CG_SUPPORT_DRM_MGCG;
  1235. /* AMD_CG_SUPPORT_DRM_LS */
  1236. data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL));
  1237. if (data & 0x1)
  1238. *flags |= AMD_CG_SUPPORT_DRM_LS;
  1239. }
  1240. /* AMD_CG_SUPPORT_ROM_MGCG */
  1241. adev->smuio.funcs->get_clock_gating_state(adev, flags);
  1242. adev->df.funcs->get_clockgating_state(adev, flags);
  1243. }
  1244. static int soc15_common_set_powergating_state(void *handle,
  1245. enum amd_powergating_state state)
  1246. {
  1247. /* todo */
  1248. return 0;
  1249. }
  1250. static const struct amd_ip_funcs soc15_common_ip_funcs = {
  1251. .name = "soc15_common",
  1252. .early_init = soc15_common_early_init,
  1253. .late_init = soc15_common_late_init,
  1254. .sw_init = soc15_common_sw_init,
  1255. .sw_fini = soc15_common_sw_fini,
  1256. .hw_init = soc15_common_hw_init,
  1257. .hw_fini = soc15_common_hw_fini,
  1258. .suspend = soc15_common_suspend,
  1259. .resume = soc15_common_resume,
  1260. .is_idle = soc15_common_is_idle,
  1261. .wait_for_idle = soc15_common_wait_for_idle,
  1262. .soft_reset = soc15_common_soft_reset,
  1263. .set_clockgating_state = soc15_common_set_clockgating_state,
  1264. .set_powergating_state = soc15_common_set_powergating_state,
  1265. .get_clockgating_state= soc15_common_get_clockgating_state,
  1266. };