extcon-sm5502.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /*
  3. * sm5502.h
  4. *
  5. * Copyright (c) 2014 Samsung Electronics Co., Ltd
  6. */
  7. #ifndef __LINUX_EXTCON_SM5502_H
  8. #define __LINUX_EXTCON_SM5502_H
  9. /* SM5502 registers */
  10. enum sm5502_reg {
  11. SM5502_REG_DEVICE_ID = 0x01,
  12. SM5502_REG_CONTROL,
  13. SM5502_REG_INT1,
  14. SM5502_REG_INT2,
  15. SM5502_REG_INTMASK1,
  16. SM5502_REG_INTMASK2,
  17. SM5502_REG_ADC,
  18. SM5502_REG_TIMING_SET1,
  19. SM5502_REG_TIMING_SET2,
  20. SM5502_REG_DEV_TYPE1,
  21. SM5502_REG_DEV_TYPE2,
  22. SM5502_REG_BUTTON1,
  23. SM5502_REG_BUTTON2,
  24. SM5502_REG_CAR_KIT_STATUS,
  25. SM5502_REG_RSVD1,
  26. SM5502_REG_RSVD2,
  27. SM5502_REG_RSVD3,
  28. SM5502_REG_RSVD4,
  29. SM5502_REG_MANUAL_SW1,
  30. SM5502_REG_MANUAL_SW2,
  31. SM5502_REG_DEV_TYPE3,
  32. SM5502_REG_RSVD5,
  33. SM5502_REG_RSVD6,
  34. SM5502_REG_RSVD7,
  35. SM5502_REG_RSVD8,
  36. SM5502_REG_RSVD9,
  37. SM5502_REG_RESET,
  38. SM5502_REG_RSVD10,
  39. SM5502_REG_RESERVED_ID1,
  40. SM5502_REG_RSVD11,
  41. SM5502_REG_RSVD12,
  42. SM5502_REG_RESERVED_ID2,
  43. SM5502_REG_RSVD13,
  44. SM5502_REG_OCP,
  45. SM5502_REG_RSVD14,
  46. SM5502_REG_RSVD15,
  47. SM5502_REG_RSVD16,
  48. SM5502_REG_RSVD17,
  49. SM5502_REG_RSVD18,
  50. SM5502_REG_RSVD19,
  51. SM5502_REG_RSVD20,
  52. SM5502_REG_RSVD21,
  53. SM5502_REG_RSVD22,
  54. SM5502_REG_RSVD23,
  55. SM5502_REG_RSVD24,
  56. SM5502_REG_RSVD25,
  57. SM5502_REG_RSVD26,
  58. SM5502_REG_RSVD27,
  59. SM5502_REG_RSVD28,
  60. SM5502_REG_RSVD29,
  61. SM5502_REG_RSVD30,
  62. SM5502_REG_RSVD31,
  63. SM5502_REG_RSVD32,
  64. SM5502_REG_RSVD33,
  65. SM5502_REG_RSVD34,
  66. SM5502_REG_RSVD35,
  67. SM5502_REG_RSVD36,
  68. SM5502_REG_RESERVED_ID3,
  69. SM5502_REG_END,
  70. };
  71. /* Define SM5502 MASK/SHIFT constant */
  72. #define SM5502_REG_DEVICE_ID_VENDOR_SHIFT 0
  73. #define SM5502_REG_DEVICE_ID_VERSION_SHIFT 3
  74. #define SM5502_REG_DEVICE_ID_VENDOR_MASK (0x3 << SM5502_REG_DEVICE_ID_VENDOR_SHIFT)
  75. #define SM5502_REG_DEVICE_ID_VERSION_MASK (0x1f << SM5502_REG_DEVICE_ID_VERSION_SHIFT)
  76. #define SM5502_REG_CONTROL_MASK_INT_SHIFT 0
  77. #define SM5502_REG_CONTROL_WAIT_SHIFT 1
  78. #define SM5502_REG_CONTROL_MANUAL_SW_SHIFT 2
  79. #define SM5502_REG_CONTROL_RAW_DATA_SHIFT 3
  80. #define SM5502_REG_CONTROL_SW_OPEN_SHIFT 4
  81. #define SM5502_REG_CONTROL_MASK_INT_MASK (0x1 << SM5502_REG_CONTROL_MASK_INT_SHIFT)
  82. #define SM5502_REG_CONTROL_WAIT_MASK (0x1 << SM5502_REG_CONTROL_WAIT_SHIFT)
  83. #define SM5502_REG_CONTROL_MANUAL_SW_MASK (0x1 << SM5502_REG_CONTROL_MANUAL_SW_SHIFT)
  84. #define SM5502_REG_CONTROL_RAW_DATA_MASK (0x1 << SM5502_REG_CONTROL_RAW_DATA_SHIFT)
  85. #define SM5502_REG_CONTROL_SW_OPEN_MASK (0x1 << SM5502_REG_CONTROL_SW_OPEN_SHIFT)
  86. #define SM5504_REG_CONTROL_CHGTYP_SHIFT 5
  87. #define SM5504_REG_CONTROL_USBCHDEN_SHIFT 6
  88. #define SM5504_REG_CONTROL_ADC_EN_SHIFT 7
  89. #define SM5504_REG_CONTROL_CHGTYP_MASK (0x1 << SM5504_REG_CONTROL_CHGTYP_SHIFT)
  90. #define SM5504_REG_CONTROL_USBCHDEN_MASK (0x1 << SM5504_REG_CONTROL_USBCHDEN_SHIFT)
  91. #define SM5504_REG_CONTROL_ADC_EN_MASK (0x1 << SM5504_REG_CONTROL_ADC_EN_SHIFT)
  92. #define SM5502_REG_INTM1_ATTACH_SHIFT 0
  93. #define SM5502_REG_INTM1_DETACH_SHIFT 1
  94. #define SM5502_REG_INTM1_KP_SHIFT 2
  95. #define SM5502_REG_INTM1_LKP_SHIFT 3
  96. #define SM5502_REG_INTM1_LKR_SHIFT 4
  97. #define SM5502_REG_INTM1_OVP_EVENT_SHIFT 5
  98. #define SM5502_REG_INTM1_OCP_EVENT_SHIFT 6
  99. #define SM5502_REG_INTM1_OVP_OCP_DIS_SHIFT 7
  100. #define SM5502_REG_INTM1_ATTACH_MASK (0x1 << SM5502_REG_INTM1_ATTACH_SHIFT)
  101. #define SM5502_REG_INTM1_DETACH_MASK (0x1 << SM5502_REG_INTM1_DETACH_SHIFT)
  102. #define SM5502_REG_INTM1_KP_MASK (0x1 << SM5502_REG_INTM1_KP_SHIFT)
  103. #define SM5502_REG_INTM1_LKP_MASK (0x1 << SM5502_REG_INTM1_LKP_SHIFT)
  104. #define SM5502_REG_INTM1_LKR_MASK (0x1 << SM5502_REG_INTM1_LKR_SHIFT)
  105. #define SM5502_REG_INTM1_OVP_EVENT_MASK (0x1 << SM5502_REG_INTM1_OVP_EVENT_SHIFT)
  106. #define SM5502_REG_INTM1_OCP_EVENT_MASK (0x1 << SM5502_REG_INTM1_OCP_EVENT_SHIFT)
  107. #define SM5502_REG_INTM1_OVP_OCP_DIS_MASK (0x1 << SM5502_REG_INTM1_OVP_OCP_DIS_SHIFT)
  108. #define SM5502_REG_INTM2_VBUS_DET_SHIFT 0
  109. #define SM5502_REG_INTM2_REV_ACCE_SHIFT 1
  110. #define SM5502_REG_INTM2_ADC_CHG_SHIFT 2
  111. #define SM5502_REG_INTM2_STUCK_KEY_SHIFT 3
  112. #define SM5502_REG_INTM2_STUCK_KEY_RCV_SHIFT 4
  113. #define SM5502_REG_INTM2_MHL_SHIFT 5
  114. #define SM5502_REG_INTM2_VBUS_DET_MASK (0x1 << SM5502_REG_INTM2_VBUS_DET_SHIFT)
  115. #define SM5502_REG_INTM2_REV_ACCE_MASK (0x1 << SM5502_REG_INTM2_REV_ACCE_SHIFT)
  116. #define SM5502_REG_INTM2_ADC_CHG_MASK (0x1 << SM5502_REG_INTM2_ADC_CHG_SHIFT)
  117. #define SM5502_REG_INTM2_STUCK_KEY_MASK (0x1 << SM5502_REG_INTM2_STUCK_KEY_SHIFT)
  118. #define SM5502_REG_INTM2_STUCK_KEY_RCV_MASK (0x1 << SM5502_REG_INTM2_STUCK_KEY_RCV_SHIFT)
  119. #define SM5502_REG_INTM2_MHL_MASK (0x1 << SM5502_REG_INTM2_MHL_SHIFT)
  120. #define SM5504_REG_INTM1_ATTACH_SHIFT 0
  121. #define SM5504_REG_INTM1_DETACH_SHIFT 1
  122. #define SM5504_REG_INTM1_CHG_DET_SHIFT 2
  123. #define SM5504_REG_INTM1_DCD_OUT_SHIFT 3
  124. #define SM5504_REG_INTM1_OVP_EVENT_SHIFT 4
  125. #define SM5504_REG_INTM1_CONNECT_SHIFT 5
  126. #define SM5504_REG_INTM1_ADC_CHG_SHIFT 6
  127. #define SM5504_REG_INTM1_ATTACH_MASK (0x1 << SM5504_REG_INTM1_ATTACH_SHIFT)
  128. #define SM5504_REG_INTM1_DETACH_MASK (0x1 << SM5504_REG_INTM1_DETACH_SHIFT)
  129. #define SM5504_REG_INTM1_CHG_DET_MASK (0x1 << SM5504_REG_INTM1_CHG_DET_SHIFT)
  130. #define SM5504_REG_INTM1_DCD_OUT_MASK (0x1 << SM5504_REG_INTM1_DCD_OUT_SHIFT)
  131. #define SM5504_REG_INTM1_OVP_EVENT_MASK (0x1 << SM5504_REG_INTM1_OVP_EVENT_SHIFT)
  132. #define SM5504_REG_INTM1_CONNECT_MASK (0x1 << SM5504_REG_INTM1_CONNECT_SHIFT)
  133. #define SM5504_REG_INTM1_ADC_CHG_MASK (0x1 << SM5504_REG_INTM1_ADC_CHG_SHIFT)
  134. #define SM5504_REG_INTM2_RID_CHG_SHIFT 0
  135. #define SM5504_REG_INTM2_UVLO_SHIFT 1
  136. #define SM5504_REG_INTM2_POR_SHIFT 2
  137. #define SM5504_REG_INTM2_OVP_FET_SHIFT 4
  138. #define SM5504_REG_INTM2_OCP_LATCH_SHIFT 5
  139. #define SM5504_REG_INTM2_OCP_EVENT_SHIFT 6
  140. #define SM5504_REG_INTM2_OVP_OCP_EVENT_SHIFT 7
  141. #define SM5504_REG_INTM2_RID_CHG_MASK (0x1 << SM5504_REG_INTM2_RID_CHG_SHIFT)
  142. #define SM5504_REG_INTM2_UVLO_MASK (0x1 << SM5504_REG_INTM2_UVLO_SHIFT)
  143. #define SM5504_REG_INTM2_POR_MASK (0x1 << SM5504_REG_INTM2_POR_SHIFT)
  144. #define SM5504_REG_INTM2_OVP_FET_MASK (0x1 << SM5504_REG_INTM2_OVP_FET_SHIFT)
  145. #define SM5504_REG_INTM2_OCP_LATCH_MASK (0x1 << SM5504_REG_INTM2_OCP_LATCH_SHIFT)
  146. #define SM5504_REG_INTM2_OCP_EVENT_MASK (0x1 << SM5504_REG_INTM2_OCP_EVENT_SHIFT)
  147. #define SM5504_REG_INTM2_OVP_OCP_EVENT_MASK (0x1 << SM5504_REG_INTM2_OVP_OCP_EVENT_SHIFT)
  148. #define SM5502_REG_ADC_SHIFT 0
  149. #define SM5502_REG_ADC_MASK (0x1f << SM5502_REG_ADC_SHIFT)
  150. #define SM5502_REG_TIMING_SET1_KEY_PRESS_SHIFT 4
  151. #define SM5502_REG_TIMING_SET1_KEY_PRESS_MASK (0xf << SM5502_REG_TIMING_SET1_KEY_PRESS_SHIFT)
  152. #define TIMING_KEY_PRESS_100MS 0x0
  153. #define TIMING_KEY_PRESS_200MS 0x1
  154. #define TIMING_KEY_PRESS_300MS 0x2
  155. #define TIMING_KEY_PRESS_400MS 0x3
  156. #define TIMING_KEY_PRESS_500MS 0x4
  157. #define TIMING_KEY_PRESS_600MS 0x5
  158. #define TIMING_KEY_PRESS_700MS 0x6
  159. #define TIMING_KEY_PRESS_800MS 0x7
  160. #define TIMING_KEY_PRESS_900MS 0x8
  161. #define TIMING_KEY_PRESS_1000MS 0x9
  162. #define SM5502_REG_TIMING_SET1_ADC_DET_SHIFT 0
  163. #define SM5502_REG_TIMING_SET1_ADC_DET_MASK (0xf << SM5502_REG_TIMING_SET1_ADC_DET_SHIFT)
  164. #define TIMING_ADC_DET_50MS 0x0
  165. #define TIMING_ADC_DET_100MS 0x1
  166. #define TIMING_ADC_DET_150MS 0x2
  167. #define TIMING_ADC_DET_200MS 0x3
  168. #define TIMING_ADC_DET_300MS 0x4
  169. #define TIMING_ADC_DET_400MS 0x5
  170. #define TIMING_ADC_DET_500MS 0x6
  171. #define TIMING_ADC_DET_600MS 0x7
  172. #define TIMING_ADC_DET_700MS 0x8
  173. #define TIMING_ADC_DET_800MS 0x9
  174. #define TIMING_ADC_DET_900MS 0xA
  175. #define TIMING_ADC_DET_1000MS 0xB
  176. #define SM5502_REG_TIMING_SET2_SW_WAIT_SHIFT 4
  177. #define SM5502_REG_TIMING_SET2_SW_WAIT_MASK (0xf << SM5502_REG_TIMING_SET2_SW_WAIT_SHIFT)
  178. #define TIMING_SW_WAIT_10MS 0x0
  179. #define TIMING_SW_WAIT_30MS 0x1
  180. #define TIMING_SW_WAIT_50MS 0x2
  181. #define TIMING_SW_WAIT_70MS 0x3
  182. #define TIMING_SW_WAIT_90MS 0x4
  183. #define TIMING_SW_WAIT_110MS 0x5
  184. #define TIMING_SW_WAIT_130MS 0x6
  185. #define TIMING_SW_WAIT_150MS 0x7
  186. #define TIMING_SW_WAIT_170MS 0x8
  187. #define TIMING_SW_WAIT_190MS 0x9
  188. #define TIMING_SW_WAIT_210MS 0xA
  189. #define SM5502_REG_TIMING_SET2_LONG_KEY_SHIFT 0
  190. #define SM5502_REG_TIMING_SET2_LONG_KEY_MASK (0xf << SM5502_REG_TIMING_SET2_LONG_KEY_SHIFT)
  191. #define TIMING_LONG_KEY_300MS 0x0
  192. #define TIMING_LONG_KEY_400MS 0x1
  193. #define TIMING_LONG_KEY_500MS 0x2
  194. #define TIMING_LONG_KEY_600MS 0x3
  195. #define TIMING_LONG_KEY_700MS 0x4
  196. #define TIMING_LONG_KEY_800MS 0x5
  197. #define TIMING_LONG_KEY_900MS 0x6
  198. #define TIMING_LONG_KEY_1000MS 0x7
  199. #define TIMING_LONG_KEY_1100MS 0x8
  200. #define TIMING_LONG_KEY_1200MS 0x9
  201. #define TIMING_LONG_KEY_1300MS 0xA
  202. #define TIMING_LONG_KEY_1400MS 0xB
  203. #define TIMING_LONG_KEY_1500MS 0xC
  204. #define SM5502_REG_DEV_TYPE1_AUDIO_TYPE1_SHIFT 0
  205. #define SM5502_REG_DEV_TYPE1_AUDIO_TYPE2_SHIFT 1
  206. #define SM5502_REG_DEV_TYPE1_USB_SDP_SHIFT 2
  207. #define SM5502_REG_DEV_TYPE1_UART_SHIFT 3
  208. #define SM5502_REG_DEV_TYPE1_CAR_KIT_CHARGER_SHIFT 4
  209. #define SM5502_REG_DEV_TYPE1_USB_CHG_SHIFT 5
  210. #define SM5502_REG_DEV_TYPE1_DEDICATED_CHG_SHIFT 6
  211. #define SM5502_REG_DEV_TYPE1_USB_OTG_SHIFT 7
  212. #define SM5502_REG_DEV_TYPE1_AUDIO_TYPE1_MASK (0x1 << SM5502_REG_DEV_TYPE1_AUDIO_TYPE1_SHIFT)
  213. #define SM5502_REG_DEV_TYPE1_AUDIO_TYPE1__MASK (0x1 << SM5502_REG_DEV_TYPE1_AUDIO_TYPE2_SHIFT)
  214. #define SM5502_REG_DEV_TYPE1_USB_SDP_MASK (0x1 << SM5502_REG_DEV_TYPE1_USB_SDP_SHIFT)
  215. #define SM5502_REG_DEV_TYPE1_UART_MASK (0x1 << SM5502_REG_DEV_TYPE1_UART_SHIFT)
  216. #define SM5502_REG_DEV_TYPE1_CAR_KIT_CHARGER_MASK (0x1 << SM5502_REG_DEV_TYPE1_CAR_KIT_CHARGER_SHIFT)
  217. #define SM5502_REG_DEV_TYPE1_USB_CHG_MASK (0x1 << SM5502_REG_DEV_TYPE1_USB_CHG_SHIFT)
  218. #define SM5502_REG_DEV_TYPE1_DEDICATED_CHG_MASK (0x1 << SM5502_REG_DEV_TYPE1_DEDICATED_CHG_SHIFT)
  219. #define SM5502_REG_DEV_TYPE1_USB_OTG_MASK (0x1 << SM5502_REG_DEV_TYPE1_USB_OTG_SHIFT)
  220. #define SM5504_REG_DEV_TYPE1_USB_OTG_SHIFT 0
  221. #define SM5504_REG_DEV_TYPE1_USB_OTG_MASK (0x1 << SM5504_REG_DEV_TYPE1_USB_OTG_SHIFT)
  222. #define SM5502_REG_DEV_TYPE2_JIG_USB_ON_SHIFT 0
  223. #define SM5502_REG_DEV_TYPE2_JIG_USB_OFF_SHIFT 1
  224. #define SM5502_REG_DEV_TYPE2_JIG_UART_ON_SHIFT 2
  225. #define SM5502_REG_DEV_TYPE2_JIG_UART_OFF_SHIFT 3
  226. #define SM5502_REG_DEV_TYPE2_PPD_SHIFT 4
  227. #define SM5502_REG_DEV_TYPE2_TTY_SHIFT 5
  228. #define SM5502_REG_DEV_TYPE2_AV_CABLE_SHIFT 6
  229. #define SM5502_REG_DEV_TYPE2_JIG_USB_ON_MASK (0x1 << SM5502_REG_DEV_TYPE2_JIG_USB_ON_SHIFT)
  230. #define SM5502_REG_DEV_TYPE2_JIG_USB_OFF_MASK (0x1 << SM5502_REG_DEV_TYPE2_JIG_USB_OFF_SHIFT)
  231. #define SM5502_REG_DEV_TYPE2_JIG_UART_ON_MASK (0x1 << SM5502_REG_DEV_TYPE2_JIG_UART_ON_SHIFT)
  232. #define SM5502_REG_DEV_TYPE2_JIG_UART_OFF_MASK (0x1 << SM5502_REG_DEV_TYPE2_JIG_UART_OFF_SHIFT)
  233. #define SM5502_REG_DEV_TYPE2_PPD_MASK (0x1 << SM5502_REG_DEV_TYPE2_PPD_SHIFT)
  234. #define SM5502_REG_DEV_TYPE2_TTY_MASK (0x1 << SM5502_REG_DEV_TYPE2_TTY_SHIFT)
  235. #define SM5502_REG_DEV_TYPE2_AV_CABLE_MASK (0x1 << SM5502_REG_DEV_TYPE2_AV_CABLE_SHIFT)
  236. #define SM5502_REG_MANUAL_SW1_VBUSIN_SHIFT 0
  237. #define SM5502_REG_MANUAL_SW1_DP_SHIFT 2
  238. #define SM5502_REG_MANUAL_SW1_DM_SHIFT 5
  239. #define SM5502_REG_MANUAL_SW1_VBUSIN_MASK (0x3 << SM5502_REG_MANUAL_SW1_VBUSIN_SHIFT)
  240. #define SM5502_REG_MANUAL_SW1_DP_MASK (0x7 << SM5502_REG_MANUAL_SW1_DP_SHIFT)
  241. #define SM5502_REG_MANUAL_SW1_DM_MASK (0x7 << SM5502_REG_MANUAL_SW1_DM_SHIFT)
  242. #define VBUSIN_SWITCH_OPEN 0x0
  243. #define VBUSIN_SWITCH_VBUSOUT 0x1
  244. #define VBUSIN_SWITCH_MIC 0x2
  245. #define VBUSIN_SWITCH_VBUSOUT_WITH_USB 0x3
  246. #define DM_DP_CON_SWITCH_OPEN 0x0
  247. #define DM_DP_CON_SWITCH_USB 0x1
  248. #define DM_DP_CON_SWITCH_AUDIO 0x2
  249. #define DM_DP_CON_SWITCH_UART 0x3
  250. #define DM_DP_SWITCH_OPEN ((DM_DP_CON_SWITCH_OPEN <<SM5502_REG_MANUAL_SW1_DP_SHIFT) \
  251. | (DM_DP_CON_SWITCH_OPEN <<SM5502_REG_MANUAL_SW1_DM_SHIFT))
  252. #define DM_DP_SWITCH_USB ((DM_DP_CON_SWITCH_USB <<SM5502_REG_MANUAL_SW1_DP_SHIFT) \
  253. | (DM_DP_CON_SWITCH_USB <<SM5502_REG_MANUAL_SW1_DM_SHIFT))
  254. #define DM_DP_SWITCH_AUDIO ((DM_DP_CON_SWITCH_AUDIO <<SM5502_REG_MANUAL_SW1_DP_SHIFT) \
  255. | (DM_DP_CON_SWITCH_AUDIO <<SM5502_REG_MANUAL_SW1_DM_SHIFT))
  256. #define DM_DP_SWITCH_UART ((DM_DP_CON_SWITCH_UART <<SM5502_REG_MANUAL_SW1_DP_SHIFT) \
  257. | (DM_DP_CON_SWITCH_UART <<SM5502_REG_MANUAL_SW1_DM_SHIFT))
  258. #define SM5502_REG_RESET_MASK (0x1)
  259. /* SM5502 Interrupts */
  260. enum sm5502_irq {
  261. /* INT1 */
  262. SM5502_IRQ_INT1_ATTACH,
  263. SM5502_IRQ_INT1_DETACH,
  264. SM5502_IRQ_INT1_KP,
  265. SM5502_IRQ_INT1_LKP,
  266. SM5502_IRQ_INT1_LKR,
  267. SM5502_IRQ_INT1_OVP_EVENT,
  268. SM5502_IRQ_INT1_OCP_EVENT,
  269. SM5502_IRQ_INT1_OVP_OCP_DIS,
  270. /* INT2 */
  271. SM5502_IRQ_INT2_VBUS_DET,
  272. SM5502_IRQ_INT2_REV_ACCE,
  273. SM5502_IRQ_INT2_ADC_CHG,
  274. SM5502_IRQ_INT2_STUCK_KEY,
  275. SM5502_IRQ_INT2_STUCK_KEY_RCV,
  276. SM5502_IRQ_INT2_MHL,
  277. SM5502_IRQ_NUM,
  278. };
  279. #define SM5502_IRQ_INT1_ATTACH_MASK BIT(0)
  280. #define SM5502_IRQ_INT1_DETACH_MASK BIT(1)
  281. #define SM5502_IRQ_INT1_KP_MASK BIT(2)
  282. #define SM5502_IRQ_INT1_LKP_MASK BIT(3)
  283. #define SM5502_IRQ_INT1_LKR_MASK BIT(4)
  284. #define SM5502_IRQ_INT1_OVP_EVENT_MASK BIT(5)
  285. #define SM5502_IRQ_INT1_OCP_EVENT_MASK BIT(6)
  286. #define SM5502_IRQ_INT1_OVP_OCP_DIS_MASK BIT(7)
  287. #define SM5502_IRQ_INT2_VBUS_DET_MASK BIT(0)
  288. #define SM5502_IRQ_INT2_REV_ACCE_MASK BIT(1)
  289. #define SM5502_IRQ_INT2_ADC_CHG_MASK BIT(2)
  290. #define SM5502_IRQ_INT2_STUCK_KEY_MASK BIT(3)
  291. #define SM5502_IRQ_INT2_STUCK_KEY_RCV_MASK BIT(4)
  292. #define SM5502_IRQ_INT2_MHL_MASK BIT(5)
  293. /* SM5504 Interrupts */
  294. enum sm5504_irq {
  295. /* INT1 */
  296. SM5504_IRQ_INT1_ATTACH,
  297. SM5504_IRQ_INT1_DETACH,
  298. SM5504_IRQ_INT1_CHG_DET,
  299. SM5504_IRQ_INT1_DCD_OUT,
  300. SM5504_IRQ_INT1_OVP_EVENT,
  301. SM5504_IRQ_INT1_CONNECT,
  302. SM5504_IRQ_INT1_ADC_CHG,
  303. /* INT2 */
  304. SM5504_IRQ_INT2_RID_CHG,
  305. SM5504_IRQ_INT2_UVLO,
  306. SM5504_IRQ_INT2_POR,
  307. SM5504_IRQ_INT2_OVP_FET,
  308. SM5504_IRQ_INT2_OCP_LATCH,
  309. SM5504_IRQ_INT2_OCP_EVENT,
  310. SM5504_IRQ_INT2_OVP_OCP_EVENT,
  311. SM5504_IRQ_NUM,
  312. };
  313. #define SM5504_IRQ_INT1_ATTACH_MASK BIT(0)
  314. #define SM5504_IRQ_INT1_DETACH_MASK BIT(1)
  315. #define SM5504_IRQ_INT1_CHG_DET_MASK BIT(2)
  316. #define SM5504_IRQ_INT1_DCD_OUT_MASK BIT(3)
  317. #define SM5504_IRQ_INT1_OVP_MASK BIT(4)
  318. #define SM5504_IRQ_INT1_CONNECT_MASK BIT(5)
  319. #define SM5504_IRQ_INT1_ADC_CHG_MASK BIT(6)
  320. #define SM5504_IRQ_INT2_RID_CHG_MASK BIT(0)
  321. #define SM5504_IRQ_INT2_UVLO_MASK BIT(1)
  322. #define SM5504_IRQ_INT2_POR_MASK BIT(2)
  323. #define SM5504_IRQ_INT2_OVP_FET_MASK BIT(4)
  324. #define SM5504_IRQ_INT2_OCP_LATCH_MASK BIT(5)
  325. #define SM5504_IRQ_INT2_OCP_EVENT_MASK BIT(6)
  326. #define SM5504_IRQ_INT2_OVP_OCP_EVENT_MASK BIT(7)
  327. #endif /* __LINUX_EXTCON_SM5502_H */