exynos-ppmu.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * exynos_ppmu.c - Exynos PPMU (Platform Performance Monitoring Unit) support
  4. *
  5. * Copyright (c) 2014-2015 Samsung Electronics Co., Ltd.
  6. * Author : Chanwoo Choi <[email protected]>
  7. *
  8. * This driver is based on drivers/devfreq/exynos/exynos_ppmu.c
  9. */
  10. #include <linux/clk.h>
  11. #include <linux/io.h>
  12. #include <linux/kernel.h>
  13. #include <linux/module.h>
  14. #include <linux/of_address.h>
  15. #include <linux/of_device.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/regmap.h>
  18. #include <linux/suspend.h>
  19. #include <linux/devfreq-event.h>
  20. #include "exynos-ppmu.h"
  21. enum exynos_ppmu_type {
  22. EXYNOS_TYPE_PPMU,
  23. EXYNOS_TYPE_PPMU_V2,
  24. };
  25. struct exynos_ppmu_data {
  26. struct clk *clk;
  27. };
  28. struct exynos_ppmu {
  29. struct devfreq_event_dev **edev;
  30. struct devfreq_event_desc *desc;
  31. unsigned int num_events;
  32. struct device *dev;
  33. struct regmap *regmap;
  34. struct exynos_ppmu_data ppmu;
  35. enum exynos_ppmu_type ppmu_type;
  36. };
  37. #define PPMU_EVENT(name) \
  38. { "ppmu-event0-"#name, PPMU_PMNCNT0 }, \
  39. { "ppmu-event1-"#name, PPMU_PMNCNT1 }, \
  40. { "ppmu-event2-"#name, PPMU_PMNCNT2 }, \
  41. { "ppmu-event3-"#name, PPMU_PMNCNT3 }
  42. static struct __exynos_ppmu_events {
  43. char *name;
  44. int id;
  45. } ppmu_events[] = {
  46. /* For Exynos3250, Exynos4 and Exynos5260 */
  47. PPMU_EVENT(g3d),
  48. PPMU_EVENT(fsys),
  49. /* For Exynos4 SoCs and Exynos3250 */
  50. PPMU_EVENT(dmc0),
  51. PPMU_EVENT(dmc1),
  52. PPMU_EVENT(cpu),
  53. PPMU_EVENT(rightbus),
  54. PPMU_EVENT(leftbus),
  55. PPMU_EVENT(lcd0),
  56. PPMU_EVENT(camif),
  57. /* Only for Exynos3250 and Exynos5260 */
  58. PPMU_EVENT(mfc),
  59. /* Only for Exynos4 SoCs */
  60. PPMU_EVENT(mfc-left),
  61. PPMU_EVENT(mfc-right),
  62. /* Only for Exynos5260 SoCs */
  63. PPMU_EVENT(drex0-s0),
  64. PPMU_EVENT(drex0-s1),
  65. PPMU_EVENT(drex1-s0),
  66. PPMU_EVENT(drex1-s1),
  67. PPMU_EVENT(eagle),
  68. PPMU_EVENT(kfc),
  69. PPMU_EVENT(isp),
  70. PPMU_EVENT(fimc),
  71. PPMU_EVENT(gscl),
  72. PPMU_EVENT(mscl),
  73. PPMU_EVENT(fimd0x),
  74. PPMU_EVENT(fimd1x),
  75. /* Only for Exynos5433 SoCs */
  76. PPMU_EVENT(d0-cpu),
  77. PPMU_EVENT(d0-general),
  78. PPMU_EVENT(d0-rt),
  79. PPMU_EVENT(d1-cpu),
  80. PPMU_EVENT(d1-general),
  81. PPMU_EVENT(d1-rt),
  82. /* For Exynos5422 SoC, deprecated (backwards compatible) */
  83. PPMU_EVENT(dmc0_0),
  84. PPMU_EVENT(dmc0_1),
  85. PPMU_EVENT(dmc1_0),
  86. PPMU_EVENT(dmc1_1),
  87. /* For Exynos5422 SoC */
  88. PPMU_EVENT(dmc0-0),
  89. PPMU_EVENT(dmc0-1),
  90. PPMU_EVENT(dmc1-0),
  91. PPMU_EVENT(dmc1-1),
  92. };
  93. static int __exynos_ppmu_find_ppmu_id(const char *edev_name)
  94. {
  95. int i;
  96. for (i = 0; i < ARRAY_SIZE(ppmu_events); i++)
  97. if (!strcmp(edev_name, ppmu_events[i].name))
  98. return ppmu_events[i].id;
  99. return -EINVAL;
  100. }
  101. static int exynos_ppmu_find_ppmu_id(struct devfreq_event_dev *edev)
  102. {
  103. return __exynos_ppmu_find_ppmu_id(edev->desc->name);
  104. }
  105. /*
  106. * The devfreq-event ops structure for PPMU v1.1
  107. */
  108. static int exynos_ppmu_disable(struct devfreq_event_dev *edev)
  109. {
  110. struct exynos_ppmu *info = devfreq_event_get_drvdata(edev);
  111. int ret;
  112. u32 pmnc;
  113. /* Disable all counters */
  114. ret = regmap_write(info->regmap, PPMU_CNTENC,
  115. PPMU_CCNT_MASK |
  116. PPMU_PMCNT0_MASK |
  117. PPMU_PMCNT1_MASK |
  118. PPMU_PMCNT2_MASK |
  119. PPMU_PMCNT3_MASK);
  120. if (ret < 0)
  121. return ret;
  122. /* Disable PPMU */
  123. ret = regmap_read(info->regmap, PPMU_PMNC, &pmnc);
  124. if (ret < 0)
  125. return ret;
  126. pmnc &= ~PPMU_PMNC_ENABLE_MASK;
  127. ret = regmap_write(info->regmap, PPMU_PMNC, pmnc);
  128. if (ret < 0)
  129. return ret;
  130. return 0;
  131. }
  132. static int exynos_ppmu_set_event(struct devfreq_event_dev *edev)
  133. {
  134. struct exynos_ppmu *info = devfreq_event_get_drvdata(edev);
  135. int id = exynos_ppmu_find_ppmu_id(edev);
  136. int ret;
  137. u32 pmnc, cntens;
  138. if (id < 0)
  139. return id;
  140. /* Enable specific counter */
  141. ret = regmap_read(info->regmap, PPMU_CNTENS, &cntens);
  142. if (ret < 0)
  143. return ret;
  144. cntens |= (PPMU_CCNT_MASK | (PPMU_ENABLE << id));
  145. ret = regmap_write(info->regmap, PPMU_CNTENS, cntens);
  146. if (ret < 0)
  147. return ret;
  148. /* Set the event of proper data type monitoring */
  149. ret = regmap_write(info->regmap, PPMU_BEVTxSEL(id),
  150. edev->desc->event_type);
  151. if (ret < 0)
  152. return ret;
  153. /* Reset cycle counter/performance counter and enable PPMU */
  154. ret = regmap_read(info->regmap, PPMU_PMNC, &pmnc);
  155. if (ret < 0)
  156. return ret;
  157. pmnc &= ~(PPMU_PMNC_ENABLE_MASK
  158. | PPMU_PMNC_COUNTER_RESET_MASK
  159. | PPMU_PMNC_CC_RESET_MASK);
  160. pmnc |= (PPMU_ENABLE << PPMU_PMNC_ENABLE_SHIFT);
  161. pmnc |= (PPMU_ENABLE << PPMU_PMNC_COUNTER_RESET_SHIFT);
  162. pmnc |= (PPMU_ENABLE << PPMU_PMNC_CC_RESET_SHIFT);
  163. ret = regmap_write(info->regmap, PPMU_PMNC, pmnc);
  164. if (ret < 0)
  165. return ret;
  166. return 0;
  167. }
  168. static int exynos_ppmu_get_event(struct devfreq_event_dev *edev,
  169. struct devfreq_event_data *edata)
  170. {
  171. struct exynos_ppmu *info = devfreq_event_get_drvdata(edev);
  172. int id = exynos_ppmu_find_ppmu_id(edev);
  173. unsigned int total_count, load_count;
  174. unsigned int pmcnt3_high, pmcnt3_low;
  175. unsigned int pmnc, cntenc;
  176. int ret;
  177. if (id < 0)
  178. return -EINVAL;
  179. /* Disable PPMU */
  180. ret = regmap_read(info->regmap, PPMU_PMNC, &pmnc);
  181. if (ret < 0)
  182. return ret;
  183. pmnc &= ~PPMU_PMNC_ENABLE_MASK;
  184. ret = regmap_write(info->regmap, PPMU_PMNC, pmnc);
  185. if (ret < 0)
  186. return ret;
  187. /* Read cycle count */
  188. ret = regmap_read(info->regmap, PPMU_CCNT, &total_count);
  189. if (ret < 0)
  190. return ret;
  191. edata->total_count = total_count;
  192. /* Read performance count */
  193. switch (id) {
  194. case PPMU_PMNCNT0:
  195. case PPMU_PMNCNT1:
  196. case PPMU_PMNCNT2:
  197. ret = regmap_read(info->regmap, PPMU_PMNCT(id), &load_count);
  198. if (ret < 0)
  199. return ret;
  200. edata->load_count = load_count;
  201. break;
  202. case PPMU_PMNCNT3:
  203. ret = regmap_read(info->regmap, PPMU_PMCNT3_HIGH, &pmcnt3_high);
  204. if (ret < 0)
  205. return ret;
  206. ret = regmap_read(info->regmap, PPMU_PMCNT3_LOW, &pmcnt3_low);
  207. if (ret < 0)
  208. return ret;
  209. edata->load_count = ((pmcnt3_high << 8) | pmcnt3_low);
  210. break;
  211. default:
  212. return -EINVAL;
  213. }
  214. /* Disable specific counter */
  215. ret = regmap_read(info->regmap, PPMU_CNTENC, &cntenc);
  216. if (ret < 0)
  217. return ret;
  218. cntenc |= (PPMU_CCNT_MASK | (PPMU_ENABLE << id));
  219. ret = regmap_write(info->regmap, PPMU_CNTENC, cntenc);
  220. if (ret < 0)
  221. return ret;
  222. dev_dbg(&edev->dev, "%s (event: %ld/%ld)\n", edev->desc->name,
  223. edata->load_count, edata->total_count);
  224. return 0;
  225. }
  226. static const struct devfreq_event_ops exynos_ppmu_ops = {
  227. .disable = exynos_ppmu_disable,
  228. .set_event = exynos_ppmu_set_event,
  229. .get_event = exynos_ppmu_get_event,
  230. };
  231. /*
  232. * The devfreq-event ops structure for PPMU v2.0
  233. */
  234. static int exynos_ppmu_v2_disable(struct devfreq_event_dev *edev)
  235. {
  236. struct exynos_ppmu *info = devfreq_event_get_drvdata(edev);
  237. int ret;
  238. u32 pmnc, clear;
  239. /* Disable all counters */
  240. clear = (PPMU_CCNT_MASK | PPMU_PMCNT0_MASK | PPMU_PMCNT1_MASK
  241. | PPMU_PMCNT2_MASK | PPMU_PMCNT3_MASK);
  242. ret = regmap_write(info->regmap, PPMU_V2_FLAG, clear);
  243. if (ret < 0)
  244. return ret;
  245. ret = regmap_write(info->regmap, PPMU_V2_INTENC, clear);
  246. if (ret < 0)
  247. return ret;
  248. ret = regmap_write(info->regmap, PPMU_V2_CNTENC, clear);
  249. if (ret < 0)
  250. return ret;
  251. ret = regmap_write(info->regmap, PPMU_V2_CNT_RESET, clear);
  252. if (ret < 0)
  253. return ret;
  254. ret = regmap_write(info->regmap, PPMU_V2_CIG_CFG0, 0x0);
  255. if (ret < 0)
  256. return ret;
  257. ret = regmap_write(info->regmap, PPMU_V2_CIG_CFG1, 0x0);
  258. if (ret < 0)
  259. return ret;
  260. ret = regmap_write(info->regmap, PPMU_V2_CIG_CFG2, 0x0);
  261. if (ret < 0)
  262. return ret;
  263. ret = regmap_write(info->regmap, PPMU_V2_CIG_RESULT, 0x0);
  264. if (ret < 0)
  265. return ret;
  266. ret = regmap_write(info->regmap, PPMU_V2_CNT_AUTO, 0x0);
  267. if (ret < 0)
  268. return ret;
  269. ret = regmap_write(info->regmap, PPMU_V2_CH_EV0_TYPE, 0x0);
  270. if (ret < 0)
  271. return ret;
  272. ret = regmap_write(info->regmap, PPMU_V2_CH_EV1_TYPE, 0x0);
  273. if (ret < 0)
  274. return ret;
  275. ret = regmap_write(info->regmap, PPMU_V2_CH_EV2_TYPE, 0x0);
  276. if (ret < 0)
  277. return ret;
  278. ret = regmap_write(info->regmap, PPMU_V2_CH_EV3_TYPE, 0x0);
  279. if (ret < 0)
  280. return ret;
  281. ret = regmap_write(info->regmap, PPMU_V2_SM_ID_V, 0x0);
  282. if (ret < 0)
  283. return ret;
  284. ret = regmap_write(info->regmap, PPMU_V2_SM_ID_A, 0x0);
  285. if (ret < 0)
  286. return ret;
  287. ret = regmap_write(info->regmap, PPMU_V2_SM_OTHERS_V, 0x0);
  288. if (ret < 0)
  289. return ret;
  290. ret = regmap_write(info->regmap, PPMU_V2_SM_OTHERS_A, 0x0);
  291. if (ret < 0)
  292. return ret;
  293. ret = regmap_write(info->regmap, PPMU_V2_INTERRUPT_RESET, 0x0);
  294. if (ret < 0)
  295. return ret;
  296. /* Disable PPMU */
  297. ret = regmap_read(info->regmap, PPMU_V2_PMNC, &pmnc);
  298. if (ret < 0)
  299. return ret;
  300. pmnc &= ~PPMU_PMNC_ENABLE_MASK;
  301. ret = regmap_write(info->regmap, PPMU_V2_PMNC, pmnc);
  302. if (ret < 0)
  303. return ret;
  304. return 0;
  305. }
  306. static int exynos_ppmu_v2_set_event(struct devfreq_event_dev *edev)
  307. {
  308. struct exynos_ppmu *info = devfreq_event_get_drvdata(edev);
  309. unsigned int pmnc, cntens;
  310. int id = exynos_ppmu_find_ppmu_id(edev);
  311. int ret;
  312. /* Enable all counters */
  313. ret = regmap_read(info->regmap, PPMU_V2_CNTENS, &cntens);
  314. if (ret < 0)
  315. return ret;
  316. cntens |= (PPMU_CCNT_MASK | (PPMU_ENABLE << id));
  317. ret = regmap_write(info->regmap, PPMU_V2_CNTENS, cntens);
  318. if (ret < 0)
  319. return ret;
  320. /* Set the event of proper data type monitoring */
  321. ret = regmap_write(info->regmap, PPMU_V2_CH_EVx_TYPE(id),
  322. edev->desc->event_type);
  323. if (ret < 0)
  324. return ret;
  325. /* Reset cycle counter/performance counter and enable PPMU */
  326. ret = regmap_read(info->regmap, PPMU_V2_PMNC, &pmnc);
  327. if (ret < 0)
  328. return ret;
  329. pmnc &= ~(PPMU_PMNC_ENABLE_MASK
  330. | PPMU_PMNC_COUNTER_RESET_MASK
  331. | PPMU_PMNC_CC_RESET_MASK
  332. | PPMU_PMNC_CC_DIVIDER_MASK
  333. | PPMU_V2_PMNC_START_MODE_MASK);
  334. pmnc |= (PPMU_ENABLE << PPMU_PMNC_ENABLE_SHIFT);
  335. pmnc |= (PPMU_ENABLE << PPMU_PMNC_COUNTER_RESET_SHIFT);
  336. pmnc |= (PPMU_ENABLE << PPMU_PMNC_CC_RESET_SHIFT);
  337. pmnc |= (PPMU_V2_MODE_MANUAL << PPMU_V2_PMNC_START_MODE_SHIFT);
  338. ret = regmap_write(info->regmap, PPMU_V2_PMNC, pmnc);
  339. if (ret < 0)
  340. return ret;
  341. return 0;
  342. }
  343. static int exynos_ppmu_v2_get_event(struct devfreq_event_dev *edev,
  344. struct devfreq_event_data *edata)
  345. {
  346. struct exynos_ppmu *info = devfreq_event_get_drvdata(edev);
  347. int id = exynos_ppmu_find_ppmu_id(edev);
  348. int ret;
  349. unsigned int pmnc, cntenc;
  350. unsigned int pmcnt_high, pmcnt_low;
  351. unsigned int total_count, count;
  352. unsigned long load_count = 0;
  353. /* Disable PPMU */
  354. ret = regmap_read(info->regmap, PPMU_V2_PMNC, &pmnc);
  355. if (ret < 0)
  356. return ret;
  357. pmnc &= ~PPMU_PMNC_ENABLE_MASK;
  358. ret = regmap_write(info->regmap, PPMU_V2_PMNC, pmnc);
  359. if (ret < 0)
  360. return ret;
  361. /* Read cycle count and performance count */
  362. ret = regmap_read(info->regmap, PPMU_V2_CCNT, &total_count);
  363. if (ret < 0)
  364. return ret;
  365. edata->total_count = total_count;
  366. switch (id) {
  367. case PPMU_PMNCNT0:
  368. case PPMU_PMNCNT1:
  369. case PPMU_PMNCNT2:
  370. ret = regmap_read(info->regmap, PPMU_V2_PMNCT(id), &count);
  371. if (ret < 0)
  372. return ret;
  373. load_count = count;
  374. break;
  375. case PPMU_PMNCNT3:
  376. ret = regmap_read(info->regmap, PPMU_V2_PMCNT3_HIGH,
  377. &pmcnt_high);
  378. if (ret < 0)
  379. return ret;
  380. ret = regmap_read(info->regmap, PPMU_V2_PMCNT3_LOW, &pmcnt_low);
  381. if (ret < 0)
  382. return ret;
  383. load_count = ((u64)((pmcnt_high & 0xff)) << 32)+ (u64)pmcnt_low;
  384. break;
  385. }
  386. edata->load_count = load_count;
  387. /* Disable all counters */
  388. ret = regmap_read(info->regmap, PPMU_V2_CNTENC, &cntenc);
  389. if (ret < 0)
  390. return 0;
  391. cntenc |= (PPMU_CCNT_MASK | (PPMU_ENABLE << id));
  392. ret = regmap_write(info->regmap, PPMU_V2_CNTENC, cntenc);
  393. if (ret < 0)
  394. return ret;
  395. dev_dbg(&edev->dev, "%25s (load: %ld / %ld)\n", edev->desc->name,
  396. edata->load_count, edata->total_count);
  397. return 0;
  398. }
  399. static const struct devfreq_event_ops exynos_ppmu_v2_ops = {
  400. .disable = exynos_ppmu_v2_disable,
  401. .set_event = exynos_ppmu_v2_set_event,
  402. .get_event = exynos_ppmu_v2_get_event,
  403. };
  404. static const struct of_device_id exynos_ppmu_id_match[] = {
  405. {
  406. .compatible = "samsung,exynos-ppmu",
  407. .data = (void *)EXYNOS_TYPE_PPMU,
  408. }, {
  409. .compatible = "samsung,exynos-ppmu-v2",
  410. .data = (void *)EXYNOS_TYPE_PPMU_V2,
  411. },
  412. { /* sentinel */ },
  413. };
  414. MODULE_DEVICE_TABLE(of, exynos_ppmu_id_match);
  415. static int of_get_devfreq_events(struct device_node *np,
  416. struct exynos_ppmu *info)
  417. {
  418. struct devfreq_event_desc *desc;
  419. struct device *dev = info->dev;
  420. struct device_node *events_np, *node;
  421. int i, j, count;
  422. const struct of_device_id *of_id;
  423. int ret;
  424. events_np = of_get_child_by_name(np, "events");
  425. if (!events_np) {
  426. dev_err(dev,
  427. "failed to get child node of devfreq-event devices\n");
  428. return -EINVAL;
  429. }
  430. count = of_get_child_count(events_np);
  431. desc = devm_kcalloc(dev, count, sizeof(*desc), GFP_KERNEL);
  432. if (!desc) {
  433. of_node_put(events_np);
  434. return -ENOMEM;
  435. }
  436. info->num_events = count;
  437. of_id = of_match_device(exynos_ppmu_id_match, dev);
  438. if (of_id)
  439. info->ppmu_type = (enum exynos_ppmu_type)of_id->data;
  440. else {
  441. of_node_put(events_np);
  442. return -EINVAL;
  443. }
  444. j = 0;
  445. for_each_child_of_node(events_np, node) {
  446. for (i = 0; i < ARRAY_SIZE(ppmu_events); i++) {
  447. if (!ppmu_events[i].name)
  448. continue;
  449. if (of_node_name_eq(node, ppmu_events[i].name))
  450. break;
  451. }
  452. if (i == ARRAY_SIZE(ppmu_events)) {
  453. dev_warn(dev,
  454. "don't know how to configure events : %pOFn\n",
  455. node);
  456. continue;
  457. }
  458. switch (info->ppmu_type) {
  459. case EXYNOS_TYPE_PPMU:
  460. desc[j].ops = &exynos_ppmu_ops;
  461. break;
  462. case EXYNOS_TYPE_PPMU_V2:
  463. desc[j].ops = &exynos_ppmu_v2_ops;
  464. break;
  465. }
  466. desc[j].driver_data = info;
  467. of_property_read_string(node, "event-name", &desc[j].name);
  468. ret = of_property_read_u32(node, "event-data-type",
  469. &desc[j].event_type);
  470. if (ret) {
  471. /* Set the event of proper data type counting.
  472. * Check if the data type has been defined in DT,
  473. * use default if not.
  474. */
  475. if (info->ppmu_type == EXYNOS_TYPE_PPMU_V2) {
  476. /* Not all registers take the same value for
  477. * read+write data count.
  478. */
  479. switch (ppmu_events[i].id) {
  480. case PPMU_PMNCNT0:
  481. case PPMU_PMNCNT1:
  482. case PPMU_PMNCNT2:
  483. desc[j].event_type = PPMU_V2_RO_DATA_CNT
  484. | PPMU_V2_WO_DATA_CNT;
  485. break;
  486. case PPMU_PMNCNT3:
  487. desc[j].event_type =
  488. PPMU_V2_EVT3_RW_DATA_CNT;
  489. break;
  490. }
  491. } else {
  492. desc[j].event_type = PPMU_RO_DATA_CNT |
  493. PPMU_WO_DATA_CNT;
  494. }
  495. }
  496. j++;
  497. }
  498. info->desc = desc;
  499. of_node_put(events_np);
  500. return 0;
  501. }
  502. static struct regmap_config exynos_ppmu_regmap_config = {
  503. .reg_bits = 32,
  504. .val_bits = 32,
  505. .reg_stride = 4,
  506. };
  507. static int exynos_ppmu_parse_dt(struct platform_device *pdev,
  508. struct exynos_ppmu *info)
  509. {
  510. struct device *dev = info->dev;
  511. struct device_node *np = dev->of_node;
  512. struct resource *res;
  513. void __iomem *base;
  514. int ret = 0;
  515. if (!np) {
  516. dev_err(dev, "failed to find devicetree node\n");
  517. return -EINVAL;
  518. }
  519. /* Maps the memory mapped IO to control PPMU register */
  520. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  521. base = devm_ioremap_resource(dev, res);
  522. if (IS_ERR(base))
  523. return PTR_ERR(base);
  524. exynos_ppmu_regmap_config.max_register = resource_size(res) - 4;
  525. info->regmap = devm_regmap_init_mmio(dev, base,
  526. &exynos_ppmu_regmap_config);
  527. if (IS_ERR(info->regmap)) {
  528. dev_err(dev, "failed to initialize regmap\n");
  529. return PTR_ERR(info->regmap);
  530. }
  531. info->ppmu.clk = devm_clk_get(dev, "ppmu");
  532. if (IS_ERR(info->ppmu.clk)) {
  533. info->ppmu.clk = NULL;
  534. dev_warn(dev, "cannot get PPMU clock\n");
  535. }
  536. ret = of_get_devfreq_events(np, info);
  537. if (ret < 0) {
  538. dev_err(dev, "failed to parse exynos ppmu dt node\n");
  539. return ret;
  540. }
  541. return 0;
  542. }
  543. static int exynos_ppmu_probe(struct platform_device *pdev)
  544. {
  545. struct exynos_ppmu *info;
  546. struct devfreq_event_dev **edev;
  547. struct devfreq_event_desc *desc;
  548. int i, ret = 0, size;
  549. info = devm_kzalloc(&pdev->dev, sizeof(*info), GFP_KERNEL);
  550. if (!info)
  551. return -ENOMEM;
  552. info->dev = &pdev->dev;
  553. /* Parse dt data to get resource */
  554. ret = exynos_ppmu_parse_dt(pdev, info);
  555. if (ret < 0) {
  556. dev_err(&pdev->dev,
  557. "failed to parse devicetree for resource\n");
  558. return ret;
  559. }
  560. desc = info->desc;
  561. size = sizeof(struct devfreq_event_dev *) * info->num_events;
  562. info->edev = devm_kzalloc(&pdev->dev, size, GFP_KERNEL);
  563. if (!info->edev)
  564. return -ENOMEM;
  565. edev = info->edev;
  566. platform_set_drvdata(pdev, info);
  567. for (i = 0; i < info->num_events; i++) {
  568. edev[i] = devm_devfreq_event_add_edev(&pdev->dev, &desc[i]);
  569. if (IS_ERR(edev[i])) {
  570. dev_err(&pdev->dev,
  571. "failed to add devfreq-event device\n");
  572. return PTR_ERR(edev[i]);
  573. }
  574. pr_info("exynos-ppmu: new PPMU device registered %s (%s)\n",
  575. dev_name(&pdev->dev), desc[i].name);
  576. }
  577. ret = clk_prepare_enable(info->ppmu.clk);
  578. if (ret) {
  579. dev_err(&pdev->dev, "failed to prepare ppmu clock\n");
  580. return ret;
  581. }
  582. return 0;
  583. }
  584. static int exynos_ppmu_remove(struct platform_device *pdev)
  585. {
  586. struct exynos_ppmu *info = platform_get_drvdata(pdev);
  587. clk_disable_unprepare(info->ppmu.clk);
  588. return 0;
  589. }
  590. static struct platform_driver exynos_ppmu_driver = {
  591. .probe = exynos_ppmu_probe,
  592. .remove = exynos_ppmu_remove,
  593. .driver = {
  594. .name = "exynos-ppmu",
  595. .of_match_table = exynos_ppmu_id_match,
  596. },
  597. };
  598. module_platform_driver(exynos_ppmu_driver);
  599. MODULE_DESCRIPTION("Exynos PPMU(Platform Performance Monitoring Unit) driver");
  600. MODULE_AUTHOR("Chanwoo Choi <[email protected]>");
  601. MODULE_LICENSE("GPL");