talitos.c 103 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * talitos - Freescale Integrated Security Engine (SEC) device driver
  4. *
  5. * Copyright (c) 2008-2011 Freescale Semiconductor, Inc.
  6. *
  7. * Scatterlist Crypto API glue code copied from files with the following:
  8. * Copyright (c) 2006-2007 Herbert Xu <[email protected]>
  9. *
  10. * Crypto algorithm registration code copied from hifn driver:
  11. * 2007+ Copyright (c) Evgeniy Polyakov <[email protected]>
  12. * All rights reserved.
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/mod_devicetable.h>
  17. #include <linux/device.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/crypto.h>
  20. #include <linux/hw_random.h>
  21. #include <linux/of_address.h>
  22. #include <linux/of_irq.h>
  23. #include <linux/of_platform.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/io.h>
  26. #include <linux/spinlock.h>
  27. #include <linux/rtnetlink.h>
  28. #include <linux/slab.h>
  29. #include <crypto/algapi.h>
  30. #include <crypto/aes.h>
  31. #include <crypto/internal/des.h>
  32. #include <crypto/sha1.h>
  33. #include <crypto/sha2.h>
  34. #include <crypto/md5.h>
  35. #include <crypto/internal/aead.h>
  36. #include <crypto/authenc.h>
  37. #include <crypto/internal/skcipher.h>
  38. #include <crypto/hash.h>
  39. #include <crypto/internal/hash.h>
  40. #include <crypto/scatterwalk.h>
  41. #include "talitos.h"
  42. static void to_talitos_ptr(struct talitos_ptr *ptr, dma_addr_t dma_addr,
  43. unsigned int len, bool is_sec1)
  44. {
  45. ptr->ptr = cpu_to_be32(lower_32_bits(dma_addr));
  46. if (is_sec1) {
  47. ptr->len1 = cpu_to_be16(len);
  48. } else {
  49. ptr->len = cpu_to_be16(len);
  50. ptr->eptr = upper_32_bits(dma_addr);
  51. }
  52. }
  53. static void copy_talitos_ptr(struct talitos_ptr *dst_ptr,
  54. struct talitos_ptr *src_ptr, bool is_sec1)
  55. {
  56. dst_ptr->ptr = src_ptr->ptr;
  57. if (is_sec1) {
  58. dst_ptr->len1 = src_ptr->len1;
  59. } else {
  60. dst_ptr->len = src_ptr->len;
  61. dst_ptr->eptr = src_ptr->eptr;
  62. }
  63. }
  64. static unsigned short from_talitos_ptr_len(struct talitos_ptr *ptr,
  65. bool is_sec1)
  66. {
  67. if (is_sec1)
  68. return be16_to_cpu(ptr->len1);
  69. else
  70. return be16_to_cpu(ptr->len);
  71. }
  72. static void to_talitos_ptr_ext_set(struct talitos_ptr *ptr, u8 val,
  73. bool is_sec1)
  74. {
  75. if (!is_sec1)
  76. ptr->j_extent = val;
  77. }
  78. static void to_talitos_ptr_ext_or(struct talitos_ptr *ptr, u8 val, bool is_sec1)
  79. {
  80. if (!is_sec1)
  81. ptr->j_extent |= val;
  82. }
  83. /*
  84. * map virtual single (contiguous) pointer to h/w descriptor pointer
  85. */
  86. static void __map_single_talitos_ptr(struct device *dev,
  87. struct talitos_ptr *ptr,
  88. unsigned int len, void *data,
  89. enum dma_data_direction dir,
  90. unsigned long attrs)
  91. {
  92. dma_addr_t dma_addr = dma_map_single_attrs(dev, data, len, dir, attrs);
  93. struct talitos_private *priv = dev_get_drvdata(dev);
  94. bool is_sec1 = has_ftr_sec1(priv);
  95. to_talitos_ptr(ptr, dma_addr, len, is_sec1);
  96. }
  97. static void map_single_talitos_ptr(struct device *dev,
  98. struct talitos_ptr *ptr,
  99. unsigned int len, void *data,
  100. enum dma_data_direction dir)
  101. {
  102. __map_single_talitos_ptr(dev, ptr, len, data, dir, 0);
  103. }
  104. static void map_single_talitos_ptr_nosync(struct device *dev,
  105. struct talitos_ptr *ptr,
  106. unsigned int len, void *data,
  107. enum dma_data_direction dir)
  108. {
  109. __map_single_talitos_ptr(dev, ptr, len, data, dir,
  110. DMA_ATTR_SKIP_CPU_SYNC);
  111. }
  112. /*
  113. * unmap bus single (contiguous) h/w descriptor pointer
  114. */
  115. static void unmap_single_talitos_ptr(struct device *dev,
  116. struct talitos_ptr *ptr,
  117. enum dma_data_direction dir)
  118. {
  119. struct talitos_private *priv = dev_get_drvdata(dev);
  120. bool is_sec1 = has_ftr_sec1(priv);
  121. dma_unmap_single(dev, be32_to_cpu(ptr->ptr),
  122. from_talitos_ptr_len(ptr, is_sec1), dir);
  123. }
  124. static int reset_channel(struct device *dev, int ch)
  125. {
  126. struct talitos_private *priv = dev_get_drvdata(dev);
  127. unsigned int timeout = TALITOS_TIMEOUT;
  128. bool is_sec1 = has_ftr_sec1(priv);
  129. if (is_sec1) {
  130. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO,
  131. TALITOS1_CCCR_LO_RESET);
  132. while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR_LO) &
  133. TALITOS1_CCCR_LO_RESET) && --timeout)
  134. cpu_relax();
  135. } else {
  136. setbits32(priv->chan[ch].reg + TALITOS_CCCR,
  137. TALITOS2_CCCR_RESET);
  138. while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR) &
  139. TALITOS2_CCCR_RESET) && --timeout)
  140. cpu_relax();
  141. }
  142. if (timeout == 0) {
  143. dev_err(dev, "failed to reset channel %d\n", ch);
  144. return -EIO;
  145. }
  146. /* set 36-bit addressing, done writeback enable and done IRQ enable */
  147. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO, TALITOS_CCCR_LO_EAE |
  148. TALITOS_CCCR_LO_CDWE | TALITOS_CCCR_LO_CDIE);
  149. /* enable chaining descriptors */
  150. if (is_sec1)
  151. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO,
  152. TALITOS_CCCR_LO_NE);
  153. /* and ICCR writeback, if available */
  154. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  155. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO,
  156. TALITOS_CCCR_LO_IWSE);
  157. return 0;
  158. }
  159. static int reset_device(struct device *dev)
  160. {
  161. struct talitos_private *priv = dev_get_drvdata(dev);
  162. unsigned int timeout = TALITOS_TIMEOUT;
  163. bool is_sec1 = has_ftr_sec1(priv);
  164. u32 mcr = is_sec1 ? TALITOS1_MCR_SWR : TALITOS2_MCR_SWR;
  165. setbits32(priv->reg + TALITOS_MCR, mcr);
  166. while ((in_be32(priv->reg + TALITOS_MCR) & mcr)
  167. && --timeout)
  168. cpu_relax();
  169. if (priv->irq[1]) {
  170. mcr = TALITOS_MCR_RCA1 | TALITOS_MCR_RCA3;
  171. setbits32(priv->reg + TALITOS_MCR, mcr);
  172. }
  173. if (timeout == 0) {
  174. dev_err(dev, "failed to reset device\n");
  175. return -EIO;
  176. }
  177. return 0;
  178. }
  179. /*
  180. * Reset and initialize the device
  181. */
  182. static int init_device(struct device *dev)
  183. {
  184. struct talitos_private *priv = dev_get_drvdata(dev);
  185. int ch, err;
  186. bool is_sec1 = has_ftr_sec1(priv);
  187. /*
  188. * Master reset
  189. * errata documentation: warning: certain SEC interrupts
  190. * are not fully cleared by writing the MCR:SWR bit,
  191. * set bit twice to completely reset
  192. */
  193. err = reset_device(dev);
  194. if (err)
  195. return err;
  196. err = reset_device(dev);
  197. if (err)
  198. return err;
  199. /* reset channels */
  200. for (ch = 0; ch < priv->num_channels; ch++) {
  201. err = reset_channel(dev, ch);
  202. if (err)
  203. return err;
  204. }
  205. /* enable channel done and error interrupts */
  206. if (is_sec1) {
  207. clrbits32(priv->reg + TALITOS_IMR, TALITOS1_IMR_INIT);
  208. clrbits32(priv->reg + TALITOS_IMR_LO, TALITOS1_IMR_LO_INIT);
  209. /* disable parity error check in DEU (erroneous? test vect.) */
  210. setbits32(priv->reg_deu + TALITOS_EUICR, TALITOS1_DEUICR_KPE);
  211. } else {
  212. setbits32(priv->reg + TALITOS_IMR, TALITOS2_IMR_INIT);
  213. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS2_IMR_LO_INIT);
  214. }
  215. /* disable integrity check error interrupts (use writeback instead) */
  216. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  217. setbits32(priv->reg_mdeu + TALITOS_EUICR_LO,
  218. TALITOS_MDEUICR_LO_ICE);
  219. return 0;
  220. }
  221. /**
  222. * talitos_submit - submits a descriptor to the device for processing
  223. * @dev: the SEC device to be used
  224. * @ch: the SEC device channel to be used
  225. * @desc: the descriptor to be processed by the device
  226. * @callback: whom to call when processing is complete
  227. * @context: a handle for use by caller (optional)
  228. *
  229. * desc must contain valid dma-mapped (bus physical) address pointers.
  230. * callback must check err and feedback in descriptor header
  231. * for device processing status.
  232. */
  233. static int talitos_submit(struct device *dev, int ch, struct talitos_desc *desc,
  234. void (*callback)(struct device *dev,
  235. struct talitos_desc *desc,
  236. void *context, int error),
  237. void *context)
  238. {
  239. struct talitos_private *priv = dev_get_drvdata(dev);
  240. struct talitos_request *request;
  241. unsigned long flags;
  242. int head;
  243. bool is_sec1 = has_ftr_sec1(priv);
  244. spin_lock_irqsave(&priv->chan[ch].head_lock, flags);
  245. if (!atomic_inc_not_zero(&priv->chan[ch].submit_count)) {
  246. /* h/w fifo is full */
  247. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  248. return -EAGAIN;
  249. }
  250. head = priv->chan[ch].head;
  251. request = &priv->chan[ch].fifo[head];
  252. /* map descriptor and save caller data */
  253. if (is_sec1) {
  254. desc->hdr1 = desc->hdr;
  255. request->dma_desc = dma_map_single(dev, &desc->hdr1,
  256. TALITOS_DESC_SIZE,
  257. DMA_BIDIRECTIONAL);
  258. } else {
  259. request->dma_desc = dma_map_single(dev, desc,
  260. TALITOS_DESC_SIZE,
  261. DMA_BIDIRECTIONAL);
  262. }
  263. request->callback = callback;
  264. request->context = context;
  265. /* increment fifo head */
  266. priv->chan[ch].head = (priv->chan[ch].head + 1) & (priv->fifo_len - 1);
  267. smp_wmb();
  268. request->desc = desc;
  269. /* GO! */
  270. wmb();
  271. out_be32(priv->chan[ch].reg + TALITOS_FF,
  272. upper_32_bits(request->dma_desc));
  273. out_be32(priv->chan[ch].reg + TALITOS_FF_LO,
  274. lower_32_bits(request->dma_desc));
  275. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  276. return -EINPROGRESS;
  277. }
  278. static __be32 get_request_hdr(struct talitos_request *request, bool is_sec1)
  279. {
  280. struct talitos_edesc *edesc;
  281. if (!is_sec1)
  282. return request->desc->hdr;
  283. if (!request->desc->next_desc)
  284. return request->desc->hdr1;
  285. edesc = container_of(request->desc, struct talitos_edesc, desc);
  286. return ((struct talitos_desc *)(edesc->buf + edesc->dma_len))->hdr1;
  287. }
  288. /*
  289. * process what was done, notify callback of error if not
  290. */
  291. static void flush_channel(struct device *dev, int ch, int error, int reset_ch)
  292. {
  293. struct talitos_private *priv = dev_get_drvdata(dev);
  294. struct talitos_request *request, saved_req;
  295. unsigned long flags;
  296. int tail, status;
  297. bool is_sec1 = has_ftr_sec1(priv);
  298. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  299. tail = priv->chan[ch].tail;
  300. while (priv->chan[ch].fifo[tail].desc) {
  301. __be32 hdr;
  302. request = &priv->chan[ch].fifo[tail];
  303. /* descriptors with their done bits set don't get the error */
  304. rmb();
  305. hdr = get_request_hdr(request, is_sec1);
  306. if ((hdr & DESC_HDR_DONE) == DESC_HDR_DONE)
  307. status = 0;
  308. else
  309. if (!error)
  310. break;
  311. else
  312. status = error;
  313. dma_unmap_single(dev, request->dma_desc,
  314. TALITOS_DESC_SIZE,
  315. DMA_BIDIRECTIONAL);
  316. /* copy entries so we can call callback outside lock */
  317. saved_req.desc = request->desc;
  318. saved_req.callback = request->callback;
  319. saved_req.context = request->context;
  320. /* release request entry in fifo */
  321. smp_wmb();
  322. request->desc = NULL;
  323. /* increment fifo tail */
  324. priv->chan[ch].tail = (tail + 1) & (priv->fifo_len - 1);
  325. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  326. atomic_dec(&priv->chan[ch].submit_count);
  327. saved_req.callback(dev, saved_req.desc, saved_req.context,
  328. status);
  329. /* channel may resume processing in single desc error case */
  330. if (error && !reset_ch && status == error)
  331. return;
  332. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  333. tail = priv->chan[ch].tail;
  334. }
  335. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  336. }
  337. /*
  338. * process completed requests for channels that have done status
  339. */
  340. #define DEF_TALITOS1_DONE(name, ch_done_mask) \
  341. static void talitos1_done_##name(unsigned long data) \
  342. { \
  343. struct device *dev = (struct device *)data; \
  344. struct talitos_private *priv = dev_get_drvdata(dev); \
  345. unsigned long flags; \
  346. \
  347. if (ch_done_mask & 0x10000000) \
  348. flush_channel(dev, 0, 0, 0); \
  349. if (ch_done_mask & 0x40000000) \
  350. flush_channel(dev, 1, 0, 0); \
  351. if (ch_done_mask & 0x00010000) \
  352. flush_channel(dev, 2, 0, 0); \
  353. if (ch_done_mask & 0x00040000) \
  354. flush_channel(dev, 3, 0, 0); \
  355. \
  356. /* At this point, all completed channels have been processed */ \
  357. /* Unmask done interrupts for channels completed later on. */ \
  358. spin_lock_irqsave(&priv->reg_lock, flags); \
  359. clrbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  360. clrbits32(priv->reg + TALITOS_IMR_LO, TALITOS1_IMR_LO_INIT); \
  361. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  362. }
  363. DEF_TALITOS1_DONE(4ch, TALITOS1_ISR_4CHDONE)
  364. DEF_TALITOS1_DONE(ch0, TALITOS1_ISR_CH_0_DONE)
  365. #define DEF_TALITOS2_DONE(name, ch_done_mask) \
  366. static void talitos2_done_##name(unsigned long data) \
  367. { \
  368. struct device *dev = (struct device *)data; \
  369. struct talitos_private *priv = dev_get_drvdata(dev); \
  370. unsigned long flags; \
  371. \
  372. if (ch_done_mask & 1) \
  373. flush_channel(dev, 0, 0, 0); \
  374. if (ch_done_mask & (1 << 2)) \
  375. flush_channel(dev, 1, 0, 0); \
  376. if (ch_done_mask & (1 << 4)) \
  377. flush_channel(dev, 2, 0, 0); \
  378. if (ch_done_mask & (1 << 6)) \
  379. flush_channel(dev, 3, 0, 0); \
  380. \
  381. /* At this point, all completed channels have been processed */ \
  382. /* Unmask done interrupts for channels completed later on. */ \
  383. spin_lock_irqsave(&priv->reg_lock, flags); \
  384. setbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  385. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS2_IMR_LO_INIT); \
  386. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  387. }
  388. DEF_TALITOS2_DONE(4ch, TALITOS2_ISR_4CHDONE)
  389. DEF_TALITOS2_DONE(ch0, TALITOS2_ISR_CH_0_DONE)
  390. DEF_TALITOS2_DONE(ch0_2, TALITOS2_ISR_CH_0_2_DONE)
  391. DEF_TALITOS2_DONE(ch1_3, TALITOS2_ISR_CH_1_3_DONE)
  392. /*
  393. * locate current (offending) descriptor
  394. */
  395. static __be32 current_desc_hdr(struct device *dev, int ch)
  396. {
  397. struct talitos_private *priv = dev_get_drvdata(dev);
  398. int tail, iter;
  399. dma_addr_t cur_desc;
  400. cur_desc = ((u64)in_be32(priv->chan[ch].reg + TALITOS_CDPR)) << 32;
  401. cur_desc |= in_be32(priv->chan[ch].reg + TALITOS_CDPR_LO);
  402. if (!cur_desc) {
  403. dev_err(dev, "CDPR is NULL, giving up search for offending descriptor\n");
  404. return 0;
  405. }
  406. tail = priv->chan[ch].tail;
  407. iter = tail;
  408. while (priv->chan[ch].fifo[iter].dma_desc != cur_desc &&
  409. priv->chan[ch].fifo[iter].desc->next_desc != cpu_to_be32(cur_desc)) {
  410. iter = (iter + 1) & (priv->fifo_len - 1);
  411. if (iter == tail) {
  412. dev_err(dev, "couldn't locate current descriptor\n");
  413. return 0;
  414. }
  415. }
  416. if (priv->chan[ch].fifo[iter].desc->next_desc == cpu_to_be32(cur_desc)) {
  417. struct talitos_edesc *edesc;
  418. edesc = container_of(priv->chan[ch].fifo[iter].desc,
  419. struct talitos_edesc, desc);
  420. return ((struct talitos_desc *)
  421. (edesc->buf + edesc->dma_len))->hdr;
  422. }
  423. return priv->chan[ch].fifo[iter].desc->hdr;
  424. }
  425. /*
  426. * user diagnostics; report root cause of error based on execution unit status
  427. */
  428. static void report_eu_error(struct device *dev, int ch, __be32 desc_hdr)
  429. {
  430. struct talitos_private *priv = dev_get_drvdata(dev);
  431. int i;
  432. if (!desc_hdr)
  433. desc_hdr = cpu_to_be32(in_be32(priv->chan[ch].reg + TALITOS_DESCBUF));
  434. switch (desc_hdr & DESC_HDR_SEL0_MASK) {
  435. case DESC_HDR_SEL0_AFEU:
  436. dev_err(dev, "AFEUISR 0x%08x_%08x\n",
  437. in_be32(priv->reg_afeu + TALITOS_EUISR),
  438. in_be32(priv->reg_afeu + TALITOS_EUISR_LO));
  439. break;
  440. case DESC_HDR_SEL0_DEU:
  441. dev_err(dev, "DEUISR 0x%08x_%08x\n",
  442. in_be32(priv->reg_deu + TALITOS_EUISR),
  443. in_be32(priv->reg_deu + TALITOS_EUISR_LO));
  444. break;
  445. case DESC_HDR_SEL0_MDEUA:
  446. case DESC_HDR_SEL0_MDEUB:
  447. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  448. in_be32(priv->reg_mdeu + TALITOS_EUISR),
  449. in_be32(priv->reg_mdeu + TALITOS_EUISR_LO));
  450. break;
  451. case DESC_HDR_SEL0_RNG:
  452. dev_err(dev, "RNGUISR 0x%08x_%08x\n",
  453. in_be32(priv->reg_rngu + TALITOS_ISR),
  454. in_be32(priv->reg_rngu + TALITOS_ISR_LO));
  455. break;
  456. case DESC_HDR_SEL0_PKEU:
  457. dev_err(dev, "PKEUISR 0x%08x_%08x\n",
  458. in_be32(priv->reg_pkeu + TALITOS_EUISR),
  459. in_be32(priv->reg_pkeu + TALITOS_EUISR_LO));
  460. break;
  461. case DESC_HDR_SEL0_AESU:
  462. dev_err(dev, "AESUISR 0x%08x_%08x\n",
  463. in_be32(priv->reg_aesu + TALITOS_EUISR),
  464. in_be32(priv->reg_aesu + TALITOS_EUISR_LO));
  465. break;
  466. case DESC_HDR_SEL0_CRCU:
  467. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  468. in_be32(priv->reg_crcu + TALITOS_EUISR),
  469. in_be32(priv->reg_crcu + TALITOS_EUISR_LO));
  470. break;
  471. case DESC_HDR_SEL0_KEU:
  472. dev_err(dev, "KEUISR 0x%08x_%08x\n",
  473. in_be32(priv->reg_pkeu + TALITOS_EUISR),
  474. in_be32(priv->reg_pkeu + TALITOS_EUISR_LO));
  475. break;
  476. }
  477. switch (desc_hdr & DESC_HDR_SEL1_MASK) {
  478. case DESC_HDR_SEL1_MDEUA:
  479. case DESC_HDR_SEL1_MDEUB:
  480. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  481. in_be32(priv->reg_mdeu + TALITOS_EUISR),
  482. in_be32(priv->reg_mdeu + TALITOS_EUISR_LO));
  483. break;
  484. case DESC_HDR_SEL1_CRCU:
  485. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  486. in_be32(priv->reg_crcu + TALITOS_EUISR),
  487. in_be32(priv->reg_crcu + TALITOS_EUISR_LO));
  488. break;
  489. }
  490. for (i = 0; i < 8; i++)
  491. dev_err(dev, "DESCBUF 0x%08x_%08x\n",
  492. in_be32(priv->chan[ch].reg + TALITOS_DESCBUF + 8*i),
  493. in_be32(priv->chan[ch].reg + TALITOS_DESCBUF_LO + 8*i));
  494. }
  495. /*
  496. * recover from error interrupts
  497. */
  498. static void talitos_error(struct device *dev, u32 isr, u32 isr_lo)
  499. {
  500. struct talitos_private *priv = dev_get_drvdata(dev);
  501. unsigned int timeout = TALITOS_TIMEOUT;
  502. int ch, error, reset_dev = 0;
  503. u32 v_lo;
  504. bool is_sec1 = has_ftr_sec1(priv);
  505. int reset_ch = is_sec1 ? 1 : 0; /* only SEC2 supports continuation */
  506. for (ch = 0; ch < priv->num_channels; ch++) {
  507. /* skip channels without errors */
  508. if (is_sec1) {
  509. /* bits 29, 31, 17, 19 */
  510. if (!(isr & (1 << (29 + (ch & 1) * 2 - (ch & 2) * 6))))
  511. continue;
  512. } else {
  513. if (!(isr & (1 << (ch * 2 + 1))))
  514. continue;
  515. }
  516. error = -EINVAL;
  517. v_lo = in_be32(priv->chan[ch].reg + TALITOS_CCPSR_LO);
  518. if (v_lo & TALITOS_CCPSR_LO_DOF) {
  519. dev_err(dev, "double fetch fifo overflow error\n");
  520. error = -EAGAIN;
  521. reset_ch = 1;
  522. }
  523. if (v_lo & TALITOS_CCPSR_LO_SOF) {
  524. /* h/w dropped descriptor */
  525. dev_err(dev, "single fetch fifo overflow error\n");
  526. error = -EAGAIN;
  527. }
  528. if (v_lo & TALITOS_CCPSR_LO_MDTE)
  529. dev_err(dev, "master data transfer error\n");
  530. if (v_lo & TALITOS_CCPSR_LO_SGDLZ)
  531. dev_err(dev, is_sec1 ? "pointer not complete error\n"
  532. : "s/g data length zero error\n");
  533. if (v_lo & TALITOS_CCPSR_LO_FPZ)
  534. dev_err(dev, is_sec1 ? "parity error\n"
  535. : "fetch pointer zero error\n");
  536. if (v_lo & TALITOS_CCPSR_LO_IDH)
  537. dev_err(dev, "illegal descriptor header error\n");
  538. if (v_lo & TALITOS_CCPSR_LO_IEU)
  539. dev_err(dev, is_sec1 ? "static assignment error\n"
  540. : "invalid exec unit error\n");
  541. if (v_lo & TALITOS_CCPSR_LO_EU)
  542. report_eu_error(dev, ch, current_desc_hdr(dev, ch));
  543. if (!is_sec1) {
  544. if (v_lo & TALITOS_CCPSR_LO_GB)
  545. dev_err(dev, "gather boundary error\n");
  546. if (v_lo & TALITOS_CCPSR_LO_GRL)
  547. dev_err(dev, "gather return/length error\n");
  548. if (v_lo & TALITOS_CCPSR_LO_SB)
  549. dev_err(dev, "scatter boundary error\n");
  550. if (v_lo & TALITOS_CCPSR_LO_SRL)
  551. dev_err(dev, "scatter return/length error\n");
  552. }
  553. flush_channel(dev, ch, error, reset_ch);
  554. if (reset_ch) {
  555. reset_channel(dev, ch);
  556. } else {
  557. setbits32(priv->chan[ch].reg + TALITOS_CCCR,
  558. TALITOS2_CCCR_CONT);
  559. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO, 0);
  560. while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR) &
  561. TALITOS2_CCCR_CONT) && --timeout)
  562. cpu_relax();
  563. if (timeout == 0) {
  564. dev_err(dev, "failed to restart channel %d\n",
  565. ch);
  566. reset_dev = 1;
  567. }
  568. }
  569. }
  570. if (reset_dev || (is_sec1 && isr & ~TALITOS1_ISR_4CHERR) ||
  571. (!is_sec1 && isr & ~TALITOS2_ISR_4CHERR) || isr_lo) {
  572. if (is_sec1 && (isr_lo & TALITOS1_ISR_TEA_ERR))
  573. dev_err(dev, "TEA error: ISR 0x%08x_%08x\n",
  574. isr, isr_lo);
  575. else
  576. dev_err(dev, "done overflow, internal time out, or "
  577. "rngu error: ISR 0x%08x_%08x\n", isr, isr_lo);
  578. /* purge request queues */
  579. for (ch = 0; ch < priv->num_channels; ch++)
  580. flush_channel(dev, ch, -EIO, 1);
  581. /* reset and reinitialize the device */
  582. init_device(dev);
  583. }
  584. }
  585. #define DEF_TALITOS1_INTERRUPT(name, ch_done_mask, ch_err_mask, tlet) \
  586. static irqreturn_t talitos1_interrupt_##name(int irq, void *data) \
  587. { \
  588. struct device *dev = data; \
  589. struct talitos_private *priv = dev_get_drvdata(dev); \
  590. u32 isr, isr_lo; \
  591. unsigned long flags; \
  592. \
  593. spin_lock_irqsave(&priv->reg_lock, flags); \
  594. isr = in_be32(priv->reg + TALITOS_ISR); \
  595. isr_lo = in_be32(priv->reg + TALITOS_ISR_LO); \
  596. /* Acknowledge interrupt */ \
  597. out_be32(priv->reg + TALITOS_ICR, isr & (ch_done_mask | ch_err_mask)); \
  598. out_be32(priv->reg + TALITOS_ICR_LO, isr_lo); \
  599. \
  600. if (unlikely(isr & ch_err_mask || isr_lo & TALITOS1_IMR_LO_INIT)) { \
  601. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  602. talitos_error(dev, isr & ch_err_mask, isr_lo); \
  603. } \
  604. else { \
  605. if (likely(isr & ch_done_mask)) { \
  606. /* mask further done interrupts. */ \
  607. setbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  608. /* done_task will unmask done interrupts at exit */ \
  609. tasklet_schedule(&priv->done_task[tlet]); \
  610. } \
  611. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  612. } \
  613. \
  614. return (isr & (ch_done_mask | ch_err_mask) || isr_lo) ? IRQ_HANDLED : \
  615. IRQ_NONE; \
  616. }
  617. DEF_TALITOS1_INTERRUPT(4ch, TALITOS1_ISR_4CHDONE, TALITOS1_ISR_4CHERR, 0)
  618. #define DEF_TALITOS2_INTERRUPT(name, ch_done_mask, ch_err_mask, tlet) \
  619. static irqreturn_t talitos2_interrupt_##name(int irq, void *data) \
  620. { \
  621. struct device *dev = data; \
  622. struct talitos_private *priv = dev_get_drvdata(dev); \
  623. u32 isr, isr_lo; \
  624. unsigned long flags; \
  625. \
  626. spin_lock_irqsave(&priv->reg_lock, flags); \
  627. isr = in_be32(priv->reg + TALITOS_ISR); \
  628. isr_lo = in_be32(priv->reg + TALITOS_ISR_LO); \
  629. /* Acknowledge interrupt */ \
  630. out_be32(priv->reg + TALITOS_ICR, isr & (ch_done_mask | ch_err_mask)); \
  631. out_be32(priv->reg + TALITOS_ICR_LO, isr_lo); \
  632. \
  633. if (unlikely(isr & ch_err_mask || isr_lo)) { \
  634. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  635. talitos_error(dev, isr & ch_err_mask, isr_lo); \
  636. } \
  637. else { \
  638. if (likely(isr & ch_done_mask)) { \
  639. /* mask further done interrupts. */ \
  640. clrbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  641. /* done_task will unmask done interrupts at exit */ \
  642. tasklet_schedule(&priv->done_task[tlet]); \
  643. } \
  644. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  645. } \
  646. \
  647. return (isr & (ch_done_mask | ch_err_mask) || isr_lo) ? IRQ_HANDLED : \
  648. IRQ_NONE; \
  649. }
  650. DEF_TALITOS2_INTERRUPT(4ch, TALITOS2_ISR_4CHDONE, TALITOS2_ISR_4CHERR, 0)
  651. DEF_TALITOS2_INTERRUPT(ch0_2, TALITOS2_ISR_CH_0_2_DONE, TALITOS2_ISR_CH_0_2_ERR,
  652. 0)
  653. DEF_TALITOS2_INTERRUPT(ch1_3, TALITOS2_ISR_CH_1_3_DONE, TALITOS2_ISR_CH_1_3_ERR,
  654. 1)
  655. /*
  656. * hwrng
  657. */
  658. static int talitos_rng_data_present(struct hwrng *rng, int wait)
  659. {
  660. struct device *dev = (struct device *)rng->priv;
  661. struct talitos_private *priv = dev_get_drvdata(dev);
  662. u32 ofl;
  663. int i;
  664. for (i = 0; i < 20; i++) {
  665. ofl = in_be32(priv->reg_rngu + TALITOS_EUSR_LO) &
  666. TALITOS_RNGUSR_LO_OFL;
  667. if (ofl || !wait)
  668. break;
  669. udelay(10);
  670. }
  671. return !!ofl;
  672. }
  673. static int talitos_rng_data_read(struct hwrng *rng, u32 *data)
  674. {
  675. struct device *dev = (struct device *)rng->priv;
  676. struct talitos_private *priv = dev_get_drvdata(dev);
  677. /* rng fifo requires 64-bit accesses */
  678. *data = in_be32(priv->reg_rngu + TALITOS_EU_FIFO);
  679. *data = in_be32(priv->reg_rngu + TALITOS_EU_FIFO_LO);
  680. return sizeof(u32);
  681. }
  682. static int talitos_rng_init(struct hwrng *rng)
  683. {
  684. struct device *dev = (struct device *)rng->priv;
  685. struct talitos_private *priv = dev_get_drvdata(dev);
  686. unsigned int timeout = TALITOS_TIMEOUT;
  687. setbits32(priv->reg_rngu + TALITOS_EURCR_LO, TALITOS_RNGURCR_LO_SR);
  688. while (!(in_be32(priv->reg_rngu + TALITOS_EUSR_LO)
  689. & TALITOS_RNGUSR_LO_RD)
  690. && --timeout)
  691. cpu_relax();
  692. if (timeout == 0) {
  693. dev_err(dev, "failed to reset rng hw\n");
  694. return -ENODEV;
  695. }
  696. /* start generating */
  697. setbits32(priv->reg_rngu + TALITOS_EUDSR_LO, 0);
  698. return 0;
  699. }
  700. static int talitos_register_rng(struct device *dev)
  701. {
  702. struct talitos_private *priv = dev_get_drvdata(dev);
  703. int err;
  704. priv->rng.name = dev_driver_string(dev);
  705. priv->rng.init = talitos_rng_init;
  706. priv->rng.data_present = talitos_rng_data_present;
  707. priv->rng.data_read = talitos_rng_data_read;
  708. priv->rng.priv = (unsigned long)dev;
  709. err = hwrng_register(&priv->rng);
  710. if (!err)
  711. priv->rng_registered = true;
  712. return err;
  713. }
  714. static void talitos_unregister_rng(struct device *dev)
  715. {
  716. struct talitos_private *priv = dev_get_drvdata(dev);
  717. if (!priv->rng_registered)
  718. return;
  719. hwrng_unregister(&priv->rng);
  720. priv->rng_registered = false;
  721. }
  722. /*
  723. * crypto alg
  724. */
  725. #define TALITOS_CRA_PRIORITY 3000
  726. /*
  727. * Defines a priority for doing AEAD with descriptors type
  728. * HMAC_SNOOP_NO_AFEA (HSNA) instead of type IPSEC_ESP
  729. */
  730. #define TALITOS_CRA_PRIORITY_AEAD_HSNA (TALITOS_CRA_PRIORITY - 1)
  731. #ifdef CONFIG_CRYPTO_DEV_TALITOS2
  732. #define TALITOS_MAX_KEY_SIZE (AES_MAX_KEY_SIZE + SHA512_BLOCK_SIZE)
  733. #else
  734. #define TALITOS_MAX_KEY_SIZE (AES_MAX_KEY_SIZE + SHA256_BLOCK_SIZE)
  735. #endif
  736. #define TALITOS_MAX_IV_LENGTH 16 /* max of AES_BLOCK_SIZE, DES3_EDE_BLOCK_SIZE */
  737. struct talitos_ctx {
  738. struct device *dev;
  739. int ch;
  740. __be32 desc_hdr_template;
  741. u8 key[TALITOS_MAX_KEY_SIZE];
  742. u8 iv[TALITOS_MAX_IV_LENGTH];
  743. dma_addr_t dma_key;
  744. unsigned int keylen;
  745. unsigned int enckeylen;
  746. unsigned int authkeylen;
  747. };
  748. #define HASH_MAX_BLOCK_SIZE SHA512_BLOCK_SIZE
  749. #define TALITOS_MDEU_MAX_CONTEXT_SIZE TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512
  750. struct talitos_ahash_req_ctx {
  751. u32 hw_context[TALITOS_MDEU_MAX_CONTEXT_SIZE / sizeof(u32)];
  752. unsigned int hw_context_size;
  753. u8 buf[2][HASH_MAX_BLOCK_SIZE];
  754. int buf_idx;
  755. unsigned int swinit;
  756. unsigned int first;
  757. unsigned int last;
  758. unsigned int to_hash_later;
  759. unsigned int nbuf;
  760. struct scatterlist bufsl[2];
  761. struct scatterlist *psrc;
  762. };
  763. struct talitos_export_state {
  764. u32 hw_context[TALITOS_MDEU_MAX_CONTEXT_SIZE / sizeof(u32)];
  765. u8 buf[HASH_MAX_BLOCK_SIZE];
  766. unsigned int swinit;
  767. unsigned int first;
  768. unsigned int last;
  769. unsigned int to_hash_later;
  770. unsigned int nbuf;
  771. };
  772. static int aead_setkey(struct crypto_aead *authenc,
  773. const u8 *key, unsigned int keylen)
  774. {
  775. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  776. struct device *dev = ctx->dev;
  777. struct crypto_authenc_keys keys;
  778. if (crypto_authenc_extractkeys(&keys, key, keylen) != 0)
  779. goto badkey;
  780. if (keys.authkeylen + keys.enckeylen > TALITOS_MAX_KEY_SIZE)
  781. goto badkey;
  782. if (ctx->keylen)
  783. dma_unmap_single(dev, ctx->dma_key, ctx->keylen, DMA_TO_DEVICE);
  784. memcpy(ctx->key, keys.authkey, keys.authkeylen);
  785. memcpy(&ctx->key[keys.authkeylen], keys.enckey, keys.enckeylen);
  786. ctx->keylen = keys.authkeylen + keys.enckeylen;
  787. ctx->enckeylen = keys.enckeylen;
  788. ctx->authkeylen = keys.authkeylen;
  789. ctx->dma_key = dma_map_single(dev, ctx->key, ctx->keylen,
  790. DMA_TO_DEVICE);
  791. memzero_explicit(&keys, sizeof(keys));
  792. return 0;
  793. badkey:
  794. memzero_explicit(&keys, sizeof(keys));
  795. return -EINVAL;
  796. }
  797. static int aead_des3_setkey(struct crypto_aead *authenc,
  798. const u8 *key, unsigned int keylen)
  799. {
  800. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  801. struct device *dev = ctx->dev;
  802. struct crypto_authenc_keys keys;
  803. int err;
  804. err = crypto_authenc_extractkeys(&keys, key, keylen);
  805. if (unlikely(err))
  806. goto out;
  807. err = -EINVAL;
  808. if (keys.authkeylen + keys.enckeylen > TALITOS_MAX_KEY_SIZE)
  809. goto out;
  810. err = verify_aead_des3_key(authenc, keys.enckey, keys.enckeylen);
  811. if (err)
  812. goto out;
  813. if (ctx->keylen)
  814. dma_unmap_single(dev, ctx->dma_key, ctx->keylen, DMA_TO_DEVICE);
  815. memcpy(ctx->key, keys.authkey, keys.authkeylen);
  816. memcpy(&ctx->key[keys.authkeylen], keys.enckey, keys.enckeylen);
  817. ctx->keylen = keys.authkeylen + keys.enckeylen;
  818. ctx->enckeylen = keys.enckeylen;
  819. ctx->authkeylen = keys.authkeylen;
  820. ctx->dma_key = dma_map_single(dev, ctx->key, ctx->keylen,
  821. DMA_TO_DEVICE);
  822. out:
  823. memzero_explicit(&keys, sizeof(keys));
  824. return err;
  825. }
  826. static void talitos_sg_unmap(struct device *dev,
  827. struct talitos_edesc *edesc,
  828. struct scatterlist *src,
  829. struct scatterlist *dst,
  830. unsigned int len, unsigned int offset)
  831. {
  832. struct talitos_private *priv = dev_get_drvdata(dev);
  833. bool is_sec1 = has_ftr_sec1(priv);
  834. unsigned int src_nents = edesc->src_nents ? : 1;
  835. unsigned int dst_nents = edesc->dst_nents ? : 1;
  836. if (is_sec1 && dst && dst_nents > 1) {
  837. dma_sync_single_for_device(dev, edesc->dma_link_tbl + offset,
  838. len, DMA_FROM_DEVICE);
  839. sg_pcopy_from_buffer(dst, dst_nents, edesc->buf + offset, len,
  840. offset);
  841. }
  842. if (src != dst) {
  843. if (src_nents == 1 || !is_sec1)
  844. dma_unmap_sg(dev, src, src_nents, DMA_TO_DEVICE);
  845. if (dst && (dst_nents == 1 || !is_sec1))
  846. dma_unmap_sg(dev, dst, dst_nents, DMA_FROM_DEVICE);
  847. } else if (src_nents == 1 || !is_sec1) {
  848. dma_unmap_sg(dev, src, src_nents, DMA_BIDIRECTIONAL);
  849. }
  850. }
  851. static void ipsec_esp_unmap(struct device *dev,
  852. struct talitos_edesc *edesc,
  853. struct aead_request *areq, bool encrypt)
  854. {
  855. struct crypto_aead *aead = crypto_aead_reqtfm(areq);
  856. struct talitos_ctx *ctx = crypto_aead_ctx(aead);
  857. unsigned int ivsize = crypto_aead_ivsize(aead);
  858. unsigned int authsize = crypto_aead_authsize(aead);
  859. unsigned int cryptlen = areq->cryptlen - (encrypt ? 0 : authsize);
  860. bool is_ipsec_esp = edesc->desc.hdr & DESC_HDR_TYPE_IPSEC_ESP;
  861. struct talitos_ptr *civ_ptr = &edesc->desc.ptr[is_ipsec_esp ? 2 : 3];
  862. if (is_ipsec_esp)
  863. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[6],
  864. DMA_FROM_DEVICE);
  865. unmap_single_talitos_ptr(dev, civ_ptr, DMA_TO_DEVICE);
  866. talitos_sg_unmap(dev, edesc, areq->src, areq->dst,
  867. cryptlen + authsize, areq->assoclen);
  868. if (edesc->dma_len)
  869. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  870. DMA_BIDIRECTIONAL);
  871. if (!is_ipsec_esp) {
  872. unsigned int dst_nents = edesc->dst_nents ? : 1;
  873. sg_pcopy_to_buffer(areq->dst, dst_nents, ctx->iv, ivsize,
  874. areq->assoclen + cryptlen - ivsize);
  875. }
  876. }
  877. /*
  878. * ipsec_esp descriptor callbacks
  879. */
  880. static void ipsec_esp_encrypt_done(struct device *dev,
  881. struct talitos_desc *desc, void *context,
  882. int err)
  883. {
  884. struct aead_request *areq = context;
  885. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  886. unsigned int ivsize = crypto_aead_ivsize(authenc);
  887. struct talitos_edesc *edesc;
  888. edesc = container_of(desc, struct talitos_edesc, desc);
  889. ipsec_esp_unmap(dev, edesc, areq, true);
  890. dma_unmap_single(dev, edesc->iv_dma, ivsize, DMA_TO_DEVICE);
  891. kfree(edesc);
  892. aead_request_complete(areq, err);
  893. }
  894. static void ipsec_esp_decrypt_swauth_done(struct device *dev,
  895. struct talitos_desc *desc,
  896. void *context, int err)
  897. {
  898. struct aead_request *req = context;
  899. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  900. unsigned int authsize = crypto_aead_authsize(authenc);
  901. struct talitos_edesc *edesc;
  902. char *oicv, *icv;
  903. edesc = container_of(desc, struct talitos_edesc, desc);
  904. ipsec_esp_unmap(dev, edesc, req, false);
  905. if (!err) {
  906. /* auth check */
  907. oicv = edesc->buf + edesc->dma_len;
  908. icv = oicv - authsize;
  909. err = crypto_memneq(oicv, icv, authsize) ? -EBADMSG : 0;
  910. }
  911. kfree(edesc);
  912. aead_request_complete(req, err);
  913. }
  914. static void ipsec_esp_decrypt_hwauth_done(struct device *dev,
  915. struct talitos_desc *desc,
  916. void *context, int err)
  917. {
  918. struct aead_request *req = context;
  919. struct talitos_edesc *edesc;
  920. edesc = container_of(desc, struct talitos_edesc, desc);
  921. ipsec_esp_unmap(dev, edesc, req, false);
  922. /* check ICV auth status */
  923. if (!err && ((desc->hdr_lo & DESC_HDR_LO_ICCR1_MASK) !=
  924. DESC_HDR_LO_ICCR1_PASS))
  925. err = -EBADMSG;
  926. kfree(edesc);
  927. aead_request_complete(req, err);
  928. }
  929. /*
  930. * convert scatterlist to SEC h/w link table format
  931. * stop at cryptlen bytes
  932. */
  933. static int sg_to_link_tbl_offset(struct scatterlist *sg, int sg_count,
  934. unsigned int offset, int datalen, int elen,
  935. struct talitos_ptr *link_tbl_ptr, int align)
  936. {
  937. int n_sg = elen ? sg_count + 1 : sg_count;
  938. int count = 0;
  939. int cryptlen = datalen + elen;
  940. int padding = ALIGN(cryptlen, align) - cryptlen;
  941. while (cryptlen && sg && n_sg--) {
  942. unsigned int len = sg_dma_len(sg);
  943. if (offset >= len) {
  944. offset -= len;
  945. goto next;
  946. }
  947. len -= offset;
  948. if (len > cryptlen)
  949. len = cryptlen;
  950. if (datalen > 0 && len > datalen) {
  951. to_talitos_ptr(link_tbl_ptr + count,
  952. sg_dma_address(sg) + offset, datalen, 0);
  953. to_talitos_ptr_ext_set(link_tbl_ptr + count, 0, 0);
  954. count++;
  955. len -= datalen;
  956. offset += datalen;
  957. }
  958. to_talitos_ptr(link_tbl_ptr + count,
  959. sg_dma_address(sg) + offset, sg_next(sg) ? len : len + padding, 0);
  960. to_talitos_ptr_ext_set(link_tbl_ptr + count, 0, 0);
  961. count++;
  962. cryptlen -= len;
  963. datalen -= len;
  964. offset = 0;
  965. next:
  966. sg = sg_next(sg);
  967. }
  968. /* tag end of link table */
  969. if (count > 0)
  970. to_talitos_ptr_ext_set(link_tbl_ptr + count - 1,
  971. DESC_PTR_LNKTBL_RET, 0);
  972. return count;
  973. }
  974. static int talitos_sg_map_ext(struct device *dev, struct scatterlist *src,
  975. unsigned int len, struct talitos_edesc *edesc,
  976. struct talitos_ptr *ptr, int sg_count,
  977. unsigned int offset, int tbl_off, int elen,
  978. bool force, int align)
  979. {
  980. struct talitos_private *priv = dev_get_drvdata(dev);
  981. bool is_sec1 = has_ftr_sec1(priv);
  982. int aligned_len = ALIGN(len, align);
  983. if (!src) {
  984. to_talitos_ptr(ptr, 0, 0, is_sec1);
  985. return 1;
  986. }
  987. to_talitos_ptr_ext_set(ptr, elen, is_sec1);
  988. if (sg_count == 1 && !force) {
  989. to_talitos_ptr(ptr, sg_dma_address(src) + offset, aligned_len, is_sec1);
  990. return sg_count;
  991. }
  992. if (is_sec1) {
  993. to_talitos_ptr(ptr, edesc->dma_link_tbl + offset, aligned_len, is_sec1);
  994. return sg_count;
  995. }
  996. sg_count = sg_to_link_tbl_offset(src, sg_count, offset, len, elen,
  997. &edesc->link_tbl[tbl_off], align);
  998. if (sg_count == 1 && !force) {
  999. /* Only one segment now, so no link tbl needed*/
  1000. copy_talitos_ptr(ptr, &edesc->link_tbl[tbl_off], is_sec1);
  1001. return sg_count;
  1002. }
  1003. to_talitos_ptr(ptr, edesc->dma_link_tbl +
  1004. tbl_off * sizeof(struct talitos_ptr), aligned_len, is_sec1);
  1005. to_talitos_ptr_ext_or(ptr, DESC_PTR_LNKTBL_JUMP, is_sec1);
  1006. return sg_count;
  1007. }
  1008. static int talitos_sg_map(struct device *dev, struct scatterlist *src,
  1009. unsigned int len, struct talitos_edesc *edesc,
  1010. struct talitos_ptr *ptr, int sg_count,
  1011. unsigned int offset, int tbl_off)
  1012. {
  1013. return talitos_sg_map_ext(dev, src, len, edesc, ptr, sg_count, offset,
  1014. tbl_off, 0, false, 1);
  1015. }
  1016. /*
  1017. * fill in and submit ipsec_esp descriptor
  1018. */
  1019. static int ipsec_esp(struct talitos_edesc *edesc, struct aead_request *areq,
  1020. bool encrypt,
  1021. void (*callback)(struct device *dev,
  1022. struct talitos_desc *desc,
  1023. void *context, int error))
  1024. {
  1025. struct crypto_aead *aead = crypto_aead_reqtfm(areq);
  1026. unsigned int authsize = crypto_aead_authsize(aead);
  1027. struct talitos_ctx *ctx = crypto_aead_ctx(aead);
  1028. struct device *dev = ctx->dev;
  1029. struct talitos_desc *desc = &edesc->desc;
  1030. unsigned int cryptlen = areq->cryptlen - (encrypt ? 0 : authsize);
  1031. unsigned int ivsize = crypto_aead_ivsize(aead);
  1032. int tbl_off = 0;
  1033. int sg_count, ret;
  1034. int elen = 0;
  1035. bool sync_needed = false;
  1036. struct talitos_private *priv = dev_get_drvdata(dev);
  1037. bool is_sec1 = has_ftr_sec1(priv);
  1038. bool is_ipsec_esp = desc->hdr & DESC_HDR_TYPE_IPSEC_ESP;
  1039. struct talitos_ptr *civ_ptr = &desc->ptr[is_ipsec_esp ? 2 : 3];
  1040. struct talitos_ptr *ckey_ptr = &desc->ptr[is_ipsec_esp ? 3 : 2];
  1041. dma_addr_t dma_icv = edesc->dma_link_tbl + edesc->dma_len - authsize;
  1042. /* hmac key */
  1043. to_talitos_ptr(&desc->ptr[0], ctx->dma_key, ctx->authkeylen, is_sec1);
  1044. sg_count = edesc->src_nents ?: 1;
  1045. if (is_sec1 && sg_count > 1)
  1046. sg_copy_to_buffer(areq->src, sg_count, edesc->buf,
  1047. areq->assoclen + cryptlen);
  1048. else
  1049. sg_count = dma_map_sg(dev, areq->src, sg_count,
  1050. (areq->src == areq->dst) ?
  1051. DMA_BIDIRECTIONAL : DMA_TO_DEVICE);
  1052. /* hmac data */
  1053. ret = talitos_sg_map(dev, areq->src, areq->assoclen, edesc,
  1054. &desc->ptr[1], sg_count, 0, tbl_off);
  1055. if (ret > 1) {
  1056. tbl_off += ret;
  1057. sync_needed = true;
  1058. }
  1059. /* cipher iv */
  1060. to_talitos_ptr(civ_ptr, edesc->iv_dma, ivsize, is_sec1);
  1061. /* cipher key */
  1062. to_talitos_ptr(ckey_ptr, ctx->dma_key + ctx->authkeylen,
  1063. ctx->enckeylen, is_sec1);
  1064. /*
  1065. * cipher in
  1066. * map and adjust cipher len to aead request cryptlen.
  1067. * extent is bytes of HMAC postpended to ciphertext,
  1068. * typically 12 for ipsec
  1069. */
  1070. if (is_ipsec_esp && (desc->hdr & DESC_HDR_MODE1_MDEU_CICV))
  1071. elen = authsize;
  1072. ret = talitos_sg_map_ext(dev, areq->src, cryptlen, edesc, &desc->ptr[4],
  1073. sg_count, areq->assoclen, tbl_off, elen,
  1074. false, 1);
  1075. if (ret > 1) {
  1076. tbl_off += ret;
  1077. sync_needed = true;
  1078. }
  1079. /* cipher out */
  1080. if (areq->src != areq->dst) {
  1081. sg_count = edesc->dst_nents ? : 1;
  1082. if (!is_sec1 || sg_count == 1)
  1083. dma_map_sg(dev, areq->dst, sg_count, DMA_FROM_DEVICE);
  1084. }
  1085. if (is_ipsec_esp && encrypt)
  1086. elen = authsize;
  1087. else
  1088. elen = 0;
  1089. ret = talitos_sg_map_ext(dev, areq->dst, cryptlen, edesc, &desc->ptr[5],
  1090. sg_count, areq->assoclen, tbl_off, elen,
  1091. is_ipsec_esp && !encrypt, 1);
  1092. tbl_off += ret;
  1093. if (!encrypt && is_ipsec_esp) {
  1094. struct talitos_ptr *tbl_ptr = &edesc->link_tbl[tbl_off];
  1095. /* Add an entry to the link table for ICV data */
  1096. to_talitos_ptr_ext_set(tbl_ptr - 1, 0, is_sec1);
  1097. to_talitos_ptr_ext_set(tbl_ptr, DESC_PTR_LNKTBL_RET, is_sec1);
  1098. /* icv data follows link tables */
  1099. to_talitos_ptr(tbl_ptr, dma_icv, authsize, is_sec1);
  1100. to_talitos_ptr_ext_or(&desc->ptr[5], authsize, is_sec1);
  1101. sync_needed = true;
  1102. } else if (!encrypt) {
  1103. to_talitos_ptr(&desc->ptr[6], dma_icv, authsize, is_sec1);
  1104. sync_needed = true;
  1105. } else if (!is_ipsec_esp) {
  1106. talitos_sg_map(dev, areq->dst, authsize, edesc, &desc->ptr[6],
  1107. sg_count, areq->assoclen + cryptlen, tbl_off);
  1108. }
  1109. /* iv out */
  1110. if (is_ipsec_esp)
  1111. map_single_talitos_ptr(dev, &desc->ptr[6], ivsize, ctx->iv,
  1112. DMA_FROM_DEVICE);
  1113. if (sync_needed)
  1114. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  1115. edesc->dma_len,
  1116. DMA_BIDIRECTIONAL);
  1117. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  1118. if (ret != -EINPROGRESS) {
  1119. ipsec_esp_unmap(dev, edesc, areq, encrypt);
  1120. kfree(edesc);
  1121. }
  1122. return ret;
  1123. }
  1124. /*
  1125. * allocate and map the extended descriptor
  1126. */
  1127. static struct talitos_edesc *talitos_edesc_alloc(struct device *dev,
  1128. struct scatterlist *src,
  1129. struct scatterlist *dst,
  1130. u8 *iv,
  1131. unsigned int assoclen,
  1132. unsigned int cryptlen,
  1133. unsigned int authsize,
  1134. unsigned int ivsize,
  1135. int icv_stashing,
  1136. u32 cryptoflags,
  1137. bool encrypt)
  1138. {
  1139. struct talitos_edesc *edesc;
  1140. int src_nents, dst_nents, alloc_len, dma_len, src_len, dst_len;
  1141. dma_addr_t iv_dma = 0;
  1142. gfp_t flags = cryptoflags & CRYPTO_TFM_REQ_MAY_SLEEP ? GFP_KERNEL :
  1143. GFP_ATOMIC;
  1144. struct talitos_private *priv = dev_get_drvdata(dev);
  1145. bool is_sec1 = has_ftr_sec1(priv);
  1146. int max_len = is_sec1 ? TALITOS1_MAX_DATA_LEN : TALITOS2_MAX_DATA_LEN;
  1147. if (cryptlen + authsize > max_len) {
  1148. dev_err(dev, "length exceeds h/w max limit\n");
  1149. return ERR_PTR(-EINVAL);
  1150. }
  1151. if (!dst || dst == src) {
  1152. src_len = assoclen + cryptlen + authsize;
  1153. src_nents = sg_nents_for_len(src, src_len);
  1154. if (src_nents < 0) {
  1155. dev_err(dev, "Invalid number of src SG.\n");
  1156. return ERR_PTR(-EINVAL);
  1157. }
  1158. src_nents = (src_nents == 1) ? 0 : src_nents;
  1159. dst_nents = dst ? src_nents : 0;
  1160. dst_len = 0;
  1161. } else { /* dst && dst != src*/
  1162. src_len = assoclen + cryptlen + (encrypt ? 0 : authsize);
  1163. src_nents = sg_nents_for_len(src, src_len);
  1164. if (src_nents < 0) {
  1165. dev_err(dev, "Invalid number of src SG.\n");
  1166. return ERR_PTR(-EINVAL);
  1167. }
  1168. src_nents = (src_nents == 1) ? 0 : src_nents;
  1169. dst_len = assoclen + cryptlen + (encrypt ? authsize : 0);
  1170. dst_nents = sg_nents_for_len(dst, dst_len);
  1171. if (dst_nents < 0) {
  1172. dev_err(dev, "Invalid number of dst SG.\n");
  1173. return ERR_PTR(-EINVAL);
  1174. }
  1175. dst_nents = (dst_nents == 1) ? 0 : dst_nents;
  1176. }
  1177. /*
  1178. * allocate space for base edesc plus the link tables,
  1179. * allowing for two separate entries for AD and generated ICV (+ 2),
  1180. * and space for two sets of ICVs (stashed and generated)
  1181. */
  1182. alloc_len = sizeof(struct talitos_edesc);
  1183. if (src_nents || dst_nents || !encrypt) {
  1184. if (is_sec1)
  1185. dma_len = (src_nents ? src_len : 0) +
  1186. (dst_nents ? dst_len : 0) + authsize;
  1187. else
  1188. dma_len = (src_nents + dst_nents + 2) *
  1189. sizeof(struct talitos_ptr) + authsize;
  1190. alloc_len += dma_len;
  1191. } else {
  1192. dma_len = 0;
  1193. }
  1194. alloc_len += icv_stashing ? authsize : 0;
  1195. /* if its a ahash, add space for a second desc next to the first one */
  1196. if (is_sec1 && !dst)
  1197. alloc_len += sizeof(struct talitos_desc);
  1198. alloc_len += ivsize;
  1199. edesc = kmalloc(alloc_len, GFP_DMA | flags);
  1200. if (!edesc)
  1201. return ERR_PTR(-ENOMEM);
  1202. if (ivsize) {
  1203. iv = memcpy(((u8 *)edesc) + alloc_len - ivsize, iv, ivsize);
  1204. iv_dma = dma_map_single(dev, iv, ivsize, DMA_TO_DEVICE);
  1205. }
  1206. memset(&edesc->desc, 0, sizeof(edesc->desc));
  1207. edesc->src_nents = src_nents;
  1208. edesc->dst_nents = dst_nents;
  1209. edesc->iv_dma = iv_dma;
  1210. edesc->dma_len = dma_len;
  1211. if (dma_len)
  1212. edesc->dma_link_tbl = dma_map_single(dev, &edesc->link_tbl[0],
  1213. edesc->dma_len,
  1214. DMA_BIDIRECTIONAL);
  1215. return edesc;
  1216. }
  1217. static struct talitos_edesc *aead_edesc_alloc(struct aead_request *areq, u8 *iv,
  1218. int icv_stashing, bool encrypt)
  1219. {
  1220. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  1221. unsigned int authsize = crypto_aead_authsize(authenc);
  1222. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1223. unsigned int ivsize = crypto_aead_ivsize(authenc);
  1224. unsigned int cryptlen = areq->cryptlen - (encrypt ? 0 : authsize);
  1225. return talitos_edesc_alloc(ctx->dev, areq->src, areq->dst,
  1226. iv, areq->assoclen, cryptlen,
  1227. authsize, ivsize, icv_stashing,
  1228. areq->base.flags, encrypt);
  1229. }
  1230. static int aead_encrypt(struct aead_request *req)
  1231. {
  1232. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1233. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1234. struct talitos_edesc *edesc;
  1235. /* allocate extended descriptor */
  1236. edesc = aead_edesc_alloc(req, req->iv, 0, true);
  1237. if (IS_ERR(edesc))
  1238. return PTR_ERR(edesc);
  1239. /* set encrypt */
  1240. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1241. return ipsec_esp(edesc, req, true, ipsec_esp_encrypt_done);
  1242. }
  1243. static int aead_decrypt(struct aead_request *req)
  1244. {
  1245. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1246. unsigned int authsize = crypto_aead_authsize(authenc);
  1247. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1248. struct talitos_private *priv = dev_get_drvdata(ctx->dev);
  1249. struct talitos_edesc *edesc;
  1250. void *icvdata;
  1251. /* allocate extended descriptor */
  1252. edesc = aead_edesc_alloc(req, req->iv, 1, false);
  1253. if (IS_ERR(edesc))
  1254. return PTR_ERR(edesc);
  1255. if ((edesc->desc.hdr & DESC_HDR_TYPE_IPSEC_ESP) &&
  1256. (priv->features & TALITOS_FTR_HW_AUTH_CHECK) &&
  1257. ((!edesc->src_nents && !edesc->dst_nents) ||
  1258. priv->features & TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT)) {
  1259. /* decrypt and check the ICV */
  1260. edesc->desc.hdr = ctx->desc_hdr_template |
  1261. DESC_HDR_DIR_INBOUND |
  1262. DESC_HDR_MODE1_MDEU_CICV;
  1263. /* reset integrity check result bits */
  1264. return ipsec_esp(edesc, req, false,
  1265. ipsec_esp_decrypt_hwauth_done);
  1266. }
  1267. /* Have to check the ICV with software */
  1268. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1269. /* stash incoming ICV for later cmp with ICV generated by the h/w */
  1270. icvdata = edesc->buf + edesc->dma_len;
  1271. sg_pcopy_to_buffer(req->src, edesc->src_nents ? : 1, icvdata, authsize,
  1272. req->assoclen + req->cryptlen - authsize);
  1273. return ipsec_esp(edesc, req, false, ipsec_esp_decrypt_swauth_done);
  1274. }
  1275. static int skcipher_setkey(struct crypto_skcipher *cipher,
  1276. const u8 *key, unsigned int keylen)
  1277. {
  1278. struct talitos_ctx *ctx = crypto_skcipher_ctx(cipher);
  1279. struct device *dev = ctx->dev;
  1280. if (ctx->keylen)
  1281. dma_unmap_single(dev, ctx->dma_key, ctx->keylen, DMA_TO_DEVICE);
  1282. memcpy(&ctx->key, key, keylen);
  1283. ctx->keylen = keylen;
  1284. ctx->dma_key = dma_map_single(dev, ctx->key, keylen, DMA_TO_DEVICE);
  1285. return 0;
  1286. }
  1287. static int skcipher_des_setkey(struct crypto_skcipher *cipher,
  1288. const u8 *key, unsigned int keylen)
  1289. {
  1290. return verify_skcipher_des_key(cipher, key) ?:
  1291. skcipher_setkey(cipher, key, keylen);
  1292. }
  1293. static int skcipher_des3_setkey(struct crypto_skcipher *cipher,
  1294. const u8 *key, unsigned int keylen)
  1295. {
  1296. return verify_skcipher_des3_key(cipher, key) ?:
  1297. skcipher_setkey(cipher, key, keylen);
  1298. }
  1299. static int skcipher_aes_setkey(struct crypto_skcipher *cipher,
  1300. const u8 *key, unsigned int keylen)
  1301. {
  1302. if (keylen == AES_KEYSIZE_128 || keylen == AES_KEYSIZE_192 ||
  1303. keylen == AES_KEYSIZE_256)
  1304. return skcipher_setkey(cipher, key, keylen);
  1305. return -EINVAL;
  1306. }
  1307. static void common_nonsnoop_unmap(struct device *dev,
  1308. struct talitos_edesc *edesc,
  1309. struct skcipher_request *areq)
  1310. {
  1311. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
  1312. talitos_sg_unmap(dev, edesc, areq->src, areq->dst, areq->cryptlen, 0);
  1313. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1], DMA_TO_DEVICE);
  1314. if (edesc->dma_len)
  1315. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1316. DMA_BIDIRECTIONAL);
  1317. }
  1318. static void skcipher_done(struct device *dev,
  1319. struct talitos_desc *desc, void *context,
  1320. int err)
  1321. {
  1322. struct skcipher_request *areq = context;
  1323. struct crypto_skcipher *cipher = crypto_skcipher_reqtfm(areq);
  1324. struct talitos_ctx *ctx = crypto_skcipher_ctx(cipher);
  1325. unsigned int ivsize = crypto_skcipher_ivsize(cipher);
  1326. struct talitos_edesc *edesc;
  1327. edesc = container_of(desc, struct talitos_edesc, desc);
  1328. common_nonsnoop_unmap(dev, edesc, areq);
  1329. memcpy(areq->iv, ctx->iv, ivsize);
  1330. kfree(edesc);
  1331. areq->base.complete(&areq->base, err);
  1332. }
  1333. static int common_nonsnoop(struct talitos_edesc *edesc,
  1334. struct skcipher_request *areq,
  1335. void (*callback) (struct device *dev,
  1336. struct talitos_desc *desc,
  1337. void *context, int error))
  1338. {
  1339. struct crypto_skcipher *cipher = crypto_skcipher_reqtfm(areq);
  1340. struct talitos_ctx *ctx = crypto_skcipher_ctx(cipher);
  1341. struct device *dev = ctx->dev;
  1342. struct talitos_desc *desc = &edesc->desc;
  1343. unsigned int cryptlen = areq->cryptlen;
  1344. unsigned int ivsize = crypto_skcipher_ivsize(cipher);
  1345. int sg_count, ret;
  1346. bool sync_needed = false;
  1347. struct talitos_private *priv = dev_get_drvdata(dev);
  1348. bool is_sec1 = has_ftr_sec1(priv);
  1349. bool is_ctr = (desc->hdr & DESC_HDR_SEL0_MASK) == DESC_HDR_SEL0_AESU &&
  1350. (desc->hdr & DESC_HDR_MODE0_AESU_MASK) == DESC_HDR_MODE0_AESU_CTR;
  1351. /* first DWORD empty */
  1352. /* cipher iv */
  1353. to_talitos_ptr(&desc->ptr[1], edesc->iv_dma, ivsize, is_sec1);
  1354. /* cipher key */
  1355. to_talitos_ptr(&desc->ptr[2], ctx->dma_key, ctx->keylen, is_sec1);
  1356. sg_count = edesc->src_nents ?: 1;
  1357. if (is_sec1 && sg_count > 1)
  1358. sg_copy_to_buffer(areq->src, sg_count, edesc->buf,
  1359. cryptlen);
  1360. else
  1361. sg_count = dma_map_sg(dev, areq->src, sg_count,
  1362. (areq->src == areq->dst) ?
  1363. DMA_BIDIRECTIONAL : DMA_TO_DEVICE);
  1364. /*
  1365. * cipher in
  1366. */
  1367. sg_count = talitos_sg_map_ext(dev, areq->src, cryptlen, edesc, &desc->ptr[3],
  1368. sg_count, 0, 0, 0, false, is_ctr ? 16 : 1);
  1369. if (sg_count > 1)
  1370. sync_needed = true;
  1371. /* cipher out */
  1372. if (areq->src != areq->dst) {
  1373. sg_count = edesc->dst_nents ? : 1;
  1374. if (!is_sec1 || sg_count == 1)
  1375. dma_map_sg(dev, areq->dst, sg_count, DMA_FROM_DEVICE);
  1376. }
  1377. ret = talitos_sg_map(dev, areq->dst, cryptlen, edesc, &desc->ptr[4],
  1378. sg_count, 0, (edesc->src_nents + 1));
  1379. if (ret > 1)
  1380. sync_needed = true;
  1381. /* iv out */
  1382. map_single_talitos_ptr(dev, &desc->ptr[5], ivsize, ctx->iv,
  1383. DMA_FROM_DEVICE);
  1384. /* last DWORD empty */
  1385. if (sync_needed)
  1386. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  1387. edesc->dma_len, DMA_BIDIRECTIONAL);
  1388. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  1389. if (ret != -EINPROGRESS) {
  1390. common_nonsnoop_unmap(dev, edesc, areq);
  1391. kfree(edesc);
  1392. }
  1393. return ret;
  1394. }
  1395. static struct talitos_edesc *skcipher_edesc_alloc(struct skcipher_request *
  1396. areq, bool encrypt)
  1397. {
  1398. struct crypto_skcipher *cipher = crypto_skcipher_reqtfm(areq);
  1399. struct talitos_ctx *ctx = crypto_skcipher_ctx(cipher);
  1400. unsigned int ivsize = crypto_skcipher_ivsize(cipher);
  1401. return talitos_edesc_alloc(ctx->dev, areq->src, areq->dst,
  1402. areq->iv, 0, areq->cryptlen, 0, ivsize, 0,
  1403. areq->base.flags, encrypt);
  1404. }
  1405. static int skcipher_encrypt(struct skcipher_request *areq)
  1406. {
  1407. struct crypto_skcipher *cipher = crypto_skcipher_reqtfm(areq);
  1408. struct talitos_ctx *ctx = crypto_skcipher_ctx(cipher);
  1409. struct talitos_edesc *edesc;
  1410. unsigned int blocksize =
  1411. crypto_tfm_alg_blocksize(crypto_skcipher_tfm(cipher));
  1412. if (!areq->cryptlen)
  1413. return 0;
  1414. if (areq->cryptlen % blocksize)
  1415. return -EINVAL;
  1416. /* allocate extended descriptor */
  1417. edesc = skcipher_edesc_alloc(areq, true);
  1418. if (IS_ERR(edesc))
  1419. return PTR_ERR(edesc);
  1420. /* set encrypt */
  1421. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1422. return common_nonsnoop(edesc, areq, skcipher_done);
  1423. }
  1424. static int skcipher_decrypt(struct skcipher_request *areq)
  1425. {
  1426. struct crypto_skcipher *cipher = crypto_skcipher_reqtfm(areq);
  1427. struct talitos_ctx *ctx = crypto_skcipher_ctx(cipher);
  1428. struct talitos_edesc *edesc;
  1429. unsigned int blocksize =
  1430. crypto_tfm_alg_blocksize(crypto_skcipher_tfm(cipher));
  1431. if (!areq->cryptlen)
  1432. return 0;
  1433. if (areq->cryptlen % blocksize)
  1434. return -EINVAL;
  1435. /* allocate extended descriptor */
  1436. edesc = skcipher_edesc_alloc(areq, false);
  1437. if (IS_ERR(edesc))
  1438. return PTR_ERR(edesc);
  1439. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1440. return common_nonsnoop(edesc, areq, skcipher_done);
  1441. }
  1442. static void common_nonsnoop_hash_unmap(struct device *dev,
  1443. struct talitos_edesc *edesc,
  1444. struct ahash_request *areq)
  1445. {
  1446. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1447. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1448. struct talitos_private *priv = dev_get_drvdata(dev);
  1449. bool is_sec1 = has_ftr_sec1(priv);
  1450. struct talitos_desc *desc = &edesc->desc;
  1451. struct talitos_desc *desc2 = (struct talitos_desc *)
  1452. (edesc->buf + edesc->dma_len);
  1453. unmap_single_talitos_ptr(dev, &desc->ptr[5], DMA_FROM_DEVICE);
  1454. if (desc->next_desc &&
  1455. desc->ptr[5].ptr != desc2->ptr[5].ptr)
  1456. unmap_single_talitos_ptr(dev, &desc2->ptr[5], DMA_FROM_DEVICE);
  1457. if (req_ctx->last)
  1458. memcpy(areq->result, req_ctx->hw_context,
  1459. crypto_ahash_digestsize(tfm));
  1460. if (req_ctx->psrc)
  1461. talitos_sg_unmap(dev, edesc, req_ctx->psrc, NULL, 0, 0);
  1462. /* When using hashctx-in, must unmap it. */
  1463. if (from_talitos_ptr_len(&desc->ptr[1], is_sec1))
  1464. unmap_single_talitos_ptr(dev, &desc->ptr[1],
  1465. DMA_TO_DEVICE);
  1466. else if (desc->next_desc)
  1467. unmap_single_talitos_ptr(dev, &desc2->ptr[1],
  1468. DMA_TO_DEVICE);
  1469. if (is_sec1 && req_ctx->nbuf)
  1470. unmap_single_talitos_ptr(dev, &desc->ptr[3],
  1471. DMA_TO_DEVICE);
  1472. if (edesc->dma_len)
  1473. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1474. DMA_BIDIRECTIONAL);
  1475. if (desc->next_desc)
  1476. dma_unmap_single(dev, be32_to_cpu(desc->next_desc),
  1477. TALITOS_DESC_SIZE, DMA_BIDIRECTIONAL);
  1478. }
  1479. static void ahash_done(struct device *dev,
  1480. struct talitos_desc *desc, void *context,
  1481. int err)
  1482. {
  1483. struct ahash_request *areq = context;
  1484. struct talitos_edesc *edesc =
  1485. container_of(desc, struct talitos_edesc, desc);
  1486. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1487. if (!req_ctx->last && req_ctx->to_hash_later) {
  1488. /* Position any partial block for next update/final/finup */
  1489. req_ctx->buf_idx = (req_ctx->buf_idx + 1) & 1;
  1490. req_ctx->nbuf = req_ctx->to_hash_later;
  1491. }
  1492. common_nonsnoop_hash_unmap(dev, edesc, areq);
  1493. kfree(edesc);
  1494. areq->base.complete(&areq->base, err);
  1495. }
  1496. /*
  1497. * SEC1 doesn't like hashing of 0 sized message, so we do the padding
  1498. * ourself and submit a padded block
  1499. */
  1500. static void talitos_handle_buggy_hash(struct talitos_ctx *ctx,
  1501. struct talitos_edesc *edesc,
  1502. struct talitos_ptr *ptr)
  1503. {
  1504. static u8 padded_hash[64] = {
  1505. 0x80, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  1506. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  1507. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  1508. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  1509. };
  1510. pr_err_once("Bug in SEC1, padding ourself\n");
  1511. edesc->desc.hdr &= ~DESC_HDR_MODE0_MDEU_PAD;
  1512. map_single_talitos_ptr(ctx->dev, ptr, sizeof(padded_hash),
  1513. (char *)padded_hash, DMA_TO_DEVICE);
  1514. }
  1515. static int common_nonsnoop_hash(struct talitos_edesc *edesc,
  1516. struct ahash_request *areq, unsigned int length,
  1517. void (*callback) (struct device *dev,
  1518. struct talitos_desc *desc,
  1519. void *context, int error))
  1520. {
  1521. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1522. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1523. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1524. struct device *dev = ctx->dev;
  1525. struct talitos_desc *desc = &edesc->desc;
  1526. int ret;
  1527. bool sync_needed = false;
  1528. struct talitos_private *priv = dev_get_drvdata(dev);
  1529. bool is_sec1 = has_ftr_sec1(priv);
  1530. int sg_count;
  1531. /* first DWORD empty */
  1532. /* hash context in */
  1533. if (!req_ctx->first || req_ctx->swinit) {
  1534. map_single_talitos_ptr_nosync(dev, &desc->ptr[1],
  1535. req_ctx->hw_context_size,
  1536. req_ctx->hw_context,
  1537. DMA_TO_DEVICE);
  1538. req_ctx->swinit = 0;
  1539. }
  1540. /* Indicate next op is not the first. */
  1541. req_ctx->first = 0;
  1542. /* HMAC key */
  1543. if (ctx->keylen)
  1544. to_talitos_ptr(&desc->ptr[2], ctx->dma_key, ctx->keylen,
  1545. is_sec1);
  1546. if (is_sec1 && req_ctx->nbuf)
  1547. length -= req_ctx->nbuf;
  1548. sg_count = edesc->src_nents ?: 1;
  1549. if (is_sec1 && sg_count > 1)
  1550. sg_copy_to_buffer(req_ctx->psrc, sg_count, edesc->buf, length);
  1551. else if (length)
  1552. sg_count = dma_map_sg(dev, req_ctx->psrc, sg_count,
  1553. DMA_TO_DEVICE);
  1554. /*
  1555. * data in
  1556. */
  1557. if (is_sec1 && req_ctx->nbuf) {
  1558. map_single_talitos_ptr(dev, &desc->ptr[3], req_ctx->nbuf,
  1559. req_ctx->buf[req_ctx->buf_idx],
  1560. DMA_TO_DEVICE);
  1561. } else {
  1562. sg_count = talitos_sg_map(dev, req_ctx->psrc, length, edesc,
  1563. &desc->ptr[3], sg_count, 0, 0);
  1564. if (sg_count > 1)
  1565. sync_needed = true;
  1566. }
  1567. /* fifth DWORD empty */
  1568. /* hash/HMAC out -or- hash context out */
  1569. if (req_ctx->last)
  1570. map_single_talitos_ptr(dev, &desc->ptr[5],
  1571. crypto_ahash_digestsize(tfm),
  1572. req_ctx->hw_context, DMA_FROM_DEVICE);
  1573. else
  1574. map_single_talitos_ptr_nosync(dev, &desc->ptr[5],
  1575. req_ctx->hw_context_size,
  1576. req_ctx->hw_context,
  1577. DMA_FROM_DEVICE);
  1578. /* last DWORD empty */
  1579. if (is_sec1 && from_talitos_ptr_len(&desc->ptr[3], true) == 0)
  1580. talitos_handle_buggy_hash(ctx, edesc, &desc->ptr[3]);
  1581. if (is_sec1 && req_ctx->nbuf && length) {
  1582. struct talitos_desc *desc2 = (struct talitos_desc *)
  1583. (edesc->buf + edesc->dma_len);
  1584. dma_addr_t next_desc;
  1585. memset(desc2, 0, sizeof(*desc2));
  1586. desc2->hdr = desc->hdr;
  1587. desc2->hdr &= ~DESC_HDR_MODE0_MDEU_INIT;
  1588. desc2->hdr1 = desc2->hdr;
  1589. desc->hdr &= ~DESC_HDR_MODE0_MDEU_PAD;
  1590. desc->hdr |= DESC_HDR_MODE0_MDEU_CONT;
  1591. desc->hdr &= ~DESC_HDR_DONE_NOTIFY;
  1592. if (desc->ptr[1].ptr)
  1593. copy_talitos_ptr(&desc2->ptr[1], &desc->ptr[1],
  1594. is_sec1);
  1595. else
  1596. map_single_talitos_ptr_nosync(dev, &desc2->ptr[1],
  1597. req_ctx->hw_context_size,
  1598. req_ctx->hw_context,
  1599. DMA_TO_DEVICE);
  1600. copy_talitos_ptr(&desc2->ptr[2], &desc->ptr[2], is_sec1);
  1601. sg_count = talitos_sg_map(dev, req_ctx->psrc, length, edesc,
  1602. &desc2->ptr[3], sg_count, 0, 0);
  1603. if (sg_count > 1)
  1604. sync_needed = true;
  1605. copy_talitos_ptr(&desc2->ptr[5], &desc->ptr[5], is_sec1);
  1606. if (req_ctx->last)
  1607. map_single_talitos_ptr_nosync(dev, &desc->ptr[5],
  1608. req_ctx->hw_context_size,
  1609. req_ctx->hw_context,
  1610. DMA_FROM_DEVICE);
  1611. next_desc = dma_map_single(dev, &desc2->hdr1, TALITOS_DESC_SIZE,
  1612. DMA_BIDIRECTIONAL);
  1613. desc->next_desc = cpu_to_be32(next_desc);
  1614. }
  1615. if (sync_needed)
  1616. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  1617. edesc->dma_len, DMA_BIDIRECTIONAL);
  1618. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  1619. if (ret != -EINPROGRESS) {
  1620. common_nonsnoop_hash_unmap(dev, edesc, areq);
  1621. kfree(edesc);
  1622. }
  1623. return ret;
  1624. }
  1625. static struct talitos_edesc *ahash_edesc_alloc(struct ahash_request *areq,
  1626. unsigned int nbytes)
  1627. {
  1628. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1629. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1630. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1631. struct talitos_private *priv = dev_get_drvdata(ctx->dev);
  1632. bool is_sec1 = has_ftr_sec1(priv);
  1633. if (is_sec1)
  1634. nbytes -= req_ctx->nbuf;
  1635. return talitos_edesc_alloc(ctx->dev, req_ctx->psrc, NULL, NULL, 0,
  1636. nbytes, 0, 0, 0, areq->base.flags, false);
  1637. }
  1638. static int ahash_init(struct ahash_request *areq)
  1639. {
  1640. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1641. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1642. struct device *dev = ctx->dev;
  1643. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1644. unsigned int size;
  1645. dma_addr_t dma;
  1646. /* Initialize the context */
  1647. req_ctx->buf_idx = 0;
  1648. req_ctx->nbuf = 0;
  1649. req_ctx->first = 1; /* first indicates h/w must init its context */
  1650. req_ctx->swinit = 0; /* assume h/w init of context */
  1651. size = (crypto_ahash_digestsize(tfm) <= SHA256_DIGEST_SIZE)
  1652. ? TALITOS_MDEU_CONTEXT_SIZE_MD5_SHA1_SHA256
  1653. : TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512;
  1654. req_ctx->hw_context_size = size;
  1655. dma = dma_map_single(dev, req_ctx->hw_context, req_ctx->hw_context_size,
  1656. DMA_TO_DEVICE);
  1657. dma_unmap_single(dev, dma, req_ctx->hw_context_size, DMA_TO_DEVICE);
  1658. return 0;
  1659. }
  1660. /*
  1661. * on h/w without explicit sha224 support, we initialize h/w context
  1662. * manually with sha224 constants, and tell it to run sha256.
  1663. */
  1664. static int ahash_init_sha224_swinit(struct ahash_request *areq)
  1665. {
  1666. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1667. req_ctx->hw_context[0] = SHA224_H0;
  1668. req_ctx->hw_context[1] = SHA224_H1;
  1669. req_ctx->hw_context[2] = SHA224_H2;
  1670. req_ctx->hw_context[3] = SHA224_H3;
  1671. req_ctx->hw_context[4] = SHA224_H4;
  1672. req_ctx->hw_context[5] = SHA224_H5;
  1673. req_ctx->hw_context[6] = SHA224_H6;
  1674. req_ctx->hw_context[7] = SHA224_H7;
  1675. /* init 64-bit count */
  1676. req_ctx->hw_context[8] = 0;
  1677. req_ctx->hw_context[9] = 0;
  1678. ahash_init(areq);
  1679. req_ctx->swinit = 1;/* prevent h/w initting context with sha256 values*/
  1680. return 0;
  1681. }
  1682. static int ahash_process_req(struct ahash_request *areq, unsigned int nbytes)
  1683. {
  1684. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1685. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1686. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1687. struct talitos_edesc *edesc;
  1688. unsigned int blocksize =
  1689. crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
  1690. unsigned int nbytes_to_hash;
  1691. unsigned int to_hash_later;
  1692. unsigned int nsg;
  1693. int nents;
  1694. struct device *dev = ctx->dev;
  1695. struct talitos_private *priv = dev_get_drvdata(dev);
  1696. bool is_sec1 = has_ftr_sec1(priv);
  1697. u8 *ctx_buf = req_ctx->buf[req_ctx->buf_idx];
  1698. if (!req_ctx->last && (nbytes + req_ctx->nbuf <= blocksize)) {
  1699. /* Buffer up to one whole block */
  1700. nents = sg_nents_for_len(areq->src, nbytes);
  1701. if (nents < 0) {
  1702. dev_err(ctx->dev, "Invalid number of src SG.\n");
  1703. return nents;
  1704. }
  1705. sg_copy_to_buffer(areq->src, nents,
  1706. ctx_buf + req_ctx->nbuf, nbytes);
  1707. req_ctx->nbuf += nbytes;
  1708. return 0;
  1709. }
  1710. /* At least (blocksize + 1) bytes are available to hash */
  1711. nbytes_to_hash = nbytes + req_ctx->nbuf;
  1712. to_hash_later = nbytes_to_hash & (blocksize - 1);
  1713. if (req_ctx->last)
  1714. to_hash_later = 0;
  1715. else if (to_hash_later)
  1716. /* There is a partial block. Hash the full block(s) now */
  1717. nbytes_to_hash -= to_hash_later;
  1718. else {
  1719. /* Keep one block buffered */
  1720. nbytes_to_hash -= blocksize;
  1721. to_hash_later = blocksize;
  1722. }
  1723. /* Chain in any previously buffered data */
  1724. if (!is_sec1 && req_ctx->nbuf) {
  1725. nsg = (req_ctx->nbuf < nbytes_to_hash) ? 2 : 1;
  1726. sg_init_table(req_ctx->bufsl, nsg);
  1727. sg_set_buf(req_ctx->bufsl, ctx_buf, req_ctx->nbuf);
  1728. if (nsg > 1)
  1729. sg_chain(req_ctx->bufsl, 2, areq->src);
  1730. req_ctx->psrc = req_ctx->bufsl;
  1731. } else if (is_sec1 && req_ctx->nbuf && req_ctx->nbuf < blocksize) {
  1732. int offset;
  1733. if (nbytes_to_hash > blocksize)
  1734. offset = blocksize - req_ctx->nbuf;
  1735. else
  1736. offset = nbytes_to_hash - req_ctx->nbuf;
  1737. nents = sg_nents_for_len(areq->src, offset);
  1738. if (nents < 0) {
  1739. dev_err(ctx->dev, "Invalid number of src SG.\n");
  1740. return nents;
  1741. }
  1742. sg_copy_to_buffer(areq->src, nents,
  1743. ctx_buf + req_ctx->nbuf, offset);
  1744. req_ctx->nbuf += offset;
  1745. req_ctx->psrc = scatterwalk_ffwd(req_ctx->bufsl, areq->src,
  1746. offset);
  1747. } else
  1748. req_ctx->psrc = areq->src;
  1749. if (to_hash_later) {
  1750. nents = sg_nents_for_len(areq->src, nbytes);
  1751. if (nents < 0) {
  1752. dev_err(ctx->dev, "Invalid number of src SG.\n");
  1753. return nents;
  1754. }
  1755. sg_pcopy_to_buffer(areq->src, nents,
  1756. req_ctx->buf[(req_ctx->buf_idx + 1) & 1],
  1757. to_hash_later,
  1758. nbytes - to_hash_later);
  1759. }
  1760. req_ctx->to_hash_later = to_hash_later;
  1761. /* Allocate extended descriptor */
  1762. edesc = ahash_edesc_alloc(areq, nbytes_to_hash);
  1763. if (IS_ERR(edesc))
  1764. return PTR_ERR(edesc);
  1765. edesc->desc.hdr = ctx->desc_hdr_template;
  1766. /* On last one, request SEC to pad; otherwise continue */
  1767. if (req_ctx->last)
  1768. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_PAD;
  1769. else
  1770. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_CONT;
  1771. /* request SEC to INIT hash. */
  1772. if (req_ctx->first && !req_ctx->swinit)
  1773. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_INIT;
  1774. /* When the tfm context has a keylen, it's an HMAC.
  1775. * A first or last (ie. not middle) descriptor must request HMAC.
  1776. */
  1777. if (ctx->keylen && (req_ctx->first || req_ctx->last))
  1778. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_HMAC;
  1779. return common_nonsnoop_hash(edesc, areq, nbytes_to_hash, ahash_done);
  1780. }
  1781. static int ahash_update(struct ahash_request *areq)
  1782. {
  1783. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1784. req_ctx->last = 0;
  1785. return ahash_process_req(areq, areq->nbytes);
  1786. }
  1787. static int ahash_final(struct ahash_request *areq)
  1788. {
  1789. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1790. req_ctx->last = 1;
  1791. return ahash_process_req(areq, 0);
  1792. }
  1793. static int ahash_finup(struct ahash_request *areq)
  1794. {
  1795. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1796. req_ctx->last = 1;
  1797. return ahash_process_req(areq, areq->nbytes);
  1798. }
  1799. static int ahash_digest(struct ahash_request *areq)
  1800. {
  1801. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1802. struct crypto_ahash *ahash = crypto_ahash_reqtfm(areq);
  1803. ahash->init(areq);
  1804. req_ctx->last = 1;
  1805. return ahash_process_req(areq, areq->nbytes);
  1806. }
  1807. static int ahash_export(struct ahash_request *areq, void *out)
  1808. {
  1809. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1810. struct talitos_export_state *export = out;
  1811. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1812. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1813. struct device *dev = ctx->dev;
  1814. dma_addr_t dma;
  1815. dma = dma_map_single(dev, req_ctx->hw_context, req_ctx->hw_context_size,
  1816. DMA_FROM_DEVICE);
  1817. dma_unmap_single(dev, dma, req_ctx->hw_context_size, DMA_FROM_DEVICE);
  1818. memcpy(export->hw_context, req_ctx->hw_context,
  1819. req_ctx->hw_context_size);
  1820. memcpy(export->buf, req_ctx->buf[req_ctx->buf_idx], req_ctx->nbuf);
  1821. export->swinit = req_ctx->swinit;
  1822. export->first = req_ctx->first;
  1823. export->last = req_ctx->last;
  1824. export->to_hash_later = req_ctx->to_hash_later;
  1825. export->nbuf = req_ctx->nbuf;
  1826. return 0;
  1827. }
  1828. static int ahash_import(struct ahash_request *areq, const void *in)
  1829. {
  1830. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1831. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1832. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1833. struct device *dev = ctx->dev;
  1834. const struct talitos_export_state *export = in;
  1835. unsigned int size;
  1836. dma_addr_t dma;
  1837. memset(req_ctx, 0, sizeof(*req_ctx));
  1838. size = (crypto_ahash_digestsize(tfm) <= SHA256_DIGEST_SIZE)
  1839. ? TALITOS_MDEU_CONTEXT_SIZE_MD5_SHA1_SHA256
  1840. : TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512;
  1841. req_ctx->hw_context_size = size;
  1842. memcpy(req_ctx->hw_context, export->hw_context, size);
  1843. memcpy(req_ctx->buf[0], export->buf, export->nbuf);
  1844. req_ctx->swinit = export->swinit;
  1845. req_ctx->first = export->first;
  1846. req_ctx->last = export->last;
  1847. req_ctx->to_hash_later = export->to_hash_later;
  1848. req_ctx->nbuf = export->nbuf;
  1849. dma = dma_map_single(dev, req_ctx->hw_context, req_ctx->hw_context_size,
  1850. DMA_TO_DEVICE);
  1851. dma_unmap_single(dev, dma, req_ctx->hw_context_size, DMA_TO_DEVICE);
  1852. return 0;
  1853. }
  1854. static int keyhash(struct crypto_ahash *tfm, const u8 *key, unsigned int keylen,
  1855. u8 *hash)
  1856. {
  1857. struct talitos_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));
  1858. struct scatterlist sg[1];
  1859. struct ahash_request *req;
  1860. struct crypto_wait wait;
  1861. int ret;
  1862. crypto_init_wait(&wait);
  1863. req = ahash_request_alloc(tfm, GFP_KERNEL);
  1864. if (!req)
  1865. return -ENOMEM;
  1866. /* Keep tfm keylen == 0 during hash of the long key */
  1867. ctx->keylen = 0;
  1868. ahash_request_set_callback(req, CRYPTO_TFM_REQ_MAY_BACKLOG,
  1869. crypto_req_done, &wait);
  1870. sg_init_one(&sg[0], key, keylen);
  1871. ahash_request_set_crypt(req, sg, hash, keylen);
  1872. ret = crypto_wait_req(crypto_ahash_digest(req), &wait);
  1873. ahash_request_free(req);
  1874. return ret;
  1875. }
  1876. static int ahash_setkey(struct crypto_ahash *tfm, const u8 *key,
  1877. unsigned int keylen)
  1878. {
  1879. struct talitos_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));
  1880. struct device *dev = ctx->dev;
  1881. unsigned int blocksize =
  1882. crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
  1883. unsigned int digestsize = crypto_ahash_digestsize(tfm);
  1884. unsigned int keysize = keylen;
  1885. u8 hash[SHA512_DIGEST_SIZE];
  1886. int ret;
  1887. if (keylen <= blocksize)
  1888. memcpy(ctx->key, key, keysize);
  1889. else {
  1890. /* Must get the hash of the long key */
  1891. ret = keyhash(tfm, key, keylen, hash);
  1892. if (ret)
  1893. return -EINVAL;
  1894. keysize = digestsize;
  1895. memcpy(ctx->key, hash, digestsize);
  1896. }
  1897. if (ctx->keylen)
  1898. dma_unmap_single(dev, ctx->dma_key, ctx->keylen, DMA_TO_DEVICE);
  1899. ctx->keylen = keysize;
  1900. ctx->dma_key = dma_map_single(dev, ctx->key, keysize, DMA_TO_DEVICE);
  1901. return 0;
  1902. }
  1903. struct talitos_alg_template {
  1904. u32 type;
  1905. u32 priority;
  1906. union {
  1907. struct skcipher_alg skcipher;
  1908. struct ahash_alg hash;
  1909. struct aead_alg aead;
  1910. } alg;
  1911. __be32 desc_hdr_template;
  1912. };
  1913. static struct talitos_alg_template driver_algs[] = {
  1914. /* AEAD algorithms. These use a single-pass ipsec_esp descriptor */
  1915. { .type = CRYPTO_ALG_TYPE_AEAD,
  1916. .alg.aead = {
  1917. .base = {
  1918. .cra_name = "authenc(hmac(sha1),cbc(aes))",
  1919. .cra_driver_name = "authenc-hmac-sha1-"
  1920. "cbc-aes-talitos",
  1921. .cra_blocksize = AES_BLOCK_SIZE,
  1922. .cra_flags = CRYPTO_ALG_ASYNC |
  1923. CRYPTO_ALG_ALLOCATES_MEMORY,
  1924. },
  1925. .ivsize = AES_BLOCK_SIZE,
  1926. .maxauthsize = SHA1_DIGEST_SIZE,
  1927. },
  1928. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1929. DESC_HDR_SEL0_AESU |
  1930. DESC_HDR_MODE0_AESU_CBC |
  1931. DESC_HDR_SEL1_MDEUA |
  1932. DESC_HDR_MODE1_MDEU_INIT |
  1933. DESC_HDR_MODE1_MDEU_PAD |
  1934. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1935. },
  1936. { .type = CRYPTO_ALG_TYPE_AEAD,
  1937. .priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
  1938. .alg.aead = {
  1939. .base = {
  1940. .cra_name = "authenc(hmac(sha1),cbc(aes))",
  1941. .cra_driver_name = "authenc-hmac-sha1-"
  1942. "cbc-aes-talitos-hsna",
  1943. .cra_blocksize = AES_BLOCK_SIZE,
  1944. .cra_flags = CRYPTO_ALG_ASYNC |
  1945. CRYPTO_ALG_ALLOCATES_MEMORY,
  1946. },
  1947. .ivsize = AES_BLOCK_SIZE,
  1948. .maxauthsize = SHA1_DIGEST_SIZE,
  1949. },
  1950. .desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
  1951. DESC_HDR_SEL0_AESU |
  1952. DESC_HDR_MODE0_AESU_CBC |
  1953. DESC_HDR_SEL1_MDEUA |
  1954. DESC_HDR_MODE1_MDEU_INIT |
  1955. DESC_HDR_MODE1_MDEU_PAD |
  1956. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1957. },
  1958. { .type = CRYPTO_ALG_TYPE_AEAD,
  1959. .alg.aead = {
  1960. .base = {
  1961. .cra_name = "authenc(hmac(sha1),"
  1962. "cbc(des3_ede))",
  1963. .cra_driver_name = "authenc-hmac-sha1-"
  1964. "cbc-3des-talitos",
  1965. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1966. .cra_flags = CRYPTO_ALG_ASYNC |
  1967. CRYPTO_ALG_ALLOCATES_MEMORY,
  1968. },
  1969. .ivsize = DES3_EDE_BLOCK_SIZE,
  1970. .maxauthsize = SHA1_DIGEST_SIZE,
  1971. .setkey = aead_des3_setkey,
  1972. },
  1973. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1974. DESC_HDR_SEL0_DEU |
  1975. DESC_HDR_MODE0_DEU_CBC |
  1976. DESC_HDR_MODE0_DEU_3DES |
  1977. DESC_HDR_SEL1_MDEUA |
  1978. DESC_HDR_MODE1_MDEU_INIT |
  1979. DESC_HDR_MODE1_MDEU_PAD |
  1980. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1981. },
  1982. { .type = CRYPTO_ALG_TYPE_AEAD,
  1983. .priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
  1984. .alg.aead = {
  1985. .base = {
  1986. .cra_name = "authenc(hmac(sha1),"
  1987. "cbc(des3_ede))",
  1988. .cra_driver_name = "authenc-hmac-sha1-"
  1989. "cbc-3des-talitos-hsna",
  1990. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1991. .cra_flags = CRYPTO_ALG_ASYNC |
  1992. CRYPTO_ALG_ALLOCATES_MEMORY,
  1993. },
  1994. .ivsize = DES3_EDE_BLOCK_SIZE,
  1995. .maxauthsize = SHA1_DIGEST_SIZE,
  1996. .setkey = aead_des3_setkey,
  1997. },
  1998. .desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
  1999. DESC_HDR_SEL0_DEU |
  2000. DESC_HDR_MODE0_DEU_CBC |
  2001. DESC_HDR_MODE0_DEU_3DES |
  2002. DESC_HDR_SEL1_MDEUA |
  2003. DESC_HDR_MODE1_MDEU_INIT |
  2004. DESC_HDR_MODE1_MDEU_PAD |
  2005. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  2006. },
  2007. { .type = CRYPTO_ALG_TYPE_AEAD,
  2008. .alg.aead = {
  2009. .base = {
  2010. .cra_name = "authenc(hmac(sha224),cbc(aes))",
  2011. .cra_driver_name = "authenc-hmac-sha224-"
  2012. "cbc-aes-talitos",
  2013. .cra_blocksize = AES_BLOCK_SIZE,
  2014. .cra_flags = CRYPTO_ALG_ASYNC |
  2015. CRYPTO_ALG_ALLOCATES_MEMORY,
  2016. },
  2017. .ivsize = AES_BLOCK_SIZE,
  2018. .maxauthsize = SHA224_DIGEST_SIZE,
  2019. },
  2020. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2021. DESC_HDR_SEL0_AESU |
  2022. DESC_HDR_MODE0_AESU_CBC |
  2023. DESC_HDR_SEL1_MDEUA |
  2024. DESC_HDR_MODE1_MDEU_INIT |
  2025. DESC_HDR_MODE1_MDEU_PAD |
  2026. DESC_HDR_MODE1_MDEU_SHA224_HMAC,
  2027. },
  2028. { .type = CRYPTO_ALG_TYPE_AEAD,
  2029. .priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
  2030. .alg.aead = {
  2031. .base = {
  2032. .cra_name = "authenc(hmac(sha224),cbc(aes))",
  2033. .cra_driver_name = "authenc-hmac-sha224-"
  2034. "cbc-aes-talitos-hsna",
  2035. .cra_blocksize = AES_BLOCK_SIZE,
  2036. .cra_flags = CRYPTO_ALG_ASYNC |
  2037. CRYPTO_ALG_ALLOCATES_MEMORY,
  2038. },
  2039. .ivsize = AES_BLOCK_SIZE,
  2040. .maxauthsize = SHA224_DIGEST_SIZE,
  2041. },
  2042. .desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
  2043. DESC_HDR_SEL0_AESU |
  2044. DESC_HDR_MODE0_AESU_CBC |
  2045. DESC_HDR_SEL1_MDEUA |
  2046. DESC_HDR_MODE1_MDEU_INIT |
  2047. DESC_HDR_MODE1_MDEU_PAD |
  2048. DESC_HDR_MODE1_MDEU_SHA224_HMAC,
  2049. },
  2050. { .type = CRYPTO_ALG_TYPE_AEAD,
  2051. .alg.aead = {
  2052. .base = {
  2053. .cra_name = "authenc(hmac(sha224),"
  2054. "cbc(des3_ede))",
  2055. .cra_driver_name = "authenc-hmac-sha224-"
  2056. "cbc-3des-talitos",
  2057. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2058. .cra_flags = CRYPTO_ALG_ASYNC |
  2059. CRYPTO_ALG_ALLOCATES_MEMORY,
  2060. },
  2061. .ivsize = DES3_EDE_BLOCK_SIZE,
  2062. .maxauthsize = SHA224_DIGEST_SIZE,
  2063. .setkey = aead_des3_setkey,
  2064. },
  2065. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2066. DESC_HDR_SEL0_DEU |
  2067. DESC_HDR_MODE0_DEU_CBC |
  2068. DESC_HDR_MODE0_DEU_3DES |
  2069. DESC_HDR_SEL1_MDEUA |
  2070. DESC_HDR_MODE1_MDEU_INIT |
  2071. DESC_HDR_MODE1_MDEU_PAD |
  2072. DESC_HDR_MODE1_MDEU_SHA224_HMAC,
  2073. },
  2074. { .type = CRYPTO_ALG_TYPE_AEAD,
  2075. .priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
  2076. .alg.aead = {
  2077. .base = {
  2078. .cra_name = "authenc(hmac(sha224),"
  2079. "cbc(des3_ede))",
  2080. .cra_driver_name = "authenc-hmac-sha224-"
  2081. "cbc-3des-talitos-hsna",
  2082. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2083. .cra_flags = CRYPTO_ALG_ASYNC |
  2084. CRYPTO_ALG_ALLOCATES_MEMORY,
  2085. },
  2086. .ivsize = DES3_EDE_BLOCK_SIZE,
  2087. .maxauthsize = SHA224_DIGEST_SIZE,
  2088. .setkey = aead_des3_setkey,
  2089. },
  2090. .desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
  2091. DESC_HDR_SEL0_DEU |
  2092. DESC_HDR_MODE0_DEU_CBC |
  2093. DESC_HDR_MODE0_DEU_3DES |
  2094. DESC_HDR_SEL1_MDEUA |
  2095. DESC_HDR_MODE1_MDEU_INIT |
  2096. DESC_HDR_MODE1_MDEU_PAD |
  2097. DESC_HDR_MODE1_MDEU_SHA224_HMAC,
  2098. },
  2099. { .type = CRYPTO_ALG_TYPE_AEAD,
  2100. .alg.aead = {
  2101. .base = {
  2102. .cra_name = "authenc(hmac(sha256),cbc(aes))",
  2103. .cra_driver_name = "authenc-hmac-sha256-"
  2104. "cbc-aes-talitos",
  2105. .cra_blocksize = AES_BLOCK_SIZE,
  2106. .cra_flags = CRYPTO_ALG_ASYNC |
  2107. CRYPTO_ALG_ALLOCATES_MEMORY,
  2108. },
  2109. .ivsize = AES_BLOCK_SIZE,
  2110. .maxauthsize = SHA256_DIGEST_SIZE,
  2111. },
  2112. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2113. DESC_HDR_SEL0_AESU |
  2114. DESC_HDR_MODE0_AESU_CBC |
  2115. DESC_HDR_SEL1_MDEUA |
  2116. DESC_HDR_MODE1_MDEU_INIT |
  2117. DESC_HDR_MODE1_MDEU_PAD |
  2118. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  2119. },
  2120. { .type = CRYPTO_ALG_TYPE_AEAD,
  2121. .priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
  2122. .alg.aead = {
  2123. .base = {
  2124. .cra_name = "authenc(hmac(sha256),cbc(aes))",
  2125. .cra_driver_name = "authenc-hmac-sha256-"
  2126. "cbc-aes-talitos-hsna",
  2127. .cra_blocksize = AES_BLOCK_SIZE,
  2128. .cra_flags = CRYPTO_ALG_ASYNC |
  2129. CRYPTO_ALG_ALLOCATES_MEMORY,
  2130. },
  2131. .ivsize = AES_BLOCK_SIZE,
  2132. .maxauthsize = SHA256_DIGEST_SIZE,
  2133. },
  2134. .desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
  2135. DESC_HDR_SEL0_AESU |
  2136. DESC_HDR_MODE0_AESU_CBC |
  2137. DESC_HDR_SEL1_MDEUA |
  2138. DESC_HDR_MODE1_MDEU_INIT |
  2139. DESC_HDR_MODE1_MDEU_PAD |
  2140. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  2141. },
  2142. { .type = CRYPTO_ALG_TYPE_AEAD,
  2143. .alg.aead = {
  2144. .base = {
  2145. .cra_name = "authenc(hmac(sha256),"
  2146. "cbc(des3_ede))",
  2147. .cra_driver_name = "authenc-hmac-sha256-"
  2148. "cbc-3des-talitos",
  2149. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2150. .cra_flags = CRYPTO_ALG_ASYNC |
  2151. CRYPTO_ALG_ALLOCATES_MEMORY,
  2152. },
  2153. .ivsize = DES3_EDE_BLOCK_SIZE,
  2154. .maxauthsize = SHA256_DIGEST_SIZE,
  2155. .setkey = aead_des3_setkey,
  2156. },
  2157. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2158. DESC_HDR_SEL0_DEU |
  2159. DESC_HDR_MODE0_DEU_CBC |
  2160. DESC_HDR_MODE0_DEU_3DES |
  2161. DESC_HDR_SEL1_MDEUA |
  2162. DESC_HDR_MODE1_MDEU_INIT |
  2163. DESC_HDR_MODE1_MDEU_PAD |
  2164. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  2165. },
  2166. { .type = CRYPTO_ALG_TYPE_AEAD,
  2167. .priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
  2168. .alg.aead = {
  2169. .base = {
  2170. .cra_name = "authenc(hmac(sha256),"
  2171. "cbc(des3_ede))",
  2172. .cra_driver_name = "authenc-hmac-sha256-"
  2173. "cbc-3des-talitos-hsna",
  2174. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2175. .cra_flags = CRYPTO_ALG_ASYNC |
  2176. CRYPTO_ALG_ALLOCATES_MEMORY,
  2177. },
  2178. .ivsize = DES3_EDE_BLOCK_SIZE,
  2179. .maxauthsize = SHA256_DIGEST_SIZE,
  2180. .setkey = aead_des3_setkey,
  2181. },
  2182. .desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
  2183. DESC_HDR_SEL0_DEU |
  2184. DESC_HDR_MODE0_DEU_CBC |
  2185. DESC_HDR_MODE0_DEU_3DES |
  2186. DESC_HDR_SEL1_MDEUA |
  2187. DESC_HDR_MODE1_MDEU_INIT |
  2188. DESC_HDR_MODE1_MDEU_PAD |
  2189. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  2190. },
  2191. { .type = CRYPTO_ALG_TYPE_AEAD,
  2192. .alg.aead = {
  2193. .base = {
  2194. .cra_name = "authenc(hmac(sha384),cbc(aes))",
  2195. .cra_driver_name = "authenc-hmac-sha384-"
  2196. "cbc-aes-talitos",
  2197. .cra_blocksize = AES_BLOCK_SIZE,
  2198. .cra_flags = CRYPTO_ALG_ASYNC |
  2199. CRYPTO_ALG_ALLOCATES_MEMORY,
  2200. },
  2201. .ivsize = AES_BLOCK_SIZE,
  2202. .maxauthsize = SHA384_DIGEST_SIZE,
  2203. },
  2204. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2205. DESC_HDR_SEL0_AESU |
  2206. DESC_HDR_MODE0_AESU_CBC |
  2207. DESC_HDR_SEL1_MDEUB |
  2208. DESC_HDR_MODE1_MDEU_INIT |
  2209. DESC_HDR_MODE1_MDEU_PAD |
  2210. DESC_HDR_MODE1_MDEUB_SHA384_HMAC,
  2211. },
  2212. { .type = CRYPTO_ALG_TYPE_AEAD,
  2213. .alg.aead = {
  2214. .base = {
  2215. .cra_name = "authenc(hmac(sha384),"
  2216. "cbc(des3_ede))",
  2217. .cra_driver_name = "authenc-hmac-sha384-"
  2218. "cbc-3des-talitos",
  2219. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2220. .cra_flags = CRYPTO_ALG_ASYNC |
  2221. CRYPTO_ALG_ALLOCATES_MEMORY,
  2222. },
  2223. .ivsize = DES3_EDE_BLOCK_SIZE,
  2224. .maxauthsize = SHA384_DIGEST_SIZE,
  2225. .setkey = aead_des3_setkey,
  2226. },
  2227. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2228. DESC_HDR_SEL0_DEU |
  2229. DESC_HDR_MODE0_DEU_CBC |
  2230. DESC_HDR_MODE0_DEU_3DES |
  2231. DESC_HDR_SEL1_MDEUB |
  2232. DESC_HDR_MODE1_MDEU_INIT |
  2233. DESC_HDR_MODE1_MDEU_PAD |
  2234. DESC_HDR_MODE1_MDEUB_SHA384_HMAC,
  2235. },
  2236. { .type = CRYPTO_ALG_TYPE_AEAD,
  2237. .alg.aead = {
  2238. .base = {
  2239. .cra_name = "authenc(hmac(sha512),cbc(aes))",
  2240. .cra_driver_name = "authenc-hmac-sha512-"
  2241. "cbc-aes-talitos",
  2242. .cra_blocksize = AES_BLOCK_SIZE,
  2243. .cra_flags = CRYPTO_ALG_ASYNC |
  2244. CRYPTO_ALG_ALLOCATES_MEMORY,
  2245. },
  2246. .ivsize = AES_BLOCK_SIZE,
  2247. .maxauthsize = SHA512_DIGEST_SIZE,
  2248. },
  2249. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2250. DESC_HDR_SEL0_AESU |
  2251. DESC_HDR_MODE0_AESU_CBC |
  2252. DESC_HDR_SEL1_MDEUB |
  2253. DESC_HDR_MODE1_MDEU_INIT |
  2254. DESC_HDR_MODE1_MDEU_PAD |
  2255. DESC_HDR_MODE1_MDEUB_SHA512_HMAC,
  2256. },
  2257. { .type = CRYPTO_ALG_TYPE_AEAD,
  2258. .alg.aead = {
  2259. .base = {
  2260. .cra_name = "authenc(hmac(sha512),"
  2261. "cbc(des3_ede))",
  2262. .cra_driver_name = "authenc-hmac-sha512-"
  2263. "cbc-3des-talitos",
  2264. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2265. .cra_flags = CRYPTO_ALG_ASYNC |
  2266. CRYPTO_ALG_ALLOCATES_MEMORY,
  2267. },
  2268. .ivsize = DES3_EDE_BLOCK_SIZE,
  2269. .maxauthsize = SHA512_DIGEST_SIZE,
  2270. .setkey = aead_des3_setkey,
  2271. },
  2272. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2273. DESC_HDR_SEL0_DEU |
  2274. DESC_HDR_MODE0_DEU_CBC |
  2275. DESC_HDR_MODE0_DEU_3DES |
  2276. DESC_HDR_SEL1_MDEUB |
  2277. DESC_HDR_MODE1_MDEU_INIT |
  2278. DESC_HDR_MODE1_MDEU_PAD |
  2279. DESC_HDR_MODE1_MDEUB_SHA512_HMAC,
  2280. },
  2281. { .type = CRYPTO_ALG_TYPE_AEAD,
  2282. .alg.aead = {
  2283. .base = {
  2284. .cra_name = "authenc(hmac(md5),cbc(aes))",
  2285. .cra_driver_name = "authenc-hmac-md5-"
  2286. "cbc-aes-talitos",
  2287. .cra_blocksize = AES_BLOCK_SIZE,
  2288. .cra_flags = CRYPTO_ALG_ASYNC |
  2289. CRYPTO_ALG_ALLOCATES_MEMORY,
  2290. },
  2291. .ivsize = AES_BLOCK_SIZE,
  2292. .maxauthsize = MD5_DIGEST_SIZE,
  2293. },
  2294. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2295. DESC_HDR_SEL0_AESU |
  2296. DESC_HDR_MODE0_AESU_CBC |
  2297. DESC_HDR_SEL1_MDEUA |
  2298. DESC_HDR_MODE1_MDEU_INIT |
  2299. DESC_HDR_MODE1_MDEU_PAD |
  2300. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  2301. },
  2302. { .type = CRYPTO_ALG_TYPE_AEAD,
  2303. .priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
  2304. .alg.aead = {
  2305. .base = {
  2306. .cra_name = "authenc(hmac(md5),cbc(aes))",
  2307. .cra_driver_name = "authenc-hmac-md5-"
  2308. "cbc-aes-talitos-hsna",
  2309. .cra_blocksize = AES_BLOCK_SIZE,
  2310. .cra_flags = CRYPTO_ALG_ASYNC |
  2311. CRYPTO_ALG_ALLOCATES_MEMORY,
  2312. },
  2313. .ivsize = AES_BLOCK_SIZE,
  2314. .maxauthsize = MD5_DIGEST_SIZE,
  2315. },
  2316. .desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
  2317. DESC_HDR_SEL0_AESU |
  2318. DESC_HDR_MODE0_AESU_CBC |
  2319. DESC_HDR_SEL1_MDEUA |
  2320. DESC_HDR_MODE1_MDEU_INIT |
  2321. DESC_HDR_MODE1_MDEU_PAD |
  2322. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  2323. },
  2324. { .type = CRYPTO_ALG_TYPE_AEAD,
  2325. .alg.aead = {
  2326. .base = {
  2327. .cra_name = "authenc(hmac(md5),cbc(des3_ede))",
  2328. .cra_driver_name = "authenc-hmac-md5-"
  2329. "cbc-3des-talitos",
  2330. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2331. .cra_flags = CRYPTO_ALG_ASYNC |
  2332. CRYPTO_ALG_ALLOCATES_MEMORY,
  2333. },
  2334. .ivsize = DES3_EDE_BLOCK_SIZE,
  2335. .maxauthsize = MD5_DIGEST_SIZE,
  2336. .setkey = aead_des3_setkey,
  2337. },
  2338. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2339. DESC_HDR_SEL0_DEU |
  2340. DESC_HDR_MODE0_DEU_CBC |
  2341. DESC_HDR_MODE0_DEU_3DES |
  2342. DESC_HDR_SEL1_MDEUA |
  2343. DESC_HDR_MODE1_MDEU_INIT |
  2344. DESC_HDR_MODE1_MDEU_PAD |
  2345. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  2346. },
  2347. { .type = CRYPTO_ALG_TYPE_AEAD,
  2348. .priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
  2349. .alg.aead = {
  2350. .base = {
  2351. .cra_name = "authenc(hmac(md5),cbc(des3_ede))",
  2352. .cra_driver_name = "authenc-hmac-md5-"
  2353. "cbc-3des-talitos-hsna",
  2354. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2355. .cra_flags = CRYPTO_ALG_ASYNC |
  2356. CRYPTO_ALG_ALLOCATES_MEMORY,
  2357. },
  2358. .ivsize = DES3_EDE_BLOCK_SIZE,
  2359. .maxauthsize = MD5_DIGEST_SIZE,
  2360. .setkey = aead_des3_setkey,
  2361. },
  2362. .desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
  2363. DESC_HDR_SEL0_DEU |
  2364. DESC_HDR_MODE0_DEU_CBC |
  2365. DESC_HDR_MODE0_DEU_3DES |
  2366. DESC_HDR_SEL1_MDEUA |
  2367. DESC_HDR_MODE1_MDEU_INIT |
  2368. DESC_HDR_MODE1_MDEU_PAD |
  2369. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  2370. },
  2371. /* SKCIPHER algorithms. */
  2372. { .type = CRYPTO_ALG_TYPE_SKCIPHER,
  2373. .alg.skcipher = {
  2374. .base.cra_name = "ecb(aes)",
  2375. .base.cra_driver_name = "ecb-aes-talitos",
  2376. .base.cra_blocksize = AES_BLOCK_SIZE,
  2377. .base.cra_flags = CRYPTO_ALG_ASYNC |
  2378. CRYPTO_ALG_ALLOCATES_MEMORY,
  2379. .min_keysize = AES_MIN_KEY_SIZE,
  2380. .max_keysize = AES_MAX_KEY_SIZE,
  2381. .setkey = skcipher_aes_setkey,
  2382. },
  2383. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2384. DESC_HDR_SEL0_AESU,
  2385. },
  2386. { .type = CRYPTO_ALG_TYPE_SKCIPHER,
  2387. .alg.skcipher = {
  2388. .base.cra_name = "cbc(aes)",
  2389. .base.cra_driver_name = "cbc-aes-talitos",
  2390. .base.cra_blocksize = AES_BLOCK_SIZE,
  2391. .base.cra_flags = CRYPTO_ALG_ASYNC |
  2392. CRYPTO_ALG_ALLOCATES_MEMORY,
  2393. .min_keysize = AES_MIN_KEY_SIZE,
  2394. .max_keysize = AES_MAX_KEY_SIZE,
  2395. .ivsize = AES_BLOCK_SIZE,
  2396. .setkey = skcipher_aes_setkey,
  2397. },
  2398. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2399. DESC_HDR_SEL0_AESU |
  2400. DESC_HDR_MODE0_AESU_CBC,
  2401. },
  2402. { .type = CRYPTO_ALG_TYPE_SKCIPHER,
  2403. .alg.skcipher = {
  2404. .base.cra_name = "ctr(aes)",
  2405. .base.cra_driver_name = "ctr-aes-talitos",
  2406. .base.cra_blocksize = 1,
  2407. .base.cra_flags = CRYPTO_ALG_ASYNC |
  2408. CRYPTO_ALG_ALLOCATES_MEMORY,
  2409. .min_keysize = AES_MIN_KEY_SIZE,
  2410. .max_keysize = AES_MAX_KEY_SIZE,
  2411. .ivsize = AES_BLOCK_SIZE,
  2412. .setkey = skcipher_aes_setkey,
  2413. },
  2414. .desc_hdr_template = DESC_HDR_TYPE_AESU_CTR_NONSNOOP |
  2415. DESC_HDR_SEL0_AESU |
  2416. DESC_HDR_MODE0_AESU_CTR,
  2417. },
  2418. { .type = CRYPTO_ALG_TYPE_SKCIPHER,
  2419. .alg.skcipher = {
  2420. .base.cra_name = "ctr(aes)",
  2421. .base.cra_driver_name = "ctr-aes-talitos",
  2422. .base.cra_blocksize = 1,
  2423. .base.cra_flags = CRYPTO_ALG_ASYNC |
  2424. CRYPTO_ALG_ALLOCATES_MEMORY,
  2425. .min_keysize = AES_MIN_KEY_SIZE,
  2426. .max_keysize = AES_MAX_KEY_SIZE,
  2427. .ivsize = AES_BLOCK_SIZE,
  2428. .setkey = skcipher_aes_setkey,
  2429. },
  2430. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2431. DESC_HDR_SEL0_AESU |
  2432. DESC_HDR_MODE0_AESU_CTR,
  2433. },
  2434. { .type = CRYPTO_ALG_TYPE_SKCIPHER,
  2435. .alg.skcipher = {
  2436. .base.cra_name = "ecb(des)",
  2437. .base.cra_driver_name = "ecb-des-talitos",
  2438. .base.cra_blocksize = DES_BLOCK_SIZE,
  2439. .base.cra_flags = CRYPTO_ALG_ASYNC |
  2440. CRYPTO_ALG_ALLOCATES_MEMORY,
  2441. .min_keysize = DES_KEY_SIZE,
  2442. .max_keysize = DES_KEY_SIZE,
  2443. .setkey = skcipher_des_setkey,
  2444. },
  2445. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2446. DESC_HDR_SEL0_DEU,
  2447. },
  2448. { .type = CRYPTO_ALG_TYPE_SKCIPHER,
  2449. .alg.skcipher = {
  2450. .base.cra_name = "cbc(des)",
  2451. .base.cra_driver_name = "cbc-des-talitos",
  2452. .base.cra_blocksize = DES_BLOCK_SIZE,
  2453. .base.cra_flags = CRYPTO_ALG_ASYNC |
  2454. CRYPTO_ALG_ALLOCATES_MEMORY,
  2455. .min_keysize = DES_KEY_SIZE,
  2456. .max_keysize = DES_KEY_SIZE,
  2457. .ivsize = DES_BLOCK_SIZE,
  2458. .setkey = skcipher_des_setkey,
  2459. },
  2460. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2461. DESC_HDR_SEL0_DEU |
  2462. DESC_HDR_MODE0_DEU_CBC,
  2463. },
  2464. { .type = CRYPTO_ALG_TYPE_SKCIPHER,
  2465. .alg.skcipher = {
  2466. .base.cra_name = "ecb(des3_ede)",
  2467. .base.cra_driver_name = "ecb-3des-talitos",
  2468. .base.cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2469. .base.cra_flags = CRYPTO_ALG_ASYNC |
  2470. CRYPTO_ALG_ALLOCATES_MEMORY,
  2471. .min_keysize = DES3_EDE_KEY_SIZE,
  2472. .max_keysize = DES3_EDE_KEY_SIZE,
  2473. .setkey = skcipher_des3_setkey,
  2474. },
  2475. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2476. DESC_HDR_SEL0_DEU |
  2477. DESC_HDR_MODE0_DEU_3DES,
  2478. },
  2479. { .type = CRYPTO_ALG_TYPE_SKCIPHER,
  2480. .alg.skcipher = {
  2481. .base.cra_name = "cbc(des3_ede)",
  2482. .base.cra_driver_name = "cbc-3des-talitos",
  2483. .base.cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2484. .base.cra_flags = CRYPTO_ALG_ASYNC |
  2485. CRYPTO_ALG_ALLOCATES_MEMORY,
  2486. .min_keysize = DES3_EDE_KEY_SIZE,
  2487. .max_keysize = DES3_EDE_KEY_SIZE,
  2488. .ivsize = DES3_EDE_BLOCK_SIZE,
  2489. .setkey = skcipher_des3_setkey,
  2490. },
  2491. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2492. DESC_HDR_SEL0_DEU |
  2493. DESC_HDR_MODE0_DEU_CBC |
  2494. DESC_HDR_MODE0_DEU_3DES,
  2495. },
  2496. /* AHASH algorithms. */
  2497. { .type = CRYPTO_ALG_TYPE_AHASH,
  2498. .alg.hash = {
  2499. .halg.digestsize = MD5_DIGEST_SIZE,
  2500. .halg.statesize = sizeof(struct talitos_export_state),
  2501. .halg.base = {
  2502. .cra_name = "md5",
  2503. .cra_driver_name = "md5-talitos",
  2504. .cra_blocksize = MD5_HMAC_BLOCK_SIZE,
  2505. .cra_flags = CRYPTO_ALG_ASYNC |
  2506. CRYPTO_ALG_ALLOCATES_MEMORY,
  2507. }
  2508. },
  2509. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2510. DESC_HDR_SEL0_MDEUA |
  2511. DESC_HDR_MODE0_MDEU_MD5,
  2512. },
  2513. { .type = CRYPTO_ALG_TYPE_AHASH,
  2514. .alg.hash = {
  2515. .halg.digestsize = SHA1_DIGEST_SIZE,
  2516. .halg.statesize = sizeof(struct talitos_export_state),
  2517. .halg.base = {
  2518. .cra_name = "sha1",
  2519. .cra_driver_name = "sha1-talitos",
  2520. .cra_blocksize = SHA1_BLOCK_SIZE,
  2521. .cra_flags = CRYPTO_ALG_ASYNC |
  2522. CRYPTO_ALG_ALLOCATES_MEMORY,
  2523. }
  2524. },
  2525. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2526. DESC_HDR_SEL0_MDEUA |
  2527. DESC_HDR_MODE0_MDEU_SHA1,
  2528. },
  2529. { .type = CRYPTO_ALG_TYPE_AHASH,
  2530. .alg.hash = {
  2531. .halg.digestsize = SHA224_DIGEST_SIZE,
  2532. .halg.statesize = sizeof(struct talitos_export_state),
  2533. .halg.base = {
  2534. .cra_name = "sha224",
  2535. .cra_driver_name = "sha224-talitos",
  2536. .cra_blocksize = SHA224_BLOCK_SIZE,
  2537. .cra_flags = CRYPTO_ALG_ASYNC |
  2538. CRYPTO_ALG_ALLOCATES_MEMORY,
  2539. }
  2540. },
  2541. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2542. DESC_HDR_SEL0_MDEUA |
  2543. DESC_HDR_MODE0_MDEU_SHA224,
  2544. },
  2545. { .type = CRYPTO_ALG_TYPE_AHASH,
  2546. .alg.hash = {
  2547. .halg.digestsize = SHA256_DIGEST_SIZE,
  2548. .halg.statesize = sizeof(struct talitos_export_state),
  2549. .halg.base = {
  2550. .cra_name = "sha256",
  2551. .cra_driver_name = "sha256-talitos",
  2552. .cra_blocksize = SHA256_BLOCK_SIZE,
  2553. .cra_flags = CRYPTO_ALG_ASYNC |
  2554. CRYPTO_ALG_ALLOCATES_MEMORY,
  2555. }
  2556. },
  2557. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2558. DESC_HDR_SEL0_MDEUA |
  2559. DESC_HDR_MODE0_MDEU_SHA256,
  2560. },
  2561. { .type = CRYPTO_ALG_TYPE_AHASH,
  2562. .alg.hash = {
  2563. .halg.digestsize = SHA384_DIGEST_SIZE,
  2564. .halg.statesize = sizeof(struct talitos_export_state),
  2565. .halg.base = {
  2566. .cra_name = "sha384",
  2567. .cra_driver_name = "sha384-talitos",
  2568. .cra_blocksize = SHA384_BLOCK_SIZE,
  2569. .cra_flags = CRYPTO_ALG_ASYNC |
  2570. CRYPTO_ALG_ALLOCATES_MEMORY,
  2571. }
  2572. },
  2573. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2574. DESC_HDR_SEL0_MDEUB |
  2575. DESC_HDR_MODE0_MDEUB_SHA384,
  2576. },
  2577. { .type = CRYPTO_ALG_TYPE_AHASH,
  2578. .alg.hash = {
  2579. .halg.digestsize = SHA512_DIGEST_SIZE,
  2580. .halg.statesize = sizeof(struct talitos_export_state),
  2581. .halg.base = {
  2582. .cra_name = "sha512",
  2583. .cra_driver_name = "sha512-talitos",
  2584. .cra_blocksize = SHA512_BLOCK_SIZE,
  2585. .cra_flags = CRYPTO_ALG_ASYNC |
  2586. CRYPTO_ALG_ALLOCATES_MEMORY,
  2587. }
  2588. },
  2589. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2590. DESC_HDR_SEL0_MDEUB |
  2591. DESC_HDR_MODE0_MDEUB_SHA512,
  2592. },
  2593. { .type = CRYPTO_ALG_TYPE_AHASH,
  2594. .alg.hash = {
  2595. .halg.digestsize = MD5_DIGEST_SIZE,
  2596. .halg.statesize = sizeof(struct talitos_export_state),
  2597. .halg.base = {
  2598. .cra_name = "hmac(md5)",
  2599. .cra_driver_name = "hmac-md5-talitos",
  2600. .cra_blocksize = MD5_HMAC_BLOCK_SIZE,
  2601. .cra_flags = CRYPTO_ALG_ASYNC |
  2602. CRYPTO_ALG_ALLOCATES_MEMORY,
  2603. }
  2604. },
  2605. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2606. DESC_HDR_SEL0_MDEUA |
  2607. DESC_HDR_MODE0_MDEU_MD5,
  2608. },
  2609. { .type = CRYPTO_ALG_TYPE_AHASH,
  2610. .alg.hash = {
  2611. .halg.digestsize = SHA1_DIGEST_SIZE,
  2612. .halg.statesize = sizeof(struct talitos_export_state),
  2613. .halg.base = {
  2614. .cra_name = "hmac(sha1)",
  2615. .cra_driver_name = "hmac-sha1-talitos",
  2616. .cra_blocksize = SHA1_BLOCK_SIZE,
  2617. .cra_flags = CRYPTO_ALG_ASYNC |
  2618. CRYPTO_ALG_ALLOCATES_MEMORY,
  2619. }
  2620. },
  2621. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2622. DESC_HDR_SEL0_MDEUA |
  2623. DESC_HDR_MODE0_MDEU_SHA1,
  2624. },
  2625. { .type = CRYPTO_ALG_TYPE_AHASH,
  2626. .alg.hash = {
  2627. .halg.digestsize = SHA224_DIGEST_SIZE,
  2628. .halg.statesize = sizeof(struct talitos_export_state),
  2629. .halg.base = {
  2630. .cra_name = "hmac(sha224)",
  2631. .cra_driver_name = "hmac-sha224-talitos",
  2632. .cra_blocksize = SHA224_BLOCK_SIZE,
  2633. .cra_flags = CRYPTO_ALG_ASYNC |
  2634. CRYPTO_ALG_ALLOCATES_MEMORY,
  2635. }
  2636. },
  2637. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2638. DESC_HDR_SEL0_MDEUA |
  2639. DESC_HDR_MODE0_MDEU_SHA224,
  2640. },
  2641. { .type = CRYPTO_ALG_TYPE_AHASH,
  2642. .alg.hash = {
  2643. .halg.digestsize = SHA256_DIGEST_SIZE,
  2644. .halg.statesize = sizeof(struct talitos_export_state),
  2645. .halg.base = {
  2646. .cra_name = "hmac(sha256)",
  2647. .cra_driver_name = "hmac-sha256-talitos",
  2648. .cra_blocksize = SHA256_BLOCK_SIZE,
  2649. .cra_flags = CRYPTO_ALG_ASYNC |
  2650. CRYPTO_ALG_ALLOCATES_MEMORY,
  2651. }
  2652. },
  2653. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2654. DESC_HDR_SEL0_MDEUA |
  2655. DESC_HDR_MODE0_MDEU_SHA256,
  2656. },
  2657. { .type = CRYPTO_ALG_TYPE_AHASH,
  2658. .alg.hash = {
  2659. .halg.digestsize = SHA384_DIGEST_SIZE,
  2660. .halg.statesize = sizeof(struct talitos_export_state),
  2661. .halg.base = {
  2662. .cra_name = "hmac(sha384)",
  2663. .cra_driver_name = "hmac-sha384-talitos",
  2664. .cra_blocksize = SHA384_BLOCK_SIZE,
  2665. .cra_flags = CRYPTO_ALG_ASYNC |
  2666. CRYPTO_ALG_ALLOCATES_MEMORY,
  2667. }
  2668. },
  2669. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2670. DESC_HDR_SEL0_MDEUB |
  2671. DESC_HDR_MODE0_MDEUB_SHA384,
  2672. },
  2673. { .type = CRYPTO_ALG_TYPE_AHASH,
  2674. .alg.hash = {
  2675. .halg.digestsize = SHA512_DIGEST_SIZE,
  2676. .halg.statesize = sizeof(struct talitos_export_state),
  2677. .halg.base = {
  2678. .cra_name = "hmac(sha512)",
  2679. .cra_driver_name = "hmac-sha512-talitos",
  2680. .cra_blocksize = SHA512_BLOCK_SIZE,
  2681. .cra_flags = CRYPTO_ALG_ASYNC |
  2682. CRYPTO_ALG_ALLOCATES_MEMORY,
  2683. }
  2684. },
  2685. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2686. DESC_HDR_SEL0_MDEUB |
  2687. DESC_HDR_MODE0_MDEUB_SHA512,
  2688. }
  2689. };
  2690. struct talitos_crypto_alg {
  2691. struct list_head entry;
  2692. struct device *dev;
  2693. struct talitos_alg_template algt;
  2694. };
  2695. static int talitos_init_common(struct talitos_ctx *ctx,
  2696. struct talitos_crypto_alg *talitos_alg)
  2697. {
  2698. struct talitos_private *priv;
  2699. /* update context with ptr to dev */
  2700. ctx->dev = talitos_alg->dev;
  2701. /* assign SEC channel to tfm in round-robin fashion */
  2702. priv = dev_get_drvdata(ctx->dev);
  2703. ctx->ch = atomic_inc_return(&priv->last_chan) &
  2704. (priv->num_channels - 1);
  2705. /* copy descriptor header template value */
  2706. ctx->desc_hdr_template = talitos_alg->algt.desc_hdr_template;
  2707. /* select done notification */
  2708. ctx->desc_hdr_template |= DESC_HDR_DONE_NOTIFY;
  2709. return 0;
  2710. }
  2711. static int talitos_cra_init_aead(struct crypto_aead *tfm)
  2712. {
  2713. struct aead_alg *alg = crypto_aead_alg(tfm);
  2714. struct talitos_crypto_alg *talitos_alg;
  2715. struct talitos_ctx *ctx = crypto_aead_ctx(tfm);
  2716. talitos_alg = container_of(alg, struct talitos_crypto_alg,
  2717. algt.alg.aead);
  2718. return talitos_init_common(ctx, talitos_alg);
  2719. }
  2720. static int talitos_cra_init_skcipher(struct crypto_skcipher *tfm)
  2721. {
  2722. struct skcipher_alg *alg = crypto_skcipher_alg(tfm);
  2723. struct talitos_crypto_alg *talitos_alg;
  2724. struct talitos_ctx *ctx = crypto_skcipher_ctx(tfm);
  2725. talitos_alg = container_of(alg, struct talitos_crypto_alg,
  2726. algt.alg.skcipher);
  2727. return talitos_init_common(ctx, talitos_alg);
  2728. }
  2729. static int talitos_cra_init_ahash(struct crypto_tfm *tfm)
  2730. {
  2731. struct crypto_alg *alg = tfm->__crt_alg;
  2732. struct talitos_crypto_alg *talitos_alg;
  2733. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2734. talitos_alg = container_of(__crypto_ahash_alg(alg),
  2735. struct talitos_crypto_alg,
  2736. algt.alg.hash);
  2737. ctx->keylen = 0;
  2738. crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
  2739. sizeof(struct talitos_ahash_req_ctx));
  2740. return talitos_init_common(ctx, talitos_alg);
  2741. }
  2742. static void talitos_cra_exit(struct crypto_tfm *tfm)
  2743. {
  2744. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2745. struct device *dev = ctx->dev;
  2746. if (ctx->keylen)
  2747. dma_unmap_single(dev, ctx->dma_key, ctx->keylen, DMA_TO_DEVICE);
  2748. }
  2749. /*
  2750. * given the alg's descriptor header template, determine whether descriptor
  2751. * type and primary/secondary execution units required match the hw
  2752. * capabilities description provided in the device tree node.
  2753. */
  2754. static int hw_supports(struct device *dev, __be32 desc_hdr_template)
  2755. {
  2756. struct talitos_private *priv = dev_get_drvdata(dev);
  2757. int ret;
  2758. ret = (1 << DESC_TYPE(desc_hdr_template) & priv->desc_types) &&
  2759. (1 << PRIMARY_EU(desc_hdr_template) & priv->exec_units);
  2760. if (SECONDARY_EU(desc_hdr_template))
  2761. ret = ret && (1 << SECONDARY_EU(desc_hdr_template)
  2762. & priv->exec_units);
  2763. return ret;
  2764. }
  2765. static int talitos_remove(struct platform_device *ofdev)
  2766. {
  2767. struct device *dev = &ofdev->dev;
  2768. struct talitos_private *priv = dev_get_drvdata(dev);
  2769. struct talitos_crypto_alg *t_alg, *n;
  2770. int i;
  2771. list_for_each_entry_safe(t_alg, n, &priv->alg_list, entry) {
  2772. switch (t_alg->algt.type) {
  2773. case CRYPTO_ALG_TYPE_SKCIPHER:
  2774. crypto_unregister_skcipher(&t_alg->algt.alg.skcipher);
  2775. break;
  2776. case CRYPTO_ALG_TYPE_AEAD:
  2777. crypto_unregister_aead(&t_alg->algt.alg.aead);
  2778. break;
  2779. case CRYPTO_ALG_TYPE_AHASH:
  2780. crypto_unregister_ahash(&t_alg->algt.alg.hash);
  2781. break;
  2782. }
  2783. list_del(&t_alg->entry);
  2784. }
  2785. if (hw_supports(dev, DESC_HDR_SEL0_RNG))
  2786. talitos_unregister_rng(dev);
  2787. for (i = 0; i < 2; i++)
  2788. if (priv->irq[i]) {
  2789. free_irq(priv->irq[i], dev);
  2790. irq_dispose_mapping(priv->irq[i]);
  2791. }
  2792. tasklet_kill(&priv->done_task[0]);
  2793. if (priv->irq[1])
  2794. tasklet_kill(&priv->done_task[1]);
  2795. return 0;
  2796. }
  2797. static struct talitos_crypto_alg *talitos_alg_alloc(struct device *dev,
  2798. struct talitos_alg_template
  2799. *template)
  2800. {
  2801. struct talitos_private *priv = dev_get_drvdata(dev);
  2802. struct talitos_crypto_alg *t_alg;
  2803. struct crypto_alg *alg;
  2804. t_alg = devm_kzalloc(dev, sizeof(struct talitos_crypto_alg),
  2805. GFP_KERNEL);
  2806. if (!t_alg)
  2807. return ERR_PTR(-ENOMEM);
  2808. t_alg->algt = *template;
  2809. switch (t_alg->algt.type) {
  2810. case CRYPTO_ALG_TYPE_SKCIPHER:
  2811. alg = &t_alg->algt.alg.skcipher.base;
  2812. alg->cra_exit = talitos_cra_exit;
  2813. t_alg->algt.alg.skcipher.init = talitos_cra_init_skcipher;
  2814. t_alg->algt.alg.skcipher.setkey =
  2815. t_alg->algt.alg.skcipher.setkey ?: skcipher_setkey;
  2816. t_alg->algt.alg.skcipher.encrypt = skcipher_encrypt;
  2817. t_alg->algt.alg.skcipher.decrypt = skcipher_decrypt;
  2818. if (!strcmp(alg->cra_name, "ctr(aes)") && !has_ftr_sec1(priv) &&
  2819. DESC_TYPE(t_alg->algt.desc_hdr_template) !=
  2820. DESC_TYPE(DESC_HDR_TYPE_AESU_CTR_NONSNOOP)) {
  2821. devm_kfree(dev, t_alg);
  2822. return ERR_PTR(-ENOTSUPP);
  2823. }
  2824. break;
  2825. case CRYPTO_ALG_TYPE_AEAD:
  2826. alg = &t_alg->algt.alg.aead.base;
  2827. alg->cra_exit = talitos_cra_exit;
  2828. t_alg->algt.alg.aead.init = talitos_cra_init_aead;
  2829. t_alg->algt.alg.aead.setkey = t_alg->algt.alg.aead.setkey ?:
  2830. aead_setkey;
  2831. t_alg->algt.alg.aead.encrypt = aead_encrypt;
  2832. t_alg->algt.alg.aead.decrypt = aead_decrypt;
  2833. if (!(priv->features & TALITOS_FTR_SHA224_HWINIT) &&
  2834. !strncmp(alg->cra_name, "authenc(hmac(sha224)", 20)) {
  2835. devm_kfree(dev, t_alg);
  2836. return ERR_PTR(-ENOTSUPP);
  2837. }
  2838. break;
  2839. case CRYPTO_ALG_TYPE_AHASH:
  2840. alg = &t_alg->algt.alg.hash.halg.base;
  2841. alg->cra_init = talitos_cra_init_ahash;
  2842. alg->cra_exit = talitos_cra_exit;
  2843. t_alg->algt.alg.hash.init = ahash_init;
  2844. t_alg->algt.alg.hash.update = ahash_update;
  2845. t_alg->algt.alg.hash.final = ahash_final;
  2846. t_alg->algt.alg.hash.finup = ahash_finup;
  2847. t_alg->algt.alg.hash.digest = ahash_digest;
  2848. if (!strncmp(alg->cra_name, "hmac", 4))
  2849. t_alg->algt.alg.hash.setkey = ahash_setkey;
  2850. t_alg->algt.alg.hash.import = ahash_import;
  2851. t_alg->algt.alg.hash.export = ahash_export;
  2852. if (!(priv->features & TALITOS_FTR_HMAC_OK) &&
  2853. !strncmp(alg->cra_name, "hmac", 4)) {
  2854. devm_kfree(dev, t_alg);
  2855. return ERR_PTR(-ENOTSUPP);
  2856. }
  2857. if (!(priv->features & TALITOS_FTR_SHA224_HWINIT) &&
  2858. (!strcmp(alg->cra_name, "sha224") ||
  2859. !strcmp(alg->cra_name, "hmac(sha224)"))) {
  2860. t_alg->algt.alg.hash.init = ahash_init_sha224_swinit;
  2861. t_alg->algt.desc_hdr_template =
  2862. DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2863. DESC_HDR_SEL0_MDEUA |
  2864. DESC_HDR_MODE0_MDEU_SHA256;
  2865. }
  2866. break;
  2867. default:
  2868. dev_err(dev, "unknown algorithm type %d\n", t_alg->algt.type);
  2869. devm_kfree(dev, t_alg);
  2870. return ERR_PTR(-EINVAL);
  2871. }
  2872. alg->cra_module = THIS_MODULE;
  2873. if (t_alg->algt.priority)
  2874. alg->cra_priority = t_alg->algt.priority;
  2875. else
  2876. alg->cra_priority = TALITOS_CRA_PRIORITY;
  2877. if (has_ftr_sec1(priv))
  2878. alg->cra_alignmask = 3;
  2879. else
  2880. alg->cra_alignmask = 0;
  2881. alg->cra_ctxsize = sizeof(struct talitos_ctx);
  2882. alg->cra_flags |= CRYPTO_ALG_KERN_DRIVER_ONLY;
  2883. t_alg->dev = dev;
  2884. return t_alg;
  2885. }
  2886. static int talitos_probe_irq(struct platform_device *ofdev)
  2887. {
  2888. struct device *dev = &ofdev->dev;
  2889. struct device_node *np = ofdev->dev.of_node;
  2890. struct talitos_private *priv = dev_get_drvdata(dev);
  2891. int err;
  2892. bool is_sec1 = has_ftr_sec1(priv);
  2893. priv->irq[0] = irq_of_parse_and_map(np, 0);
  2894. if (!priv->irq[0]) {
  2895. dev_err(dev, "failed to map irq\n");
  2896. return -EINVAL;
  2897. }
  2898. if (is_sec1) {
  2899. err = request_irq(priv->irq[0], talitos1_interrupt_4ch, 0,
  2900. dev_driver_string(dev), dev);
  2901. goto primary_out;
  2902. }
  2903. priv->irq[1] = irq_of_parse_and_map(np, 1);
  2904. /* get the primary irq line */
  2905. if (!priv->irq[1]) {
  2906. err = request_irq(priv->irq[0], talitos2_interrupt_4ch, 0,
  2907. dev_driver_string(dev), dev);
  2908. goto primary_out;
  2909. }
  2910. err = request_irq(priv->irq[0], talitos2_interrupt_ch0_2, 0,
  2911. dev_driver_string(dev), dev);
  2912. if (err)
  2913. goto primary_out;
  2914. /* get the secondary irq line */
  2915. err = request_irq(priv->irq[1], talitos2_interrupt_ch1_3, 0,
  2916. dev_driver_string(dev), dev);
  2917. if (err) {
  2918. dev_err(dev, "failed to request secondary irq\n");
  2919. irq_dispose_mapping(priv->irq[1]);
  2920. priv->irq[1] = 0;
  2921. }
  2922. return err;
  2923. primary_out:
  2924. if (err) {
  2925. dev_err(dev, "failed to request primary irq\n");
  2926. irq_dispose_mapping(priv->irq[0]);
  2927. priv->irq[0] = 0;
  2928. }
  2929. return err;
  2930. }
  2931. static int talitos_probe(struct platform_device *ofdev)
  2932. {
  2933. struct device *dev = &ofdev->dev;
  2934. struct device_node *np = ofdev->dev.of_node;
  2935. struct talitos_private *priv;
  2936. int i, err;
  2937. int stride;
  2938. struct resource *res;
  2939. priv = devm_kzalloc(dev, sizeof(struct talitos_private), GFP_KERNEL);
  2940. if (!priv)
  2941. return -ENOMEM;
  2942. INIT_LIST_HEAD(&priv->alg_list);
  2943. dev_set_drvdata(dev, priv);
  2944. priv->ofdev = ofdev;
  2945. spin_lock_init(&priv->reg_lock);
  2946. res = platform_get_resource(ofdev, IORESOURCE_MEM, 0);
  2947. if (!res)
  2948. return -ENXIO;
  2949. priv->reg = devm_ioremap(dev, res->start, resource_size(res));
  2950. if (!priv->reg) {
  2951. dev_err(dev, "failed to of_iomap\n");
  2952. err = -ENOMEM;
  2953. goto err_out;
  2954. }
  2955. /* get SEC version capabilities from device tree */
  2956. of_property_read_u32(np, "fsl,num-channels", &priv->num_channels);
  2957. of_property_read_u32(np, "fsl,channel-fifo-len", &priv->chfifo_len);
  2958. of_property_read_u32(np, "fsl,exec-units-mask", &priv->exec_units);
  2959. of_property_read_u32(np, "fsl,descriptor-types-mask",
  2960. &priv->desc_types);
  2961. if (!is_power_of_2(priv->num_channels) || !priv->chfifo_len ||
  2962. !priv->exec_units || !priv->desc_types) {
  2963. dev_err(dev, "invalid property data in device tree node\n");
  2964. err = -EINVAL;
  2965. goto err_out;
  2966. }
  2967. if (of_device_is_compatible(np, "fsl,sec3.0"))
  2968. priv->features |= TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT;
  2969. if (of_device_is_compatible(np, "fsl,sec2.1"))
  2970. priv->features |= TALITOS_FTR_HW_AUTH_CHECK |
  2971. TALITOS_FTR_SHA224_HWINIT |
  2972. TALITOS_FTR_HMAC_OK;
  2973. if (of_device_is_compatible(np, "fsl,sec1.0"))
  2974. priv->features |= TALITOS_FTR_SEC1;
  2975. if (of_device_is_compatible(np, "fsl,sec1.2")) {
  2976. priv->reg_deu = priv->reg + TALITOS12_DEU;
  2977. priv->reg_aesu = priv->reg + TALITOS12_AESU;
  2978. priv->reg_mdeu = priv->reg + TALITOS12_MDEU;
  2979. stride = TALITOS1_CH_STRIDE;
  2980. } else if (of_device_is_compatible(np, "fsl,sec1.0")) {
  2981. priv->reg_deu = priv->reg + TALITOS10_DEU;
  2982. priv->reg_aesu = priv->reg + TALITOS10_AESU;
  2983. priv->reg_mdeu = priv->reg + TALITOS10_MDEU;
  2984. priv->reg_afeu = priv->reg + TALITOS10_AFEU;
  2985. priv->reg_rngu = priv->reg + TALITOS10_RNGU;
  2986. priv->reg_pkeu = priv->reg + TALITOS10_PKEU;
  2987. stride = TALITOS1_CH_STRIDE;
  2988. } else {
  2989. priv->reg_deu = priv->reg + TALITOS2_DEU;
  2990. priv->reg_aesu = priv->reg + TALITOS2_AESU;
  2991. priv->reg_mdeu = priv->reg + TALITOS2_MDEU;
  2992. priv->reg_afeu = priv->reg + TALITOS2_AFEU;
  2993. priv->reg_rngu = priv->reg + TALITOS2_RNGU;
  2994. priv->reg_pkeu = priv->reg + TALITOS2_PKEU;
  2995. priv->reg_keu = priv->reg + TALITOS2_KEU;
  2996. priv->reg_crcu = priv->reg + TALITOS2_CRCU;
  2997. stride = TALITOS2_CH_STRIDE;
  2998. }
  2999. err = talitos_probe_irq(ofdev);
  3000. if (err)
  3001. goto err_out;
  3002. if (has_ftr_sec1(priv)) {
  3003. if (priv->num_channels == 1)
  3004. tasklet_init(&priv->done_task[0], talitos1_done_ch0,
  3005. (unsigned long)dev);
  3006. else
  3007. tasklet_init(&priv->done_task[0], talitos1_done_4ch,
  3008. (unsigned long)dev);
  3009. } else {
  3010. if (priv->irq[1]) {
  3011. tasklet_init(&priv->done_task[0], talitos2_done_ch0_2,
  3012. (unsigned long)dev);
  3013. tasklet_init(&priv->done_task[1], talitos2_done_ch1_3,
  3014. (unsigned long)dev);
  3015. } else if (priv->num_channels == 1) {
  3016. tasklet_init(&priv->done_task[0], talitos2_done_ch0,
  3017. (unsigned long)dev);
  3018. } else {
  3019. tasklet_init(&priv->done_task[0], talitos2_done_4ch,
  3020. (unsigned long)dev);
  3021. }
  3022. }
  3023. priv->chan = devm_kcalloc(dev,
  3024. priv->num_channels,
  3025. sizeof(struct talitos_channel),
  3026. GFP_KERNEL);
  3027. if (!priv->chan) {
  3028. dev_err(dev, "failed to allocate channel management space\n");
  3029. err = -ENOMEM;
  3030. goto err_out;
  3031. }
  3032. priv->fifo_len = roundup_pow_of_two(priv->chfifo_len);
  3033. for (i = 0; i < priv->num_channels; i++) {
  3034. priv->chan[i].reg = priv->reg + stride * (i + 1);
  3035. if (!priv->irq[1] || !(i & 1))
  3036. priv->chan[i].reg += TALITOS_CH_BASE_OFFSET;
  3037. spin_lock_init(&priv->chan[i].head_lock);
  3038. spin_lock_init(&priv->chan[i].tail_lock);
  3039. priv->chan[i].fifo = devm_kcalloc(dev,
  3040. priv->fifo_len,
  3041. sizeof(struct talitos_request),
  3042. GFP_KERNEL);
  3043. if (!priv->chan[i].fifo) {
  3044. dev_err(dev, "failed to allocate request fifo %d\n", i);
  3045. err = -ENOMEM;
  3046. goto err_out;
  3047. }
  3048. atomic_set(&priv->chan[i].submit_count,
  3049. -(priv->chfifo_len - 1));
  3050. }
  3051. dma_set_mask(dev, DMA_BIT_MASK(36));
  3052. /* reset and initialize the h/w */
  3053. err = init_device(dev);
  3054. if (err) {
  3055. dev_err(dev, "failed to initialize device\n");
  3056. goto err_out;
  3057. }
  3058. /* register the RNG, if available */
  3059. if (hw_supports(dev, DESC_HDR_SEL0_RNG)) {
  3060. err = talitos_register_rng(dev);
  3061. if (err) {
  3062. dev_err(dev, "failed to register hwrng: %d\n", err);
  3063. goto err_out;
  3064. } else
  3065. dev_info(dev, "hwrng\n");
  3066. }
  3067. /* register crypto algorithms the device supports */
  3068. for (i = 0; i < ARRAY_SIZE(driver_algs); i++) {
  3069. if (hw_supports(dev, driver_algs[i].desc_hdr_template)) {
  3070. struct talitos_crypto_alg *t_alg;
  3071. struct crypto_alg *alg = NULL;
  3072. t_alg = talitos_alg_alloc(dev, &driver_algs[i]);
  3073. if (IS_ERR(t_alg)) {
  3074. err = PTR_ERR(t_alg);
  3075. if (err == -ENOTSUPP)
  3076. continue;
  3077. goto err_out;
  3078. }
  3079. switch (t_alg->algt.type) {
  3080. case CRYPTO_ALG_TYPE_SKCIPHER:
  3081. err = crypto_register_skcipher(
  3082. &t_alg->algt.alg.skcipher);
  3083. alg = &t_alg->algt.alg.skcipher.base;
  3084. break;
  3085. case CRYPTO_ALG_TYPE_AEAD:
  3086. err = crypto_register_aead(
  3087. &t_alg->algt.alg.aead);
  3088. alg = &t_alg->algt.alg.aead.base;
  3089. break;
  3090. case CRYPTO_ALG_TYPE_AHASH:
  3091. err = crypto_register_ahash(
  3092. &t_alg->algt.alg.hash);
  3093. alg = &t_alg->algt.alg.hash.halg.base;
  3094. break;
  3095. }
  3096. if (err) {
  3097. dev_err(dev, "%s alg registration failed\n",
  3098. alg->cra_driver_name);
  3099. devm_kfree(dev, t_alg);
  3100. } else
  3101. list_add_tail(&t_alg->entry, &priv->alg_list);
  3102. }
  3103. }
  3104. if (!list_empty(&priv->alg_list))
  3105. dev_info(dev, "%s algorithms registered in /proc/crypto\n",
  3106. (char *)of_get_property(np, "compatible", NULL));
  3107. return 0;
  3108. err_out:
  3109. talitos_remove(ofdev);
  3110. return err;
  3111. }
  3112. static const struct of_device_id talitos_match[] = {
  3113. #ifdef CONFIG_CRYPTO_DEV_TALITOS1
  3114. {
  3115. .compatible = "fsl,sec1.0",
  3116. },
  3117. #endif
  3118. #ifdef CONFIG_CRYPTO_DEV_TALITOS2
  3119. {
  3120. .compatible = "fsl,sec2.0",
  3121. },
  3122. #endif
  3123. {},
  3124. };
  3125. MODULE_DEVICE_TABLE(of, talitos_match);
  3126. static struct platform_driver talitos_driver = {
  3127. .driver = {
  3128. .name = "talitos",
  3129. .of_match_table = talitos_match,
  3130. },
  3131. .probe = talitos_probe,
  3132. .remove = talitos_remove,
  3133. };
  3134. module_platform_driver(talitos_driver);
  3135. MODULE_LICENSE("GPL");
  3136. MODULE_AUTHOR("Kim Phillips <[email protected]>");
  3137. MODULE_DESCRIPTION("Freescale integrated security engine (SEC) driver");