cc_driver.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679
  1. // SPDX-License-Identifier: GPL-2.0
  2. /* Copyright (C) 2012-2019 ARM Limited or its affiliates. */
  3. #include <linux/kernel.h>
  4. #include <linux/module.h>
  5. #include <linux/crypto.h>
  6. #include <linux/moduleparam.h>
  7. #include <linux/types.h>
  8. #include <linux/interrupt.h>
  9. #include <linux/platform_device.h>
  10. #include <linux/slab.h>
  11. #include <linux/spinlock.h>
  12. #include <linux/of.h>
  13. #include <linux/clk.h>
  14. #include <linux/of_address.h>
  15. #include <linux/of_device.h>
  16. #include <linux/pm_runtime.h>
  17. #include "cc_driver.h"
  18. #include "cc_request_mgr.h"
  19. #include "cc_buffer_mgr.h"
  20. #include "cc_debugfs.h"
  21. #include "cc_cipher.h"
  22. #include "cc_aead.h"
  23. #include "cc_hash.h"
  24. #include "cc_sram_mgr.h"
  25. #include "cc_pm.h"
  26. #include "cc_fips.h"
  27. bool cc_dump_desc;
  28. module_param_named(dump_desc, cc_dump_desc, bool, 0600);
  29. MODULE_PARM_DESC(cc_dump_desc, "Dump descriptors to kernel log as debugging aid");
  30. bool cc_dump_bytes;
  31. module_param_named(dump_bytes, cc_dump_bytes, bool, 0600);
  32. MODULE_PARM_DESC(cc_dump_bytes, "Dump buffers to kernel log as debugging aid");
  33. static bool cc_sec_disable;
  34. module_param_named(sec_disable, cc_sec_disable, bool, 0600);
  35. MODULE_PARM_DESC(cc_sec_disable, "Disable security functions");
  36. struct cc_hw_data {
  37. char *name;
  38. enum cc_hw_rev rev;
  39. u32 sig;
  40. u32 cidr_0123;
  41. u32 pidr_0124;
  42. int std_bodies;
  43. };
  44. #define CC_NUM_IDRS 4
  45. #define CC_HW_RESET_LOOP_COUNT 10
  46. /* Note: PIDR3 holds CMOD/Rev so ignored for HW identification purposes */
  47. static const u32 pidr_0124_offsets[CC_NUM_IDRS] = {
  48. CC_REG(PERIPHERAL_ID_0), CC_REG(PERIPHERAL_ID_1),
  49. CC_REG(PERIPHERAL_ID_2), CC_REG(PERIPHERAL_ID_4)
  50. };
  51. static const u32 cidr_0123_offsets[CC_NUM_IDRS] = {
  52. CC_REG(COMPONENT_ID_0), CC_REG(COMPONENT_ID_1),
  53. CC_REG(COMPONENT_ID_2), CC_REG(COMPONENT_ID_3)
  54. };
  55. /* Hardware revisions defs. */
  56. /* The 703 is a OSCCA only variant of the 713 */
  57. static const struct cc_hw_data cc703_hw = {
  58. .name = "703", .rev = CC_HW_REV_713, .cidr_0123 = 0xB105F00DU,
  59. .pidr_0124 = 0x040BB0D0U, .std_bodies = CC_STD_OSCCA
  60. };
  61. static const struct cc_hw_data cc713_hw = {
  62. .name = "713", .rev = CC_HW_REV_713, .cidr_0123 = 0xB105F00DU,
  63. .pidr_0124 = 0x040BB0D0U, .std_bodies = CC_STD_ALL
  64. };
  65. static const struct cc_hw_data cc712_hw = {
  66. .name = "712", .rev = CC_HW_REV_712, .sig = 0xDCC71200U,
  67. .std_bodies = CC_STD_ALL
  68. };
  69. static const struct cc_hw_data cc710_hw = {
  70. .name = "710", .rev = CC_HW_REV_710, .sig = 0xDCC63200U,
  71. .std_bodies = CC_STD_ALL
  72. };
  73. static const struct cc_hw_data cc630p_hw = {
  74. .name = "630P", .rev = CC_HW_REV_630, .sig = 0xDCC63000U,
  75. .std_bodies = CC_STD_ALL
  76. };
  77. static const struct of_device_id arm_ccree_dev_of_match[] = {
  78. { .compatible = "arm,cryptocell-703-ree", .data = &cc703_hw },
  79. { .compatible = "arm,cryptocell-713-ree", .data = &cc713_hw },
  80. { .compatible = "arm,cryptocell-712-ree", .data = &cc712_hw },
  81. { .compatible = "arm,cryptocell-710-ree", .data = &cc710_hw },
  82. { .compatible = "arm,cryptocell-630p-ree", .data = &cc630p_hw },
  83. {}
  84. };
  85. MODULE_DEVICE_TABLE(of, arm_ccree_dev_of_match);
  86. static void init_cc_cache_params(struct cc_drvdata *drvdata)
  87. {
  88. struct device *dev = drvdata_to_dev(drvdata);
  89. u32 cache_params, ace_const, val;
  90. u64 mask;
  91. /* compute CC_AXIM_CACHE_PARAMS */
  92. cache_params = cc_ioread(drvdata, CC_REG(AXIM_CACHE_PARAMS));
  93. dev_dbg(dev, "Cache params previous: 0x%08X\n", cache_params);
  94. /* non cached or write-back, write allocate */
  95. val = drvdata->coherent ? 0xb : 0x2;
  96. mask = CC_GENMASK(CC_AXIM_CACHE_PARAMS_AWCACHE);
  97. cache_params &= ~mask;
  98. cache_params |= FIELD_PREP(mask, val);
  99. mask = CC_GENMASK(CC_AXIM_CACHE_PARAMS_AWCACHE_LAST);
  100. cache_params &= ~mask;
  101. cache_params |= FIELD_PREP(mask, val);
  102. mask = CC_GENMASK(CC_AXIM_CACHE_PARAMS_ARCACHE);
  103. cache_params &= ~mask;
  104. cache_params |= FIELD_PREP(mask, val);
  105. drvdata->cache_params = cache_params;
  106. dev_dbg(dev, "Cache params current: 0x%08X\n", cache_params);
  107. if (drvdata->hw_rev <= CC_HW_REV_710)
  108. return;
  109. /* compute CC_AXIM_ACE_CONST */
  110. ace_const = cc_ioread(drvdata, CC_REG(AXIM_ACE_CONST));
  111. dev_dbg(dev, "ACE-const previous: 0x%08X\n", ace_const);
  112. /* system or outer-sharable */
  113. val = drvdata->coherent ? 0x2 : 0x3;
  114. mask = CC_GENMASK(CC_AXIM_ACE_CONST_ARDOMAIN);
  115. ace_const &= ~mask;
  116. ace_const |= FIELD_PREP(mask, val);
  117. mask = CC_GENMASK(CC_AXIM_ACE_CONST_AWDOMAIN);
  118. ace_const &= ~mask;
  119. ace_const |= FIELD_PREP(mask, val);
  120. dev_dbg(dev, "ACE-const current: 0x%08X\n", ace_const);
  121. drvdata->ace_const = ace_const;
  122. }
  123. static u32 cc_read_idr(struct cc_drvdata *drvdata, const u32 *idr_offsets)
  124. {
  125. int i;
  126. union {
  127. u8 regs[CC_NUM_IDRS];
  128. __le32 val;
  129. } idr;
  130. for (i = 0; i < CC_NUM_IDRS; ++i)
  131. idr.regs[i] = cc_ioread(drvdata, idr_offsets[i]);
  132. return le32_to_cpu(idr.val);
  133. }
  134. void __dump_byte_array(const char *name, const u8 *buf, size_t len)
  135. {
  136. char prefix[64];
  137. if (!buf)
  138. return;
  139. snprintf(prefix, sizeof(prefix), "%s[%zu]: ", name, len);
  140. print_hex_dump(KERN_DEBUG, prefix, DUMP_PREFIX_ADDRESS, 16, 1, buf,
  141. len, false);
  142. }
  143. static irqreturn_t cc_isr(int irq, void *dev_id)
  144. {
  145. struct cc_drvdata *drvdata = (struct cc_drvdata *)dev_id;
  146. struct device *dev = drvdata_to_dev(drvdata);
  147. u32 irr;
  148. u32 imr;
  149. /* STAT_OP_TYPE_GENERIC STAT_PHASE_0: Interrupt */
  150. /* if driver suspended return, probably shared interrupt */
  151. if (pm_runtime_suspended(dev))
  152. return IRQ_NONE;
  153. /* read the interrupt status */
  154. irr = cc_ioread(drvdata, CC_REG(HOST_IRR));
  155. dev_dbg(dev, "Got IRR=0x%08X\n", irr);
  156. if (irr == 0) /* Probably shared interrupt line */
  157. return IRQ_NONE;
  158. imr = cc_ioread(drvdata, CC_REG(HOST_IMR));
  159. /* clear interrupt - must be before processing events */
  160. cc_iowrite(drvdata, CC_REG(HOST_ICR), irr);
  161. drvdata->irq = irr;
  162. /* Completion interrupt - most probable */
  163. if (irr & drvdata->comp_mask) {
  164. /* Mask all completion interrupts - will be unmasked in
  165. * deferred service handler
  166. */
  167. cc_iowrite(drvdata, CC_REG(HOST_IMR), imr | drvdata->comp_mask);
  168. irr &= ~drvdata->comp_mask;
  169. complete_request(drvdata);
  170. }
  171. #ifdef CONFIG_CRYPTO_FIPS
  172. /* TEE FIPS interrupt */
  173. if (irr & CC_GPR0_IRQ_MASK) {
  174. /* Mask interrupt - will be unmasked in Deferred service
  175. * handler
  176. */
  177. cc_iowrite(drvdata, CC_REG(HOST_IMR), imr | CC_GPR0_IRQ_MASK);
  178. irr &= ~CC_GPR0_IRQ_MASK;
  179. fips_handler(drvdata);
  180. }
  181. #endif
  182. /* AXI error interrupt */
  183. if (irr & CC_AXI_ERR_IRQ_MASK) {
  184. u32 axi_err;
  185. /* Read the AXI error ID */
  186. axi_err = cc_ioread(drvdata, CC_REG(AXIM_MON_ERR));
  187. dev_dbg(dev, "AXI completion error: axim_mon_err=0x%08X\n",
  188. axi_err);
  189. irr &= ~CC_AXI_ERR_IRQ_MASK;
  190. }
  191. if (irr) {
  192. dev_dbg_ratelimited(dev, "IRR includes unknown cause bits (0x%08X)\n",
  193. irr);
  194. /* Just warning */
  195. }
  196. return IRQ_HANDLED;
  197. }
  198. bool cc_wait_for_reset_completion(struct cc_drvdata *drvdata)
  199. {
  200. unsigned int val;
  201. unsigned int i;
  202. /* 712/710/63 has no reset completion indication, always return true */
  203. if (drvdata->hw_rev <= CC_HW_REV_712)
  204. return true;
  205. for (i = 0; i < CC_HW_RESET_LOOP_COUNT; i++) {
  206. /* in cc7x3 NVM_IS_IDLE indicates that CC reset is
  207. * completed and device is fully functional
  208. */
  209. val = cc_ioread(drvdata, CC_REG(NVM_IS_IDLE));
  210. if (val & CC_NVM_IS_IDLE_MASK) {
  211. /* hw indicate reset completed */
  212. return true;
  213. }
  214. /* allow scheduling other process on the processor */
  215. schedule();
  216. }
  217. /* reset not completed */
  218. return false;
  219. }
  220. int init_cc_regs(struct cc_drvdata *drvdata)
  221. {
  222. unsigned int val;
  223. struct device *dev = drvdata_to_dev(drvdata);
  224. /* Unmask all AXI interrupt sources AXI_CFG1 register */
  225. /* AXI interrupt config are obsoleted startign at cc7x3 */
  226. if (drvdata->hw_rev <= CC_HW_REV_712) {
  227. val = cc_ioread(drvdata, CC_REG(AXIM_CFG));
  228. cc_iowrite(drvdata, CC_REG(AXIM_CFG), val & ~CC_AXI_IRQ_MASK);
  229. dev_dbg(dev, "AXIM_CFG=0x%08X\n",
  230. cc_ioread(drvdata, CC_REG(AXIM_CFG)));
  231. }
  232. /* Clear all pending interrupts */
  233. val = cc_ioread(drvdata, CC_REG(HOST_IRR));
  234. dev_dbg(dev, "IRR=0x%08X\n", val);
  235. cc_iowrite(drvdata, CC_REG(HOST_ICR), val);
  236. /* Unmask relevant interrupt cause */
  237. val = drvdata->comp_mask | CC_AXI_ERR_IRQ_MASK;
  238. if (drvdata->hw_rev >= CC_HW_REV_712)
  239. val |= CC_GPR0_IRQ_MASK;
  240. cc_iowrite(drvdata, CC_REG(HOST_IMR), ~val);
  241. cc_iowrite(drvdata, CC_REG(AXIM_CACHE_PARAMS), drvdata->cache_params);
  242. if (drvdata->hw_rev >= CC_HW_REV_712)
  243. cc_iowrite(drvdata, CC_REG(AXIM_ACE_CONST), drvdata->ace_const);
  244. return 0;
  245. }
  246. static int init_cc_resources(struct platform_device *plat_dev)
  247. {
  248. struct resource *req_mem_cc_regs = NULL;
  249. struct cc_drvdata *new_drvdata;
  250. struct device *dev = &plat_dev->dev;
  251. struct device_node *np = dev->of_node;
  252. u32 val, hw_rev_pidr, sig_cidr;
  253. u64 dma_mask;
  254. const struct cc_hw_data *hw_rev;
  255. struct clk *clk;
  256. int irq;
  257. int rc = 0;
  258. new_drvdata = devm_kzalloc(dev, sizeof(*new_drvdata), GFP_KERNEL);
  259. if (!new_drvdata)
  260. return -ENOMEM;
  261. hw_rev = of_device_get_match_data(dev);
  262. new_drvdata->hw_rev_name = hw_rev->name;
  263. new_drvdata->hw_rev = hw_rev->rev;
  264. new_drvdata->std_bodies = hw_rev->std_bodies;
  265. if (hw_rev->rev >= CC_HW_REV_712) {
  266. new_drvdata->axim_mon_offset = CC_REG(AXIM_MON_COMP);
  267. new_drvdata->sig_offset = CC_REG(HOST_SIGNATURE_712);
  268. new_drvdata->ver_offset = CC_REG(HOST_VERSION_712);
  269. } else {
  270. new_drvdata->axim_mon_offset = CC_REG(AXIM_MON_COMP8);
  271. new_drvdata->sig_offset = CC_REG(HOST_SIGNATURE_630);
  272. new_drvdata->ver_offset = CC_REG(HOST_VERSION_630);
  273. }
  274. new_drvdata->comp_mask = CC_COMP_IRQ_MASK;
  275. platform_set_drvdata(plat_dev, new_drvdata);
  276. new_drvdata->plat_dev = plat_dev;
  277. clk = devm_clk_get_optional(dev, NULL);
  278. if (IS_ERR(clk))
  279. return dev_err_probe(dev, PTR_ERR(clk), "Error getting clock\n");
  280. new_drvdata->clk = clk;
  281. new_drvdata->coherent = of_dma_is_coherent(np);
  282. /* Get device resources */
  283. /* First CC registers space */
  284. req_mem_cc_regs = platform_get_resource(plat_dev, IORESOURCE_MEM, 0);
  285. /* Map registers space */
  286. new_drvdata->cc_base = devm_ioremap_resource(dev, req_mem_cc_regs);
  287. if (IS_ERR(new_drvdata->cc_base))
  288. return PTR_ERR(new_drvdata->cc_base);
  289. dev_dbg(dev, "Got MEM resource (%s): %pR\n", req_mem_cc_regs->name,
  290. req_mem_cc_regs);
  291. dev_dbg(dev, "CC registers mapped from %pa to 0x%p\n",
  292. &req_mem_cc_regs->start, new_drvdata->cc_base);
  293. /* Then IRQ */
  294. irq = platform_get_irq(plat_dev, 0);
  295. if (irq < 0)
  296. return irq;
  297. init_completion(&new_drvdata->hw_queue_avail);
  298. if (!dev->dma_mask)
  299. dev->dma_mask = &dev->coherent_dma_mask;
  300. dma_mask = DMA_BIT_MASK(DMA_BIT_MASK_LEN);
  301. rc = dma_set_coherent_mask(dev, dma_mask);
  302. if (rc) {
  303. dev_err(dev, "Failed in dma_set_coherent_mask, mask=%llx\n",
  304. dma_mask);
  305. return rc;
  306. }
  307. rc = clk_prepare_enable(new_drvdata->clk);
  308. if (rc) {
  309. dev_err(dev, "Failed to enable clock");
  310. return rc;
  311. }
  312. new_drvdata->sec_disabled = cc_sec_disable;
  313. pm_runtime_set_autosuspend_delay(dev, CC_SUSPEND_TIMEOUT);
  314. pm_runtime_use_autosuspend(dev);
  315. pm_runtime_set_active(dev);
  316. pm_runtime_enable(dev);
  317. rc = pm_runtime_get_sync(dev);
  318. if (rc < 0) {
  319. dev_err(dev, "pm_runtime_get_sync() failed: %d\n", rc);
  320. goto post_pm_err;
  321. }
  322. /* Wait for Cryptocell reset completion */
  323. if (!cc_wait_for_reset_completion(new_drvdata)) {
  324. dev_err(dev, "Cryptocell reset not completed");
  325. }
  326. if (hw_rev->rev <= CC_HW_REV_712) {
  327. /* Verify correct mapping */
  328. val = cc_ioread(new_drvdata, new_drvdata->sig_offset);
  329. if (val != hw_rev->sig) {
  330. dev_err(dev, "Invalid CC signature: SIGNATURE=0x%08X != expected=0x%08X\n",
  331. val, hw_rev->sig);
  332. rc = -EINVAL;
  333. goto post_pm_err;
  334. }
  335. sig_cidr = val;
  336. hw_rev_pidr = cc_ioread(new_drvdata, new_drvdata->ver_offset);
  337. } else {
  338. /* Verify correct mapping */
  339. val = cc_read_idr(new_drvdata, pidr_0124_offsets);
  340. if (val != hw_rev->pidr_0124) {
  341. dev_err(dev, "Invalid CC PIDR: PIDR0124=0x%08X != expected=0x%08X\n",
  342. val, hw_rev->pidr_0124);
  343. rc = -EINVAL;
  344. goto post_pm_err;
  345. }
  346. hw_rev_pidr = val;
  347. val = cc_read_idr(new_drvdata, cidr_0123_offsets);
  348. if (val != hw_rev->cidr_0123) {
  349. dev_err(dev, "Invalid CC CIDR: CIDR0123=0x%08X != expected=0x%08X\n",
  350. val, hw_rev->cidr_0123);
  351. rc = -EINVAL;
  352. goto post_pm_err;
  353. }
  354. sig_cidr = val;
  355. /* Check HW engine configuration */
  356. val = cc_ioread(new_drvdata, CC_REG(HOST_REMOVE_INPUT_PINS));
  357. switch (val) {
  358. case CC_PINS_FULL:
  359. /* This is fine */
  360. break;
  361. case CC_PINS_SLIM:
  362. if (new_drvdata->std_bodies & CC_STD_NIST) {
  363. dev_warn(dev, "703 mode forced due to HW configuration.\n");
  364. new_drvdata->std_bodies = CC_STD_OSCCA;
  365. }
  366. break;
  367. default:
  368. dev_err(dev, "Unsupported engines configuration.\n");
  369. rc = -EINVAL;
  370. goto post_pm_err;
  371. }
  372. /* Check security disable state */
  373. val = cc_ioread(new_drvdata, CC_REG(SECURITY_DISABLED));
  374. val &= CC_SECURITY_DISABLED_MASK;
  375. new_drvdata->sec_disabled |= !!val;
  376. if (!new_drvdata->sec_disabled) {
  377. new_drvdata->comp_mask |= CC_CPP_SM4_ABORT_MASK;
  378. if (new_drvdata->std_bodies & CC_STD_NIST)
  379. new_drvdata->comp_mask |= CC_CPP_AES_ABORT_MASK;
  380. }
  381. }
  382. if (new_drvdata->sec_disabled)
  383. dev_info(dev, "Security Disabled mode is in effect. Security functions disabled.\n");
  384. /* Display HW versions */
  385. dev_info(dev, "ARM CryptoCell %s Driver: HW version 0x%08X/0x%8X, Driver version %s\n",
  386. hw_rev->name, hw_rev_pidr, sig_cidr, DRV_MODULE_VERSION);
  387. /* register the driver isr function */
  388. rc = devm_request_irq(dev, irq, cc_isr, IRQF_SHARED, "ccree",
  389. new_drvdata);
  390. if (rc) {
  391. dev_err(dev, "Could not register to interrupt %d\n", irq);
  392. goto post_pm_err;
  393. }
  394. dev_dbg(dev, "Registered to IRQ: %d\n", irq);
  395. init_cc_cache_params(new_drvdata);
  396. rc = init_cc_regs(new_drvdata);
  397. if (rc) {
  398. dev_err(dev, "init_cc_regs failed\n");
  399. goto post_pm_err;
  400. }
  401. rc = cc_debugfs_init(new_drvdata);
  402. if (rc) {
  403. dev_err(dev, "Failed registering debugfs interface\n");
  404. goto post_regs_err;
  405. }
  406. rc = cc_fips_init(new_drvdata);
  407. if (rc) {
  408. dev_err(dev, "cc_fips_init failed 0x%x\n", rc);
  409. goto post_debugfs_err;
  410. }
  411. rc = cc_sram_mgr_init(new_drvdata);
  412. if (rc) {
  413. dev_err(dev, "cc_sram_mgr_init failed\n");
  414. goto post_fips_init_err;
  415. }
  416. new_drvdata->mlli_sram_addr =
  417. cc_sram_alloc(new_drvdata, MAX_MLLI_BUFF_SIZE);
  418. if (new_drvdata->mlli_sram_addr == NULL_SRAM_ADDR) {
  419. rc = -ENOMEM;
  420. goto post_fips_init_err;
  421. }
  422. rc = cc_req_mgr_init(new_drvdata);
  423. if (rc) {
  424. dev_err(dev, "cc_req_mgr_init failed\n");
  425. goto post_fips_init_err;
  426. }
  427. rc = cc_buffer_mgr_init(new_drvdata);
  428. if (rc) {
  429. dev_err(dev, "cc_buffer_mgr_init failed\n");
  430. goto post_req_mgr_err;
  431. }
  432. /* hash must be allocated first due to use of send_request_init()
  433. * and dependency of AEAD on it
  434. */
  435. rc = cc_hash_alloc(new_drvdata);
  436. if (rc) {
  437. dev_err(dev, "cc_hash_alloc failed\n");
  438. goto post_buf_mgr_err;
  439. }
  440. /* Allocate crypto algs */
  441. rc = cc_cipher_alloc(new_drvdata);
  442. if (rc) {
  443. dev_err(dev, "cc_cipher_alloc failed\n");
  444. goto post_hash_err;
  445. }
  446. rc = cc_aead_alloc(new_drvdata);
  447. if (rc) {
  448. dev_err(dev, "cc_aead_alloc failed\n");
  449. goto post_cipher_err;
  450. }
  451. /* If we got here and FIPS mode is enabled
  452. * it means all FIPS test passed, so let TEE
  453. * know we're good.
  454. */
  455. cc_set_ree_fips_status(new_drvdata, true);
  456. pm_runtime_put(dev);
  457. return 0;
  458. post_cipher_err:
  459. cc_cipher_free(new_drvdata);
  460. post_hash_err:
  461. cc_hash_free(new_drvdata);
  462. post_buf_mgr_err:
  463. cc_buffer_mgr_fini(new_drvdata);
  464. post_req_mgr_err:
  465. cc_req_mgr_fini(new_drvdata);
  466. post_fips_init_err:
  467. cc_fips_fini(new_drvdata);
  468. post_debugfs_err:
  469. cc_debugfs_fini(new_drvdata);
  470. post_regs_err:
  471. fini_cc_regs(new_drvdata);
  472. post_pm_err:
  473. pm_runtime_put_noidle(dev);
  474. pm_runtime_disable(dev);
  475. pm_runtime_set_suspended(dev);
  476. clk_disable_unprepare(new_drvdata->clk);
  477. return rc;
  478. }
  479. void fini_cc_regs(struct cc_drvdata *drvdata)
  480. {
  481. /* Mask all interrupts */
  482. cc_iowrite(drvdata, CC_REG(HOST_IMR), 0xFFFFFFFF);
  483. }
  484. static void cleanup_cc_resources(struct platform_device *plat_dev)
  485. {
  486. struct device *dev = &plat_dev->dev;
  487. struct cc_drvdata *drvdata =
  488. (struct cc_drvdata *)platform_get_drvdata(plat_dev);
  489. cc_aead_free(drvdata);
  490. cc_cipher_free(drvdata);
  491. cc_hash_free(drvdata);
  492. cc_buffer_mgr_fini(drvdata);
  493. cc_req_mgr_fini(drvdata);
  494. cc_fips_fini(drvdata);
  495. cc_debugfs_fini(drvdata);
  496. fini_cc_regs(drvdata);
  497. pm_runtime_put_noidle(dev);
  498. pm_runtime_disable(dev);
  499. pm_runtime_set_suspended(dev);
  500. clk_disable_unprepare(drvdata->clk);
  501. }
  502. unsigned int cc_get_default_hash_len(struct cc_drvdata *drvdata)
  503. {
  504. if (drvdata->hw_rev >= CC_HW_REV_712)
  505. return HASH_LEN_SIZE_712;
  506. else
  507. return HASH_LEN_SIZE_630;
  508. }
  509. static int ccree_probe(struct platform_device *plat_dev)
  510. {
  511. int rc;
  512. struct device *dev = &plat_dev->dev;
  513. /* Map registers space */
  514. rc = init_cc_resources(plat_dev);
  515. if (rc)
  516. return rc;
  517. dev_info(dev, "ARM ccree device initialized\n");
  518. return 0;
  519. }
  520. static int ccree_remove(struct platform_device *plat_dev)
  521. {
  522. struct device *dev = &plat_dev->dev;
  523. dev_dbg(dev, "Releasing ccree resources...\n");
  524. cleanup_cc_resources(plat_dev);
  525. dev_info(dev, "ARM ccree device terminated\n");
  526. return 0;
  527. }
  528. static struct platform_driver ccree_driver = {
  529. .driver = {
  530. .name = "ccree",
  531. .of_match_table = arm_ccree_dev_of_match,
  532. #ifdef CONFIG_PM
  533. .pm = &ccree_pm,
  534. #endif
  535. },
  536. .probe = ccree_probe,
  537. .remove = ccree_remove,
  538. };
  539. static int __init ccree_init(void)
  540. {
  541. int rc;
  542. cc_debugfs_global_init();
  543. rc = platform_driver_register(&ccree_driver);
  544. if (rc) {
  545. cc_debugfs_global_fini();
  546. return rc;
  547. }
  548. return 0;
  549. }
  550. module_init(ccree_init);
  551. static void __exit ccree_exit(void)
  552. {
  553. platform_driver_unregister(&ccree_driver);
  554. cc_debugfs_global_fini();
  555. }
  556. module_exit(ccree_exit);
  557. /* Module description */
  558. MODULE_DESCRIPTION("ARM TrustZone CryptoCell REE Driver");
  559. MODULE_VERSION(DRV_MODULE_VERSION);
  560. MODULE_AUTHOR("ARM");
  561. MODULE_LICENSE("GPL v2");