powernv-cpufreq.c 31 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * POWERNV cpufreq driver for the IBM POWER processors
  4. *
  5. * (C) Copyright IBM 2014
  6. *
  7. * Author: Vaidyanathan Srinivasan <svaidy at linux.vnet.ibm.com>
  8. */
  9. #define pr_fmt(fmt) "powernv-cpufreq: " fmt
  10. #include <linux/kernel.h>
  11. #include <linux/sysfs.h>
  12. #include <linux/cpumask.h>
  13. #include <linux/module.h>
  14. #include <linux/cpufreq.h>
  15. #include <linux/smp.h>
  16. #include <linux/of.h>
  17. #include <linux/reboot.h>
  18. #include <linux/slab.h>
  19. #include <linux/cpu.h>
  20. #include <linux/hashtable.h>
  21. #include <trace/events/power.h>
  22. #include <asm/cputhreads.h>
  23. #include <asm/firmware.h>
  24. #include <asm/reg.h>
  25. #include <asm/smp.h> /* Required for cpu_sibling_mask() in UP configs */
  26. #include <asm/opal.h>
  27. #include <linux/timer.h>
  28. #define POWERNV_MAX_PSTATES_ORDER 8
  29. #define POWERNV_MAX_PSTATES (1UL << (POWERNV_MAX_PSTATES_ORDER))
  30. #define PMSR_PSAFE_ENABLE (1UL << 30)
  31. #define PMSR_SPR_EM_DISABLE (1UL << 31)
  32. #define MAX_PSTATE_SHIFT 32
  33. #define LPSTATE_SHIFT 48
  34. #define GPSTATE_SHIFT 56
  35. #define MAX_NR_CHIPS 32
  36. #define MAX_RAMP_DOWN_TIME 5120
  37. /*
  38. * On an idle system we want the global pstate to ramp-down from max value to
  39. * min over a span of ~5 secs. Also we want it to initially ramp-down slowly and
  40. * then ramp-down rapidly later on.
  41. *
  42. * This gives a percentage rampdown for time elapsed in milliseconds.
  43. * ramp_down_percentage = ((ms * ms) >> 18)
  44. * ~= 3.8 * (sec * sec)
  45. *
  46. * At 0 ms ramp_down_percent = 0
  47. * At 5120 ms ramp_down_percent = 100
  48. */
  49. #define ramp_down_percent(time) ((time * time) >> 18)
  50. /* Interval after which the timer is queued to bring down global pstate */
  51. #define GPSTATE_TIMER_INTERVAL 2000
  52. /**
  53. * struct global_pstate_info - Per policy data structure to maintain history of
  54. * global pstates
  55. * @highest_lpstate_idx: The local pstate index from which we are
  56. * ramping down
  57. * @elapsed_time: Time in ms spent in ramping down from
  58. * highest_lpstate_idx
  59. * @last_sampled_time: Time from boot in ms when global pstates were
  60. * last set
  61. * @last_lpstate_idx: Last set value of local pstate and global
  62. * @last_gpstate_idx: pstate in terms of cpufreq table index
  63. * @timer: Is used for ramping down if cpu goes idle for
  64. * a long time with global pstate held high
  65. * @gpstate_lock: A spinlock to maintain synchronization between
  66. * routines called by the timer handler and
  67. * governer's target_index calls
  68. * @policy: Associated CPUFreq policy
  69. */
  70. struct global_pstate_info {
  71. int highest_lpstate_idx;
  72. unsigned int elapsed_time;
  73. unsigned int last_sampled_time;
  74. int last_lpstate_idx;
  75. int last_gpstate_idx;
  76. spinlock_t gpstate_lock;
  77. struct timer_list timer;
  78. struct cpufreq_policy *policy;
  79. };
  80. static struct cpufreq_frequency_table powernv_freqs[POWERNV_MAX_PSTATES+1];
  81. static DEFINE_HASHTABLE(pstate_revmap, POWERNV_MAX_PSTATES_ORDER);
  82. /**
  83. * struct pstate_idx_revmap_data: Entry in the hashmap pstate_revmap
  84. * indexed by a function of pstate id.
  85. *
  86. * @pstate_id: pstate id for this entry.
  87. *
  88. * @cpufreq_table_idx: Index into the powernv_freqs
  89. * cpufreq_frequency_table for frequency
  90. * corresponding to pstate_id.
  91. *
  92. * @hentry: hlist_node that hooks this entry into the pstate_revmap
  93. * hashtable
  94. */
  95. struct pstate_idx_revmap_data {
  96. u8 pstate_id;
  97. unsigned int cpufreq_table_idx;
  98. struct hlist_node hentry;
  99. };
  100. static bool rebooting, throttled, occ_reset;
  101. static const char * const throttle_reason[] = {
  102. "No throttling",
  103. "Power Cap",
  104. "Processor Over Temperature",
  105. "Power Supply Failure",
  106. "Over Current",
  107. "OCC Reset"
  108. };
  109. enum throttle_reason_type {
  110. NO_THROTTLE = 0,
  111. POWERCAP,
  112. CPU_OVERTEMP,
  113. POWER_SUPPLY_FAILURE,
  114. OVERCURRENT,
  115. OCC_RESET_THROTTLE,
  116. OCC_MAX_REASON
  117. };
  118. static struct chip {
  119. unsigned int id;
  120. bool throttled;
  121. bool restore;
  122. u8 throttle_reason;
  123. cpumask_t mask;
  124. struct work_struct throttle;
  125. int throttle_turbo;
  126. int throttle_sub_turbo;
  127. int reason[OCC_MAX_REASON];
  128. } *chips;
  129. static int nr_chips;
  130. static DEFINE_PER_CPU(struct chip *, chip_info);
  131. /*
  132. * Note:
  133. * The set of pstates consists of contiguous integers.
  134. * powernv_pstate_info stores the index of the frequency table for
  135. * max, min and nominal frequencies. It also stores number of
  136. * available frequencies.
  137. *
  138. * powernv_pstate_info.nominal indicates the index to the highest
  139. * non-turbo frequency.
  140. */
  141. static struct powernv_pstate_info {
  142. unsigned int min;
  143. unsigned int max;
  144. unsigned int nominal;
  145. unsigned int nr_pstates;
  146. bool wof_enabled;
  147. } powernv_pstate_info;
  148. static inline u8 extract_pstate(u64 pmsr_val, unsigned int shift)
  149. {
  150. return ((pmsr_val >> shift) & 0xFF);
  151. }
  152. #define extract_local_pstate(x) extract_pstate(x, LPSTATE_SHIFT)
  153. #define extract_global_pstate(x) extract_pstate(x, GPSTATE_SHIFT)
  154. #define extract_max_pstate(x) extract_pstate(x, MAX_PSTATE_SHIFT)
  155. /* Use following functions for conversions between pstate_id and index */
  156. /*
  157. * idx_to_pstate : Returns the pstate id corresponding to the
  158. * frequency in the cpufreq frequency table
  159. * powernv_freqs indexed by @i.
  160. *
  161. * If @i is out of bound, this will return the pstate
  162. * corresponding to the nominal frequency.
  163. */
  164. static inline u8 idx_to_pstate(unsigned int i)
  165. {
  166. if (unlikely(i >= powernv_pstate_info.nr_pstates)) {
  167. pr_warn_once("idx_to_pstate: index %u is out of bound\n", i);
  168. return powernv_freqs[powernv_pstate_info.nominal].driver_data;
  169. }
  170. return powernv_freqs[i].driver_data;
  171. }
  172. /*
  173. * pstate_to_idx : Returns the index in the cpufreq frequencytable
  174. * powernv_freqs for the frequency whose corresponding
  175. * pstate id is @pstate.
  176. *
  177. * If no frequency corresponding to @pstate is found,
  178. * this will return the index of the nominal
  179. * frequency.
  180. */
  181. static unsigned int pstate_to_idx(u8 pstate)
  182. {
  183. unsigned int key = pstate % POWERNV_MAX_PSTATES;
  184. struct pstate_idx_revmap_data *revmap_data;
  185. hash_for_each_possible(pstate_revmap, revmap_data, hentry, key) {
  186. if (revmap_data->pstate_id == pstate)
  187. return revmap_data->cpufreq_table_idx;
  188. }
  189. pr_warn_once("pstate_to_idx: pstate 0x%x not found\n", pstate);
  190. return powernv_pstate_info.nominal;
  191. }
  192. static inline void reset_gpstates(struct cpufreq_policy *policy)
  193. {
  194. struct global_pstate_info *gpstates = policy->driver_data;
  195. gpstates->highest_lpstate_idx = 0;
  196. gpstates->elapsed_time = 0;
  197. gpstates->last_sampled_time = 0;
  198. gpstates->last_lpstate_idx = 0;
  199. gpstates->last_gpstate_idx = 0;
  200. }
  201. /*
  202. * Initialize the freq table based on data obtained
  203. * from the firmware passed via device-tree
  204. */
  205. static int init_powernv_pstates(void)
  206. {
  207. struct device_node *power_mgt;
  208. int i, nr_pstates = 0;
  209. const __be32 *pstate_ids, *pstate_freqs;
  210. u32 len_ids, len_freqs;
  211. u32 pstate_min, pstate_max, pstate_nominal;
  212. u32 pstate_turbo, pstate_ultra_turbo;
  213. int rc = -ENODEV;
  214. power_mgt = of_find_node_by_path("/ibm,opal/power-mgt");
  215. if (!power_mgt) {
  216. pr_warn("power-mgt node not found\n");
  217. return -ENODEV;
  218. }
  219. if (of_property_read_u32(power_mgt, "ibm,pstate-min", &pstate_min)) {
  220. pr_warn("ibm,pstate-min node not found\n");
  221. goto out;
  222. }
  223. if (of_property_read_u32(power_mgt, "ibm,pstate-max", &pstate_max)) {
  224. pr_warn("ibm,pstate-max node not found\n");
  225. goto out;
  226. }
  227. if (of_property_read_u32(power_mgt, "ibm,pstate-nominal",
  228. &pstate_nominal)) {
  229. pr_warn("ibm,pstate-nominal not found\n");
  230. goto out;
  231. }
  232. if (of_property_read_u32(power_mgt, "ibm,pstate-ultra-turbo",
  233. &pstate_ultra_turbo)) {
  234. powernv_pstate_info.wof_enabled = false;
  235. goto next;
  236. }
  237. if (of_property_read_u32(power_mgt, "ibm,pstate-turbo",
  238. &pstate_turbo)) {
  239. powernv_pstate_info.wof_enabled = false;
  240. goto next;
  241. }
  242. if (pstate_turbo == pstate_ultra_turbo)
  243. powernv_pstate_info.wof_enabled = false;
  244. else
  245. powernv_pstate_info.wof_enabled = true;
  246. next:
  247. pr_info("cpufreq pstate min 0x%x nominal 0x%x max 0x%x\n", pstate_min,
  248. pstate_nominal, pstate_max);
  249. pr_info("Workload Optimized Frequency is %s in the platform\n",
  250. (powernv_pstate_info.wof_enabled) ? "enabled" : "disabled");
  251. pstate_ids = of_get_property(power_mgt, "ibm,pstate-ids", &len_ids);
  252. if (!pstate_ids) {
  253. pr_warn("ibm,pstate-ids not found\n");
  254. goto out;
  255. }
  256. pstate_freqs = of_get_property(power_mgt, "ibm,pstate-frequencies-mhz",
  257. &len_freqs);
  258. if (!pstate_freqs) {
  259. pr_warn("ibm,pstate-frequencies-mhz not found\n");
  260. goto out;
  261. }
  262. if (len_ids != len_freqs) {
  263. pr_warn("Entries in ibm,pstate-ids and "
  264. "ibm,pstate-frequencies-mhz does not match\n");
  265. }
  266. nr_pstates = min(len_ids, len_freqs) / sizeof(u32);
  267. if (!nr_pstates) {
  268. pr_warn("No PStates found\n");
  269. goto out;
  270. }
  271. powernv_pstate_info.nr_pstates = nr_pstates;
  272. pr_debug("NR PStates %d\n", nr_pstates);
  273. for (i = 0; i < nr_pstates; i++) {
  274. u32 id = be32_to_cpu(pstate_ids[i]);
  275. u32 freq = be32_to_cpu(pstate_freqs[i]);
  276. struct pstate_idx_revmap_data *revmap_data;
  277. unsigned int key;
  278. pr_debug("PState id %d freq %d MHz\n", id, freq);
  279. powernv_freqs[i].frequency = freq * 1000; /* kHz */
  280. powernv_freqs[i].driver_data = id & 0xFF;
  281. revmap_data = kmalloc(sizeof(*revmap_data), GFP_KERNEL);
  282. if (!revmap_data) {
  283. rc = -ENOMEM;
  284. goto out;
  285. }
  286. revmap_data->pstate_id = id & 0xFF;
  287. revmap_data->cpufreq_table_idx = i;
  288. key = (revmap_data->pstate_id) % POWERNV_MAX_PSTATES;
  289. hash_add(pstate_revmap, &revmap_data->hentry, key);
  290. if (id == pstate_max)
  291. powernv_pstate_info.max = i;
  292. if (id == pstate_nominal)
  293. powernv_pstate_info.nominal = i;
  294. if (id == pstate_min)
  295. powernv_pstate_info.min = i;
  296. if (powernv_pstate_info.wof_enabled && id == pstate_turbo) {
  297. int j;
  298. for (j = i - 1; j >= (int)powernv_pstate_info.max; j--)
  299. powernv_freqs[j].flags = CPUFREQ_BOOST_FREQ;
  300. }
  301. }
  302. /* End of list marker entry */
  303. powernv_freqs[i].frequency = CPUFREQ_TABLE_END;
  304. of_node_put(power_mgt);
  305. return 0;
  306. out:
  307. of_node_put(power_mgt);
  308. return rc;
  309. }
  310. /* Returns the CPU frequency corresponding to the pstate_id. */
  311. static unsigned int pstate_id_to_freq(u8 pstate_id)
  312. {
  313. int i;
  314. i = pstate_to_idx(pstate_id);
  315. if (i >= powernv_pstate_info.nr_pstates || i < 0) {
  316. pr_warn("PState id 0x%x outside of PState table, reporting nominal id 0x%x instead\n",
  317. pstate_id, idx_to_pstate(powernv_pstate_info.nominal));
  318. i = powernv_pstate_info.nominal;
  319. }
  320. return powernv_freqs[i].frequency;
  321. }
  322. /*
  323. * cpuinfo_nominal_freq_show - Show the nominal CPU frequency as indicated by
  324. * the firmware
  325. */
  326. static ssize_t cpuinfo_nominal_freq_show(struct cpufreq_policy *policy,
  327. char *buf)
  328. {
  329. return sprintf(buf, "%u\n",
  330. powernv_freqs[powernv_pstate_info.nominal].frequency);
  331. }
  332. static struct freq_attr cpufreq_freq_attr_cpuinfo_nominal_freq =
  333. __ATTR_RO(cpuinfo_nominal_freq);
  334. #define SCALING_BOOST_FREQS_ATTR_INDEX 2
  335. static struct freq_attr *powernv_cpu_freq_attr[] = {
  336. &cpufreq_freq_attr_scaling_available_freqs,
  337. &cpufreq_freq_attr_cpuinfo_nominal_freq,
  338. &cpufreq_freq_attr_scaling_boost_freqs,
  339. NULL,
  340. };
  341. #define throttle_attr(name, member) \
  342. static ssize_t name##_show(struct cpufreq_policy *policy, char *buf) \
  343. { \
  344. struct chip *chip = per_cpu(chip_info, policy->cpu); \
  345. \
  346. return sprintf(buf, "%u\n", chip->member); \
  347. } \
  348. \
  349. static struct freq_attr throttle_attr_##name = __ATTR_RO(name) \
  350. throttle_attr(unthrottle, reason[NO_THROTTLE]);
  351. throttle_attr(powercap, reason[POWERCAP]);
  352. throttle_attr(overtemp, reason[CPU_OVERTEMP]);
  353. throttle_attr(supply_fault, reason[POWER_SUPPLY_FAILURE]);
  354. throttle_attr(overcurrent, reason[OVERCURRENT]);
  355. throttle_attr(occ_reset, reason[OCC_RESET_THROTTLE]);
  356. throttle_attr(turbo_stat, throttle_turbo);
  357. throttle_attr(sub_turbo_stat, throttle_sub_turbo);
  358. static struct attribute *throttle_attrs[] = {
  359. &throttle_attr_unthrottle.attr,
  360. &throttle_attr_powercap.attr,
  361. &throttle_attr_overtemp.attr,
  362. &throttle_attr_supply_fault.attr,
  363. &throttle_attr_overcurrent.attr,
  364. &throttle_attr_occ_reset.attr,
  365. &throttle_attr_turbo_stat.attr,
  366. &throttle_attr_sub_turbo_stat.attr,
  367. NULL,
  368. };
  369. static const struct attribute_group throttle_attr_grp = {
  370. .name = "throttle_stats",
  371. .attrs = throttle_attrs,
  372. };
  373. /* Helper routines */
  374. /* Access helpers to power mgt SPR */
  375. static inline unsigned long get_pmspr(unsigned long sprn)
  376. {
  377. switch (sprn) {
  378. case SPRN_PMCR:
  379. return mfspr(SPRN_PMCR);
  380. case SPRN_PMICR:
  381. return mfspr(SPRN_PMICR);
  382. case SPRN_PMSR:
  383. return mfspr(SPRN_PMSR);
  384. }
  385. BUG();
  386. }
  387. static inline void set_pmspr(unsigned long sprn, unsigned long val)
  388. {
  389. switch (sprn) {
  390. case SPRN_PMCR:
  391. mtspr(SPRN_PMCR, val);
  392. return;
  393. case SPRN_PMICR:
  394. mtspr(SPRN_PMICR, val);
  395. return;
  396. }
  397. BUG();
  398. }
  399. /*
  400. * Use objects of this type to query/update
  401. * pstates on a remote CPU via smp_call_function.
  402. */
  403. struct powernv_smp_call_data {
  404. unsigned int freq;
  405. u8 pstate_id;
  406. u8 gpstate_id;
  407. };
  408. /*
  409. * powernv_read_cpu_freq: Reads the current frequency on this CPU.
  410. *
  411. * Called via smp_call_function.
  412. *
  413. * Note: The caller of the smp_call_function should pass an argument of
  414. * the type 'struct powernv_smp_call_data *' along with this function.
  415. *
  416. * The current frequency on this CPU will be returned via
  417. * ((struct powernv_smp_call_data *)arg)->freq;
  418. */
  419. static void powernv_read_cpu_freq(void *arg)
  420. {
  421. unsigned long pmspr_val;
  422. struct powernv_smp_call_data *freq_data = arg;
  423. pmspr_val = get_pmspr(SPRN_PMSR);
  424. freq_data->pstate_id = extract_local_pstate(pmspr_val);
  425. freq_data->freq = pstate_id_to_freq(freq_data->pstate_id);
  426. pr_debug("cpu %d pmsr %016lX pstate_id 0x%x frequency %d kHz\n",
  427. raw_smp_processor_id(), pmspr_val, freq_data->pstate_id,
  428. freq_data->freq);
  429. }
  430. /*
  431. * powernv_cpufreq_get: Returns the CPU frequency as reported by the
  432. * firmware for CPU 'cpu'. This value is reported through the sysfs
  433. * file cpuinfo_cur_freq.
  434. */
  435. static unsigned int powernv_cpufreq_get(unsigned int cpu)
  436. {
  437. struct powernv_smp_call_data freq_data;
  438. smp_call_function_any(cpu_sibling_mask(cpu), powernv_read_cpu_freq,
  439. &freq_data, 1);
  440. return freq_data.freq;
  441. }
  442. /*
  443. * set_pstate: Sets the pstate on this CPU.
  444. *
  445. * This is called via an smp_call_function.
  446. *
  447. * The caller must ensure that freq_data is of the type
  448. * (struct powernv_smp_call_data *) and the pstate_id which needs to be set
  449. * on this CPU should be present in freq_data->pstate_id.
  450. */
  451. static void set_pstate(void *data)
  452. {
  453. unsigned long val;
  454. struct powernv_smp_call_data *freq_data = data;
  455. unsigned long pstate_ul = freq_data->pstate_id;
  456. unsigned long gpstate_ul = freq_data->gpstate_id;
  457. val = get_pmspr(SPRN_PMCR);
  458. val = val & 0x0000FFFFFFFFFFFFULL;
  459. pstate_ul = pstate_ul & 0xFF;
  460. gpstate_ul = gpstate_ul & 0xFF;
  461. /* Set both global(bits 56..63) and local(bits 48..55) PStates */
  462. val = val | (gpstate_ul << 56) | (pstate_ul << 48);
  463. pr_debug("Setting cpu %d pmcr to %016lX\n",
  464. raw_smp_processor_id(), val);
  465. set_pmspr(SPRN_PMCR, val);
  466. }
  467. /*
  468. * get_nominal_index: Returns the index corresponding to the nominal
  469. * pstate in the cpufreq table
  470. */
  471. static inline unsigned int get_nominal_index(void)
  472. {
  473. return powernv_pstate_info.nominal;
  474. }
  475. static void powernv_cpufreq_throttle_check(void *data)
  476. {
  477. struct chip *chip;
  478. unsigned int cpu = smp_processor_id();
  479. unsigned long pmsr;
  480. u8 pmsr_pmax;
  481. unsigned int pmsr_pmax_idx;
  482. pmsr = get_pmspr(SPRN_PMSR);
  483. chip = this_cpu_read(chip_info);
  484. /* Check for Pmax Capping */
  485. pmsr_pmax = extract_max_pstate(pmsr);
  486. pmsr_pmax_idx = pstate_to_idx(pmsr_pmax);
  487. if (pmsr_pmax_idx != powernv_pstate_info.max) {
  488. if (chip->throttled)
  489. goto next;
  490. chip->throttled = true;
  491. if (pmsr_pmax_idx > powernv_pstate_info.nominal) {
  492. pr_warn_once("CPU %d on Chip %u has Pmax(0x%x) reduced below that of nominal frequency(0x%x)\n",
  493. cpu, chip->id, pmsr_pmax,
  494. idx_to_pstate(powernv_pstate_info.nominal));
  495. chip->throttle_sub_turbo++;
  496. } else {
  497. chip->throttle_turbo++;
  498. }
  499. trace_powernv_throttle(chip->id,
  500. throttle_reason[chip->throttle_reason],
  501. pmsr_pmax);
  502. } else if (chip->throttled) {
  503. chip->throttled = false;
  504. trace_powernv_throttle(chip->id,
  505. throttle_reason[chip->throttle_reason],
  506. pmsr_pmax);
  507. }
  508. /* Check if Psafe_mode_active is set in PMSR. */
  509. next:
  510. if (pmsr & PMSR_PSAFE_ENABLE) {
  511. throttled = true;
  512. pr_info("Pstate set to safe frequency\n");
  513. }
  514. /* Check if SPR_EM_DISABLE is set in PMSR */
  515. if (pmsr & PMSR_SPR_EM_DISABLE) {
  516. throttled = true;
  517. pr_info("Frequency Control disabled from OS\n");
  518. }
  519. if (throttled) {
  520. pr_info("PMSR = %16lx\n", pmsr);
  521. pr_warn("CPU Frequency could be throttled\n");
  522. }
  523. }
  524. /**
  525. * calc_global_pstate - Calculate global pstate
  526. * @elapsed_time: Elapsed time in milliseconds
  527. * @local_pstate_idx: New local pstate
  528. * @highest_lpstate_idx: pstate from which its ramping down
  529. *
  530. * Finds the appropriate global pstate based on the pstate from which its
  531. * ramping down and the time elapsed in ramping down. It follows a quadratic
  532. * equation which ensures that it reaches ramping down to pmin in 5sec.
  533. */
  534. static inline int calc_global_pstate(unsigned int elapsed_time,
  535. int highest_lpstate_idx,
  536. int local_pstate_idx)
  537. {
  538. int index_diff;
  539. /*
  540. * Using ramp_down_percent we get the percentage of rampdown
  541. * that we are expecting to be dropping. Difference between
  542. * highest_lpstate_idx and powernv_pstate_info.min will give a absolute
  543. * number of how many pstates we will drop eventually by the end of
  544. * 5 seconds, then just scale it get the number pstates to be dropped.
  545. */
  546. index_diff = ((int)ramp_down_percent(elapsed_time) *
  547. (powernv_pstate_info.min - highest_lpstate_idx)) / 100;
  548. /* Ensure that global pstate is >= to local pstate */
  549. if (highest_lpstate_idx + index_diff >= local_pstate_idx)
  550. return local_pstate_idx;
  551. else
  552. return highest_lpstate_idx + index_diff;
  553. }
  554. static inline void queue_gpstate_timer(struct global_pstate_info *gpstates)
  555. {
  556. unsigned int timer_interval;
  557. /*
  558. * Setting up timer to fire after GPSTATE_TIMER_INTERVAL ms, But
  559. * if it exceeds MAX_RAMP_DOWN_TIME ms for ramp down time.
  560. * Set timer such that it fires exactly at MAX_RAMP_DOWN_TIME
  561. * seconds of ramp down time.
  562. */
  563. if ((gpstates->elapsed_time + GPSTATE_TIMER_INTERVAL)
  564. > MAX_RAMP_DOWN_TIME)
  565. timer_interval = MAX_RAMP_DOWN_TIME - gpstates->elapsed_time;
  566. else
  567. timer_interval = GPSTATE_TIMER_INTERVAL;
  568. mod_timer(&gpstates->timer, jiffies + msecs_to_jiffies(timer_interval));
  569. }
  570. /**
  571. * gpstate_timer_handler
  572. *
  573. * @t: Timer context used to fetch global pstate info struct
  574. *
  575. * This handler brings down the global pstate closer to the local pstate
  576. * according quadratic equation. Queues a new timer if it is still not equal
  577. * to local pstate
  578. */
  579. static void gpstate_timer_handler(struct timer_list *t)
  580. {
  581. struct global_pstate_info *gpstates = from_timer(gpstates, t, timer);
  582. struct cpufreq_policy *policy = gpstates->policy;
  583. int gpstate_idx, lpstate_idx;
  584. unsigned long val;
  585. unsigned int time_diff = jiffies_to_msecs(jiffies)
  586. - gpstates->last_sampled_time;
  587. struct powernv_smp_call_data freq_data;
  588. if (!spin_trylock(&gpstates->gpstate_lock))
  589. return;
  590. /*
  591. * If the timer has migrated to the different cpu then bring
  592. * it back to one of the policy->cpus
  593. */
  594. if (!cpumask_test_cpu(raw_smp_processor_id(), policy->cpus)) {
  595. gpstates->timer.expires = jiffies + msecs_to_jiffies(1);
  596. add_timer_on(&gpstates->timer, cpumask_first(policy->cpus));
  597. spin_unlock(&gpstates->gpstate_lock);
  598. return;
  599. }
  600. /*
  601. * If PMCR was last updated was using fast_swtich then
  602. * We may have wrong in gpstate->last_lpstate_idx
  603. * value. Hence, read from PMCR to get correct data.
  604. */
  605. val = get_pmspr(SPRN_PMCR);
  606. freq_data.gpstate_id = extract_global_pstate(val);
  607. freq_data.pstate_id = extract_local_pstate(val);
  608. if (freq_data.gpstate_id == freq_data.pstate_id) {
  609. reset_gpstates(policy);
  610. spin_unlock(&gpstates->gpstate_lock);
  611. return;
  612. }
  613. gpstates->last_sampled_time += time_diff;
  614. gpstates->elapsed_time += time_diff;
  615. if (gpstates->elapsed_time > MAX_RAMP_DOWN_TIME) {
  616. gpstate_idx = pstate_to_idx(freq_data.pstate_id);
  617. lpstate_idx = gpstate_idx;
  618. reset_gpstates(policy);
  619. gpstates->highest_lpstate_idx = gpstate_idx;
  620. } else {
  621. lpstate_idx = pstate_to_idx(freq_data.pstate_id);
  622. gpstate_idx = calc_global_pstate(gpstates->elapsed_time,
  623. gpstates->highest_lpstate_idx,
  624. lpstate_idx);
  625. }
  626. freq_data.gpstate_id = idx_to_pstate(gpstate_idx);
  627. gpstates->last_gpstate_idx = gpstate_idx;
  628. gpstates->last_lpstate_idx = lpstate_idx;
  629. /*
  630. * If local pstate is equal to global pstate, rampdown is over
  631. * So timer is not required to be queued.
  632. */
  633. if (gpstate_idx != gpstates->last_lpstate_idx)
  634. queue_gpstate_timer(gpstates);
  635. set_pstate(&freq_data);
  636. spin_unlock(&gpstates->gpstate_lock);
  637. }
  638. /*
  639. * powernv_cpufreq_target_index: Sets the frequency corresponding to
  640. * the cpufreq table entry indexed by new_index on the cpus in the
  641. * mask policy->cpus
  642. */
  643. static int powernv_cpufreq_target_index(struct cpufreq_policy *policy,
  644. unsigned int new_index)
  645. {
  646. struct powernv_smp_call_data freq_data;
  647. unsigned int cur_msec, gpstate_idx;
  648. struct global_pstate_info *gpstates = policy->driver_data;
  649. if (unlikely(rebooting) && new_index != get_nominal_index())
  650. return 0;
  651. if (!throttled) {
  652. /* we don't want to be preempted while
  653. * checking if the CPU frequency has been throttled
  654. */
  655. preempt_disable();
  656. powernv_cpufreq_throttle_check(NULL);
  657. preempt_enable();
  658. }
  659. cur_msec = jiffies_to_msecs(get_jiffies_64());
  660. freq_data.pstate_id = idx_to_pstate(new_index);
  661. if (!gpstates) {
  662. freq_data.gpstate_id = freq_data.pstate_id;
  663. goto no_gpstate;
  664. }
  665. spin_lock(&gpstates->gpstate_lock);
  666. if (!gpstates->last_sampled_time) {
  667. gpstate_idx = new_index;
  668. gpstates->highest_lpstate_idx = new_index;
  669. goto gpstates_done;
  670. }
  671. if (gpstates->last_gpstate_idx < new_index) {
  672. gpstates->elapsed_time += cur_msec -
  673. gpstates->last_sampled_time;
  674. /*
  675. * If its has been ramping down for more than MAX_RAMP_DOWN_TIME
  676. * we should be resetting all global pstate related data. Set it
  677. * equal to local pstate to start fresh.
  678. */
  679. if (gpstates->elapsed_time > MAX_RAMP_DOWN_TIME) {
  680. reset_gpstates(policy);
  681. gpstates->highest_lpstate_idx = new_index;
  682. gpstate_idx = new_index;
  683. } else {
  684. /* Elaspsed_time is less than 5 seconds, continue to rampdown */
  685. gpstate_idx = calc_global_pstate(gpstates->elapsed_time,
  686. gpstates->highest_lpstate_idx,
  687. new_index);
  688. }
  689. } else {
  690. reset_gpstates(policy);
  691. gpstates->highest_lpstate_idx = new_index;
  692. gpstate_idx = new_index;
  693. }
  694. /*
  695. * If local pstate is equal to global pstate, rampdown is over
  696. * So timer is not required to be queued.
  697. */
  698. if (gpstate_idx != new_index)
  699. queue_gpstate_timer(gpstates);
  700. else
  701. del_timer_sync(&gpstates->timer);
  702. gpstates_done:
  703. freq_data.gpstate_id = idx_to_pstate(gpstate_idx);
  704. gpstates->last_sampled_time = cur_msec;
  705. gpstates->last_gpstate_idx = gpstate_idx;
  706. gpstates->last_lpstate_idx = new_index;
  707. spin_unlock(&gpstates->gpstate_lock);
  708. no_gpstate:
  709. /*
  710. * Use smp_call_function to send IPI and execute the
  711. * mtspr on target CPU. We could do that without IPI
  712. * if current CPU is within policy->cpus (core)
  713. */
  714. smp_call_function_any(policy->cpus, set_pstate, &freq_data, 1);
  715. return 0;
  716. }
  717. static int powernv_cpufreq_cpu_init(struct cpufreq_policy *policy)
  718. {
  719. int base, i;
  720. struct kernfs_node *kn;
  721. struct global_pstate_info *gpstates;
  722. base = cpu_first_thread_sibling(policy->cpu);
  723. for (i = 0; i < threads_per_core; i++)
  724. cpumask_set_cpu(base + i, policy->cpus);
  725. kn = kernfs_find_and_get(policy->kobj.sd, throttle_attr_grp.name);
  726. if (!kn) {
  727. int ret;
  728. ret = sysfs_create_group(&policy->kobj, &throttle_attr_grp);
  729. if (ret) {
  730. pr_info("Failed to create throttle stats directory for cpu %d\n",
  731. policy->cpu);
  732. return ret;
  733. }
  734. } else {
  735. kernfs_put(kn);
  736. }
  737. policy->freq_table = powernv_freqs;
  738. policy->fast_switch_possible = true;
  739. if (pvr_version_is(PVR_POWER9))
  740. return 0;
  741. /* Initialise Gpstate ramp-down timer only on POWER8 */
  742. gpstates = kzalloc(sizeof(*gpstates), GFP_KERNEL);
  743. if (!gpstates)
  744. return -ENOMEM;
  745. policy->driver_data = gpstates;
  746. /* initialize timer */
  747. gpstates->policy = policy;
  748. timer_setup(&gpstates->timer, gpstate_timer_handler,
  749. TIMER_PINNED | TIMER_DEFERRABLE);
  750. gpstates->timer.expires = jiffies +
  751. msecs_to_jiffies(GPSTATE_TIMER_INTERVAL);
  752. spin_lock_init(&gpstates->gpstate_lock);
  753. return 0;
  754. }
  755. static int powernv_cpufreq_cpu_exit(struct cpufreq_policy *policy)
  756. {
  757. struct powernv_smp_call_data freq_data;
  758. struct global_pstate_info *gpstates = policy->driver_data;
  759. freq_data.pstate_id = idx_to_pstate(powernv_pstate_info.min);
  760. freq_data.gpstate_id = idx_to_pstate(powernv_pstate_info.min);
  761. smp_call_function_single(policy->cpu, set_pstate, &freq_data, 1);
  762. if (gpstates)
  763. del_timer_sync(&gpstates->timer);
  764. kfree(policy->driver_data);
  765. return 0;
  766. }
  767. static int powernv_cpufreq_reboot_notifier(struct notifier_block *nb,
  768. unsigned long action, void *unused)
  769. {
  770. int cpu;
  771. struct cpufreq_policy *cpu_policy;
  772. rebooting = true;
  773. for_each_online_cpu(cpu) {
  774. cpu_policy = cpufreq_cpu_get(cpu);
  775. if (!cpu_policy)
  776. continue;
  777. powernv_cpufreq_target_index(cpu_policy, get_nominal_index());
  778. cpufreq_cpu_put(cpu_policy);
  779. }
  780. return NOTIFY_DONE;
  781. }
  782. static struct notifier_block powernv_cpufreq_reboot_nb = {
  783. .notifier_call = powernv_cpufreq_reboot_notifier,
  784. };
  785. static void powernv_cpufreq_work_fn(struct work_struct *work)
  786. {
  787. struct chip *chip = container_of(work, struct chip, throttle);
  788. struct cpufreq_policy *policy;
  789. unsigned int cpu;
  790. cpumask_t mask;
  791. cpus_read_lock();
  792. cpumask_and(&mask, &chip->mask, cpu_online_mask);
  793. smp_call_function_any(&mask,
  794. powernv_cpufreq_throttle_check, NULL, 0);
  795. if (!chip->restore)
  796. goto out;
  797. chip->restore = false;
  798. for_each_cpu(cpu, &mask) {
  799. int index;
  800. policy = cpufreq_cpu_get(cpu);
  801. if (!policy)
  802. continue;
  803. index = cpufreq_table_find_index_c(policy, policy->cur, false);
  804. powernv_cpufreq_target_index(policy, index);
  805. cpumask_andnot(&mask, &mask, policy->cpus);
  806. cpufreq_cpu_put(policy);
  807. }
  808. out:
  809. cpus_read_unlock();
  810. }
  811. static int powernv_cpufreq_occ_msg(struct notifier_block *nb,
  812. unsigned long msg_type, void *_msg)
  813. {
  814. struct opal_msg *msg = _msg;
  815. struct opal_occ_msg omsg;
  816. int i;
  817. if (msg_type != OPAL_MSG_OCC)
  818. return 0;
  819. omsg.type = be64_to_cpu(msg->params[0]);
  820. switch (omsg.type) {
  821. case OCC_RESET:
  822. occ_reset = true;
  823. pr_info("OCC (On Chip Controller - enforces hard thermal/power limits) Resetting\n");
  824. /*
  825. * powernv_cpufreq_throttle_check() is called in
  826. * target() callback which can detect the throttle state
  827. * for governors like ondemand.
  828. * But static governors will not call target() often thus
  829. * report throttling here.
  830. */
  831. if (!throttled) {
  832. throttled = true;
  833. pr_warn("CPU frequency is throttled for duration\n");
  834. }
  835. break;
  836. case OCC_LOAD:
  837. pr_info("OCC Loading, CPU frequency is throttled until OCC is started\n");
  838. break;
  839. case OCC_THROTTLE:
  840. omsg.chip = be64_to_cpu(msg->params[1]);
  841. omsg.throttle_status = be64_to_cpu(msg->params[2]);
  842. if (occ_reset) {
  843. occ_reset = false;
  844. throttled = false;
  845. pr_info("OCC Active, CPU frequency is no longer throttled\n");
  846. for (i = 0; i < nr_chips; i++) {
  847. chips[i].restore = true;
  848. schedule_work(&chips[i].throttle);
  849. }
  850. return 0;
  851. }
  852. for (i = 0; i < nr_chips; i++)
  853. if (chips[i].id == omsg.chip)
  854. break;
  855. if (omsg.throttle_status >= 0 &&
  856. omsg.throttle_status <= OCC_MAX_THROTTLE_STATUS) {
  857. chips[i].throttle_reason = omsg.throttle_status;
  858. chips[i].reason[omsg.throttle_status]++;
  859. }
  860. if (!omsg.throttle_status)
  861. chips[i].restore = true;
  862. schedule_work(&chips[i].throttle);
  863. }
  864. return 0;
  865. }
  866. static struct notifier_block powernv_cpufreq_opal_nb = {
  867. .notifier_call = powernv_cpufreq_occ_msg,
  868. .next = NULL,
  869. .priority = 0,
  870. };
  871. static unsigned int powernv_fast_switch(struct cpufreq_policy *policy,
  872. unsigned int target_freq)
  873. {
  874. int index;
  875. struct powernv_smp_call_data freq_data;
  876. index = cpufreq_table_find_index_dl(policy, target_freq, false);
  877. freq_data.pstate_id = powernv_freqs[index].driver_data;
  878. freq_data.gpstate_id = powernv_freqs[index].driver_data;
  879. set_pstate(&freq_data);
  880. return powernv_freqs[index].frequency;
  881. }
  882. static struct cpufreq_driver powernv_cpufreq_driver = {
  883. .name = "powernv-cpufreq",
  884. .flags = CPUFREQ_CONST_LOOPS,
  885. .init = powernv_cpufreq_cpu_init,
  886. .exit = powernv_cpufreq_cpu_exit,
  887. .verify = cpufreq_generic_frequency_table_verify,
  888. .target_index = powernv_cpufreq_target_index,
  889. .fast_switch = powernv_fast_switch,
  890. .get = powernv_cpufreq_get,
  891. .attr = powernv_cpu_freq_attr,
  892. };
  893. static int init_chip_info(void)
  894. {
  895. unsigned int *chip;
  896. unsigned int cpu, i;
  897. unsigned int prev_chip_id = UINT_MAX;
  898. cpumask_t *chip_cpu_mask;
  899. int ret = 0;
  900. chip = kcalloc(num_possible_cpus(), sizeof(*chip), GFP_KERNEL);
  901. if (!chip)
  902. return -ENOMEM;
  903. /* Allocate a chip cpu mask large enough to fit mask for all chips */
  904. chip_cpu_mask = kcalloc(MAX_NR_CHIPS, sizeof(cpumask_t), GFP_KERNEL);
  905. if (!chip_cpu_mask) {
  906. ret = -ENOMEM;
  907. goto free_and_return;
  908. }
  909. for_each_possible_cpu(cpu) {
  910. unsigned int id = cpu_to_chip_id(cpu);
  911. if (prev_chip_id != id) {
  912. prev_chip_id = id;
  913. chip[nr_chips++] = id;
  914. }
  915. cpumask_set_cpu(cpu, &chip_cpu_mask[nr_chips-1]);
  916. }
  917. chips = kcalloc(nr_chips, sizeof(struct chip), GFP_KERNEL);
  918. if (!chips) {
  919. ret = -ENOMEM;
  920. goto out_free_chip_cpu_mask;
  921. }
  922. for (i = 0; i < nr_chips; i++) {
  923. chips[i].id = chip[i];
  924. cpumask_copy(&chips[i].mask, &chip_cpu_mask[i]);
  925. INIT_WORK(&chips[i].throttle, powernv_cpufreq_work_fn);
  926. for_each_cpu(cpu, &chips[i].mask)
  927. per_cpu(chip_info, cpu) = &chips[i];
  928. }
  929. out_free_chip_cpu_mask:
  930. kfree(chip_cpu_mask);
  931. free_and_return:
  932. kfree(chip);
  933. return ret;
  934. }
  935. static inline void clean_chip_info(void)
  936. {
  937. int i;
  938. /* flush any pending work items */
  939. if (chips)
  940. for (i = 0; i < nr_chips; i++)
  941. cancel_work_sync(&chips[i].throttle);
  942. kfree(chips);
  943. }
  944. static inline void unregister_all_notifiers(void)
  945. {
  946. opal_message_notifier_unregister(OPAL_MSG_OCC,
  947. &powernv_cpufreq_opal_nb);
  948. unregister_reboot_notifier(&powernv_cpufreq_reboot_nb);
  949. }
  950. static int __init powernv_cpufreq_init(void)
  951. {
  952. int rc = 0;
  953. /* Don't probe on pseries (guest) platforms */
  954. if (!firmware_has_feature(FW_FEATURE_OPAL))
  955. return -ENODEV;
  956. /* Discover pstates from device tree and init */
  957. rc = init_powernv_pstates();
  958. if (rc)
  959. goto out;
  960. /* Populate chip info */
  961. rc = init_chip_info();
  962. if (rc)
  963. goto out;
  964. if (powernv_pstate_info.wof_enabled)
  965. powernv_cpufreq_driver.boost_enabled = true;
  966. else
  967. powernv_cpu_freq_attr[SCALING_BOOST_FREQS_ATTR_INDEX] = NULL;
  968. rc = cpufreq_register_driver(&powernv_cpufreq_driver);
  969. if (rc) {
  970. pr_info("Failed to register the cpufreq driver (%d)\n", rc);
  971. goto cleanup;
  972. }
  973. if (powernv_pstate_info.wof_enabled)
  974. cpufreq_enable_boost_support();
  975. register_reboot_notifier(&powernv_cpufreq_reboot_nb);
  976. opal_message_notifier_register(OPAL_MSG_OCC, &powernv_cpufreq_opal_nb);
  977. return 0;
  978. cleanup:
  979. clean_chip_info();
  980. out:
  981. pr_info("Platform driver disabled. System does not support PState control\n");
  982. return rc;
  983. }
  984. module_init(powernv_cpufreq_init);
  985. static void __exit powernv_cpufreq_exit(void)
  986. {
  987. cpufreq_unregister_driver(&powernv_cpufreq_driver);
  988. unregister_all_notifiers();
  989. clean_chip_info();
  990. }
  991. module_exit(powernv_cpufreq_exit);
  992. MODULE_LICENSE("GPL");
  993. MODULE_AUTHOR("Vaidyanathan Srinivasan <svaidy at linux.vnet.ibm.com>");