clk-cgu-pll.c 3.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) 2020-2022 MaxLinear, Inc.
  4. * Copyright (C) 2020 Intel Corporation.
  5. * Zhu Yixin <[email protected]>
  6. * Rahul Tanwar <[email protected]>
  7. */
  8. #include <linux/clk-provider.h>
  9. #include <linux/delay.h>
  10. #include <linux/device.h>
  11. #include <linux/iopoll.h>
  12. #include <linux/of.h>
  13. #include "clk-cgu.h"
  14. #define to_lgm_clk_pll(_hw) container_of(_hw, struct lgm_clk_pll, hw)
  15. #define PLL_REF_DIV(x) ((x) + 0x08)
  16. /*
  17. * Calculate formula:
  18. * rate = (prate * mult + (prate * frac) / frac_div) / div
  19. */
  20. static unsigned long
  21. lgm_pll_calc_rate(unsigned long prate, unsigned int mult,
  22. unsigned int div, unsigned int frac, unsigned int frac_div)
  23. {
  24. u64 crate, frate, rate64;
  25. rate64 = prate;
  26. crate = rate64 * mult;
  27. frate = rate64 * frac;
  28. do_div(frate, frac_div);
  29. crate += frate;
  30. do_div(crate, div);
  31. return crate;
  32. }
  33. static unsigned long lgm_pll_recalc_rate(struct clk_hw *hw, unsigned long prate)
  34. {
  35. struct lgm_clk_pll *pll = to_lgm_clk_pll(hw);
  36. unsigned int div, mult, frac;
  37. mult = lgm_get_clk_val(pll->membase, PLL_REF_DIV(pll->reg), 0, 12);
  38. div = lgm_get_clk_val(pll->membase, PLL_REF_DIV(pll->reg), 18, 6);
  39. frac = lgm_get_clk_val(pll->membase, pll->reg, 2, 24);
  40. if (pll->type == TYPE_LJPLL)
  41. div *= 4;
  42. return lgm_pll_calc_rate(prate, mult, div, frac, BIT(24));
  43. }
  44. static int lgm_pll_is_enabled(struct clk_hw *hw)
  45. {
  46. struct lgm_clk_pll *pll = to_lgm_clk_pll(hw);
  47. unsigned int ret;
  48. ret = lgm_get_clk_val(pll->membase, pll->reg, 0, 1);
  49. return ret;
  50. }
  51. static int lgm_pll_enable(struct clk_hw *hw)
  52. {
  53. struct lgm_clk_pll *pll = to_lgm_clk_pll(hw);
  54. u32 val;
  55. int ret;
  56. lgm_set_clk_val(pll->membase, pll->reg, 0, 1, 1);
  57. ret = regmap_read_poll_timeout_atomic(pll->membase, pll->reg,
  58. val, (val & 0x1), 1, 100);
  59. return ret;
  60. }
  61. static void lgm_pll_disable(struct clk_hw *hw)
  62. {
  63. struct lgm_clk_pll *pll = to_lgm_clk_pll(hw);
  64. lgm_set_clk_val(pll->membase, pll->reg, 0, 1, 0);
  65. }
  66. static const struct clk_ops lgm_pll_ops = {
  67. .recalc_rate = lgm_pll_recalc_rate,
  68. .is_enabled = lgm_pll_is_enabled,
  69. .enable = lgm_pll_enable,
  70. .disable = lgm_pll_disable,
  71. };
  72. static struct clk_hw *
  73. lgm_clk_register_pll(struct lgm_clk_provider *ctx,
  74. const struct lgm_pll_clk_data *list)
  75. {
  76. struct clk_init_data init = {};
  77. struct lgm_clk_pll *pll;
  78. struct device *dev = ctx->dev;
  79. struct clk_hw *hw;
  80. int ret;
  81. init.ops = &lgm_pll_ops;
  82. init.name = list->name;
  83. init.flags = list->flags;
  84. init.parent_data = list->parent_data;
  85. init.num_parents = list->num_parents;
  86. pll = devm_kzalloc(dev, sizeof(*pll), GFP_KERNEL);
  87. if (!pll)
  88. return ERR_PTR(-ENOMEM);
  89. pll->membase = ctx->membase;
  90. pll->reg = list->reg;
  91. pll->flags = list->flags;
  92. pll->type = list->type;
  93. pll->hw.init = &init;
  94. hw = &pll->hw;
  95. ret = devm_clk_hw_register(dev, hw);
  96. if (ret)
  97. return ERR_PTR(ret);
  98. return hw;
  99. }
  100. int lgm_clk_register_plls(struct lgm_clk_provider *ctx,
  101. const struct lgm_pll_clk_data *list,
  102. unsigned int nr_clk)
  103. {
  104. struct clk_hw *hw;
  105. int i;
  106. for (i = 0; i < nr_clk; i++, list++) {
  107. hw = lgm_clk_register_pll(ctx, list);
  108. if (IS_ERR(hw)) {
  109. dev_err(ctx->dev, "failed to register pll: %s\n",
  110. list->name);
  111. return PTR_ERR(hw);
  112. }
  113. ctx->clk_data.hws[list->id] = hw;
  114. }
  115. return 0;
  116. }