clk-44xx.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * OMAP4 Clock init
  4. *
  5. * Copyright (C) 2013 Texas Instruments, Inc.
  6. *
  7. * Tero Kristo ([email protected])
  8. */
  9. #include <linux/kernel.h>
  10. #include <linux/list.h>
  11. #include <linux/clk.h>
  12. #include <linux/clkdev.h>
  13. #include <linux/clk/ti.h>
  14. #include <dt-bindings/clock/omap4.h>
  15. #include "clock.h"
  16. /*
  17. * OMAP4 ABE DPLL default frequency. In OMAP4460 TRM version V, section
  18. * "3.6.3.2.3 CM1_ABE Clock Generator" states that the "DPLL_ABE_X2_CLK
  19. * must be set to 196.608 MHz" and hence, the DPLL locked frequency is
  20. * half of this value.
  21. */
  22. #define OMAP4_DPLL_ABE_DEFFREQ 98304000
  23. /*
  24. * OMAP4 USB DPLL default frequency. In OMAP4430 TRM version V, section
  25. * "3.6.3.9.5 DPLL_USB Preferred Settings" shows that the preferred
  26. * locked frequency for the USB DPLL is 960MHz.
  27. */
  28. #define OMAP4_DPLL_USB_DEFFREQ 960000000
  29. static const struct omap_clkctrl_reg_data omap4_mpuss_clkctrl_regs[] __initconst = {
  30. { OMAP4_MPU_CLKCTRL, NULL, 0, "dpll_mpu_m2_ck" },
  31. { 0 },
  32. };
  33. static const struct omap_clkctrl_reg_data omap4_tesla_clkctrl_regs[] __initconst = {
  34. { OMAP4_DSP_CLKCTRL, NULL, CLKF_HW_SUP | CLKF_NO_IDLEST, "dpll_iva_m4x2_ck" },
  35. { 0 },
  36. };
  37. static const char * const omap4_aess_fclk_parents[] __initconst = {
  38. "abe_clk",
  39. NULL,
  40. };
  41. static const struct omap_clkctrl_div_data omap4_aess_fclk_data __initconst = {
  42. .max_div = 2,
  43. };
  44. static const struct omap_clkctrl_bit_data omap4_aess_bit_data[] __initconst = {
  45. { 24, TI_CLK_DIVIDER, omap4_aess_fclk_parents, &omap4_aess_fclk_data },
  46. { 0 },
  47. };
  48. static const char * const omap4_func_dmic_abe_gfclk_parents[] __initconst = {
  49. "abe-clkctrl:0018:26",
  50. "pad_clks_ck",
  51. "slimbus_clk",
  52. NULL,
  53. };
  54. static const char * const omap4_dmic_sync_mux_ck_parents[] __initconst = {
  55. "abe_24m_fclk",
  56. "syc_clk_div_ck",
  57. "func_24m_clk",
  58. NULL,
  59. };
  60. static const struct omap_clkctrl_bit_data omap4_dmic_bit_data[] __initconst = {
  61. { 24, TI_CLK_MUX, omap4_func_dmic_abe_gfclk_parents, NULL },
  62. { 26, TI_CLK_MUX, omap4_dmic_sync_mux_ck_parents, NULL },
  63. { 0 },
  64. };
  65. static const char * const omap4_func_mcasp_abe_gfclk_parents[] __initconst = {
  66. "abe-clkctrl:0020:26",
  67. "pad_clks_ck",
  68. "slimbus_clk",
  69. NULL,
  70. };
  71. static const struct omap_clkctrl_bit_data omap4_mcasp_bit_data[] __initconst = {
  72. { 24, TI_CLK_MUX, omap4_func_mcasp_abe_gfclk_parents, NULL },
  73. { 26, TI_CLK_MUX, omap4_dmic_sync_mux_ck_parents, NULL },
  74. { 0 },
  75. };
  76. static const char * const omap4_func_mcbsp1_gfclk_parents[] __initconst = {
  77. "abe-clkctrl:0028:26",
  78. "pad_clks_ck",
  79. "slimbus_clk",
  80. NULL,
  81. };
  82. static const struct omap_clkctrl_bit_data omap4_mcbsp1_bit_data[] __initconst = {
  83. { 24, TI_CLK_MUX, omap4_func_mcbsp1_gfclk_parents, NULL },
  84. { 26, TI_CLK_MUX, omap4_dmic_sync_mux_ck_parents, NULL },
  85. { 0 },
  86. };
  87. static const char * const omap4_func_mcbsp2_gfclk_parents[] __initconst = {
  88. "abe-clkctrl:0030:26",
  89. "pad_clks_ck",
  90. "slimbus_clk",
  91. NULL,
  92. };
  93. static const struct omap_clkctrl_bit_data omap4_mcbsp2_bit_data[] __initconst = {
  94. { 24, TI_CLK_MUX, omap4_func_mcbsp2_gfclk_parents, NULL },
  95. { 26, TI_CLK_MUX, omap4_dmic_sync_mux_ck_parents, NULL },
  96. { 0 },
  97. };
  98. static const char * const omap4_func_mcbsp3_gfclk_parents[] __initconst = {
  99. "abe-clkctrl:0038:26",
  100. "pad_clks_ck",
  101. "slimbus_clk",
  102. NULL,
  103. };
  104. static const struct omap_clkctrl_bit_data omap4_mcbsp3_bit_data[] __initconst = {
  105. { 24, TI_CLK_MUX, omap4_func_mcbsp3_gfclk_parents, NULL },
  106. { 26, TI_CLK_MUX, omap4_dmic_sync_mux_ck_parents, NULL },
  107. { 0 },
  108. };
  109. static const char * const omap4_slimbus1_fclk_0_parents[] __initconst = {
  110. "abe_24m_fclk",
  111. NULL,
  112. };
  113. static const char * const omap4_slimbus1_fclk_1_parents[] __initconst = {
  114. "func_24m_clk",
  115. NULL,
  116. };
  117. static const char * const omap4_slimbus1_fclk_2_parents[] __initconst = {
  118. "pad_clks_ck",
  119. NULL,
  120. };
  121. static const char * const omap4_slimbus1_slimbus_clk_parents[] __initconst = {
  122. "slimbus_clk",
  123. NULL,
  124. };
  125. static const struct omap_clkctrl_bit_data omap4_slimbus1_bit_data[] __initconst = {
  126. { 8, TI_CLK_GATE, omap4_slimbus1_fclk_0_parents, NULL },
  127. { 9, TI_CLK_GATE, omap4_slimbus1_fclk_1_parents, NULL },
  128. { 10, TI_CLK_GATE, omap4_slimbus1_fclk_2_parents, NULL },
  129. { 11, TI_CLK_GATE, omap4_slimbus1_slimbus_clk_parents, NULL },
  130. { 0 },
  131. };
  132. static const char * const omap4_timer5_sync_mux_parents[] __initconst = {
  133. "syc_clk_div_ck",
  134. "sys_32k_ck",
  135. NULL,
  136. };
  137. static const struct omap_clkctrl_bit_data omap4_timer5_bit_data[] __initconst = {
  138. { 24, TI_CLK_MUX, omap4_timer5_sync_mux_parents, NULL },
  139. { 0 },
  140. };
  141. static const struct omap_clkctrl_bit_data omap4_timer6_bit_data[] __initconst = {
  142. { 24, TI_CLK_MUX, omap4_timer5_sync_mux_parents, NULL },
  143. { 0 },
  144. };
  145. static const struct omap_clkctrl_bit_data omap4_timer7_bit_data[] __initconst = {
  146. { 24, TI_CLK_MUX, omap4_timer5_sync_mux_parents, NULL },
  147. { 0 },
  148. };
  149. static const struct omap_clkctrl_bit_data omap4_timer8_bit_data[] __initconst = {
  150. { 24, TI_CLK_MUX, omap4_timer5_sync_mux_parents, NULL },
  151. { 0 },
  152. };
  153. static const struct omap_clkctrl_reg_data omap4_abe_clkctrl_regs[] __initconst = {
  154. { OMAP4_L4_ABE_CLKCTRL, NULL, 0, "ocp_abe_iclk" },
  155. { OMAP4_AESS_CLKCTRL, omap4_aess_bit_data, CLKF_SW_SUP, "abe-clkctrl:0008:24" },
  156. { OMAP4_MCPDM_CLKCTRL, NULL, CLKF_SW_SUP, "pad_clks_ck" },
  157. { OMAP4_DMIC_CLKCTRL, omap4_dmic_bit_data, CLKF_SW_SUP, "abe-clkctrl:0018:24" },
  158. { OMAP4_MCASP_CLKCTRL, omap4_mcasp_bit_data, CLKF_SW_SUP, "abe-clkctrl:0020:24" },
  159. { OMAP4_MCBSP1_CLKCTRL, omap4_mcbsp1_bit_data, CLKF_SW_SUP, "abe-clkctrl:0028:24" },
  160. { OMAP4_MCBSP2_CLKCTRL, omap4_mcbsp2_bit_data, CLKF_SW_SUP, "abe-clkctrl:0030:24" },
  161. { OMAP4_MCBSP3_CLKCTRL, omap4_mcbsp3_bit_data, CLKF_SW_SUP, "abe-clkctrl:0038:24" },
  162. { OMAP4_SLIMBUS1_CLKCTRL, omap4_slimbus1_bit_data, CLKF_SW_SUP, "abe-clkctrl:0040:8" },
  163. { OMAP4_TIMER5_CLKCTRL, omap4_timer5_bit_data, CLKF_SW_SUP, "abe-clkctrl:0048:24" },
  164. { OMAP4_TIMER6_CLKCTRL, omap4_timer6_bit_data, CLKF_SW_SUP, "abe-clkctrl:0050:24" },
  165. { OMAP4_TIMER7_CLKCTRL, omap4_timer7_bit_data, CLKF_SW_SUP, "abe-clkctrl:0058:24" },
  166. { OMAP4_TIMER8_CLKCTRL, omap4_timer8_bit_data, CLKF_SW_SUP, "abe-clkctrl:0060:24" },
  167. { OMAP4_WD_TIMER3_CLKCTRL, NULL, CLKF_SW_SUP, "sys_32k_ck" },
  168. { 0 },
  169. };
  170. static const struct omap_clkctrl_reg_data omap4_l4_ao_clkctrl_regs[] __initconst = {
  171. { OMAP4_SMARTREFLEX_MPU_CLKCTRL, NULL, CLKF_SW_SUP, "l4_wkup_clk_mux_ck" },
  172. { OMAP4_SMARTREFLEX_IVA_CLKCTRL, NULL, CLKF_SW_SUP, "l4_wkup_clk_mux_ck" },
  173. { OMAP4_SMARTREFLEX_CORE_CLKCTRL, NULL, CLKF_SW_SUP, "l4_wkup_clk_mux_ck" },
  174. { 0 },
  175. };
  176. static const struct omap_clkctrl_reg_data omap4_l3_1_clkctrl_regs[] __initconst = {
  177. { OMAP4_L3_MAIN_1_CLKCTRL, NULL, 0, "l3_div_ck" },
  178. { 0 },
  179. };
  180. static const struct omap_clkctrl_reg_data omap4_l3_2_clkctrl_regs[] __initconst = {
  181. { OMAP4_L3_MAIN_2_CLKCTRL, NULL, 0, "l3_div_ck" },
  182. { OMAP4_GPMC_CLKCTRL, NULL, CLKF_HW_SUP, "l3_div_ck" },
  183. { OMAP4_OCMC_RAM_CLKCTRL, NULL, 0, "l3_div_ck" },
  184. { 0 },
  185. };
  186. static const struct omap_clkctrl_reg_data omap4_ducati_clkctrl_regs[] __initconst = {
  187. { OMAP4_IPU_CLKCTRL, NULL, CLKF_HW_SUP | CLKF_NO_IDLEST, "ducati_clk_mux_ck" },
  188. { 0 },
  189. };
  190. static const struct omap_clkctrl_reg_data omap4_l3_dma_clkctrl_regs[] __initconst = {
  191. { OMAP4_DMA_SYSTEM_CLKCTRL, NULL, 0, "l3_div_ck" },
  192. { 0 },
  193. };
  194. static const struct omap_clkctrl_reg_data omap4_l3_emif_clkctrl_regs[] __initconst = {
  195. { OMAP4_DMM_CLKCTRL, NULL, 0, "l3_div_ck" },
  196. { OMAP4_EMIF1_CLKCTRL, NULL, CLKF_HW_SUP, "ddrphy_ck" },
  197. { OMAP4_EMIF2_CLKCTRL, NULL, CLKF_HW_SUP, "ddrphy_ck" },
  198. { 0 },
  199. };
  200. static const struct omap_clkctrl_reg_data omap4_d2d_clkctrl_regs[] __initconst = {
  201. { OMAP4_C2C_CLKCTRL, NULL, 0, "div_core_ck" },
  202. { 0 },
  203. };
  204. static const struct omap_clkctrl_reg_data omap4_l4_cfg_clkctrl_regs[] __initconst = {
  205. { OMAP4_L4_CFG_CLKCTRL, NULL, 0, "l4_div_ck" },
  206. { OMAP4_SPINLOCK_CLKCTRL, NULL, 0, "l4_div_ck" },
  207. { OMAP4_MAILBOX_CLKCTRL, NULL, 0, "l4_div_ck" },
  208. { 0 },
  209. };
  210. static const struct omap_clkctrl_reg_data omap4_l3_instr_clkctrl_regs[] __initconst = {
  211. { OMAP4_L3_MAIN_3_CLKCTRL, NULL, CLKF_HW_SUP, "l3_div_ck" },
  212. { OMAP4_L3_INSTR_CLKCTRL, NULL, CLKF_HW_SUP, "l3_div_ck" },
  213. { OMAP4_OCP_WP_NOC_CLKCTRL, NULL, CLKF_HW_SUP, "l3_div_ck" },
  214. { 0 },
  215. };
  216. static const struct omap_clkctrl_reg_data omap4_ivahd_clkctrl_regs[] __initconst = {
  217. { OMAP4_IVA_CLKCTRL, NULL, CLKF_HW_SUP | CLKF_NO_IDLEST, "dpll_iva_m5x2_ck" },
  218. { OMAP4_SL2IF_CLKCTRL, NULL, CLKF_HW_SUP, "dpll_iva_m5x2_ck" },
  219. { 0 },
  220. };
  221. static const char * const omap4_iss_ctrlclk_parents[] __initconst = {
  222. "func_96m_fclk",
  223. NULL,
  224. };
  225. static const struct omap_clkctrl_bit_data omap4_iss_bit_data[] __initconst = {
  226. { 8, TI_CLK_GATE, omap4_iss_ctrlclk_parents, NULL },
  227. { 0 },
  228. };
  229. static const char * const omap4_fdif_fck_parents[] __initconst = {
  230. "dpll_per_m4x2_ck",
  231. NULL,
  232. };
  233. static const struct omap_clkctrl_div_data omap4_fdif_fck_data __initconst = {
  234. .max_div = 4,
  235. .flags = CLK_DIVIDER_POWER_OF_TWO,
  236. };
  237. static const struct omap_clkctrl_bit_data omap4_fdif_bit_data[] __initconst = {
  238. { 24, TI_CLK_DIVIDER, omap4_fdif_fck_parents, &omap4_fdif_fck_data },
  239. { 0 },
  240. };
  241. static const struct omap_clkctrl_reg_data omap4_iss_clkctrl_regs[] __initconst = {
  242. { OMAP4_ISS_CLKCTRL, omap4_iss_bit_data, CLKF_SW_SUP, "ducati_clk_mux_ck" },
  243. { OMAP4_FDIF_CLKCTRL, omap4_fdif_bit_data, CLKF_SW_SUP, "iss-clkctrl:0008:24" },
  244. { 0 },
  245. };
  246. static const char * const omap4_dss_dss_clk_parents[] __initconst = {
  247. "dpll_per_m5x2_ck",
  248. NULL,
  249. };
  250. static const char * const omap4_dss_48mhz_clk_parents[] __initconst = {
  251. "func_48mc_fclk",
  252. NULL,
  253. };
  254. static const char * const omap4_dss_sys_clk_parents[] __initconst = {
  255. "syc_clk_div_ck",
  256. NULL,
  257. };
  258. static const char * const omap4_dss_tv_clk_parents[] __initconst = {
  259. "extalt_clkin_ck",
  260. NULL,
  261. };
  262. static const struct omap_clkctrl_bit_data omap4_dss_core_bit_data[] __initconst = {
  263. { 8, TI_CLK_GATE, omap4_dss_dss_clk_parents, NULL },
  264. { 9, TI_CLK_GATE, omap4_dss_48mhz_clk_parents, NULL },
  265. { 10, TI_CLK_GATE, omap4_dss_sys_clk_parents, NULL },
  266. { 11, TI_CLK_GATE, omap4_dss_tv_clk_parents, NULL },
  267. { 0 },
  268. };
  269. static const struct omap_clkctrl_reg_data omap4_l3_dss_clkctrl_regs[] __initconst = {
  270. { OMAP4_DSS_CORE_CLKCTRL, omap4_dss_core_bit_data, CLKF_SW_SUP, "l3-dss-clkctrl:0000:8" },
  271. { 0 },
  272. };
  273. static const char * const omap4_sgx_clk_mux_parents[] __initconst = {
  274. "dpll_core_m7x2_ck",
  275. "dpll_per_m7x2_ck",
  276. NULL,
  277. };
  278. static const struct omap_clkctrl_bit_data omap4_gpu_bit_data[] __initconst = {
  279. { 24, TI_CLK_MUX, omap4_sgx_clk_mux_parents, NULL },
  280. { 0 },
  281. };
  282. static const struct omap_clkctrl_reg_data omap4_l3_gfx_clkctrl_regs[] __initconst = {
  283. { OMAP4_GPU_CLKCTRL, omap4_gpu_bit_data, CLKF_SW_SUP, "l3-gfx-clkctrl:0000:24" },
  284. { 0 },
  285. };
  286. static const char * const omap4_hsmmc1_fclk_parents[] __initconst = {
  287. "func_64m_fclk",
  288. "func_96m_fclk",
  289. NULL,
  290. };
  291. static const struct omap_clkctrl_bit_data omap4_mmc1_bit_data[] __initconst = {
  292. { 24, TI_CLK_MUX, omap4_hsmmc1_fclk_parents, NULL },
  293. { 0 },
  294. };
  295. static const struct omap_clkctrl_bit_data omap4_mmc2_bit_data[] __initconst = {
  296. { 24, TI_CLK_MUX, omap4_hsmmc1_fclk_parents, NULL },
  297. { 0 },
  298. };
  299. static const char * const omap4_hsi_fck_parents[] __initconst = {
  300. "dpll_per_m2x2_ck",
  301. NULL,
  302. };
  303. static const struct omap_clkctrl_div_data omap4_hsi_fck_data __initconst = {
  304. .max_div = 4,
  305. .flags = CLK_DIVIDER_POWER_OF_TWO,
  306. };
  307. static const struct omap_clkctrl_bit_data omap4_hsi_bit_data[] __initconst = {
  308. { 24, TI_CLK_DIVIDER, omap4_hsi_fck_parents, &omap4_hsi_fck_data },
  309. { 0 },
  310. };
  311. static const char * const omap4_usb_host_hs_utmi_p1_clk_parents[] __initconst = {
  312. "l3-init-clkctrl:0038:24",
  313. NULL,
  314. };
  315. static const char * const omap4_usb_host_hs_utmi_p2_clk_parents[] __initconst = {
  316. "l3-init-clkctrl:0038:25",
  317. NULL,
  318. };
  319. static const char * const omap4_usb_host_hs_utmi_p3_clk_parents[] __initconst = {
  320. "init_60m_fclk",
  321. NULL,
  322. };
  323. static const char * const omap4_usb_host_hs_hsic480m_p1_clk_parents[] __initconst = {
  324. "dpll_usb_m2_ck",
  325. NULL,
  326. };
  327. static const char * const omap4_utmi_p1_gfclk_parents[] __initconst = {
  328. "init_60m_fclk",
  329. "xclk60mhsp1_ck",
  330. NULL,
  331. };
  332. static const char * const omap4_utmi_p2_gfclk_parents[] __initconst = {
  333. "init_60m_fclk",
  334. "xclk60mhsp2_ck",
  335. NULL,
  336. };
  337. static const struct omap_clkctrl_bit_data omap4_usb_host_hs_bit_data[] __initconst = {
  338. { 8, TI_CLK_GATE, omap4_usb_host_hs_utmi_p1_clk_parents, NULL },
  339. { 9, TI_CLK_GATE, omap4_usb_host_hs_utmi_p2_clk_parents, NULL },
  340. { 10, TI_CLK_GATE, omap4_usb_host_hs_utmi_p3_clk_parents, NULL },
  341. { 11, TI_CLK_GATE, omap4_usb_host_hs_utmi_p3_clk_parents, NULL },
  342. { 12, TI_CLK_GATE, omap4_usb_host_hs_utmi_p3_clk_parents, NULL },
  343. { 13, TI_CLK_GATE, omap4_usb_host_hs_hsic480m_p1_clk_parents, NULL },
  344. { 14, TI_CLK_GATE, omap4_usb_host_hs_hsic480m_p1_clk_parents, NULL },
  345. { 15, TI_CLK_GATE, omap4_dss_48mhz_clk_parents, NULL },
  346. { 24, TI_CLK_MUX, omap4_utmi_p1_gfclk_parents, NULL },
  347. { 25, TI_CLK_MUX, omap4_utmi_p2_gfclk_parents, NULL },
  348. { 0 },
  349. };
  350. static const char * const omap4_usb_otg_hs_xclk_parents[] __initconst = {
  351. "l3-init-clkctrl:0040:24",
  352. NULL,
  353. };
  354. static const char * const omap4_otg_60m_gfclk_parents[] __initconst = {
  355. "utmi_phy_clkout_ck",
  356. "xclk60motg_ck",
  357. NULL,
  358. };
  359. static const struct omap_clkctrl_bit_data omap4_usb_otg_hs_bit_data[] __initconst = {
  360. { 8, TI_CLK_GATE, omap4_usb_otg_hs_xclk_parents, NULL },
  361. { 24, TI_CLK_MUX, omap4_otg_60m_gfclk_parents, NULL },
  362. { 0 },
  363. };
  364. static const struct omap_clkctrl_bit_data omap4_usb_tll_hs_bit_data[] __initconst = {
  365. { 8, TI_CLK_GATE, omap4_usb_host_hs_utmi_p3_clk_parents, NULL },
  366. { 9, TI_CLK_GATE, omap4_usb_host_hs_utmi_p3_clk_parents, NULL },
  367. { 10, TI_CLK_GATE, omap4_usb_host_hs_utmi_p3_clk_parents, NULL },
  368. { 0 },
  369. };
  370. static const char * const omap4_ocp2scp_usb_phy_phy_48m_parents[] __initconst = {
  371. "func_48m_fclk",
  372. NULL,
  373. };
  374. static const struct omap_clkctrl_bit_data omap4_ocp2scp_usb_phy_bit_data[] __initconst = {
  375. { 8, TI_CLK_GATE, omap4_ocp2scp_usb_phy_phy_48m_parents, NULL },
  376. { 0 },
  377. };
  378. static const struct omap_clkctrl_reg_data omap4_l3_init_clkctrl_regs[] __initconst = {
  379. { OMAP4_MMC1_CLKCTRL, omap4_mmc1_bit_data, CLKF_SW_SUP, "l3-init-clkctrl:0008:24" },
  380. { OMAP4_MMC2_CLKCTRL, omap4_mmc2_bit_data, CLKF_SW_SUP, "l3-init-clkctrl:0010:24" },
  381. { OMAP4_HSI_CLKCTRL, omap4_hsi_bit_data, CLKF_HW_SUP, "l3-init-clkctrl:0018:24" },
  382. { OMAP4_USB_HOST_HS_CLKCTRL, omap4_usb_host_hs_bit_data, CLKF_SW_SUP, "init_60m_fclk" },
  383. { OMAP4_USB_OTG_HS_CLKCTRL, omap4_usb_otg_hs_bit_data, CLKF_HW_SUP, "l3_div_ck" },
  384. { OMAP4_USB_TLL_HS_CLKCTRL, omap4_usb_tll_hs_bit_data, CLKF_HW_SUP, "l4_div_ck" },
  385. { OMAP4_USB_HOST_FS_CLKCTRL, NULL, CLKF_SW_SUP, "func_48mc_fclk" },
  386. { OMAP4_OCP2SCP_USB_PHY_CLKCTRL, omap4_ocp2scp_usb_phy_bit_data, CLKF_HW_SUP, "l3-init-clkctrl:00c0:8" },
  387. { 0 },
  388. };
  389. static const char * const omap4_cm2_dm10_mux_parents[] __initconst = {
  390. "sys_clkin_ck",
  391. "sys_32k_ck",
  392. NULL,
  393. };
  394. static const struct omap_clkctrl_bit_data omap4_timer10_bit_data[] __initconst = {
  395. { 24, TI_CLK_MUX, omap4_cm2_dm10_mux_parents, NULL },
  396. { 0 },
  397. };
  398. static const struct omap_clkctrl_bit_data omap4_timer11_bit_data[] __initconst = {
  399. { 24, TI_CLK_MUX, omap4_cm2_dm10_mux_parents, NULL },
  400. { 0 },
  401. };
  402. static const struct omap_clkctrl_bit_data omap4_timer2_bit_data[] __initconst = {
  403. { 24, TI_CLK_MUX, omap4_cm2_dm10_mux_parents, NULL },
  404. { 0 },
  405. };
  406. static const struct omap_clkctrl_bit_data omap4_timer3_bit_data[] __initconst = {
  407. { 24, TI_CLK_MUX, omap4_cm2_dm10_mux_parents, NULL },
  408. { 0 },
  409. };
  410. static const struct omap_clkctrl_bit_data omap4_timer4_bit_data[] __initconst = {
  411. { 24, TI_CLK_MUX, omap4_cm2_dm10_mux_parents, NULL },
  412. { 0 },
  413. };
  414. static const struct omap_clkctrl_bit_data omap4_timer9_bit_data[] __initconst = {
  415. { 24, TI_CLK_MUX, omap4_cm2_dm10_mux_parents, NULL },
  416. { 0 },
  417. };
  418. static const char * const omap4_gpio2_dbclk_parents[] __initconst = {
  419. "sys_32k_ck",
  420. NULL,
  421. };
  422. static const struct omap_clkctrl_bit_data omap4_gpio2_bit_data[] __initconst = {
  423. { 8, TI_CLK_GATE, omap4_gpio2_dbclk_parents, NULL },
  424. { 0 },
  425. };
  426. static const struct omap_clkctrl_bit_data omap4_gpio3_bit_data[] __initconst = {
  427. { 8, TI_CLK_GATE, omap4_gpio2_dbclk_parents, NULL },
  428. { 0 },
  429. };
  430. static const struct omap_clkctrl_bit_data omap4_gpio4_bit_data[] __initconst = {
  431. { 8, TI_CLK_GATE, omap4_gpio2_dbclk_parents, NULL },
  432. { 0 },
  433. };
  434. static const struct omap_clkctrl_bit_data omap4_gpio5_bit_data[] __initconst = {
  435. { 8, TI_CLK_GATE, omap4_gpio2_dbclk_parents, NULL },
  436. { 0 },
  437. };
  438. static const struct omap_clkctrl_bit_data omap4_gpio6_bit_data[] __initconst = {
  439. { 8, TI_CLK_GATE, omap4_gpio2_dbclk_parents, NULL },
  440. { 0 },
  441. };
  442. static const char * const omap4_per_mcbsp4_gfclk_parents[] __initconst = {
  443. "l4-per-clkctrl:00c0:26",
  444. "pad_clks_ck",
  445. NULL,
  446. };
  447. static const char * const omap4_mcbsp4_sync_mux_ck_parents[] __initconst = {
  448. "func_96m_fclk",
  449. "per_abe_nc_fclk",
  450. NULL,
  451. };
  452. static const struct omap_clkctrl_bit_data omap4_mcbsp4_bit_data[] __initconst = {
  453. { 24, TI_CLK_MUX, omap4_per_mcbsp4_gfclk_parents, NULL },
  454. { 26, TI_CLK_MUX, omap4_mcbsp4_sync_mux_ck_parents, NULL },
  455. { 0 },
  456. };
  457. static const char * const omap4_slimbus2_fclk_0_parents[] __initconst = {
  458. "func_24mc_fclk",
  459. NULL,
  460. };
  461. static const char * const omap4_slimbus2_fclk_1_parents[] __initconst = {
  462. "per_abe_24m_fclk",
  463. NULL,
  464. };
  465. static const char * const omap4_slimbus2_slimbus_clk_parents[] __initconst = {
  466. "pad_slimbus_core_clks_ck",
  467. NULL,
  468. };
  469. static const struct omap_clkctrl_bit_data omap4_slimbus2_bit_data[] __initconst = {
  470. { 8, TI_CLK_GATE, omap4_slimbus2_fclk_0_parents, NULL },
  471. { 9, TI_CLK_GATE, omap4_slimbus2_fclk_1_parents, NULL },
  472. { 10, TI_CLK_GATE, omap4_slimbus2_slimbus_clk_parents, NULL },
  473. { 0 },
  474. };
  475. static const struct omap_clkctrl_reg_data omap4_l4_per_clkctrl_regs[] __initconst = {
  476. { OMAP4_TIMER10_CLKCTRL, omap4_timer10_bit_data, CLKF_SW_SUP, "l4-per-clkctrl:0008:24" },
  477. { OMAP4_TIMER11_CLKCTRL, omap4_timer11_bit_data, CLKF_SW_SUP, "l4-per-clkctrl:0010:24" },
  478. { OMAP4_TIMER2_CLKCTRL, omap4_timer2_bit_data, CLKF_SW_SUP, "l4-per-clkctrl:0018:24" },
  479. { OMAP4_TIMER3_CLKCTRL, omap4_timer3_bit_data, CLKF_SW_SUP, "l4-per-clkctrl:0020:24" },
  480. { OMAP4_TIMER4_CLKCTRL, omap4_timer4_bit_data, CLKF_SW_SUP, "l4-per-clkctrl:0028:24" },
  481. { OMAP4_TIMER9_CLKCTRL, omap4_timer9_bit_data, CLKF_SW_SUP, "l4-per-clkctrl:0030:24" },
  482. { OMAP4_ELM_CLKCTRL, NULL, 0, "l4_div_ck" },
  483. { OMAP4_GPIO2_CLKCTRL, omap4_gpio2_bit_data, CLKF_HW_SUP, "l4_div_ck" },
  484. { OMAP4_GPIO3_CLKCTRL, omap4_gpio3_bit_data, CLKF_HW_SUP, "l4_div_ck" },
  485. { OMAP4_GPIO4_CLKCTRL, omap4_gpio4_bit_data, CLKF_HW_SUP, "l4_div_ck" },
  486. { OMAP4_GPIO5_CLKCTRL, omap4_gpio5_bit_data, CLKF_HW_SUP, "l4_div_ck" },
  487. { OMAP4_GPIO6_CLKCTRL, omap4_gpio6_bit_data, CLKF_HW_SUP, "l4_div_ck" },
  488. { OMAP4_HDQ1W_CLKCTRL, NULL, CLKF_SW_SUP, "func_12m_fclk" },
  489. { OMAP4_I2C1_CLKCTRL, NULL, CLKF_SW_SUP, "func_96m_fclk" },
  490. { OMAP4_I2C2_CLKCTRL, NULL, CLKF_SW_SUP, "func_96m_fclk" },
  491. { OMAP4_I2C3_CLKCTRL, NULL, CLKF_SW_SUP, "func_96m_fclk" },
  492. { OMAP4_I2C4_CLKCTRL, NULL, CLKF_SW_SUP, "func_96m_fclk" },
  493. { OMAP4_L4_PER_CLKCTRL, NULL, 0, "l4_div_ck" },
  494. { OMAP4_MCBSP4_CLKCTRL, omap4_mcbsp4_bit_data, CLKF_SW_SUP, "l4-per-clkctrl:00c0:24" },
  495. { OMAP4_MCSPI1_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
  496. { OMAP4_MCSPI2_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
  497. { OMAP4_MCSPI3_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
  498. { OMAP4_MCSPI4_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
  499. { OMAP4_MMC3_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
  500. { OMAP4_MMC4_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
  501. { OMAP4_SLIMBUS2_CLKCTRL, omap4_slimbus2_bit_data, CLKF_SW_SUP, "l4-per-clkctrl:0118:8" },
  502. { OMAP4_UART1_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
  503. { OMAP4_UART2_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
  504. { OMAP4_UART3_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
  505. { OMAP4_UART4_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
  506. { OMAP4_MMC5_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
  507. { 0 },
  508. };
  509. static const struct
  510. omap_clkctrl_reg_data omap4_l4_secure_clkctrl_regs[] __initconst = {
  511. { OMAP4_AES1_CLKCTRL, NULL, CLKF_SW_SUP, "l3_div_ck" },
  512. { OMAP4_AES2_CLKCTRL, NULL, CLKF_SW_SUP, "l3_div_ck" },
  513. { OMAP4_DES3DES_CLKCTRL, NULL, CLKF_SW_SUP, "l4_div_ck" },
  514. { OMAP4_PKA_CLKCTRL, NULL, CLKF_SW_SUP, "l4_div_ck" },
  515. { OMAP4_RNG_CLKCTRL, NULL, CLKF_HW_SUP | CLKF_SOC_NONSEC, "l4_div_ck" },
  516. { OMAP4_SHA2MD5_CLKCTRL, NULL, CLKF_SW_SUP, "l3_div_ck" },
  517. { OMAP4_CRYPTODMA_CLKCTRL, NULL, CLKF_HW_SUP | CLKF_SOC_NONSEC, "l3_div_ck" },
  518. { 0 },
  519. };
  520. static const struct omap_clkctrl_bit_data omap4_gpio1_bit_data[] __initconst = {
  521. { 8, TI_CLK_GATE, omap4_gpio2_dbclk_parents, NULL },
  522. { 0 },
  523. };
  524. static const struct omap_clkctrl_bit_data omap4_timer1_bit_data[] __initconst = {
  525. { 24, TI_CLK_MUX, omap4_cm2_dm10_mux_parents, NULL },
  526. { 0 },
  527. };
  528. static const struct omap_clkctrl_reg_data omap4_l4_wkup_clkctrl_regs[] __initconst = {
  529. { OMAP4_L4_WKUP_CLKCTRL, NULL, 0, "l4_wkup_clk_mux_ck" },
  530. { OMAP4_WD_TIMER2_CLKCTRL, NULL, CLKF_SW_SUP, "sys_32k_ck" },
  531. { OMAP4_GPIO1_CLKCTRL, omap4_gpio1_bit_data, CLKF_HW_SUP, "l4_wkup_clk_mux_ck" },
  532. { OMAP4_TIMER1_CLKCTRL, omap4_timer1_bit_data, CLKF_SW_SUP, "l4-wkup-clkctrl:0020:24" },
  533. { OMAP4_COUNTER_32K_CLKCTRL, NULL, 0, "sys_32k_ck" },
  534. { OMAP4_KBD_CLKCTRL, NULL, CLKF_SW_SUP, "sys_32k_ck" },
  535. { 0 },
  536. };
  537. static const char * const omap4_pmd_stm_clock_mux_ck_parents[] __initconst = {
  538. "sys_clkin_ck",
  539. "dpll_core_m6x2_ck",
  540. "tie_low_clock_ck",
  541. NULL,
  542. };
  543. static const char * const omap4_trace_clk_div_div_ck_parents[] __initconst = {
  544. "emu-sys-clkctrl:0000:22",
  545. NULL,
  546. };
  547. static const int omap4_trace_clk_div_div_ck_divs[] __initconst = {
  548. 0,
  549. 1,
  550. 2,
  551. 0,
  552. 4,
  553. -1,
  554. };
  555. static const struct omap_clkctrl_div_data omap4_trace_clk_div_div_ck_data __initconst = {
  556. .dividers = omap4_trace_clk_div_div_ck_divs,
  557. };
  558. static const char * const omap4_stm_clk_div_ck_parents[] __initconst = {
  559. "emu-sys-clkctrl:0000:20",
  560. NULL,
  561. };
  562. static const struct omap_clkctrl_div_data omap4_stm_clk_div_ck_data __initconst = {
  563. .max_div = 64,
  564. .flags = CLK_DIVIDER_POWER_OF_TWO,
  565. };
  566. static const struct omap_clkctrl_bit_data omap4_debugss_bit_data[] __initconst = {
  567. { 20, TI_CLK_MUX, omap4_pmd_stm_clock_mux_ck_parents, NULL },
  568. { 22, TI_CLK_MUX, omap4_pmd_stm_clock_mux_ck_parents, NULL },
  569. { 24, TI_CLK_DIVIDER, omap4_trace_clk_div_div_ck_parents, &omap4_trace_clk_div_div_ck_data },
  570. { 27, TI_CLK_DIVIDER, omap4_stm_clk_div_ck_parents, &omap4_stm_clk_div_ck_data },
  571. { 0 },
  572. };
  573. static const struct omap_clkctrl_reg_data omap4_emu_sys_clkctrl_regs[] __initconst = {
  574. { OMAP4_DEBUGSS_CLKCTRL, omap4_debugss_bit_data, 0, "trace_clk_div_ck" },
  575. { 0 },
  576. };
  577. const struct omap_clkctrl_data omap4_clkctrl_data[] __initconst = {
  578. { 0x4a004320, omap4_mpuss_clkctrl_regs },
  579. { 0x4a004420, omap4_tesla_clkctrl_regs },
  580. { 0x4a004520, omap4_abe_clkctrl_regs },
  581. { 0x4a008620, omap4_l4_ao_clkctrl_regs },
  582. { 0x4a008720, omap4_l3_1_clkctrl_regs },
  583. { 0x4a008820, omap4_l3_2_clkctrl_regs },
  584. { 0x4a008920, omap4_ducati_clkctrl_regs },
  585. { 0x4a008a20, omap4_l3_dma_clkctrl_regs },
  586. { 0x4a008b20, omap4_l3_emif_clkctrl_regs },
  587. { 0x4a008c20, omap4_d2d_clkctrl_regs },
  588. { 0x4a008d20, omap4_l4_cfg_clkctrl_regs },
  589. { 0x4a008e20, omap4_l3_instr_clkctrl_regs },
  590. { 0x4a008f20, omap4_ivahd_clkctrl_regs },
  591. { 0x4a009020, omap4_iss_clkctrl_regs },
  592. { 0x4a009120, omap4_l3_dss_clkctrl_regs },
  593. { 0x4a009220, omap4_l3_gfx_clkctrl_regs },
  594. { 0x4a009320, omap4_l3_init_clkctrl_regs },
  595. { 0x4a009420, omap4_l4_per_clkctrl_regs },
  596. { 0x4a0095a0, omap4_l4_secure_clkctrl_regs },
  597. { 0x4a307820, omap4_l4_wkup_clkctrl_regs },
  598. { 0x4a307a20, omap4_emu_sys_clkctrl_regs },
  599. { 0 },
  600. };
  601. static struct ti_dt_clk omap44xx_clks[] = {
  602. DT_CLK(NULL, "timer_32k_ck", "sys_32k_ck"),
  603. /*
  604. * XXX: All the clock aliases below are only needed for legacy
  605. * hwmod support. Once hwmod is removed, these can be removed
  606. * also.
  607. */
  608. DT_CLK(NULL, "aess_fclk", "abe-clkctrl:0008:24"),
  609. DT_CLK(NULL, "cm2_dm10_mux", "l4-per-clkctrl:0008:24"),
  610. DT_CLK(NULL, "cm2_dm11_mux", "l4-per-clkctrl:0010:24"),
  611. DT_CLK(NULL, "cm2_dm2_mux", "l4-per-clkctrl:0018:24"),
  612. DT_CLK(NULL, "cm2_dm3_mux", "l4-per-clkctrl:0020:24"),
  613. DT_CLK(NULL, "cm2_dm4_mux", "l4-per-clkctrl:0028:24"),
  614. DT_CLK(NULL, "cm2_dm9_mux", "l4-per-clkctrl:0030:24"),
  615. DT_CLK(NULL, "dmic_sync_mux_ck", "abe-clkctrl:0018:26"),
  616. DT_CLK(NULL, "dmt1_clk_mux", "l4-wkup-clkctrl:0020:24"),
  617. DT_CLK(NULL, "dss_48mhz_clk", "l3-dss-clkctrl:0000:9"),
  618. DT_CLK(NULL, "dss_dss_clk", "l3-dss-clkctrl:0000:8"),
  619. DT_CLK(NULL, "dss_sys_clk", "l3-dss-clkctrl:0000:10"),
  620. DT_CLK(NULL, "dss_tv_clk", "l3-dss-clkctrl:0000:11"),
  621. DT_CLK(NULL, "fdif_fck", "iss-clkctrl:0008:24"),
  622. DT_CLK(NULL, "func_dmic_abe_gfclk", "abe-clkctrl:0018:24"),
  623. DT_CLK(NULL, "func_mcasp_abe_gfclk", "abe-clkctrl:0020:24"),
  624. DT_CLK(NULL, "func_mcbsp1_gfclk", "abe-clkctrl:0028:24"),
  625. DT_CLK(NULL, "func_mcbsp2_gfclk", "abe-clkctrl:0030:24"),
  626. DT_CLK(NULL, "func_mcbsp3_gfclk", "abe-clkctrl:0038:24"),
  627. DT_CLK(NULL, "gpio1_dbclk", "l4-wkup-clkctrl:0018:8"),
  628. DT_CLK(NULL, "gpio2_dbclk", "l4-per-clkctrl:0040:8"),
  629. DT_CLK(NULL, "gpio3_dbclk", "l4-per-clkctrl:0048:8"),
  630. DT_CLK(NULL, "gpio4_dbclk", "l4-per-clkctrl:0050:8"),
  631. DT_CLK(NULL, "gpio5_dbclk", "l4-per-clkctrl:0058:8"),
  632. DT_CLK(NULL, "gpio6_dbclk", "l4-per-clkctrl:0060:8"),
  633. DT_CLK(NULL, "hsi_fck", "l3-init-clkctrl:0018:24"),
  634. DT_CLK(NULL, "hsmmc1_fclk", "l3-init-clkctrl:0008:24"),
  635. DT_CLK(NULL, "hsmmc2_fclk", "l3-init-clkctrl:0010:24"),
  636. DT_CLK(NULL, "iss_ctrlclk", "iss-clkctrl:0000:8"),
  637. DT_CLK(NULL, "mcasp_sync_mux_ck", "abe-clkctrl:0020:26"),
  638. DT_CLK(NULL, "mcbsp1_sync_mux_ck", "abe-clkctrl:0028:26"),
  639. DT_CLK(NULL, "mcbsp2_sync_mux_ck", "abe-clkctrl:0030:26"),
  640. DT_CLK(NULL, "mcbsp3_sync_mux_ck", "abe-clkctrl:0038:26"),
  641. DT_CLK("40122000.mcbsp", "prcm_fck", "abe-clkctrl:0028:26"),
  642. DT_CLK("40124000.mcbsp", "prcm_fck", "abe-clkctrl:0030:26"),
  643. DT_CLK("40126000.mcbsp", "prcm_fck", "abe-clkctrl:0038:26"),
  644. DT_CLK(NULL, "mcbsp4_sync_mux_ck", "l4-per-clkctrl:00c0:26"),
  645. DT_CLK("48096000.mcbsp", "prcm_fck", "l4-per-clkctrl:00c0:26"),
  646. DT_CLK(NULL, "ocp2scp_usb_phy_phy_48m", "l3-init-clkctrl:00c0:8"),
  647. DT_CLK(NULL, "otg_60m_gfclk", "l3-init-clkctrl:0040:24"),
  648. DT_CLK(NULL, "pad_fck", "pad_clks_ck"),
  649. DT_CLK(NULL, "per_mcbsp4_gfclk", "l4-per-clkctrl:00c0:24"),
  650. DT_CLK(NULL, "pmd_stm_clock_mux_ck", "emu-sys-clkctrl:0000:20"),
  651. DT_CLK(NULL, "pmd_trace_clk_mux_ck", "emu-sys-clkctrl:0000:22"),
  652. DT_CLK(NULL, "sgx_clk_mux", "l3-gfx-clkctrl:0000:24"),
  653. DT_CLK(NULL, "slimbus1_fclk_0", "abe-clkctrl:0040:8"),
  654. DT_CLK(NULL, "slimbus1_fclk_1", "abe-clkctrl:0040:9"),
  655. DT_CLK(NULL, "slimbus1_fclk_2", "abe-clkctrl:0040:10"),
  656. DT_CLK(NULL, "slimbus1_slimbus_clk", "abe-clkctrl:0040:11"),
  657. DT_CLK(NULL, "slimbus2_fclk_0", "l4-per-clkctrl:0118:8"),
  658. DT_CLK(NULL, "slimbus2_fclk_1", "l4-per-clkctrl:0118:9"),
  659. DT_CLK(NULL, "slimbus2_slimbus_clk", "l4-per-clkctrl:0118:10"),
  660. DT_CLK(NULL, "stm_clk_div_ck", "emu-sys-clkctrl:0000:27"),
  661. DT_CLK(NULL, "timer5_sync_mux", "abe-clkctrl:0048:24"),
  662. DT_CLK(NULL, "timer6_sync_mux", "abe-clkctrl:0050:24"),
  663. DT_CLK(NULL, "timer7_sync_mux", "abe-clkctrl:0058:24"),
  664. DT_CLK(NULL, "timer8_sync_mux", "abe-clkctrl:0060:24"),
  665. DT_CLK(NULL, "trace_clk_div_div_ck", "emu-sys-clkctrl:0000:24"),
  666. DT_CLK(NULL, "usb_host_hs_func48mclk", "l3-init-clkctrl:0038:15"),
  667. DT_CLK(NULL, "usb_host_hs_hsic480m_p1_clk", "l3-init-clkctrl:0038:13"),
  668. DT_CLK(NULL, "usb_host_hs_hsic480m_p2_clk", "l3-init-clkctrl:0038:14"),
  669. DT_CLK(NULL, "usb_host_hs_hsic60m_p1_clk", "l3-init-clkctrl:0038:11"),
  670. DT_CLK(NULL, "usb_host_hs_hsic60m_p2_clk", "l3-init-clkctrl:0038:12"),
  671. DT_CLK(NULL, "usb_host_hs_utmi_p1_clk", "l3-init-clkctrl:0038:8"),
  672. DT_CLK(NULL, "usb_host_hs_utmi_p2_clk", "l3-init-clkctrl:0038:9"),
  673. DT_CLK(NULL, "usb_host_hs_utmi_p3_clk", "l3_init-clkctrl:0038:10"),
  674. DT_CLK(NULL, "usb_otg_hs_xclk", "l3-init-clkctrl:0040:8"),
  675. DT_CLK(NULL, "usb_tll_hs_usb_ch0_clk", "l3-init-clkctrl:0048:8"),
  676. DT_CLK(NULL, "usb_tll_hs_usb_ch1_clk", "l3-init-clkctrl:0048:9"),
  677. DT_CLK(NULL, "usb_tll_hs_usb_ch2_clk", "l3-init-clkctrl:0048:10"),
  678. DT_CLK(NULL, "utmi_p1_gfclk", "l3-init-clkctrl:0038:24"),
  679. DT_CLK(NULL, "utmi_p2_gfclk", "l3-init-clkctrl:0038:25"),
  680. { .node_name = NULL },
  681. };
  682. int __init omap4xxx_dt_clk_init(void)
  683. {
  684. int rc;
  685. struct clk *abe_dpll_ref, *abe_dpll, *sys_32k_ck, *usb_dpll;
  686. ti_dt_clocks_register(omap44xx_clks);
  687. omap2_clk_disable_autoidle_all();
  688. ti_clk_add_aliases();
  689. /*
  690. * Lock USB DPLL on OMAP4 devices so that the L3INIT power
  691. * domain can transition to retention state when not in use.
  692. */
  693. usb_dpll = clk_get_sys(NULL, "dpll_usb_ck");
  694. rc = clk_set_rate(usb_dpll, OMAP4_DPLL_USB_DEFFREQ);
  695. if (rc)
  696. pr_err("%s: failed to configure USB DPLL!\n", __func__);
  697. /*
  698. * On OMAP4460 the ABE DPLL fails to turn on if in idle low-power
  699. * state when turning the ABE clock domain. Workaround this by
  700. * locking the ABE DPLL on boot.
  701. * Lock the ABE DPLL in any case to avoid issues with audio.
  702. */
  703. abe_dpll_ref = clk_get_sys(NULL, "abe_dpll_refclk_mux_ck");
  704. sys_32k_ck = clk_get_sys(NULL, "sys_32k_ck");
  705. rc = clk_set_parent(abe_dpll_ref, sys_32k_ck);
  706. abe_dpll = clk_get_sys(NULL, "dpll_abe_ck");
  707. if (!rc)
  708. rc = clk_set_rate(abe_dpll, OMAP4_DPLL_ABE_DEFFREQ);
  709. if (rc)
  710. pr_err("%s: failed to configure ABE DPLL!\n", __func__);
  711. return 0;
  712. }