clk-33xx.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * AM33XX Clock init
  4. *
  5. * Copyright (C) 2013 Texas Instruments, Inc
  6. * Tero Kristo ([email protected])
  7. */
  8. #include <linux/kernel.h>
  9. #include <linux/list.h>
  10. #include <linux/clk.h>
  11. #include <linux/clk-provider.h>
  12. #include <linux/clk/ti.h>
  13. #include <dt-bindings/clock/am3.h>
  14. #include "clock.h"
  15. static const char * const am3_gpio1_dbclk_parents[] __initconst = {
  16. "clk-24mhz-clkctrl:0000:0",
  17. NULL,
  18. };
  19. static const struct omap_clkctrl_bit_data am3_gpio2_bit_data[] __initconst = {
  20. { 18, TI_CLK_GATE, am3_gpio1_dbclk_parents, NULL },
  21. { 0 },
  22. };
  23. static const struct omap_clkctrl_bit_data am3_gpio3_bit_data[] __initconst = {
  24. { 18, TI_CLK_GATE, am3_gpio1_dbclk_parents, NULL },
  25. { 0 },
  26. };
  27. static const struct omap_clkctrl_bit_data am3_gpio4_bit_data[] __initconst = {
  28. { 18, TI_CLK_GATE, am3_gpio1_dbclk_parents, NULL },
  29. { 0 },
  30. };
  31. static const struct omap_clkctrl_reg_data am3_l4ls_clkctrl_regs[] __initconst = {
  32. { AM3_L4LS_UART6_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" },
  33. { AM3_L4LS_MMC1_CLKCTRL, NULL, CLKF_SW_SUP, "mmc_clk" },
  34. { AM3_L4LS_ELM_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" },
  35. { AM3_L4LS_I2C3_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" },
  36. { AM3_L4LS_I2C2_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" },
  37. { AM3_L4LS_SPI0_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" },
  38. { AM3_L4LS_SPI1_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" },
  39. { AM3_L4LS_L4_LS_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" },
  40. { AM3_L4LS_UART2_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" },
  41. { AM3_L4LS_UART3_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" },
  42. { AM3_L4LS_UART4_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" },
  43. { AM3_L4LS_UART5_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" },
  44. { AM3_L4LS_TIMER7_CLKCTRL, NULL, CLKF_SW_SUP, "timer7_fck" },
  45. { AM3_L4LS_TIMER2_CLKCTRL, NULL, CLKF_SW_SUP, "timer2_fck" },
  46. { AM3_L4LS_TIMER3_CLKCTRL, NULL, CLKF_SW_SUP, "timer3_fck" },
  47. { AM3_L4LS_TIMER4_CLKCTRL, NULL, CLKF_SW_SUP, "timer4_fck" },
  48. { AM3_L4LS_RNG_CLKCTRL, NULL, CLKF_SW_SUP, "rng_fck" },
  49. { AM3_L4LS_GPIO2_CLKCTRL, am3_gpio2_bit_data, CLKF_SW_SUP, "l4ls_gclk" },
  50. { AM3_L4LS_GPIO3_CLKCTRL, am3_gpio3_bit_data, CLKF_SW_SUP, "l4ls_gclk" },
  51. { AM3_L4LS_GPIO4_CLKCTRL, am3_gpio4_bit_data, CLKF_SW_SUP, "l4ls_gclk" },
  52. { AM3_L4LS_D_CAN0_CLKCTRL, NULL, CLKF_SW_SUP, "dcan0_fck" },
  53. { AM3_L4LS_D_CAN1_CLKCTRL, NULL, CLKF_SW_SUP, "dcan1_fck" },
  54. { AM3_L4LS_EPWMSS1_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" },
  55. { AM3_L4LS_EPWMSS0_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" },
  56. { AM3_L4LS_EPWMSS2_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" },
  57. { AM3_L4LS_TIMER5_CLKCTRL, NULL, CLKF_SW_SUP, "timer5_fck" },
  58. { AM3_L4LS_TIMER6_CLKCTRL, NULL, CLKF_SW_SUP, "timer6_fck" },
  59. { AM3_L4LS_MMC2_CLKCTRL, NULL, CLKF_SW_SUP, "mmc_clk" },
  60. { AM3_L4LS_SPINLOCK_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" },
  61. { AM3_L4LS_MAILBOX_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" },
  62. { AM3_L4LS_OCPWP_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" },
  63. { 0 },
  64. };
  65. static const struct omap_clkctrl_reg_data am3_l3s_clkctrl_regs[] __initconst = {
  66. { AM3_L3S_USB_OTG_HS_CLKCTRL, NULL, CLKF_SW_SUP, "usbotg_fck" },
  67. { AM3_L3S_GPMC_CLKCTRL, NULL, CLKF_SW_SUP, "l3s_gclk" },
  68. { AM3_L3S_MCASP0_CLKCTRL, NULL, CLKF_SW_SUP, "mcasp0_fck" },
  69. { AM3_L3S_MCASP1_CLKCTRL, NULL, CLKF_SW_SUP, "mcasp1_fck" },
  70. { AM3_L3S_MMC3_CLKCTRL, NULL, CLKF_SW_SUP, "mmc_clk" },
  71. { 0 },
  72. };
  73. static const struct omap_clkctrl_reg_data am3_l3_clkctrl_regs[] __initconst = {
  74. { AM3_L3_TPTC0_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk" },
  75. { AM3_L3_EMIF_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_ddr_m2_div2_ck" },
  76. { AM3_L3_OCMCRAM_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk" },
  77. { AM3_L3_AES_CLKCTRL, NULL, CLKF_SW_SUP, "aes0_fck" },
  78. { AM3_L3_SHAM_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk" },
  79. { AM3_L3_TPCC_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk" },
  80. { AM3_L3_L3_INSTR_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk" },
  81. { AM3_L3_L3_MAIN_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk" },
  82. { AM3_L3_TPTC1_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk" },
  83. { AM3_L3_TPTC2_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk" },
  84. { 0 },
  85. };
  86. static const struct omap_clkctrl_reg_data am3_l4hs_clkctrl_regs[] __initconst = {
  87. { AM3_L4HS_L4_HS_CLKCTRL, NULL, CLKF_SW_SUP, "l4hs_gclk" },
  88. { 0 },
  89. };
  90. static const struct omap_clkctrl_reg_data am3_pruss_ocp_clkctrl_regs[] __initconst = {
  91. { AM3_PRUSS_OCP_PRUSS_CLKCTRL, NULL, CLKF_SW_SUP | CLKF_NO_IDLEST, "pruss_ocp_gclk" },
  92. { 0 },
  93. };
  94. static const struct omap_clkctrl_reg_data am3_cpsw_125mhz_clkctrl_regs[] __initconst = {
  95. { AM3_CPSW_125MHZ_CPGMAC0_CLKCTRL, NULL, CLKF_SW_SUP, "cpsw_125mhz_gclk" },
  96. { 0 },
  97. };
  98. static const struct omap_clkctrl_reg_data am3_lcdc_clkctrl_regs[] __initconst = {
  99. { AM3_LCDC_LCDC_CLKCTRL, NULL, CLKF_SW_SUP | CLKF_SET_RATE_PARENT, "lcd_gclk" },
  100. { 0 },
  101. };
  102. static const struct omap_clkctrl_reg_data am3_clk_24mhz_clkctrl_regs[] __initconst = {
  103. { AM3_CLK_24MHZ_CLKDIV32K_CLKCTRL, NULL, CLKF_SW_SUP, "clkdiv32k_ck" },
  104. { 0 },
  105. };
  106. static const char * const am3_gpio0_dbclk_parents[] __initconst = {
  107. "gpio0_dbclk_mux_ck",
  108. NULL,
  109. };
  110. static const struct omap_clkctrl_bit_data am3_gpio1_bit_data[] __initconst = {
  111. { 18, TI_CLK_GATE, am3_gpio0_dbclk_parents, NULL },
  112. { 0 },
  113. };
  114. static const struct omap_clkctrl_reg_data am3_l4_wkup_clkctrl_regs[] __initconst = {
  115. { AM3_L4_WKUP_CONTROL_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_core_m4_div2_ck" },
  116. { AM3_L4_WKUP_GPIO1_CLKCTRL, am3_gpio1_bit_data, CLKF_SW_SUP, "dpll_core_m4_div2_ck" },
  117. { AM3_L4_WKUP_L4_WKUP_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_core_m4_div2_ck" },
  118. { AM3_L4_WKUP_UART1_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_wkupdm_ck" },
  119. { AM3_L4_WKUP_I2C1_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_wkupdm_ck" },
  120. { AM3_L4_WKUP_ADC_TSC_CLKCTRL, NULL, CLKF_SW_SUP, "adc_tsc_fck" },
  121. { AM3_L4_WKUP_SMARTREFLEX0_CLKCTRL, NULL, CLKF_SW_SUP, "smartreflex0_fck" },
  122. { AM3_L4_WKUP_TIMER1_CLKCTRL, NULL, CLKF_SW_SUP, "timer1_fck" },
  123. { AM3_L4_WKUP_SMARTREFLEX1_CLKCTRL, NULL, CLKF_SW_SUP, "smartreflex1_fck" },
  124. { AM3_L4_WKUP_WD_TIMER2_CLKCTRL, NULL, CLKF_SW_SUP, "wdt1_fck" },
  125. { 0 },
  126. };
  127. static const char * const am3_dbg_sysclk_ck_parents[] __initconst = {
  128. "sys_clkin_ck",
  129. NULL,
  130. };
  131. static const char * const am3_trace_pmd_clk_mux_ck_parents[] __initconst = {
  132. "l3-aon-clkctrl:0000:19",
  133. "l3-aon-clkctrl:0000:30",
  134. NULL,
  135. };
  136. static const char * const am3_trace_clk_div_ck_parents[] __initconst = {
  137. "l3-aon-clkctrl:0000:20",
  138. NULL,
  139. };
  140. static const struct omap_clkctrl_div_data am3_trace_clk_div_ck_data __initconst = {
  141. .max_div = 64,
  142. .flags = CLK_DIVIDER_POWER_OF_TWO,
  143. };
  144. static const char * const am3_stm_clk_div_ck_parents[] __initconst = {
  145. "l3-aon-clkctrl:0000:22",
  146. NULL,
  147. };
  148. static const struct omap_clkctrl_div_data am3_stm_clk_div_ck_data __initconst = {
  149. .max_div = 64,
  150. .flags = CLK_DIVIDER_POWER_OF_TWO,
  151. };
  152. static const char * const am3_dbg_clka_ck_parents[] __initconst = {
  153. "dpll_core_m4_ck",
  154. NULL,
  155. };
  156. static const struct omap_clkctrl_bit_data am3_debugss_bit_data[] __initconst = {
  157. { 19, TI_CLK_GATE, am3_dbg_sysclk_ck_parents, NULL },
  158. { 20, TI_CLK_MUX, am3_trace_pmd_clk_mux_ck_parents, NULL },
  159. { 22, TI_CLK_MUX, am3_trace_pmd_clk_mux_ck_parents, NULL },
  160. { 24, TI_CLK_DIVIDER, am3_trace_clk_div_ck_parents, &am3_trace_clk_div_ck_data },
  161. { 27, TI_CLK_DIVIDER, am3_stm_clk_div_ck_parents, &am3_stm_clk_div_ck_data },
  162. { 30, TI_CLK_GATE, am3_dbg_clka_ck_parents, NULL },
  163. { 0 },
  164. };
  165. static const struct omap_clkctrl_reg_data am3_l3_aon_clkctrl_regs[] __initconst = {
  166. { AM3_L3_AON_DEBUGSS_CLKCTRL, am3_debugss_bit_data, CLKF_SW_SUP, "l3-aon-clkctrl:0000:24" },
  167. { 0 },
  168. };
  169. static const struct omap_clkctrl_reg_data am3_l4_wkup_aon_clkctrl_regs[] __initconst = {
  170. { AM3_L4_WKUP_AON_WKUP_M3_CLKCTRL, NULL, CLKF_NO_IDLEST, "dpll_core_m4_div2_ck" },
  171. { 0 },
  172. };
  173. static const struct omap_clkctrl_reg_data am3_mpu_clkctrl_regs[] __initconst = {
  174. { AM3_MPU_MPU_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_mpu_m2_ck" },
  175. { 0 },
  176. };
  177. static const struct omap_clkctrl_reg_data am3_l4_rtc_clkctrl_regs[] __initconst = {
  178. { AM3_L4_RTC_RTC_CLKCTRL, NULL, CLKF_SW_SUP, "clk-24mhz-clkctrl:0000:0" },
  179. { 0 },
  180. };
  181. static const struct omap_clkctrl_reg_data am3_gfx_l3_clkctrl_regs[] __initconst = {
  182. { AM3_GFX_L3_GFX_CLKCTRL, NULL, CLKF_SW_SUP | CLKF_NO_IDLEST, "gfx_fck_div_ck" },
  183. { 0 },
  184. };
  185. static const struct omap_clkctrl_reg_data am3_l4_cefuse_clkctrl_regs[] __initconst = {
  186. { AM3_L4_CEFUSE_CEFUSE_CLKCTRL, NULL, CLKF_SW_SUP, "sys_clkin_ck" },
  187. { 0 },
  188. };
  189. const struct omap_clkctrl_data am3_clkctrl_data[] __initconst = {
  190. { 0x44e00038, am3_l4ls_clkctrl_regs },
  191. { 0x44e0001c, am3_l3s_clkctrl_regs },
  192. { 0x44e00024, am3_l3_clkctrl_regs },
  193. { 0x44e00120, am3_l4hs_clkctrl_regs },
  194. { 0x44e000e8, am3_pruss_ocp_clkctrl_regs },
  195. { 0x44e00000, am3_cpsw_125mhz_clkctrl_regs },
  196. { 0x44e00018, am3_lcdc_clkctrl_regs },
  197. { 0x44e0014c, am3_clk_24mhz_clkctrl_regs },
  198. { 0x44e00400, am3_l4_wkup_clkctrl_regs },
  199. { 0x44e00414, am3_l3_aon_clkctrl_regs },
  200. { 0x44e004b0, am3_l4_wkup_aon_clkctrl_regs },
  201. { 0x44e00600, am3_mpu_clkctrl_regs },
  202. { 0x44e00800, am3_l4_rtc_clkctrl_regs },
  203. { 0x44e00900, am3_gfx_l3_clkctrl_regs },
  204. { 0x44e00a00, am3_l4_cefuse_clkctrl_regs },
  205. { 0 },
  206. };
  207. static struct ti_dt_clk am33xx_clks[] = {
  208. DT_CLK(NULL, "timer_32k_ck", "clk-24mhz-clkctrl:0000:0"),
  209. DT_CLK(NULL, "timer_sys_ck", "sys_clkin_ck"),
  210. DT_CLK(NULL, "clkdiv32k_ick", "clk-24mhz-clkctrl:0000:0"),
  211. DT_CLK(NULL, "dbg_clka_ck", "l3-aon-clkctrl:0000:30"),
  212. DT_CLK(NULL, "dbg_sysclk_ck", "l3-aon-clkctrl:0000:19"),
  213. DT_CLK(NULL, "gpio0_dbclk", "l4-wkup-clkctrl:0008:18"),
  214. DT_CLK(NULL, "gpio1_dbclk", "l4ls-clkctrl:0074:18"),
  215. DT_CLK(NULL, "gpio2_dbclk", "l4ls-clkctrl:0078:18"),
  216. DT_CLK(NULL, "gpio3_dbclk", "l4ls-clkctrl:007c:18"),
  217. DT_CLK(NULL, "stm_clk_div_ck", "l3-aon-clkctrl:0000:27"),
  218. DT_CLK(NULL, "stm_pmd_clock_mux_ck", "l3-aon-clkctrl:0000:22"),
  219. DT_CLK(NULL, "trace_clk_div_ck", "l3-aon-clkctrl:0000:24"),
  220. DT_CLK(NULL, "trace_pmd_clk_mux_ck", "l3-aon-clkctrl:0000:20"),
  221. { .node_name = NULL },
  222. };
  223. static const char *enable_init_clks[] = {
  224. "dpll_ddr_m2_ck",
  225. "dpll_mpu_m2_ck",
  226. "l3_gclk",
  227. /* AM3_L3_L3_MAIN_CLKCTRL, needed during suspend */
  228. "l3-clkctrl:00bc:0",
  229. "l4hs_gclk",
  230. "l4fw_gclk",
  231. "l4ls_gclk",
  232. /* Required for external peripherals like, Audio codecs */
  233. "clkout2_ck",
  234. };
  235. int __init am33xx_dt_clk_init(void)
  236. {
  237. struct clk *clk1, *clk2;
  238. ti_dt_clocks_register(am33xx_clks);
  239. omap2_clk_disable_autoidle_all();
  240. ti_clk_add_aliases();
  241. omap2_clk_enable_init_clocks(enable_init_clks,
  242. ARRAY_SIZE(enable_init_clks));
  243. /* TRM ERRATA: Timer 3 & 6 default parent (TCLKIN) may not be always
  244. * physically present, in such a case HWMOD enabling of
  245. * clock would be failure with default parent. And timer
  246. * probe thinks clock is already enabled, this leads to
  247. * crash upon accessing timer 3 & 6 registers in probe.
  248. * Fix by setting parent of both these timers to master
  249. * oscillator clock.
  250. */
  251. clk1 = clk_get_sys(NULL, "sys_clkin_ck");
  252. clk2 = clk_get_sys(NULL, "timer3_fck");
  253. clk_set_parent(clk2, clk1);
  254. clk2 = clk_get_sys(NULL, "timer6_fck");
  255. clk_set_parent(clk2, clk1);
  256. /*
  257. * The On-Chip 32K RC Osc clock is not an accurate clock-source as per
  258. * the design/spec, so as a result, for example, timer which supposed
  259. * to get expired @60Sec, but will expire somewhere ~@40Sec, which is
  260. * not expected by any use-case, so change WDT1 clock source to PRCM
  261. * 32KHz clock.
  262. */
  263. clk1 = clk_get_sys(NULL, "wdt1_fck");
  264. clk2 = clk_get_sys(NULL, "clkdiv32k_ick");
  265. clk_set_parent(clk1, clk2);
  266. return 0;
  267. }