clk-tegra20.c 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2012, NVIDIA CORPORATION. All rights reserved.
  4. */
  5. #include <linux/io.h>
  6. #include <linux/clk-provider.h>
  7. #include <linux/clkdev.h>
  8. #include <linux/init.h>
  9. #include <linux/of.h>
  10. #include <linux/of_address.h>
  11. #include <linux/of_device.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/clk/tegra.h>
  14. #include <linux/delay.h>
  15. #include <dt-bindings/clock/tegra20-car.h>
  16. #include "clk.h"
  17. #include "clk-id.h"
  18. #define MISC_CLK_ENB 0x48
  19. #define OSC_CTRL 0x50
  20. #define OSC_CTRL_OSC_FREQ_MASK (3<<30)
  21. #define OSC_CTRL_OSC_FREQ_13MHZ (0<<30)
  22. #define OSC_CTRL_OSC_FREQ_19_2MHZ (1<<30)
  23. #define OSC_CTRL_OSC_FREQ_12MHZ (2<<30)
  24. #define OSC_CTRL_OSC_FREQ_26MHZ (3<<30)
  25. #define OSC_CTRL_MASK (0x3f2 | OSC_CTRL_OSC_FREQ_MASK)
  26. #define OSC_CTRL_PLL_REF_DIV_MASK (3<<28)
  27. #define OSC_CTRL_PLL_REF_DIV_1 (0<<28)
  28. #define OSC_CTRL_PLL_REF_DIV_2 (1<<28)
  29. #define OSC_CTRL_PLL_REF_DIV_4 (2<<28)
  30. #define OSC_FREQ_DET 0x58
  31. #define OSC_FREQ_DET_TRIG (1<<31)
  32. #define OSC_FREQ_DET_STATUS 0x5c
  33. #define OSC_FREQ_DET_BUSY (1<<31)
  34. #define OSC_FREQ_DET_CNT_MASK 0xFFFF
  35. #define TEGRA20_CLK_PERIPH_BANKS 3
  36. #define PLLS_BASE 0xf0
  37. #define PLLS_MISC 0xf4
  38. #define PLLC_BASE 0x80
  39. #define PLLC_MISC 0x8c
  40. #define PLLM_BASE 0x90
  41. #define PLLM_MISC 0x9c
  42. #define PLLP_BASE 0xa0
  43. #define PLLP_MISC 0xac
  44. #define PLLA_BASE 0xb0
  45. #define PLLA_MISC 0xbc
  46. #define PLLU_BASE 0xc0
  47. #define PLLU_MISC 0xcc
  48. #define PLLD_BASE 0xd0
  49. #define PLLD_MISC 0xdc
  50. #define PLLX_BASE 0xe0
  51. #define PLLX_MISC 0xe4
  52. #define PLLE_BASE 0xe8
  53. #define PLLE_MISC 0xec
  54. #define PLL_BASE_LOCK BIT(27)
  55. #define PLLE_MISC_LOCK BIT(11)
  56. #define PLL_MISC_LOCK_ENABLE 18
  57. #define PLLDU_MISC_LOCK_ENABLE 22
  58. #define PLLE_MISC_LOCK_ENABLE 9
  59. #define PLLC_OUT 0x84
  60. #define PLLM_OUT 0x94
  61. #define PLLP_OUTA 0xa4
  62. #define PLLP_OUTB 0xa8
  63. #define PLLA_OUT 0xb4
  64. #define CCLK_BURST_POLICY 0x20
  65. #define SUPER_CCLK_DIVIDER 0x24
  66. #define SCLK_BURST_POLICY 0x28
  67. #define SUPER_SCLK_DIVIDER 0x2c
  68. #define CLK_SYSTEM_RATE 0x30
  69. #define CCLK_BURST_POLICY_SHIFT 28
  70. #define CCLK_RUN_POLICY_SHIFT 4
  71. #define CCLK_IDLE_POLICY_SHIFT 0
  72. #define CCLK_IDLE_POLICY 1
  73. #define CCLK_RUN_POLICY 2
  74. #define CCLK_BURST_POLICY_PLLX 8
  75. #define CLK_SOURCE_I2S1 0x100
  76. #define CLK_SOURCE_I2S2 0x104
  77. #define CLK_SOURCE_PWM 0x110
  78. #define CLK_SOURCE_SPI 0x114
  79. #define CLK_SOURCE_XIO 0x120
  80. #define CLK_SOURCE_TWC 0x12c
  81. #define CLK_SOURCE_IDE 0x144
  82. #define CLK_SOURCE_HDMI 0x18c
  83. #define CLK_SOURCE_DISP1 0x138
  84. #define CLK_SOURCE_DISP2 0x13c
  85. #define CLK_SOURCE_CSITE 0x1d4
  86. #define CLK_SOURCE_I2C1 0x124
  87. #define CLK_SOURCE_I2C2 0x198
  88. #define CLK_SOURCE_I2C3 0x1b8
  89. #define CLK_SOURCE_DVC 0x128
  90. #define CLK_SOURCE_UARTA 0x178
  91. #define CLK_SOURCE_UARTB 0x17c
  92. #define CLK_SOURCE_UARTC 0x1a0
  93. #define CLK_SOURCE_UARTD 0x1c0
  94. #define CLK_SOURCE_UARTE 0x1c4
  95. #define CLK_SOURCE_EMC 0x19c
  96. #define AUDIO_SYNC_CLK 0x38
  97. /* Tegra CPU clock and reset control regs */
  98. #define TEGRA_CLK_RST_CONTROLLER_CLK_CPU_CMPLX 0x4c
  99. #define TEGRA_CLK_RST_CONTROLLER_RST_CPU_CMPLX_SET 0x340
  100. #define TEGRA_CLK_RST_CONTROLLER_RST_CPU_CMPLX_CLR 0x344
  101. #define CPU_CLOCK(cpu) (0x1 << (8 + cpu))
  102. #define CPU_RESET(cpu) (0x1111ul << (cpu))
  103. #ifdef CONFIG_PM_SLEEP
  104. static struct cpu_clk_suspend_context {
  105. u32 pllx_misc;
  106. u32 pllx_base;
  107. u32 cpu_burst;
  108. u32 clk_csite_src;
  109. u32 cclk_divider;
  110. } tegra20_cpu_clk_sctx;
  111. #endif
  112. static void __iomem *clk_base;
  113. static void __iomem *pmc_base;
  114. #define TEGRA_INIT_DATA_MUX(_name, _parents, _offset, \
  115. _clk_num, _gate_flags, _clk_id) \
  116. TEGRA_INIT_DATA(_name, NULL, NULL, _parents, _offset, \
  117. 30, 2, 0, 0, 8, 1, TEGRA_DIVIDER_ROUND_UP, \
  118. _clk_num, \
  119. _gate_flags, _clk_id)
  120. #define TEGRA_INIT_DATA_DIV16(_name, _parents, _offset, \
  121. _clk_num, _gate_flags, _clk_id) \
  122. TEGRA_INIT_DATA(_name, NULL, NULL, _parents, _offset, \
  123. 30, 2, 0, 0, 16, 0, TEGRA_DIVIDER_ROUND_UP, \
  124. _clk_num, _gate_flags, \
  125. _clk_id)
  126. #define TEGRA_INIT_DATA_NODIV(_name, _parents, _offset, \
  127. _mux_shift, _mux_width, _clk_num, \
  128. _gate_flags, _clk_id) \
  129. TEGRA_INIT_DATA(_name, NULL, NULL, _parents, _offset, \
  130. _mux_shift, _mux_width, 0, 0, 0, 0, 0, \
  131. _clk_num, _gate_flags, \
  132. _clk_id)
  133. static struct clk **clks;
  134. static struct tegra_clk_pll_freq_table pll_c_freq_table[] = {
  135. { 12000000, 600000000, 600, 12, 1, 8 },
  136. { 13000000, 600000000, 600, 13, 1, 8 },
  137. { 19200000, 600000000, 500, 16, 1, 6 },
  138. { 26000000, 600000000, 600, 26, 1, 8 },
  139. { 0, 0, 0, 0, 0, 0 },
  140. };
  141. static struct tegra_clk_pll_freq_table pll_m_freq_table[] = {
  142. { 12000000, 666000000, 666, 12, 1, 8 },
  143. { 13000000, 666000000, 666, 13, 1, 8 },
  144. { 19200000, 666000000, 555, 16, 1, 8 },
  145. { 26000000, 666000000, 666, 26, 1, 8 },
  146. { 12000000, 600000000, 600, 12, 1, 8 },
  147. { 13000000, 600000000, 600, 13, 1, 8 },
  148. { 19200000, 600000000, 375, 12, 1, 6 },
  149. { 26000000, 600000000, 600, 26, 1, 8 },
  150. { 0, 0, 0, 0, 0, 0 },
  151. };
  152. static struct tegra_clk_pll_freq_table pll_p_freq_table[] = {
  153. { 12000000, 216000000, 432, 12, 2, 8 },
  154. { 13000000, 216000000, 432, 13, 2, 8 },
  155. { 19200000, 216000000, 90, 4, 2, 1 },
  156. { 26000000, 216000000, 432, 26, 2, 8 },
  157. { 12000000, 432000000, 432, 12, 1, 8 },
  158. { 13000000, 432000000, 432, 13, 1, 8 },
  159. { 19200000, 432000000, 90, 4, 1, 1 },
  160. { 26000000, 432000000, 432, 26, 1, 8 },
  161. { 0, 0, 0, 0, 0, 0 },
  162. };
  163. static struct tegra_clk_pll_freq_table pll_a_freq_table[] = {
  164. { 28800000, 56448000, 49, 25, 1, 1 },
  165. { 28800000, 73728000, 64, 25, 1, 1 },
  166. { 28800000, 24000000, 5, 6, 1, 1 },
  167. { 0, 0, 0, 0, 0, 0 },
  168. };
  169. static struct tegra_clk_pll_freq_table pll_d_freq_table[] = {
  170. { 12000000, 216000000, 216, 12, 1, 4 },
  171. { 13000000, 216000000, 216, 13, 1, 4 },
  172. { 19200000, 216000000, 135, 12, 1, 3 },
  173. { 26000000, 216000000, 216, 26, 1, 4 },
  174. { 12000000, 594000000, 594, 12, 1, 8 },
  175. { 13000000, 594000000, 594, 13, 1, 8 },
  176. { 19200000, 594000000, 495, 16, 1, 8 },
  177. { 26000000, 594000000, 594, 26, 1, 8 },
  178. { 12000000, 1000000000, 1000, 12, 1, 12 },
  179. { 13000000, 1000000000, 1000, 13, 1, 12 },
  180. { 19200000, 1000000000, 625, 12, 1, 8 },
  181. { 26000000, 1000000000, 1000, 26, 1, 12 },
  182. { 0, 0, 0, 0, 0, 0 },
  183. };
  184. static struct tegra_clk_pll_freq_table pll_u_freq_table[] = {
  185. { 12000000, 480000000, 960, 12, 1, 0 },
  186. { 13000000, 480000000, 960, 13, 1, 0 },
  187. { 19200000, 480000000, 200, 4, 1, 0 },
  188. { 26000000, 480000000, 960, 26, 1, 0 },
  189. { 0, 0, 0, 0, 0, 0 },
  190. };
  191. static struct tegra_clk_pll_freq_table pll_x_freq_table[] = {
  192. /* 1 GHz */
  193. { 12000000, 1000000000, 1000, 12, 1, 12 },
  194. { 13000000, 1000000000, 1000, 13, 1, 12 },
  195. { 19200000, 1000000000, 625, 12, 1, 8 },
  196. { 26000000, 1000000000, 1000, 26, 1, 12 },
  197. /* 912 MHz */
  198. { 12000000, 912000000, 912, 12, 1, 12 },
  199. { 13000000, 912000000, 912, 13, 1, 12 },
  200. { 19200000, 912000000, 760, 16, 1, 8 },
  201. { 26000000, 912000000, 912, 26, 1, 12 },
  202. /* 816 MHz */
  203. { 12000000, 816000000, 816, 12, 1, 12 },
  204. { 13000000, 816000000, 816, 13, 1, 12 },
  205. { 19200000, 816000000, 680, 16, 1, 8 },
  206. { 26000000, 816000000, 816, 26, 1, 12 },
  207. /* 760 MHz */
  208. { 12000000, 760000000, 760, 12, 1, 12 },
  209. { 13000000, 760000000, 760, 13, 1, 12 },
  210. { 19200000, 760000000, 950, 24, 1, 8 },
  211. { 26000000, 760000000, 760, 26, 1, 12 },
  212. /* 750 MHz */
  213. { 12000000, 750000000, 750, 12, 1, 12 },
  214. { 13000000, 750000000, 750, 13, 1, 12 },
  215. { 19200000, 750000000, 625, 16, 1, 8 },
  216. { 26000000, 750000000, 750, 26, 1, 12 },
  217. /* 608 MHz */
  218. { 12000000, 608000000, 608, 12, 1, 12 },
  219. { 13000000, 608000000, 608, 13, 1, 12 },
  220. { 19200000, 608000000, 380, 12, 1, 8 },
  221. { 26000000, 608000000, 608, 26, 1, 12 },
  222. /* 456 MHz */
  223. { 12000000, 456000000, 456, 12, 1, 12 },
  224. { 13000000, 456000000, 456, 13, 1, 12 },
  225. { 19200000, 456000000, 380, 16, 1, 8 },
  226. { 26000000, 456000000, 456, 26, 1, 12 },
  227. /* 312 MHz */
  228. { 12000000, 312000000, 312, 12, 1, 12 },
  229. { 13000000, 312000000, 312, 13, 1, 12 },
  230. { 19200000, 312000000, 260, 16, 1, 8 },
  231. { 26000000, 312000000, 312, 26, 1, 12 },
  232. { 0, 0, 0, 0, 0, 0 },
  233. };
  234. static const struct pdiv_map plle_p[] = {
  235. { .pdiv = 1, .hw_val = 1 },
  236. { .pdiv = 0, .hw_val = 0 },
  237. };
  238. static struct tegra_clk_pll_freq_table pll_e_freq_table[] = {
  239. { 12000000, 100000000, 200, 24, 1, 0 },
  240. { 0, 0, 0, 0, 0, 0 },
  241. };
  242. /* PLL parameters */
  243. static struct tegra_clk_pll_params pll_c_params = {
  244. .input_min = 2000000,
  245. .input_max = 31000000,
  246. .cf_min = 1000000,
  247. .cf_max = 6000000,
  248. .vco_min = 20000000,
  249. .vco_max = 1400000000,
  250. .base_reg = PLLC_BASE,
  251. .misc_reg = PLLC_MISC,
  252. .lock_mask = PLL_BASE_LOCK,
  253. .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
  254. .lock_delay = 300,
  255. .freq_table = pll_c_freq_table,
  256. .flags = TEGRA_PLL_HAS_CPCON | TEGRA_PLL_HAS_LOCK_ENABLE,
  257. };
  258. static struct tegra_clk_pll_params pll_m_params = {
  259. .input_min = 2000000,
  260. .input_max = 31000000,
  261. .cf_min = 1000000,
  262. .cf_max = 6000000,
  263. .vco_min = 20000000,
  264. .vco_max = 1200000000,
  265. .base_reg = PLLM_BASE,
  266. .misc_reg = PLLM_MISC,
  267. .lock_mask = PLL_BASE_LOCK,
  268. .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
  269. .lock_delay = 300,
  270. .freq_table = pll_m_freq_table,
  271. .flags = TEGRA_PLL_HAS_CPCON | TEGRA_PLL_HAS_LOCK_ENABLE,
  272. };
  273. static struct tegra_clk_pll_params pll_p_params = {
  274. .input_min = 2000000,
  275. .input_max = 31000000,
  276. .cf_min = 1000000,
  277. .cf_max = 6000000,
  278. .vco_min = 20000000,
  279. .vco_max = 1400000000,
  280. .base_reg = PLLP_BASE,
  281. .misc_reg = PLLP_MISC,
  282. .lock_mask = PLL_BASE_LOCK,
  283. .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
  284. .lock_delay = 300,
  285. .freq_table = pll_p_freq_table,
  286. .flags = TEGRA_PLL_FIXED | TEGRA_PLL_HAS_CPCON |
  287. TEGRA_PLL_HAS_LOCK_ENABLE,
  288. .fixed_rate = 216000000,
  289. };
  290. static struct tegra_clk_pll_params pll_a_params = {
  291. .input_min = 2000000,
  292. .input_max = 31000000,
  293. .cf_min = 1000000,
  294. .cf_max = 6000000,
  295. .vco_min = 20000000,
  296. .vco_max = 1400000000,
  297. .base_reg = PLLA_BASE,
  298. .misc_reg = PLLA_MISC,
  299. .lock_mask = PLL_BASE_LOCK,
  300. .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
  301. .lock_delay = 300,
  302. .freq_table = pll_a_freq_table,
  303. .flags = TEGRA_PLL_HAS_CPCON | TEGRA_PLL_HAS_LOCK_ENABLE,
  304. };
  305. static struct tegra_clk_pll_params pll_d_params = {
  306. .input_min = 2000000,
  307. .input_max = 40000000,
  308. .cf_min = 1000000,
  309. .cf_max = 6000000,
  310. .vco_min = 40000000,
  311. .vco_max = 1000000000,
  312. .base_reg = PLLD_BASE,
  313. .misc_reg = PLLD_MISC,
  314. .lock_mask = PLL_BASE_LOCK,
  315. .lock_enable_bit_idx = PLLDU_MISC_LOCK_ENABLE,
  316. .lock_delay = 1000,
  317. .freq_table = pll_d_freq_table,
  318. .flags = TEGRA_PLL_HAS_CPCON | TEGRA_PLL_HAS_LOCK_ENABLE,
  319. };
  320. static const struct pdiv_map pllu_p[] = {
  321. { .pdiv = 1, .hw_val = 1 },
  322. { .pdiv = 2, .hw_val = 0 },
  323. { .pdiv = 0, .hw_val = 0 },
  324. };
  325. static struct tegra_clk_pll_params pll_u_params = {
  326. .input_min = 2000000,
  327. .input_max = 40000000,
  328. .cf_min = 1000000,
  329. .cf_max = 6000000,
  330. .vco_min = 48000000,
  331. .vco_max = 960000000,
  332. .base_reg = PLLU_BASE,
  333. .misc_reg = PLLU_MISC,
  334. .lock_mask = PLL_BASE_LOCK,
  335. .lock_enable_bit_idx = PLLDU_MISC_LOCK_ENABLE,
  336. .lock_delay = 1000,
  337. .pdiv_tohw = pllu_p,
  338. .freq_table = pll_u_freq_table,
  339. .flags = TEGRA_PLLU | TEGRA_PLL_HAS_CPCON | TEGRA_PLL_HAS_LOCK_ENABLE,
  340. };
  341. static struct tegra_clk_pll_params pll_x_params = {
  342. .input_min = 2000000,
  343. .input_max = 31000000,
  344. .cf_min = 1000000,
  345. .cf_max = 6000000,
  346. .vco_min = 20000000,
  347. .vco_max = 1200000000,
  348. .base_reg = PLLX_BASE,
  349. .misc_reg = PLLX_MISC,
  350. .lock_mask = PLL_BASE_LOCK,
  351. .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
  352. .lock_delay = 300,
  353. .freq_table = pll_x_freq_table,
  354. .flags = TEGRA_PLL_HAS_CPCON | TEGRA_PLL_HAS_LOCK_ENABLE,
  355. .pre_rate_change = tegra_cclk_pre_pllx_rate_change,
  356. .post_rate_change = tegra_cclk_post_pllx_rate_change,
  357. };
  358. static struct tegra_clk_pll_params pll_e_params = {
  359. .input_min = 12000000,
  360. .input_max = 12000000,
  361. .cf_min = 0,
  362. .cf_max = 0,
  363. .vco_min = 0,
  364. .vco_max = 0,
  365. .base_reg = PLLE_BASE,
  366. .misc_reg = PLLE_MISC,
  367. .lock_mask = PLLE_MISC_LOCK,
  368. .lock_enable_bit_idx = PLLE_MISC_LOCK_ENABLE,
  369. .lock_delay = 0,
  370. .pdiv_tohw = plle_p,
  371. .freq_table = pll_e_freq_table,
  372. .flags = TEGRA_PLL_FIXED | TEGRA_PLL_LOCK_MISC |
  373. TEGRA_PLL_HAS_LOCK_ENABLE,
  374. .fixed_rate = 100000000,
  375. };
  376. static struct tegra_devclk devclks[] = {
  377. { .con_id = "pll_c", .dt_id = TEGRA20_CLK_PLL_C },
  378. { .con_id = "pll_c_out1", .dt_id = TEGRA20_CLK_PLL_C_OUT1 },
  379. { .con_id = "pll_p", .dt_id = TEGRA20_CLK_PLL_P },
  380. { .con_id = "pll_p_out1", .dt_id = TEGRA20_CLK_PLL_P_OUT1 },
  381. { .con_id = "pll_p_out2", .dt_id = TEGRA20_CLK_PLL_P_OUT2 },
  382. { .con_id = "pll_p_out3", .dt_id = TEGRA20_CLK_PLL_P_OUT3 },
  383. { .con_id = "pll_p_out4", .dt_id = TEGRA20_CLK_PLL_P_OUT4 },
  384. { .con_id = "pll_m", .dt_id = TEGRA20_CLK_PLL_M },
  385. { .con_id = "pll_m_out1", .dt_id = TEGRA20_CLK_PLL_M_OUT1 },
  386. { .con_id = "pll_x", .dt_id = TEGRA20_CLK_PLL_X },
  387. { .con_id = "pll_u", .dt_id = TEGRA20_CLK_PLL_U },
  388. { .con_id = "pll_d", .dt_id = TEGRA20_CLK_PLL_D },
  389. { .con_id = "pll_d_out0", .dt_id = TEGRA20_CLK_PLL_D_OUT0 },
  390. { .con_id = "pll_a", .dt_id = TEGRA20_CLK_PLL_A },
  391. { .con_id = "pll_a_out0", .dt_id = TEGRA20_CLK_PLL_A_OUT0 },
  392. { .con_id = "pll_e", .dt_id = TEGRA20_CLK_PLL_E },
  393. { .con_id = "cclk", .dt_id = TEGRA20_CLK_CCLK },
  394. { .con_id = "sclk", .dt_id = TEGRA20_CLK_SCLK },
  395. { .con_id = "hclk", .dt_id = TEGRA20_CLK_HCLK },
  396. { .con_id = "pclk", .dt_id = TEGRA20_CLK_PCLK },
  397. { .con_id = "fuse", .dt_id = TEGRA20_CLK_FUSE },
  398. { .con_id = "twd", .dt_id = TEGRA20_CLK_TWD },
  399. { .con_id = "audio", .dt_id = TEGRA20_CLK_AUDIO },
  400. { .con_id = "audio_2x", .dt_id = TEGRA20_CLK_AUDIO_2X },
  401. { .dev_id = "tegra20-ac97", .dt_id = TEGRA20_CLK_AC97 },
  402. { .dev_id = "tegra-apbdma", .dt_id = TEGRA20_CLK_APBDMA },
  403. { .dev_id = "rtc-tegra", .dt_id = TEGRA20_CLK_RTC },
  404. { .dev_id = "timer", .dt_id = TEGRA20_CLK_TIMER },
  405. { .dev_id = "tegra-kbc", .dt_id = TEGRA20_CLK_KBC },
  406. { .con_id = "csus", .dev_id = "tegra_camera", .dt_id = TEGRA20_CLK_CSUS },
  407. { .con_id = "vcp", .dev_id = "tegra-avp", .dt_id = TEGRA20_CLK_VCP },
  408. { .con_id = "bsea", .dev_id = "tegra-avp", .dt_id = TEGRA20_CLK_BSEA },
  409. { .con_id = "bsev", .dev_id = "tegra-aes", .dt_id = TEGRA20_CLK_BSEV },
  410. { .con_id = "emc", .dt_id = TEGRA20_CLK_EMC },
  411. { .dev_id = "fsl-tegra-udc", .dt_id = TEGRA20_CLK_USBD },
  412. { .dev_id = "tegra-ehci.1", .dt_id = TEGRA20_CLK_USB2 },
  413. { .dev_id = "tegra-ehci.2", .dt_id = TEGRA20_CLK_USB3 },
  414. { .dev_id = "dsi", .dt_id = TEGRA20_CLK_DSI },
  415. { .con_id = "csi", .dev_id = "tegra_camera", .dt_id = TEGRA20_CLK_CSI },
  416. { .con_id = "isp", .dev_id = "tegra_camera", .dt_id = TEGRA20_CLK_ISP },
  417. { .con_id = "pex", .dt_id = TEGRA20_CLK_PEX },
  418. { .con_id = "afi", .dt_id = TEGRA20_CLK_AFI },
  419. { .con_id = "cdev1", .dt_id = TEGRA20_CLK_CDEV1 },
  420. { .con_id = "cdev2", .dt_id = TEGRA20_CLK_CDEV2 },
  421. { .con_id = "clk_32k", .dt_id = TEGRA20_CLK_CLK_32K },
  422. { .con_id = "clk_m", .dt_id = TEGRA20_CLK_CLK_M },
  423. { .con_id = "pll_ref", .dt_id = TEGRA20_CLK_PLL_REF },
  424. { .dev_id = "tegra20-i2s.0", .dt_id = TEGRA20_CLK_I2S1 },
  425. { .dev_id = "tegra20-i2s.1", .dt_id = TEGRA20_CLK_I2S2 },
  426. { .con_id = "spdif_out", .dev_id = "tegra20-spdif", .dt_id = TEGRA20_CLK_SPDIF_OUT },
  427. { .con_id = "spdif_in", .dev_id = "tegra20-spdif", .dt_id = TEGRA20_CLK_SPDIF_IN },
  428. { .dev_id = "spi_tegra.0", .dt_id = TEGRA20_CLK_SBC1 },
  429. { .dev_id = "spi_tegra.1", .dt_id = TEGRA20_CLK_SBC2 },
  430. { .dev_id = "spi_tegra.2", .dt_id = TEGRA20_CLK_SBC3 },
  431. { .dev_id = "spi_tegra.3", .dt_id = TEGRA20_CLK_SBC4 },
  432. { .dev_id = "spi", .dt_id = TEGRA20_CLK_SPI },
  433. { .dev_id = "xio", .dt_id = TEGRA20_CLK_XIO },
  434. { .dev_id = "twc", .dt_id = TEGRA20_CLK_TWC },
  435. { .dev_id = "ide", .dt_id = TEGRA20_CLK_IDE },
  436. { .dev_id = "tegra_nand", .dt_id = TEGRA20_CLK_NDFLASH },
  437. { .dev_id = "vfir", .dt_id = TEGRA20_CLK_VFIR },
  438. { .dev_id = "csite", .dt_id = TEGRA20_CLK_CSITE },
  439. { .dev_id = "la", .dt_id = TEGRA20_CLK_LA },
  440. { .dev_id = "tegra_w1", .dt_id = TEGRA20_CLK_OWR },
  441. { .dev_id = "mipi", .dt_id = TEGRA20_CLK_MIPI },
  442. { .dev_id = "vde", .dt_id = TEGRA20_CLK_VDE },
  443. { .con_id = "vi", .dev_id = "tegra_camera", .dt_id = TEGRA20_CLK_VI },
  444. { .dev_id = "epp", .dt_id = TEGRA20_CLK_EPP },
  445. { .dev_id = "mpe", .dt_id = TEGRA20_CLK_MPE },
  446. { .dev_id = "host1x", .dt_id = TEGRA20_CLK_HOST1X },
  447. { .dev_id = "3d", .dt_id = TEGRA20_CLK_GR3D },
  448. { .dev_id = "2d", .dt_id = TEGRA20_CLK_GR2D },
  449. { .dev_id = "tegra-nor", .dt_id = TEGRA20_CLK_NOR },
  450. { .dev_id = "sdhci-tegra.0", .dt_id = TEGRA20_CLK_SDMMC1 },
  451. { .dev_id = "sdhci-tegra.1", .dt_id = TEGRA20_CLK_SDMMC2 },
  452. { .dev_id = "sdhci-tegra.2", .dt_id = TEGRA20_CLK_SDMMC3 },
  453. { .dev_id = "sdhci-tegra.3", .dt_id = TEGRA20_CLK_SDMMC4 },
  454. { .dev_id = "cve", .dt_id = TEGRA20_CLK_CVE },
  455. { .dev_id = "tvo", .dt_id = TEGRA20_CLK_TVO },
  456. { .dev_id = "tvdac", .dt_id = TEGRA20_CLK_TVDAC },
  457. { .con_id = "vi_sensor", .dev_id = "tegra_camera", .dt_id = TEGRA20_CLK_VI_SENSOR },
  458. { .dev_id = "hdmi", .dt_id = TEGRA20_CLK_HDMI },
  459. { .con_id = "div-clk", .dev_id = "tegra-i2c.0", .dt_id = TEGRA20_CLK_I2C1 },
  460. { .con_id = "div-clk", .dev_id = "tegra-i2c.1", .dt_id = TEGRA20_CLK_I2C2 },
  461. { .con_id = "div-clk", .dev_id = "tegra-i2c.2", .dt_id = TEGRA20_CLK_I2C3 },
  462. { .con_id = "div-clk", .dev_id = "tegra-i2c.3", .dt_id = TEGRA20_CLK_DVC },
  463. { .dev_id = "tegra-pwm", .dt_id = TEGRA20_CLK_PWM },
  464. { .dev_id = "tegra_uart.0", .dt_id = TEGRA20_CLK_UARTA },
  465. { .dev_id = "tegra_uart.1", .dt_id = TEGRA20_CLK_UARTB },
  466. { .dev_id = "tegra_uart.2", .dt_id = TEGRA20_CLK_UARTC },
  467. { .dev_id = "tegra_uart.3", .dt_id = TEGRA20_CLK_UARTD },
  468. { .dev_id = "tegra_uart.4", .dt_id = TEGRA20_CLK_UARTE },
  469. { .dev_id = "tegradc.0", .dt_id = TEGRA20_CLK_DISP1 },
  470. { .dev_id = "tegradc.1", .dt_id = TEGRA20_CLK_DISP2 },
  471. };
  472. static struct tegra_clk tegra20_clks[tegra_clk_max] __initdata = {
  473. [tegra_clk_ahbdma] = { .dt_id = TEGRA20_CLK_AHBDMA, .present = true },
  474. [tegra_clk_apbdma] = { .dt_id = TEGRA20_CLK_APBDMA, .present = true },
  475. [tegra_clk_spdif_out] = { .dt_id = TEGRA20_CLK_SPDIF_OUT, .present = true },
  476. [tegra_clk_spdif_in] = { .dt_id = TEGRA20_CLK_SPDIF_IN, .present = true },
  477. [tegra_clk_sdmmc1] = { .dt_id = TEGRA20_CLK_SDMMC1, .present = true },
  478. [tegra_clk_sdmmc2] = { .dt_id = TEGRA20_CLK_SDMMC2, .present = true },
  479. [tegra_clk_sdmmc3] = { .dt_id = TEGRA20_CLK_SDMMC3, .present = true },
  480. [tegra_clk_sdmmc4] = { .dt_id = TEGRA20_CLK_SDMMC4, .present = true },
  481. [tegra_clk_la] = { .dt_id = TEGRA20_CLK_LA, .present = true },
  482. [tegra_clk_csite] = { .dt_id = TEGRA20_CLK_CSITE, .present = true },
  483. [tegra_clk_vfir] = { .dt_id = TEGRA20_CLK_VFIR, .present = true },
  484. [tegra_clk_mipi] = { .dt_id = TEGRA20_CLK_MIPI, .present = true },
  485. [tegra_clk_nor] = { .dt_id = TEGRA20_CLK_NOR, .present = true },
  486. [tegra_clk_rtc] = { .dt_id = TEGRA20_CLK_RTC, .present = true },
  487. [tegra_clk_timer] = { .dt_id = TEGRA20_CLK_TIMER, .present = true },
  488. [tegra_clk_kbc] = { .dt_id = TEGRA20_CLK_KBC, .present = true },
  489. [tegra_clk_csus] = { .dt_id = TEGRA20_CLK_CSUS, .present = true },
  490. [tegra_clk_vcp] = { .dt_id = TEGRA20_CLK_VCP, .present = true },
  491. [tegra_clk_bsea] = { .dt_id = TEGRA20_CLK_BSEA, .present = true },
  492. [tegra_clk_bsev] = { .dt_id = TEGRA20_CLK_BSEV, .present = true },
  493. [tegra_clk_usbd] = { .dt_id = TEGRA20_CLK_USBD, .present = true },
  494. [tegra_clk_usb2] = { .dt_id = TEGRA20_CLK_USB2, .present = true },
  495. [tegra_clk_usb3] = { .dt_id = TEGRA20_CLK_USB3, .present = true },
  496. [tegra_clk_csi] = { .dt_id = TEGRA20_CLK_CSI, .present = true },
  497. [tegra_clk_isp] = { .dt_id = TEGRA20_CLK_ISP, .present = true },
  498. [tegra_clk_clk_32k] = { .dt_id = TEGRA20_CLK_CLK_32K, .present = true },
  499. [tegra_clk_hclk] = { .dt_id = TEGRA20_CLK_HCLK, .present = true },
  500. [tegra_clk_pclk] = { .dt_id = TEGRA20_CLK_PCLK, .present = true },
  501. [tegra_clk_pll_p_out1] = { .dt_id = TEGRA20_CLK_PLL_P_OUT1, .present = true },
  502. [tegra_clk_pll_p_out2] = { .dt_id = TEGRA20_CLK_PLL_P_OUT2, .present = true },
  503. [tegra_clk_pll_p_out3] = { .dt_id = TEGRA20_CLK_PLL_P_OUT3, .present = true },
  504. [tegra_clk_pll_p_out4] = { .dt_id = TEGRA20_CLK_PLL_P_OUT4, .present = true },
  505. [tegra_clk_pll_p] = { .dt_id = TEGRA20_CLK_PLL_P, .present = true },
  506. [tegra_clk_owr] = { .dt_id = TEGRA20_CLK_OWR, .present = true },
  507. [tegra_clk_sbc1] = { .dt_id = TEGRA20_CLK_SBC1, .present = true },
  508. [tegra_clk_sbc2] = { .dt_id = TEGRA20_CLK_SBC2, .present = true },
  509. [tegra_clk_sbc3] = { .dt_id = TEGRA20_CLK_SBC3, .present = true },
  510. [tegra_clk_sbc4] = { .dt_id = TEGRA20_CLK_SBC4, .present = true },
  511. [tegra_clk_vde] = { .dt_id = TEGRA20_CLK_VDE, .present = true },
  512. [tegra_clk_vi] = { .dt_id = TEGRA20_CLK_VI, .present = true },
  513. [tegra_clk_epp] = { .dt_id = TEGRA20_CLK_EPP, .present = true },
  514. [tegra_clk_mpe] = { .dt_id = TEGRA20_CLK_MPE, .present = true },
  515. [tegra_clk_host1x] = { .dt_id = TEGRA20_CLK_HOST1X, .present = true },
  516. [tegra_clk_gr2d] = { .dt_id = TEGRA20_CLK_GR2D, .present = true },
  517. [tegra_clk_gr3d] = { .dt_id = TEGRA20_CLK_GR3D, .present = true },
  518. [tegra_clk_ndflash] = { .dt_id = TEGRA20_CLK_NDFLASH, .present = true },
  519. [tegra_clk_cve] = { .dt_id = TEGRA20_CLK_CVE, .present = true },
  520. [tegra_clk_tvo] = { .dt_id = TEGRA20_CLK_TVO, .present = true },
  521. [tegra_clk_tvdac] = { .dt_id = TEGRA20_CLK_TVDAC, .present = true },
  522. [tegra_clk_vi_sensor] = { .dt_id = TEGRA20_CLK_VI_SENSOR, .present = true },
  523. [tegra_clk_afi] = { .dt_id = TEGRA20_CLK_AFI, .present = true },
  524. [tegra_clk_fuse] = { .dt_id = TEGRA20_CLK_FUSE, .present = true },
  525. [tegra_clk_kfuse] = { .dt_id = TEGRA20_CLK_KFUSE, .present = true },
  526. };
  527. static unsigned long tegra20_clk_measure_input_freq(void)
  528. {
  529. u32 osc_ctrl = readl_relaxed(clk_base + OSC_CTRL);
  530. u32 auto_clk_control = osc_ctrl & OSC_CTRL_OSC_FREQ_MASK;
  531. u32 pll_ref_div = osc_ctrl & OSC_CTRL_PLL_REF_DIV_MASK;
  532. unsigned long input_freq;
  533. switch (auto_clk_control) {
  534. case OSC_CTRL_OSC_FREQ_12MHZ:
  535. BUG_ON(pll_ref_div != OSC_CTRL_PLL_REF_DIV_1);
  536. input_freq = 12000000;
  537. break;
  538. case OSC_CTRL_OSC_FREQ_13MHZ:
  539. BUG_ON(pll_ref_div != OSC_CTRL_PLL_REF_DIV_1);
  540. input_freq = 13000000;
  541. break;
  542. case OSC_CTRL_OSC_FREQ_19_2MHZ:
  543. BUG_ON(pll_ref_div != OSC_CTRL_PLL_REF_DIV_1);
  544. input_freq = 19200000;
  545. break;
  546. case OSC_CTRL_OSC_FREQ_26MHZ:
  547. BUG_ON(pll_ref_div != OSC_CTRL_PLL_REF_DIV_1);
  548. input_freq = 26000000;
  549. break;
  550. default:
  551. pr_err("Unexpected clock autodetect value %d",
  552. auto_clk_control);
  553. BUG();
  554. return 0;
  555. }
  556. return input_freq;
  557. }
  558. static unsigned int tegra20_get_pll_ref_div(void)
  559. {
  560. u32 pll_ref_div = readl_relaxed(clk_base + OSC_CTRL) &
  561. OSC_CTRL_PLL_REF_DIV_MASK;
  562. switch (pll_ref_div) {
  563. case OSC_CTRL_PLL_REF_DIV_1:
  564. return 1;
  565. case OSC_CTRL_PLL_REF_DIV_2:
  566. return 2;
  567. case OSC_CTRL_PLL_REF_DIV_4:
  568. return 4;
  569. default:
  570. pr_err("Invalid pll ref divider %d\n", pll_ref_div);
  571. BUG();
  572. }
  573. return 0;
  574. }
  575. static void tegra20_pll_init(void)
  576. {
  577. struct clk *clk;
  578. /* PLLC */
  579. clk = tegra_clk_register_pll("pll_c", "pll_ref", clk_base, NULL, 0,
  580. &pll_c_params, NULL);
  581. clks[TEGRA20_CLK_PLL_C] = clk;
  582. /* PLLC_OUT1 */
  583. clk = tegra_clk_register_divider("pll_c_out1_div", "pll_c",
  584. clk_base + PLLC_OUT, 0, TEGRA_DIVIDER_ROUND_UP,
  585. 8, 8, 1, NULL);
  586. clk = tegra_clk_register_pll_out("pll_c_out1", "pll_c_out1_div",
  587. clk_base + PLLC_OUT, 1, 0, CLK_SET_RATE_PARENT,
  588. 0, NULL);
  589. clks[TEGRA20_CLK_PLL_C_OUT1] = clk;
  590. /* PLLM */
  591. clk = tegra_clk_register_pll("pll_m", "pll_ref", clk_base, NULL,
  592. CLK_SET_RATE_GATE, &pll_m_params, NULL);
  593. clks[TEGRA20_CLK_PLL_M] = clk;
  594. /* PLLM_OUT1 */
  595. clk = tegra_clk_register_divider("pll_m_out1_div", "pll_m",
  596. clk_base + PLLM_OUT, 0, TEGRA_DIVIDER_ROUND_UP,
  597. 8, 8, 1, NULL);
  598. clk = tegra_clk_register_pll_out("pll_m_out1", "pll_m_out1_div",
  599. clk_base + PLLM_OUT, 1, 0,
  600. CLK_SET_RATE_PARENT, 0, NULL);
  601. clks[TEGRA20_CLK_PLL_M_OUT1] = clk;
  602. /* PLLX */
  603. clk = tegra_clk_register_pll("pll_x", "pll_ref", clk_base, NULL, 0,
  604. &pll_x_params, NULL);
  605. clks[TEGRA20_CLK_PLL_X] = clk;
  606. /* PLLU */
  607. clk = tegra_clk_register_pll("pll_u", "pll_ref", clk_base, NULL, 0,
  608. &pll_u_params, NULL);
  609. clks[TEGRA20_CLK_PLL_U] = clk;
  610. /* PLLD */
  611. clk = tegra_clk_register_pll("pll_d", "pll_ref", clk_base, NULL, 0,
  612. &pll_d_params, NULL);
  613. clks[TEGRA20_CLK_PLL_D] = clk;
  614. /* PLLD_OUT0 */
  615. clk = clk_register_fixed_factor(NULL, "pll_d_out0", "pll_d",
  616. CLK_SET_RATE_PARENT, 1, 2);
  617. clks[TEGRA20_CLK_PLL_D_OUT0] = clk;
  618. /* PLLA */
  619. clk = tegra_clk_register_pll("pll_a", "pll_p_out1", clk_base, NULL, 0,
  620. &pll_a_params, NULL);
  621. clks[TEGRA20_CLK_PLL_A] = clk;
  622. /* PLLA_OUT0 */
  623. clk = tegra_clk_register_divider("pll_a_out0_div", "pll_a",
  624. clk_base + PLLA_OUT, 0, TEGRA_DIVIDER_ROUND_UP,
  625. 8, 8, 1, NULL);
  626. clk = tegra_clk_register_pll_out("pll_a_out0", "pll_a_out0_div",
  627. clk_base + PLLA_OUT, 1, 0, CLK_IGNORE_UNUSED |
  628. CLK_SET_RATE_PARENT, 0, NULL);
  629. clks[TEGRA20_CLK_PLL_A_OUT0] = clk;
  630. /* PLLE */
  631. clk = tegra_clk_register_plle("pll_e", "pll_ref", clk_base, pmc_base,
  632. 0, &pll_e_params, NULL);
  633. clks[TEGRA20_CLK_PLL_E] = clk;
  634. }
  635. static const char *cclk_parents[] = { "clk_m", "pll_c", "clk_32k", "pll_m",
  636. "pll_p", "pll_p_out4",
  637. "pll_p_out3", "clk_d", "pll_x" };
  638. static const char *sclk_parents[] = { "clk_m", "pll_c_out1", "pll_p_out4",
  639. "pll_p_out3", "pll_p_out2", "clk_d",
  640. "clk_32k", "pll_m_out1" };
  641. static void tegra20_super_clk_init(void)
  642. {
  643. struct clk *clk;
  644. /* CCLK */
  645. clk = tegra_clk_register_super_cclk("cclk", cclk_parents,
  646. ARRAY_SIZE(cclk_parents), CLK_SET_RATE_PARENT,
  647. clk_base + CCLK_BURST_POLICY, TEGRA20_SUPER_CLK,
  648. NULL);
  649. clks[TEGRA20_CLK_CCLK] = clk;
  650. /* twd */
  651. clk = clk_register_fixed_factor(NULL, "twd", "cclk", 0, 1, 4);
  652. clks[TEGRA20_CLK_TWD] = clk;
  653. }
  654. static const char *audio_parents[] = { "spdif_in", "i2s1", "i2s2", "unused",
  655. "pll_a_out0", "unused", "unused",
  656. "unused" };
  657. static void __init tegra20_audio_clk_init(void)
  658. {
  659. struct clk *clk;
  660. /* audio */
  661. clk = clk_register_mux(NULL, "audio_mux", audio_parents,
  662. ARRAY_SIZE(audio_parents),
  663. CLK_SET_RATE_NO_REPARENT,
  664. clk_base + AUDIO_SYNC_CLK, 0, 3, 0, NULL);
  665. clk = clk_register_gate(NULL, "audio", "audio_mux", 0,
  666. clk_base + AUDIO_SYNC_CLK, 4,
  667. CLK_GATE_SET_TO_DISABLE, NULL);
  668. clks[TEGRA20_CLK_AUDIO] = clk;
  669. /* audio_2x */
  670. clk = clk_register_fixed_factor(NULL, "audio_doubler", "audio",
  671. CLK_SET_RATE_PARENT, 2, 1);
  672. clk = tegra_clk_register_periph_gate("audio_2x", "audio_doubler",
  673. TEGRA_PERIPH_NO_RESET, clk_base,
  674. CLK_SET_RATE_PARENT, 89,
  675. periph_clk_enb_refcnt);
  676. clks[TEGRA20_CLK_AUDIO_2X] = clk;
  677. }
  678. static const char *i2s1_parents[] = { "pll_a_out0", "audio_2x", "pll_p",
  679. "clk_m" };
  680. static const char *i2s2_parents[] = { "pll_a_out0", "audio_2x", "pll_p",
  681. "clk_m" };
  682. static const char *pwm_parents[] = { "pll_p", "pll_c", "audio", "clk_m",
  683. "clk_32k" };
  684. static const char *mux_pllpcm_clkm[] = { "pll_p", "pll_c", "pll_m", "clk_m" };
  685. static const char *mux_pllpdc_clkm[] = { "pll_p", "pll_d_out0", "pll_c",
  686. "clk_m" };
  687. static struct tegra_periph_init_data tegra_periph_clk_list[] = {
  688. TEGRA_INIT_DATA_MUX("i2s1", i2s1_parents, CLK_SOURCE_I2S1, 11, TEGRA_PERIPH_ON_APB, TEGRA20_CLK_I2S1),
  689. TEGRA_INIT_DATA_MUX("i2s2", i2s2_parents, CLK_SOURCE_I2S2, 18, TEGRA_PERIPH_ON_APB, TEGRA20_CLK_I2S2),
  690. TEGRA_INIT_DATA_MUX("spi", mux_pllpcm_clkm, CLK_SOURCE_SPI, 43, TEGRA_PERIPH_ON_APB, TEGRA20_CLK_SPI),
  691. TEGRA_INIT_DATA_MUX("xio", mux_pllpcm_clkm, CLK_SOURCE_XIO, 45, 0, TEGRA20_CLK_XIO),
  692. TEGRA_INIT_DATA_MUX("twc", mux_pllpcm_clkm, CLK_SOURCE_TWC, 16, TEGRA_PERIPH_ON_APB, TEGRA20_CLK_TWC),
  693. TEGRA_INIT_DATA_MUX("ide", mux_pllpcm_clkm, CLK_SOURCE_XIO, 25, 0, TEGRA20_CLK_IDE),
  694. TEGRA_INIT_DATA_DIV16("dvc", mux_pllpcm_clkm, CLK_SOURCE_DVC, 47, TEGRA_PERIPH_ON_APB, TEGRA20_CLK_DVC),
  695. TEGRA_INIT_DATA_DIV16("i2c1", mux_pllpcm_clkm, CLK_SOURCE_I2C1, 12, TEGRA_PERIPH_ON_APB, TEGRA20_CLK_I2C1),
  696. TEGRA_INIT_DATA_DIV16("i2c2", mux_pllpcm_clkm, CLK_SOURCE_I2C2, 54, TEGRA_PERIPH_ON_APB, TEGRA20_CLK_I2C2),
  697. TEGRA_INIT_DATA_DIV16("i2c3", mux_pllpcm_clkm, CLK_SOURCE_I2C3, 67, TEGRA_PERIPH_ON_APB, TEGRA20_CLK_I2C3),
  698. TEGRA_INIT_DATA_MUX("hdmi", mux_pllpdc_clkm, CLK_SOURCE_HDMI, 51, 0, TEGRA20_CLK_HDMI),
  699. TEGRA_INIT_DATA("pwm", NULL, NULL, pwm_parents, CLK_SOURCE_PWM, 28, 3, 0, 0, 8, 1, 0, 17, TEGRA_PERIPH_ON_APB, TEGRA20_CLK_PWM),
  700. };
  701. static struct tegra_periph_init_data tegra_periph_nodiv_clk_list[] = {
  702. TEGRA_INIT_DATA_NODIV("uarta", mux_pllpcm_clkm, CLK_SOURCE_UARTA, 30, 2, 6, TEGRA_PERIPH_ON_APB, TEGRA20_CLK_UARTA),
  703. TEGRA_INIT_DATA_NODIV("uartb", mux_pllpcm_clkm, CLK_SOURCE_UARTB, 30, 2, 7, TEGRA_PERIPH_ON_APB, TEGRA20_CLK_UARTB),
  704. TEGRA_INIT_DATA_NODIV("uartc", mux_pllpcm_clkm, CLK_SOURCE_UARTC, 30, 2, 55, TEGRA_PERIPH_ON_APB, TEGRA20_CLK_UARTC),
  705. TEGRA_INIT_DATA_NODIV("uartd", mux_pllpcm_clkm, CLK_SOURCE_UARTD, 30, 2, 65, TEGRA_PERIPH_ON_APB, TEGRA20_CLK_UARTD),
  706. TEGRA_INIT_DATA_NODIV("uarte", mux_pllpcm_clkm, CLK_SOURCE_UARTE, 30, 2, 66, TEGRA_PERIPH_ON_APB, TEGRA20_CLK_UARTE),
  707. TEGRA_INIT_DATA_NODIV("disp1", mux_pllpdc_clkm, CLK_SOURCE_DISP1, 30, 2, 27, 0, TEGRA20_CLK_DISP1),
  708. TEGRA_INIT_DATA_NODIV("disp2", mux_pllpdc_clkm, CLK_SOURCE_DISP2, 30, 2, 26, 0, TEGRA20_CLK_DISP2),
  709. };
  710. static void __init tegra20_periph_clk_init(void)
  711. {
  712. struct tegra_periph_init_data *data;
  713. struct clk *clk;
  714. unsigned int i;
  715. /* ac97 */
  716. clk = tegra_clk_register_periph_gate("ac97", "pll_a_out0",
  717. TEGRA_PERIPH_ON_APB,
  718. clk_base, 0, 3, periph_clk_enb_refcnt);
  719. clks[TEGRA20_CLK_AC97] = clk;
  720. /* emc */
  721. clk = tegra20_clk_register_emc(clk_base + CLK_SOURCE_EMC, false);
  722. clks[TEGRA20_CLK_EMC] = clk;
  723. clk = tegra_clk_register_mc("mc", "emc", clk_base + CLK_SOURCE_EMC,
  724. NULL);
  725. clks[TEGRA20_CLK_MC] = clk;
  726. /* dsi */
  727. clk = tegra_clk_register_periph_gate("dsi", "pll_d", 0, clk_base, 0,
  728. 48, periph_clk_enb_refcnt);
  729. clk_register_clkdev(clk, NULL, "dsi");
  730. clks[TEGRA20_CLK_DSI] = clk;
  731. /* pex */
  732. clk = tegra_clk_register_periph_gate("pex", "clk_m", 0, clk_base, 0, 70,
  733. periph_clk_enb_refcnt);
  734. clks[TEGRA20_CLK_PEX] = clk;
  735. /* dev1 OSC divider */
  736. clk_register_divider(NULL, "dev1_osc_div", "clk_m",
  737. 0, clk_base + MISC_CLK_ENB, 22, 2,
  738. CLK_DIVIDER_POWER_OF_TWO | CLK_DIVIDER_READ_ONLY,
  739. NULL);
  740. /* dev2 OSC divider */
  741. clk_register_divider(NULL, "dev2_osc_div", "clk_m",
  742. 0, clk_base + MISC_CLK_ENB, 20, 2,
  743. CLK_DIVIDER_POWER_OF_TWO | CLK_DIVIDER_READ_ONLY,
  744. NULL);
  745. /* cdev1 */
  746. clk = tegra_clk_register_periph_gate("cdev1", "cdev1_mux", 0,
  747. clk_base, 0, 94, periph_clk_enb_refcnt);
  748. clks[TEGRA20_CLK_CDEV1] = clk;
  749. /* cdev2 */
  750. clk = tegra_clk_register_periph_gate("cdev2", "cdev2_mux", 0,
  751. clk_base, 0, 93, periph_clk_enb_refcnt);
  752. clks[TEGRA20_CLK_CDEV2] = clk;
  753. for (i = 0; i < ARRAY_SIZE(tegra_periph_clk_list); i++) {
  754. data = &tegra_periph_clk_list[i];
  755. clk = tegra_clk_register_periph_data(clk_base, data);
  756. clks[data->clk_id] = clk;
  757. }
  758. for (i = 0; i < ARRAY_SIZE(tegra_periph_nodiv_clk_list); i++) {
  759. data = &tegra_periph_nodiv_clk_list[i];
  760. clk = tegra_clk_register_periph_nodiv(data->name,
  761. data->p.parent_names,
  762. data->num_parents, &data->periph,
  763. clk_base, data->offset);
  764. clks[data->clk_id] = clk;
  765. }
  766. tegra_periph_clk_init(clk_base, pmc_base, tegra20_clks, &pll_p_params);
  767. }
  768. static void __init tegra20_osc_clk_init(void)
  769. {
  770. struct clk *clk;
  771. unsigned long input_freq;
  772. unsigned int pll_ref_div;
  773. input_freq = tegra20_clk_measure_input_freq();
  774. /* clk_m */
  775. clk = clk_register_fixed_rate(NULL, "clk_m", NULL, CLK_IGNORE_UNUSED,
  776. input_freq);
  777. clks[TEGRA20_CLK_CLK_M] = clk;
  778. /* pll_ref */
  779. pll_ref_div = tegra20_get_pll_ref_div();
  780. clk = clk_register_fixed_factor(NULL, "pll_ref", "clk_m",
  781. CLK_SET_RATE_PARENT, 1, pll_ref_div);
  782. clks[TEGRA20_CLK_PLL_REF] = clk;
  783. }
  784. /* Tegra20 CPU clock and reset control functions */
  785. static void tegra20_wait_cpu_in_reset(u32 cpu)
  786. {
  787. unsigned int reg;
  788. do {
  789. reg = readl(clk_base +
  790. TEGRA_CLK_RST_CONTROLLER_RST_CPU_CMPLX_SET);
  791. cpu_relax();
  792. } while (!(reg & (1 << cpu))); /* check CPU been reset or not */
  793. return;
  794. }
  795. static void tegra20_put_cpu_in_reset(u32 cpu)
  796. {
  797. writel(CPU_RESET(cpu),
  798. clk_base + TEGRA_CLK_RST_CONTROLLER_RST_CPU_CMPLX_SET);
  799. dmb();
  800. }
  801. static void tegra20_cpu_out_of_reset(u32 cpu)
  802. {
  803. writel(CPU_RESET(cpu),
  804. clk_base + TEGRA_CLK_RST_CONTROLLER_RST_CPU_CMPLX_CLR);
  805. wmb();
  806. }
  807. static void tegra20_enable_cpu_clock(u32 cpu)
  808. {
  809. unsigned int reg;
  810. reg = readl(clk_base + TEGRA_CLK_RST_CONTROLLER_CLK_CPU_CMPLX);
  811. writel(reg & ~CPU_CLOCK(cpu),
  812. clk_base + TEGRA_CLK_RST_CONTROLLER_CLK_CPU_CMPLX);
  813. barrier();
  814. reg = readl(clk_base + TEGRA_CLK_RST_CONTROLLER_CLK_CPU_CMPLX);
  815. }
  816. static void tegra20_disable_cpu_clock(u32 cpu)
  817. {
  818. unsigned int reg;
  819. reg = readl(clk_base + TEGRA_CLK_RST_CONTROLLER_CLK_CPU_CMPLX);
  820. writel(reg | CPU_CLOCK(cpu),
  821. clk_base + TEGRA_CLK_RST_CONTROLLER_CLK_CPU_CMPLX);
  822. }
  823. #ifdef CONFIG_PM_SLEEP
  824. static bool tegra20_cpu_rail_off_ready(void)
  825. {
  826. unsigned int cpu_rst_status;
  827. cpu_rst_status = readl(clk_base +
  828. TEGRA_CLK_RST_CONTROLLER_RST_CPU_CMPLX_SET);
  829. return !!(cpu_rst_status & 0x2);
  830. }
  831. static void tegra20_cpu_clock_suspend(void)
  832. {
  833. /* switch coresite to clk_m, save off original source */
  834. tegra20_cpu_clk_sctx.clk_csite_src =
  835. readl(clk_base + CLK_SOURCE_CSITE);
  836. writel(3<<30, clk_base + CLK_SOURCE_CSITE);
  837. tegra20_cpu_clk_sctx.cpu_burst =
  838. readl(clk_base + CCLK_BURST_POLICY);
  839. tegra20_cpu_clk_sctx.pllx_base =
  840. readl(clk_base + PLLX_BASE);
  841. tegra20_cpu_clk_sctx.pllx_misc =
  842. readl(clk_base + PLLX_MISC);
  843. tegra20_cpu_clk_sctx.cclk_divider =
  844. readl(clk_base + SUPER_CCLK_DIVIDER);
  845. }
  846. static void tegra20_cpu_clock_resume(void)
  847. {
  848. unsigned int reg, policy;
  849. u32 misc, base;
  850. /* Is CPU complex already running on PLLX? */
  851. reg = readl(clk_base + CCLK_BURST_POLICY);
  852. policy = (reg >> CCLK_BURST_POLICY_SHIFT) & 0xF;
  853. if (policy == CCLK_IDLE_POLICY)
  854. reg = (reg >> CCLK_IDLE_POLICY_SHIFT) & 0xF;
  855. else if (policy == CCLK_RUN_POLICY)
  856. reg = (reg >> CCLK_RUN_POLICY_SHIFT) & 0xF;
  857. else
  858. BUG();
  859. if (reg != CCLK_BURST_POLICY_PLLX) {
  860. misc = readl_relaxed(clk_base + PLLX_MISC);
  861. base = readl_relaxed(clk_base + PLLX_BASE);
  862. if (misc != tegra20_cpu_clk_sctx.pllx_misc ||
  863. base != tegra20_cpu_clk_sctx.pllx_base) {
  864. /* restore PLLX settings if CPU is on different PLL */
  865. writel(tegra20_cpu_clk_sctx.pllx_misc,
  866. clk_base + PLLX_MISC);
  867. writel(tegra20_cpu_clk_sctx.pllx_base,
  868. clk_base + PLLX_BASE);
  869. /* wait for PLL stabilization if PLLX was enabled */
  870. if (tegra20_cpu_clk_sctx.pllx_base & (1 << 30))
  871. udelay(300);
  872. }
  873. }
  874. /*
  875. * Restore original burst policy setting for calls resulting from CPU
  876. * LP2 in idle or system suspend.
  877. */
  878. writel(tegra20_cpu_clk_sctx.cclk_divider,
  879. clk_base + SUPER_CCLK_DIVIDER);
  880. writel(tegra20_cpu_clk_sctx.cpu_burst,
  881. clk_base + CCLK_BURST_POLICY);
  882. writel(tegra20_cpu_clk_sctx.clk_csite_src,
  883. clk_base + CLK_SOURCE_CSITE);
  884. }
  885. #endif
  886. static struct tegra_cpu_car_ops tegra20_cpu_car_ops = {
  887. .wait_for_reset = tegra20_wait_cpu_in_reset,
  888. .put_in_reset = tegra20_put_cpu_in_reset,
  889. .out_of_reset = tegra20_cpu_out_of_reset,
  890. .enable_clock = tegra20_enable_cpu_clock,
  891. .disable_clock = tegra20_disable_cpu_clock,
  892. #ifdef CONFIG_PM_SLEEP
  893. .rail_off_ready = tegra20_cpu_rail_off_ready,
  894. .suspend = tegra20_cpu_clock_suspend,
  895. .resume = tegra20_cpu_clock_resume,
  896. #endif
  897. };
  898. static struct tegra_clk_init_table init_table[] = {
  899. { TEGRA20_CLK_PLL_P, TEGRA20_CLK_CLK_MAX, 216000000, 1 },
  900. { TEGRA20_CLK_PLL_P_OUT1, TEGRA20_CLK_CLK_MAX, 28800000, 1 },
  901. { TEGRA20_CLK_PLL_P_OUT2, TEGRA20_CLK_CLK_MAX, 48000000, 1 },
  902. { TEGRA20_CLK_PLL_P_OUT3, TEGRA20_CLK_CLK_MAX, 72000000, 1 },
  903. { TEGRA20_CLK_PLL_P_OUT4, TEGRA20_CLK_CLK_MAX, 24000000, 1 },
  904. { TEGRA20_CLK_PLL_C, TEGRA20_CLK_CLK_MAX, 600000000, 0 },
  905. { TEGRA20_CLK_PLL_C_OUT1, TEGRA20_CLK_CLK_MAX, 120000000, 0 },
  906. { TEGRA20_CLK_SCLK, TEGRA20_CLK_PLL_C_OUT1, 120000000, 0 },
  907. { TEGRA20_CLK_HCLK, TEGRA20_CLK_CLK_MAX, 120000000, 0 },
  908. { TEGRA20_CLK_PCLK, TEGRA20_CLK_CLK_MAX, 60000000, 0 },
  909. { TEGRA20_CLK_CSITE, TEGRA20_CLK_CLK_MAX, 0, 1 },
  910. { TEGRA20_CLK_CCLK, TEGRA20_CLK_CLK_MAX, 0, 1 },
  911. { TEGRA20_CLK_UARTA, TEGRA20_CLK_PLL_P, 0, 0 },
  912. { TEGRA20_CLK_UARTB, TEGRA20_CLK_PLL_P, 0, 0 },
  913. { TEGRA20_CLK_UARTC, TEGRA20_CLK_PLL_P, 0, 0 },
  914. { TEGRA20_CLK_UARTD, TEGRA20_CLK_PLL_P, 0, 0 },
  915. { TEGRA20_CLK_UARTE, TEGRA20_CLK_PLL_P, 0, 0 },
  916. { TEGRA20_CLK_PLL_A, TEGRA20_CLK_CLK_MAX, 56448000, 0 },
  917. { TEGRA20_CLK_PLL_A_OUT0, TEGRA20_CLK_CLK_MAX, 11289600, 0 },
  918. { TEGRA20_CLK_I2S1, TEGRA20_CLK_PLL_A_OUT0, 11289600, 0 },
  919. { TEGRA20_CLK_I2S2, TEGRA20_CLK_PLL_A_OUT0, 11289600, 0 },
  920. { TEGRA20_CLK_SDMMC1, TEGRA20_CLK_PLL_P, 48000000, 0 },
  921. { TEGRA20_CLK_SDMMC3, TEGRA20_CLK_PLL_P, 48000000, 0 },
  922. { TEGRA20_CLK_SDMMC4, TEGRA20_CLK_PLL_P, 48000000, 0 },
  923. { TEGRA20_CLK_SPI, TEGRA20_CLK_PLL_P, 20000000, 0 },
  924. { TEGRA20_CLK_SBC1, TEGRA20_CLK_PLL_P, 100000000, 0 },
  925. { TEGRA20_CLK_SBC2, TEGRA20_CLK_PLL_P, 100000000, 0 },
  926. { TEGRA20_CLK_SBC3, TEGRA20_CLK_PLL_P, 100000000, 0 },
  927. { TEGRA20_CLK_SBC4, TEGRA20_CLK_PLL_P, 100000000, 0 },
  928. { TEGRA20_CLK_HOST1X, TEGRA20_CLK_PLL_C, 150000000, 0 },
  929. { TEGRA20_CLK_GR2D, TEGRA20_CLK_PLL_C, 300000000, 0 },
  930. { TEGRA20_CLK_GR3D, TEGRA20_CLK_PLL_C, 300000000, 0 },
  931. { TEGRA20_CLK_VDE, TEGRA20_CLK_PLL_C, 300000000, 0 },
  932. { TEGRA20_CLK_PWM, TEGRA20_CLK_PLL_P, 48000000, 0 },
  933. /* must be the last entry */
  934. { TEGRA20_CLK_CLK_MAX, TEGRA20_CLK_CLK_MAX, 0, 0 },
  935. };
  936. /*
  937. * Some clocks may be used by different drivers depending on the board
  938. * configuration. List those here to register them twice in the clock lookup
  939. * table under two names.
  940. */
  941. static struct tegra_clk_duplicate tegra_clk_duplicates[] = {
  942. TEGRA_CLK_DUPLICATE(TEGRA20_CLK_USBD, "utmip-pad", NULL),
  943. TEGRA_CLK_DUPLICATE(TEGRA20_CLK_USBD, "tegra-ehci.0", NULL),
  944. TEGRA_CLK_DUPLICATE(TEGRA20_CLK_USBD, "tegra-otg", NULL),
  945. TEGRA_CLK_DUPLICATE(TEGRA20_CLK_CCLK, NULL, "cpu"),
  946. /* must be the last entry */
  947. TEGRA_CLK_DUPLICATE(TEGRA20_CLK_CLK_MAX, NULL, NULL),
  948. };
  949. static const struct of_device_id pmc_match[] __initconst = {
  950. { .compatible = "nvidia,tegra20-pmc" },
  951. { },
  952. };
  953. static bool tegra20_car_initialized;
  954. static struct clk *tegra20_clk_src_onecell_get(struct of_phandle_args *clkspec,
  955. void *data)
  956. {
  957. struct clk_hw *parent_hw;
  958. struct clk_hw *hw;
  959. struct clk *clk;
  960. /*
  961. * Timer clocks are needed early, the rest of the clocks shouldn't be
  962. * available to device drivers until clock tree is fully initialized.
  963. */
  964. if (clkspec->args[0] != TEGRA20_CLK_RTC &&
  965. clkspec->args[0] != TEGRA20_CLK_TWD &&
  966. clkspec->args[0] != TEGRA20_CLK_TIMER &&
  967. !tegra20_car_initialized)
  968. return ERR_PTR(-EPROBE_DEFER);
  969. clk = of_clk_src_onecell_get(clkspec, data);
  970. if (IS_ERR(clk))
  971. return clk;
  972. hw = __clk_get_hw(clk);
  973. /*
  974. * Tegra20 CDEV1 and CDEV2 clocks are a bit special case, their parent
  975. * clock is created by the pinctrl driver. It is possible for clk user
  976. * to request these clocks before pinctrl driver got probed and hence
  977. * user will get an orphaned clock. That might be undesirable because
  978. * user may expect parent clock to be enabled by the child.
  979. */
  980. if (clkspec->args[0] == TEGRA20_CLK_CDEV1 ||
  981. clkspec->args[0] == TEGRA20_CLK_CDEV2) {
  982. parent_hw = clk_hw_get_parent(hw);
  983. if (!parent_hw)
  984. return ERR_PTR(-EPROBE_DEFER);
  985. }
  986. if (clkspec->args[0] == TEGRA20_CLK_EMC) {
  987. if (!tegra20_clk_emc_driver_available(hw))
  988. return ERR_PTR(-EPROBE_DEFER);
  989. }
  990. return clk;
  991. }
  992. static void __init tegra20_clock_init(struct device_node *np)
  993. {
  994. struct device_node *node;
  995. clk_base = of_iomap(np, 0);
  996. if (!clk_base) {
  997. pr_err("Can't map CAR registers\n");
  998. BUG();
  999. }
  1000. node = of_find_matching_node(NULL, pmc_match);
  1001. if (!node) {
  1002. pr_err("Failed to find pmc node\n");
  1003. BUG();
  1004. }
  1005. pmc_base = of_iomap(node, 0);
  1006. of_node_put(node);
  1007. if (!pmc_base) {
  1008. pr_err("Can't map pmc registers\n");
  1009. BUG();
  1010. }
  1011. clks = tegra_clk_init(clk_base, TEGRA20_CLK_CLK_MAX,
  1012. TEGRA20_CLK_PERIPH_BANKS);
  1013. if (!clks)
  1014. return;
  1015. tegra20_osc_clk_init();
  1016. tegra_fixed_clk_init(tegra20_clks);
  1017. tegra20_pll_init();
  1018. tegra20_super_clk_init();
  1019. tegra_super_clk_gen4_init(clk_base, pmc_base, tegra20_clks, NULL);
  1020. tegra20_periph_clk_init();
  1021. tegra20_audio_clk_init();
  1022. tegra_init_dup_clks(tegra_clk_duplicates, clks, TEGRA20_CLK_CLK_MAX);
  1023. tegra_add_of_provider(np, tegra20_clk_src_onecell_get);
  1024. tegra_cpu_car_ops = &tegra20_cpu_car_ops;
  1025. }
  1026. CLK_OF_DECLARE_DRIVER(tegra20, "nvidia,tegra20-car", tegra20_clock_init);
  1027. /*
  1028. * Clocks that use runtime PM can't be created at the tegra20_clock_init
  1029. * time because drivers' base isn't initialized yet, and thus platform
  1030. * devices can't be created for the clocks. Hence we need to split the
  1031. * registration of the clocks into two phases. The first phase registers
  1032. * essential clocks which don't require RPM and are actually used during
  1033. * early boot. The second phase registers clocks which use RPM and this
  1034. * is done when device drivers' core API is ready.
  1035. */
  1036. static int tegra20_car_probe(struct platform_device *pdev)
  1037. {
  1038. struct clk *clk;
  1039. clk = tegra_clk_register_super_mux("sclk", sclk_parents,
  1040. ARRAY_SIZE(sclk_parents),
  1041. CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
  1042. clk_base + SCLK_BURST_POLICY, 0, 4, 0, 0, NULL);
  1043. clks[TEGRA20_CLK_SCLK] = clk;
  1044. tegra_register_devclks(devclks, ARRAY_SIZE(devclks));
  1045. tegra_init_from_table(init_table, clks, TEGRA20_CLK_CLK_MAX);
  1046. tegra20_car_initialized = true;
  1047. return 0;
  1048. }
  1049. static const struct of_device_id tegra20_car_match[] = {
  1050. { .compatible = "nvidia,tegra20-car" },
  1051. { }
  1052. };
  1053. static struct platform_driver tegra20_car_driver = {
  1054. .driver = {
  1055. .name = "tegra20-car",
  1056. .of_match_table = tegra20_car_match,
  1057. .suppress_bind_attrs = true,
  1058. },
  1059. .probe = tegra20_car_probe,
  1060. };
  1061. builtin_platform_driver(tegra20_car_driver);