clk-pll.c 70 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2012, 2013, NVIDIA CORPORATION. All rights reserved.
  4. */
  5. #include <linux/slab.h>
  6. #include <linux/io.h>
  7. #include <linux/delay.h>
  8. #include <linux/err.h>
  9. #include <linux/clk.h>
  10. #include <linux/clk-provider.h>
  11. #include "clk.h"
  12. #define PLL_BASE_BYPASS BIT(31)
  13. #define PLL_BASE_ENABLE BIT(30)
  14. #define PLL_BASE_REF_ENABLE BIT(29)
  15. #define PLL_BASE_OVERRIDE BIT(28)
  16. #define PLL_BASE_DIVP_SHIFT 20
  17. #define PLL_BASE_DIVP_WIDTH 3
  18. #define PLL_BASE_DIVN_SHIFT 8
  19. #define PLL_BASE_DIVN_WIDTH 10
  20. #define PLL_BASE_DIVM_SHIFT 0
  21. #define PLL_BASE_DIVM_WIDTH 5
  22. #define PLLU_POST_DIVP_MASK 0x1
  23. #define PLL_MISC_DCCON_SHIFT 20
  24. #define PLL_MISC_CPCON_SHIFT 8
  25. #define PLL_MISC_CPCON_WIDTH 4
  26. #define PLL_MISC_CPCON_MASK ((1 << PLL_MISC_CPCON_WIDTH) - 1)
  27. #define PLL_MISC_LFCON_SHIFT 4
  28. #define PLL_MISC_LFCON_WIDTH 4
  29. #define PLL_MISC_LFCON_MASK ((1 << PLL_MISC_LFCON_WIDTH) - 1)
  30. #define PLL_MISC_VCOCON_SHIFT 0
  31. #define PLL_MISC_VCOCON_WIDTH 4
  32. #define PLL_MISC_VCOCON_MASK ((1 << PLL_MISC_VCOCON_WIDTH) - 1)
  33. #define OUT_OF_TABLE_CPCON 8
  34. #define PMC_PLLP_WB0_OVERRIDE 0xf8
  35. #define PMC_PLLP_WB0_OVERRIDE_PLLM_ENABLE BIT(12)
  36. #define PMC_PLLP_WB0_OVERRIDE_PLLM_OVERRIDE BIT(11)
  37. #define PLL_POST_LOCK_DELAY 50
  38. #define PLLDU_LFCON_SET_DIVN 600
  39. #define PLLE_BASE_DIVCML_SHIFT 24
  40. #define PLLE_BASE_DIVCML_MASK 0xf
  41. #define PLLE_BASE_DIVP_SHIFT 16
  42. #define PLLE_BASE_DIVP_WIDTH 6
  43. #define PLLE_BASE_DIVN_SHIFT 8
  44. #define PLLE_BASE_DIVN_WIDTH 8
  45. #define PLLE_BASE_DIVM_SHIFT 0
  46. #define PLLE_BASE_DIVM_WIDTH 8
  47. #define PLLE_BASE_ENABLE BIT(31)
  48. #define PLLE_MISC_SETUP_BASE_SHIFT 16
  49. #define PLLE_MISC_SETUP_BASE_MASK (0xffff << PLLE_MISC_SETUP_BASE_SHIFT)
  50. #define PLLE_MISC_LOCK_ENABLE BIT(9)
  51. #define PLLE_MISC_READY BIT(15)
  52. #define PLLE_MISC_SETUP_EX_SHIFT 2
  53. #define PLLE_MISC_SETUP_EX_MASK (3 << PLLE_MISC_SETUP_EX_SHIFT)
  54. #define PLLE_MISC_SETUP_MASK (PLLE_MISC_SETUP_BASE_MASK | \
  55. PLLE_MISC_SETUP_EX_MASK)
  56. #define PLLE_MISC_SETUP_VALUE (7 << PLLE_MISC_SETUP_BASE_SHIFT)
  57. #define PLLE_SS_CTRL 0x68
  58. #define PLLE_SS_CNTL_BYPASS_SS BIT(10)
  59. #define PLLE_SS_CNTL_INTERP_RESET BIT(11)
  60. #define PLLE_SS_CNTL_SSC_BYP BIT(12)
  61. #define PLLE_SS_CNTL_CENTER BIT(14)
  62. #define PLLE_SS_CNTL_INVERT BIT(15)
  63. #define PLLE_SS_DISABLE (PLLE_SS_CNTL_BYPASS_SS | PLLE_SS_CNTL_INTERP_RESET |\
  64. PLLE_SS_CNTL_SSC_BYP)
  65. #define PLLE_SS_MAX_MASK 0x1ff
  66. #define PLLE_SS_MAX_VAL_TEGRA114 0x25
  67. #define PLLE_SS_MAX_VAL_TEGRA210 0x21
  68. #define PLLE_SS_INC_MASK (0xff << 16)
  69. #define PLLE_SS_INC_VAL (0x1 << 16)
  70. #define PLLE_SS_INCINTRV_MASK (0x3f << 24)
  71. #define PLLE_SS_INCINTRV_VAL_TEGRA114 (0x20 << 24)
  72. #define PLLE_SS_INCINTRV_VAL_TEGRA210 (0x23 << 24)
  73. #define PLLE_SS_COEFFICIENTS_MASK \
  74. (PLLE_SS_MAX_MASK | PLLE_SS_INC_MASK | PLLE_SS_INCINTRV_MASK)
  75. #define PLLE_SS_COEFFICIENTS_VAL_TEGRA114 \
  76. (PLLE_SS_MAX_VAL_TEGRA114 | PLLE_SS_INC_VAL |\
  77. PLLE_SS_INCINTRV_VAL_TEGRA114)
  78. #define PLLE_SS_COEFFICIENTS_VAL_TEGRA210 \
  79. (PLLE_SS_MAX_VAL_TEGRA210 | PLLE_SS_INC_VAL |\
  80. PLLE_SS_INCINTRV_VAL_TEGRA210)
  81. #define PLLE_AUX_PLLP_SEL BIT(2)
  82. #define PLLE_AUX_USE_LOCKDET BIT(3)
  83. #define PLLE_AUX_ENABLE_SWCTL BIT(4)
  84. #define PLLE_AUX_SS_SWCTL BIT(6)
  85. #define PLLE_AUX_SEQ_ENABLE BIT(24)
  86. #define PLLE_AUX_SEQ_START_STATE BIT(25)
  87. #define PLLE_AUX_PLLRE_SEL BIT(28)
  88. #define PLLE_AUX_SS_SEQ_INCLUDE BIT(31)
  89. #define XUSBIO_PLL_CFG0 0x51c
  90. #define XUSBIO_PLL_CFG0_PADPLL_RESET_SWCTL BIT(0)
  91. #define XUSBIO_PLL_CFG0_CLK_ENABLE_SWCTL BIT(2)
  92. #define XUSBIO_PLL_CFG0_PADPLL_USE_LOCKDET BIT(6)
  93. #define XUSBIO_PLL_CFG0_SEQ_ENABLE BIT(24)
  94. #define XUSBIO_PLL_CFG0_SEQ_START_STATE BIT(25)
  95. #define SATA_PLL_CFG0 0x490
  96. #define SATA_PLL_CFG0_PADPLL_RESET_SWCTL BIT(0)
  97. #define SATA_PLL_CFG0_PADPLL_USE_LOCKDET BIT(2)
  98. #define SATA_PLL_CFG0_SEQ_ENABLE BIT(24)
  99. #define SATA_PLL_CFG0_SEQ_START_STATE BIT(25)
  100. #define PLLE_MISC_PLLE_PTS BIT(8)
  101. #define PLLE_MISC_IDDQ_SW_VALUE BIT(13)
  102. #define PLLE_MISC_IDDQ_SW_CTRL BIT(14)
  103. #define PLLE_MISC_VREG_BG_CTRL_SHIFT 4
  104. #define PLLE_MISC_VREG_BG_CTRL_MASK (3 << PLLE_MISC_VREG_BG_CTRL_SHIFT)
  105. #define PLLE_MISC_VREG_CTRL_SHIFT 2
  106. #define PLLE_MISC_VREG_CTRL_MASK (2 << PLLE_MISC_VREG_CTRL_SHIFT)
  107. #define PLLCX_MISC_STROBE BIT(31)
  108. #define PLLCX_MISC_RESET BIT(30)
  109. #define PLLCX_MISC_SDM_DIV_SHIFT 28
  110. #define PLLCX_MISC_SDM_DIV_MASK (0x3 << PLLCX_MISC_SDM_DIV_SHIFT)
  111. #define PLLCX_MISC_FILT_DIV_SHIFT 26
  112. #define PLLCX_MISC_FILT_DIV_MASK (0x3 << PLLCX_MISC_FILT_DIV_SHIFT)
  113. #define PLLCX_MISC_ALPHA_SHIFT 18
  114. #define PLLCX_MISC_DIV_LOW_RANGE \
  115. ((0x1 << PLLCX_MISC_SDM_DIV_SHIFT) | \
  116. (0x1 << PLLCX_MISC_FILT_DIV_SHIFT))
  117. #define PLLCX_MISC_DIV_HIGH_RANGE \
  118. ((0x2 << PLLCX_MISC_SDM_DIV_SHIFT) | \
  119. (0x2 << PLLCX_MISC_FILT_DIV_SHIFT))
  120. #define PLLCX_MISC_COEF_LOW_RANGE \
  121. ((0x14 << PLLCX_MISC_KA_SHIFT) | (0x38 << PLLCX_MISC_KB_SHIFT))
  122. #define PLLCX_MISC_KA_SHIFT 2
  123. #define PLLCX_MISC_KB_SHIFT 9
  124. #define PLLCX_MISC_DEFAULT (PLLCX_MISC_COEF_LOW_RANGE | \
  125. (0x19 << PLLCX_MISC_ALPHA_SHIFT) | \
  126. PLLCX_MISC_DIV_LOW_RANGE | \
  127. PLLCX_MISC_RESET)
  128. #define PLLCX_MISC1_DEFAULT 0x000d2308
  129. #define PLLCX_MISC2_DEFAULT 0x30211200
  130. #define PLLCX_MISC3_DEFAULT 0x200
  131. #define PMC_SATA_PWRGT 0x1ac
  132. #define PMC_SATA_PWRGT_PLLE_IDDQ_VALUE BIT(5)
  133. #define PMC_SATA_PWRGT_PLLE_IDDQ_SWCTL BIT(4)
  134. #define PLLSS_MISC_KCP 0
  135. #define PLLSS_MISC_KVCO 0
  136. #define PLLSS_MISC_SETUP 0
  137. #define PLLSS_EN_SDM 0
  138. #define PLLSS_EN_SSC 0
  139. #define PLLSS_EN_DITHER2 0
  140. #define PLLSS_EN_DITHER 1
  141. #define PLLSS_SDM_RESET 0
  142. #define PLLSS_CLAMP 0
  143. #define PLLSS_SDM_SSC_MAX 0
  144. #define PLLSS_SDM_SSC_MIN 0
  145. #define PLLSS_SDM_SSC_STEP 0
  146. #define PLLSS_SDM_DIN 0
  147. #define PLLSS_MISC_DEFAULT ((PLLSS_MISC_KCP << 25) | \
  148. (PLLSS_MISC_KVCO << 24) | \
  149. PLLSS_MISC_SETUP)
  150. #define PLLSS_CFG_DEFAULT ((PLLSS_EN_SDM << 31) | \
  151. (PLLSS_EN_SSC << 30) | \
  152. (PLLSS_EN_DITHER2 << 29) | \
  153. (PLLSS_EN_DITHER << 28) | \
  154. (PLLSS_SDM_RESET) << 27 | \
  155. (PLLSS_CLAMP << 22))
  156. #define PLLSS_CTRL1_DEFAULT \
  157. ((PLLSS_SDM_SSC_MAX << 16) | PLLSS_SDM_SSC_MIN)
  158. #define PLLSS_CTRL2_DEFAULT \
  159. ((PLLSS_SDM_SSC_STEP << 16) | PLLSS_SDM_DIN)
  160. #define PLLSS_LOCK_OVERRIDE BIT(24)
  161. #define PLLSS_REF_SRC_SEL_SHIFT 25
  162. #define PLLSS_REF_SRC_SEL_MASK (3 << PLLSS_REF_SRC_SEL_SHIFT)
  163. #define UTMIP_PLL_CFG1 0x484
  164. #define UTMIP_PLL_CFG1_XTAL_FREQ_COUNT(x) (((x) & 0xfff) << 0)
  165. #define UTMIP_PLL_CFG1_ENABLE_DLY_COUNT(x) (((x) & 0x1f) << 27)
  166. #define UTMIP_PLL_CFG1_FORCE_PLL_ACTIVE_POWERDOWN BIT(12)
  167. #define UTMIP_PLL_CFG1_FORCE_PLL_ENABLE_POWERDOWN BIT(14)
  168. #define UTMIP_PLL_CFG1_FORCE_PLL_ENABLE_POWERUP BIT(15)
  169. #define UTMIP_PLL_CFG1_FORCE_PLLU_POWERDOWN BIT(16)
  170. #define UTMIP_PLL_CFG1_FORCE_PLLU_POWERUP BIT(17)
  171. #define UTMIP_PLL_CFG2 0x488
  172. #define UTMIP_PLL_CFG2_STABLE_COUNT(x) (((x) & 0xfff) << 6)
  173. #define UTMIP_PLL_CFG2_ACTIVE_DLY_COUNT(x) (((x) & 0x3f) << 18)
  174. #define UTMIP_PLL_CFG2_FORCE_PD_SAMP_A_POWERDOWN BIT(0)
  175. #define UTMIP_PLL_CFG2_FORCE_PD_SAMP_A_POWERUP BIT(1)
  176. #define UTMIP_PLL_CFG2_FORCE_PD_SAMP_B_POWERDOWN BIT(2)
  177. #define UTMIP_PLL_CFG2_FORCE_PD_SAMP_B_POWERUP BIT(3)
  178. #define UTMIP_PLL_CFG2_FORCE_PD_SAMP_C_POWERDOWN BIT(4)
  179. #define UTMIP_PLL_CFG2_FORCE_PD_SAMP_C_POWERUP BIT(5)
  180. #define UTMIP_PLL_CFG2_FORCE_PD_SAMP_D_POWERDOWN BIT(24)
  181. #define UTMIP_PLL_CFG2_FORCE_PD_SAMP_D_POWERUP BIT(25)
  182. #define UTMIP_PLL_CFG2_PHY_XTAL_CLOCKEN BIT(30)
  183. #define UTMIPLL_HW_PWRDN_CFG0 0x52c
  184. #define UTMIPLL_HW_PWRDN_CFG0_IDDQ_SWCTL BIT(0)
  185. #define UTMIPLL_HW_PWRDN_CFG0_IDDQ_OVERRIDE BIT(1)
  186. #define UTMIPLL_HW_PWRDN_CFG0_CLK_ENABLE_SWCTL BIT(2)
  187. #define UTMIPLL_HW_PWRDN_CFG0_SEQ_IN_SWCTL BIT(4)
  188. #define UTMIPLL_HW_PWRDN_CFG0_SEQ_RESET_INPUT_VALUE BIT(5)
  189. #define UTMIPLL_HW_PWRDN_CFG0_USE_LOCKDET BIT(6)
  190. #define UTMIPLL_HW_PWRDN_CFG0_SEQ_ENABLE BIT(24)
  191. #define UTMIPLL_HW_PWRDN_CFG0_SEQ_START_STATE BIT(25)
  192. #define PLLU_HW_PWRDN_CFG0 0x530
  193. #define PLLU_HW_PWRDN_CFG0_CLK_SWITCH_SWCTL BIT(0)
  194. #define PLLU_HW_PWRDN_CFG0_CLK_ENABLE_SWCTL BIT(2)
  195. #define PLLU_HW_PWRDN_CFG0_USE_LOCKDET BIT(6)
  196. #define PLLU_HW_PWRDN_CFG0_USE_SWITCH_DETECT BIT(7)
  197. #define PLLU_HW_PWRDN_CFG0_SEQ_ENABLE BIT(24)
  198. #define PLLU_HW_PWRDN_CFG0_IDDQ_PD_INCLUDE BIT(28)
  199. #define XUSB_PLL_CFG0 0x534
  200. #define XUSB_PLL_CFG0_UTMIPLL_LOCK_DLY 0x3ff
  201. #define XUSB_PLL_CFG0_PLLU_LOCK_DLY (0x3ff << 14)
  202. #define PLLU_BASE_CLKENABLE_USB BIT(21)
  203. #define PLLU_BASE_OVERRIDE BIT(24)
  204. #define pll_readl(offset, p) readl_relaxed(p->clk_base + offset)
  205. #define pll_readl_base(p) pll_readl(p->params->base_reg, p)
  206. #define pll_readl_misc(p) pll_readl(p->params->misc_reg, p)
  207. #define pll_override_readl(offset, p) readl_relaxed(p->pmc + offset)
  208. #define pll_readl_sdm_din(p) pll_readl(p->params->sdm_din_reg, p)
  209. #define pll_readl_sdm_ctrl(p) pll_readl(p->params->sdm_ctrl_reg, p)
  210. #define pll_writel(val, offset, p) writel_relaxed(val, p->clk_base + offset)
  211. #define pll_writel_base(val, p) pll_writel(val, p->params->base_reg, p)
  212. #define pll_writel_misc(val, p) pll_writel(val, p->params->misc_reg, p)
  213. #define pll_override_writel(val, offset, p) writel(val, p->pmc + offset)
  214. #define pll_writel_sdm_din(val, p) pll_writel(val, p->params->sdm_din_reg, p)
  215. #define pll_writel_sdm_ctrl(val, p) pll_writel(val, p->params->sdm_ctrl_reg, p)
  216. #define mask(w) ((1 << (w)) - 1)
  217. #define divm_mask(p) mask(p->params->div_nmp->divm_width)
  218. #define divn_mask(p) mask(p->params->div_nmp->divn_width)
  219. #define divp_mask(p) (p->params->flags & TEGRA_PLLU ? PLLU_POST_DIVP_MASK :\
  220. mask(p->params->div_nmp->divp_width))
  221. #define sdm_din_mask(p) p->params->sdm_din_mask
  222. #define sdm_en_mask(p) p->params->sdm_ctrl_en_mask
  223. #define divm_shift(p) (p)->params->div_nmp->divm_shift
  224. #define divn_shift(p) (p)->params->div_nmp->divn_shift
  225. #define divp_shift(p) (p)->params->div_nmp->divp_shift
  226. #define divm_mask_shifted(p) (divm_mask(p) << divm_shift(p))
  227. #define divn_mask_shifted(p) (divn_mask(p) << divn_shift(p))
  228. #define divp_mask_shifted(p) (divp_mask(p) << divp_shift(p))
  229. #define divm_max(p) (divm_mask(p))
  230. #define divn_max(p) (divn_mask(p))
  231. #define divp_max(p) (1 << (divp_mask(p)))
  232. #define sdin_din_to_data(din) ((u16)((din) ? : 0xFFFFU))
  233. #define sdin_data_to_din(dat) (((dat) == 0xFFFFU) ? 0 : (s16)dat)
  234. static struct div_nmp default_nmp = {
  235. .divn_shift = PLL_BASE_DIVN_SHIFT,
  236. .divn_width = PLL_BASE_DIVN_WIDTH,
  237. .divm_shift = PLL_BASE_DIVM_SHIFT,
  238. .divm_width = PLL_BASE_DIVM_WIDTH,
  239. .divp_shift = PLL_BASE_DIVP_SHIFT,
  240. .divp_width = PLL_BASE_DIVP_WIDTH,
  241. };
  242. static void clk_pll_enable_lock(struct tegra_clk_pll *pll)
  243. {
  244. u32 val;
  245. if (!(pll->params->flags & TEGRA_PLL_USE_LOCK))
  246. return;
  247. if (!(pll->params->flags & TEGRA_PLL_HAS_LOCK_ENABLE))
  248. return;
  249. val = pll_readl_misc(pll);
  250. val |= BIT(pll->params->lock_enable_bit_idx);
  251. pll_writel_misc(val, pll);
  252. }
  253. static int clk_pll_wait_for_lock(struct tegra_clk_pll *pll)
  254. {
  255. int i;
  256. u32 val, lock_mask;
  257. void __iomem *lock_addr;
  258. if (!(pll->params->flags & TEGRA_PLL_USE_LOCK)) {
  259. udelay(pll->params->lock_delay);
  260. return 0;
  261. }
  262. lock_addr = pll->clk_base;
  263. if (pll->params->flags & TEGRA_PLL_LOCK_MISC)
  264. lock_addr += pll->params->misc_reg;
  265. else
  266. lock_addr += pll->params->base_reg;
  267. lock_mask = pll->params->lock_mask;
  268. for (i = 0; i < pll->params->lock_delay; i++) {
  269. val = readl_relaxed(lock_addr);
  270. if ((val & lock_mask) == lock_mask) {
  271. udelay(PLL_POST_LOCK_DELAY);
  272. return 0;
  273. }
  274. udelay(2); /* timeout = 2 * lock time */
  275. }
  276. pr_err("%s: Timed out waiting for pll %s lock\n", __func__,
  277. clk_hw_get_name(&pll->hw));
  278. return -1;
  279. }
  280. int tegra_pll_wait_for_lock(struct tegra_clk_pll *pll)
  281. {
  282. return clk_pll_wait_for_lock(pll);
  283. }
  284. static bool pllm_clk_is_gated_by_pmc(struct tegra_clk_pll *pll)
  285. {
  286. u32 val = readl_relaxed(pll->pmc + PMC_PLLP_WB0_OVERRIDE);
  287. return (val & PMC_PLLP_WB0_OVERRIDE_PLLM_OVERRIDE) &&
  288. !(val & PMC_PLLP_WB0_OVERRIDE_PLLM_ENABLE);
  289. }
  290. static int clk_pll_is_enabled(struct clk_hw *hw)
  291. {
  292. struct tegra_clk_pll *pll = to_clk_pll(hw);
  293. u32 val;
  294. /*
  295. * Power Management Controller (PMC) can override the PLLM clock
  296. * settings, including the enable-state. The PLLM is enabled when
  297. * PLLM's CaR state is ON and when PLLM isn't gated by PMC.
  298. */
  299. if ((pll->params->flags & TEGRA_PLLM) && pllm_clk_is_gated_by_pmc(pll))
  300. return 0;
  301. val = pll_readl_base(pll);
  302. return val & PLL_BASE_ENABLE ? 1 : 0;
  303. }
  304. static void _clk_pll_enable(struct clk_hw *hw)
  305. {
  306. struct tegra_clk_pll *pll = to_clk_pll(hw);
  307. u32 val;
  308. if (pll->params->iddq_reg) {
  309. val = pll_readl(pll->params->iddq_reg, pll);
  310. val &= ~BIT(pll->params->iddq_bit_idx);
  311. pll_writel(val, pll->params->iddq_reg, pll);
  312. udelay(5);
  313. }
  314. if (pll->params->reset_reg) {
  315. val = pll_readl(pll->params->reset_reg, pll);
  316. val &= ~BIT(pll->params->reset_bit_idx);
  317. pll_writel(val, pll->params->reset_reg, pll);
  318. }
  319. clk_pll_enable_lock(pll);
  320. val = pll_readl_base(pll);
  321. if (pll->params->flags & TEGRA_PLL_BYPASS)
  322. val &= ~PLL_BASE_BYPASS;
  323. val |= PLL_BASE_ENABLE;
  324. pll_writel_base(val, pll);
  325. if (pll->params->flags & TEGRA_PLLM) {
  326. val = readl_relaxed(pll->pmc + PMC_PLLP_WB0_OVERRIDE);
  327. val |= PMC_PLLP_WB0_OVERRIDE_PLLM_ENABLE;
  328. writel_relaxed(val, pll->pmc + PMC_PLLP_WB0_OVERRIDE);
  329. }
  330. }
  331. static void _clk_pll_disable(struct clk_hw *hw)
  332. {
  333. struct tegra_clk_pll *pll = to_clk_pll(hw);
  334. u32 val;
  335. val = pll_readl_base(pll);
  336. if (pll->params->flags & TEGRA_PLL_BYPASS)
  337. val &= ~PLL_BASE_BYPASS;
  338. val &= ~PLL_BASE_ENABLE;
  339. pll_writel_base(val, pll);
  340. if (pll->params->flags & TEGRA_PLLM) {
  341. val = readl_relaxed(pll->pmc + PMC_PLLP_WB0_OVERRIDE);
  342. val &= ~PMC_PLLP_WB0_OVERRIDE_PLLM_ENABLE;
  343. writel_relaxed(val, pll->pmc + PMC_PLLP_WB0_OVERRIDE);
  344. }
  345. if (pll->params->reset_reg) {
  346. val = pll_readl(pll->params->reset_reg, pll);
  347. val |= BIT(pll->params->reset_bit_idx);
  348. pll_writel(val, pll->params->reset_reg, pll);
  349. }
  350. if (pll->params->iddq_reg) {
  351. val = pll_readl(pll->params->iddq_reg, pll);
  352. val |= BIT(pll->params->iddq_bit_idx);
  353. pll_writel(val, pll->params->iddq_reg, pll);
  354. udelay(2);
  355. }
  356. }
  357. static void pll_clk_start_ss(struct tegra_clk_pll *pll)
  358. {
  359. if (pll->params->defaults_set && pll->params->ssc_ctrl_reg) {
  360. u32 val = pll_readl(pll->params->ssc_ctrl_reg, pll);
  361. val |= pll->params->ssc_ctrl_en_mask;
  362. pll_writel(val, pll->params->ssc_ctrl_reg, pll);
  363. }
  364. }
  365. static void pll_clk_stop_ss(struct tegra_clk_pll *pll)
  366. {
  367. if (pll->params->defaults_set && pll->params->ssc_ctrl_reg) {
  368. u32 val = pll_readl(pll->params->ssc_ctrl_reg, pll);
  369. val &= ~pll->params->ssc_ctrl_en_mask;
  370. pll_writel(val, pll->params->ssc_ctrl_reg, pll);
  371. }
  372. }
  373. static int clk_pll_enable(struct clk_hw *hw)
  374. {
  375. struct tegra_clk_pll *pll = to_clk_pll(hw);
  376. unsigned long flags = 0;
  377. int ret;
  378. if (clk_pll_is_enabled(hw))
  379. return 0;
  380. if (pll->lock)
  381. spin_lock_irqsave(pll->lock, flags);
  382. _clk_pll_enable(hw);
  383. ret = clk_pll_wait_for_lock(pll);
  384. pll_clk_start_ss(pll);
  385. if (pll->lock)
  386. spin_unlock_irqrestore(pll->lock, flags);
  387. return ret;
  388. }
  389. static void clk_pll_disable(struct clk_hw *hw)
  390. {
  391. struct tegra_clk_pll *pll = to_clk_pll(hw);
  392. unsigned long flags = 0;
  393. if (pll->lock)
  394. spin_lock_irqsave(pll->lock, flags);
  395. pll_clk_stop_ss(pll);
  396. _clk_pll_disable(hw);
  397. if (pll->lock)
  398. spin_unlock_irqrestore(pll->lock, flags);
  399. }
  400. static int _p_div_to_hw(struct clk_hw *hw, u8 p_div)
  401. {
  402. struct tegra_clk_pll *pll = to_clk_pll(hw);
  403. const struct pdiv_map *p_tohw = pll->params->pdiv_tohw;
  404. if (p_tohw) {
  405. while (p_tohw->pdiv) {
  406. if (p_div <= p_tohw->pdiv)
  407. return p_tohw->hw_val;
  408. p_tohw++;
  409. }
  410. return -EINVAL;
  411. }
  412. return -EINVAL;
  413. }
  414. int tegra_pll_p_div_to_hw(struct tegra_clk_pll *pll, u8 p_div)
  415. {
  416. return _p_div_to_hw(&pll->hw, p_div);
  417. }
  418. static int _hw_to_p_div(struct clk_hw *hw, u8 p_div_hw)
  419. {
  420. struct tegra_clk_pll *pll = to_clk_pll(hw);
  421. const struct pdiv_map *p_tohw = pll->params->pdiv_tohw;
  422. if (p_tohw) {
  423. while (p_tohw->pdiv) {
  424. if (p_div_hw == p_tohw->hw_val)
  425. return p_tohw->pdiv;
  426. p_tohw++;
  427. }
  428. return -EINVAL;
  429. }
  430. return 1 << p_div_hw;
  431. }
  432. static int _get_table_rate(struct clk_hw *hw,
  433. struct tegra_clk_pll_freq_table *cfg,
  434. unsigned long rate, unsigned long parent_rate)
  435. {
  436. struct tegra_clk_pll *pll = to_clk_pll(hw);
  437. struct tegra_clk_pll_freq_table *sel;
  438. int p;
  439. for (sel = pll->params->freq_table; sel->input_rate != 0; sel++)
  440. if (sel->input_rate == parent_rate &&
  441. sel->output_rate == rate)
  442. break;
  443. if (sel->input_rate == 0)
  444. return -EINVAL;
  445. if (pll->params->pdiv_tohw) {
  446. p = _p_div_to_hw(hw, sel->p);
  447. if (p < 0)
  448. return p;
  449. } else {
  450. p = ilog2(sel->p);
  451. }
  452. cfg->input_rate = sel->input_rate;
  453. cfg->output_rate = sel->output_rate;
  454. cfg->m = sel->m;
  455. cfg->n = sel->n;
  456. cfg->p = p;
  457. cfg->cpcon = sel->cpcon;
  458. cfg->sdm_data = sel->sdm_data;
  459. return 0;
  460. }
  461. static int _calc_rate(struct clk_hw *hw, struct tegra_clk_pll_freq_table *cfg,
  462. unsigned long rate, unsigned long parent_rate)
  463. {
  464. struct tegra_clk_pll *pll = to_clk_pll(hw);
  465. unsigned long cfreq;
  466. u32 p_div = 0;
  467. int ret;
  468. if (!rate)
  469. return -EINVAL;
  470. switch (parent_rate) {
  471. case 12000000:
  472. case 26000000:
  473. cfreq = (rate <= 1000000 * 1000) ? 1000000 : 2000000;
  474. break;
  475. case 13000000:
  476. cfreq = (rate <= 1000000 * 1000) ? 1000000 : 2600000;
  477. break;
  478. case 16800000:
  479. case 19200000:
  480. cfreq = (rate <= 1200000 * 1000) ? 1200000 : 2400000;
  481. break;
  482. case 9600000:
  483. case 28800000:
  484. /*
  485. * PLL_P_OUT1 rate is not listed in PLLA table
  486. */
  487. cfreq = parent_rate / (parent_rate / 1000000);
  488. break;
  489. default:
  490. pr_err("%s Unexpected reference rate %lu\n",
  491. __func__, parent_rate);
  492. BUG();
  493. }
  494. /* Raise VCO to guarantee 0.5% accuracy */
  495. for (cfg->output_rate = rate; cfg->output_rate < 200 * cfreq;
  496. cfg->output_rate <<= 1)
  497. p_div++;
  498. cfg->m = parent_rate / cfreq;
  499. cfg->n = cfg->output_rate / cfreq;
  500. cfg->cpcon = OUT_OF_TABLE_CPCON;
  501. if (cfg->m == 0 || cfg->m > divm_max(pll) ||
  502. cfg->n > divn_max(pll) || (1 << p_div) > divp_max(pll) ||
  503. cfg->output_rate > pll->params->vco_max) {
  504. return -EINVAL;
  505. }
  506. cfg->output_rate = cfg->n * DIV_ROUND_UP(parent_rate, cfg->m);
  507. cfg->output_rate >>= p_div;
  508. if (pll->params->pdiv_tohw) {
  509. ret = _p_div_to_hw(hw, 1 << p_div);
  510. if (ret < 0)
  511. return ret;
  512. else
  513. cfg->p = ret;
  514. } else
  515. cfg->p = p_div;
  516. return 0;
  517. }
  518. /*
  519. * SDM (Sigma Delta Modulator) divisor is 16-bit 2's complement signed number
  520. * within (-2^12 ... 2^12-1) range. Represented in PLL data structure as
  521. * unsigned 16-bit value, with "0" divisor mapped to 0xFFFF. Data "0" is used
  522. * to indicate that SDM is disabled.
  523. *
  524. * Effective ndiv value when SDM is enabled: ndiv + 1/2 + sdm_din/2^13
  525. */
  526. static void clk_pll_set_sdm_data(struct clk_hw *hw,
  527. struct tegra_clk_pll_freq_table *cfg)
  528. {
  529. struct tegra_clk_pll *pll = to_clk_pll(hw);
  530. u32 val;
  531. bool enabled;
  532. if (!pll->params->sdm_din_reg)
  533. return;
  534. if (cfg->sdm_data) {
  535. val = pll_readl_sdm_din(pll) & (~sdm_din_mask(pll));
  536. val |= sdin_data_to_din(cfg->sdm_data) & sdm_din_mask(pll);
  537. pll_writel_sdm_din(val, pll);
  538. }
  539. val = pll_readl_sdm_ctrl(pll);
  540. enabled = (val & sdm_en_mask(pll));
  541. if (cfg->sdm_data == 0 && enabled)
  542. val &= ~pll->params->sdm_ctrl_en_mask;
  543. if (cfg->sdm_data != 0 && !enabled)
  544. val |= pll->params->sdm_ctrl_en_mask;
  545. pll_writel_sdm_ctrl(val, pll);
  546. }
  547. static void _update_pll_mnp(struct tegra_clk_pll *pll,
  548. struct tegra_clk_pll_freq_table *cfg)
  549. {
  550. u32 val;
  551. struct tegra_clk_pll_params *params = pll->params;
  552. struct div_nmp *div_nmp = params->div_nmp;
  553. if ((params->flags & (TEGRA_PLLM | TEGRA_PLLMB)) &&
  554. (pll_override_readl(PMC_PLLP_WB0_OVERRIDE, pll) &
  555. PMC_PLLP_WB0_OVERRIDE_PLLM_OVERRIDE)) {
  556. val = pll_override_readl(params->pmc_divp_reg, pll);
  557. val &= ~(divp_mask(pll) << div_nmp->override_divp_shift);
  558. val |= cfg->p << div_nmp->override_divp_shift;
  559. pll_override_writel(val, params->pmc_divp_reg, pll);
  560. val = pll_override_readl(params->pmc_divnm_reg, pll);
  561. val &= ~((divm_mask(pll) << div_nmp->override_divm_shift) |
  562. (divn_mask(pll) << div_nmp->override_divn_shift));
  563. val |= (cfg->m << div_nmp->override_divm_shift) |
  564. (cfg->n << div_nmp->override_divn_shift);
  565. pll_override_writel(val, params->pmc_divnm_reg, pll);
  566. } else {
  567. val = pll_readl_base(pll);
  568. val &= ~(divm_mask_shifted(pll) | divn_mask_shifted(pll) |
  569. divp_mask_shifted(pll));
  570. val |= (cfg->m << divm_shift(pll)) |
  571. (cfg->n << divn_shift(pll)) |
  572. (cfg->p << divp_shift(pll));
  573. pll_writel_base(val, pll);
  574. clk_pll_set_sdm_data(&pll->hw, cfg);
  575. }
  576. }
  577. static void _get_pll_mnp(struct tegra_clk_pll *pll,
  578. struct tegra_clk_pll_freq_table *cfg)
  579. {
  580. u32 val;
  581. struct tegra_clk_pll_params *params = pll->params;
  582. struct div_nmp *div_nmp = params->div_nmp;
  583. *cfg = (struct tegra_clk_pll_freq_table) { };
  584. if ((params->flags & (TEGRA_PLLM | TEGRA_PLLMB)) &&
  585. (pll_override_readl(PMC_PLLP_WB0_OVERRIDE, pll) &
  586. PMC_PLLP_WB0_OVERRIDE_PLLM_OVERRIDE)) {
  587. val = pll_override_readl(params->pmc_divp_reg, pll);
  588. cfg->p = (val >> div_nmp->override_divp_shift) & divp_mask(pll);
  589. val = pll_override_readl(params->pmc_divnm_reg, pll);
  590. cfg->m = (val >> div_nmp->override_divm_shift) & divm_mask(pll);
  591. cfg->n = (val >> div_nmp->override_divn_shift) & divn_mask(pll);
  592. } else {
  593. val = pll_readl_base(pll);
  594. cfg->m = (val >> div_nmp->divm_shift) & divm_mask(pll);
  595. cfg->n = (val >> div_nmp->divn_shift) & divn_mask(pll);
  596. cfg->p = (val >> div_nmp->divp_shift) & divp_mask(pll);
  597. if (pll->params->sdm_din_reg) {
  598. if (sdm_en_mask(pll) & pll_readl_sdm_ctrl(pll)) {
  599. val = pll_readl_sdm_din(pll);
  600. val &= sdm_din_mask(pll);
  601. cfg->sdm_data = sdin_din_to_data(val);
  602. }
  603. }
  604. }
  605. }
  606. static void _update_pll_cpcon(struct tegra_clk_pll *pll,
  607. struct tegra_clk_pll_freq_table *cfg,
  608. unsigned long rate)
  609. {
  610. u32 val;
  611. val = pll_readl_misc(pll);
  612. val &= ~(PLL_MISC_CPCON_MASK << PLL_MISC_CPCON_SHIFT);
  613. val |= cfg->cpcon << PLL_MISC_CPCON_SHIFT;
  614. if (pll->params->flags & TEGRA_PLL_SET_LFCON) {
  615. val &= ~(PLL_MISC_LFCON_MASK << PLL_MISC_LFCON_SHIFT);
  616. if (cfg->n >= PLLDU_LFCON_SET_DIVN)
  617. val |= 1 << PLL_MISC_LFCON_SHIFT;
  618. } else if (pll->params->flags & TEGRA_PLL_SET_DCCON) {
  619. val &= ~(1 << PLL_MISC_DCCON_SHIFT);
  620. if (rate >= (pll->params->vco_max >> 1))
  621. val |= 1 << PLL_MISC_DCCON_SHIFT;
  622. }
  623. pll_writel_misc(val, pll);
  624. }
  625. static int _program_pll(struct clk_hw *hw, struct tegra_clk_pll_freq_table *cfg,
  626. unsigned long rate)
  627. {
  628. struct tegra_clk_pll *pll = to_clk_pll(hw);
  629. struct tegra_clk_pll_freq_table old_cfg;
  630. int state, ret = 0;
  631. state = clk_pll_is_enabled(hw);
  632. if (state && pll->params->pre_rate_change) {
  633. ret = pll->params->pre_rate_change();
  634. if (WARN_ON(ret))
  635. return ret;
  636. }
  637. _get_pll_mnp(pll, &old_cfg);
  638. if (state && pll->params->defaults_set && pll->params->dyn_ramp &&
  639. (cfg->m == old_cfg.m) && (cfg->p == old_cfg.p)) {
  640. ret = pll->params->dyn_ramp(pll, cfg);
  641. if (!ret)
  642. goto done;
  643. }
  644. if (state) {
  645. pll_clk_stop_ss(pll);
  646. _clk_pll_disable(hw);
  647. }
  648. if (!pll->params->defaults_set && pll->params->set_defaults)
  649. pll->params->set_defaults(pll);
  650. _update_pll_mnp(pll, cfg);
  651. if (pll->params->flags & TEGRA_PLL_HAS_CPCON)
  652. _update_pll_cpcon(pll, cfg, rate);
  653. if (state) {
  654. _clk_pll_enable(hw);
  655. ret = clk_pll_wait_for_lock(pll);
  656. pll_clk_start_ss(pll);
  657. }
  658. done:
  659. if (state && pll->params->post_rate_change)
  660. pll->params->post_rate_change();
  661. return ret;
  662. }
  663. static int clk_pll_set_rate(struct clk_hw *hw, unsigned long rate,
  664. unsigned long parent_rate)
  665. {
  666. struct tegra_clk_pll *pll = to_clk_pll(hw);
  667. struct tegra_clk_pll_freq_table cfg, old_cfg;
  668. unsigned long flags = 0;
  669. int ret = 0;
  670. if (pll->params->flags & TEGRA_PLL_FIXED) {
  671. if (rate != pll->params->fixed_rate) {
  672. pr_err("%s: Can not change %s fixed rate %lu to %lu\n",
  673. __func__, clk_hw_get_name(hw),
  674. pll->params->fixed_rate, rate);
  675. return -EINVAL;
  676. }
  677. return 0;
  678. }
  679. if (_get_table_rate(hw, &cfg, rate, parent_rate) &&
  680. pll->params->calc_rate(hw, &cfg, rate, parent_rate)) {
  681. pr_err("%s: Failed to set %s rate %lu\n", __func__,
  682. clk_hw_get_name(hw), rate);
  683. WARN_ON(1);
  684. return -EINVAL;
  685. }
  686. if (pll->lock)
  687. spin_lock_irqsave(pll->lock, flags);
  688. _get_pll_mnp(pll, &old_cfg);
  689. if (pll->params->flags & TEGRA_PLL_VCO_OUT)
  690. cfg.p = old_cfg.p;
  691. if (old_cfg.m != cfg.m || old_cfg.n != cfg.n || old_cfg.p != cfg.p ||
  692. old_cfg.sdm_data != cfg.sdm_data)
  693. ret = _program_pll(hw, &cfg, rate);
  694. if (pll->lock)
  695. spin_unlock_irqrestore(pll->lock, flags);
  696. return ret;
  697. }
  698. static long clk_pll_round_rate(struct clk_hw *hw, unsigned long rate,
  699. unsigned long *prate)
  700. {
  701. struct tegra_clk_pll *pll = to_clk_pll(hw);
  702. struct tegra_clk_pll_freq_table cfg;
  703. if (pll->params->flags & TEGRA_PLL_FIXED) {
  704. /* PLLM/MB are used for memory; we do not change rate */
  705. if (pll->params->flags & (TEGRA_PLLM | TEGRA_PLLMB))
  706. return clk_hw_get_rate(hw);
  707. return pll->params->fixed_rate;
  708. }
  709. if (_get_table_rate(hw, &cfg, rate, *prate) &&
  710. pll->params->calc_rate(hw, &cfg, rate, *prate))
  711. return -EINVAL;
  712. return cfg.output_rate;
  713. }
  714. static unsigned long clk_pll_recalc_rate(struct clk_hw *hw,
  715. unsigned long parent_rate)
  716. {
  717. struct tegra_clk_pll *pll = to_clk_pll(hw);
  718. struct tegra_clk_pll_freq_table cfg;
  719. u32 val;
  720. u64 rate = parent_rate;
  721. int pdiv;
  722. val = pll_readl_base(pll);
  723. if ((pll->params->flags & TEGRA_PLL_BYPASS) && (val & PLL_BASE_BYPASS))
  724. return parent_rate;
  725. if ((pll->params->flags & TEGRA_PLL_FIXED) &&
  726. !(pll->params->flags & (TEGRA_PLLM | TEGRA_PLLMB)) &&
  727. !(val & PLL_BASE_OVERRIDE)) {
  728. struct tegra_clk_pll_freq_table sel;
  729. if (_get_table_rate(hw, &sel, pll->params->fixed_rate,
  730. parent_rate)) {
  731. pr_err("Clock %s has unknown fixed frequency\n",
  732. clk_hw_get_name(hw));
  733. BUG();
  734. }
  735. return pll->params->fixed_rate;
  736. }
  737. _get_pll_mnp(pll, &cfg);
  738. if (pll->params->flags & TEGRA_PLL_VCO_OUT) {
  739. pdiv = 1;
  740. } else {
  741. pdiv = _hw_to_p_div(hw, cfg.p);
  742. if (pdiv < 0) {
  743. WARN(1, "Clock %s has invalid pdiv value : 0x%x\n",
  744. clk_hw_get_name(hw), cfg.p);
  745. pdiv = 1;
  746. }
  747. }
  748. if (pll->params->set_gain)
  749. pll->params->set_gain(&cfg);
  750. cfg.m *= pdiv;
  751. rate *= cfg.n;
  752. do_div(rate, cfg.m);
  753. return rate;
  754. }
  755. static int clk_plle_training(struct tegra_clk_pll *pll)
  756. {
  757. u32 val;
  758. unsigned long timeout;
  759. if (!pll->pmc)
  760. return -ENOSYS;
  761. /*
  762. * PLLE is already disabled, and setup cleared;
  763. * create falling edge on PLLE IDDQ input.
  764. */
  765. val = readl(pll->pmc + PMC_SATA_PWRGT);
  766. val |= PMC_SATA_PWRGT_PLLE_IDDQ_VALUE;
  767. writel(val, pll->pmc + PMC_SATA_PWRGT);
  768. val = readl(pll->pmc + PMC_SATA_PWRGT);
  769. val |= PMC_SATA_PWRGT_PLLE_IDDQ_SWCTL;
  770. writel(val, pll->pmc + PMC_SATA_PWRGT);
  771. val = readl(pll->pmc + PMC_SATA_PWRGT);
  772. val &= ~PMC_SATA_PWRGT_PLLE_IDDQ_VALUE;
  773. writel(val, pll->pmc + PMC_SATA_PWRGT);
  774. val = pll_readl_misc(pll);
  775. timeout = jiffies + msecs_to_jiffies(100);
  776. while (1) {
  777. val = pll_readl_misc(pll);
  778. if (val & PLLE_MISC_READY)
  779. break;
  780. if (time_after(jiffies, timeout)) {
  781. pr_err("%s: timeout waiting for PLLE\n", __func__);
  782. return -EBUSY;
  783. }
  784. udelay(300);
  785. }
  786. return 0;
  787. }
  788. static int clk_plle_enable(struct clk_hw *hw)
  789. {
  790. struct tegra_clk_pll *pll = to_clk_pll(hw);
  791. struct tegra_clk_pll_freq_table sel;
  792. unsigned long input_rate;
  793. u32 val;
  794. int err;
  795. if (clk_pll_is_enabled(hw))
  796. return 0;
  797. input_rate = clk_hw_get_rate(clk_hw_get_parent(hw));
  798. if (_get_table_rate(hw, &sel, pll->params->fixed_rate, input_rate))
  799. return -EINVAL;
  800. clk_pll_disable(hw);
  801. val = pll_readl_misc(pll);
  802. val &= ~(PLLE_MISC_LOCK_ENABLE | PLLE_MISC_SETUP_MASK);
  803. pll_writel_misc(val, pll);
  804. val = pll_readl_misc(pll);
  805. if (!(val & PLLE_MISC_READY)) {
  806. err = clk_plle_training(pll);
  807. if (err)
  808. return err;
  809. }
  810. if (pll->params->flags & TEGRA_PLLE_CONFIGURE) {
  811. /* configure dividers */
  812. val = pll_readl_base(pll);
  813. val &= ~(divp_mask_shifted(pll) | divn_mask_shifted(pll) |
  814. divm_mask_shifted(pll));
  815. val &= ~(PLLE_BASE_DIVCML_MASK << PLLE_BASE_DIVCML_SHIFT);
  816. val |= sel.m << divm_shift(pll);
  817. val |= sel.n << divn_shift(pll);
  818. val |= sel.p << divp_shift(pll);
  819. val |= sel.cpcon << PLLE_BASE_DIVCML_SHIFT;
  820. pll_writel_base(val, pll);
  821. }
  822. val = pll_readl_misc(pll);
  823. val |= PLLE_MISC_SETUP_VALUE;
  824. val |= PLLE_MISC_LOCK_ENABLE;
  825. pll_writel_misc(val, pll);
  826. val = readl(pll->clk_base + PLLE_SS_CTRL);
  827. val &= ~PLLE_SS_COEFFICIENTS_MASK;
  828. val |= PLLE_SS_DISABLE;
  829. writel(val, pll->clk_base + PLLE_SS_CTRL);
  830. val = pll_readl_base(pll);
  831. val |= (PLL_BASE_BYPASS | PLL_BASE_ENABLE);
  832. pll_writel_base(val, pll);
  833. clk_pll_wait_for_lock(pll);
  834. return 0;
  835. }
  836. static unsigned long clk_plle_recalc_rate(struct clk_hw *hw,
  837. unsigned long parent_rate)
  838. {
  839. struct tegra_clk_pll *pll = to_clk_pll(hw);
  840. u32 val = pll_readl_base(pll);
  841. u32 divn = 0, divm = 0, divp = 0;
  842. u64 rate = parent_rate;
  843. divp = (val >> pll->params->div_nmp->divp_shift) & (divp_mask(pll));
  844. divn = (val >> pll->params->div_nmp->divn_shift) & (divn_mask(pll));
  845. divm = (val >> pll->params->div_nmp->divm_shift) & (divm_mask(pll));
  846. divm *= divp;
  847. rate *= divn;
  848. do_div(rate, divm);
  849. return rate;
  850. }
  851. static void tegra_clk_pll_restore_context(struct clk_hw *hw)
  852. {
  853. struct tegra_clk_pll *pll = to_clk_pll(hw);
  854. struct clk_hw *parent = clk_hw_get_parent(hw);
  855. unsigned long parent_rate = clk_hw_get_rate(parent);
  856. unsigned long rate = clk_hw_get_rate(hw);
  857. if (clk_pll_is_enabled(hw))
  858. return;
  859. if (pll->params->set_defaults)
  860. pll->params->set_defaults(pll);
  861. clk_pll_set_rate(hw, rate, parent_rate);
  862. if (!__clk_get_enable_count(hw->clk))
  863. clk_pll_disable(hw);
  864. else
  865. clk_pll_enable(hw);
  866. }
  867. const struct clk_ops tegra_clk_pll_ops = {
  868. .is_enabled = clk_pll_is_enabled,
  869. .enable = clk_pll_enable,
  870. .disable = clk_pll_disable,
  871. .recalc_rate = clk_pll_recalc_rate,
  872. .round_rate = clk_pll_round_rate,
  873. .set_rate = clk_pll_set_rate,
  874. .restore_context = tegra_clk_pll_restore_context,
  875. };
  876. const struct clk_ops tegra_clk_plle_ops = {
  877. .recalc_rate = clk_plle_recalc_rate,
  878. .is_enabled = clk_pll_is_enabled,
  879. .disable = clk_pll_disable,
  880. .enable = clk_plle_enable,
  881. };
  882. /*
  883. * Structure defining the fields for USB UTMI clocks Parameters.
  884. */
  885. struct utmi_clk_param {
  886. /* Oscillator Frequency in Hz */
  887. u32 osc_frequency;
  888. /* UTMIP PLL Enable Delay Count */
  889. u8 enable_delay_count;
  890. /* UTMIP PLL Stable count */
  891. u8 stable_count;
  892. /* UTMIP PLL Active delay count */
  893. u8 active_delay_count;
  894. /* UTMIP PLL Xtal frequency count */
  895. u8 xtal_freq_count;
  896. };
  897. static const struct utmi_clk_param utmi_parameters[] = {
  898. {
  899. .osc_frequency = 13000000, .enable_delay_count = 0x02,
  900. .stable_count = 0x33, .active_delay_count = 0x05,
  901. .xtal_freq_count = 0x7f
  902. }, {
  903. .osc_frequency = 19200000, .enable_delay_count = 0x03,
  904. .stable_count = 0x4b, .active_delay_count = 0x06,
  905. .xtal_freq_count = 0xbb
  906. }, {
  907. .osc_frequency = 12000000, .enable_delay_count = 0x02,
  908. .stable_count = 0x2f, .active_delay_count = 0x04,
  909. .xtal_freq_count = 0x76
  910. }, {
  911. .osc_frequency = 26000000, .enable_delay_count = 0x04,
  912. .stable_count = 0x66, .active_delay_count = 0x09,
  913. .xtal_freq_count = 0xfe
  914. }, {
  915. .osc_frequency = 16800000, .enable_delay_count = 0x03,
  916. .stable_count = 0x41, .active_delay_count = 0x0a,
  917. .xtal_freq_count = 0xa4
  918. }, {
  919. .osc_frequency = 38400000, .enable_delay_count = 0x0,
  920. .stable_count = 0x0, .active_delay_count = 0x6,
  921. .xtal_freq_count = 0x80
  922. },
  923. };
  924. static int clk_pllu_enable(struct clk_hw *hw)
  925. {
  926. struct tegra_clk_pll *pll = to_clk_pll(hw);
  927. struct clk_hw *pll_ref = clk_hw_get_parent(hw);
  928. struct clk_hw *osc = clk_hw_get_parent(pll_ref);
  929. const struct utmi_clk_param *params = NULL;
  930. unsigned long flags = 0, input_rate;
  931. unsigned int i;
  932. int ret = 0;
  933. u32 value;
  934. if (!osc) {
  935. pr_err("%s: failed to get OSC clock\n", __func__);
  936. return -EINVAL;
  937. }
  938. input_rate = clk_hw_get_rate(osc);
  939. if (pll->lock)
  940. spin_lock_irqsave(pll->lock, flags);
  941. if (!clk_pll_is_enabled(hw))
  942. _clk_pll_enable(hw);
  943. ret = clk_pll_wait_for_lock(pll);
  944. if (ret < 0)
  945. goto out;
  946. for (i = 0; i < ARRAY_SIZE(utmi_parameters); i++) {
  947. if (input_rate == utmi_parameters[i].osc_frequency) {
  948. params = &utmi_parameters[i];
  949. break;
  950. }
  951. }
  952. if (!params) {
  953. pr_err("%s: unexpected input rate %lu Hz\n", __func__,
  954. input_rate);
  955. ret = -EINVAL;
  956. goto out;
  957. }
  958. value = pll_readl_base(pll);
  959. value &= ~PLLU_BASE_OVERRIDE;
  960. pll_writel_base(value, pll);
  961. value = readl_relaxed(pll->clk_base + UTMIP_PLL_CFG2);
  962. /* Program UTMIP PLL stable and active counts */
  963. value &= ~UTMIP_PLL_CFG2_STABLE_COUNT(~0);
  964. value |= UTMIP_PLL_CFG2_STABLE_COUNT(params->stable_count);
  965. value &= ~UTMIP_PLL_CFG2_ACTIVE_DLY_COUNT(~0);
  966. value |= UTMIP_PLL_CFG2_ACTIVE_DLY_COUNT(params->active_delay_count);
  967. /* Remove power downs from UTMIP PLL control bits */
  968. value &= ~UTMIP_PLL_CFG2_FORCE_PD_SAMP_A_POWERDOWN;
  969. value &= ~UTMIP_PLL_CFG2_FORCE_PD_SAMP_B_POWERDOWN;
  970. value &= ~UTMIP_PLL_CFG2_FORCE_PD_SAMP_C_POWERDOWN;
  971. writel_relaxed(value, pll->clk_base + UTMIP_PLL_CFG2);
  972. value = readl_relaxed(pll->clk_base + UTMIP_PLL_CFG1);
  973. /* Program UTMIP PLL delay and oscillator frequency counts */
  974. value &= ~UTMIP_PLL_CFG1_ENABLE_DLY_COUNT(~0);
  975. value |= UTMIP_PLL_CFG1_ENABLE_DLY_COUNT(params->enable_delay_count);
  976. value &= ~UTMIP_PLL_CFG1_XTAL_FREQ_COUNT(~0);
  977. value |= UTMIP_PLL_CFG1_XTAL_FREQ_COUNT(params->xtal_freq_count);
  978. /* Remove power downs from UTMIP PLL control bits */
  979. value &= ~UTMIP_PLL_CFG1_FORCE_PLL_ENABLE_POWERDOWN;
  980. value &= ~UTMIP_PLL_CFG1_FORCE_PLL_ACTIVE_POWERDOWN;
  981. value &= ~UTMIP_PLL_CFG1_FORCE_PLLU_POWERDOWN;
  982. writel_relaxed(value, pll->clk_base + UTMIP_PLL_CFG1);
  983. out:
  984. if (pll->lock)
  985. spin_unlock_irqrestore(pll->lock, flags);
  986. return ret;
  987. }
  988. static const struct clk_ops tegra_clk_pllu_ops = {
  989. .is_enabled = clk_pll_is_enabled,
  990. .enable = clk_pllu_enable,
  991. .disable = clk_pll_disable,
  992. .recalc_rate = clk_pll_recalc_rate,
  993. .round_rate = clk_pll_round_rate,
  994. .set_rate = clk_pll_set_rate,
  995. };
  996. static int _pll_fixed_mdiv(struct tegra_clk_pll_params *pll_params,
  997. unsigned long parent_rate)
  998. {
  999. u16 mdiv = parent_rate / pll_params->cf_min;
  1000. if (pll_params->flags & TEGRA_MDIV_NEW)
  1001. return (!pll_params->mdiv_default ? mdiv :
  1002. min(mdiv, pll_params->mdiv_default));
  1003. if (pll_params->mdiv_default)
  1004. return pll_params->mdiv_default;
  1005. if (parent_rate > pll_params->cf_max)
  1006. return 2;
  1007. else
  1008. return 1;
  1009. }
  1010. static int _calc_dynamic_ramp_rate(struct clk_hw *hw,
  1011. struct tegra_clk_pll_freq_table *cfg,
  1012. unsigned long rate, unsigned long parent_rate)
  1013. {
  1014. struct tegra_clk_pll *pll = to_clk_pll(hw);
  1015. unsigned int p;
  1016. int p_div;
  1017. if (!rate)
  1018. return -EINVAL;
  1019. p = DIV_ROUND_UP(pll->params->vco_min, rate);
  1020. cfg->m = _pll_fixed_mdiv(pll->params, parent_rate);
  1021. cfg->output_rate = rate * p;
  1022. cfg->n = cfg->output_rate * cfg->m / parent_rate;
  1023. cfg->input_rate = parent_rate;
  1024. p_div = _p_div_to_hw(hw, p);
  1025. if (p_div < 0)
  1026. return p_div;
  1027. cfg->p = p_div;
  1028. if (cfg->n > divn_max(pll) || cfg->output_rate > pll->params->vco_max)
  1029. return -EINVAL;
  1030. return 0;
  1031. }
  1032. #if defined(CONFIG_ARCH_TEGRA_114_SOC) || \
  1033. defined(CONFIG_ARCH_TEGRA_124_SOC) || \
  1034. defined(CONFIG_ARCH_TEGRA_132_SOC) || \
  1035. defined(CONFIG_ARCH_TEGRA_210_SOC)
  1036. u16 tegra_pll_get_fixed_mdiv(struct clk_hw *hw, unsigned long input_rate)
  1037. {
  1038. struct tegra_clk_pll *pll = to_clk_pll(hw);
  1039. return (u16)_pll_fixed_mdiv(pll->params, input_rate);
  1040. }
  1041. static unsigned long _clip_vco_min(unsigned long vco_min,
  1042. unsigned long parent_rate)
  1043. {
  1044. return DIV_ROUND_UP(vco_min, parent_rate) * parent_rate;
  1045. }
  1046. static int _setup_dynamic_ramp(struct tegra_clk_pll_params *pll_params,
  1047. void __iomem *clk_base,
  1048. unsigned long parent_rate)
  1049. {
  1050. u32 val;
  1051. u32 step_a, step_b;
  1052. switch (parent_rate) {
  1053. case 12000000:
  1054. case 13000000:
  1055. case 26000000:
  1056. step_a = 0x2B;
  1057. step_b = 0x0B;
  1058. break;
  1059. case 16800000:
  1060. step_a = 0x1A;
  1061. step_b = 0x09;
  1062. break;
  1063. case 19200000:
  1064. step_a = 0x12;
  1065. step_b = 0x08;
  1066. break;
  1067. default:
  1068. pr_err("%s: Unexpected reference rate %lu\n",
  1069. __func__, parent_rate);
  1070. WARN_ON(1);
  1071. return -EINVAL;
  1072. }
  1073. val = step_a << pll_params->stepa_shift;
  1074. val |= step_b << pll_params->stepb_shift;
  1075. writel_relaxed(val, clk_base + pll_params->dyn_ramp_reg);
  1076. return 0;
  1077. }
  1078. static int _pll_ramp_calc_pll(struct clk_hw *hw,
  1079. struct tegra_clk_pll_freq_table *cfg,
  1080. unsigned long rate, unsigned long parent_rate)
  1081. {
  1082. struct tegra_clk_pll *pll = to_clk_pll(hw);
  1083. int err = 0;
  1084. err = _get_table_rate(hw, cfg, rate, parent_rate);
  1085. if (err < 0)
  1086. err = _calc_dynamic_ramp_rate(hw, cfg, rate, parent_rate);
  1087. else {
  1088. if (cfg->m != _pll_fixed_mdiv(pll->params, parent_rate)) {
  1089. WARN_ON(1);
  1090. err = -EINVAL;
  1091. goto out;
  1092. }
  1093. }
  1094. if (cfg->p > pll->params->max_p)
  1095. err = -EINVAL;
  1096. out:
  1097. return err;
  1098. }
  1099. static int clk_pllxc_set_rate(struct clk_hw *hw, unsigned long rate,
  1100. unsigned long parent_rate)
  1101. {
  1102. struct tegra_clk_pll *pll = to_clk_pll(hw);
  1103. struct tegra_clk_pll_freq_table cfg, old_cfg;
  1104. unsigned long flags = 0;
  1105. int ret;
  1106. ret = _pll_ramp_calc_pll(hw, &cfg, rate, parent_rate);
  1107. if (ret < 0)
  1108. return ret;
  1109. if (pll->lock)
  1110. spin_lock_irqsave(pll->lock, flags);
  1111. _get_pll_mnp(pll, &old_cfg);
  1112. if (pll->params->flags & TEGRA_PLL_VCO_OUT)
  1113. cfg.p = old_cfg.p;
  1114. if (old_cfg.m != cfg.m || old_cfg.n != cfg.n || old_cfg.p != cfg.p)
  1115. ret = _program_pll(hw, &cfg, rate);
  1116. if (pll->lock)
  1117. spin_unlock_irqrestore(pll->lock, flags);
  1118. return ret;
  1119. }
  1120. static long clk_pll_ramp_round_rate(struct clk_hw *hw, unsigned long rate,
  1121. unsigned long *prate)
  1122. {
  1123. struct tegra_clk_pll *pll = to_clk_pll(hw);
  1124. struct tegra_clk_pll_freq_table cfg;
  1125. int ret, p_div;
  1126. u64 output_rate = *prate;
  1127. ret = _pll_ramp_calc_pll(hw, &cfg, rate, *prate);
  1128. if (ret < 0)
  1129. return ret;
  1130. p_div = _hw_to_p_div(hw, cfg.p);
  1131. if (p_div < 0)
  1132. return p_div;
  1133. if (pll->params->set_gain)
  1134. pll->params->set_gain(&cfg);
  1135. output_rate *= cfg.n;
  1136. do_div(output_rate, cfg.m * p_div);
  1137. return output_rate;
  1138. }
  1139. static void _pllcx_strobe(struct tegra_clk_pll *pll)
  1140. {
  1141. u32 val;
  1142. val = pll_readl_misc(pll);
  1143. val |= PLLCX_MISC_STROBE;
  1144. pll_writel_misc(val, pll);
  1145. udelay(2);
  1146. val &= ~PLLCX_MISC_STROBE;
  1147. pll_writel_misc(val, pll);
  1148. }
  1149. static int clk_pllc_enable(struct clk_hw *hw)
  1150. {
  1151. struct tegra_clk_pll *pll = to_clk_pll(hw);
  1152. u32 val;
  1153. int ret;
  1154. unsigned long flags = 0;
  1155. if (clk_pll_is_enabled(hw))
  1156. return 0;
  1157. if (pll->lock)
  1158. spin_lock_irqsave(pll->lock, flags);
  1159. _clk_pll_enable(hw);
  1160. udelay(2);
  1161. val = pll_readl_misc(pll);
  1162. val &= ~PLLCX_MISC_RESET;
  1163. pll_writel_misc(val, pll);
  1164. udelay(2);
  1165. _pllcx_strobe(pll);
  1166. ret = clk_pll_wait_for_lock(pll);
  1167. if (pll->lock)
  1168. spin_unlock_irqrestore(pll->lock, flags);
  1169. return ret;
  1170. }
  1171. static void _clk_pllc_disable(struct clk_hw *hw)
  1172. {
  1173. struct tegra_clk_pll *pll = to_clk_pll(hw);
  1174. u32 val;
  1175. _clk_pll_disable(hw);
  1176. val = pll_readl_misc(pll);
  1177. val |= PLLCX_MISC_RESET;
  1178. pll_writel_misc(val, pll);
  1179. udelay(2);
  1180. }
  1181. static void clk_pllc_disable(struct clk_hw *hw)
  1182. {
  1183. struct tegra_clk_pll *pll = to_clk_pll(hw);
  1184. unsigned long flags = 0;
  1185. if (pll->lock)
  1186. spin_lock_irqsave(pll->lock, flags);
  1187. _clk_pllc_disable(hw);
  1188. if (pll->lock)
  1189. spin_unlock_irqrestore(pll->lock, flags);
  1190. }
  1191. static int _pllcx_update_dynamic_coef(struct tegra_clk_pll *pll,
  1192. unsigned long input_rate, u32 n)
  1193. {
  1194. u32 val, n_threshold;
  1195. switch (input_rate) {
  1196. case 12000000:
  1197. n_threshold = 70;
  1198. break;
  1199. case 13000000:
  1200. case 26000000:
  1201. n_threshold = 71;
  1202. break;
  1203. case 16800000:
  1204. n_threshold = 55;
  1205. break;
  1206. case 19200000:
  1207. n_threshold = 48;
  1208. break;
  1209. default:
  1210. pr_err("%s: Unexpected reference rate %lu\n",
  1211. __func__, input_rate);
  1212. return -EINVAL;
  1213. }
  1214. val = pll_readl_misc(pll);
  1215. val &= ~(PLLCX_MISC_SDM_DIV_MASK | PLLCX_MISC_FILT_DIV_MASK);
  1216. val |= n <= n_threshold ?
  1217. PLLCX_MISC_DIV_LOW_RANGE : PLLCX_MISC_DIV_HIGH_RANGE;
  1218. pll_writel_misc(val, pll);
  1219. return 0;
  1220. }
  1221. static int clk_pllc_set_rate(struct clk_hw *hw, unsigned long rate,
  1222. unsigned long parent_rate)
  1223. {
  1224. struct tegra_clk_pll_freq_table cfg, old_cfg;
  1225. struct tegra_clk_pll *pll = to_clk_pll(hw);
  1226. unsigned long flags = 0;
  1227. int state, ret = 0;
  1228. if (pll->lock)
  1229. spin_lock_irqsave(pll->lock, flags);
  1230. ret = _pll_ramp_calc_pll(hw, &cfg, rate, parent_rate);
  1231. if (ret < 0)
  1232. goto out;
  1233. _get_pll_mnp(pll, &old_cfg);
  1234. if (cfg.m != old_cfg.m) {
  1235. WARN_ON(1);
  1236. goto out;
  1237. }
  1238. if (old_cfg.n == cfg.n && old_cfg.p == cfg.p)
  1239. goto out;
  1240. state = clk_pll_is_enabled(hw);
  1241. if (state)
  1242. _clk_pllc_disable(hw);
  1243. ret = _pllcx_update_dynamic_coef(pll, parent_rate, cfg.n);
  1244. if (ret < 0)
  1245. goto out;
  1246. _update_pll_mnp(pll, &cfg);
  1247. if (state)
  1248. ret = clk_pllc_enable(hw);
  1249. out:
  1250. if (pll->lock)
  1251. spin_unlock_irqrestore(pll->lock, flags);
  1252. return ret;
  1253. }
  1254. static long _pllre_calc_rate(struct tegra_clk_pll *pll,
  1255. struct tegra_clk_pll_freq_table *cfg,
  1256. unsigned long rate, unsigned long parent_rate)
  1257. {
  1258. u16 m, n;
  1259. u64 output_rate = parent_rate;
  1260. m = _pll_fixed_mdiv(pll->params, parent_rate);
  1261. n = rate * m / parent_rate;
  1262. output_rate *= n;
  1263. do_div(output_rate, m);
  1264. if (cfg) {
  1265. cfg->m = m;
  1266. cfg->n = n;
  1267. }
  1268. return output_rate;
  1269. }
  1270. static int clk_pllre_set_rate(struct clk_hw *hw, unsigned long rate,
  1271. unsigned long parent_rate)
  1272. {
  1273. struct tegra_clk_pll_freq_table cfg, old_cfg;
  1274. struct tegra_clk_pll *pll = to_clk_pll(hw);
  1275. unsigned long flags = 0;
  1276. int state, ret = 0;
  1277. if (pll->lock)
  1278. spin_lock_irqsave(pll->lock, flags);
  1279. _pllre_calc_rate(pll, &cfg, rate, parent_rate);
  1280. _get_pll_mnp(pll, &old_cfg);
  1281. cfg.p = old_cfg.p;
  1282. if (cfg.m != old_cfg.m || cfg.n != old_cfg.n) {
  1283. state = clk_pll_is_enabled(hw);
  1284. if (state)
  1285. _clk_pll_disable(hw);
  1286. _update_pll_mnp(pll, &cfg);
  1287. if (state) {
  1288. _clk_pll_enable(hw);
  1289. ret = clk_pll_wait_for_lock(pll);
  1290. }
  1291. }
  1292. if (pll->lock)
  1293. spin_unlock_irqrestore(pll->lock, flags);
  1294. return ret;
  1295. }
  1296. static unsigned long clk_pllre_recalc_rate(struct clk_hw *hw,
  1297. unsigned long parent_rate)
  1298. {
  1299. struct tegra_clk_pll_freq_table cfg;
  1300. struct tegra_clk_pll *pll = to_clk_pll(hw);
  1301. u64 rate = parent_rate;
  1302. _get_pll_mnp(pll, &cfg);
  1303. rate *= cfg.n;
  1304. do_div(rate, cfg.m);
  1305. return rate;
  1306. }
  1307. static long clk_pllre_round_rate(struct clk_hw *hw, unsigned long rate,
  1308. unsigned long *prate)
  1309. {
  1310. struct tegra_clk_pll *pll = to_clk_pll(hw);
  1311. return _pllre_calc_rate(pll, NULL, rate, *prate);
  1312. }
  1313. static int clk_plle_tegra114_enable(struct clk_hw *hw)
  1314. {
  1315. struct tegra_clk_pll *pll = to_clk_pll(hw);
  1316. struct tegra_clk_pll_freq_table sel;
  1317. u32 val;
  1318. int ret;
  1319. unsigned long flags = 0;
  1320. unsigned long input_rate;
  1321. input_rate = clk_hw_get_rate(clk_hw_get_parent(hw));
  1322. if (_get_table_rate(hw, &sel, pll->params->fixed_rate, input_rate))
  1323. return -EINVAL;
  1324. if (pll->lock)
  1325. spin_lock_irqsave(pll->lock, flags);
  1326. val = pll_readl_base(pll);
  1327. val &= ~BIT(29); /* Disable lock override */
  1328. pll_writel_base(val, pll);
  1329. val = pll_readl(pll->params->aux_reg, pll);
  1330. val |= PLLE_AUX_ENABLE_SWCTL;
  1331. val &= ~PLLE_AUX_SEQ_ENABLE;
  1332. pll_writel(val, pll->params->aux_reg, pll);
  1333. udelay(1);
  1334. val = pll_readl_misc(pll);
  1335. val |= PLLE_MISC_LOCK_ENABLE;
  1336. val |= PLLE_MISC_IDDQ_SW_CTRL;
  1337. val &= ~PLLE_MISC_IDDQ_SW_VALUE;
  1338. val |= PLLE_MISC_PLLE_PTS;
  1339. val &= ~(PLLE_MISC_VREG_BG_CTRL_MASK | PLLE_MISC_VREG_CTRL_MASK);
  1340. pll_writel_misc(val, pll);
  1341. udelay(5);
  1342. val = pll_readl(PLLE_SS_CTRL, pll);
  1343. val |= PLLE_SS_DISABLE;
  1344. pll_writel(val, PLLE_SS_CTRL, pll);
  1345. val = pll_readl_base(pll);
  1346. val &= ~(divp_mask_shifted(pll) | divn_mask_shifted(pll) |
  1347. divm_mask_shifted(pll));
  1348. val &= ~(PLLE_BASE_DIVCML_MASK << PLLE_BASE_DIVCML_SHIFT);
  1349. val |= sel.m << divm_shift(pll);
  1350. val |= sel.n << divn_shift(pll);
  1351. val |= sel.cpcon << PLLE_BASE_DIVCML_SHIFT;
  1352. pll_writel_base(val, pll);
  1353. udelay(1);
  1354. _clk_pll_enable(hw);
  1355. ret = clk_pll_wait_for_lock(pll);
  1356. if (ret < 0)
  1357. goto out;
  1358. val = pll_readl(PLLE_SS_CTRL, pll);
  1359. val &= ~(PLLE_SS_CNTL_CENTER | PLLE_SS_CNTL_INVERT);
  1360. val &= ~PLLE_SS_COEFFICIENTS_MASK;
  1361. val |= PLLE_SS_COEFFICIENTS_VAL_TEGRA114;
  1362. pll_writel(val, PLLE_SS_CTRL, pll);
  1363. val &= ~(PLLE_SS_CNTL_SSC_BYP | PLLE_SS_CNTL_BYPASS_SS);
  1364. pll_writel(val, PLLE_SS_CTRL, pll);
  1365. udelay(1);
  1366. val &= ~PLLE_SS_CNTL_INTERP_RESET;
  1367. pll_writel(val, PLLE_SS_CTRL, pll);
  1368. udelay(1);
  1369. /* Enable HW control of XUSB brick PLL */
  1370. val = pll_readl_misc(pll);
  1371. val &= ~PLLE_MISC_IDDQ_SW_CTRL;
  1372. pll_writel_misc(val, pll);
  1373. val = pll_readl(pll->params->aux_reg, pll);
  1374. val |= (PLLE_AUX_USE_LOCKDET | PLLE_AUX_SEQ_START_STATE);
  1375. val &= ~(PLLE_AUX_ENABLE_SWCTL | PLLE_AUX_SS_SWCTL);
  1376. pll_writel(val, pll->params->aux_reg, pll);
  1377. udelay(1);
  1378. val |= PLLE_AUX_SEQ_ENABLE;
  1379. pll_writel(val, pll->params->aux_reg, pll);
  1380. val = pll_readl(XUSBIO_PLL_CFG0, pll);
  1381. val |= (XUSBIO_PLL_CFG0_PADPLL_USE_LOCKDET |
  1382. XUSBIO_PLL_CFG0_SEQ_START_STATE);
  1383. val &= ~(XUSBIO_PLL_CFG0_CLK_ENABLE_SWCTL |
  1384. XUSBIO_PLL_CFG0_PADPLL_RESET_SWCTL);
  1385. pll_writel(val, XUSBIO_PLL_CFG0, pll);
  1386. udelay(1);
  1387. val |= XUSBIO_PLL_CFG0_SEQ_ENABLE;
  1388. pll_writel(val, XUSBIO_PLL_CFG0, pll);
  1389. /* Enable HW control of SATA PLL */
  1390. val = pll_readl(SATA_PLL_CFG0, pll);
  1391. val &= ~SATA_PLL_CFG0_PADPLL_RESET_SWCTL;
  1392. val |= SATA_PLL_CFG0_PADPLL_USE_LOCKDET;
  1393. val |= SATA_PLL_CFG0_SEQ_START_STATE;
  1394. pll_writel(val, SATA_PLL_CFG0, pll);
  1395. udelay(1);
  1396. val = pll_readl(SATA_PLL_CFG0, pll);
  1397. val |= SATA_PLL_CFG0_SEQ_ENABLE;
  1398. pll_writel(val, SATA_PLL_CFG0, pll);
  1399. out:
  1400. if (pll->lock)
  1401. spin_unlock_irqrestore(pll->lock, flags);
  1402. return ret;
  1403. }
  1404. static void clk_plle_tegra114_disable(struct clk_hw *hw)
  1405. {
  1406. struct tegra_clk_pll *pll = to_clk_pll(hw);
  1407. unsigned long flags = 0;
  1408. u32 val;
  1409. if (pll->lock)
  1410. spin_lock_irqsave(pll->lock, flags);
  1411. _clk_pll_disable(hw);
  1412. val = pll_readl_misc(pll);
  1413. val |= PLLE_MISC_IDDQ_SW_CTRL | PLLE_MISC_IDDQ_SW_VALUE;
  1414. pll_writel_misc(val, pll);
  1415. udelay(1);
  1416. if (pll->lock)
  1417. spin_unlock_irqrestore(pll->lock, flags);
  1418. }
  1419. static int clk_pllu_tegra114_enable(struct clk_hw *hw)
  1420. {
  1421. struct tegra_clk_pll *pll = to_clk_pll(hw);
  1422. const struct utmi_clk_param *params = NULL;
  1423. struct clk *osc = __clk_lookup("osc");
  1424. unsigned long flags = 0, input_rate;
  1425. unsigned int i;
  1426. int ret = 0;
  1427. u32 value;
  1428. if (!osc) {
  1429. pr_err("%s: failed to get OSC clock\n", __func__);
  1430. return -EINVAL;
  1431. }
  1432. input_rate = clk_hw_get_rate(__clk_get_hw(osc));
  1433. if (pll->lock)
  1434. spin_lock_irqsave(pll->lock, flags);
  1435. if (!clk_pll_is_enabled(hw))
  1436. _clk_pll_enable(hw);
  1437. ret = clk_pll_wait_for_lock(pll);
  1438. if (ret < 0)
  1439. goto out;
  1440. for (i = 0; i < ARRAY_SIZE(utmi_parameters); i++) {
  1441. if (input_rate == utmi_parameters[i].osc_frequency) {
  1442. params = &utmi_parameters[i];
  1443. break;
  1444. }
  1445. }
  1446. if (!params) {
  1447. pr_err("%s: unexpected input rate %lu Hz\n", __func__,
  1448. input_rate);
  1449. ret = -EINVAL;
  1450. goto out;
  1451. }
  1452. value = pll_readl_base(pll);
  1453. value &= ~PLLU_BASE_OVERRIDE;
  1454. pll_writel_base(value, pll);
  1455. value = readl_relaxed(pll->clk_base + UTMIP_PLL_CFG2);
  1456. /* Program UTMIP PLL stable and active counts */
  1457. value &= ~UTMIP_PLL_CFG2_STABLE_COUNT(~0);
  1458. value |= UTMIP_PLL_CFG2_STABLE_COUNT(params->stable_count);
  1459. value &= ~UTMIP_PLL_CFG2_ACTIVE_DLY_COUNT(~0);
  1460. value |= UTMIP_PLL_CFG2_ACTIVE_DLY_COUNT(params->active_delay_count);
  1461. /* Remove power downs from UTMIP PLL control bits */
  1462. value &= ~UTMIP_PLL_CFG2_FORCE_PD_SAMP_A_POWERDOWN;
  1463. value &= ~UTMIP_PLL_CFG2_FORCE_PD_SAMP_B_POWERDOWN;
  1464. value &= ~UTMIP_PLL_CFG2_FORCE_PD_SAMP_C_POWERDOWN;
  1465. writel_relaxed(value, pll->clk_base + UTMIP_PLL_CFG2);
  1466. value = readl_relaxed(pll->clk_base + UTMIP_PLL_CFG1);
  1467. /* Program UTMIP PLL delay and oscillator frequency counts */
  1468. value &= ~UTMIP_PLL_CFG1_ENABLE_DLY_COUNT(~0);
  1469. value |= UTMIP_PLL_CFG1_ENABLE_DLY_COUNT(params->enable_delay_count);
  1470. value &= ~UTMIP_PLL_CFG1_XTAL_FREQ_COUNT(~0);
  1471. value |= UTMIP_PLL_CFG1_XTAL_FREQ_COUNT(params->xtal_freq_count);
  1472. /* Remove power downs from UTMIP PLL control bits */
  1473. value &= ~UTMIP_PLL_CFG1_FORCE_PLL_ENABLE_POWERDOWN;
  1474. value &= ~UTMIP_PLL_CFG1_FORCE_PLL_ACTIVE_POWERDOWN;
  1475. value &= ~UTMIP_PLL_CFG1_FORCE_PLLU_POWERUP;
  1476. value &= ~UTMIP_PLL_CFG1_FORCE_PLLU_POWERDOWN;
  1477. writel_relaxed(value, pll->clk_base + UTMIP_PLL_CFG1);
  1478. /* Setup HW control of UTMIPLL */
  1479. value = readl_relaxed(pll->clk_base + UTMIPLL_HW_PWRDN_CFG0);
  1480. value |= UTMIPLL_HW_PWRDN_CFG0_USE_LOCKDET;
  1481. value &= ~UTMIPLL_HW_PWRDN_CFG0_CLK_ENABLE_SWCTL;
  1482. value |= UTMIPLL_HW_PWRDN_CFG0_SEQ_START_STATE;
  1483. writel_relaxed(value, pll->clk_base + UTMIPLL_HW_PWRDN_CFG0);
  1484. value = readl_relaxed(pll->clk_base + UTMIP_PLL_CFG1);
  1485. value &= ~UTMIP_PLL_CFG1_FORCE_PLL_ENABLE_POWERUP;
  1486. value &= ~UTMIP_PLL_CFG1_FORCE_PLL_ENABLE_POWERDOWN;
  1487. writel_relaxed(value, pll->clk_base + UTMIP_PLL_CFG1);
  1488. udelay(1);
  1489. /*
  1490. * Setup SW override of UTMIPLL assuming USB2.0 ports are assigned
  1491. * to USB2
  1492. */
  1493. value = readl_relaxed(pll->clk_base + UTMIPLL_HW_PWRDN_CFG0);
  1494. value |= UTMIPLL_HW_PWRDN_CFG0_IDDQ_SWCTL;
  1495. value &= ~UTMIPLL_HW_PWRDN_CFG0_IDDQ_OVERRIDE;
  1496. writel_relaxed(value, pll->clk_base + UTMIPLL_HW_PWRDN_CFG0);
  1497. udelay(1);
  1498. /* Enable HW control of UTMIPLL */
  1499. value = readl_relaxed(pll->clk_base + UTMIPLL_HW_PWRDN_CFG0);
  1500. value |= UTMIPLL_HW_PWRDN_CFG0_SEQ_ENABLE;
  1501. writel_relaxed(value, pll->clk_base + UTMIPLL_HW_PWRDN_CFG0);
  1502. out:
  1503. if (pll->lock)
  1504. spin_unlock_irqrestore(pll->lock, flags);
  1505. return ret;
  1506. }
  1507. static void _clk_plle_tegra_init_parent(struct tegra_clk_pll *pll)
  1508. {
  1509. u32 val, val_aux;
  1510. /* ensure parent is set to pll_ref */
  1511. val = pll_readl_base(pll);
  1512. val_aux = pll_readl(pll->params->aux_reg, pll);
  1513. if (val & PLL_BASE_ENABLE) {
  1514. if ((val_aux & PLLE_AUX_PLLRE_SEL) ||
  1515. (val_aux & PLLE_AUX_PLLP_SEL))
  1516. WARN(1, "pll_e enabled with unsupported parent %s\n",
  1517. (val_aux & PLLE_AUX_PLLP_SEL) ? "pllp_out0" :
  1518. "pll_re_vco");
  1519. } else {
  1520. val_aux &= ~(PLLE_AUX_PLLRE_SEL | PLLE_AUX_PLLP_SEL);
  1521. pll_writel(val_aux, pll->params->aux_reg, pll);
  1522. fence_udelay(1, pll->clk_base);
  1523. }
  1524. }
  1525. #endif
  1526. static struct tegra_clk_pll *_tegra_init_pll(void __iomem *clk_base,
  1527. void __iomem *pmc, struct tegra_clk_pll_params *pll_params,
  1528. spinlock_t *lock)
  1529. {
  1530. struct tegra_clk_pll *pll;
  1531. pll = kzalloc(sizeof(*pll), GFP_KERNEL);
  1532. if (!pll)
  1533. return ERR_PTR(-ENOMEM);
  1534. pll->clk_base = clk_base;
  1535. pll->pmc = pmc;
  1536. pll->params = pll_params;
  1537. pll->lock = lock;
  1538. if (!pll_params->div_nmp)
  1539. pll_params->div_nmp = &default_nmp;
  1540. return pll;
  1541. }
  1542. static struct clk *_tegra_clk_register_pll(struct tegra_clk_pll *pll,
  1543. const char *name, const char *parent_name, unsigned long flags,
  1544. const struct clk_ops *ops)
  1545. {
  1546. struct clk_init_data init;
  1547. init.name = name;
  1548. init.ops = ops;
  1549. init.flags = flags;
  1550. init.parent_names = (parent_name ? &parent_name : NULL);
  1551. init.num_parents = (parent_name ? 1 : 0);
  1552. /* Default to _calc_rate if unspecified */
  1553. if (!pll->params->calc_rate) {
  1554. if (pll->params->flags & TEGRA_PLLM)
  1555. pll->params->calc_rate = _calc_dynamic_ramp_rate;
  1556. else
  1557. pll->params->calc_rate = _calc_rate;
  1558. }
  1559. if (pll->params->set_defaults)
  1560. pll->params->set_defaults(pll);
  1561. /* Data in .init is copied by clk_register(), so stack variable OK */
  1562. pll->hw.init = &init;
  1563. return tegra_clk_dev_register(&pll->hw);
  1564. }
  1565. struct clk *tegra_clk_register_pll(const char *name, const char *parent_name,
  1566. void __iomem *clk_base, void __iomem *pmc,
  1567. unsigned long flags, struct tegra_clk_pll_params *pll_params,
  1568. spinlock_t *lock)
  1569. {
  1570. struct tegra_clk_pll *pll;
  1571. struct clk *clk;
  1572. pll_params->flags |= TEGRA_PLL_BYPASS;
  1573. pll = _tegra_init_pll(clk_base, pmc, pll_params, lock);
  1574. if (IS_ERR(pll))
  1575. return ERR_CAST(pll);
  1576. clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
  1577. &tegra_clk_pll_ops);
  1578. if (IS_ERR(clk))
  1579. kfree(pll);
  1580. return clk;
  1581. }
  1582. static struct div_nmp pll_e_nmp = {
  1583. .divn_shift = PLLE_BASE_DIVN_SHIFT,
  1584. .divn_width = PLLE_BASE_DIVN_WIDTH,
  1585. .divm_shift = PLLE_BASE_DIVM_SHIFT,
  1586. .divm_width = PLLE_BASE_DIVM_WIDTH,
  1587. .divp_shift = PLLE_BASE_DIVP_SHIFT,
  1588. .divp_width = PLLE_BASE_DIVP_WIDTH,
  1589. };
  1590. struct clk *tegra_clk_register_plle(const char *name, const char *parent_name,
  1591. void __iomem *clk_base, void __iomem *pmc,
  1592. unsigned long flags, struct tegra_clk_pll_params *pll_params,
  1593. spinlock_t *lock)
  1594. {
  1595. struct tegra_clk_pll *pll;
  1596. struct clk *clk;
  1597. pll_params->flags |= TEGRA_PLL_BYPASS;
  1598. if (!pll_params->div_nmp)
  1599. pll_params->div_nmp = &pll_e_nmp;
  1600. pll = _tegra_init_pll(clk_base, pmc, pll_params, lock);
  1601. if (IS_ERR(pll))
  1602. return ERR_CAST(pll);
  1603. clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
  1604. &tegra_clk_plle_ops);
  1605. if (IS_ERR(clk))
  1606. kfree(pll);
  1607. return clk;
  1608. }
  1609. struct clk *tegra_clk_register_pllu(const char *name, const char *parent_name,
  1610. void __iomem *clk_base, unsigned long flags,
  1611. struct tegra_clk_pll_params *pll_params, spinlock_t *lock)
  1612. {
  1613. struct tegra_clk_pll *pll;
  1614. struct clk *clk;
  1615. pll_params->flags |= TEGRA_PLLU;
  1616. pll = _tegra_init_pll(clk_base, NULL, pll_params, lock);
  1617. if (IS_ERR(pll))
  1618. return ERR_CAST(pll);
  1619. clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
  1620. &tegra_clk_pllu_ops);
  1621. if (IS_ERR(clk))
  1622. kfree(pll);
  1623. return clk;
  1624. }
  1625. #if defined(CONFIG_ARCH_TEGRA_114_SOC) || \
  1626. defined(CONFIG_ARCH_TEGRA_124_SOC) || \
  1627. defined(CONFIG_ARCH_TEGRA_132_SOC) || \
  1628. defined(CONFIG_ARCH_TEGRA_210_SOC)
  1629. static const struct clk_ops tegra_clk_pllxc_ops = {
  1630. .is_enabled = clk_pll_is_enabled,
  1631. .enable = clk_pll_enable,
  1632. .disable = clk_pll_disable,
  1633. .recalc_rate = clk_pll_recalc_rate,
  1634. .round_rate = clk_pll_ramp_round_rate,
  1635. .set_rate = clk_pllxc_set_rate,
  1636. };
  1637. static const struct clk_ops tegra_clk_pllc_ops = {
  1638. .is_enabled = clk_pll_is_enabled,
  1639. .enable = clk_pllc_enable,
  1640. .disable = clk_pllc_disable,
  1641. .recalc_rate = clk_pll_recalc_rate,
  1642. .round_rate = clk_pll_ramp_round_rate,
  1643. .set_rate = clk_pllc_set_rate,
  1644. };
  1645. static const struct clk_ops tegra_clk_pllre_ops = {
  1646. .is_enabled = clk_pll_is_enabled,
  1647. .enable = clk_pll_enable,
  1648. .disable = clk_pll_disable,
  1649. .recalc_rate = clk_pllre_recalc_rate,
  1650. .round_rate = clk_pllre_round_rate,
  1651. .set_rate = clk_pllre_set_rate,
  1652. };
  1653. static const struct clk_ops tegra_clk_plle_tegra114_ops = {
  1654. .is_enabled = clk_pll_is_enabled,
  1655. .enable = clk_plle_tegra114_enable,
  1656. .disable = clk_plle_tegra114_disable,
  1657. .recalc_rate = clk_pll_recalc_rate,
  1658. };
  1659. static const struct clk_ops tegra_clk_pllu_tegra114_ops = {
  1660. .is_enabled = clk_pll_is_enabled,
  1661. .enable = clk_pllu_tegra114_enable,
  1662. .disable = clk_pll_disable,
  1663. .recalc_rate = clk_pll_recalc_rate,
  1664. };
  1665. struct clk *tegra_clk_register_pllxc(const char *name, const char *parent_name,
  1666. void __iomem *clk_base, void __iomem *pmc,
  1667. unsigned long flags,
  1668. struct tegra_clk_pll_params *pll_params,
  1669. spinlock_t *lock)
  1670. {
  1671. struct tegra_clk_pll *pll;
  1672. struct clk *clk, *parent;
  1673. unsigned long parent_rate;
  1674. u32 val, val_iddq;
  1675. parent = __clk_lookup(parent_name);
  1676. if (!parent) {
  1677. WARN(1, "parent clk %s of %s must be registered first\n",
  1678. parent_name, name);
  1679. return ERR_PTR(-EINVAL);
  1680. }
  1681. if (!pll_params->pdiv_tohw)
  1682. return ERR_PTR(-EINVAL);
  1683. parent_rate = clk_get_rate(parent);
  1684. pll_params->vco_min = _clip_vco_min(pll_params->vco_min, parent_rate);
  1685. if (pll_params->adjust_vco)
  1686. pll_params->vco_min = pll_params->adjust_vco(pll_params,
  1687. parent_rate);
  1688. /*
  1689. * If the pll has a set_defaults callback, it will take care of
  1690. * configuring dynamic ramping and setting IDDQ in that path.
  1691. */
  1692. if (!pll_params->set_defaults) {
  1693. int err;
  1694. err = _setup_dynamic_ramp(pll_params, clk_base, parent_rate);
  1695. if (err)
  1696. return ERR_PTR(err);
  1697. val = readl_relaxed(clk_base + pll_params->base_reg);
  1698. val_iddq = readl_relaxed(clk_base + pll_params->iddq_reg);
  1699. if (val & PLL_BASE_ENABLE)
  1700. WARN_ON(val_iddq & BIT(pll_params->iddq_bit_idx));
  1701. else {
  1702. val_iddq |= BIT(pll_params->iddq_bit_idx);
  1703. writel_relaxed(val_iddq,
  1704. clk_base + pll_params->iddq_reg);
  1705. }
  1706. }
  1707. pll = _tegra_init_pll(clk_base, pmc, pll_params, lock);
  1708. if (IS_ERR(pll))
  1709. return ERR_CAST(pll);
  1710. clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
  1711. &tegra_clk_pllxc_ops);
  1712. if (IS_ERR(clk))
  1713. kfree(pll);
  1714. return clk;
  1715. }
  1716. struct clk *tegra_clk_register_pllre(const char *name, const char *parent_name,
  1717. void __iomem *clk_base, void __iomem *pmc,
  1718. unsigned long flags,
  1719. struct tegra_clk_pll_params *pll_params,
  1720. spinlock_t *lock, unsigned long parent_rate)
  1721. {
  1722. u32 val;
  1723. struct tegra_clk_pll *pll;
  1724. struct clk *clk;
  1725. pll_params->vco_min = _clip_vco_min(pll_params->vco_min, parent_rate);
  1726. if (pll_params->adjust_vco)
  1727. pll_params->vco_min = pll_params->adjust_vco(pll_params,
  1728. parent_rate);
  1729. pll = _tegra_init_pll(clk_base, pmc, pll_params, lock);
  1730. if (IS_ERR(pll))
  1731. return ERR_CAST(pll);
  1732. /* program minimum rate by default */
  1733. val = pll_readl_base(pll);
  1734. if (val & PLL_BASE_ENABLE)
  1735. WARN_ON(readl_relaxed(clk_base + pll_params->iddq_reg) &
  1736. BIT(pll_params->iddq_bit_idx));
  1737. else {
  1738. int m;
  1739. m = _pll_fixed_mdiv(pll_params, parent_rate);
  1740. val = m << divm_shift(pll);
  1741. val |= (pll_params->vco_min / parent_rate) << divn_shift(pll);
  1742. pll_writel_base(val, pll);
  1743. }
  1744. /* disable lock override */
  1745. val = pll_readl_misc(pll);
  1746. val &= ~BIT(29);
  1747. pll_writel_misc(val, pll);
  1748. clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
  1749. &tegra_clk_pllre_ops);
  1750. if (IS_ERR(clk))
  1751. kfree(pll);
  1752. return clk;
  1753. }
  1754. struct clk *tegra_clk_register_pllm(const char *name, const char *parent_name,
  1755. void __iomem *clk_base, void __iomem *pmc,
  1756. unsigned long flags,
  1757. struct tegra_clk_pll_params *pll_params,
  1758. spinlock_t *lock)
  1759. {
  1760. struct tegra_clk_pll *pll;
  1761. struct clk *clk, *parent;
  1762. unsigned long parent_rate;
  1763. if (!pll_params->pdiv_tohw)
  1764. return ERR_PTR(-EINVAL);
  1765. parent = __clk_lookup(parent_name);
  1766. if (!parent) {
  1767. WARN(1, "parent clk %s of %s must be registered first\n",
  1768. parent_name, name);
  1769. return ERR_PTR(-EINVAL);
  1770. }
  1771. parent_rate = clk_get_rate(parent);
  1772. pll_params->vco_min = _clip_vco_min(pll_params->vco_min, parent_rate);
  1773. if (pll_params->adjust_vco)
  1774. pll_params->vco_min = pll_params->adjust_vco(pll_params,
  1775. parent_rate);
  1776. pll_params->flags |= TEGRA_PLL_BYPASS;
  1777. pll_params->flags |= TEGRA_PLLM;
  1778. pll = _tegra_init_pll(clk_base, pmc, pll_params, lock);
  1779. if (IS_ERR(pll))
  1780. return ERR_CAST(pll);
  1781. clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
  1782. &tegra_clk_pll_ops);
  1783. if (IS_ERR(clk))
  1784. kfree(pll);
  1785. return clk;
  1786. }
  1787. struct clk *tegra_clk_register_pllc(const char *name, const char *parent_name,
  1788. void __iomem *clk_base, void __iomem *pmc,
  1789. unsigned long flags,
  1790. struct tegra_clk_pll_params *pll_params,
  1791. spinlock_t *lock)
  1792. {
  1793. struct clk *parent, *clk;
  1794. const struct pdiv_map *p_tohw = pll_params->pdiv_tohw;
  1795. struct tegra_clk_pll *pll;
  1796. struct tegra_clk_pll_freq_table cfg;
  1797. unsigned long parent_rate;
  1798. if (!p_tohw)
  1799. return ERR_PTR(-EINVAL);
  1800. parent = __clk_lookup(parent_name);
  1801. if (!parent) {
  1802. WARN(1, "parent clk %s of %s must be registered first\n",
  1803. parent_name, name);
  1804. return ERR_PTR(-EINVAL);
  1805. }
  1806. parent_rate = clk_get_rate(parent);
  1807. pll_params->vco_min = _clip_vco_min(pll_params->vco_min, parent_rate);
  1808. pll_params->flags |= TEGRA_PLL_BYPASS;
  1809. pll = _tegra_init_pll(clk_base, pmc, pll_params, lock);
  1810. if (IS_ERR(pll))
  1811. return ERR_CAST(pll);
  1812. /*
  1813. * Most of PLLC register fields are shadowed, and can not be read
  1814. * directly from PLL h/w. Hence, actual PLLC boot state is unknown.
  1815. * Initialize PLL to default state: disabled, reset; shadow registers
  1816. * loaded with default parameters; dividers are preset for half of
  1817. * minimum VCO rate (the latter assured that shadowed divider settings
  1818. * are within supported range).
  1819. */
  1820. cfg.m = _pll_fixed_mdiv(pll_params, parent_rate);
  1821. cfg.n = cfg.m * pll_params->vco_min / parent_rate;
  1822. while (p_tohw->pdiv) {
  1823. if (p_tohw->pdiv == 2) {
  1824. cfg.p = p_tohw->hw_val;
  1825. break;
  1826. }
  1827. p_tohw++;
  1828. }
  1829. if (!p_tohw->pdiv) {
  1830. WARN_ON(1);
  1831. return ERR_PTR(-EINVAL);
  1832. }
  1833. pll_writel_base(0, pll);
  1834. _update_pll_mnp(pll, &cfg);
  1835. pll_writel_misc(PLLCX_MISC_DEFAULT, pll);
  1836. pll_writel(PLLCX_MISC1_DEFAULT, pll_params->ext_misc_reg[0], pll);
  1837. pll_writel(PLLCX_MISC2_DEFAULT, pll_params->ext_misc_reg[1], pll);
  1838. pll_writel(PLLCX_MISC3_DEFAULT, pll_params->ext_misc_reg[2], pll);
  1839. _pllcx_update_dynamic_coef(pll, parent_rate, cfg.n);
  1840. clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
  1841. &tegra_clk_pllc_ops);
  1842. if (IS_ERR(clk))
  1843. kfree(pll);
  1844. return clk;
  1845. }
  1846. struct clk *tegra_clk_register_plle_tegra114(const char *name,
  1847. const char *parent_name,
  1848. void __iomem *clk_base, unsigned long flags,
  1849. struct tegra_clk_pll_params *pll_params,
  1850. spinlock_t *lock)
  1851. {
  1852. struct tegra_clk_pll *pll;
  1853. struct clk *clk;
  1854. pll = _tegra_init_pll(clk_base, NULL, pll_params, lock);
  1855. if (IS_ERR(pll))
  1856. return ERR_CAST(pll);
  1857. _clk_plle_tegra_init_parent(pll);
  1858. clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
  1859. &tegra_clk_plle_tegra114_ops);
  1860. if (IS_ERR(clk))
  1861. kfree(pll);
  1862. return clk;
  1863. }
  1864. struct clk *
  1865. tegra_clk_register_pllu_tegra114(const char *name, const char *parent_name,
  1866. void __iomem *clk_base, unsigned long flags,
  1867. struct tegra_clk_pll_params *pll_params,
  1868. spinlock_t *lock)
  1869. {
  1870. struct tegra_clk_pll *pll;
  1871. struct clk *clk;
  1872. pll_params->flags |= TEGRA_PLLU;
  1873. pll = _tegra_init_pll(clk_base, NULL, pll_params, lock);
  1874. if (IS_ERR(pll))
  1875. return ERR_CAST(pll);
  1876. clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
  1877. &tegra_clk_pllu_tegra114_ops);
  1878. if (IS_ERR(clk))
  1879. kfree(pll);
  1880. return clk;
  1881. }
  1882. #endif
  1883. #if defined(CONFIG_ARCH_TEGRA_124_SOC) || defined(CONFIG_ARCH_TEGRA_132_SOC) || defined(CONFIG_ARCH_TEGRA_210_SOC)
  1884. static const struct clk_ops tegra_clk_pllss_ops = {
  1885. .is_enabled = clk_pll_is_enabled,
  1886. .enable = clk_pll_enable,
  1887. .disable = clk_pll_disable,
  1888. .recalc_rate = clk_pll_recalc_rate,
  1889. .round_rate = clk_pll_ramp_round_rate,
  1890. .set_rate = clk_pllxc_set_rate,
  1891. .restore_context = tegra_clk_pll_restore_context,
  1892. };
  1893. struct clk *tegra_clk_register_pllss(const char *name, const char *parent_name,
  1894. void __iomem *clk_base, unsigned long flags,
  1895. struct tegra_clk_pll_params *pll_params,
  1896. spinlock_t *lock)
  1897. {
  1898. struct tegra_clk_pll *pll;
  1899. struct clk *clk, *parent;
  1900. struct tegra_clk_pll_freq_table cfg;
  1901. unsigned long parent_rate;
  1902. u32 val, val_iddq;
  1903. int i;
  1904. if (!pll_params->div_nmp)
  1905. return ERR_PTR(-EINVAL);
  1906. parent = __clk_lookup(parent_name);
  1907. if (!parent) {
  1908. WARN(1, "parent clk %s of %s must be registered first\n",
  1909. parent_name, name);
  1910. return ERR_PTR(-EINVAL);
  1911. }
  1912. pll = _tegra_init_pll(clk_base, NULL, pll_params, lock);
  1913. if (IS_ERR(pll))
  1914. return ERR_CAST(pll);
  1915. val = pll_readl_base(pll);
  1916. val &= ~PLLSS_REF_SRC_SEL_MASK;
  1917. pll_writel_base(val, pll);
  1918. parent_rate = clk_get_rate(parent);
  1919. pll_params->vco_min = _clip_vco_min(pll_params->vco_min, parent_rate);
  1920. /* initialize PLL to minimum rate */
  1921. cfg.m = _pll_fixed_mdiv(pll_params, parent_rate);
  1922. cfg.n = cfg.m * pll_params->vco_min / parent_rate;
  1923. for (i = 0; pll_params->pdiv_tohw[i].pdiv; i++)
  1924. ;
  1925. if (!i) {
  1926. kfree(pll);
  1927. return ERR_PTR(-EINVAL);
  1928. }
  1929. cfg.p = pll_params->pdiv_tohw[i-1].hw_val;
  1930. _update_pll_mnp(pll, &cfg);
  1931. pll_writel_misc(PLLSS_MISC_DEFAULT, pll);
  1932. pll_writel(PLLSS_CFG_DEFAULT, pll_params->ext_misc_reg[0], pll);
  1933. pll_writel(PLLSS_CTRL1_DEFAULT, pll_params->ext_misc_reg[1], pll);
  1934. pll_writel(PLLSS_CTRL1_DEFAULT, pll_params->ext_misc_reg[2], pll);
  1935. val = pll_readl_base(pll);
  1936. val_iddq = readl_relaxed(clk_base + pll_params->iddq_reg);
  1937. if (val & PLL_BASE_ENABLE) {
  1938. if (val_iddq & BIT(pll_params->iddq_bit_idx)) {
  1939. WARN(1, "%s is on but IDDQ set\n", name);
  1940. kfree(pll);
  1941. return ERR_PTR(-EINVAL);
  1942. }
  1943. } else {
  1944. val_iddq |= BIT(pll_params->iddq_bit_idx);
  1945. writel_relaxed(val_iddq, clk_base + pll_params->iddq_reg);
  1946. }
  1947. val &= ~PLLSS_LOCK_OVERRIDE;
  1948. pll_writel_base(val, pll);
  1949. clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
  1950. &tegra_clk_pllss_ops);
  1951. if (IS_ERR(clk))
  1952. kfree(pll);
  1953. return clk;
  1954. }
  1955. #endif
  1956. #if defined(CONFIG_ARCH_TEGRA_210_SOC)
  1957. struct clk *tegra_clk_register_pllre_tegra210(const char *name,
  1958. const char *parent_name, void __iomem *clk_base,
  1959. void __iomem *pmc, unsigned long flags,
  1960. struct tegra_clk_pll_params *pll_params,
  1961. spinlock_t *lock, unsigned long parent_rate)
  1962. {
  1963. struct tegra_clk_pll *pll;
  1964. struct clk *clk;
  1965. pll_params->vco_min = _clip_vco_min(pll_params->vco_min, parent_rate);
  1966. if (pll_params->adjust_vco)
  1967. pll_params->vco_min = pll_params->adjust_vco(pll_params,
  1968. parent_rate);
  1969. pll = _tegra_init_pll(clk_base, pmc, pll_params, lock);
  1970. if (IS_ERR(pll))
  1971. return ERR_CAST(pll);
  1972. clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
  1973. &tegra_clk_pll_ops);
  1974. if (IS_ERR(clk))
  1975. kfree(pll);
  1976. return clk;
  1977. }
  1978. static int clk_plle_tegra210_is_enabled(struct clk_hw *hw)
  1979. {
  1980. struct tegra_clk_pll *pll = to_clk_pll(hw);
  1981. u32 val;
  1982. val = pll_readl_base(pll);
  1983. return val & PLLE_BASE_ENABLE ? 1 : 0;
  1984. }
  1985. static int clk_plle_tegra210_enable(struct clk_hw *hw)
  1986. {
  1987. struct tegra_clk_pll *pll = to_clk_pll(hw);
  1988. struct tegra_clk_pll_freq_table sel;
  1989. u32 val;
  1990. int ret = 0;
  1991. unsigned long flags = 0;
  1992. unsigned long input_rate;
  1993. if (clk_plle_tegra210_is_enabled(hw))
  1994. return 0;
  1995. input_rate = clk_hw_get_rate(clk_hw_get_parent(hw));
  1996. if (_get_table_rate(hw, &sel, pll->params->fixed_rate, input_rate))
  1997. return -EINVAL;
  1998. if (pll->lock)
  1999. spin_lock_irqsave(pll->lock, flags);
  2000. val = pll_readl(pll->params->aux_reg, pll);
  2001. if (val & PLLE_AUX_SEQ_ENABLE)
  2002. goto out;
  2003. val = pll_readl_base(pll);
  2004. val &= ~BIT(30); /* Disable lock override */
  2005. pll_writel_base(val, pll);
  2006. val = pll_readl_misc(pll);
  2007. val |= PLLE_MISC_LOCK_ENABLE;
  2008. val |= PLLE_MISC_IDDQ_SW_CTRL;
  2009. val &= ~PLLE_MISC_IDDQ_SW_VALUE;
  2010. val |= PLLE_MISC_PLLE_PTS;
  2011. val &= ~(PLLE_MISC_VREG_BG_CTRL_MASK | PLLE_MISC_VREG_CTRL_MASK);
  2012. pll_writel_misc(val, pll);
  2013. udelay(5);
  2014. val = pll_readl(PLLE_SS_CTRL, pll);
  2015. val |= PLLE_SS_DISABLE;
  2016. pll_writel(val, PLLE_SS_CTRL, pll);
  2017. val = pll_readl_base(pll);
  2018. val &= ~(divp_mask_shifted(pll) | divn_mask_shifted(pll) |
  2019. divm_mask_shifted(pll));
  2020. val &= ~(PLLE_BASE_DIVCML_MASK << PLLE_BASE_DIVCML_SHIFT);
  2021. val |= sel.m << divm_shift(pll);
  2022. val |= sel.n << divn_shift(pll);
  2023. val |= sel.cpcon << PLLE_BASE_DIVCML_SHIFT;
  2024. pll_writel_base(val, pll);
  2025. udelay(1);
  2026. val = pll_readl_base(pll);
  2027. val |= PLLE_BASE_ENABLE;
  2028. pll_writel_base(val, pll);
  2029. ret = clk_pll_wait_for_lock(pll);
  2030. if (ret < 0)
  2031. goto out;
  2032. val = pll_readl(PLLE_SS_CTRL, pll);
  2033. val &= ~(PLLE_SS_CNTL_CENTER | PLLE_SS_CNTL_INVERT);
  2034. val &= ~PLLE_SS_COEFFICIENTS_MASK;
  2035. val |= PLLE_SS_COEFFICIENTS_VAL_TEGRA210;
  2036. pll_writel(val, PLLE_SS_CTRL, pll);
  2037. val &= ~(PLLE_SS_CNTL_SSC_BYP | PLLE_SS_CNTL_BYPASS_SS);
  2038. pll_writel(val, PLLE_SS_CTRL, pll);
  2039. udelay(1);
  2040. val &= ~PLLE_SS_CNTL_INTERP_RESET;
  2041. pll_writel(val, PLLE_SS_CTRL, pll);
  2042. udelay(1);
  2043. out:
  2044. if (pll->lock)
  2045. spin_unlock_irqrestore(pll->lock, flags);
  2046. return ret;
  2047. }
  2048. static void clk_plle_tegra210_disable(struct clk_hw *hw)
  2049. {
  2050. struct tegra_clk_pll *pll = to_clk_pll(hw);
  2051. unsigned long flags = 0;
  2052. u32 val;
  2053. if (pll->lock)
  2054. spin_lock_irqsave(pll->lock, flags);
  2055. /* If PLLE HW sequencer is enabled, SW should not disable PLLE */
  2056. val = pll_readl(pll->params->aux_reg, pll);
  2057. if (val & PLLE_AUX_SEQ_ENABLE)
  2058. goto out;
  2059. val = pll_readl_base(pll);
  2060. val &= ~PLLE_BASE_ENABLE;
  2061. pll_writel_base(val, pll);
  2062. val = pll_readl(pll->params->aux_reg, pll);
  2063. val |= PLLE_AUX_ENABLE_SWCTL | PLLE_AUX_SS_SWCTL;
  2064. pll_writel(val, pll->params->aux_reg, pll);
  2065. val = pll_readl_misc(pll);
  2066. val |= PLLE_MISC_IDDQ_SW_CTRL | PLLE_MISC_IDDQ_SW_VALUE;
  2067. pll_writel_misc(val, pll);
  2068. udelay(1);
  2069. out:
  2070. if (pll->lock)
  2071. spin_unlock_irqrestore(pll->lock, flags);
  2072. }
  2073. static void tegra_clk_plle_t210_restore_context(struct clk_hw *hw)
  2074. {
  2075. struct tegra_clk_pll *pll = to_clk_pll(hw);
  2076. _clk_plle_tegra_init_parent(pll);
  2077. }
  2078. static const struct clk_ops tegra_clk_plle_tegra210_ops = {
  2079. .is_enabled = clk_plle_tegra210_is_enabled,
  2080. .enable = clk_plle_tegra210_enable,
  2081. .disable = clk_plle_tegra210_disable,
  2082. .recalc_rate = clk_pll_recalc_rate,
  2083. .restore_context = tegra_clk_plle_t210_restore_context,
  2084. };
  2085. struct clk *tegra_clk_register_plle_tegra210(const char *name,
  2086. const char *parent_name,
  2087. void __iomem *clk_base, unsigned long flags,
  2088. struct tegra_clk_pll_params *pll_params,
  2089. spinlock_t *lock)
  2090. {
  2091. struct tegra_clk_pll *pll;
  2092. struct clk *clk;
  2093. pll = _tegra_init_pll(clk_base, NULL, pll_params, lock);
  2094. if (IS_ERR(pll))
  2095. return ERR_CAST(pll);
  2096. _clk_plle_tegra_init_parent(pll);
  2097. clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
  2098. &tegra_clk_plle_tegra210_ops);
  2099. if (IS_ERR(clk))
  2100. kfree(pll);
  2101. return clk;
  2102. }
  2103. struct clk *tegra_clk_register_pllc_tegra210(const char *name,
  2104. const char *parent_name, void __iomem *clk_base,
  2105. void __iomem *pmc, unsigned long flags,
  2106. struct tegra_clk_pll_params *pll_params,
  2107. spinlock_t *lock)
  2108. {
  2109. struct clk *parent, *clk;
  2110. const struct pdiv_map *p_tohw = pll_params->pdiv_tohw;
  2111. struct tegra_clk_pll *pll;
  2112. unsigned long parent_rate;
  2113. if (!p_tohw)
  2114. return ERR_PTR(-EINVAL);
  2115. parent = __clk_lookup(parent_name);
  2116. if (!parent) {
  2117. WARN(1, "parent clk %s of %s must be registered first\n",
  2118. name, parent_name);
  2119. return ERR_PTR(-EINVAL);
  2120. }
  2121. parent_rate = clk_get_rate(parent);
  2122. pll_params->vco_min = _clip_vco_min(pll_params->vco_min, parent_rate);
  2123. if (pll_params->adjust_vco)
  2124. pll_params->vco_min = pll_params->adjust_vco(pll_params,
  2125. parent_rate);
  2126. pll_params->flags |= TEGRA_PLL_BYPASS;
  2127. pll = _tegra_init_pll(clk_base, pmc, pll_params, lock);
  2128. if (IS_ERR(pll))
  2129. return ERR_CAST(pll);
  2130. clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
  2131. &tegra_clk_pll_ops);
  2132. if (IS_ERR(clk))
  2133. kfree(pll);
  2134. return clk;
  2135. }
  2136. struct clk *tegra_clk_register_pllss_tegra210(const char *name,
  2137. const char *parent_name, void __iomem *clk_base,
  2138. unsigned long flags,
  2139. struct tegra_clk_pll_params *pll_params,
  2140. spinlock_t *lock)
  2141. {
  2142. struct tegra_clk_pll *pll;
  2143. struct clk *clk, *parent;
  2144. unsigned long parent_rate;
  2145. u32 val;
  2146. if (!pll_params->div_nmp)
  2147. return ERR_PTR(-EINVAL);
  2148. parent = __clk_lookup(parent_name);
  2149. if (!parent) {
  2150. WARN(1, "parent clk %s of %s must be registered first\n",
  2151. name, parent_name);
  2152. return ERR_PTR(-EINVAL);
  2153. }
  2154. val = readl_relaxed(clk_base + pll_params->base_reg);
  2155. if (val & PLLSS_REF_SRC_SEL_MASK) {
  2156. WARN(1, "not supported reference clock for %s\n", name);
  2157. return ERR_PTR(-EINVAL);
  2158. }
  2159. parent_rate = clk_get_rate(parent);
  2160. pll_params->vco_min = _clip_vco_min(pll_params->vco_min, parent_rate);
  2161. if (pll_params->adjust_vco)
  2162. pll_params->vco_min = pll_params->adjust_vco(pll_params,
  2163. parent_rate);
  2164. pll_params->flags |= TEGRA_PLL_BYPASS;
  2165. pll = _tegra_init_pll(clk_base, NULL, pll_params, lock);
  2166. if (IS_ERR(pll))
  2167. return ERR_CAST(pll);
  2168. clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
  2169. &tegra_clk_pll_ops);
  2170. if (IS_ERR(clk))
  2171. kfree(pll);
  2172. return clk;
  2173. }
  2174. struct clk *tegra_clk_register_pllmb(const char *name, const char *parent_name,
  2175. void __iomem *clk_base, void __iomem *pmc,
  2176. unsigned long flags,
  2177. struct tegra_clk_pll_params *pll_params,
  2178. spinlock_t *lock)
  2179. {
  2180. struct tegra_clk_pll *pll;
  2181. struct clk *clk, *parent;
  2182. unsigned long parent_rate;
  2183. if (!pll_params->pdiv_tohw)
  2184. return ERR_PTR(-EINVAL);
  2185. parent = __clk_lookup(parent_name);
  2186. if (!parent) {
  2187. WARN(1, "parent clk %s of %s must be registered first\n",
  2188. parent_name, name);
  2189. return ERR_PTR(-EINVAL);
  2190. }
  2191. parent_rate = clk_get_rate(parent);
  2192. pll_params->vco_min = _clip_vco_min(pll_params->vco_min, parent_rate);
  2193. if (pll_params->adjust_vco)
  2194. pll_params->vco_min = pll_params->adjust_vco(pll_params,
  2195. parent_rate);
  2196. pll_params->flags |= TEGRA_PLL_BYPASS;
  2197. pll_params->flags |= TEGRA_PLLMB;
  2198. pll = _tegra_init_pll(clk_base, pmc, pll_params, lock);
  2199. if (IS_ERR(pll))
  2200. return ERR_CAST(pll);
  2201. clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
  2202. &tegra_clk_pll_ops);
  2203. if (IS_ERR(clk))
  2204. kfree(pll);
  2205. return clk;
  2206. }
  2207. #endif