clk-a10-ve.c 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Copyright 2015 Chen-Yu Tsai
  4. *
  5. * Chen-Yu Tsai <[email protected]>
  6. */
  7. #include <linux/clk-provider.h>
  8. #include <linux/io.h>
  9. #include <linux/of.h>
  10. #include <linux/of_address.h>
  11. #include <linux/reset-controller.h>
  12. #include <linux/slab.h>
  13. #include <linux/spinlock.h>
  14. static DEFINE_SPINLOCK(ve_lock);
  15. #define SUN4I_VE_ENABLE 31
  16. #define SUN4I_VE_DIVIDER_SHIFT 16
  17. #define SUN4I_VE_DIVIDER_WIDTH 3
  18. #define SUN4I_VE_RESET 0
  19. /*
  20. * sunxi_ve_reset... - reset bit in ve clk registers handling
  21. */
  22. struct ve_reset_data {
  23. void __iomem *reg;
  24. spinlock_t *lock;
  25. struct reset_controller_dev rcdev;
  26. };
  27. static int sunxi_ve_reset_assert(struct reset_controller_dev *rcdev,
  28. unsigned long id)
  29. {
  30. struct ve_reset_data *data = container_of(rcdev,
  31. struct ve_reset_data,
  32. rcdev);
  33. unsigned long flags;
  34. u32 reg;
  35. spin_lock_irqsave(data->lock, flags);
  36. reg = readl(data->reg);
  37. writel(reg & ~BIT(SUN4I_VE_RESET), data->reg);
  38. spin_unlock_irqrestore(data->lock, flags);
  39. return 0;
  40. }
  41. static int sunxi_ve_reset_deassert(struct reset_controller_dev *rcdev,
  42. unsigned long id)
  43. {
  44. struct ve_reset_data *data = container_of(rcdev,
  45. struct ve_reset_data,
  46. rcdev);
  47. unsigned long flags;
  48. u32 reg;
  49. spin_lock_irqsave(data->lock, flags);
  50. reg = readl(data->reg);
  51. writel(reg | BIT(SUN4I_VE_RESET), data->reg);
  52. spin_unlock_irqrestore(data->lock, flags);
  53. return 0;
  54. }
  55. static int sunxi_ve_of_xlate(struct reset_controller_dev *rcdev,
  56. const struct of_phandle_args *reset_spec)
  57. {
  58. if (WARN_ON(reset_spec->args_count != 0))
  59. return -EINVAL;
  60. return 0;
  61. }
  62. static const struct reset_control_ops sunxi_ve_reset_ops = {
  63. .assert = sunxi_ve_reset_assert,
  64. .deassert = sunxi_ve_reset_deassert,
  65. };
  66. static void __init sun4i_ve_clk_setup(struct device_node *node)
  67. {
  68. struct clk *clk;
  69. struct clk_divider *div;
  70. struct clk_gate *gate;
  71. struct ve_reset_data *reset_data;
  72. const char *parent;
  73. const char *clk_name = node->name;
  74. void __iomem *reg;
  75. int err;
  76. reg = of_io_request_and_map(node, 0, of_node_full_name(node));
  77. if (IS_ERR(reg))
  78. return;
  79. div = kzalloc(sizeof(*div), GFP_KERNEL);
  80. if (!div)
  81. goto err_unmap;
  82. gate = kzalloc(sizeof(*gate), GFP_KERNEL);
  83. if (!gate)
  84. goto err_free_div;
  85. of_property_read_string(node, "clock-output-names", &clk_name);
  86. parent = of_clk_get_parent_name(node, 0);
  87. gate->reg = reg;
  88. gate->bit_idx = SUN4I_VE_ENABLE;
  89. gate->lock = &ve_lock;
  90. div->reg = reg;
  91. div->shift = SUN4I_VE_DIVIDER_SHIFT;
  92. div->width = SUN4I_VE_DIVIDER_WIDTH;
  93. div->lock = &ve_lock;
  94. clk = clk_register_composite(NULL, clk_name, &parent, 1,
  95. NULL, NULL,
  96. &div->hw, &clk_divider_ops,
  97. &gate->hw, &clk_gate_ops,
  98. CLK_SET_RATE_PARENT);
  99. if (IS_ERR(clk))
  100. goto err_free_gate;
  101. err = of_clk_add_provider(node, of_clk_src_simple_get, clk);
  102. if (err)
  103. goto err_unregister_clk;
  104. reset_data = kzalloc(sizeof(*reset_data), GFP_KERNEL);
  105. if (!reset_data)
  106. goto err_del_provider;
  107. reset_data->reg = reg;
  108. reset_data->lock = &ve_lock;
  109. reset_data->rcdev.nr_resets = 1;
  110. reset_data->rcdev.ops = &sunxi_ve_reset_ops;
  111. reset_data->rcdev.of_node = node;
  112. reset_data->rcdev.of_xlate = sunxi_ve_of_xlate;
  113. reset_data->rcdev.of_reset_n_cells = 0;
  114. err = reset_controller_register(&reset_data->rcdev);
  115. if (err)
  116. goto err_free_reset;
  117. return;
  118. err_free_reset:
  119. kfree(reset_data);
  120. err_del_provider:
  121. of_clk_del_provider(node);
  122. err_unregister_clk:
  123. clk_unregister(clk);
  124. err_free_gate:
  125. kfree(gate);
  126. err_free_div:
  127. kfree(div);
  128. err_unmap:
  129. iounmap(reg);
  130. }
  131. CLK_OF_DECLARE(sun4i_ve, "allwinner,sun4i-a10-ve-clk",
  132. sun4i_ve_clk_setup);