ccu-sun8i-h3.c 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016 Maxime Ripard. All rights reserved.
  4. */
  5. #include <linux/clk-provider.h>
  6. #include <linux/io.h>
  7. #include <linux/module.h>
  8. #include <linux/of_device.h>
  9. #include <linux/platform_device.h>
  10. #include "ccu_common.h"
  11. #include "ccu_reset.h"
  12. #include "ccu_div.h"
  13. #include "ccu_gate.h"
  14. #include "ccu_mp.h"
  15. #include "ccu_mult.h"
  16. #include "ccu_nk.h"
  17. #include "ccu_nkm.h"
  18. #include "ccu_nkmp.h"
  19. #include "ccu_nm.h"
  20. #include "ccu_phase.h"
  21. #include "ccu_sdm.h"
  22. #include "ccu-sun8i-h3.h"
  23. static SUNXI_CCU_NKMP_WITH_GATE_LOCK(pll_cpux_clk, "pll-cpux",
  24. "osc24M", 0x000,
  25. 8, 5, /* N */
  26. 4, 2, /* K */
  27. 0, 2, /* M */
  28. 16, 2, /* P */
  29. BIT(31), /* gate */
  30. BIT(28), /* lock */
  31. CLK_SET_RATE_UNGATE);
  32. /*
  33. * The Audio PLL is supposed to have 4 outputs: 3 fixed factors from
  34. * the base (2x, 4x and 8x), and one variable divider (the one true
  35. * pll audio).
  36. *
  37. * With sigma-delta modulation for fractional-N on the audio PLL,
  38. * we have to use specific dividers. This means the variable divider
  39. * can no longer be used, as the audio codec requests the exact clock
  40. * rates we support through this mechanism. So we now hard code the
  41. * variable divider to 1. This means the clock rates will no longer
  42. * match the clock names.
  43. */
  44. #define SUN8I_H3_PLL_AUDIO_REG 0x008
  45. static struct ccu_sdm_setting pll_audio_sdm_table[] = {
  46. { .rate = 22579200, .pattern = 0xc0010d84, .m = 8, .n = 7 },
  47. { .rate = 24576000, .pattern = 0xc000ac02, .m = 14, .n = 14 },
  48. };
  49. static SUNXI_CCU_NM_WITH_SDM_GATE_LOCK(pll_audio_base_clk, "pll-audio-base",
  50. "osc24M", 0x008,
  51. 8, 7, /* N */
  52. 0, 5, /* M */
  53. pll_audio_sdm_table, BIT(24),
  54. 0x284, BIT(31),
  55. BIT(31), /* gate */
  56. BIT(28), /* lock */
  57. CLK_SET_RATE_UNGATE);
  58. static SUNXI_CCU_NM_WITH_FRAC_GATE_LOCK_MIN_MAX(pll_video_clk, "pll-video",
  59. "osc24M", 0x0010,
  60. 192000000, /* Minimum rate */
  61. 912000000, /* Maximum rate */
  62. 8, 7, /* N */
  63. 0, 4, /* M */
  64. BIT(24), /* frac enable */
  65. BIT(25), /* frac select */
  66. 270000000, /* frac rate 0 */
  67. 297000000, /* frac rate 1 */
  68. BIT(31), /* gate */
  69. BIT(28), /* lock */
  70. CLK_SET_RATE_UNGATE);
  71. static SUNXI_CCU_NM_WITH_FRAC_GATE_LOCK(pll_ve_clk, "pll-ve",
  72. "osc24M", 0x0018,
  73. 8, 7, /* N */
  74. 0, 4, /* M */
  75. BIT(24), /* frac enable */
  76. BIT(25), /* frac select */
  77. 270000000, /* frac rate 0 */
  78. 297000000, /* frac rate 1 */
  79. BIT(31), /* gate */
  80. BIT(28), /* lock */
  81. CLK_SET_RATE_UNGATE);
  82. static SUNXI_CCU_NKM_WITH_GATE_LOCK(pll_ddr_clk, "pll-ddr",
  83. "osc24M", 0x020,
  84. 8, 5, /* N */
  85. 4, 2, /* K */
  86. 0, 2, /* M */
  87. BIT(31), /* gate */
  88. BIT(28), /* lock */
  89. CLK_SET_RATE_UNGATE);
  90. static SUNXI_CCU_NK_WITH_GATE_LOCK_POSTDIV(pll_periph0_clk, "pll-periph0",
  91. "osc24M", 0x028,
  92. 8, 5, /* N */
  93. 4, 2, /* K */
  94. BIT(31), /* gate */
  95. BIT(28), /* lock */
  96. 2, /* post-div */
  97. CLK_SET_RATE_UNGATE);
  98. static SUNXI_CCU_NM_WITH_FRAC_GATE_LOCK(pll_gpu_clk, "pll-gpu",
  99. "osc24M", 0x0038,
  100. 8, 7, /* N */
  101. 0, 4, /* M */
  102. BIT(24), /* frac enable */
  103. BIT(25), /* frac select */
  104. 270000000, /* frac rate 0 */
  105. 297000000, /* frac rate 1 */
  106. BIT(31), /* gate */
  107. BIT(28), /* lock */
  108. CLK_SET_RATE_UNGATE);
  109. static SUNXI_CCU_NK_WITH_GATE_LOCK_POSTDIV(pll_periph1_clk, "pll-periph1",
  110. "osc24M", 0x044,
  111. 8, 5, /* N */
  112. 4, 2, /* K */
  113. BIT(31), /* gate */
  114. BIT(28), /* lock */
  115. 2, /* post-div */
  116. CLK_SET_RATE_UNGATE);
  117. static SUNXI_CCU_NM_WITH_FRAC_GATE_LOCK(pll_de_clk, "pll-de",
  118. "osc24M", 0x0048,
  119. 8, 7, /* N */
  120. 0, 4, /* M */
  121. BIT(24), /* frac enable */
  122. BIT(25), /* frac select */
  123. 270000000, /* frac rate 0 */
  124. 297000000, /* frac rate 1 */
  125. BIT(31), /* gate */
  126. BIT(28), /* lock */
  127. CLK_SET_RATE_UNGATE);
  128. static const char * const cpux_parents[] = { "osc32k", "osc24M",
  129. "pll-cpux" , "pll-cpux" };
  130. static SUNXI_CCU_MUX(cpux_clk, "cpux", cpux_parents,
  131. 0x050, 16, 2, CLK_IS_CRITICAL | CLK_SET_RATE_PARENT);
  132. static SUNXI_CCU_M(axi_clk, "axi", "cpux", 0x050, 0, 2, 0);
  133. static const char * const ahb1_parents[] = { "osc32k", "osc24M",
  134. "axi" , "pll-periph0" };
  135. static const struct ccu_mux_var_prediv ahb1_predivs[] = {
  136. { .index = 3, .shift = 6, .width = 2 },
  137. };
  138. static struct ccu_div ahb1_clk = {
  139. .div = _SUNXI_CCU_DIV_FLAGS(4, 2, CLK_DIVIDER_POWER_OF_TWO),
  140. .mux = {
  141. .shift = 12,
  142. .width = 2,
  143. .var_predivs = ahb1_predivs,
  144. .n_var_predivs = ARRAY_SIZE(ahb1_predivs),
  145. },
  146. .common = {
  147. .reg = 0x054,
  148. .features = CCU_FEATURE_VARIABLE_PREDIV,
  149. .hw.init = CLK_HW_INIT_PARENTS("ahb1",
  150. ahb1_parents,
  151. &ccu_div_ops,
  152. 0),
  153. },
  154. };
  155. static struct clk_div_table apb1_div_table[] = {
  156. { .val = 0, .div = 2 },
  157. { .val = 1, .div = 2 },
  158. { .val = 2, .div = 4 },
  159. { .val = 3, .div = 8 },
  160. { /* Sentinel */ },
  161. };
  162. static SUNXI_CCU_DIV_TABLE(apb1_clk, "apb1", "ahb1",
  163. 0x054, 8, 2, apb1_div_table, 0);
  164. static const char * const apb2_parents[] = { "osc32k", "osc24M",
  165. "pll-periph0" , "pll-periph0" };
  166. static SUNXI_CCU_MP_WITH_MUX(apb2_clk, "apb2", apb2_parents, 0x058,
  167. 0, 5, /* M */
  168. 16, 2, /* P */
  169. 24, 2, /* mux */
  170. 0);
  171. static const char * const ahb2_parents[] = { "ahb1" , "pll-periph0" };
  172. static const struct ccu_mux_fixed_prediv ahb2_fixed_predivs[] = {
  173. { .index = 1, .div = 2 },
  174. };
  175. static struct ccu_mux ahb2_clk = {
  176. .mux = {
  177. .shift = 0,
  178. .width = 1,
  179. .fixed_predivs = ahb2_fixed_predivs,
  180. .n_predivs = ARRAY_SIZE(ahb2_fixed_predivs),
  181. },
  182. .common = {
  183. .reg = 0x05c,
  184. .features = CCU_FEATURE_FIXED_PREDIV,
  185. .hw.init = CLK_HW_INIT_PARENTS("ahb2",
  186. ahb2_parents,
  187. &ccu_mux_ops,
  188. 0),
  189. },
  190. };
  191. static SUNXI_CCU_GATE(bus_ce_clk, "bus-ce", "ahb1",
  192. 0x060, BIT(5), 0);
  193. static SUNXI_CCU_GATE(bus_dma_clk, "bus-dma", "ahb1",
  194. 0x060, BIT(6), 0);
  195. static SUNXI_CCU_GATE(bus_mmc0_clk, "bus-mmc0", "ahb1",
  196. 0x060, BIT(8), 0);
  197. static SUNXI_CCU_GATE(bus_mmc1_clk, "bus-mmc1", "ahb1",
  198. 0x060, BIT(9), 0);
  199. static SUNXI_CCU_GATE(bus_mmc2_clk, "bus-mmc2", "ahb1",
  200. 0x060, BIT(10), 0);
  201. static SUNXI_CCU_GATE(bus_nand_clk, "bus-nand", "ahb1",
  202. 0x060, BIT(13), 0);
  203. static SUNXI_CCU_GATE(bus_dram_clk, "bus-dram", "ahb1",
  204. 0x060, BIT(14), 0);
  205. static SUNXI_CCU_GATE(bus_emac_clk, "bus-emac", "ahb2",
  206. 0x060, BIT(17), 0);
  207. static SUNXI_CCU_GATE(bus_ts_clk, "bus-ts", "ahb1",
  208. 0x060, BIT(18), 0);
  209. static SUNXI_CCU_GATE(bus_hstimer_clk, "bus-hstimer", "ahb1",
  210. 0x060, BIT(19), 0);
  211. static SUNXI_CCU_GATE(bus_spi0_clk, "bus-spi0", "ahb1",
  212. 0x060, BIT(20), 0);
  213. static SUNXI_CCU_GATE(bus_spi1_clk, "bus-spi1", "ahb1",
  214. 0x060, BIT(21), 0);
  215. static SUNXI_CCU_GATE(bus_otg_clk, "bus-otg", "ahb1",
  216. 0x060, BIT(23), 0);
  217. static SUNXI_CCU_GATE(bus_ehci0_clk, "bus-ehci0", "ahb1",
  218. 0x060, BIT(24), 0);
  219. static SUNXI_CCU_GATE(bus_ehci1_clk, "bus-ehci1", "ahb2",
  220. 0x060, BIT(25), 0);
  221. static SUNXI_CCU_GATE(bus_ehci2_clk, "bus-ehci2", "ahb2",
  222. 0x060, BIT(26), 0);
  223. static SUNXI_CCU_GATE(bus_ehci3_clk, "bus-ehci3", "ahb2",
  224. 0x060, BIT(27), 0);
  225. static SUNXI_CCU_GATE(bus_ohci0_clk, "bus-ohci0", "ahb1",
  226. 0x060, BIT(28), 0);
  227. static SUNXI_CCU_GATE(bus_ohci1_clk, "bus-ohci1", "ahb2",
  228. 0x060, BIT(29), 0);
  229. static SUNXI_CCU_GATE(bus_ohci2_clk, "bus-ohci2", "ahb2",
  230. 0x060, BIT(30), 0);
  231. static SUNXI_CCU_GATE(bus_ohci3_clk, "bus-ohci3", "ahb2",
  232. 0x060, BIT(31), 0);
  233. static SUNXI_CCU_GATE(bus_ve_clk, "bus-ve", "ahb1",
  234. 0x064, BIT(0), 0);
  235. static SUNXI_CCU_GATE(bus_tcon0_clk, "bus-tcon0", "ahb1",
  236. 0x064, BIT(3), 0);
  237. static SUNXI_CCU_GATE(bus_tcon1_clk, "bus-tcon1", "ahb1",
  238. 0x064, BIT(4), 0);
  239. static SUNXI_CCU_GATE(bus_deinterlace_clk, "bus-deinterlace", "ahb1",
  240. 0x064, BIT(5), 0);
  241. static SUNXI_CCU_GATE(bus_csi_clk, "bus-csi", "ahb1",
  242. 0x064, BIT(8), 0);
  243. static SUNXI_CCU_GATE(bus_tve_clk, "bus-tve", "ahb1",
  244. 0x064, BIT(9), 0);
  245. static SUNXI_CCU_GATE(bus_hdmi_clk, "bus-hdmi", "ahb1",
  246. 0x064, BIT(11), 0);
  247. static SUNXI_CCU_GATE(bus_de_clk, "bus-de", "ahb1",
  248. 0x064, BIT(12), 0);
  249. static SUNXI_CCU_GATE(bus_gpu_clk, "bus-gpu", "ahb1",
  250. 0x064, BIT(20), 0);
  251. static SUNXI_CCU_GATE(bus_msgbox_clk, "bus-msgbox", "ahb1",
  252. 0x064, BIT(21), 0);
  253. static SUNXI_CCU_GATE(bus_spinlock_clk, "bus-spinlock", "ahb1",
  254. 0x064, BIT(22), 0);
  255. static SUNXI_CCU_GATE(bus_codec_clk, "bus-codec", "apb1",
  256. 0x068, BIT(0), 0);
  257. static SUNXI_CCU_GATE(bus_spdif_clk, "bus-spdif", "apb1",
  258. 0x068, BIT(1), 0);
  259. static SUNXI_CCU_GATE(bus_pio_clk, "bus-pio", "apb1",
  260. 0x068, BIT(5), 0);
  261. static SUNXI_CCU_GATE(bus_ths_clk, "bus-ths", "apb1",
  262. 0x068, BIT(8), 0);
  263. static SUNXI_CCU_GATE(bus_i2s0_clk, "bus-i2s0", "apb1",
  264. 0x068, BIT(12), 0);
  265. static SUNXI_CCU_GATE(bus_i2s1_clk, "bus-i2s1", "apb1",
  266. 0x068, BIT(13), 0);
  267. static SUNXI_CCU_GATE(bus_i2s2_clk, "bus-i2s2", "apb1",
  268. 0x068, BIT(14), 0);
  269. static SUNXI_CCU_GATE(bus_i2c0_clk, "bus-i2c0", "apb2",
  270. 0x06c, BIT(0), 0);
  271. static SUNXI_CCU_GATE(bus_i2c1_clk, "bus-i2c1", "apb2",
  272. 0x06c, BIT(1), 0);
  273. static SUNXI_CCU_GATE(bus_i2c2_clk, "bus-i2c2", "apb2",
  274. 0x06c, BIT(2), 0);
  275. static SUNXI_CCU_GATE(bus_uart0_clk, "bus-uart0", "apb2",
  276. 0x06c, BIT(16), 0);
  277. static SUNXI_CCU_GATE(bus_uart1_clk, "bus-uart1", "apb2",
  278. 0x06c, BIT(17), 0);
  279. static SUNXI_CCU_GATE(bus_uart2_clk, "bus-uart2", "apb2",
  280. 0x06c, BIT(18), 0);
  281. static SUNXI_CCU_GATE(bus_uart3_clk, "bus-uart3", "apb2",
  282. 0x06c, BIT(19), 0);
  283. static SUNXI_CCU_GATE(bus_scr0_clk, "bus-scr0", "apb2",
  284. 0x06c, BIT(20), 0);
  285. static SUNXI_CCU_GATE(bus_scr1_clk, "bus-scr1", "apb2",
  286. 0x06c, BIT(21), 0);
  287. static SUNXI_CCU_GATE(bus_ephy_clk, "bus-ephy", "ahb1",
  288. 0x070, BIT(0), 0);
  289. static SUNXI_CCU_GATE(bus_dbg_clk, "bus-dbg", "ahb1",
  290. 0x070, BIT(7), 0);
  291. static struct clk_div_table ths_div_table[] = {
  292. { .val = 0, .div = 1 },
  293. { .val = 1, .div = 2 },
  294. { .val = 2, .div = 4 },
  295. { .val = 3, .div = 6 },
  296. { /* Sentinel */ },
  297. };
  298. static SUNXI_CCU_DIV_TABLE_WITH_GATE(ths_clk, "ths", "osc24M",
  299. 0x074, 0, 2, ths_div_table, BIT(31), 0);
  300. static const char * const mod0_default_parents[] = { "osc24M", "pll-periph0",
  301. "pll-periph1" };
  302. static SUNXI_CCU_MP_WITH_MUX_GATE(nand_clk, "nand", mod0_default_parents, 0x080,
  303. 0, 4, /* M */
  304. 16, 2, /* P */
  305. 24, 2, /* mux */
  306. BIT(31), /* gate */
  307. 0);
  308. static SUNXI_CCU_MP_WITH_MUX_GATE(mmc0_clk, "mmc0", mod0_default_parents, 0x088,
  309. 0, 4, /* M */
  310. 16, 2, /* P */
  311. 24, 2, /* mux */
  312. BIT(31), /* gate */
  313. 0);
  314. static SUNXI_CCU_PHASE(mmc0_sample_clk, "mmc0_sample", "mmc0",
  315. 0x088, 20, 3, 0);
  316. static SUNXI_CCU_PHASE(mmc0_output_clk, "mmc0_output", "mmc0",
  317. 0x088, 8, 3, 0);
  318. static SUNXI_CCU_MP_WITH_MUX_GATE(mmc1_clk, "mmc1", mod0_default_parents, 0x08c,
  319. 0, 4, /* M */
  320. 16, 2, /* P */
  321. 24, 2, /* mux */
  322. BIT(31), /* gate */
  323. 0);
  324. static SUNXI_CCU_PHASE(mmc1_sample_clk, "mmc1_sample", "mmc1",
  325. 0x08c, 20, 3, 0);
  326. static SUNXI_CCU_PHASE(mmc1_output_clk, "mmc1_output", "mmc1",
  327. 0x08c, 8, 3, 0);
  328. static SUNXI_CCU_MP_WITH_MUX_GATE(mmc2_clk, "mmc2", mod0_default_parents, 0x090,
  329. 0, 4, /* M */
  330. 16, 2, /* P */
  331. 24, 2, /* mux */
  332. BIT(31), /* gate */
  333. 0);
  334. static SUNXI_CCU_PHASE(mmc2_sample_clk, "mmc2_sample", "mmc2",
  335. 0x090, 20, 3, 0);
  336. static SUNXI_CCU_PHASE(mmc2_output_clk, "mmc2_output", "mmc2",
  337. 0x090, 8, 3, 0);
  338. static const char * const ts_parents[] = { "osc24M", "pll-periph0", };
  339. static SUNXI_CCU_MP_WITH_MUX_GATE(ts_clk, "ts", ts_parents, 0x098,
  340. 0, 4, /* M */
  341. 16, 2, /* P */
  342. 24, 2, /* mux */
  343. BIT(31), /* gate */
  344. 0);
  345. static SUNXI_CCU_MP_WITH_MUX_GATE(ce_clk, "ce", mod0_default_parents, 0x09c,
  346. 0, 4, /* M */
  347. 16, 2, /* P */
  348. 24, 2, /* mux */
  349. BIT(31), /* gate */
  350. 0);
  351. static SUNXI_CCU_MP_WITH_MUX_GATE(spi0_clk, "spi0", mod0_default_parents, 0x0a0,
  352. 0, 4, /* M */
  353. 16, 2, /* P */
  354. 24, 2, /* mux */
  355. BIT(31), /* gate */
  356. 0);
  357. static SUNXI_CCU_MP_WITH_MUX_GATE(spi1_clk, "spi1", mod0_default_parents, 0x0a4,
  358. 0, 4, /* M */
  359. 16, 2, /* P */
  360. 24, 2, /* mux */
  361. BIT(31), /* gate */
  362. 0);
  363. static const char * const i2s_parents[] = { "pll-audio-8x", "pll-audio-4x",
  364. "pll-audio-2x", "pll-audio" };
  365. static SUNXI_CCU_MUX_WITH_GATE(i2s0_clk, "i2s0", i2s_parents,
  366. 0x0b0, 16, 2, BIT(31), CLK_SET_RATE_PARENT);
  367. static SUNXI_CCU_MUX_WITH_GATE(i2s1_clk, "i2s1", i2s_parents,
  368. 0x0b4, 16, 2, BIT(31), CLK_SET_RATE_PARENT);
  369. static SUNXI_CCU_MUX_WITH_GATE(i2s2_clk, "i2s2", i2s_parents,
  370. 0x0b8, 16, 2, BIT(31), CLK_SET_RATE_PARENT);
  371. static SUNXI_CCU_M_WITH_GATE(spdif_clk, "spdif", "pll-audio",
  372. 0x0c0, 0, 4, BIT(31), CLK_SET_RATE_PARENT);
  373. static SUNXI_CCU_GATE(usb_phy0_clk, "usb-phy0", "osc24M",
  374. 0x0cc, BIT(8), 0);
  375. static SUNXI_CCU_GATE(usb_phy1_clk, "usb-phy1", "osc24M",
  376. 0x0cc, BIT(9), 0);
  377. static SUNXI_CCU_GATE(usb_phy2_clk, "usb-phy2", "osc24M",
  378. 0x0cc, BIT(10), 0);
  379. static SUNXI_CCU_GATE(usb_phy3_clk, "usb-phy3", "osc24M",
  380. 0x0cc, BIT(11), 0);
  381. static SUNXI_CCU_GATE(usb_ohci0_clk, "usb-ohci0", "osc24M",
  382. 0x0cc, BIT(16), 0);
  383. static SUNXI_CCU_GATE(usb_ohci1_clk, "usb-ohci1", "osc24M",
  384. 0x0cc, BIT(17), 0);
  385. static SUNXI_CCU_GATE(usb_ohci2_clk, "usb-ohci2", "osc24M",
  386. 0x0cc, BIT(18), 0);
  387. static SUNXI_CCU_GATE(usb_ohci3_clk, "usb-ohci3", "osc24M",
  388. 0x0cc, BIT(19), 0);
  389. static const char * const dram_parents[] = { "pll-ddr", "pll-periph0-2x" };
  390. static SUNXI_CCU_M_WITH_MUX(dram_clk, "dram", dram_parents,
  391. 0x0f4, 0, 4, 20, 2, CLK_IS_CRITICAL);
  392. static SUNXI_CCU_GATE(dram_ve_clk, "dram-ve", "dram",
  393. 0x100, BIT(0), 0);
  394. static SUNXI_CCU_GATE(dram_csi_clk, "dram-csi", "dram",
  395. 0x100, BIT(1), 0);
  396. static SUNXI_CCU_GATE(dram_deinterlace_clk, "dram-deinterlace", "dram",
  397. 0x100, BIT(2), 0);
  398. static SUNXI_CCU_GATE(dram_ts_clk, "dram-ts", "dram",
  399. 0x100, BIT(3), 0);
  400. static const char * const de_parents[] = { "pll-periph0-2x", "pll-de" };
  401. static SUNXI_CCU_M_WITH_MUX_GATE(de_clk, "de", de_parents,
  402. 0x104, 0, 4, 24, 3, BIT(31),
  403. CLK_SET_RATE_PARENT);
  404. static const char * const tcon_parents[] = { "pll-video" };
  405. static SUNXI_CCU_M_WITH_MUX_GATE(tcon_clk, "tcon", tcon_parents,
  406. 0x118, 0, 4, 24, 3, BIT(31),
  407. CLK_SET_RATE_PARENT);
  408. static const char * const tve_parents[] = { "pll-de", "pll-periph1" };
  409. static SUNXI_CCU_M_WITH_MUX_GATE(tve_clk, "tve", tve_parents,
  410. 0x120, 0, 4, 24, 3, BIT(31), 0);
  411. static const char * const deinterlace_parents[] = { "pll-periph0", "pll-periph1" };
  412. static SUNXI_CCU_M_WITH_MUX_GATE(deinterlace_clk, "deinterlace", deinterlace_parents,
  413. 0x124, 0, 4, 24, 3, BIT(31), 0);
  414. static SUNXI_CCU_GATE(csi_misc_clk, "csi-misc", "osc24M",
  415. 0x130, BIT(31), 0);
  416. static const char * const csi_sclk_parents[] = { "pll-periph0", "pll-periph1" };
  417. static SUNXI_CCU_M_WITH_MUX_GATE(csi_sclk_clk, "csi-sclk", csi_sclk_parents,
  418. 0x134, 16, 4, 24, 3, BIT(31), 0);
  419. static const char * const csi_mclk_parents[] = { "osc24M", "pll-video", "pll-periph1" };
  420. static SUNXI_CCU_M_WITH_MUX_GATE(csi_mclk_clk, "csi-mclk", csi_mclk_parents,
  421. 0x134, 0, 5, 8, 3, BIT(15), 0);
  422. static SUNXI_CCU_M_WITH_GATE(ve_clk, "ve", "pll-ve",
  423. 0x13c, 16, 3, BIT(31), CLK_SET_RATE_PARENT);
  424. static SUNXI_CCU_GATE(ac_dig_clk, "ac-dig", "pll-audio",
  425. 0x140, BIT(31), CLK_SET_RATE_PARENT);
  426. static SUNXI_CCU_GATE(avs_clk, "avs", "osc24M",
  427. 0x144, BIT(31), 0);
  428. static const char * const hdmi_parents[] = { "pll-video" };
  429. static SUNXI_CCU_M_WITH_MUX_GATE(hdmi_clk, "hdmi", hdmi_parents,
  430. 0x150, 0, 4, 24, 2, BIT(31),
  431. CLK_SET_RATE_PARENT);
  432. static SUNXI_CCU_GATE(hdmi_ddc_clk, "hdmi-ddc", "osc24M",
  433. 0x154, BIT(31), 0);
  434. static const char * const mbus_parents[] = { "osc24M", "pll-periph0-2x", "pll-ddr" };
  435. static SUNXI_CCU_M_WITH_MUX_GATE(mbus_clk, "mbus", mbus_parents,
  436. 0x15c, 0, 3, 24, 2, BIT(31), CLK_IS_CRITICAL);
  437. static SUNXI_CCU_M_WITH_GATE(gpu_clk, "gpu", "pll-gpu",
  438. 0x1a0, 0, 3, BIT(31), CLK_SET_RATE_PARENT);
  439. static struct ccu_common *sun8i_h3_ccu_clks[] = {
  440. &pll_cpux_clk.common,
  441. &pll_audio_base_clk.common,
  442. &pll_video_clk.common,
  443. &pll_ve_clk.common,
  444. &pll_ddr_clk.common,
  445. &pll_periph0_clk.common,
  446. &pll_gpu_clk.common,
  447. &pll_periph1_clk.common,
  448. &pll_de_clk.common,
  449. &cpux_clk.common,
  450. &axi_clk.common,
  451. &ahb1_clk.common,
  452. &apb1_clk.common,
  453. &apb2_clk.common,
  454. &ahb2_clk.common,
  455. &bus_ce_clk.common,
  456. &bus_dma_clk.common,
  457. &bus_mmc0_clk.common,
  458. &bus_mmc1_clk.common,
  459. &bus_mmc2_clk.common,
  460. &bus_nand_clk.common,
  461. &bus_dram_clk.common,
  462. &bus_emac_clk.common,
  463. &bus_ts_clk.common,
  464. &bus_hstimer_clk.common,
  465. &bus_spi0_clk.common,
  466. &bus_spi1_clk.common,
  467. &bus_otg_clk.common,
  468. &bus_ehci0_clk.common,
  469. &bus_ehci1_clk.common,
  470. &bus_ehci2_clk.common,
  471. &bus_ehci3_clk.common,
  472. &bus_ohci0_clk.common,
  473. &bus_ohci1_clk.common,
  474. &bus_ohci2_clk.common,
  475. &bus_ohci3_clk.common,
  476. &bus_ve_clk.common,
  477. &bus_tcon0_clk.common,
  478. &bus_tcon1_clk.common,
  479. &bus_deinterlace_clk.common,
  480. &bus_csi_clk.common,
  481. &bus_tve_clk.common,
  482. &bus_hdmi_clk.common,
  483. &bus_de_clk.common,
  484. &bus_gpu_clk.common,
  485. &bus_msgbox_clk.common,
  486. &bus_spinlock_clk.common,
  487. &bus_codec_clk.common,
  488. &bus_spdif_clk.common,
  489. &bus_pio_clk.common,
  490. &bus_ths_clk.common,
  491. &bus_i2s0_clk.common,
  492. &bus_i2s1_clk.common,
  493. &bus_i2s2_clk.common,
  494. &bus_i2c0_clk.common,
  495. &bus_i2c1_clk.common,
  496. &bus_i2c2_clk.common,
  497. &bus_uart0_clk.common,
  498. &bus_uart1_clk.common,
  499. &bus_uart2_clk.common,
  500. &bus_uart3_clk.common,
  501. &bus_scr0_clk.common,
  502. &bus_scr1_clk.common,
  503. &bus_ephy_clk.common,
  504. &bus_dbg_clk.common,
  505. &ths_clk.common,
  506. &nand_clk.common,
  507. &mmc0_clk.common,
  508. &mmc0_sample_clk.common,
  509. &mmc0_output_clk.common,
  510. &mmc1_clk.common,
  511. &mmc1_sample_clk.common,
  512. &mmc1_output_clk.common,
  513. &mmc2_clk.common,
  514. &mmc2_sample_clk.common,
  515. &mmc2_output_clk.common,
  516. &ts_clk.common,
  517. &ce_clk.common,
  518. &spi0_clk.common,
  519. &spi1_clk.common,
  520. &i2s0_clk.common,
  521. &i2s1_clk.common,
  522. &i2s2_clk.common,
  523. &spdif_clk.common,
  524. &usb_phy0_clk.common,
  525. &usb_phy1_clk.common,
  526. &usb_phy2_clk.common,
  527. &usb_phy3_clk.common,
  528. &usb_ohci0_clk.common,
  529. &usb_ohci1_clk.common,
  530. &usb_ohci2_clk.common,
  531. &usb_ohci3_clk.common,
  532. &dram_clk.common,
  533. &dram_ve_clk.common,
  534. &dram_csi_clk.common,
  535. &dram_deinterlace_clk.common,
  536. &dram_ts_clk.common,
  537. &de_clk.common,
  538. &tcon_clk.common,
  539. &tve_clk.common,
  540. &deinterlace_clk.common,
  541. &csi_misc_clk.common,
  542. &csi_sclk_clk.common,
  543. &csi_mclk_clk.common,
  544. &ve_clk.common,
  545. &ac_dig_clk.common,
  546. &avs_clk.common,
  547. &hdmi_clk.common,
  548. &hdmi_ddc_clk.common,
  549. &mbus_clk.common,
  550. &gpu_clk.common,
  551. };
  552. static const struct clk_hw *clk_parent_pll_audio[] = {
  553. &pll_audio_base_clk.common.hw
  554. };
  555. /* We hardcode the divider to 1 for now */
  556. static CLK_FIXED_FACTOR_HWS(pll_audio_clk, "pll-audio",
  557. clk_parent_pll_audio,
  558. 1, 1, CLK_SET_RATE_PARENT);
  559. static CLK_FIXED_FACTOR_HWS(pll_audio_2x_clk, "pll-audio-2x",
  560. clk_parent_pll_audio,
  561. 2, 1, CLK_SET_RATE_PARENT);
  562. static CLK_FIXED_FACTOR_HWS(pll_audio_4x_clk, "pll-audio-4x",
  563. clk_parent_pll_audio,
  564. 1, 1, CLK_SET_RATE_PARENT);
  565. static CLK_FIXED_FACTOR_HWS(pll_audio_8x_clk, "pll-audio-8x",
  566. clk_parent_pll_audio,
  567. 1, 2, CLK_SET_RATE_PARENT);
  568. static CLK_FIXED_FACTOR_HW(pll_periph0_2x_clk, "pll-periph0-2x",
  569. &pll_periph0_clk.common.hw,
  570. 1, 2, 0);
  571. static struct clk_hw_onecell_data sun8i_h3_hw_clks = {
  572. .hws = {
  573. [CLK_PLL_CPUX] = &pll_cpux_clk.common.hw,
  574. [CLK_PLL_AUDIO_BASE] = &pll_audio_base_clk.common.hw,
  575. [CLK_PLL_AUDIO] = &pll_audio_clk.hw,
  576. [CLK_PLL_AUDIO_2X] = &pll_audio_2x_clk.hw,
  577. [CLK_PLL_AUDIO_4X] = &pll_audio_4x_clk.hw,
  578. [CLK_PLL_AUDIO_8X] = &pll_audio_8x_clk.hw,
  579. [CLK_PLL_VIDEO] = &pll_video_clk.common.hw,
  580. [CLK_PLL_VE] = &pll_ve_clk.common.hw,
  581. [CLK_PLL_DDR] = &pll_ddr_clk.common.hw,
  582. [CLK_PLL_PERIPH0] = &pll_periph0_clk.common.hw,
  583. [CLK_PLL_PERIPH0_2X] = &pll_periph0_2x_clk.hw,
  584. [CLK_PLL_GPU] = &pll_gpu_clk.common.hw,
  585. [CLK_PLL_PERIPH1] = &pll_periph1_clk.common.hw,
  586. [CLK_PLL_DE] = &pll_de_clk.common.hw,
  587. [CLK_CPUX] = &cpux_clk.common.hw,
  588. [CLK_AXI] = &axi_clk.common.hw,
  589. [CLK_AHB1] = &ahb1_clk.common.hw,
  590. [CLK_APB1] = &apb1_clk.common.hw,
  591. [CLK_APB2] = &apb2_clk.common.hw,
  592. [CLK_AHB2] = &ahb2_clk.common.hw,
  593. [CLK_BUS_CE] = &bus_ce_clk.common.hw,
  594. [CLK_BUS_DMA] = &bus_dma_clk.common.hw,
  595. [CLK_BUS_MMC0] = &bus_mmc0_clk.common.hw,
  596. [CLK_BUS_MMC1] = &bus_mmc1_clk.common.hw,
  597. [CLK_BUS_MMC2] = &bus_mmc2_clk.common.hw,
  598. [CLK_BUS_NAND] = &bus_nand_clk.common.hw,
  599. [CLK_BUS_DRAM] = &bus_dram_clk.common.hw,
  600. [CLK_BUS_EMAC] = &bus_emac_clk.common.hw,
  601. [CLK_BUS_TS] = &bus_ts_clk.common.hw,
  602. [CLK_BUS_HSTIMER] = &bus_hstimer_clk.common.hw,
  603. [CLK_BUS_SPI0] = &bus_spi0_clk.common.hw,
  604. [CLK_BUS_SPI1] = &bus_spi1_clk.common.hw,
  605. [CLK_BUS_OTG] = &bus_otg_clk.common.hw,
  606. [CLK_BUS_EHCI0] = &bus_ehci0_clk.common.hw,
  607. [CLK_BUS_EHCI1] = &bus_ehci1_clk.common.hw,
  608. [CLK_BUS_EHCI2] = &bus_ehci2_clk.common.hw,
  609. [CLK_BUS_EHCI3] = &bus_ehci3_clk.common.hw,
  610. [CLK_BUS_OHCI0] = &bus_ohci0_clk.common.hw,
  611. [CLK_BUS_OHCI1] = &bus_ohci1_clk.common.hw,
  612. [CLK_BUS_OHCI2] = &bus_ohci2_clk.common.hw,
  613. [CLK_BUS_OHCI3] = &bus_ohci3_clk.common.hw,
  614. [CLK_BUS_VE] = &bus_ve_clk.common.hw,
  615. [CLK_BUS_TCON0] = &bus_tcon0_clk.common.hw,
  616. [CLK_BUS_TCON1] = &bus_tcon1_clk.common.hw,
  617. [CLK_BUS_DEINTERLACE] = &bus_deinterlace_clk.common.hw,
  618. [CLK_BUS_CSI] = &bus_csi_clk.common.hw,
  619. [CLK_BUS_TVE] = &bus_tve_clk.common.hw,
  620. [CLK_BUS_HDMI] = &bus_hdmi_clk.common.hw,
  621. [CLK_BUS_DE] = &bus_de_clk.common.hw,
  622. [CLK_BUS_GPU] = &bus_gpu_clk.common.hw,
  623. [CLK_BUS_MSGBOX] = &bus_msgbox_clk.common.hw,
  624. [CLK_BUS_SPINLOCK] = &bus_spinlock_clk.common.hw,
  625. [CLK_BUS_CODEC] = &bus_codec_clk.common.hw,
  626. [CLK_BUS_SPDIF] = &bus_spdif_clk.common.hw,
  627. [CLK_BUS_PIO] = &bus_pio_clk.common.hw,
  628. [CLK_BUS_THS] = &bus_ths_clk.common.hw,
  629. [CLK_BUS_I2S0] = &bus_i2s0_clk.common.hw,
  630. [CLK_BUS_I2S1] = &bus_i2s1_clk.common.hw,
  631. [CLK_BUS_I2S2] = &bus_i2s2_clk.common.hw,
  632. [CLK_BUS_I2C0] = &bus_i2c0_clk.common.hw,
  633. [CLK_BUS_I2C1] = &bus_i2c1_clk.common.hw,
  634. [CLK_BUS_I2C2] = &bus_i2c2_clk.common.hw,
  635. [CLK_BUS_UART0] = &bus_uart0_clk.common.hw,
  636. [CLK_BUS_UART1] = &bus_uart1_clk.common.hw,
  637. [CLK_BUS_UART2] = &bus_uart2_clk.common.hw,
  638. [CLK_BUS_UART3] = &bus_uart3_clk.common.hw,
  639. [CLK_BUS_SCR0] = &bus_scr0_clk.common.hw,
  640. [CLK_BUS_EPHY] = &bus_ephy_clk.common.hw,
  641. [CLK_BUS_DBG] = &bus_dbg_clk.common.hw,
  642. [CLK_THS] = &ths_clk.common.hw,
  643. [CLK_NAND] = &nand_clk.common.hw,
  644. [CLK_MMC0] = &mmc0_clk.common.hw,
  645. [CLK_MMC0_SAMPLE] = &mmc0_sample_clk.common.hw,
  646. [CLK_MMC0_OUTPUT] = &mmc0_output_clk.common.hw,
  647. [CLK_MMC1] = &mmc1_clk.common.hw,
  648. [CLK_MMC1_SAMPLE] = &mmc1_sample_clk.common.hw,
  649. [CLK_MMC1_OUTPUT] = &mmc1_output_clk.common.hw,
  650. [CLK_MMC2] = &mmc2_clk.common.hw,
  651. [CLK_MMC2_SAMPLE] = &mmc2_sample_clk.common.hw,
  652. [CLK_MMC2_OUTPUT] = &mmc2_output_clk.common.hw,
  653. [CLK_TS] = &ts_clk.common.hw,
  654. [CLK_CE] = &ce_clk.common.hw,
  655. [CLK_SPI0] = &spi0_clk.common.hw,
  656. [CLK_SPI1] = &spi1_clk.common.hw,
  657. [CLK_I2S0] = &i2s0_clk.common.hw,
  658. [CLK_I2S1] = &i2s1_clk.common.hw,
  659. [CLK_I2S2] = &i2s2_clk.common.hw,
  660. [CLK_SPDIF] = &spdif_clk.common.hw,
  661. [CLK_USB_PHY0] = &usb_phy0_clk.common.hw,
  662. [CLK_USB_PHY1] = &usb_phy1_clk.common.hw,
  663. [CLK_USB_PHY2] = &usb_phy2_clk.common.hw,
  664. [CLK_USB_PHY3] = &usb_phy3_clk.common.hw,
  665. [CLK_USB_OHCI0] = &usb_ohci0_clk.common.hw,
  666. [CLK_USB_OHCI1] = &usb_ohci1_clk.common.hw,
  667. [CLK_USB_OHCI2] = &usb_ohci2_clk.common.hw,
  668. [CLK_USB_OHCI3] = &usb_ohci3_clk.common.hw,
  669. [CLK_DRAM] = &dram_clk.common.hw,
  670. [CLK_DRAM_VE] = &dram_ve_clk.common.hw,
  671. [CLK_DRAM_CSI] = &dram_csi_clk.common.hw,
  672. [CLK_DRAM_DEINTERLACE] = &dram_deinterlace_clk.common.hw,
  673. [CLK_DRAM_TS] = &dram_ts_clk.common.hw,
  674. [CLK_DE] = &de_clk.common.hw,
  675. [CLK_TCON0] = &tcon_clk.common.hw,
  676. [CLK_TVE] = &tve_clk.common.hw,
  677. [CLK_DEINTERLACE] = &deinterlace_clk.common.hw,
  678. [CLK_CSI_MISC] = &csi_misc_clk.common.hw,
  679. [CLK_CSI_SCLK] = &csi_sclk_clk.common.hw,
  680. [CLK_CSI_MCLK] = &csi_mclk_clk.common.hw,
  681. [CLK_VE] = &ve_clk.common.hw,
  682. [CLK_AC_DIG] = &ac_dig_clk.common.hw,
  683. [CLK_AVS] = &avs_clk.common.hw,
  684. [CLK_HDMI] = &hdmi_clk.common.hw,
  685. [CLK_HDMI_DDC] = &hdmi_ddc_clk.common.hw,
  686. [CLK_MBUS] = &mbus_clk.common.hw,
  687. [CLK_GPU] = &gpu_clk.common.hw,
  688. },
  689. .num = CLK_NUMBER_H3,
  690. };
  691. static struct clk_hw_onecell_data sun50i_h5_hw_clks = {
  692. .hws = {
  693. [CLK_PLL_CPUX] = &pll_cpux_clk.common.hw,
  694. [CLK_PLL_AUDIO_BASE] = &pll_audio_base_clk.common.hw,
  695. [CLK_PLL_AUDIO] = &pll_audio_clk.hw,
  696. [CLK_PLL_AUDIO_2X] = &pll_audio_2x_clk.hw,
  697. [CLK_PLL_AUDIO_4X] = &pll_audio_4x_clk.hw,
  698. [CLK_PLL_AUDIO_8X] = &pll_audio_8x_clk.hw,
  699. [CLK_PLL_VIDEO] = &pll_video_clk.common.hw,
  700. [CLK_PLL_VE] = &pll_ve_clk.common.hw,
  701. [CLK_PLL_DDR] = &pll_ddr_clk.common.hw,
  702. [CLK_PLL_PERIPH0] = &pll_periph0_clk.common.hw,
  703. [CLK_PLL_PERIPH0_2X] = &pll_periph0_2x_clk.hw,
  704. [CLK_PLL_GPU] = &pll_gpu_clk.common.hw,
  705. [CLK_PLL_PERIPH1] = &pll_periph1_clk.common.hw,
  706. [CLK_PLL_DE] = &pll_de_clk.common.hw,
  707. [CLK_CPUX] = &cpux_clk.common.hw,
  708. [CLK_AXI] = &axi_clk.common.hw,
  709. [CLK_AHB1] = &ahb1_clk.common.hw,
  710. [CLK_APB1] = &apb1_clk.common.hw,
  711. [CLK_APB2] = &apb2_clk.common.hw,
  712. [CLK_AHB2] = &ahb2_clk.common.hw,
  713. [CLK_BUS_CE] = &bus_ce_clk.common.hw,
  714. [CLK_BUS_DMA] = &bus_dma_clk.common.hw,
  715. [CLK_BUS_MMC0] = &bus_mmc0_clk.common.hw,
  716. [CLK_BUS_MMC1] = &bus_mmc1_clk.common.hw,
  717. [CLK_BUS_MMC2] = &bus_mmc2_clk.common.hw,
  718. [CLK_BUS_NAND] = &bus_nand_clk.common.hw,
  719. [CLK_BUS_DRAM] = &bus_dram_clk.common.hw,
  720. [CLK_BUS_EMAC] = &bus_emac_clk.common.hw,
  721. [CLK_BUS_TS] = &bus_ts_clk.common.hw,
  722. [CLK_BUS_HSTIMER] = &bus_hstimer_clk.common.hw,
  723. [CLK_BUS_SPI0] = &bus_spi0_clk.common.hw,
  724. [CLK_BUS_SPI1] = &bus_spi1_clk.common.hw,
  725. [CLK_BUS_OTG] = &bus_otg_clk.common.hw,
  726. [CLK_BUS_EHCI0] = &bus_ehci0_clk.common.hw,
  727. [CLK_BUS_EHCI1] = &bus_ehci1_clk.common.hw,
  728. [CLK_BUS_EHCI2] = &bus_ehci2_clk.common.hw,
  729. [CLK_BUS_EHCI3] = &bus_ehci3_clk.common.hw,
  730. [CLK_BUS_OHCI0] = &bus_ohci0_clk.common.hw,
  731. [CLK_BUS_OHCI1] = &bus_ohci1_clk.common.hw,
  732. [CLK_BUS_OHCI2] = &bus_ohci2_clk.common.hw,
  733. [CLK_BUS_OHCI3] = &bus_ohci3_clk.common.hw,
  734. [CLK_BUS_VE] = &bus_ve_clk.common.hw,
  735. [CLK_BUS_TCON0] = &bus_tcon0_clk.common.hw,
  736. [CLK_BUS_TCON1] = &bus_tcon1_clk.common.hw,
  737. [CLK_BUS_DEINTERLACE] = &bus_deinterlace_clk.common.hw,
  738. [CLK_BUS_CSI] = &bus_csi_clk.common.hw,
  739. [CLK_BUS_TVE] = &bus_tve_clk.common.hw,
  740. [CLK_BUS_HDMI] = &bus_hdmi_clk.common.hw,
  741. [CLK_BUS_DE] = &bus_de_clk.common.hw,
  742. [CLK_BUS_GPU] = &bus_gpu_clk.common.hw,
  743. [CLK_BUS_MSGBOX] = &bus_msgbox_clk.common.hw,
  744. [CLK_BUS_SPINLOCK] = &bus_spinlock_clk.common.hw,
  745. [CLK_BUS_CODEC] = &bus_codec_clk.common.hw,
  746. [CLK_BUS_SPDIF] = &bus_spdif_clk.common.hw,
  747. [CLK_BUS_PIO] = &bus_pio_clk.common.hw,
  748. [CLK_BUS_THS] = &bus_ths_clk.common.hw,
  749. [CLK_BUS_I2S0] = &bus_i2s0_clk.common.hw,
  750. [CLK_BUS_I2S1] = &bus_i2s1_clk.common.hw,
  751. [CLK_BUS_I2S2] = &bus_i2s2_clk.common.hw,
  752. [CLK_BUS_I2C0] = &bus_i2c0_clk.common.hw,
  753. [CLK_BUS_I2C1] = &bus_i2c1_clk.common.hw,
  754. [CLK_BUS_I2C2] = &bus_i2c2_clk.common.hw,
  755. [CLK_BUS_UART0] = &bus_uart0_clk.common.hw,
  756. [CLK_BUS_UART1] = &bus_uart1_clk.common.hw,
  757. [CLK_BUS_UART2] = &bus_uart2_clk.common.hw,
  758. [CLK_BUS_UART3] = &bus_uart3_clk.common.hw,
  759. [CLK_BUS_SCR0] = &bus_scr0_clk.common.hw,
  760. [CLK_BUS_SCR1] = &bus_scr1_clk.common.hw,
  761. [CLK_BUS_EPHY] = &bus_ephy_clk.common.hw,
  762. [CLK_BUS_DBG] = &bus_dbg_clk.common.hw,
  763. [CLK_THS] = &ths_clk.common.hw,
  764. [CLK_NAND] = &nand_clk.common.hw,
  765. [CLK_MMC0] = &mmc0_clk.common.hw,
  766. [CLK_MMC1] = &mmc1_clk.common.hw,
  767. [CLK_MMC2] = &mmc2_clk.common.hw,
  768. [CLK_TS] = &ts_clk.common.hw,
  769. [CLK_CE] = &ce_clk.common.hw,
  770. [CLK_SPI0] = &spi0_clk.common.hw,
  771. [CLK_SPI1] = &spi1_clk.common.hw,
  772. [CLK_I2S0] = &i2s0_clk.common.hw,
  773. [CLK_I2S1] = &i2s1_clk.common.hw,
  774. [CLK_I2S2] = &i2s2_clk.common.hw,
  775. [CLK_SPDIF] = &spdif_clk.common.hw,
  776. [CLK_USB_PHY0] = &usb_phy0_clk.common.hw,
  777. [CLK_USB_PHY1] = &usb_phy1_clk.common.hw,
  778. [CLK_USB_PHY2] = &usb_phy2_clk.common.hw,
  779. [CLK_USB_PHY3] = &usb_phy3_clk.common.hw,
  780. [CLK_USB_OHCI0] = &usb_ohci0_clk.common.hw,
  781. [CLK_USB_OHCI1] = &usb_ohci1_clk.common.hw,
  782. [CLK_USB_OHCI2] = &usb_ohci2_clk.common.hw,
  783. [CLK_USB_OHCI3] = &usb_ohci3_clk.common.hw,
  784. [CLK_DRAM] = &dram_clk.common.hw,
  785. [CLK_DRAM_VE] = &dram_ve_clk.common.hw,
  786. [CLK_DRAM_CSI] = &dram_csi_clk.common.hw,
  787. [CLK_DRAM_DEINTERLACE] = &dram_deinterlace_clk.common.hw,
  788. [CLK_DRAM_TS] = &dram_ts_clk.common.hw,
  789. [CLK_DE] = &de_clk.common.hw,
  790. [CLK_TCON0] = &tcon_clk.common.hw,
  791. [CLK_TVE] = &tve_clk.common.hw,
  792. [CLK_DEINTERLACE] = &deinterlace_clk.common.hw,
  793. [CLK_CSI_MISC] = &csi_misc_clk.common.hw,
  794. [CLK_CSI_SCLK] = &csi_sclk_clk.common.hw,
  795. [CLK_CSI_MCLK] = &csi_mclk_clk.common.hw,
  796. [CLK_VE] = &ve_clk.common.hw,
  797. [CLK_AC_DIG] = &ac_dig_clk.common.hw,
  798. [CLK_AVS] = &avs_clk.common.hw,
  799. [CLK_HDMI] = &hdmi_clk.common.hw,
  800. [CLK_HDMI_DDC] = &hdmi_ddc_clk.common.hw,
  801. [CLK_MBUS] = &mbus_clk.common.hw,
  802. [CLK_GPU] = &gpu_clk.common.hw,
  803. },
  804. .num = CLK_NUMBER_H5,
  805. };
  806. static struct ccu_reset_map sun8i_h3_ccu_resets[] = {
  807. [RST_USB_PHY0] = { 0x0cc, BIT(0) },
  808. [RST_USB_PHY1] = { 0x0cc, BIT(1) },
  809. [RST_USB_PHY2] = { 0x0cc, BIT(2) },
  810. [RST_USB_PHY3] = { 0x0cc, BIT(3) },
  811. [RST_MBUS] = { 0x0fc, BIT(31) },
  812. [RST_BUS_CE] = { 0x2c0, BIT(5) },
  813. [RST_BUS_DMA] = { 0x2c0, BIT(6) },
  814. [RST_BUS_MMC0] = { 0x2c0, BIT(8) },
  815. [RST_BUS_MMC1] = { 0x2c0, BIT(9) },
  816. [RST_BUS_MMC2] = { 0x2c0, BIT(10) },
  817. [RST_BUS_NAND] = { 0x2c0, BIT(13) },
  818. [RST_BUS_DRAM] = { 0x2c0, BIT(14) },
  819. [RST_BUS_EMAC] = { 0x2c0, BIT(17) },
  820. [RST_BUS_TS] = { 0x2c0, BIT(18) },
  821. [RST_BUS_HSTIMER] = { 0x2c0, BIT(19) },
  822. [RST_BUS_SPI0] = { 0x2c0, BIT(20) },
  823. [RST_BUS_SPI1] = { 0x2c0, BIT(21) },
  824. [RST_BUS_OTG] = { 0x2c0, BIT(23) },
  825. [RST_BUS_EHCI0] = { 0x2c0, BIT(24) },
  826. [RST_BUS_EHCI1] = { 0x2c0, BIT(25) },
  827. [RST_BUS_EHCI2] = { 0x2c0, BIT(26) },
  828. [RST_BUS_EHCI3] = { 0x2c0, BIT(27) },
  829. [RST_BUS_OHCI0] = { 0x2c0, BIT(28) },
  830. [RST_BUS_OHCI1] = { 0x2c0, BIT(29) },
  831. [RST_BUS_OHCI2] = { 0x2c0, BIT(30) },
  832. [RST_BUS_OHCI3] = { 0x2c0, BIT(31) },
  833. [RST_BUS_VE] = { 0x2c4, BIT(0) },
  834. [RST_BUS_TCON0] = { 0x2c4, BIT(3) },
  835. [RST_BUS_TCON1] = { 0x2c4, BIT(4) },
  836. [RST_BUS_DEINTERLACE] = { 0x2c4, BIT(5) },
  837. [RST_BUS_CSI] = { 0x2c4, BIT(8) },
  838. [RST_BUS_TVE] = { 0x2c4, BIT(9) },
  839. [RST_BUS_HDMI0] = { 0x2c4, BIT(10) },
  840. [RST_BUS_HDMI1] = { 0x2c4, BIT(11) },
  841. [RST_BUS_DE] = { 0x2c4, BIT(12) },
  842. [RST_BUS_GPU] = { 0x2c4, BIT(20) },
  843. [RST_BUS_MSGBOX] = { 0x2c4, BIT(21) },
  844. [RST_BUS_SPINLOCK] = { 0x2c4, BIT(22) },
  845. [RST_BUS_DBG] = { 0x2c4, BIT(31) },
  846. [RST_BUS_EPHY] = { 0x2c8, BIT(2) },
  847. [RST_BUS_CODEC] = { 0x2d0, BIT(0) },
  848. [RST_BUS_SPDIF] = { 0x2d0, BIT(1) },
  849. [RST_BUS_THS] = { 0x2d0, BIT(8) },
  850. [RST_BUS_I2S0] = { 0x2d0, BIT(12) },
  851. [RST_BUS_I2S1] = { 0x2d0, BIT(13) },
  852. [RST_BUS_I2S2] = { 0x2d0, BIT(14) },
  853. [RST_BUS_I2C0] = { 0x2d8, BIT(0) },
  854. [RST_BUS_I2C1] = { 0x2d8, BIT(1) },
  855. [RST_BUS_I2C2] = { 0x2d8, BIT(2) },
  856. [RST_BUS_UART0] = { 0x2d8, BIT(16) },
  857. [RST_BUS_UART1] = { 0x2d8, BIT(17) },
  858. [RST_BUS_UART2] = { 0x2d8, BIT(18) },
  859. [RST_BUS_UART3] = { 0x2d8, BIT(19) },
  860. [RST_BUS_SCR0] = { 0x2d8, BIT(20) },
  861. };
  862. static struct ccu_reset_map sun50i_h5_ccu_resets[] = {
  863. [RST_USB_PHY0] = { 0x0cc, BIT(0) },
  864. [RST_USB_PHY1] = { 0x0cc, BIT(1) },
  865. [RST_USB_PHY2] = { 0x0cc, BIT(2) },
  866. [RST_USB_PHY3] = { 0x0cc, BIT(3) },
  867. [RST_MBUS] = { 0x0fc, BIT(31) },
  868. [RST_BUS_CE] = { 0x2c0, BIT(5) },
  869. [RST_BUS_DMA] = { 0x2c0, BIT(6) },
  870. [RST_BUS_MMC0] = { 0x2c0, BIT(8) },
  871. [RST_BUS_MMC1] = { 0x2c0, BIT(9) },
  872. [RST_BUS_MMC2] = { 0x2c0, BIT(10) },
  873. [RST_BUS_NAND] = { 0x2c0, BIT(13) },
  874. [RST_BUS_DRAM] = { 0x2c0, BIT(14) },
  875. [RST_BUS_EMAC] = { 0x2c0, BIT(17) },
  876. [RST_BUS_TS] = { 0x2c0, BIT(18) },
  877. [RST_BUS_HSTIMER] = { 0x2c0, BIT(19) },
  878. [RST_BUS_SPI0] = { 0x2c0, BIT(20) },
  879. [RST_BUS_SPI1] = { 0x2c0, BIT(21) },
  880. [RST_BUS_OTG] = { 0x2c0, BIT(23) },
  881. [RST_BUS_EHCI0] = { 0x2c0, BIT(24) },
  882. [RST_BUS_EHCI1] = { 0x2c0, BIT(25) },
  883. [RST_BUS_EHCI2] = { 0x2c0, BIT(26) },
  884. [RST_BUS_EHCI3] = { 0x2c0, BIT(27) },
  885. [RST_BUS_OHCI0] = { 0x2c0, BIT(28) },
  886. [RST_BUS_OHCI1] = { 0x2c0, BIT(29) },
  887. [RST_BUS_OHCI2] = { 0x2c0, BIT(30) },
  888. [RST_BUS_OHCI3] = { 0x2c0, BIT(31) },
  889. [RST_BUS_VE] = { 0x2c4, BIT(0) },
  890. [RST_BUS_TCON0] = { 0x2c4, BIT(3) },
  891. [RST_BUS_TCON1] = { 0x2c4, BIT(4) },
  892. [RST_BUS_DEINTERLACE] = { 0x2c4, BIT(5) },
  893. [RST_BUS_CSI] = { 0x2c4, BIT(8) },
  894. [RST_BUS_TVE] = { 0x2c4, BIT(9) },
  895. [RST_BUS_HDMI0] = { 0x2c4, BIT(10) },
  896. [RST_BUS_HDMI1] = { 0x2c4, BIT(11) },
  897. [RST_BUS_DE] = { 0x2c4, BIT(12) },
  898. [RST_BUS_GPU] = { 0x2c4, BIT(20) },
  899. [RST_BUS_MSGBOX] = { 0x2c4, BIT(21) },
  900. [RST_BUS_SPINLOCK] = { 0x2c4, BIT(22) },
  901. [RST_BUS_DBG] = { 0x2c4, BIT(31) },
  902. [RST_BUS_EPHY] = { 0x2c8, BIT(2) },
  903. [RST_BUS_CODEC] = { 0x2d0, BIT(0) },
  904. [RST_BUS_SPDIF] = { 0x2d0, BIT(1) },
  905. [RST_BUS_THS] = { 0x2d0, BIT(8) },
  906. [RST_BUS_I2S0] = { 0x2d0, BIT(12) },
  907. [RST_BUS_I2S1] = { 0x2d0, BIT(13) },
  908. [RST_BUS_I2S2] = { 0x2d0, BIT(14) },
  909. [RST_BUS_I2C0] = { 0x2d8, BIT(0) },
  910. [RST_BUS_I2C1] = { 0x2d8, BIT(1) },
  911. [RST_BUS_I2C2] = { 0x2d8, BIT(2) },
  912. [RST_BUS_UART0] = { 0x2d8, BIT(16) },
  913. [RST_BUS_UART1] = { 0x2d8, BIT(17) },
  914. [RST_BUS_UART2] = { 0x2d8, BIT(18) },
  915. [RST_BUS_UART3] = { 0x2d8, BIT(19) },
  916. [RST_BUS_SCR0] = { 0x2d8, BIT(20) },
  917. [RST_BUS_SCR1] = { 0x2d8, BIT(20) },
  918. };
  919. static const struct sunxi_ccu_desc sun8i_h3_ccu_desc = {
  920. .ccu_clks = sun8i_h3_ccu_clks,
  921. .num_ccu_clks = ARRAY_SIZE(sun8i_h3_ccu_clks),
  922. .hw_clks = &sun8i_h3_hw_clks,
  923. .resets = sun8i_h3_ccu_resets,
  924. .num_resets = ARRAY_SIZE(sun8i_h3_ccu_resets),
  925. };
  926. static const struct sunxi_ccu_desc sun50i_h5_ccu_desc = {
  927. .ccu_clks = sun8i_h3_ccu_clks,
  928. .num_ccu_clks = ARRAY_SIZE(sun8i_h3_ccu_clks),
  929. .hw_clks = &sun50i_h5_hw_clks,
  930. .resets = sun50i_h5_ccu_resets,
  931. .num_resets = ARRAY_SIZE(sun50i_h5_ccu_resets),
  932. };
  933. static struct ccu_pll_nb sun8i_h3_pll_cpu_nb = {
  934. .common = &pll_cpux_clk.common,
  935. /* copy from pll_cpux_clk */
  936. .enable = BIT(31),
  937. .lock = BIT(28),
  938. };
  939. static struct ccu_mux_nb sun8i_h3_cpu_nb = {
  940. .common = &cpux_clk.common,
  941. .cm = &cpux_clk.mux,
  942. .delay_us = 1, /* > 8 clock cycles at 24 MHz */
  943. .bypass_index = 1, /* index of 24 MHz oscillator */
  944. };
  945. static int sun8i_h3_ccu_probe(struct platform_device *pdev)
  946. {
  947. const struct sunxi_ccu_desc *desc;
  948. void __iomem *reg;
  949. int ret;
  950. u32 val;
  951. desc = of_device_get_match_data(&pdev->dev);
  952. if (!desc)
  953. return -EINVAL;
  954. reg = devm_platform_ioremap_resource(pdev, 0);
  955. if (IS_ERR(reg))
  956. return PTR_ERR(reg);
  957. /* Force the PLL-Audio-1x divider to 1 */
  958. val = readl(reg + SUN8I_H3_PLL_AUDIO_REG);
  959. val &= ~GENMASK(19, 16);
  960. writel(val | (0 << 16), reg + SUN8I_H3_PLL_AUDIO_REG);
  961. ret = devm_sunxi_ccu_probe(&pdev->dev, reg, desc);
  962. if (ret)
  963. return ret;
  964. /* Gate then ungate PLL CPU after any rate changes */
  965. ccu_pll_notifier_register(&sun8i_h3_pll_cpu_nb);
  966. /* Reparent CPU during PLL CPU rate changes */
  967. ccu_mux_notifier_register(pll_cpux_clk.common.hw.clk,
  968. &sun8i_h3_cpu_nb);
  969. return 0;
  970. }
  971. static const struct of_device_id sun8i_h3_ccu_ids[] = {
  972. {
  973. .compatible = "allwinner,sun8i-h3-ccu",
  974. .data = &sun8i_h3_ccu_desc,
  975. },
  976. {
  977. .compatible = "allwinner,sun50i-h5-ccu",
  978. .data = &sun50i_h5_ccu_desc,
  979. },
  980. { }
  981. };
  982. static struct platform_driver sun8i_h3_ccu_driver = {
  983. .probe = sun8i_h3_ccu_probe,
  984. .driver = {
  985. .name = "sun8i-h3-ccu",
  986. .suppress_bind_attrs = true,
  987. .of_match_table = sun8i_h3_ccu_ids,
  988. },
  989. };
  990. module_platform_driver(sun8i_h3_ccu_driver);
  991. MODULE_IMPORT_NS(SUNXI_CCU);
  992. MODULE_LICENSE("GPL");