clk-starfive-jh7100.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * StarFive JH7100 Clock Generator Driver
  4. *
  5. * Copyright 2021 Ahmad Fatoum, Pengutronix
  6. * Copyright (C) 2021 Glider bv
  7. * Copyright (C) 2021 Emil Renner Berthing <[email protected]>
  8. */
  9. #include <linux/bits.h>
  10. #include <linux/clk-provider.h>
  11. #include <linux/debugfs.h>
  12. #include <linux/device.h>
  13. #include <linux/init.h>
  14. #include <linux/io.h>
  15. #include <linux/kernel.h>
  16. #include <linux/mod_devicetable.h>
  17. #include <linux/module.h>
  18. #include <linux/platform_device.h>
  19. #include <dt-bindings/clock/starfive-jh7100.h>
  20. #include "clk-starfive-jh7100.h"
  21. /* external clocks */
  22. #define JH7100_CLK_OSC_SYS (JH7100_CLK_END + 0)
  23. #define JH7100_CLK_OSC_AUD (JH7100_CLK_END + 1)
  24. #define JH7100_CLK_GMAC_RMII_REF (JH7100_CLK_END + 2)
  25. #define JH7100_CLK_GMAC_GR_MII_RX (JH7100_CLK_END + 3)
  26. static const struct jh7100_clk_data jh7100_clk_data[] __initconst = {
  27. JH7100__MUX(JH7100_CLK_CPUNDBUS_ROOT, "cpundbus_root", 4,
  28. JH7100_CLK_OSC_SYS,
  29. JH7100_CLK_PLL0_OUT,
  30. JH7100_CLK_PLL1_OUT,
  31. JH7100_CLK_PLL2_OUT),
  32. JH7100__MUX(JH7100_CLK_DLA_ROOT, "dla_root", 3,
  33. JH7100_CLK_OSC_SYS,
  34. JH7100_CLK_PLL1_OUT,
  35. JH7100_CLK_PLL2_OUT),
  36. JH7100__MUX(JH7100_CLK_DSP_ROOT, "dsp_root", 4,
  37. JH7100_CLK_OSC_SYS,
  38. JH7100_CLK_PLL0_OUT,
  39. JH7100_CLK_PLL1_OUT,
  40. JH7100_CLK_PLL2_OUT),
  41. JH7100__MUX(JH7100_CLK_GMACUSB_ROOT, "gmacusb_root", 3,
  42. JH7100_CLK_OSC_SYS,
  43. JH7100_CLK_PLL0_OUT,
  44. JH7100_CLK_PLL2_OUT),
  45. JH7100__MUX(JH7100_CLK_PERH0_ROOT, "perh0_root", 2,
  46. JH7100_CLK_OSC_SYS,
  47. JH7100_CLK_PLL0_OUT),
  48. JH7100__MUX(JH7100_CLK_PERH1_ROOT, "perh1_root", 2,
  49. JH7100_CLK_OSC_SYS,
  50. JH7100_CLK_PLL2_OUT),
  51. JH7100__MUX(JH7100_CLK_VIN_ROOT, "vin_root", 3,
  52. JH7100_CLK_OSC_SYS,
  53. JH7100_CLK_PLL1_OUT,
  54. JH7100_CLK_PLL2_OUT),
  55. JH7100__MUX(JH7100_CLK_VOUT_ROOT, "vout_root", 3,
  56. JH7100_CLK_OSC_AUD,
  57. JH7100_CLK_PLL0_OUT,
  58. JH7100_CLK_PLL2_OUT),
  59. JH7100_GDIV(JH7100_CLK_AUDIO_ROOT, "audio_root", 0, 8, JH7100_CLK_PLL0_OUT),
  60. JH7100__MUX(JH7100_CLK_CDECHIFI4_ROOT, "cdechifi4_root", 3,
  61. JH7100_CLK_OSC_SYS,
  62. JH7100_CLK_PLL1_OUT,
  63. JH7100_CLK_PLL2_OUT),
  64. JH7100__MUX(JH7100_CLK_CDEC_ROOT, "cdec_root", 3,
  65. JH7100_CLK_OSC_SYS,
  66. JH7100_CLK_PLL0_OUT,
  67. JH7100_CLK_PLL1_OUT),
  68. JH7100__MUX(JH7100_CLK_VOUTBUS_ROOT, "voutbus_root", 3,
  69. JH7100_CLK_OSC_AUD,
  70. JH7100_CLK_PLL0_OUT,
  71. JH7100_CLK_PLL2_OUT),
  72. JH7100__DIV(JH7100_CLK_CPUNBUS_ROOT_DIV, "cpunbus_root_div", 2, JH7100_CLK_CPUNDBUS_ROOT),
  73. JH7100__DIV(JH7100_CLK_DSP_ROOT_DIV, "dsp_root_div", 4, JH7100_CLK_DSP_ROOT),
  74. JH7100__DIV(JH7100_CLK_PERH0_SRC, "perh0_src", 4, JH7100_CLK_PERH0_ROOT),
  75. JH7100__DIV(JH7100_CLK_PERH1_SRC, "perh1_src", 4, JH7100_CLK_PERH1_ROOT),
  76. JH7100_GDIV(JH7100_CLK_PLL0_TESTOUT, "pll0_testout", 0, 31, JH7100_CLK_PERH0_SRC),
  77. JH7100_GDIV(JH7100_CLK_PLL1_TESTOUT, "pll1_testout", 0, 31, JH7100_CLK_DLA_ROOT),
  78. JH7100_GDIV(JH7100_CLK_PLL2_TESTOUT, "pll2_testout", 0, 31, JH7100_CLK_PERH1_SRC),
  79. JH7100__MUX(JH7100_CLK_PLL2_REF, "pll2_refclk", 2,
  80. JH7100_CLK_OSC_SYS,
  81. JH7100_CLK_OSC_AUD),
  82. JH7100__DIV(JH7100_CLK_CPU_CORE, "cpu_core", 8, JH7100_CLK_CPUNBUS_ROOT_DIV),
  83. JH7100__DIV(JH7100_CLK_CPU_AXI, "cpu_axi", 8, JH7100_CLK_CPU_CORE),
  84. JH7100__DIV(JH7100_CLK_AHB_BUS, "ahb_bus", 8, JH7100_CLK_CPUNBUS_ROOT_DIV),
  85. JH7100__DIV(JH7100_CLK_APB1_BUS, "apb1_bus", 8, JH7100_CLK_AHB_BUS),
  86. JH7100__DIV(JH7100_CLK_APB2_BUS, "apb2_bus", 8, JH7100_CLK_AHB_BUS),
  87. JH7100_GATE(JH7100_CLK_DOM3AHB_BUS, "dom3ahb_bus", CLK_IS_CRITICAL, JH7100_CLK_AHB_BUS),
  88. JH7100_GATE(JH7100_CLK_DOM7AHB_BUS, "dom7ahb_bus", CLK_IS_CRITICAL, JH7100_CLK_AHB_BUS),
  89. JH7100_GATE(JH7100_CLK_U74_CORE0, "u74_core0", CLK_IS_CRITICAL, JH7100_CLK_CPU_CORE),
  90. JH7100_GDIV(JH7100_CLK_U74_CORE1, "u74_core1", CLK_IS_CRITICAL, 8, JH7100_CLK_CPU_CORE),
  91. JH7100_GATE(JH7100_CLK_U74_AXI, "u74_axi", CLK_IS_CRITICAL, JH7100_CLK_CPU_AXI),
  92. JH7100_GATE(JH7100_CLK_U74RTC_TOGGLE, "u74rtc_toggle", CLK_IS_CRITICAL, JH7100_CLK_OSC_SYS),
  93. JH7100_GATE(JH7100_CLK_SGDMA2P_AXI, "sgdma2p_axi", 0, JH7100_CLK_CPU_AXI),
  94. JH7100_GATE(JH7100_CLK_DMA2PNOC_AXI, "dma2pnoc_axi", 0, JH7100_CLK_CPU_AXI),
  95. JH7100_GATE(JH7100_CLK_SGDMA2P_AHB, "sgdma2p_ahb", 0, JH7100_CLK_AHB_BUS),
  96. JH7100__DIV(JH7100_CLK_DLA_BUS, "dla_bus", 4, JH7100_CLK_DLA_ROOT),
  97. JH7100_GATE(JH7100_CLK_DLA_AXI, "dla_axi", 0, JH7100_CLK_DLA_BUS),
  98. JH7100_GATE(JH7100_CLK_DLANOC_AXI, "dlanoc_axi", 0, JH7100_CLK_DLA_BUS),
  99. JH7100_GATE(JH7100_CLK_DLA_APB, "dla_apb", 0, JH7100_CLK_APB1_BUS),
  100. JH7100_GDIV(JH7100_CLK_VP6_CORE, "vp6_core", 0, 4, JH7100_CLK_DSP_ROOT_DIV),
  101. JH7100__DIV(JH7100_CLK_VP6BUS_SRC, "vp6bus_src", 4, JH7100_CLK_DSP_ROOT),
  102. JH7100_GDIV(JH7100_CLK_VP6_AXI, "vp6_axi", 0, 4, JH7100_CLK_VP6BUS_SRC),
  103. JH7100__DIV(JH7100_CLK_VCDECBUS_SRC, "vcdecbus_src", 4, JH7100_CLK_CDECHIFI4_ROOT),
  104. JH7100__DIV(JH7100_CLK_VDEC_BUS, "vdec_bus", 8, JH7100_CLK_VCDECBUS_SRC),
  105. JH7100_GATE(JH7100_CLK_VDEC_AXI, "vdec_axi", 0, JH7100_CLK_VDEC_BUS),
  106. JH7100_GATE(JH7100_CLK_VDECBRG_MAIN, "vdecbrg_mainclk", 0, JH7100_CLK_VDEC_BUS),
  107. JH7100_GDIV(JH7100_CLK_VDEC_BCLK, "vdec_bclk", 0, 8, JH7100_CLK_VCDECBUS_SRC),
  108. JH7100_GDIV(JH7100_CLK_VDEC_CCLK, "vdec_cclk", 0, 8, JH7100_CLK_CDEC_ROOT),
  109. JH7100_GATE(JH7100_CLK_VDEC_APB, "vdec_apb", 0, JH7100_CLK_APB1_BUS),
  110. JH7100_GDIV(JH7100_CLK_JPEG_AXI, "jpeg_axi", 0, 8, JH7100_CLK_CPUNBUS_ROOT_DIV),
  111. JH7100_GDIV(JH7100_CLK_JPEG_CCLK, "jpeg_cclk", 0, 8, JH7100_CLK_CPUNBUS_ROOT_DIV),
  112. JH7100_GATE(JH7100_CLK_JPEG_APB, "jpeg_apb", 0, JH7100_CLK_APB1_BUS),
  113. JH7100_GDIV(JH7100_CLK_GC300_2X, "gc300_2x", 0, 8, JH7100_CLK_CDECHIFI4_ROOT),
  114. JH7100_GATE(JH7100_CLK_GC300_AHB, "gc300_ahb", 0, JH7100_CLK_AHB_BUS),
  115. JH7100__DIV(JH7100_CLK_JPCGC300_AXIBUS, "jpcgc300_axibus", 8, JH7100_CLK_VCDECBUS_SRC),
  116. JH7100_GATE(JH7100_CLK_GC300_AXI, "gc300_axi", 0, JH7100_CLK_JPCGC300_AXIBUS),
  117. JH7100_GATE(JH7100_CLK_JPCGC300_MAIN, "jpcgc300_mainclk", 0, JH7100_CLK_JPCGC300_AXIBUS),
  118. JH7100__DIV(JH7100_CLK_VENC_BUS, "venc_bus", 8, JH7100_CLK_VCDECBUS_SRC),
  119. JH7100_GATE(JH7100_CLK_VENC_AXI, "venc_axi", 0, JH7100_CLK_VENC_BUS),
  120. JH7100_GATE(JH7100_CLK_VENCBRG_MAIN, "vencbrg_mainclk", 0, JH7100_CLK_VENC_BUS),
  121. JH7100_GDIV(JH7100_CLK_VENC_BCLK, "venc_bclk", 0, 8, JH7100_CLK_VCDECBUS_SRC),
  122. JH7100_GDIV(JH7100_CLK_VENC_CCLK, "venc_cclk", 0, 8, JH7100_CLK_CDEC_ROOT),
  123. JH7100_GATE(JH7100_CLK_VENC_APB, "venc_apb", 0, JH7100_CLK_APB1_BUS),
  124. JH7100_GDIV(JH7100_CLK_DDRPLL_DIV2, "ddrpll_div2", CLK_IS_CRITICAL, 2, JH7100_CLK_PLL1_OUT),
  125. JH7100_GDIV(JH7100_CLK_DDRPLL_DIV4, "ddrpll_div4", CLK_IS_CRITICAL, 2, JH7100_CLK_DDRPLL_DIV2),
  126. JH7100_GDIV(JH7100_CLK_DDRPLL_DIV8, "ddrpll_div8", CLK_IS_CRITICAL, 2, JH7100_CLK_DDRPLL_DIV4),
  127. JH7100_GDIV(JH7100_CLK_DDROSC_DIV2, "ddrosc_div2", CLK_IS_CRITICAL, 2, JH7100_CLK_OSC_SYS),
  128. JH7100_GMUX(JH7100_CLK_DDRC0, "ddrc0", CLK_IS_CRITICAL, 4,
  129. JH7100_CLK_DDROSC_DIV2,
  130. JH7100_CLK_DDRPLL_DIV2,
  131. JH7100_CLK_DDRPLL_DIV4,
  132. JH7100_CLK_DDRPLL_DIV8),
  133. JH7100_GMUX(JH7100_CLK_DDRC1, "ddrc1", CLK_IS_CRITICAL, 4,
  134. JH7100_CLK_DDROSC_DIV2,
  135. JH7100_CLK_DDRPLL_DIV2,
  136. JH7100_CLK_DDRPLL_DIV4,
  137. JH7100_CLK_DDRPLL_DIV8),
  138. JH7100_GATE(JH7100_CLK_DDRPHY_APB, "ddrphy_apb", 0, JH7100_CLK_APB1_BUS),
  139. JH7100__DIV(JH7100_CLK_NOC_ROB, "noc_rob", 8, JH7100_CLK_CPUNBUS_ROOT_DIV),
  140. JH7100__DIV(JH7100_CLK_NOC_COG, "noc_cog", 8, JH7100_CLK_DLA_ROOT),
  141. JH7100_GATE(JH7100_CLK_NNE_AHB, "nne_ahb", 0, JH7100_CLK_AHB_BUS),
  142. JH7100__DIV(JH7100_CLK_NNEBUS_SRC1, "nnebus_src1", 4, JH7100_CLK_DSP_ROOT),
  143. JH7100__MUX(JH7100_CLK_NNE_BUS, "nne_bus", 2,
  144. JH7100_CLK_CPU_AXI,
  145. JH7100_CLK_NNEBUS_SRC1),
  146. JH7100_GATE(JH7100_CLK_NNE_AXI, "nne_axi", 0, JH7100_CLK_NNE_BUS),
  147. JH7100_GATE(JH7100_CLK_NNENOC_AXI, "nnenoc_axi", 0, JH7100_CLK_NNE_BUS),
  148. JH7100_GATE(JH7100_CLK_DLASLV_AXI, "dlaslv_axi", 0, JH7100_CLK_NNE_BUS),
  149. JH7100_GATE(JH7100_CLK_DSPX2C_AXI, "dspx2c_axi", CLK_IS_CRITICAL, JH7100_CLK_NNE_BUS),
  150. JH7100__DIV(JH7100_CLK_HIFI4_SRC, "hifi4_src", 4, JH7100_CLK_CDECHIFI4_ROOT),
  151. JH7100__DIV(JH7100_CLK_HIFI4_COREFREE, "hifi4_corefree", 8, JH7100_CLK_HIFI4_SRC),
  152. JH7100_GATE(JH7100_CLK_HIFI4_CORE, "hifi4_core", 0, JH7100_CLK_HIFI4_COREFREE),
  153. JH7100__DIV(JH7100_CLK_HIFI4_BUS, "hifi4_bus", 8, JH7100_CLK_HIFI4_COREFREE),
  154. JH7100_GATE(JH7100_CLK_HIFI4_AXI, "hifi4_axi", 0, JH7100_CLK_HIFI4_BUS),
  155. JH7100_GATE(JH7100_CLK_HIFI4NOC_AXI, "hifi4noc_axi", 0, JH7100_CLK_HIFI4_BUS),
  156. JH7100__DIV(JH7100_CLK_SGDMA1P_BUS, "sgdma1p_bus", 8, JH7100_CLK_CPUNBUS_ROOT_DIV),
  157. JH7100_GATE(JH7100_CLK_SGDMA1P_AXI, "sgdma1p_axi", 0, JH7100_CLK_SGDMA1P_BUS),
  158. JH7100_GATE(JH7100_CLK_DMA1P_AXI, "dma1p_axi", 0, JH7100_CLK_SGDMA1P_BUS),
  159. JH7100_GDIV(JH7100_CLK_X2C_AXI, "x2c_axi", CLK_IS_CRITICAL, 8, JH7100_CLK_CPUNBUS_ROOT_DIV),
  160. JH7100__DIV(JH7100_CLK_USB_BUS, "usb_bus", 8, JH7100_CLK_CPUNBUS_ROOT_DIV),
  161. JH7100_GATE(JH7100_CLK_USB_AXI, "usb_axi", 0, JH7100_CLK_USB_BUS),
  162. JH7100_GATE(JH7100_CLK_USBNOC_AXI, "usbnoc_axi", 0, JH7100_CLK_USB_BUS),
  163. JH7100__DIV(JH7100_CLK_USBPHY_ROOTDIV, "usbphy_rootdiv", 4, JH7100_CLK_GMACUSB_ROOT),
  164. JH7100_GDIV(JH7100_CLK_USBPHY_125M, "usbphy_125m", 0, 8, JH7100_CLK_USBPHY_ROOTDIV),
  165. JH7100_GDIV(JH7100_CLK_USBPHY_PLLDIV25M, "usbphy_plldiv25m", 0, 32, JH7100_CLK_USBPHY_ROOTDIV),
  166. JH7100__MUX(JH7100_CLK_USBPHY_25M, "usbphy_25m", 2,
  167. JH7100_CLK_OSC_SYS,
  168. JH7100_CLK_USBPHY_PLLDIV25M),
  169. JH7100_FDIV(JH7100_CLK_AUDIO_DIV, "audio_div", JH7100_CLK_AUDIO_ROOT),
  170. JH7100_GATE(JH7100_CLK_AUDIO_SRC, "audio_src", 0, JH7100_CLK_AUDIO_DIV),
  171. JH7100_GATE(JH7100_CLK_AUDIO_12288, "audio_12288", 0, JH7100_CLK_OSC_AUD),
  172. JH7100_GDIV(JH7100_CLK_VIN_SRC, "vin_src", 0, 4, JH7100_CLK_VIN_ROOT),
  173. JH7100__DIV(JH7100_CLK_ISP0_BUS, "isp0_bus", 8, JH7100_CLK_VIN_SRC),
  174. JH7100_GATE(JH7100_CLK_ISP0_AXI, "isp0_axi", 0, JH7100_CLK_ISP0_BUS),
  175. JH7100_GATE(JH7100_CLK_ISP0NOC_AXI, "isp0noc_axi", 0, JH7100_CLK_ISP0_BUS),
  176. JH7100_GATE(JH7100_CLK_ISPSLV_AXI, "ispslv_axi", 0, JH7100_CLK_ISP0_BUS),
  177. JH7100__DIV(JH7100_CLK_ISP1_BUS, "isp1_bus", 8, JH7100_CLK_VIN_SRC),
  178. JH7100_GATE(JH7100_CLK_ISP1_AXI, "isp1_axi", 0, JH7100_CLK_ISP1_BUS),
  179. JH7100_GATE(JH7100_CLK_ISP1NOC_AXI, "isp1noc_axi", 0, JH7100_CLK_ISP1_BUS),
  180. JH7100__DIV(JH7100_CLK_VIN_BUS, "vin_bus", 8, JH7100_CLK_VIN_SRC),
  181. JH7100_GATE(JH7100_CLK_VIN_AXI, "vin_axi", 0, JH7100_CLK_VIN_BUS),
  182. JH7100_GATE(JH7100_CLK_VINNOC_AXI, "vinnoc_axi", 0, JH7100_CLK_VIN_BUS),
  183. JH7100_GDIV(JH7100_CLK_VOUT_SRC, "vout_src", 0, 4, JH7100_CLK_VOUT_ROOT),
  184. JH7100__DIV(JH7100_CLK_DISPBUS_SRC, "dispbus_src", 4, JH7100_CLK_VOUTBUS_ROOT),
  185. JH7100__DIV(JH7100_CLK_DISP_BUS, "disp_bus", 4, JH7100_CLK_DISPBUS_SRC),
  186. JH7100_GATE(JH7100_CLK_DISP_AXI, "disp_axi", 0, JH7100_CLK_DISP_BUS),
  187. JH7100_GATE(JH7100_CLK_DISPNOC_AXI, "dispnoc_axi", 0, JH7100_CLK_DISP_BUS),
  188. JH7100_GATE(JH7100_CLK_SDIO0_AHB, "sdio0_ahb", 0, JH7100_CLK_AHB_BUS),
  189. JH7100_GDIV(JH7100_CLK_SDIO0_CCLKINT, "sdio0_cclkint", 0, 24, JH7100_CLK_PERH0_SRC),
  190. JH7100__INV(JH7100_CLK_SDIO0_CCLKINT_INV, "sdio0_cclkint_inv", JH7100_CLK_SDIO0_CCLKINT),
  191. JH7100_GATE(JH7100_CLK_SDIO1_AHB, "sdio1_ahb", 0, JH7100_CLK_AHB_BUS),
  192. JH7100_GDIV(JH7100_CLK_SDIO1_CCLKINT, "sdio1_cclkint", 0, 24, JH7100_CLK_PERH1_SRC),
  193. JH7100__INV(JH7100_CLK_SDIO1_CCLKINT_INV, "sdio1_cclkint_inv", JH7100_CLK_SDIO1_CCLKINT),
  194. JH7100_GATE(JH7100_CLK_GMAC_AHB, "gmac_ahb", 0, JH7100_CLK_AHB_BUS),
  195. JH7100__DIV(JH7100_CLK_GMAC_ROOT_DIV, "gmac_root_div", 8, JH7100_CLK_GMACUSB_ROOT),
  196. JH7100_GDIV(JH7100_CLK_GMAC_PTP_REF, "gmac_ptp_refclk", 0, 31, JH7100_CLK_GMAC_ROOT_DIV),
  197. JH7100_GDIV(JH7100_CLK_GMAC_GTX, "gmac_gtxclk", 0, 255, JH7100_CLK_GMAC_ROOT_DIV),
  198. JH7100_GDIV(JH7100_CLK_GMAC_RMII_TX, "gmac_rmii_txclk", 0, 8, JH7100_CLK_GMAC_RMII_REF),
  199. JH7100_GDIV(JH7100_CLK_GMAC_RMII_RX, "gmac_rmii_rxclk", 0, 8, JH7100_CLK_GMAC_RMII_REF),
  200. JH7100__MUX(JH7100_CLK_GMAC_TX, "gmac_tx", 3,
  201. JH7100_CLK_GMAC_GTX,
  202. JH7100_CLK_GMAC_TX_INV,
  203. JH7100_CLK_GMAC_RMII_TX),
  204. JH7100__INV(JH7100_CLK_GMAC_TX_INV, "gmac_tx_inv", JH7100_CLK_GMAC_TX),
  205. JH7100__MUX(JH7100_CLK_GMAC_RX_PRE, "gmac_rx_pre", 2,
  206. JH7100_CLK_GMAC_GR_MII_RX,
  207. JH7100_CLK_GMAC_RMII_RX),
  208. JH7100__INV(JH7100_CLK_GMAC_RX_INV, "gmac_rx_inv", JH7100_CLK_GMAC_RX_PRE),
  209. JH7100_GATE(JH7100_CLK_GMAC_RMII, "gmac_rmii", 0, JH7100_CLK_GMAC_RMII_REF),
  210. JH7100_GDIV(JH7100_CLK_GMAC_TOPHYREF, "gmac_tophyref", 0, 127, JH7100_CLK_GMAC_ROOT_DIV),
  211. JH7100_GATE(JH7100_CLK_SPI2AHB_AHB, "spi2ahb_ahb", 0, JH7100_CLK_AHB_BUS),
  212. JH7100_GDIV(JH7100_CLK_SPI2AHB_CORE, "spi2ahb_core", 0, 31, JH7100_CLK_PERH0_SRC),
  213. JH7100_GATE(JH7100_CLK_EZMASTER_AHB, "ezmaster_ahb", 0, JH7100_CLK_AHB_BUS),
  214. JH7100_GATE(JH7100_CLK_E24_AHB, "e24_ahb", 0, JH7100_CLK_AHB_BUS),
  215. JH7100_GATE(JH7100_CLK_E24RTC_TOGGLE, "e24rtc_toggle", 0, JH7100_CLK_OSC_SYS),
  216. JH7100_GATE(JH7100_CLK_QSPI_AHB, "qspi_ahb", 0, JH7100_CLK_AHB_BUS),
  217. JH7100_GATE(JH7100_CLK_QSPI_APB, "qspi_apb", 0, JH7100_CLK_APB1_BUS),
  218. JH7100_GDIV(JH7100_CLK_QSPI_REF, "qspi_refclk", 0, 31, JH7100_CLK_PERH0_SRC),
  219. JH7100_GATE(JH7100_CLK_SEC_AHB, "sec_ahb", 0, JH7100_CLK_AHB_BUS),
  220. JH7100_GATE(JH7100_CLK_AES, "aes_clk", 0, JH7100_CLK_SEC_AHB),
  221. JH7100_GATE(JH7100_CLK_SHA, "sha_clk", 0, JH7100_CLK_SEC_AHB),
  222. JH7100_GATE(JH7100_CLK_PKA, "pka_clk", 0, JH7100_CLK_SEC_AHB),
  223. JH7100_GATE(JH7100_CLK_TRNG_APB, "trng_apb", 0, JH7100_CLK_APB1_BUS),
  224. JH7100_GATE(JH7100_CLK_OTP_APB, "otp_apb", 0, JH7100_CLK_APB1_BUS),
  225. JH7100_GATE(JH7100_CLK_UART0_APB, "uart0_apb", 0, JH7100_CLK_APB1_BUS),
  226. JH7100_GDIV(JH7100_CLK_UART0_CORE, "uart0_core", 0, 63, JH7100_CLK_PERH1_SRC),
  227. JH7100_GATE(JH7100_CLK_UART1_APB, "uart1_apb", 0, JH7100_CLK_APB1_BUS),
  228. JH7100_GDIV(JH7100_CLK_UART1_CORE, "uart1_core", 0, 63, JH7100_CLK_PERH1_SRC),
  229. JH7100_GATE(JH7100_CLK_SPI0_APB, "spi0_apb", 0, JH7100_CLK_APB1_BUS),
  230. JH7100_GDIV(JH7100_CLK_SPI0_CORE, "spi0_core", 0, 63, JH7100_CLK_PERH1_SRC),
  231. JH7100_GATE(JH7100_CLK_SPI1_APB, "spi1_apb", 0, JH7100_CLK_APB1_BUS),
  232. JH7100_GDIV(JH7100_CLK_SPI1_CORE, "spi1_core", 0, 63, JH7100_CLK_PERH1_SRC),
  233. JH7100_GATE(JH7100_CLK_I2C0_APB, "i2c0_apb", 0, JH7100_CLK_APB1_BUS),
  234. JH7100_GDIV(JH7100_CLK_I2C0_CORE, "i2c0_core", 0, 63, JH7100_CLK_PERH1_SRC),
  235. JH7100_GATE(JH7100_CLK_I2C1_APB, "i2c1_apb", 0, JH7100_CLK_APB1_BUS),
  236. JH7100_GDIV(JH7100_CLK_I2C1_CORE, "i2c1_core", 0, 63, JH7100_CLK_PERH1_SRC),
  237. JH7100_GATE(JH7100_CLK_GPIO_APB, "gpio_apb", 0, JH7100_CLK_APB1_BUS),
  238. JH7100_GATE(JH7100_CLK_UART2_APB, "uart2_apb", 0, JH7100_CLK_APB2_BUS),
  239. JH7100_GDIV(JH7100_CLK_UART2_CORE, "uart2_core", 0, 63, JH7100_CLK_PERH0_SRC),
  240. JH7100_GATE(JH7100_CLK_UART3_APB, "uart3_apb", 0, JH7100_CLK_APB2_BUS),
  241. JH7100_GDIV(JH7100_CLK_UART3_CORE, "uart3_core", 0, 63, JH7100_CLK_PERH0_SRC),
  242. JH7100_GATE(JH7100_CLK_SPI2_APB, "spi2_apb", 0, JH7100_CLK_APB2_BUS),
  243. JH7100_GDIV(JH7100_CLK_SPI2_CORE, "spi2_core", 0, 63, JH7100_CLK_PERH0_SRC),
  244. JH7100_GATE(JH7100_CLK_SPI3_APB, "spi3_apb", 0, JH7100_CLK_APB2_BUS),
  245. JH7100_GDIV(JH7100_CLK_SPI3_CORE, "spi3_core", 0, 63, JH7100_CLK_PERH0_SRC),
  246. JH7100_GATE(JH7100_CLK_I2C2_APB, "i2c2_apb", 0, JH7100_CLK_APB2_BUS),
  247. JH7100_GDIV(JH7100_CLK_I2C2_CORE, "i2c2_core", 0, 63, JH7100_CLK_PERH0_SRC),
  248. JH7100_GATE(JH7100_CLK_I2C3_APB, "i2c3_apb", 0, JH7100_CLK_APB2_BUS),
  249. JH7100_GDIV(JH7100_CLK_I2C3_CORE, "i2c3_core", 0, 63, JH7100_CLK_PERH0_SRC),
  250. JH7100_GATE(JH7100_CLK_WDTIMER_APB, "wdtimer_apb", 0, JH7100_CLK_APB2_BUS),
  251. JH7100_GDIV(JH7100_CLK_WDT_CORE, "wdt_coreclk", 0, 63, JH7100_CLK_PERH0_SRC),
  252. JH7100_GDIV(JH7100_CLK_TIMER0_CORE, "timer0_coreclk", 0, 63, JH7100_CLK_PERH0_SRC),
  253. JH7100_GDIV(JH7100_CLK_TIMER1_CORE, "timer1_coreclk", 0, 63, JH7100_CLK_PERH0_SRC),
  254. JH7100_GDIV(JH7100_CLK_TIMER2_CORE, "timer2_coreclk", 0, 63, JH7100_CLK_PERH0_SRC),
  255. JH7100_GDIV(JH7100_CLK_TIMER3_CORE, "timer3_coreclk", 0, 63, JH7100_CLK_PERH0_SRC),
  256. JH7100_GDIV(JH7100_CLK_TIMER4_CORE, "timer4_coreclk", 0, 63, JH7100_CLK_PERH0_SRC),
  257. JH7100_GDIV(JH7100_CLK_TIMER5_CORE, "timer5_coreclk", 0, 63, JH7100_CLK_PERH0_SRC),
  258. JH7100_GDIV(JH7100_CLK_TIMER6_CORE, "timer6_coreclk", 0, 63, JH7100_CLK_PERH0_SRC),
  259. JH7100_GATE(JH7100_CLK_VP6INTC_APB, "vp6intc_apb", 0, JH7100_CLK_APB2_BUS),
  260. JH7100_GATE(JH7100_CLK_PWM_APB, "pwm_apb", 0, JH7100_CLK_APB2_BUS),
  261. JH7100_GATE(JH7100_CLK_MSI_APB, "msi_apb", 0, JH7100_CLK_APB2_BUS),
  262. JH7100_GATE(JH7100_CLK_TEMP_APB, "temp_apb", 0, JH7100_CLK_APB2_BUS),
  263. JH7100_GDIV(JH7100_CLK_TEMP_SENSE, "temp_sense", 0, 31, JH7100_CLK_OSC_SYS),
  264. JH7100_GATE(JH7100_CLK_SYSERR_APB, "syserr_apb", 0, JH7100_CLK_APB2_BUS),
  265. };
  266. static struct jh7100_clk *jh7100_clk_from(struct clk_hw *hw)
  267. {
  268. return container_of(hw, struct jh7100_clk, hw);
  269. }
  270. static struct jh7100_clk_priv *jh7100_priv_from(struct jh7100_clk *clk)
  271. {
  272. return container_of(clk, struct jh7100_clk_priv, reg[clk->idx]);
  273. }
  274. static u32 jh7100_clk_reg_get(struct jh7100_clk *clk)
  275. {
  276. struct jh7100_clk_priv *priv = jh7100_priv_from(clk);
  277. void __iomem *reg = priv->base + 4 * clk->idx;
  278. return readl_relaxed(reg);
  279. }
  280. static void jh7100_clk_reg_rmw(struct jh7100_clk *clk, u32 mask, u32 value)
  281. {
  282. struct jh7100_clk_priv *priv = jh7100_priv_from(clk);
  283. void __iomem *reg = priv->base + 4 * clk->idx;
  284. unsigned long flags;
  285. spin_lock_irqsave(&priv->rmw_lock, flags);
  286. value |= readl_relaxed(reg) & ~mask;
  287. writel_relaxed(value, reg);
  288. spin_unlock_irqrestore(&priv->rmw_lock, flags);
  289. }
  290. static int jh7100_clk_enable(struct clk_hw *hw)
  291. {
  292. struct jh7100_clk *clk = jh7100_clk_from(hw);
  293. jh7100_clk_reg_rmw(clk, JH7100_CLK_ENABLE, JH7100_CLK_ENABLE);
  294. return 0;
  295. }
  296. static void jh7100_clk_disable(struct clk_hw *hw)
  297. {
  298. struct jh7100_clk *clk = jh7100_clk_from(hw);
  299. jh7100_clk_reg_rmw(clk, JH7100_CLK_ENABLE, 0);
  300. }
  301. static int jh7100_clk_is_enabled(struct clk_hw *hw)
  302. {
  303. struct jh7100_clk *clk = jh7100_clk_from(hw);
  304. return !!(jh7100_clk_reg_get(clk) & JH7100_CLK_ENABLE);
  305. }
  306. static unsigned long jh7100_clk_recalc_rate(struct clk_hw *hw,
  307. unsigned long parent_rate)
  308. {
  309. struct jh7100_clk *clk = jh7100_clk_from(hw);
  310. u32 div = jh7100_clk_reg_get(clk) & JH7100_CLK_DIV_MASK;
  311. return div ? parent_rate / div : 0;
  312. }
  313. static int jh7100_clk_determine_rate(struct clk_hw *hw,
  314. struct clk_rate_request *req)
  315. {
  316. struct jh7100_clk *clk = jh7100_clk_from(hw);
  317. unsigned long parent = req->best_parent_rate;
  318. unsigned long rate = clamp(req->rate, req->min_rate, req->max_rate);
  319. unsigned long div = min_t(unsigned long, DIV_ROUND_UP(parent, rate), clk->max_div);
  320. unsigned long result = parent / div;
  321. /*
  322. * we want the result clamped by min_rate and max_rate if possible:
  323. * case 1: div hits the max divider value, which means it's less than
  324. * parent / rate, so the result is greater than rate and min_rate in
  325. * particular. we can't do anything about result > max_rate because the
  326. * divider doesn't go any further.
  327. * case 2: div = DIV_ROUND_UP(parent, rate) which means the result is
  328. * always lower or equal to rate and max_rate. however the result may
  329. * turn out lower than min_rate, but then the next higher rate is fine:
  330. * div - 1 = ceil(parent / rate) - 1 < parent / rate
  331. * and thus
  332. * min_rate <= rate < parent / (div - 1)
  333. */
  334. if (result < req->min_rate && div > 1)
  335. result = parent / (div - 1);
  336. req->rate = result;
  337. return 0;
  338. }
  339. static int jh7100_clk_set_rate(struct clk_hw *hw,
  340. unsigned long rate,
  341. unsigned long parent_rate)
  342. {
  343. struct jh7100_clk *clk = jh7100_clk_from(hw);
  344. unsigned long div = clamp(DIV_ROUND_CLOSEST(parent_rate, rate),
  345. 1UL, (unsigned long)clk->max_div);
  346. jh7100_clk_reg_rmw(clk, JH7100_CLK_DIV_MASK, div);
  347. return 0;
  348. }
  349. static unsigned long jh7100_clk_frac_recalc_rate(struct clk_hw *hw,
  350. unsigned long parent_rate)
  351. {
  352. struct jh7100_clk *clk = jh7100_clk_from(hw);
  353. u32 reg = jh7100_clk_reg_get(clk);
  354. unsigned long div100 = 100 * (reg & JH7100_CLK_INT_MASK) +
  355. ((reg & JH7100_CLK_FRAC_MASK) >> JH7100_CLK_FRAC_SHIFT);
  356. return (div100 >= JH7100_CLK_FRAC_MIN) ? 100 * parent_rate / div100 : 0;
  357. }
  358. static int jh7100_clk_frac_determine_rate(struct clk_hw *hw,
  359. struct clk_rate_request *req)
  360. {
  361. unsigned long parent100 = 100 * req->best_parent_rate;
  362. unsigned long rate = clamp(req->rate, req->min_rate, req->max_rate);
  363. unsigned long div100 = clamp(DIV_ROUND_CLOSEST(parent100, rate),
  364. JH7100_CLK_FRAC_MIN, JH7100_CLK_FRAC_MAX);
  365. unsigned long result = parent100 / div100;
  366. /* clamp the result as in jh7100_clk_determine_rate() above */
  367. if (result > req->max_rate && div100 < JH7100_CLK_FRAC_MAX)
  368. result = parent100 / (div100 + 1);
  369. if (result < req->min_rate && div100 > JH7100_CLK_FRAC_MIN)
  370. result = parent100 / (div100 - 1);
  371. req->rate = result;
  372. return 0;
  373. }
  374. static int jh7100_clk_frac_set_rate(struct clk_hw *hw,
  375. unsigned long rate,
  376. unsigned long parent_rate)
  377. {
  378. struct jh7100_clk *clk = jh7100_clk_from(hw);
  379. unsigned long div100 = clamp(DIV_ROUND_CLOSEST(100 * parent_rate, rate),
  380. JH7100_CLK_FRAC_MIN, JH7100_CLK_FRAC_MAX);
  381. u32 value = ((div100 % 100) << JH7100_CLK_FRAC_SHIFT) | (div100 / 100);
  382. jh7100_clk_reg_rmw(clk, JH7100_CLK_DIV_MASK, value);
  383. return 0;
  384. }
  385. static u8 jh7100_clk_get_parent(struct clk_hw *hw)
  386. {
  387. struct jh7100_clk *clk = jh7100_clk_from(hw);
  388. u32 value = jh7100_clk_reg_get(clk);
  389. return (value & JH7100_CLK_MUX_MASK) >> JH7100_CLK_MUX_SHIFT;
  390. }
  391. static int jh7100_clk_set_parent(struct clk_hw *hw, u8 index)
  392. {
  393. struct jh7100_clk *clk = jh7100_clk_from(hw);
  394. u32 value = (u32)index << JH7100_CLK_MUX_SHIFT;
  395. jh7100_clk_reg_rmw(clk, JH7100_CLK_MUX_MASK, value);
  396. return 0;
  397. }
  398. static int jh7100_clk_mux_determine_rate(struct clk_hw *hw,
  399. struct clk_rate_request *req)
  400. {
  401. return clk_mux_determine_rate_flags(hw, req, 0);
  402. }
  403. static int jh7100_clk_get_phase(struct clk_hw *hw)
  404. {
  405. struct jh7100_clk *clk = jh7100_clk_from(hw);
  406. u32 value = jh7100_clk_reg_get(clk);
  407. return (value & JH7100_CLK_INVERT) ? 180 : 0;
  408. }
  409. static int jh7100_clk_set_phase(struct clk_hw *hw, int degrees)
  410. {
  411. struct jh7100_clk *clk = jh7100_clk_from(hw);
  412. u32 value;
  413. if (degrees == 0)
  414. value = 0;
  415. else if (degrees == 180)
  416. value = JH7100_CLK_INVERT;
  417. else
  418. return -EINVAL;
  419. jh7100_clk_reg_rmw(clk, JH7100_CLK_INVERT, value);
  420. return 0;
  421. }
  422. #ifdef CONFIG_DEBUG_FS
  423. static void jh7100_clk_debug_init(struct clk_hw *hw, struct dentry *dentry)
  424. {
  425. static const struct debugfs_reg32 jh7100_clk_reg = {
  426. .name = "CTRL",
  427. .offset = 0,
  428. };
  429. struct jh7100_clk *clk = jh7100_clk_from(hw);
  430. struct jh7100_clk_priv *priv = jh7100_priv_from(clk);
  431. struct debugfs_regset32 *regset;
  432. regset = devm_kzalloc(priv->dev, sizeof(*regset), GFP_KERNEL);
  433. if (!regset)
  434. return;
  435. regset->regs = &jh7100_clk_reg;
  436. regset->nregs = 1;
  437. regset->base = priv->base + 4 * clk->idx;
  438. debugfs_create_regset32("registers", 0400, dentry, regset);
  439. }
  440. #else
  441. #define jh7100_clk_debug_init NULL
  442. #endif
  443. static const struct clk_ops jh7100_clk_gate_ops = {
  444. .enable = jh7100_clk_enable,
  445. .disable = jh7100_clk_disable,
  446. .is_enabled = jh7100_clk_is_enabled,
  447. .debug_init = jh7100_clk_debug_init,
  448. };
  449. static const struct clk_ops jh7100_clk_div_ops = {
  450. .recalc_rate = jh7100_clk_recalc_rate,
  451. .determine_rate = jh7100_clk_determine_rate,
  452. .set_rate = jh7100_clk_set_rate,
  453. .debug_init = jh7100_clk_debug_init,
  454. };
  455. static const struct clk_ops jh7100_clk_fdiv_ops = {
  456. .recalc_rate = jh7100_clk_frac_recalc_rate,
  457. .determine_rate = jh7100_clk_frac_determine_rate,
  458. .set_rate = jh7100_clk_frac_set_rate,
  459. .debug_init = jh7100_clk_debug_init,
  460. };
  461. static const struct clk_ops jh7100_clk_gdiv_ops = {
  462. .enable = jh7100_clk_enable,
  463. .disable = jh7100_clk_disable,
  464. .is_enabled = jh7100_clk_is_enabled,
  465. .recalc_rate = jh7100_clk_recalc_rate,
  466. .determine_rate = jh7100_clk_determine_rate,
  467. .set_rate = jh7100_clk_set_rate,
  468. .debug_init = jh7100_clk_debug_init,
  469. };
  470. static const struct clk_ops jh7100_clk_mux_ops = {
  471. .determine_rate = jh7100_clk_mux_determine_rate,
  472. .set_parent = jh7100_clk_set_parent,
  473. .get_parent = jh7100_clk_get_parent,
  474. .debug_init = jh7100_clk_debug_init,
  475. };
  476. static const struct clk_ops jh7100_clk_gmux_ops = {
  477. .enable = jh7100_clk_enable,
  478. .disable = jh7100_clk_disable,
  479. .is_enabled = jh7100_clk_is_enabled,
  480. .determine_rate = jh7100_clk_mux_determine_rate,
  481. .set_parent = jh7100_clk_set_parent,
  482. .get_parent = jh7100_clk_get_parent,
  483. .debug_init = jh7100_clk_debug_init,
  484. };
  485. static const struct clk_ops jh7100_clk_mdiv_ops = {
  486. .recalc_rate = jh7100_clk_recalc_rate,
  487. .determine_rate = jh7100_clk_determine_rate,
  488. .get_parent = jh7100_clk_get_parent,
  489. .set_parent = jh7100_clk_set_parent,
  490. .set_rate = jh7100_clk_set_rate,
  491. .debug_init = jh7100_clk_debug_init,
  492. };
  493. static const struct clk_ops jh7100_clk_gmd_ops = {
  494. .enable = jh7100_clk_enable,
  495. .disable = jh7100_clk_disable,
  496. .is_enabled = jh7100_clk_is_enabled,
  497. .recalc_rate = jh7100_clk_recalc_rate,
  498. .determine_rate = jh7100_clk_determine_rate,
  499. .get_parent = jh7100_clk_get_parent,
  500. .set_parent = jh7100_clk_set_parent,
  501. .set_rate = jh7100_clk_set_rate,
  502. .debug_init = jh7100_clk_debug_init,
  503. };
  504. static const struct clk_ops jh7100_clk_inv_ops = {
  505. .get_phase = jh7100_clk_get_phase,
  506. .set_phase = jh7100_clk_set_phase,
  507. .debug_init = jh7100_clk_debug_init,
  508. };
  509. const struct clk_ops *starfive_jh7100_clk_ops(u32 max)
  510. {
  511. if (max & JH7100_CLK_DIV_MASK) {
  512. if (max & JH7100_CLK_MUX_MASK) {
  513. if (max & JH7100_CLK_ENABLE)
  514. return &jh7100_clk_gmd_ops;
  515. return &jh7100_clk_mdiv_ops;
  516. }
  517. if (max & JH7100_CLK_ENABLE)
  518. return &jh7100_clk_gdiv_ops;
  519. if (max == JH7100_CLK_FRAC_MAX)
  520. return &jh7100_clk_fdiv_ops;
  521. return &jh7100_clk_div_ops;
  522. }
  523. if (max & JH7100_CLK_MUX_MASK) {
  524. if (max & JH7100_CLK_ENABLE)
  525. return &jh7100_clk_gmux_ops;
  526. return &jh7100_clk_mux_ops;
  527. }
  528. if (max & JH7100_CLK_ENABLE)
  529. return &jh7100_clk_gate_ops;
  530. return &jh7100_clk_inv_ops;
  531. }
  532. EXPORT_SYMBOL_GPL(starfive_jh7100_clk_ops);
  533. static struct clk_hw *jh7100_clk_get(struct of_phandle_args *clkspec, void *data)
  534. {
  535. struct jh7100_clk_priv *priv = data;
  536. unsigned int idx = clkspec->args[0];
  537. if (idx < JH7100_CLK_PLL0_OUT)
  538. return &priv->reg[idx].hw;
  539. if (idx < JH7100_CLK_END)
  540. return priv->pll[idx - JH7100_CLK_PLL0_OUT];
  541. return ERR_PTR(-EINVAL);
  542. }
  543. static int __init clk_starfive_jh7100_probe(struct platform_device *pdev)
  544. {
  545. struct jh7100_clk_priv *priv;
  546. unsigned int idx;
  547. int ret;
  548. priv = devm_kzalloc(&pdev->dev, struct_size(priv, reg, JH7100_CLK_PLL0_OUT), GFP_KERNEL);
  549. if (!priv)
  550. return -ENOMEM;
  551. spin_lock_init(&priv->rmw_lock);
  552. priv->dev = &pdev->dev;
  553. priv->base = devm_platform_ioremap_resource(pdev, 0);
  554. if (IS_ERR(priv->base))
  555. return PTR_ERR(priv->base);
  556. priv->pll[0] = devm_clk_hw_register_fixed_factor(priv->dev, "pll0_out",
  557. "osc_sys", 0, 40, 1);
  558. if (IS_ERR(priv->pll[0]))
  559. return PTR_ERR(priv->pll[0]);
  560. priv->pll[1] = devm_clk_hw_register_fixed_factor(priv->dev, "pll1_out",
  561. "osc_sys", 0, 64, 1);
  562. if (IS_ERR(priv->pll[1]))
  563. return PTR_ERR(priv->pll[1]);
  564. priv->pll[2] = devm_clk_hw_register_fixed_factor(priv->dev, "pll2_out",
  565. "pll2_refclk", 0, 55, 1);
  566. if (IS_ERR(priv->pll[2]))
  567. return PTR_ERR(priv->pll[2]);
  568. for (idx = 0; idx < JH7100_CLK_PLL0_OUT; idx++) {
  569. u32 max = jh7100_clk_data[idx].max;
  570. struct clk_parent_data parents[4] = {};
  571. struct clk_init_data init = {
  572. .name = jh7100_clk_data[idx].name,
  573. .ops = starfive_jh7100_clk_ops(max),
  574. .parent_data = parents,
  575. .num_parents = ((max & JH7100_CLK_MUX_MASK) >> JH7100_CLK_MUX_SHIFT) + 1,
  576. .flags = jh7100_clk_data[idx].flags,
  577. };
  578. struct jh7100_clk *clk = &priv->reg[idx];
  579. unsigned int i;
  580. for (i = 0; i < init.num_parents; i++) {
  581. unsigned int pidx = jh7100_clk_data[idx].parents[i];
  582. if (pidx < JH7100_CLK_PLL0_OUT)
  583. parents[i].hw = &priv->reg[pidx].hw;
  584. else if (pidx < JH7100_CLK_END)
  585. parents[i].hw = priv->pll[pidx - JH7100_CLK_PLL0_OUT];
  586. else if (pidx == JH7100_CLK_OSC_SYS)
  587. parents[i].fw_name = "osc_sys";
  588. else if (pidx == JH7100_CLK_OSC_AUD)
  589. parents[i].fw_name = "osc_aud";
  590. else if (pidx == JH7100_CLK_GMAC_RMII_REF)
  591. parents[i].fw_name = "gmac_rmii_ref";
  592. else if (pidx == JH7100_CLK_GMAC_GR_MII_RX)
  593. parents[i].fw_name = "gmac_gr_mii_rxclk";
  594. }
  595. clk->hw.init = &init;
  596. clk->idx = idx;
  597. clk->max_div = max & JH7100_CLK_DIV_MASK;
  598. ret = devm_clk_hw_register(priv->dev, &clk->hw);
  599. if (ret)
  600. return ret;
  601. }
  602. return devm_of_clk_add_hw_provider(priv->dev, jh7100_clk_get, priv);
  603. }
  604. static const struct of_device_id clk_starfive_jh7100_match[] = {
  605. { .compatible = "starfive,jh7100-clkgen" },
  606. { /* sentinel */ }
  607. };
  608. static struct platform_driver clk_starfive_jh7100_driver = {
  609. .driver = {
  610. .name = "clk-starfive-jh7100",
  611. .of_match_table = clk_starfive_jh7100_match,
  612. .suppress_bind_attrs = true,
  613. },
  614. };
  615. builtin_platform_driver_probe(clk_starfive_jh7100_driver, clk_starfive_jh7100_probe);