clk-starfive-jh7100-audio.c 6.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * StarFive JH7100 Audio Clock Driver
  4. *
  5. * Copyright (C) 2021 Emil Renner Berthing <[email protected]>
  6. */
  7. #include <linux/bits.h>
  8. #include <linux/clk-provider.h>
  9. #include <linux/device.h>
  10. #include <linux/kernel.h>
  11. #include <linux/mod_devicetable.h>
  12. #include <linux/module.h>
  13. #include <linux/of_device.h>
  14. #include <linux/platform_device.h>
  15. #include <dt-bindings/clock/starfive-jh7100-audio.h>
  16. #include "clk-starfive-jh7100.h"
  17. /* external clocks */
  18. #define JH7100_AUDCLK_AUDIO_SRC (JH7100_AUDCLK_END + 0)
  19. #define JH7100_AUDCLK_AUDIO_12288 (JH7100_AUDCLK_END + 1)
  20. #define JH7100_AUDCLK_DOM7AHB_BUS (JH7100_AUDCLK_END + 2)
  21. #define JH7100_AUDCLK_I2SADC_BCLK_IOPAD (JH7100_AUDCLK_END + 3)
  22. #define JH7100_AUDCLK_I2SADC_LRCLK_IOPAD (JH7100_AUDCLK_END + 4)
  23. #define JH7100_AUDCLK_I2SDAC_BCLK_IOPAD (JH7100_AUDCLK_END + 5)
  24. #define JH7100_AUDCLK_I2SDAC_LRCLK_IOPAD (JH7100_AUDCLK_END + 6)
  25. #define JH7100_AUDCLK_VAD_INTMEM (JH7100_AUDCLK_END + 7)
  26. static const struct jh7100_clk_data jh7100_audclk_data[] = {
  27. JH7100__GMD(JH7100_AUDCLK_ADC_MCLK, "adc_mclk", 0, 15, 2,
  28. JH7100_AUDCLK_AUDIO_SRC,
  29. JH7100_AUDCLK_AUDIO_12288),
  30. JH7100__GMD(JH7100_AUDCLK_I2S1_MCLK, "i2s1_mclk", 0, 15, 2,
  31. JH7100_AUDCLK_AUDIO_SRC,
  32. JH7100_AUDCLK_AUDIO_12288),
  33. JH7100_GATE(JH7100_AUDCLK_I2SADC_APB, "i2sadc_apb", 0, JH7100_AUDCLK_APB0_BUS),
  34. JH7100_MDIV(JH7100_AUDCLK_I2SADC_BCLK, "i2sadc_bclk", 31, 2,
  35. JH7100_AUDCLK_ADC_MCLK,
  36. JH7100_AUDCLK_I2SADC_BCLK_IOPAD),
  37. JH7100__INV(JH7100_AUDCLK_I2SADC_BCLK_N, "i2sadc_bclk_n", JH7100_AUDCLK_I2SADC_BCLK),
  38. JH7100_MDIV(JH7100_AUDCLK_I2SADC_LRCLK, "i2sadc_lrclk", 63, 3,
  39. JH7100_AUDCLK_I2SADC_BCLK_N,
  40. JH7100_AUDCLK_I2SADC_LRCLK_IOPAD,
  41. JH7100_AUDCLK_I2SADC_BCLK),
  42. JH7100_GATE(JH7100_AUDCLK_PDM_APB, "pdm_apb", 0, JH7100_AUDCLK_APB0_BUS),
  43. JH7100__GMD(JH7100_AUDCLK_PDM_MCLK, "pdm_mclk", 0, 15, 2,
  44. JH7100_AUDCLK_AUDIO_SRC,
  45. JH7100_AUDCLK_AUDIO_12288),
  46. JH7100_GATE(JH7100_AUDCLK_I2SVAD_APB, "i2svad_apb", 0, JH7100_AUDCLK_APB0_BUS),
  47. JH7100__GMD(JH7100_AUDCLK_SPDIF, "spdif", 0, 15, 2,
  48. JH7100_AUDCLK_AUDIO_SRC,
  49. JH7100_AUDCLK_AUDIO_12288),
  50. JH7100_GATE(JH7100_AUDCLK_SPDIF_APB, "spdif_apb", 0, JH7100_AUDCLK_APB0_BUS),
  51. JH7100_GATE(JH7100_AUDCLK_PWMDAC_APB, "pwmdac_apb", 0, JH7100_AUDCLK_APB0_BUS),
  52. JH7100__GMD(JH7100_AUDCLK_DAC_MCLK, "dac_mclk", 0, 15, 2,
  53. JH7100_AUDCLK_AUDIO_SRC,
  54. JH7100_AUDCLK_AUDIO_12288),
  55. JH7100_GATE(JH7100_AUDCLK_I2SDAC_APB, "i2sdac_apb", 0, JH7100_AUDCLK_APB0_BUS),
  56. JH7100_MDIV(JH7100_AUDCLK_I2SDAC_BCLK, "i2sdac_bclk", 31, 2,
  57. JH7100_AUDCLK_DAC_MCLK,
  58. JH7100_AUDCLK_I2SDAC_BCLK_IOPAD),
  59. JH7100__INV(JH7100_AUDCLK_I2SDAC_BCLK_N, "i2sdac_bclk_n", JH7100_AUDCLK_I2SDAC_BCLK),
  60. JH7100_MDIV(JH7100_AUDCLK_I2SDAC_LRCLK, "i2sdac_lrclk", 31, 2,
  61. JH7100_AUDCLK_I2S1_MCLK,
  62. JH7100_AUDCLK_I2SDAC_BCLK_IOPAD),
  63. JH7100_GATE(JH7100_AUDCLK_I2S1_APB, "i2s1_apb", 0, JH7100_AUDCLK_APB0_BUS),
  64. JH7100_MDIV(JH7100_AUDCLK_I2S1_BCLK, "i2s1_bclk", 31, 2,
  65. JH7100_AUDCLK_I2S1_MCLK,
  66. JH7100_AUDCLK_I2SDAC_BCLK_IOPAD),
  67. JH7100__INV(JH7100_AUDCLK_I2S1_BCLK_N, "i2s1_bclk_n", JH7100_AUDCLK_I2S1_BCLK),
  68. JH7100_MDIV(JH7100_AUDCLK_I2S1_LRCLK, "i2s1_lrclk", 63, 3,
  69. JH7100_AUDCLK_I2S1_BCLK_N,
  70. JH7100_AUDCLK_I2SDAC_LRCLK_IOPAD),
  71. JH7100_GATE(JH7100_AUDCLK_I2SDAC16K_APB, "i2s1dac16k_apb", 0, JH7100_AUDCLK_APB0_BUS),
  72. JH7100__DIV(JH7100_AUDCLK_APB0_BUS, "apb0_bus", 8, JH7100_AUDCLK_DOM7AHB_BUS),
  73. JH7100_GATE(JH7100_AUDCLK_DMA1P_AHB, "dma1p_ahb", 0, JH7100_AUDCLK_DOM7AHB_BUS),
  74. JH7100_GATE(JH7100_AUDCLK_USB_APB, "usb_apb", CLK_IGNORE_UNUSED, JH7100_AUDCLK_APB_EN),
  75. JH7100_GDIV(JH7100_AUDCLK_USB_LPM, "usb_lpm", CLK_IGNORE_UNUSED, 4, JH7100_AUDCLK_USB_APB),
  76. JH7100_GDIV(JH7100_AUDCLK_USB_STB, "usb_stb", CLK_IGNORE_UNUSED, 3, JH7100_AUDCLK_USB_APB),
  77. JH7100__DIV(JH7100_AUDCLK_APB_EN, "apb_en", 8, JH7100_AUDCLK_DOM7AHB_BUS),
  78. JH7100__MUX(JH7100_AUDCLK_VAD_MEM, "vad_mem", 2,
  79. JH7100_AUDCLK_VAD_INTMEM,
  80. JH7100_AUDCLK_AUDIO_12288),
  81. };
  82. static struct clk_hw *jh7100_audclk_get(struct of_phandle_args *clkspec, void *data)
  83. {
  84. struct jh7100_clk_priv *priv = data;
  85. unsigned int idx = clkspec->args[0];
  86. if (idx < JH7100_AUDCLK_END)
  87. return &priv->reg[idx].hw;
  88. return ERR_PTR(-EINVAL);
  89. }
  90. static int jh7100_audclk_probe(struct platform_device *pdev)
  91. {
  92. struct jh7100_clk_priv *priv;
  93. unsigned int idx;
  94. int ret;
  95. priv = devm_kzalloc(&pdev->dev, struct_size(priv, reg, JH7100_AUDCLK_END), GFP_KERNEL);
  96. if (!priv)
  97. return -ENOMEM;
  98. spin_lock_init(&priv->rmw_lock);
  99. priv->dev = &pdev->dev;
  100. priv->base = devm_platform_ioremap_resource(pdev, 0);
  101. if (IS_ERR(priv->base))
  102. return PTR_ERR(priv->base);
  103. for (idx = 0; idx < JH7100_AUDCLK_END; idx++) {
  104. u32 max = jh7100_audclk_data[idx].max;
  105. struct clk_parent_data parents[4] = {};
  106. struct clk_init_data init = {
  107. .name = jh7100_audclk_data[idx].name,
  108. .ops = starfive_jh7100_clk_ops(max),
  109. .parent_data = parents,
  110. .num_parents = ((max & JH7100_CLK_MUX_MASK) >> JH7100_CLK_MUX_SHIFT) + 1,
  111. .flags = jh7100_audclk_data[idx].flags,
  112. };
  113. struct jh7100_clk *clk = &priv->reg[idx];
  114. unsigned int i;
  115. for (i = 0; i < init.num_parents; i++) {
  116. unsigned int pidx = jh7100_audclk_data[idx].parents[i];
  117. if (pidx < JH7100_AUDCLK_END)
  118. parents[i].hw = &priv->reg[pidx].hw;
  119. else if (pidx == JH7100_AUDCLK_AUDIO_SRC)
  120. parents[i].fw_name = "audio_src";
  121. else if (pidx == JH7100_AUDCLK_AUDIO_12288)
  122. parents[i].fw_name = "audio_12288";
  123. else if (pidx == JH7100_AUDCLK_DOM7AHB_BUS)
  124. parents[i].fw_name = "dom7ahb_bus";
  125. }
  126. clk->hw.init = &init;
  127. clk->idx = idx;
  128. clk->max_div = max & JH7100_CLK_DIV_MASK;
  129. ret = devm_clk_hw_register(priv->dev, &clk->hw);
  130. if (ret)
  131. return ret;
  132. }
  133. return devm_of_clk_add_hw_provider(priv->dev, jh7100_audclk_get, priv);
  134. }
  135. static const struct of_device_id jh7100_audclk_match[] = {
  136. { .compatible = "starfive,jh7100-audclk" },
  137. { /* sentinel */ }
  138. };
  139. MODULE_DEVICE_TABLE(of, jh7100_audclk_match);
  140. static struct platform_driver jh7100_audclk_driver = {
  141. .probe = jh7100_audclk_probe,
  142. .driver = {
  143. .name = "clk-starfive-jh7100-audio",
  144. .of_match_table = jh7100_audclk_match,
  145. },
  146. };
  147. module_platform_driver(jh7100_audclk_driver);
  148. MODULE_AUTHOR("Emil Renner Berthing");
  149. MODULE_DESCRIPTION("StarFive JH7100 audio clock driver");
  150. MODULE_LICENSE("GPL v2");