clk-s5pv210-audss.c 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2014 Tomasz Figa <[email protected]>
  4. *
  5. * Based on Exynos Audio Subsystem Clock Controller driver:
  6. *
  7. * Copyright (c) 2013 Samsung Electronics Co., Ltd.
  8. * Author: Padmavathi Venna <[email protected]>
  9. *
  10. * Driver for Audio Subsystem Clock Controller of S5PV210-compatible SoCs.
  11. */
  12. #include <linux/io.h>
  13. #include <linux/clk.h>
  14. #include <linux/clk-provider.h>
  15. #include <linux/of_address.h>
  16. #include <linux/syscore_ops.h>
  17. #include <linux/init.h>
  18. #include <linux/platform_device.h>
  19. #include <dt-bindings/clock/s5pv210-audss.h>
  20. static DEFINE_SPINLOCK(lock);
  21. static void __iomem *reg_base;
  22. static struct clk_hw_onecell_data *clk_data;
  23. #define ASS_CLK_SRC 0x0
  24. #define ASS_CLK_DIV 0x4
  25. #define ASS_CLK_GATE 0x8
  26. #ifdef CONFIG_PM_SLEEP
  27. static unsigned long reg_save[][2] = {
  28. {ASS_CLK_SRC, 0},
  29. {ASS_CLK_DIV, 0},
  30. {ASS_CLK_GATE, 0},
  31. };
  32. static int s5pv210_audss_clk_suspend(void)
  33. {
  34. int i;
  35. for (i = 0; i < ARRAY_SIZE(reg_save); i++)
  36. reg_save[i][1] = readl(reg_base + reg_save[i][0]);
  37. return 0;
  38. }
  39. static void s5pv210_audss_clk_resume(void)
  40. {
  41. int i;
  42. for (i = 0; i < ARRAY_SIZE(reg_save); i++)
  43. writel(reg_save[i][1], reg_base + reg_save[i][0]);
  44. }
  45. static struct syscore_ops s5pv210_audss_clk_syscore_ops = {
  46. .suspend = s5pv210_audss_clk_suspend,
  47. .resume = s5pv210_audss_clk_resume,
  48. };
  49. #endif /* CONFIG_PM_SLEEP */
  50. /* register s5pv210_audss clocks */
  51. static int s5pv210_audss_clk_probe(struct platform_device *pdev)
  52. {
  53. int i, ret = 0;
  54. const char *mout_audss_p[2];
  55. const char *mout_i2s_p[3];
  56. const char *hclk_p;
  57. struct clk_hw **clk_table;
  58. struct clk *hclk, *pll_ref, *pll_in, *cdclk, *sclk_audio;
  59. reg_base = devm_platform_ioremap_resource(pdev, 0);
  60. if (IS_ERR(reg_base))
  61. return PTR_ERR(reg_base);
  62. clk_data = devm_kzalloc(&pdev->dev,
  63. struct_size(clk_data, hws, AUDSS_MAX_CLKS),
  64. GFP_KERNEL);
  65. if (!clk_data)
  66. return -ENOMEM;
  67. clk_data->num = AUDSS_MAX_CLKS;
  68. clk_table = clk_data->hws;
  69. hclk = devm_clk_get(&pdev->dev, "hclk");
  70. if (IS_ERR(hclk)) {
  71. dev_err(&pdev->dev, "failed to get hclk clock\n");
  72. return PTR_ERR(hclk);
  73. }
  74. pll_in = devm_clk_get(&pdev->dev, "fout_epll");
  75. if (IS_ERR(pll_in)) {
  76. dev_err(&pdev->dev, "failed to get fout_epll clock\n");
  77. return PTR_ERR(pll_in);
  78. }
  79. sclk_audio = devm_clk_get(&pdev->dev, "sclk_audio0");
  80. if (IS_ERR(sclk_audio)) {
  81. dev_err(&pdev->dev, "failed to get sclk_audio0 clock\n");
  82. return PTR_ERR(sclk_audio);
  83. }
  84. /* iiscdclk0 is an optional external I2S codec clock */
  85. cdclk = devm_clk_get(&pdev->dev, "iiscdclk0");
  86. pll_ref = devm_clk_get(&pdev->dev, "xxti");
  87. if (!IS_ERR(pll_ref))
  88. mout_audss_p[0] = __clk_get_name(pll_ref);
  89. else
  90. mout_audss_p[0] = "xxti";
  91. mout_audss_p[1] = __clk_get_name(pll_in);
  92. clk_table[CLK_MOUT_AUDSS] = clk_hw_register_mux(NULL, "mout_audss",
  93. mout_audss_p, ARRAY_SIZE(mout_audss_p),
  94. CLK_SET_RATE_NO_REPARENT,
  95. reg_base + ASS_CLK_SRC, 0, 1, 0, &lock);
  96. mout_i2s_p[0] = "mout_audss";
  97. if (!IS_ERR(cdclk))
  98. mout_i2s_p[1] = __clk_get_name(cdclk);
  99. else
  100. mout_i2s_p[1] = "iiscdclk0";
  101. mout_i2s_p[2] = __clk_get_name(sclk_audio);
  102. clk_table[CLK_MOUT_I2S_A] = clk_hw_register_mux(NULL, "mout_i2s_audss",
  103. mout_i2s_p, ARRAY_SIZE(mout_i2s_p),
  104. CLK_SET_RATE_NO_REPARENT,
  105. reg_base + ASS_CLK_SRC, 2, 2, 0, &lock);
  106. clk_table[CLK_DOUT_AUD_BUS] = clk_hw_register_divider(NULL,
  107. "dout_aud_bus", "mout_audss", 0,
  108. reg_base + ASS_CLK_DIV, 0, 4, 0, &lock);
  109. clk_table[CLK_DOUT_I2S_A] = clk_hw_register_divider(NULL,
  110. "dout_i2s_audss", "mout_i2s_audss", 0,
  111. reg_base + ASS_CLK_DIV, 4, 4, 0, &lock);
  112. clk_table[CLK_I2S] = clk_hw_register_gate(NULL, "i2s_audss",
  113. "dout_i2s_audss", CLK_SET_RATE_PARENT,
  114. reg_base + ASS_CLK_GATE, 6, 0, &lock);
  115. hclk_p = __clk_get_name(hclk);
  116. clk_table[CLK_HCLK_I2S] = clk_hw_register_gate(NULL, "hclk_i2s_audss",
  117. hclk_p, CLK_IGNORE_UNUSED,
  118. reg_base + ASS_CLK_GATE, 5, 0, &lock);
  119. clk_table[CLK_HCLK_UART] = clk_hw_register_gate(NULL, "hclk_uart_audss",
  120. hclk_p, CLK_IGNORE_UNUSED,
  121. reg_base + ASS_CLK_GATE, 4, 0, &lock);
  122. clk_table[CLK_HCLK_HWA] = clk_hw_register_gate(NULL, "hclk_hwa_audss",
  123. hclk_p, CLK_IGNORE_UNUSED,
  124. reg_base + ASS_CLK_GATE, 3, 0, &lock);
  125. clk_table[CLK_HCLK_DMA] = clk_hw_register_gate(NULL, "hclk_dma_audss",
  126. hclk_p, CLK_IGNORE_UNUSED,
  127. reg_base + ASS_CLK_GATE, 2, 0, &lock);
  128. clk_table[CLK_HCLK_BUF] = clk_hw_register_gate(NULL, "hclk_buf_audss",
  129. hclk_p, CLK_IGNORE_UNUSED,
  130. reg_base + ASS_CLK_GATE, 1, 0, &lock);
  131. clk_table[CLK_HCLK_RP] = clk_hw_register_gate(NULL, "hclk_rp_audss",
  132. hclk_p, CLK_IGNORE_UNUSED,
  133. reg_base + ASS_CLK_GATE, 0, 0, &lock);
  134. for (i = 0; i < clk_data->num; i++) {
  135. if (IS_ERR(clk_table[i])) {
  136. dev_err(&pdev->dev, "failed to register clock %d\n", i);
  137. ret = PTR_ERR(clk_table[i]);
  138. goto unregister;
  139. }
  140. }
  141. ret = of_clk_add_hw_provider(pdev->dev.of_node, of_clk_hw_onecell_get,
  142. clk_data);
  143. if (ret) {
  144. dev_err(&pdev->dev, "failed to add clock provider\n");
  145. goto unregister;
  146. }
  147. #ifdef CONFIG_PM_SLEEP
  148. register_syscore_ops(&s5pv210_audss_clk_syscore_ops);
  149. #endif
  150. return 0;
  151. unregister:
  152. for (i = 0; i < clk_data->num; i++) {
  153. if (!IS_ERR(clk_table[i]))
  154. clk_hw_unregister(clk_table[i]);
  155. }
  156. return ret;
  157. }
  158. static const struct of_device_id s5pv210_audss_clk_of_match[] = {
  159. { .compatible = "samsung,s5pv210-audss-clock", },
  160. {},
  161. };
  162. static struct platform_driver s5pv210_audss_clk_driver = {
  163. .driver = {
  164. .name = "s5pv210-audss-clk",
  165. .suppress_bind_attrs = true,
  166. .of_match_table = s5pv210_audss_clk_of_match,
  167. },
  168. .probe = s5pv210_audss_clk_probe,
  169. };
  170. static int __init s5pv210_audss_clk_init(void)
  171. {
  172. return platform_driver_register(&s5pv210_audss_clk_driver);
  173. }
  174. core_initcall(s5pv210_audss_clk_init);