clk-exynos4412-isp.c 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2017 Samsung Electronics Co., Ltd.
  4. * Author: Marek Szyprowski <[email protected]>
  5. *
  6. * Common Clock Framework support for Exynos4412 ISP module.
  7. */
  8. #include <dt-bindings/clock/exynos4.h>
  9. #include <linux/slab.h>
  10. #include <linux/clk.h>
  11. #include <linux/clk-provider.h>
  12. #include <linux/of.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/pm_runtime.h>
  15. #include "clk.h"
  16. /* Exynos4x12 specific registers, which belong to ISP power domain */
  17. #define E4X12_DIV_ISP0 0x0300
  18. #define E4X12_DIV_ISP1 0x0304
  19. #define E4X12_GATE_ISP0 0x0800
  20. #define E4X12_GATE_ISP1 0x0804
  21. /*
  22. * Support for CMU save/restore across system suspends
  23. */
  24. static struct samsung_clk_reg_dump *exynos4x12_save_isp;
  25. static const unsigned long exynos4x12_clk_isp_save[] __initconst = {
  26. E4X12_DIV_ISP0,
  27. E4X12_DIV_ISP1,
  28. E4X12_GATE_ISP0,
  29. E4X12_GATE_ISP1,
  30. };
  31. static struct samsung_div_clock exynos4x12_isp_div_clks[] = {
  32. DIV(CLK_ISP_DIV_ISP0, "div_isp0", "aclk200", E4X12_DIV_ISP0, 0, 3),
  33. DIV(CLK_ISP_DIV_ISP1, "div_isp1", "aclk200", E4X12_DIV_ISP0, 4, 3),
  34. DIV(CLK_ISP_DIV_MCUISP0, "div_mcuisp0", "aclk400_mcuisp",
  35. E4X12_DIV_ISP1, 4, 3),
  36. DIV(CLK_ISP_DIV_MCUISP1, "div_mcuisp1", "div_mcuisp0",
  37. E4X12_DIV_ISP1, 8, 3),
  38. DIV(0, "div_mpwm", "div_isp1", E4X12_DIV_ISP1, 0, 3),
  39. };
  40. static struct samsung_gate_clock exynos4x12_isp_gate_clks[] = {
  41. GATE(CLK_ISP_FIMC_ISP, "isp", "aclk200", E4X12_GATE_ISP0, 0, 0, 0),
  42. GATE(CLK_ISP_FIMC_DRC, "drc", "aclk200", E4X12_GATE_ISP0, 1, 0, 0),
  43. GATE(CLK_ISP_FIMC_FD, "fd", "aclk200", E4X12_GATE_ISP0, 2, 0, 0),
  44. GATE(CLK_ISP_FIMC_LITE0, "lite0", "aclk200", E4X12_GATE_ISP0, 3, 0, 0),
  45. GATE(CLK_ISP_FIMC_LITE1, "lite1", "aclk200", E4X12_GATE_ISP0, 4, 0, 0),
  46. GATE(CLK_ISP_MCUISP, "mcuisp", "aclk200", E4X12_GATE_ISP0, 5, 0, 0),
  47. GATE(CLK_ISP_GICISP, "gicisp", "aclk200", E4X12_GATE_ISP0, 7, 0, 0),
  48. GATE(CLK_ISP_SMMU_ISP, "smmu_isp", "aclk200", E4X12_GATE_ISP0, 8, 0, 0),
  49. GATE(CLK_ISP_SMMU_DRC, "smmu_drc", "aclk200", E4X12_GATE_ISP0, 9, 0, 0),
  50. GATE(CLK_ISP_SMMU_FD, "smmu_fd", "aclk200", E4X12_GATE_ISP0, 10, 0, 0),
  51. GATE(CLK_ISP_SMMU_LITE0, "smmu_lite0", "aclk200", E4X12_GATE_ISP0, 11,
  52. 0, 0),
  53. GATE(CLK_ISP_SMMU_LITE1, "smmu_lite1", "aclk200", E4X12_GATE_ISP0, 12,
  54. 0, 0),
  55. GATE(CLK_ISP_PPMUISPMX, "ppmuispmx", "aclk200", E4X12_GATE_ISP0, 20,
  56. 0, 0),
  57. GATE(CLK_ISP_PPMUISPX, "ppmuispx", "aclk200", E4X12_GATE_ISP0, 21,
  58. 0, 0),
  59. GATE(CLK_ISP_MCUCTL_ISP, "mcuctl_isp", "aclk200", E4X12_GATE_ISP0, 23,
  60. 0, 0),
  61. GATE(CLK_ISP_MPWM_ISP, "mpwm_isp", "aclk200", E4X12_GATE_ISP0, 24,
  62. 0, 0),
  63. GATE(CLK_ISP_I2C0_ISP, "i2c0_isp", "aclk200", E4X12_GATE_ISP0, 25,
  64. 0, 0),
  65. GATE(CLK_ISP_I2C1_ISP, "i2c1_isp", "aclk200", E4X12_GATE_ISP0, 26,
  66. 0, 0),
  67. GATE(CLK_ISP_MTCADC_ISP, "mtcadc_isp", "aclk200", E4X12_GATE_ISP0, 27,
  68. 0, 0),
  69. GATE(CLK_ISP_PWM_ISP, "pwm_isp", "aclk200", E4X12_GATE_ISP0, 28, 0, 0),
  70. GATE(CLK_ISP_WDT_ISP, "wdt_isp", "aclk200", E4X12_GATE_ISP0, 30, 0, 0),
  71. GATE(CLK_ISP_UART_ISP, "uart_isp", "aclk200", E4X12_GATE_ISP0, 31,
  72. 0, 0),
  73. GATE(CLK_ISP_ASYNCAXIM, "asyncaxim", "aclk200", E4X12_GATE_ISP1, 0,
  74. 0, 0),
  75. GATE(CLK_ISP_SMMU_ISPCX, "smmu_ispcx", "aclk200", E4X12_GATE_ISP1, 4,
  76. 0, 0),
  77. GATE(CLK_ISP_SPI0_ISP, "spi0_isp", "aclk200", E4X12_GATE_ISP1, 12,
  78. 0, 0),
  79. GATE(CLK_ISP_SPI1_ISP, "spi1_isp", "aclk200", E4X12_GATE_ISP1, 13,
  80. 0, 0),
  81. };
  82. static int __maybe_unused exynos4x12_isp_clk_suspend(struct device *dev)
  83. {
  84. struct samsung_clk_provider *ctx = dev_get_drvdata(dev);
  85. samsung_clk_save(ctx->reg_base, exynos4x12_save_isp,
  86. ARRAY_SIZE(exynos4x12_clk_isp_save));
  87. return 0;
  88. }
  89. static int __maybe_unused exynos4x12_isp_clk_resume(struct device *dev)
  90. {
  91. struct samsung_clk_provider *ctx = dev_get_drvdata(dev);
  92. samsung_clk_restore(ctx->reg_base, exynos4x12_save_isp,
  93. ARRAY_SIZE(exynos4x12_clk_isp_save));
  94. return 0;
  95. }
  96. static int __init exynos4x12_isp_clk_probe(struct platform_device *pdev)
  97. {
  98. struct samsung_clk_provider *ctx;
  99. struct device *dev = &pdev->dev;
  100. struct device_node *np = dev->of_node;
  101. void __iomem *reg_base;
  102. reg_base = devm_platform_ioremap_resource(pdev, 0);
  103. if (IS_ERR(reg_base))
  104. return PTR_ERR(reg_base);
  105. exynos4x12_save_isp = samsung_clk_alloc_reg_dump(exynos4x12_clk_isp_save,
  106. ARRAY_SIZE(exynos4x12_clk_isp_save));
  107. if (!exynos4x12_save_isp)
  108. return -ENOMEM;
  109. ctx = samsung_clk_init(np, reg_base, CLK_NR_ISP_CLKS);
  110. ctx->dev = dev;
  111. platform_set_drvdata(pdev, ctx);
  112. pm_runtime_set_active(dev);
  113. pm_runtime_enable(dev);
  114. pm_runtime_get_sync(dev);
  115. samsung_clk_register_div(ctx, exynos4x12_isp_div_clks,
  116. ARRAY_SIZE(exynos4x12_isp_div_clks));
  117. samsung_clk_register_gate(ctx, exynos4x12_isp_gate_clks,
  118. ARRAY_SIZE(exynos4x12_isp_gate_clks));
  119. samsung_clk_of_add_provider(np, ctx);
  120. pm_runtime_put(dev);
  121. return 0;
  122. }
  123. static const struct of_device_id exynos4x12_isp_clk_of_match[] = {
  124. { .compatible = "samsung,exynos4412-isp-clock", },
  125. { },
  126. };
  127. static const struct dev_pm_ops exynos4x12_isp_pm_ops = {
  128. SET_RUNTIME_PM_OPS(exynos4x12_isp_clk_suspend,
  129. exynos4x12_isp_clk_resume, NULL)
  130. SET_LATE_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
  131. pm_runtime_force_resume)
  132. };
  133. static struct platform_driver exynos4x12_isp_clk_driver __refdata = {
  134. .driver = {
  135. .name = "exynos4x12-isp-clk",
  136. .of_match_table = exynos4x12_isp_clk_of_match,
  137. .suppress_bind_attrs = true,
  138. .pm = &exynos4x12_isp_pm_ops,
  139. },
  140. .probe = exynos4x12_isp_clk_probe,
  141. };
  142. static int __init exynos4x12_isp_clk_init(void)
  143. {
  144. return platform_driver_register(&exynos4x12_isp_clk_driver);
  145. }
  146. core_initcall(exynos4x12_isp_clk_init);