clk-exynos3250.c 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2014 Samsung Electronics Co., Ltd.
  4. *
  5. * Common Clock Framework support for Exynos3250 SoC.
  6. */
  7. #include <linux/clk-provider.h>
  8. #include <linux/io.h>
  9. #include <linux/of.h>
  10. #include <linux/of_address.h>
  11. #include <linux/platform_device.h>
  12. #include <dt-bindings/clock/exynos3250.h>
  13. #include "clk.h"
  14. #include "clk-cpu.h"
  15. #include "clk-pll.h"
  16. #define SRC_LEFTBUS 0x4200
  17. #define DIV_LEFTBUS 0x4500
  18. #define GATE_IP_LEFTBUS 0x4800
  19. #define SRC_RIGHTBUS 0x8200
  20. #define DIV_RIGHTBUS 0x8500
  21. #define GATE_IP_RIGHTBUS 0x8800
  22. #define GATE_IP_PERIR 0x8960
  23. #define MPLL_LOCK 0xc010
  24. #define MPLL_CON0 0xc110
  25. #define VPLL_LOCK 0xc020
  26. #define VPLL_CON0 0xc120
  27. #define UPLL_LOCK 0xc030
  28. #define UPLL_CON0 0xc130
  29. #define SRC_TOP0 0xc210
  30. #define SRC_TOP1 0xc214
  31. #define SRC_CAM 0xc220
  32. #define SRC_MFC 0xc228
  33. #define SRC_G3D 0xc22c
  34. #define SRC_LCD 0xc234
  35. #define SRC_ISP 0xc238
  36. #define SRC_FSYS 0xc240
  37. #define SRC_PERIL0 0xc250
  38. #define SRC_PERIL1 0xc254
  39. #define SRC_MASK_TOP 0xc310
  40. #define SRC_MASK_CAM 0xc320
  41. #define SRC_MASK_LCD 0xc334
  42. #define SRC_MASK_ISP 0xc338
  43. #define SRC_MASK_FSYS 0xc340
  44. #define SRC_MASK_PERIL0 0xc350
  45. #define SRC_MASK_PERIL1 0xc354
  46. #define DIV_TOP 0xc510
  47. #define DIV_CAM 0xc520
  48. #define DIV_MFC 0xc528
  49. #define DIV_G3D 0xc52c
  50. #define DIV_LCD 0xc534
  51. #define DIV_ISP 0xc538
  52. #define DIV_FSYS0 0xc540
  53. #define DIV_FSYS1 0xc544
  54. #define DIV_FSYS2 0xc548
  55. #define DIV_PERIL0 0xc550
  56. #define DIV_PERIL1 0xc554
  57. #define DIV_PERIL3 0xc55c
  58. #define DIV_PERIL4 0xc560
  59. #define DIV_PERIL5 0xc564
  60. #define DIV_CAM1 0xc568
  61. #define CLKDIV2_RATIO 0xc580
  62. #define GATE_SCLK_CAM 0xc820
  63. #define GATE_SCLK_MFC 0xc828
  64. #define GATE_SCLK_G3D 0xc82c
  65. #define GATE_SCLK_LCD 0xc834
  66. #define GATE_SCLK_ISP_TOP 0xc838
  67. #define GATE_SCLK_FSYS 0xc840
  68. #define GATE_SCLK_PERIL 0xc850
  69. #define GATE_IP_CAM 0xc920
  70. #define GATE_IP_MFC 0xc928
  71. #define GATE_IP_G3D 0xc92c
  72. #define GATE_IP_LCD 0xc934
  73. #define GATE_IP_ISP 0xc938
  74. #define GATE_IP_FSYS 0xc940
  75. #define GATE_IP_PERIL 0xc950
  76. #define GATE_BLOCK 0xc970
  77. #define APLL_LOCK 0x14000
  78. #define APLL_CON0 0x14100
  79. #define SRC_CPU 0x14200
  80. #define DIV_CPU0 0x14500
  81. #define DIV_CPU1 0x14504
  82. #define PWR_CTRL1 0x15020
  83. #define PWR_CTRL2 0x15024
  84. /* Below definitions are used for PWR_CTRL settings */
  85. #define PWR_CTRL1_CORE2_DOWN_RATIO(x) (((x) & 0x7) << 28)
  86. #define PWR_CTRL1_CORE1_DOWN_RATIO(x) (((x) & 0x7) << 16)
  87. #define PWR_CTRL1_DIV2_DOWN_EN (1 << 9)
  88. #define PWR_CTRL1_DIV1_DOWN_EN (1 << 8)
  89. #define PWR_CTRL1_USE_CORE3_WFE (1 << 7)
  90. #define PWR_CTRL1_USE_CORE2_WFE (1 << 6)
  91. #define PWR_CTRL1_USE_CORE1_WFE (1 << 5)
  92. #define PWR_CTRL1_USE_CORE0_WFE (1 << 4)
  93. #define PWR_CTRL1_USE_CORE3_WFI (1 << 3)
  94. #define PWR_CTRL1_USE_CORE2_WFI (1 << 2)
  95. #define PWR_CTRL1_USE_CORE1_WFI (1 << 1)
  96. #define PWR_CTRL1_USE_CORE0_WFI (1 << 0)
  97. static const unsigned long exynos3250_cmu_clk_regs[] __initconst = {
  98. SRC_LEFTBUS,
  99. DIV_LEFTBUS,
  100. GATE_IP_LEFTBUS,
  101. SRC_RIGHTBUS,
  102. DIV_RIGHTBUS,
  103. GATE_IP_RIGHTBUS,
  104. GATE_IP_PERIR,
  105. MPLL_LOCK,
  106. MPLL_CON0,
  107. VPLL_LOCK,
  108. VPLL_CON0,
  109. UPLL_LOCK,
  110. UPLL_CON0,
  111. SRC_TOP0,
  112. SRC_TOP1,
  113. SRC_CAM,
  114. SRC_MFC,
  115. SRC_G3D,
  116. SRC_LCD,
  117. SRC_ISP,
  118. SRC_FSYS,
  119. SRC_PERIL0,
  120. SRC_PERIL1,
  121. SRC_MASK_TOP,
  122. SRC_MASK_CAM,
  123. SRC_MASK_LCD,
  124. SRC_MASK_ISP,
  125. SRC_MASK_FSYS,
  126. SRC_MASK_PERIL0,
  127. SRC_MASK_PERIL1,
  128. DIV_TOP,
  129. DIV_CAM,
  130. DIV_MFC,
  131. DIV_G3D,
  132. DIV_LCD,
  133. DIV_ISP,
  134. DIV_FSYS0,
  135. DIV_FSYS1,
  136. DIV_FSYS2,
  137. DIV_PERIL0,
  138. DIV_PERIL1,
  139. DIV_PERIL3,
  140. DIV_PERIL4,
  141. DIV_PERIL5,
  142. DIV_CAM1,
  143. CLKDIV2_RATIO,
  144. GATE_SCLK_CAM,
  145. GATE_SCLK_MFC,
  146. GATE_SCLK_G3D,
  147. GATE_SCLK_LCD,
  148. GATE_SCLK_ISP_TOP,
  149. GATE_SCLK_FSYS,
  150. GATE_SCLK_PERIL,
  151. GATE_IP_CAM,
  152. GATE_IP_MFC,
  153. GATE_IP_G3D,
  154. GATE_IP_LCD,
  155. GATE_IP_ISP,
  156. GATE_IP_FSYS,
  157. GATE_IP_PERIL,
  158. GATE_BLOCK,
  159. APLL_LOCK,
  160. SRC_CPU,
  161. DIV_CPU0,
  162. DIV_CPU1,
  163. PWR_CTRL1,
  164. PWR_CTRL2,
  165. };
  166. /* list of all parent clock list */
  167. PNAME(mout_vpllsrc_p) = { "fin_pll", };
  168. PNAME(mout_apll_p) = { "fin_pll", "fout_apll", };
  169. PNAME(mout_mpll_p) = { "fin_pll", "fout_mpll", };
  170. PNAME(mout_vpll_p) = { "fin_pll", "fout_vpll", };
  171. PNAME(mout_upll_p) = { "fin_pll", "fout_upll", };
  172. PNAME(mout_mpll_user_p) = { "fin_pll", "div_mpll_pre", };
  173. PNAME(mout_epll_user_p) = { "fin_pll", "mout_epll", };
  174. PNAME(mout_core_p) = { "mout_apll", "mout_mpll_user_c", };
  175. PNAME(mout_hpm_p) = { "mout_apll", "mout_mpll_user_c", };
  176. PNAME(mout_ebi_p) = { "div_aclk_200", "div_aclk_160", };
  177. PNAME(mout_ebi_1_p) = { "mout_ebi", "mout_vpll", };
  178. PNAME(mout_gdl_p) = { "mout_mpll_user_l", };
  179. PNAME(mout_gdr_p) = { "mout_mpll_user_r", };
  180. PNAME(mout_aclk_400_mcuisp_sub_p)
  181. = { "fin_pll", "div_aclk_400_mcuisp", };
  182. PNAME(mout_aclk_266_0_p) = { "div_mpll_pre", "mout_vpll", };
  183. PNAME(mout_aclk_266_1_p) = { "mout_epll_user", };
  184. PNAME(mout_aclk_266_p) = { "mout_aclk_266_0", "mout_aclk_266_1", };
  185. PNAME(mout_aclk_266_sub_p) = { "fin_pll", "div_aclk_266", };
  186. PNAME(group_div_mpll_pre_p) = { "div_mpll_pre", };
  187. PNAME(group_epll_vpll_p) = { "mout_epll_user", "mout_vpll" };
  188. PNAME(group_sclk_p) = { "xxti", "xusbxti",
  189. "none", "none",
  190. "none", "none", "div_mpll_pre",
  191. "mout_epll_user", "mout_vpll", };
  192. PNAME(group_sclk_audio_p) = { "audiocdclk", "none",
  193. "none", "none",
  194. "xxti", "xusbxti",
  195. "div_mpll_pre", "mout_epll_user",
  196. "mout_vpll", };
  197. PNAME(group_sclk_cam_blk_p) = { "xxti", "xusbxti",
  198. "none", "none", "none",
  199. "none", "div_mpll_pre",
  200. "mout_epll_user", "mout_vpll",
  201. "none", "none", "none",
  202. "div_cam_blk_320", };
  203. PNAME(group_sclk_fimd0_p) = { "xxti", "xusbxti",
  204. "m_bitclkhsdiv4_2l", "none",
  205. "none", "none", "div_mpll_pre",
  206. "mout_epll_user", "mout_vpll",
  207. "none", "none", "none",
  208. "div_lcd_blk_145", };
  209. PNAME(mout_mfc_p) = { "mout_mfc_0", "mout_mfc_1" };
  210. PNAME(mout_g3d_p) = { "mout_g3d_0", "mout_g3d_1" };
  211. static const struct samsung_fixed_factor_clock fixed_factor_clks[] __initconst = {
  212. FFACTOR(0, "sclk_mpll_1600", "mout_mpll", 1, 1, 0),
  213. FFACTOR(0, "sclk_mpll_mif", "mout_mpll", 1, 2, 0),
  214. FFACTOR(0, "sclk_bpll", "fout_bpll", 1, 2, 0),
  215. FFACTOR(0, "div_cam_blk_320", "sclk_mpll_1600", 1, 5, 0),
  216. FFACTOR(0, "div_lcd_blk_145", "sclk_mpll_1600", 1, 11, 0),
  217. /* HACK: fin_pll hardcoded to xusbxti until detection is implemented. */
  218. FFACTOR(CLK_FIN_PLL, "fin_pll", "xusbxti", 1, 1, 0),
  219. };
  220. static const struct samsung_mux_clock mux_clks[] __initconst = {
  221. /*
  222. * NOTE: Following table is sorted by register address in ascending
  223. * order and then bitfield shift in descending order, as it is done
  224. * in the User's Manual. When adding new entries, please make sure
  225. * that the order is preserved, to avoid merge conflicts and make
  226. * further work with defined data easier.
  227. */
  228. /* SRC_LEFTBUS */
  229. MUX(CLK_MOUT_MPLL_USER_L, "mout_mpll_user_l", mout_mpll_user_p,
  230. SRC_LEFTBUS, 4, 1),
  231. MUX(CLK_MOUT_GDL, "mout_gdl", mout_gdl_p, SRC_LEFTBUS, 0, 1),
  232. /* SRC_RIGHTBUS */
  233. MUX(CLK_MOUT_MPLL_USER_R, "mout_mpll_user_r", mout_mpll_user_p,
  234. SRC_RIGHTBUS, 4, 1),
  235. MUX(CLK_MOUT_GDR, "mout_gdr", mout_gdr_p, SRC_RIGHTBUS, 0, 1),
  236. /* SRC_TOP0 */
  237. MUX(CLK_MOUT_EBI, "mout_ebi", mout_ebi_p, SRC_TOP0, 28, 1),
  238. MUX(CLK_MOUT_ACLK_200, "mout_aclk_200", group_div_mpll_pre_p,SRC_TOP0, 24, 1),
  239. MUX(CLK_MOUT_ACLK_160, "mout_aclk_160", group_div_mpll_pre_p, SRC_TOP0, 20, 1),
  240. MUX(CLK_MOUT_ACLK_100, "mout_aclk_100", group_div_mpll_pre_p, SRC_TOP0, 16, 1),
  241. MUX(CLK_MOUT_ACLK_266_1, "mout_aclk_266_1", mout_aclk_266_1_p, SRC_TOP0, 14, 1),
  242. MUX(CLK_MOUT_ACLK_266_0, "mout_aclk_266_0", mout_aclk_266_0_p, SRC_TOP0, 13, 1),
  243. MUX(CLK_MOUT_ACLK_266, "mout_aclk_266", mout_aclk_266_p, SRC_TOP0, 12, 1),
  244. MUX(CLK_MOUT_VPLL, "mout_vpll", mout_vpll_p, SRC_TOP0, 8, 1),
  245. MUX(CLK_MOUT_EPLL_USER, "mout_epll_user", mout_epll_user_p, SRC_TOP0, 4, 1),
  246. MUX(CLK_MOUT_EBI_1, "mout_ebi_1", mout_ebi_1_p, SRC_TOP0, 0, 1),
  247. /* SRC_TOP1 */
  248. MUX(CLK_MOUT_UPLL, "mout_upll", mout_upll_p, SRC_TOP1, 28, 1),
  249. MUX(CLK_MOUT_ACLK_400_MCUISP_SUB, "mout_aclk_400_mcuisp_sub", mout_aclk_400_mcuisp_sub_p,
  250. SRC_TOP1, 24, 1),
  251. MUX(CLK_MOUT_ACLK_266_SUB, "mout_aclk_266_sub", mout_aclk_266_sub_p, SRC_TOP1, 20, 1),
  252. MUX(CLK_MOUT_MPLL, "mout_mpll", mout_mpll_p, SRC_TOP1, 12, 1),
  253. MUX(CLK_MOUT_ACLK_400_MCUISP, "mout_aclk_400_mcuisp", group_div_mpll_pre_p, SRC_TOP1, 8, 1),
  254. MUX(CLK_MOUT_VPLLSRC, "mout_vpllsrc", mout_vpllsrc_p, SRC_TOP1, 0, 1),
  255. /* SRC_CAM */
  256. MUX(CLK_MOUT_CAM1, "mout_cam1", group_sclk_p, SRC_CAM, 20, 4),
  257. MUX(CLK_MOUT_CAM_BLK, "mout_cam_blk", group_sclk_cam_blk_p, SRC_CAM, 0, 4),
  258. /* SRC_MFC */
  259. MUX(CLK_MOUT_MFC, "mout_mfc", mout_mfc_p, SRC_MFC, 8, 1),
  260. MUX(CLK_MOUT_MFC_1, "mout_mfc_1", group_epll_vpll_p, SRC_MFC, 4, 1),
  261. MUX(CLK_MOUT_MFC_0, "mout_mfc_0", group_div_mpll_pre_p, SRC_MFC, 0, 1),
  262. /* SRC_G3D */
  263. MUX(CLK_MOUT_G3D, "mout_g3d", mout_g3d_p, SRC_G3D, 8, 1),
  264. MUX(CLK_MOUT_G3D_1, "mout_g3d_1", group_epll_vpll_p, SRC_G3D, 4, 1),
  265. MUX(CLK_MOUT_G3D_0, "mout_g3d_0", group_div_mpll_pre_p, SRC_G3D, 0, 1),
  266. /* SRC_LCD */
  267. MUX(CLK_MOUT_MIPI0, "mout_mipi0", group_sclk_p, SRC_LCD, 12, 4),
  268. MUX(CLK_MOUT_FIMD0, "mout_fimd0", group_sclk_fimd0_p, SRC_LCD, 0, 4),
  269. /* SRC_ISP */
  270. MUX(CLK_MOUT_UART_ISP, "mout_uart_isp", group_sclk_p, SRC_ISP, 12, 4),
  271. MUX(CLK_MOUT_SPI1_ISP, "mout_spi1_isp", group_sclk_p, SRC_ISP, 8, 4),
  272. MUX(CLK_MOUT_SPI0_ISP, "mout_spi0_isp", group_sclk_p, SRC_ISP, 4, 4),
  273. /* SRC_FSYS */
  274. MUX(CLK_MOUT_TSADC, "mout_tsadc", group_sclk_p, SRC_FSYS, 28, 4),
  275. MUX(CLK_MOUT_MMC2, "mout_mmc2", group_sclk_p, SRC_FSYS, 8, 4),
  276. MUX(CLK_MOUT_MMC1, "mout_mmc1", group_sclk_p, SRC_FSYS, 4, 4),
  277. MUX(CLK_MOUT_MMC0, "mout_mmc0", group_sclk_p, SRC_FSYS, 0, 4),
  278. /* SRC_PERIL0 */
  279. MUX(CLK_MOUT_UART2, "mout_uart2", group_sclk_p, SRC_PERIL0, 8, 4),
  280. MUX(CLK_MOUT_UART1, "mout_uart1", group_sclk_p, SRC_PERIL0, 4, 4),
  281. MUX(CLK_MOUT_UART0, "mout_uart0", group_sclk_p, SRC_PERIL0, 0, 4),
  282. /* SRC_PERIL1 */
  283. MUX(CLK_MOUT_SPI1, "mout_spi1", group_sclk_p, SRC_PERIL1, 20, 4),
  284. MUX(CLK_MOUT_SPI0, "mout_spi0", group_sclk_p, SRC_PERIL1, 16, 4),
  285. MUX(CLK_MOUT_AUDIO, "mout_audio", group_sclk_audio_p, SRC_PERIL1, 4, 4),
  286. /* SRC_CPU */
  287. MUX(CLK_MOUT_MPLL_USER_C, "mout_mpll_user_c", mout_mpll_user_p,
  288. SRC_CPU, 24, 1),
  289. MUX(CLK_MOUT_HPM, "mout_hpm", mout_hpm_p, SRC_CPU, 20, 1),
  290. MUX_F(CLK_MOUT_CORE, "mout_core", mout_core_p, SRC_CPU, 16, 1,
  291. CLK_SET_RATE_PARENT, 0),
  292. MUX_F(CLK_MOUT_APLL, "mout_apll", mout_apll_p, SRC_CPU, 0, 1,
  293. CLK_SET_RATE_PARENT, 0),
  294. };
  295. static const struct samsung_div_clock div_clks[] __initconst = {
  296. /*
  297. * NOTE: Following table is sorted by register address in ascending
  298. * order and then bitfield shift in descending order, as it is done
  299. * in the User's Manual. When adding new entries, please make sure
  300. * that the order is preserved, to avoid merge conflicts and make
  301. * further work with defined data easier.
  302. */
  303. /* DIV_LEFTBUS */
  304. DIV(CLK_DIV_GPL, "div_gpl", "div_gdl", DIV_LEFTBUS, 4, 3),
  305. DIV(CLK_DIV_GDL, "div_gdl", "mout_gdl", DIV_LEFTBUS, 0, 4),
  306. /* DIV_RIGHTBUS */
  307. DIV(CLK_DIV_GPR, "div_gpr", "div_gdr", DIV_RIGHTBUS, 4, 3),
  308. DIV(CLK_DIV_GDR, "div_gdr", "mout_gdr", DIV_RIGHTBUS, 0, 4),
  309. /* DIV_TOP */
  310. DIV(CLK_DIV_MPLL_PRE, "div_mpll_pre", "sclk_mpll_mif", DIV_TOP, 28, 2),
  311. DIV(CLK_DIV_ACLK_400_MCUISP, "div_aclk_400_mcuisp",
  312. "mout_aclk_400_mcuisp", DIV_TOP, 24, 3),
  313. DIV(CLK_DIV_EBI, "div_ebi", "mout_ebi_1", DIV_TOP, 16, 3),
  314. DIV(CLK_DIV_ACLK_200, "div_aclk_200", "mout_aclk_200", DIV_TOP, 12, 3),
  315. DIV(CLK_DIV_ACLK_160, "div_aclk_160", "mout_aclk_160", DIV_TOP, 8, 3),
  316. DIV(CLK_DIV_ACLK_100, "div_aclk_100", "mout_aclk_100", DIV_TOP, 4, 4),
  317. DIV(CLK_DIV_ACLK_266, "div_aclk_266", "mout_aclk_266", DIV_TOP, 0, 3),
  318. /* DIV_CAM */
  319. DIV(CLK_DIV_CAM1, "div_cam1", "mout_cam1", DIV_CAM, 20, 4),
  320. DIV(CLK_DIV_CAM_BLK, "div_cam_blk", "mout_cam_blk", DIV_CAM, 0, 4),
  321. /* DIV_MFC */
  322. DIV(CLK_DIV_MFC, "div_mfc", "mout_mfc", DIV_MFC, 0, 4),
  323. /* DIV_G3D */
  324. DIV(CLK_DIV_G3D, "div_g3d", "mout_g3d", DIV_G3D, 0, 4),
  325. /* DIV_LCD */
  326. DIV_F(CLK_DIV_MIPI0_PRE, "div_mipi0_pre", "div_mipi0", DIV_LCD, 20, 4,
  327. CLK_SET_RATE_PARENT, 0),
  328. DIV(CLK_DIV_MIPI0, "div_mipi0", "mout_mipi0", DIV_LCD, 16, 4),
  329. DIV(CLK_DIV_FIMD0, "div_fimd0", "mout_fimd0", DIV_LCD, 0, 4),
  330. /* DIV_ISP */
  331. DIV(CLK_DIV_UART_ISP, "div_uart_isp", "mout_uart_isp", DIV_ISP, 28, 4),
  332. DIV_F(CLK_DIV_SPI1_ISP_PRE, "div_spi1_isp_pre", "div_spi1_isp",
  333. DIV_ISP, 20, 8, CLK_SET_RATE_PARENT, 0),
  334. DIV(CLK_DIV_SPI1_ISP, "div_spi1_isp", "mout_spi1_isp", DIV_ISP, 16, 4),
  335. DIV_F(CLK_DIV_SPI0_ISP_PRE, "div_spi0_isp_pre", "div_spi0_isp",
  336. DIV_ISP, 8, 8, CLK_SET_RATE_PARENT, 0),
  337. DIV(CLK_DIV_SPI0_ISP, "div_spi0_isp", "mout_spi0_isp", DIV_ISP, 4, 4),
  338. /* DIV_FSYS0 */
  339. DIV_F(CLK_DIV_TSADC_PRE, "div_tsadc_pre", "div_tsadc", DIV_FSYS0, 8, 8,
  340. CLK_SET_RATE_PARENT, 0),
  341. DIV(CLK_DIV_TSADC, "div_tsadc", "mout_tsadc", DIV_FSYS0, 0, 4),
  342. /* DIV_FSYS1 */
  343. DIV_F(CLK_DIV_MMC1_PRE, "div_mmc1_pre", "div_mmc1", DIV_FSYS1, 24, 8,
  344. CLK_SET_RATE_PARENT, 0),
  345. DIV(CLK_DIV_MMC1, "div_mmc1", "mout_mmc1", DIV_FSYS1, 16, 4),
  346. DIV_F(CLK_DIV_MMC0_PRE, "div_mmc0_pre", "div_mmc0", DIV_FSYS1, 8, 8,
  347. CLK_SET_RATE_PARENT, 0),
  348. DIV(CLK_DIV_MMC0, "div_mmc0", "mout_mmc0", DIV_FSYS1, 0, 4),
  349. /* DIV_FSYS2 */
  350. DIV_F(CLK_DIV_MMC2_PRE, "div_mmc2_pre", "div_mmc2", DIV_FSYS2, 8, 8,
  351. CLK_SET_RATE_PARENT, 0),
  352. DIV(CLK_DIV_MMC2, "div_mmc2", "mout_mmc2", DIV_FSYS2, 0, 4),
  353. /* DIV_PERIL0 */
  354. DIV(CLK_DIV_UART2, "div_uart2", "mout_uart2", DIV_PERIL0, 8, 4),
  355. DIV(CLK_DIV_UART1, "div_uart1", "mout_uart1", DIV_PERIL0, 4, 4),
  356. DIV(CLK_DIV_UART0, "div_uart0", "mout_uart0", DIV_PERIL0, 0, 4),
  357. /* DIV_PERIL1 */
  358. DIV_F(CLK_DIV_SPI1_PRE, "div_spi1_pre", "div_spi1", DIV_PERIL1, 24, 8,
  359. CLK_SET_RATE_PARENT, 0),
  360. DIV(CLK_DIV_SPI1, "div_spi1", "mout_spi1", DIV_PERIL1, 16, 4),
  361. DIV_F(CLK_DIV_SPI0_PRE, "div_spi0_pre", "div_spi0", DIV_PERIL1, 8, 8,
  362. CLK_SET_RATE_PARENT, 0),
  363. DIV(CLK_DIV_SPI0, "div_spi0", "mout_spi0", DIV_PERIL1, 0, 4),
  364. /* DIV_PERIL4 */
  365. DIV(CLK_DIV_PCM, "div_pcm", "div_audio", DIV_PERIL4, 20, 8),
  366. DIV(CLK_DIV_AUDIO, "div_audio", "mout_audio", DIV_PERIL4, 16, 4),
  367. /* DIV_PERIL5 */
  368. DIV(CLK_DIV_I2S, "div_i2s", "div_audio", DIV_PERIL5, 8, 6),
  369. /* DIV_CPU0 */
  370. DIV(CLK_DIV_CORE2, "div_core2", "div_core", DIV_CPU0, 28, 3),
  371. DIV(CLK_DIV_APLL, "div_apll", "mout_apll", DIV_CPU0, 24, 3),
  372. DIV(CLK_DIV_PCLK_DBG, "div_pclk_dbg", "div_core2", DIV_CPU0, 20, 3),
  373. DIV(CLK_DIV_ATB, "div_atb", "div_core2", DIV_CPU0, 16, 3),
  374. DIV(CLK_DIV_COREM, "div_corem", "div_core2", DIV_CPU0, 4, 3),
  375. DIV(CLK_DIV_CORE, "div_core", "mout_core", DIV_CPU0, 0, 3),
  376. /* DIV_CPU1 */
  377. DIV(CLK_DIV_HPM, "div_hpm", "div_copy", DIV_CPU1, 4, 3),
  378. DIV(CLK_DIV_COPY, "div_copy", "mout_hpm", DIV_CPU1, 0, 3),
  379. };
  380. static const struct samsung_gate_clock gate_clks[] __initconst = {
  381. /*
  382. * NOTE: Following table is sorted by register address in ascending
  383. * order and then bitfield shift in descending order, as it is done
  384. * in the User's Manual. When adding new entries, please make sure
  385. * that the order is preserved, to avoid merge conflicts and make
  386. * further work with defined data easier.
  387. */
  388. /* GATE_IP_LEFTBUS */
  389. GATE(CLK_ASYNC_G3D, "async_g3d", "div_aclk_100", GATE_IP_LEFTBUS, 6,
  390. CLK_IGNORE_UNUSED, 0),
  391. GATE(CLK_ASYNC_MFCL, "async_mfcl", "div_aclk_100", GATE_IP_LEFTBUS, 4,
  392. CLK_IGNORE_UNUSED, 0),
  393. GATE(CLK_PPMULEFT, "ppmuleft", "div_aclk_100", GATE_IP_LEFTBUS, 1,
  394. CLK_IGNORE_UNUSED, 0),
  395. GATE(CLK_GPIO_LEFT, "gpio_left", "div_aclk_100", GATE_IP_LEFTBUS, 0,
  396. CLK_IGNORE_UNUSED, 0),
  397. /* GATE_IP_RIGHTBUS */
  398. GATE(CLK_ASYNC_ISPMX, "async_ispmx", "div_aclk_100",
  399. GATE_IP_RIGHTBUS, 9, CLK_IGNORE_UNUSED, 0),
  400. GATE(CLK_ASYNC_FSYSD, "async_fsysd", "div_aclk_100",
  401. GATE_IP_RIGHTBUS, 5, CLK_IGNORE_UNUSED, 0),
  402. GATE(CLK_ASYNC_LCD0X, "async_lcd0x", "div_aclk_100",
  403. GATE_IP_RIGHTBUS, 3, CLK_IGNORE_UNUSED, 0),
  404. GATE(CLK_ASYNC_CAMX, "async_camx", "div_aclk_100", GATE_IP_RIGHTBUS, 2,
  405. CLK_IGNORE_UNUSED, 0),
  406. GATE(CLK_PPMURIGHT, "ppmuright", "div_aclk_100", GATE_IP_RIGHTBUS, 1,
  407. CLK_IGNORE_UNUSED, 0),
  408. GATE(CLK_GPIO_RIGHT, "gpio_right", "div_aclk_100", GATE_IP_RIGHTBUS, 0,
  409. CLK_IGNORE_UNUSED, 0),
  410. /* GATE_IP_PERIR */
  411. GATE(CLK_MONOCNT, "monocnt", "div_aclk_100", GATE_IP_PERIR, 22,
  412. CLK_IGNORE_UNUSED, 0),
  413. GATE(CLK_TZPC6, "tzpc6", "div_aclk_100", GATE_IP_PERIR, 21,
  414. CLK_IGNORE_UNUSED, 0),
  415. GATE(CLK_PROVISIONKEY1, "provisionkey1", "div_aclk_100",
  416. GATE_IP_PERIR, 20, CLK_IGNORE_UNUSED, 0),
  417. GATE(CLK_PROVISIONKEY0, "provisionkey0", "div_aclk_100",
  418. GATE_IP_PERIR, 19, CLK_IGNORE_UNUSED, 0),
  419. GATE(CLK_CMU_ISPPART, "cmu_isppart", "div_aclk_100", GATE_IP_PERIR, 18,
  420. CLK_IGNORE_UNUSED, 0),
  421. GATE(CLK_TMU_APBIF, "tmu_apbif", "div_aclk_100",
  422. GATE_IP_PERIR, 17, 0, 0),
  423. GATE(CLK_KEYIF, "keyif", "div_aclk_100", GATE_IP_PERIR, 16, 0, 0),
  424. GATE(CLK_RTC, "rtc", "div_aclk_100", GATE_IP_PERIR, 15, 0, 0),
  425. GATE(CLK_WDT, "wdt", "div_aclk_100", GATE_IP_PERIR, 14, 0, 0),
  426. GATE(CLK_MCT, "mct", "div_aclk_100", GATE_IP_PERIR, 13, 0, 0),
  427. GATE(CLK_SECKEY, "seckey", "div_aclk_100", GATE_IP_PERIR, 12,
  428. CLK_IGNORE_UNUSED, 0),
  429. GATE(CLK_TZPC5, "tzpc5", "div_aclk_100", GATE_IP_PERIR, 10,
  430. CLK_IGNORE_UNUSED, 0),
  431. GATE(CLK_TZPC4, "tzpc4", "div_aclk_100", GATE_IP_PERIR, 9,
  432. CLK_IGNORE_UNUSED, 0),
  433. GATE(CLK_TZPC3, "tzpc3", "div_aclk_100", GATE_IP_PERIR, 8,
  434. CLK_IGNORE_UNUSED, 0),
  435. GATE(CLK_TZPC2, "tzpc2", "div_aclk_100", GATE_IP_PERIR, 7,
  436. CLK_IGNORE_UNUSED, 0),
  437. GATE(CLK_TZPC1, "tzpc1", "div_aclk_100", GATE_IP_PERIR, 6,
  438. CLK_IGNORE_UNUSED, 0),
  439. GATE(CLK_TZPC0, "tzpc0", "div_aclk_100", GATE_IP_PERIR, 5,
  440. CLK_IGNORE_UNUSED, 0),
  441. GATE(CLK_CMU_COREPART, "cmu_corepart", "div_aclk_100", GATE_IP_PERIR, 4,
  442. CLK_IGNORE_UNUSED, 0),
  443. GATE(CLK_CMU_TOPPART, "cmu_toppart", "div_aclk_100", GATE_IP_PERIR, 3,
  444. CLK_IGNORE_UNUSED, 0),
  445. GATE(CLK_PMU_APBIF, "pmu_apbif", "div_aclk_100", GATE_IP_PERIR, 2,
  446. CLK_IGNORE_UNUSED, 0),
  447. GATE(CLK_SYSREG, "sysreg", "div_aclk_100", GATE_IP_PERIR, 1,
  448. CLK_IGNORE_UNUSED, 0),
  449. GATE(CLK_CHIP_ID, "chip_id", "div_aclk_100", GATE_IP_PERIR, 0,
  450. CLK_IGNORE_UNUSED, 0),
  451. /* GATE_SCLK_CAM */
  452. GATE(CLK_SCLK_JPEG, "sclk_jpeg", "div_cam_blk",
  453. GATE_SCLK_CAM, 8, CLK_SET_RATE_PARENT, 0),
  454. GATE(CLK_SCLK_M2MSCALER, "sclk_m2mscaler", "div_cam_blk",
  455. GATE_SCLK_CAM, 2, CLK_SET_RATE_PARENT, 0),
  456. GATE(CLK_SCLK_GSCALER1, "sclk_gscaler1", "div_cam_blk",
  457. GATE_SCLK_CAM, 1, CLK_SET_RATE_PARENT, 0),
  458. GATE(CLK_SCLK_GSCALER0, "sclk_gscaler0", "div_cam_blk",
  459. GATE_SCLK_CAM, 0, CLK_SET_RATE_PARENT, 0),
  460. /* GATE_SCLK_MFC */
  461. GATE(CLK_SCLK_MFC, "sclk_mfc", "div_mfc",
  462. GATE_SCLK_MFC, 0, CLK_SET_RATE_PARENT, 0),
  463. /* GATE_SCLK_G3D */
  464. GATE(CLK_SCLK_G3D, "sclk_g3d", "div_g3d",
  465. GATE_SCLK_G3D, 0, CLK_SET_RATE_PARENT, 0),
  466. /* GATE_SCLK_LCD */
  467. GATE(CLK_SCLK_MIPIDPHY2L, "sclk_mipidphy2l", "div_mipi0",
  468. GATE_SCLK_LCD, 4, CLK_SET_RATE_PARENT, 0),
  469. GATE(CLK_SCLK_MIPI0, "sclk_mipi0", "div_mipi0_pre",
  470. GATE_SCLK_LCD, 3, CLK_SET_RATE_PARENT, 0),
  471. GATE(CLK_SCLK_FIMD0, "sclk_fimd0", "div_fimd0",
  472. GATE_SCLK_LCD, 0, CLK_SET_RATE_PARENT, 0),
  473. /* GATE_SCLK_ISP_TOP */
  474. GATE(CLK_SCLK_CAM1, "sclk_cam1", "div_cam1",
  475. GATE_SCLK_ISP_TOP, 4, CLK_SET_RATE_PARENT, 0),
  476. GATE(CLK_SCLK_UART_ISP, "sclk_uart_isp", "div_uart_isp",
  477. GATE_SCLK_ISP_TOP, 3, CLK_SET_RATE_PARENT, 0),
  478. GATE(CLK_SCLK_SPI1_ISP, "sclk_spi1_isp", "div_spi1_isp",
  479. GATE_SCLK_ISP_TOP, 2, CLK_SET_RATE_PARENT, 0),
  480. GATE(CLK_SCLK_SPI0_ISP, "sclk_spi0_isp", "div_spi0_isp",
  481. GATE_SCLK_ISP_TOP, 1, CLK_SET_RATE_PARENT, 0),
  482. /* GATE_SCLK_FSYS */
  483. GATE(CLK_SCLK_UPLL, "sclk_upll", "mout_upll", GATE_SCLK_FSYS, 10, 0, 0),
  484. GATE(CLK_SCLK_TSADC, "sclk_tsadc", "div_tsadc_pre",
  485. GATE_SCLK_FSYS, 9, CLK_SET_RATE_PARENT, 0),
  486. GATE(CLK_SCLK_EBI, "sclk_ebi", "div_ebi",
  487. GATE_SCLK_FSYS, 6, CLK_SET_RATE_PARENT, 0),
  488. GATE(CLK_SCLK_MMC2, "sclk_mmc2", "div_mmc2_pre",
  489. GATE_SCLK_FSYS, 2, CLK_SET_RATE_PARENT, 0),
  490. GATE(CLK_SCLK_MMC1, "sclk_mmc1", "div_mmc1_pre",
  491. GATE_SCLK_FSYS, 1, CLK_SET_RATE_PARENT, 0),
  492. GATE(CLK_SCLK_MMC0, "sclk_mmc0", "div_mmc0_pre",
  493. GATE_SCLK_FSYS, 0, CLK_SET_RATE_PARENT, 0),
  494. /* GATE_SCLK_PERIL */
  495. GATE(CLK_SCLK_I2S, "sclk_i2s", "div_i2s",
  496. GATE_SCLK_PERIL, 18, CLK_SET_RATE_PARENT, 0),
  497. GATE(CLK_SCLK_PCM, "sclk_pcm", "div_pcm",
  498. GATE_SCLK_PERIL, 16, CLK_SET_RATE_PARENT, 0),
  499. GATE(CLK_SCLK_SPI1, "sclk_spi1", "div_spi1_pre",
  500. GATE_SCLK_PERIL, 7, CLK_SET_RATE_PARENT, 0),
  501. GATE(CLK_SCLK_SPI0, "sclk_spi0", "div_spi0_pre",
  502. GATE_SCLK_PERIL, 6, CLK_SET_RATE_PARENT, 0),
  503. GATE(CLK_SCLK_UART2, "sclk_uart2", "div_uart2",
  504. GATE_SCLK_PERIL, 2, CLK_SET_RATE_PARENT, 0),
  505. GATE(CLK_SCLK_UART1, "sclk_uart1", "div_uart1",
  506. GATE_SCLK_PERIL, 1, CLK_SET_RATE_PARENT, 0),
  507. GATE(CLK_SCLK_UART0, "sclk_uart0", "div_uart0",
  508. GATE_SCLK_PERIL, 0, CLK_SET_RATE_PARENT, 0),
  509. /* GATE_IP_CAM */
  510. GATE(CLK_QEJPEG, "qejpeg", "div_cam_blk_320", GATE_IP_CAM, 19,
  511. CLK_IGNORE_UNUSED, 0),
  512. GATE(CLK_PIXELASYNCM1, "pixelasyncm1", "div_cam_blk_320",
  513. GATE_IP_CAM, 18, CLK_IGNORE_UNUSED, 0),
  514. GATE(CLK_PIXELASYNCM0, "pixelasyncm0", "div_cam_blk_320",
  515. GATE_IP_CAM, 17, CLK_IGNORE_UNUSED, 0),
  516. GATE(CLK_PPMUCAMIF, "ppmucamif", "div_cam_blk_320",
  517. GATE_IP_CAM, 16, CLK_IGNORE_UNUSED, 0),
  518. GATE(CLK_QEM2MSCALER, "qem2mscaler", "div_cam_blk_320",
  519. GATE_IP_CAM, 14, CLK_IGNORE_UNUSED, 0),
  520. GATE(CLK_QEGSCALER1, "qegscaler1", "div_cam_blk_320",
  521. GATE_IP_CAM, 13, CLK_IGNORE_UNUSED, 0),
  522. GATE(CLK_QEGSCALER0, "qegscaler0", "div_cam_blk_320",
  523. GATE_IP_CAM, 12, CLK_IGNORE_UNUSED, 0),
  524. GATE(CLK_SMMUJPEG, "smmujpeg", "div_cam_blk_320",
  525. GATE_IP_CAM, 11, 0, 0),
  526. GATE(CLK_SMMUM2M2SCALER, "smmum2m2scaler", "div_cam_blk_320",
  527. GATE_IP_CAM, 9, 0, 0),
  528. GATE(CLK_SMMUGSCALER1, "smmugscaler1", "div_cam_blk_320",
  529. GATE_IP_CAM, 8, 0, 0),
  530. GATE(CLK_SMMUGSCALER0, "smmugscaler0", "div_cam_blk_320",
  531. GATE_IP_CAM, 7, 0, 0),
  532. GATE(CLK_JPEG, "jpeg", "div_cam_blk_320", GATE_IP_CAM, 6, 0, 0),
  533. GATE(CLK_M2MSCALER, "m2mscaler", "div_cam_blk_320",
  534. GATE_IP_CAM, 2, 0, 0),
  535. GATE(CLK_GSCALER1, "gscaler1", "div_cam_blk_320", GATE_IP_CAM, 1, 0, 0),
  536. GATE(CLK_GSCALER0, "gscaler0", "div_cam_blk_320", GATE_IP_CAM, 0, 0, 0),
  537. /* GATE_IP_MFC */
  538. GATE(CLK_QEMFC, "qemfc", "div_aclk_200", GATE_IP_MFC, 5,
  539. CLK_IGNORE_UNUSED, 0),
  540. GATE(CLK_PPMUMFC_L, "ppmumfc_l", "div_aclk_200", GATE_IP_MFC, 3,
  541. CLK_IGNORE_UNUSED, 0),
  542. GATE(CLK_SMMUMFC_L, "smmumfc_l", "div_aclk_200", GATE_IP_MFC, 1, 0, 0),
  543. GATE(CLK_MFC, "mfc", "div_aclk_200", GATE_IP_MFC, 0, 0, 0),
  544. /* GATE_IP_G3D */
  545. GATE(CLK_SMMUG3D, "smmug3d", "div_aclk_200", GATE_IP_G3D, 3, 0, 0),
  546. GATE(CLK_QEG3D, "qeg3d", "div_aclk_200", GATE_IP_G3D, 2,
  547. CLK_IGNORE_UNUSED, 0),
  548. GATE(CLK_PPMUG3D, "ppmug3d", "div_aclk_200", GATE_IP_G3D, 1,
  549. CLK_IGNORE_UNUSED, 0),
  550. GATE(CLK_G3D, "g3d", "div_aclk_200", GATE_IP_G3D, 0, 0, 0),
  551. /* GATE_IP_LCD */
  552. GATE(CLK_QE_CH1_LCD, "qe_ch1_lcd", "div_aclk_160", GATE_IP_LCD, 7,
  553. CLK_IGNORE_UNUSED, 0),
  554. GATE(CLK_QE_CH0_LCD, "qe_ch0_lcd", "div_aclk_160", GATE_IP_LCD, 6,
  555. CLK_IGNORE_UNUSED, 0),
  556. GATE(CLK_PPMULCD0, "ppmulcd0", "div_aclk_160", GATE_IP_LCD, 5,
  557. CLK_IGNORE_UNUSED, 0),
  558. GATE(CLK_SMMUFIMD0, "smmufimd0", "div_aclk_160", GATE_IP_LCD, 4, 0, 0),
  559. GATE(CLK_DSIM0, "dsim0", "div_aclk_160", GATE_IP_LCD, 3, 0, 0),
  560. GATE(CLK_SMIES, "smies", "div_aclk_160", GATE_IP_LCD, 2, 0, 0),
  561. GATE(CLK_FIMD0, "fimd0", "div_aclk_160", GATE_IP_LCD, 0, 0, 0),
  562. /* GATE_IP_ISP */
  563. GATE(CLK_CAM1, "cam1", "mout_aclk_266_sub", GATE_IP_ISP, 5, 0, 0),
  564. GATE(CLK_UART_ISP_TOP, "uart_isp_top", "mout_aclk_266_sub",
  565. GATE_IP_ISP, 3, 0, 0),
  566. GATE(CLK_SPI1_ISP_TOP, "spi1_isp_top", "mout_aclk_266_sub",
  567. GATE_IP_ISP, 2, 0, 0),
  568. GATE(CLK_SPI0_ISP_TOP, "spi0_isp_top", "mout_aclk_266_sub",
  569. GATE_IP_ISP, 1, 0, 0),
  570. /* GATE_IP_FSYS */
  571. GATE(CLK_TSADC, "tsadc", "div_aclk_200", GATE_IP_FSYS, 20, 0, 0),
  572. GATE(CLK_PPMUFILE, "ppmufile", "div_aclk_200", GATE_IP_FSYS, 17,
  573. CLK_IGNORE_UNUSED, 0),
  574. GATE(CLK_USBOTG, "usbotg", "div_aclk_200", GATE_IP_FSYS, 13, 0, 0),
  575. GATE(CLK_USBHOST, "usbhost", "div_aclk_200", GATE_IP_FSYS, 12, 0, 0),
  576. GATE(CLK_SROMC, "sromc", "div_aclk_200", GATE_IP_FSYS, 11, 0, 0),
  577. GATE(CLK_SDMMC2, "sdmmc2", "div_aclk_200", GATE_IP_FSYS, 7, 0, 0),
  578. GATE(CLK_SDMMC1, "sdmmc1", "div_aclk_200", GATE_IP_FSYS, 6, 0, 0),
  579. GATE(CLK_SDMMC0, "sdmmc0", "div_aclk_200", GATE_IP_FSYS, 5, 0, 0),
  580. GATE(CLK_PDMA1, "pdma1", "div_aclk_200", GATE_IP_FSYS, 1, 0, 0),
  581. GATE(CLK_PDMA0, "pdma0", "div_aclk_200", GATE_IP_FSYS, 0, 0, 0),
  582. /* GATE_IP_PERIL */
  583. GATE(CLK_PWM, "pwm", "div_aclk_100", GATE_IP_PERIL, 24, 0, 0),
  584. GATE(CLK_PCM, "pcm", "div_aclk_100", GATE_IP_PERIL, 23, 0, 0),
  585. GATE(CLK_I2S, "i2s", "div_aclk_100", GATE_IP_PERIL, 21, 0, 0),
  586. GATE(CLK_SPI1, "spi1", "div_aclk_100", GATE_IP_PERIL, 17, 0, 0),
  587. GATE(CLK_SPI0, "spi0", "div_aclk_100", GATE_IP_PERIL, 16, 0, 0),
  588. GATE(CLK_I2C7, "i2c7", "div_aclk_100", GATE_IP_PERIL, 13, 0, 0),
  589. GATE(CLK_I2C6, "i2c6", "div_aclk_100", GATE_IP_PERIL, 12, 0, 0),
  590. GATE(CLK_I2C5, "i2c5", "div_aclk_100", GATE_IP_PERIL, 11, 0, 0),
  591. GATE(CLK_I2C4, "i2c4", "div_aclk_100", GATE_IP_PERIL, 10, 0, 0),
  592. GATE(CLK_I2C3, "i2c3", "div_aclk_100", GATE_IP_PERIL, 9, 0, 0),
  593. GATE(CLK_I2C2, "i2c2", "div_aclk_100", GATE_IP_PERIL, 8, 0, 0),
  594. GATE(CLK_I2C1, "i2c1", "div_aclk_100", GATE_IP_PERIL, 7, 0, 0),
  595. GATE(CLK_I2C0, "i2c0", "div_aclk_100", GATE_IP_PERIL, 6, 0, 0),
  596. GATE(CLK_UART2, "uart2", "div_aclk_100", GATE_IP_PERIL, 2, 0, 0),
  597. GATE(CLK_UART1, "uart1", "div_aclk_100", GATE_IP_PERIL, 1, 0, 0),
  598. GATE(CLK_UART0, "uart0", "div_aclk_100", GATE_IP_PERIL, 0, 0, 0),
  599. };
  600. /* APLL & MPLL & BPLL & UPLL */
  601. static const struct samsung_pll_rate_table exynos3250_pll_rates[] __initconst = {
  602. PLL_35XX_RATE(24 * MHZ, 1200000000, 400, 4, 1),
  603. PLL_35XX_RATE(24 * MHZ, 1100000000, 275, 3, 1),
  604. PLL_35XX_RATE(24 * MHZ, 1066000000, 533, 6, 1),
  605. PLL_35XX_RATE(24 * MHZ, 1000000000, 250, 3, 1),
  606. PLL_35XX_RATE(24 * MHZ, 960000000, 320, 4, 1),
  607. PLL_35XX_RATE(24 * MHZ, 900000000, 300, 4, 1),
  608. PLL_35XX_RATE(24 * MHZ, 850000000, 425, 6, 1),
  609. PLL_35XX_RATE(24 * MHZ, 800000000, 200, 3, 1),
  610. PLL_35XX_RATE(24 * MHZ, 700000000, 175, 3, 1),
  611. PLL_35XX_RATE(24 * MHZ, 667000000, 667, 12, 1),
  612. PLL_35XX_RATE(24 * MHZ, 600000000, 400, 4, 2),
  613. PLL_35XX_RATE(24 * MHZ, 533000000, 533, 6, 2),
  614. PLL_35XX_RATE(24 * MHZ, 520000000, 260, 3, 2),
  615. PLL_35XX_RATE(24 * MHZ, 500000000, 250, 3, 2),
  616. PLL_35XX_RATE(24 * MHZ, 400000000, 200, 3, 2),
  617. PLL_35XX_RATE(24 * MHZ, 200000000, 200, 3, 3),
  618. PLL_35XX_RATE(24 * MHZ, 100000000, 200, 3, 4),
  619. { /* sentinel */ }
  620. };
  621. /* EPLL */
  622. static const struct samsung_pll_rate_table exynos3250_epll_rates[] __initconst = {
  623. PLL_36XX_RATE(24 * MHZ, 800000000, 200, 3, 1, 0),
  624. PLL_36XX_RATE(24 * MHZ, 288000000, 96, 2, 2, 0),
  625. PLL_36XX_RATE(24 * MHZ, 192000000, 128, 2, 3, 0),
  626. PLL_36XX_RATE(24 * MHZ, 144000000, 96, 2, 3, 0),
  627. PLL_36XX_RATE(24 * MHZ, 96000000, 128, 2, 4, 0),
  628. PLL_36XX_RATE(24 * MHZ, 84000000, 112, 2, 4, 0),
  629. PLL_36XX_RATE(24 * MHZ, 80000003, 106, 2, 4, 43691),
  630. PLL_36XX_RATE(24 * MHZ, 73728000, 98, 2, 4, 19923),
  631. PLL_36XX_RATE(24 * MHZ, 67737598, 270, 3, 5, 62285),
  632. PLL_36XX_RATE(24 * MHZ, 65535999, 174, 2, 5, 49982),
  633. PLL_36XX_RATE(24 * MHZ, 50000000, 200, 3, 5, 0),
  634. PLL_36XX_RATE(24 * MHZ, 49152002, 131, 2, 5, 4719),
  635. PLL_36XX_RATE(24 * MHZ, 48000000, 128, 2, 5, 0),
  636. PLL_36XX_RATE(24 * MHZ, 45158401, 180, 3, 5, 41524),
  637. { /* sentinel */ }
  638. };
  639. /* VPLL */
  640. static const struct samsung_pll_rate_table exynos3250_vpll_rates[] __initconst = {
  641. PLL_36XX_RATE(24 * MHZ, 600000000, 100, 2, 1, 0),
  642. PLL_36XX_RATE(24 * MHZ, 533000000, 266, 3, 2, 32768),
  643. PLL_36XX_RATE(24 * MHZ, 519230987, 173, 2, 2, 5046),
  644. PLL_36XX_RATE(24 * MHZ, 500000000, 250, 3, 2, 0),
  645. PLL_36XX_RATE(24 * MHZ, 445500000, 148, 2, 2, 32768),
  646. PLL_36XX_RATE(24 * MHZ, 445055007, 148, 2, 2, 23047),
  647. PLL_36XX_RATE(24 * MHZ, 400000000, 200, 3, 2, 0),
  648. PLL_36XX_RATE(24 * MHZ, 371250000, 123, 2, 2, 49152),
  649. PLL_36XX_RATE(24 * MHZ, 370878997, 185, 3, 2, 28803),
  650. PLL_36XX_RATE(24 * MHZ, 340000000, 170, 3, 2, 0),
  651. PLL_36XX_RATE(24 * MHZ, 335000015, 111, 2, 2, 43691),
  652. PLL_36XX_RATE(24 * MHZ, 333000000, 111, 2, 2, 0),
  653. PLL_36XX_RATE(24 * MHZ, 330000000, 110, 2, 2, 0),
  654. PLL_36XX_RATE(24 * MHZ, 320000015, 106, 2, 2, 43691),
  655. PLL_36XX_RATE(24 * MHZ, 300000000, 100, 2, 2, 0),
  656. PLL_36XX_RATE(24 * MHZ, 275000000, 275, 3, 3, 0),
  657. PLL_36XX_RATE(24 * MHZ, 222750000, 148, 2, 3, 32768),
  658. PLL_36XX_RATE(24 * MHZ, 222528007, 148, 2, 3, 23069),
  659. PLL_36XX_RATE(24 * MHZ, 160000000, 160, 3, 3, 0),
  660. PLL_36XX_RATE(24 * MHZ, 148500000, 99, 2, 3, 0),
  661. PLL_36XX_RATE(24 * MHZ, 148352005, 98, 2, 3, 59070),
  662. PLL_36XX_RATE(24 * MHZ, 108000000, 144, 2, 4, 0),
  663. PLL_36XX_RATE(24 * MHZ, 74250000, 99, 2, 4, 0),
  664. PLL_36XX_RATE(24 * MHZ, 74176002, 98, 2, 4, 59070),
  665. PLL_36XX_RATE(24 * MHZ, 54054000, 216, 3, 5, 14156),
  666. PLL_36XX_RATE(24 * MHZ, 54000000, 144, 2, 5, 0),
  667. { /* sentinel */ }
  668. };
  669. static const struct samsung_pll_clock exynos3250_plls[] __initconst = {
  670. PLL(pll_35xx, CLK_FOUT_APLL, "fout_apll", "fin_pll",
  671. APLL_LOCK, APLL_CON0, exynos3250_pll_rates),
  672. PLL(pll_35xx, CLK_FOUT_MPLL, "fout_mpll", "fin_pll",
  673. MPLL_LOCK, MPLL_CON0, exynos3250_pll_rates),
  674. PLL(pll_36xx, CLK_FOUT_VPLL, "fout_vpll", "fin_pll",
  675. VPLL_LOCK, VPLL_CON0, exynos3250_vpll_rates),
  676. PLL(pll_35xx, CLK_FOUT_UPLL, "fout_upll", "fin_pll",
  677. UPLL_LOCK, UPLL_CON0, exynos3250_pll_rates),
  678. };
  679. #define E3250_CPU_DIV0(apll, pclk_dbg, atb, corem) \
  680. (((apll) << 24) | ((pclk_dbg) << 20) | ((atb) << 16) | \
  681. ((corem) << 4))
  682. #define E3250_CPU_DIV1(hpm, copy) \
  683. (((hpm) << 4) | ((copy) << 0))
  684. static const struct exynos_cpuclk_cfg_data e3250_armclk_d[] __initconst = {
  685. { 1000000, E3250_CPU_DIV0(1, 7, 4, 1), E3250_CPU_DIV1(7, 7), },
  686. { 900000, E3250_CPU_DIV0(1, 7, 3, 1), E3250_CPU_DIV1(7, 7), },
  687. { 800000, E3250_CPU_DIV0(1, 7, 3, 1), E3250_CPU_DIV1(7, 7), },
  688. { 700000, E3250_CPU_DIV0(1, 7, 3, 1), E3250_CPU_DIV1(7, 7), },
  689. { 600000, E3250_CPU_DIV0(1, 7, 3, 1), E3250_CPU_DIV1(7, 7), },
  690. { 500000, E3250_CPU_DIV0(1, 7, 3, 1), E3250_CPU_DIV1(7, 7), },
  691. { 400000, E3250_CPU_DIV0(1, 7, 3, 1), E3250_CPU_DIV1(7, 7), },
  692. { 300000, E3250_CPU_DIV0(1, 5, 3, 1), E3250_CPU_DIV1(7, 7), },
  693. { 200000, E3250_CPU_DIV0(1, 3, 3, 1), E3250_CPU_DIV1(7, 7), },
  694. { 100000, E3250_CPU_DIV0(1, 1, 1, 1), E3250_CPU_DIV1(7, 7), },
  695. { 0 },
  696. };
  697. static const struct samsung_cpu_clock exynos3250_cpu_clks[] __initconst = {
  698. CPU_CLK(CLK_ARM_CLK, "armclk", CLK_MOUT_APLL, CLK_MOUT_MPLL_USER_C,
  699. CLK_CPU_HAS_DIV1, 0x14200, e3250_armclk_d),
  700. };
  701. static void __init exynos3_core_down_clock(void __iomem *reg_base)
  702. {
  703. unsigned int tmp;
  704. /*
  705. * Enable arm clock down (in idle) and set arm divider
  706. * ratios in WFI/WFE state.
  707. */
  708. tmp = (PWR_CTRL1_CORE2_DOWN_RATIO(7) | PWR_CTRL1_CORE1_DOWN_RATIO(7) |
  709. PWR_CTRL1_DIV2_DOWN_EN | PWR_CTRL1_DIV1_DOWN_EN |
  710. PWR_CTRL1_USE_CORE1_WFE | PWR_CTRL1_USE_CORE0_WFE |
  711. PWR_CTRL1_USE_CORE1_WFI | PWR_CTRL1_USE_CORE0_WFI);
  712. __raw_writel(tmp, reg_base + PWR_CTRL1);
  713. /*
  714. * Disable the clock up feature on Exynos4x12, in case it was
  715. * enabled by bootloader.
  716. */
  717. __raw_writel(0x0, reg_base + PWR_CTRL2);
  718. }
  719. static const struct samsung_cmu_info cmu_info __initconst = {
  720. .pll_clks = exynos3250_plls,
  721. .nr_pll_clks = ARRAY_SIZE(exynos3250_plls),
  722. .mux_clks = mux_clks,
  723. .nr_mux_clks = ARRAY_SIZE(mux_clks),
  724. .div_clks = div_clks,
  725. .nr_div_clks = ARRAY_SIZE(div_clks),
  726. .gate_clks = gate_clks,
  727. .nr_gate_clks = ARRAY_SIZE(gate_clks),
  728. .fixed_factor_clks = fixed_factor_clks,
  729. .nr_fixed_factor_clks = ARRAY_SIZE(fixed_factor_clks),
  730. .cpu_clks = exynos3250_cpu_clks,
  731. .nr_cpu_clks = ARRAY_SIZE(exynos3250_cpu_clks),
  732. .nr_clk_ids = CLK_NR_CLKS,
  733. .clk_regs = exynos3250_cmu_clk_regs,
  734. .nr_clk_regs = ARRAY_SIZE(exynos3250_cmu_clk_regs),
  735. };
  736. static void __init exynos3250_cmu_init(struct device_node *np)
  737. {
  738. struct samsung_clk_provider *ctx;
  739. ctx = samsung_cmu_register_one(np, &cmu_info);
  740. if (!ctx)
  741. return;
  742. exynos3_core_down_clock(ctx->reg_base);
  743. }
  744. CLK_OF_DECLARE(exynos3250_cmu, "samsung,exynos3250-cmu", exynos3250_cmu_init);
  745. /*
  746. * CMU DMC
  747. */
  748. #define BPLL_LOCK 0x0118
  749. #define BPLL_CON0 0x0218
  750. #define BPLL_CON1 0x021c
  751. #define BPLL_CON2 0x0220
  752. #define SRC_DMC 0x0300
  753. #define DIV_DMC1 0x0504
  754. #define GATE_BUS_DMC0 0x0700
  755. #define GATE_BUS_DMC1 0x0704
  756. #define GATE_BUS_DMC2 0x0708
  757. #define GATE_BUS_DMC3 0x070c
  758. #define GATE_SCLK_DMC 0x0800
  759. #define GATE_IP_DMC0 0x0900
  760. #define GATE_IP_DMC1 0x0904
  761. #define EPLL_LOCK 0x1110
  762. #define EPLL_CON0 0x1114
  763. #define EPLL_CON1 0x1118
  764. #define EPLL_CON2 0x111c
  765. #define SRC_EPLL 0x1120
  766. static const unsigned long exynos3250_cmu_dmc_clk_regs[] __initconst = {
  767. BPLL_LOCK,
  768. BPLL_CON0,
  769. BPLL_CON1,
  770. BPLL_CON2,
  771. SRC_DMC,
  772. DIV_DMC1,
  773. GATE_BUS_DMC0,
  774. GATE_BUS_DMC1,
  775. GATE_BUS_DMC2,
  776. GATE_BUS_DMC3,
  777. GATE_SCLK_DMC,
  778. GATE_IP_DMC0,
  779. GATE_IP_DMC1,
  780. EPLL_LOCK,
  781. EPLL_CON0,
  782. EPLL_CON1,
  783. EPLL_CON2,
  784. SRC_EPLL,
  785. };
  786. PNAME(mout_epll_p) = { "fin_pll", "fout_epll", };
  787. PNAME(mout_bpll_p) = { "fin_pll", "fout_bpll", };
  788. PNAME(mout_mpll_mif_p) = { "fin_pll", "sclk_mpll_mif", };
  789. PNAME(mout_dphy_p) = { "mout_mpll_mif", "mout_bpll", };
  790. static const struct samsung_mux_clock dmc_mux_clks[] __initconst = {
  791. /*
  792. * NOTE: Following table is sorted by register address in ascending
  793. * order and then bitfield shift in descending order, as it is done
  794. * in the User's Manual. When adding new entries, please make sure
  795. * that the order is preserved, to avoid merge conflicts and make
  796. * further work with defined data easier.
  797. */
  798. /* SRC_DMC */
  799. MUX(CLK_MOUT_MPLL_MIF, "mout_mpll_mif", mout_mpll_mif_p, SRC_DMC, 12, 1),
  800. MUX(CLK_MOUT_BPLL, "mout_bpll", mout_bpll_p, SRC_DMC, 10, 1),
  801. MUX(CLK_MOUT_DPHY, "mout_dphy", mout_dphy_p, SRC_DMC, 8, 1),
  802. MUX(CLK_MOUT_DMC_BUS, "mout_dmc_bus", mout_dphy_p, SRC_DMC, 4, 1),
  803. /* SRC_EPLL */
  804. MUX(CLK_MOUT_EPLL, "mout_epll", mout_epll_p, SRC_EPLL, 4, 1),
  805. };
  806. static const struct samsung_div_clock dmc_div_clks[] __initconst = {
  807. /*
  808. * NOTE: Following table is sorted by register address in ascending
  809. * order and then bitfield shift in descending order, as it is done
  810. * in the User's Manual. When adding new entries, please make sure
  811. * that the order is preserved, to avoid merge conflicts and make
  812. * further work with defined data easier.
  813. */
  814. /* DIV_DMC1 */
  815. DIV(CLK_DIV_DMC, "div_dmc", "div_dmc_pre", DIV_DMC1, 27, 3),
  816. DIV(CLK_DIV_DPHY, "div_dphy", "mout_dphy", DIV_DMC1, 23, 3),
  817. DIV(CLK_DIV_DMC_PRE, "div_dmc_pre", "mout_dmc_bus", DIV_DMC1, 19, 2),
  818. DIV(CLK_DIV_DMCP, "div_dmcp", "div_dmcd", DIV_DMC1, 15, 3),
  819. DIV(CLK_DIV_DMCD, "div_dmcd", "div_dmc", DIV_DMC1, 11, 3),
  820. };
  821. static const struct samsung_pll_clock exynos3250_dmc_plls[] __initconst = {
  822. PLL(pll_35xx, CLK_FOUT_BPLL, "fout_bpll", "fin_pll",
  823. BPLL_LOCK, BPLL_CON0, exynos3250_pll_rates),
  824. PLL(pll_36xx, CLK_FOUT_EPLL, "fout_epll", "fin_pll",
  825. EPLL_LOCK, EPLL_CON0, exynos3250_epll_rates),
  826. };
  827. static const struct samsung_cmu_info dmc_cmu_info __initconst = {
  828. .pll_clks = exynos3250_dmc_plls,
  829. .nr_pll_clks = ARRAY_SIZE(exynos3250_dmc_plls),
  830. .mux_clks = dmc_mux_clks,
  831. .nr_mux_clks = ARRAY_SIZE(dmc_mux_clks),
  832. .div_clks = dmc_div_clks,
  833. .nr_div_clks = ARRAY_SIZE(dmc_div_clks),
  834. .nr_clk_ids = NR_CLKS_DMC,
  835. .clk_regs = exynos3250_cmu_dmc_clk_regs,
  836. .nr_clk_regs = ARRAY_SIZE(exynos3250_cmu_dmc_clk_regs),
  837. };
  838. static void __init exynos3250_cmu_dmc_init(struct device_node *np)
  839. {
  840. samsung_cmu_register_one(np, &dmc_cmu_info);
  841. }
  842. CLK_OF_DECLARE(exynos3250_cmu_dmc, "samsung,exynos3250-cmu-dmc",
  843. exynos3250_cmu_dmc_init);
  844. /*
  845. * CMU ISP
  846. */
  847. #define DIV_ISP0 0x300
  848. #define DIV_ISP1 0x304
  849. #define GATE_IP_ISP0 0x800
  850. #define GATE_IP_ISP1 0x804
  851. #define GATE_SCLK_ISP 0x900
  852. static const struct samsung_div_clock isp_div_clks[] __initconst = {
  853. /*
  854. * NOTE: Following table is sorted by register address in ascending
  855. * order and then bitfield shift in descending order, as it is done
  856. * in the User's Manual. When adding new entries, please make sure
  857. * that the order is preserved, to avoid merge conflicts and make
  858. * further work with defined data easier.
  859. */
  860. /* DIV_ISP0 */
  861. DIV(CLK_DIV_ISP1, "div_isp1", "mout_aclk_266_sub", DIV_ISP0, 4, 3),
  862. DIV(CLK_DIV_ISP0, "div_isp0", "mout_aclk_266_sub", DIV_ISP0, 0, 3),
  863. /* DIV_ISP1 */
  864. DIV(CLK_DIV_MCUISP1, "div_mcuisp1", "mout_aclk_400_mcuisp_sub",
  865. DIV_ISP1, 8, 3),
  866. DIV(CLK_DIV_MCUISP0, "div_mcuisp0", "mout_aclk_400_mcuisp_sub",
  867. DIV_ISP1, 4, 3),
  868. DIV(CLK_DIV_MPWM, "div_mpwm", "div_isp1", DIV_ISP1, 0, 3),
  869. };
  870. static const struct samsung_gate_clock isp_gate_clks[] __initconst = {
  871. /*
  872. * NOTE: Following table is sorted by register address in ascending
  873. * order and then bitfield shift in descending order, as it is done
  874. * in the User's Manual. When adding new entries, please make sure
  875. * that the order is preserved, to avoid merge conflicts and make
  876. * further work with defined data easier.
  877. */
  878. /* GATE_IP_ISP0 */
  879. GATE(CLK_UART_ISP, "uart_isp", "uart_isp_top",
  880. GATE_IP_ISP0, 31, CLK_IGNORE_UNUSED, 0),
  881. GATE(CLK_WDT_ISP, "wdt_isp", "mout_aclk_266_sub",
  882. GATE_IP_ISP0, 30, CLK_IGNORE_UNUSED, 0),
  883. GATE(CLK_PWM_ISP, "pwm_isp", "mout_aclk_266_sub",
  884. GATE_IP_ISP0, 28, CLK_IGNORE_UNUSED, 0),
  885. GATE(CLK_I2C1_ISP, "i2c1_isp", "mout_aclk_266_sub",
  886. GATE_IP_ISP0, 26, CLK_IGNORE_UNUSED, 0),
  887. GATE(CLK_I2C0_ISP, "i2c0_isp", "mout_aclk_266_sub",
  888. GATE_IP_ISP0, 25, CLK_IGNORE_UNUSED, 0),
  889. GATE(CLK_MPWM_ISP, "mpwm_isp", "mout_aclk_266_sub",
  890. GATE_IP_ISP0, 24, CLK_IGNORE_UNUSED, 0),
  891. GATE(CLK_MCUCTL_ISP, "mcuctl_isp", "mout_aclk_266_sub",
  892. GATE_IP_ISP0, 23, CLK_IGNORE_UNUSED, 0),
  893. GATE(CLK_PPMUISPX, "ppmuispx", "mout_aclk_266_sub",
  894. GATE_IP_ISP0, 21, CLK_IGNORE_UNUSED, 0),
  895. GATE(CLK_PPMUISPMX, "ppmuispmx", "mout_aclk_266_sub",
  896. GATE_IP_ISP0, 20, CLK_IGNORE_UNUSED, 0),
  897. GATE(CLK_QE_LITE1, "qe_lite1", "mout_aclk_266_sub",
  898. GATE_IP_ISP0, 18, CLK_IGNORE_UNUSED, 0),
  899. GATE(CLK_QE_LITE0, "qe_lite0", "mout_aclk_266_sub",
  900. GATE_IP_ISP0, 17, CLK_IGNORE_UNUSED, 0),
  901. GATE(CLK_QE_FD, "qe_fd", "mout_aclk_266_sub",
  902. GATE_IP_ISP0, 16, CLK_IGNORE_UNUSED, 0),
  903. GATE(CLK_QE_DRC, "qe_drc", "mout_aclk_266_sub",
  904. GATE_IP_ISP0, 15, CLK_IGNORE_UNUSED, 0),
  905. GATE(CLK_QE_ISP, "qe_isp", "mout_aclk_266_sub",
  906. GATE_IP_ISP0, 14, CLK_IGNORE_UNUSED, 0),
  907. GATE(CLK_CSIS1, "csis1", "mout_aclk_266_sub",
  908. GATE_IP_ISP0, 13, CLK_IGNORE_UNUSED, 0),
  909. GATE(CLK_SMMU_LITE1, "smmu_lite1", "mout_aclk_266_sub",
  910. GATE_IP_ISP0, 12, CLK_IGNORE_UNUSED, 0),
  911. GATE(CLK_SMMU_LITE0, "smmu_lite0", "mout_aclk_266_sub",
  912. GATE_IP_ISP0, 11, CLK_IGNORE_UNUSED, 0),
  913. GATE(CLK_SMMU_FD, "smmu_fd", "mout_aclk_266_sub",
  914. GATE_IP_ISP0, 10, CLK_IGNORE_UNUSED, 0),
  915. GATE(CLK_SMMU_DRC, "smmu_drc", "mout_aclk_266_sub",
  916. GATE_IP_ISP0, 9, CLK_IGNORE_UNUSED, 0),
  917. GATE(CLK_SMMU_ISP, "smmu_isp", "mout_aclk_266_sub",
  918. GATE_IP_ISP0, 8, CLK_IGNORE_UNUSED, 0),
  919. GATE(CLK_GICISP, "gicisp", "mout_aclk_266_sub",
  920. GATE_IP_ISP0, 7, CLK_IGNORE_UNUSED, 0),
  921. GATE(CLK_CSIS0, "csis0", "mout_aclk_266_sub",
  922. GATE_IP_ISP0, 6, CLK_IGNORE_UNUSED, 0),
  923. GATE(CLK_MCUISP, "mcuisp", "mout_aclk_266_sub",
  924. GATE_IP_ISP0, 5, CLK_IGNORE_UNUSED, 0),
  925. GATE(CLK_LITE1, "lite1", "mout_aclk_266_sub",
  926. GATE_IP_ISP0, 4, CLK_IGNORE_UNUSED, 0),
  927. GATE(CLK_LITE0, "lite0", "mout_aclk_266_sub",
  928. GATE_IP_ISP0, 3, CLK_IGNORE_UNUSED, 0),
  929. GATE(CLK_FD, "fd", "mout_aclk_266_sub",
  930. GATE_IP_ISP0, 2, CLK_IGNORE_UNUSED, 0),
  931. GATE(CLK_DRC, "drc", "mout_aclk_266_sub",
  932. GATE_IP_ISP0, 1, CLK_IGNORE_UNUSED, 0),
  933. GATE(CLK_ISP, "isp", "mout_aclk_266_sub",
  934. GATE_IP_ISP0, 0, CLK_IGNORE_UNUSED, 0),
  935. /* GATE_IP_ISP1 */
  936. GATE(CLK_QE_ISPCX, "qe_ispcx", "uart_isp_top",
  937. GATE_IP_ISP0, 21, CLK_IGNORE_UNUSED, 0),
  938. GATE(CLK_QE_SCALERP, "qe_scalerp", "uart_isp_top",
  939. GATE_IP_ISP0, 20, CLK_IGNORE_UNUSED, 0),
  940. GATE(CLK_QE_SCALERC, "qe_scalerc", "uart_isp_top",
  941. GATE_IP_ISP0, 19, CLK_IGNORE_UNUSED, 0),
  942. GATE(CLK_SMMU_SCALERP, "smmu_scalerp", "uart_isp_top",
  943. GATE_IP_ISP0, 18, CLK_IGNORE_UNUSED, 0),
  944. GATE(CLK_SMMU_SCALERC, "smmu_scalerc", "uart_isp_top",
  945. GATE_IP_ISP0, 17, CLK_IGNORE_UNUSED, 0),
  946. GATE(CLK_SCALERP, "scalerp", "uart_isp_top",
  947. GATE_IP_ISP0, 16, CLK_IGNORE_UNUSED, 0),
  948. GATE(CLK_SCALERC, "scalerc", "uart_isp_top",
  949. GATE_IP_ISP0, 15, CLK_IGNORE_UNUSED, 0),
  950. GATE(CLK_SPI1_ISP, "spi1_isp", "uart_isp_top",
  951. GATE_IP_ISP0, 13, CLK_IGNORE_UNUSED, 0),
  952. GATE(CLK_SPI0_ISP, "spi0_isp", "uart_isp_top",
  953. GATE_IP_ISP0, 12, CLK_IGNORE_UNUSED, 0),
  954. GATE(CLK_SMMU_ISPCX, "smmu_ispcx", "uart_isp_top",
  955. GATE_IP_ISP0, 4, CLK_IGNORE_UNUSED, 0),
  956. GATE(CLK_ASYNCAXIM, "asyncaxim", "uart_isp_top",
  957. GATE_IP_ISP0, 0, CLK_IGNORE_UNUSED, 0),
  958. /* GATE_SCLK_ISP */
  959. GATE(CLK_SCLK_MPWM_ISP, "sclk_mpwm_isp", "div_mpwm",
  960. GATE_SCLK_ISP, 0, CLK_IGNORE_UNUSED, 0),
  961. };
  962. static const struct samsung_cmu_info isp_cmu_info __initconst = {
  963. .div_clks = isp_div_clks,
  964. .nr_div_clks = ARRAY_SIZE(isp_div_clks),
  965. .gate_clks = isp_gate_clks,
  966. .nr_gate_clks = ARRAY_SIZE(isp_gate_clks),
  967. .nr_clk_ids = NR_CLKS_ISP,
  968. };
  969. static int __init exynos3250_cmu_isp_probe(struct platform_device *pdev)
  970. {
  971. struct device_node *np = pdev->dev.of_node;
  972. samsung_cmu_register_one(np, &isp_cmu_info);
  973. return 0;
  974. }
  975. static const struct of_device_id exynos3250_cmu_isp_of_match[] __initconst = {
  976. { .compatible = "samsung,exynos3250-cmu-isp", },
  977. { /* sentinel */ }
  978. };
  979. static struct platform_driver exynos3250_cmu_isp_driver __initdata = {
  980. .driver = {
  981. .name = "exynos3250-cmu-isp",
  982. .suppress_bind_attrs = true,
  983. .of_match_table = exynos3250_cmu_isp_of_match,
  984. },
  985. };
  986. static int __init exynos3250_cmu_platform_init(void)
  987. {
  988. return platform_driver_probe(&exynos3250_cmu_isp_driver,
  989. exynos3250_cmu_isp_probe);
  990. }
  991. subsys_initcall(exynos3250_cmu_platform_init);