clk-exynos-arm64.c 2.6 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (C) 2021 Linaro Ltd.
  4. * Copyright (C) 2021 Dávid Virág <[email protected]>
  5. * Author: Sam Protsenko <[email protected]>
  6. * Author: Dávid Virág <[email protected]>
  7. *
  8. * This file contains shared functions used by some arm64 Exynos SoCs,
  9. * such as Exynos7885 or Exynos850 to register and init CMUs.
  10. */
  11. #include <linux/clk.h>
  12. #include <linux/of_address.h>
  13. #include "clk-exynos-arm64.h"
  14. /* Gate register bits */
  15. #define GATE_MANUAL BIT(20)
  16. #define GATE_ENABLE_HWACG BIT(28)
  17. /* Gate register offsets range */
  18. #define GATE_OFF_START 0x2000
  19. #define GATE_OFF_END 0x2fff
  20. /**
  21. * exynos_arm64_init_clocks - Set clocks initial configuration
  22. * @np: CMU device tree node with "reg" property (CMU addr)
  23. * @reg_offs: Register offsets array for clocks to init
  24. * @reg_offs_len: Number of register offsets in reg_offs array
  25. *
  26. * Set manual control mode for all gate clocks.
  27. */
  28. static void __init exynos_arm64_init_clocks(struct device_node *np,
  29. const unsigned long *reg_offs, size_t reg_offs_len)
  30. {
  31. void __iomem *reg_base;
  32. size_t i;
  33. reg_base = of_iomap(np, 0);
  34. if (!reg_base)
  35. panic("%s: failed to map registers\n", __func__);
  36. for (i = 0; i < reg_offs_len; ++i) {
  37. void __iomem *reg = reg_base + reg_offs[i];
  38. u32 val;
  39. /* Modify only gate clock registers */
  40. if (reg_offs[i] < GATE_OFF_START || reg_offs[i] > GATE_OFF_END)
  41. continue;
  42. val = readl(reg);
  43. val |= GATE_MANUAL;
  44. val &= ~GATE_ENABLE_HWACG;
  45. writel(val, reg);
  46. }
  47. iounmap(reg_base);
  48. }
  49. /**
  50. * exynos_arm64_register_cmu - Register specified Exynos CMU domain
  51. * @dev: Device object; may be NULL if this function is not being
  52. * called from platform driver probe function
  53. * @np: CMU device tree node
  54. * @cmu: CMU data
  55. *
  56. * Register specified CMU domain, which includes next steps:
  57. *
  58. * 1. Enable parent clock of @cmu CMU
  59. * 2. Set initial registers configuration for @cmu CMU clocks
  60. * 3. Register @cmu CMU clocks using Samsung clock framework API
  61. */
  62. void __init exynos_arm64_register_cmu(struct device *dev,
  63. struct device_node *np, const struct samsung_cmu_info *cmu)
  64. {
  65. /* Keep CMU parent clock running (needed for CMU registers access) */
  66. if (cmu->clk_name) {
  67. struct clk *parent_clk;
  68. if (dev)
  69. parent_clk = clk_get(dev, cmu->clk_name);
  70. else
  71. parent_clk = of_clk_get_by_name(np, cmu->clk_name);
  72. if (IS_ERR(parent_clk)) {
  73. pr_err("%s: could not find bus clock %s; err = %ld\n",
  74. __func__, cmu->clk_name, PTR_ERR(parent_clk));
  75. } else {
  76. clk_prepare_enable(parent_clk);
  77. }
  78. }
  79. exynos_arm64_init_clocks(np, cmu->clk_regs, cmu->nr_clk_regs);
  80. samsung_cmu_register_one(np, cmu);
  81. }