clk-rk3568.c 76 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2021 Rockchip Electronics Co. Ltd.
  4. * Author: Elaine Zhang <[email protected]>
  5. */
  6. #include <linux/clk-provider.h>
  7. #include <linux/module.h>
  8. #include <linux/of.h>
  9. #include <linux/of_device.h>
  10. #include <linux/of_address.h>
  11. #include <linux/syscore_ops.h>
  12. #include <dt-bindings/clock/rk3568-cru.h>
  13. #include "clk.h"
  14. #define RK3568_GRF_SOC_STATUS0 0x580
  15. enum rk3568_pmu_plls {
  16. ppll, hpll,
  17. };
  18. enum rk3568_plls {
  19. apll, dpll, gpll, cpll, npll, vpll,
  20. };
  21. static struct rockchip_pll_rate_table rk3568_pll_rates[] = {
  22. /* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2, _dsmpd, _frac */
  23. RK3036_PLL_RATE(2208000000, 1, 92, 1, 1, 1, 0),
  24. RK3036_PLL_RATE(2184000000, 1, 91, 1, 1, 1, 0),
  25. RK3036_PLL_RATE(2160000000, 1, 90, 1, 1, 1, 0),
  26. RK3036_PLL_RATE(2088000000, 1, 87, 1, 1, 1, 0),
  27. RK3036_PLL_RATE(2064000000, 1, 86, 1, 1, 1, 0),
  28. RK3036_PLL_RATE(2040000000, 1, 85, 1, 1, 1, 0),
  29. RK3036_PLL_RATE(2016000000, 1, 84, 1, 1, 1, 0),
  30. RK3036_PLL_RATE(1992000000, 1, 83, 1, 1, 1, 0),
  31. RK3036_PLL_RATE(1920000000, 1, 80, 1, 1, 1, 0),
  32. RK3036_PLL_RATE(1896000000, 1, 79, 1, 1, 1, 0),
  33. RK3036_PLL_RATE(1800000000, 1, 75, 1, 1, 1, 0),
  34. RK3036_PLL_RATE(1704000000, 1, 71, 1, 1, 1, 0),
  35. RK3036_PLL_RATE(1608000000, 1, 67, 1, 1, 1, 0),
  36. RK3036_PLL_RATE(1600000000, 3, 200, 1, 1, 1, 0),
  37. RK3036_PLL_RATE(1584000000, 1, 132, 2, 1, 1, 0),
  38. RK3036_PLL_RATE(1560000000, 1, 130, 2, 1, 1, 0),
  39. RK3036_PLL_RATE(1536000000, 1, 128, 2, 1, 1, 0),
  40. RK3036_PLL_RATE(1512000000, 1, 126, 2, 1, 1, 0),
  41. RK3036_PLL_RATE(1488000000, 1, 124, 2, 1, 1, 0),
  42. RK3036_PLL_RATE(1464000000, 1, 122, 2, 1, 1, 0),
  43. RK3036_PLL_RATE(1440000000, 1, 120, 2, 1, 1, 0),
  44. RK3036_PLL_RATE(1416000000, 1, 118, 2, 1, 1, 0),
  45. RK3036_PLL_RATE(1400000000, 3, 350, 2, 1, 1, 0),
  46. RK3036_PLL_RATE(1392000000, 1, 116, 2, 1, 1, 0),
  47. RK3036_PLL_RATE(1368000000, 1, 114, 2, 1, 1, 0),
  48. RK3036_PLL_RATE(1344000000, 1, 112, 2, 1, 1, 0),
  49. RK3036_PLL_RATE(1320000000, 1, 110, 2, 1, 1, 0),
  50. RK3036_PLL_RATE(1296000000, 1, 108, 2, 1, 1, 0),
  51. RK3036_PLL_RATE(1272000000, 1, 106, 2, 1, 1, 0),
  52. RK3036_PLL_RATE(1248000000, 1, 104, 2, 1, 1, 0),
  53. RK3036_PLL_RATE(1200000000, 1, 100, 2, 1, 1, 0),
  54. RK3036_PLL_RATE(1188000000, 1, 99, 2, 1, 1, 0),
  55. RK3036_PLL_RATE(1104000000, 1, 92, 2, 1, 1, 0),
  56. RK3036_PLL_RATE(1100000000, 3, 275, 2, 1, 1, 0),
  57. RK3036_PLL_RATE(1008000000, 1, 84, 2, 1, 1, 0),
  58. RK3036_PLL_RATE(1000000000, 3, 250, 2, 1, 1, 0),
  59. RK3036_PLL_RATE(912000000, 1, 76, 2, 1, 1, 0),
  60. RK3036_PLL_RATE(816000000, 1, 68, 2, 1, 1, 0),
  61. RK3036_PLL_RATE(800000000, 3, 200, 2, 1, 1, 0),
  62. RK3036_PLL_RATE(700000000, 3, 350, 4, 1, 1, 0),
  63. RK3036_PLL_RATE(696000000, 1, 116, 4, 1, 1, 0),
  64. RK3036_PLL_RATE(600000000, 1, 100, 4, 1, 1, 0),
  65. RK3036_PLL_RATE(594000000, 1, 99, 4, 1, 1, 0),
  66. RK3036_PLL_RATE(500000000, 1, 125, 6, 1, 1, 0),
  67. RK3036_PLL_RATE(408000000, 1, 68, 2, 2, 1, 0),
  68. RK3036_PLL_RATE(312000000, 1, 78, 6, 1, 1, 0),
  69. RK3036_PLL_RATE(297000000, 2, 99, 4, 1, 1, 0),
  70. RK3036_PLL_RATE(241500000, 2, 161, 4, 2, 1, 0),
  71. RK3036_PLL_RATE(216000000, 1, 72, 4, 2, 1, 0),
  72. RK3036_PLL_RATE(200000000, 1, 100, 3, 4, 1, 0),
  73. RK3036_PLL_RATE(148500000, 1, 99, 4, 4, 1, 0),
  74. RK3036_PLL_RATE(135000000, 2, 45, 4, 1, 1, 0),
  75. RK3036_PLL_RATE(119000000, 3, 119, 4, 2, 1, 0),
  76. RK3036_PLL_RATE(108000000, 2, 45, 5, 1, 1, 0),
  77. RK3036_PLL_RATE(100000000, 1, 150, 6, 6, 1, 0),
  78. RK3036_PLL_RATE(96000000, 1, 96, 6, 4, 1, 0),
  79. RK3036_PLL_RATE(78750000, 4, 315, 6, 4, 1, 0),
  80. RK3036_PLL_RATE(74250000, 2, 99, 4, 4, 1, 0),
  81. { /* sentinel */ },
  82. };
  83. #define RK3568_DIV_ATCLK_CORE_MASK 0x1f
  84. #define RK3568_DIV_ATCLK_CORE_SHIFT 0
  85. #define RK3568_DIV_GICCLK_CORE_MASK 0x1f
  86. #define RK3568_DIV_GICCLK_CORE_SHIFT 8
  87. #define RK3568_DIV_PCLK_CORE_MASK 0x1f
  88. #define RK3568_DIV_PCLK_CORE_SHIFT 0
  89. #define RK3568_DIV_PERIPHCLK_CORE_MASK 0x1f
  90. #define RK3568_DIV_PERIPHCLK_CORE_SHIFT 8
  91. #define RK3568_DIV_ACLK_CORE_MASK 0x1f
  92. #define RK3568_DIV_ACLK_CORE_SHIFT 8
  93. #define RK3568_DIV_SCLK_CORE_MASK 0xf
  94. #define RK3568_DIV_SCLK_CORE_SHIFT 0
  95. #define RK3568_MUX_SCLK_CORE_MASK 0x3
  96. #define RK3568_MUX_SCLK_CORE_SHIFT 8
  97. #define RK3568_MUX_SCLK_CORE_NPLL_MASK 0x1
  98. #define RK3568_MUX_SCLK_CORE_NPLL_SHIFT 15
  99. #define RK3568_MUX_CLK_CORE_APLL_MASK 0x1
  100. #define RK3568_MUX_CLK_CORE_APLL_SHIFT 7
  101. #define RK3568_MUX_CLK_PVTPLL_MASK 0x1
  102. #define RK3568_MUX_CLK_PVTPLL_SHIFT 15
  103. #define RK3568_CLKSEL1(_sclk_core) \
  104. { \
  105. .reg = RK3568_CLKSEL_CON(2), \
  106. .val = HIWORD_UPDATE(_sclk_core, RK3568_MUX_SCLK_CORE_NPLL_MASK, \
  107. RK3568_MUX_SCLK_CORE_NPLL_SHIFT) | \
  108. HIWORD_UPDATE(_sclk_core, RK3568_MUX_SCLK_CORE_MASK, \
  109. RK3568_MUX_SCLK_CORE_SHIFT) | \
  110. HIWORD_UPDATE(1, RK3568_DIV_SCLK_CORE_MASK, \
  111. RK3568_DIV_SCLK_CORE_SHIFT), \
  112. }
  113. #define RK3568_CLKSEL2(_aclk_core) \
  114. { \
  115. .reg = RK3568_CLKSEL_CON(5), \
  116. .val = HIWORD_UPDATE(_aclk_core, RK3568_DIV_ACLK_CORE_MASK, \
  117. RK3568_DIV_ACLK_CORE_SHIFT), \
  118. }
  119. #define RK3568_CLKSEL3(_atclk_core, _gic_core) \
  120. { \
  121. .reg = RK3568_CLKSEL_CON(3), \
  122. .val = HIWORD_UPDATE(_atclk_core, RK3568_DIV_ATCLK_CORE_MASK, \
  123. RK3568_DIV_ATCLK_CORE_SHIFT) | \
  124. HIWORD_UPDATE(_gic_core, RK3568_DIV_GICCLK_CORE_MASK, \
  125. RK3568_DIV_GICCLK_CORE_SHIFT), \
  126. }
  127. #define RK3568_CLKSEL4(_pclk_core, _periph_core) \
  128. { \
  129. .reg = RK3568_CLKSEL_CON(4), \
  130. .val = HIWORD_UPDATE(_pclk_core, RK3568_DIV_PCLK_CORE_MASK, \
  131. RK3568_DIV_PCLK_CORE_SHIFT) | \
  132. HIWORD_UPDATE(_periph_core, RK3568_DIV_PERIPHCLK_CORE_MASK, \
  133. RK3568_DIV_PERIPHCLK_CORE_SHIFT), \
  134. }
  135. #define RK3568_CPUCLK_RATE(_prate, _sclk, _acore, _atcore, _gicclk, _pclk, _periph) \
  136. { \
  137. .prate = _prate##U, \
  138. .divs = { \
  139. RK3568_CLKSEL1(_sclk), \
  140. RK3568_CLKSEL2(_acore), \
  141. RK3568_CLKSEL3(_atcore, _gicclk), \
  142. RK3568_CLKSEL4(_pclk, _periph), \
  143. }, \
  144. }
  145. static struct rockchip_cpuclk_rate_table rk3568_cpuclk_rates[] __initdata = {
  146. RK3568_CPUCLK_RATE(1800000000, 0, 1, 7, 7, 7, 7),
  147. RK3568_CPUCLK_RATE(1704000000, 0, 1, 7, 7, 7, 7),
  148. RK3568_CPUCLK_RATE(1608000000, 0, 1, 5, 5, 5, 5),
  149. RK3568_CPUCLK_RATE(1584000000, 0, 1, 5, 5, 5, 5),
  150. RK3568_CPUCLK_RATE(1560000000, 0, 1, 5, 5, 5, 5),
  151. RK3568_CPUCLK_RATE(1536000000, 0, 1, 5, 5, 5, 5),
  152. RK3568_CPUCLK_RATE(1512000000, 0, 1, 5, 5, 5, 5),
  153. RK3568_CPUCLK_RATE(1488000000, 0, 1, 5, 5, 5, 5),
  154. RK3568_CPUCLK_RATE(1464000000, 0, 1, 5, 5, 5, 5),
  155. RK3568_CPUCLK_RATE(1440000000, 0, 1, 5, 5, 5, 5),
  156. RK3568_CPUCLK_RATE(1416000000, 0, 1, 5, 5, 5, 5),
  157. RK3568_CPUCLK_RATE(1392000000, 0, 1, 5, 5, 5, 5),
  158. RK3568_CPUCLK_RATE(1368000000, 0, 1, 5, 5, 5, 5),
  159. RK3568_CPUCLK_RATE(1344000000, 0, 1, 5, 5, 5, 5),
  160. RK3568_CPUCLK_RATE(1320000000, 0, 1, 5, 5, 5, 5),
  161. RK3568_CPUCLK_RATE(1296000000, 0, 1, 5, 5, 5, 5),
  162. RK3568_CPUCLK_RATE(1272000000, 0, 1, 5, 5, 5, 5),
  163. RK3568_CPUCLK_RATE(1248000000, 0, 1, 5, 5, 5, 5),
  164. RK3568_CPUCLK_RATE(1224000000, 0, 1, 5, 5, 5, 5),
  165. RK3568_CPUCLK_RATE(1200000000, 0, 1, 3, 3, 3, 3),
  166. RK3568_CPUCLK_RATE(1104000000, 0, 1, 3, 3, 3, 3),
  167. RK3568_CPUCLK_RATE(1008000000, 0, 1, 3, 3, 3, 3),
  168. RK3568_CPUCLK_RATE(912000000, 0, 1, 3, 3, 3, 3),
  169. RK3568_CPUCLK_RATE(816000000, 0, 1, 3, 3, 3, 3),
  170. RK3568_CPUCLK_RATE(696000000, 0, 1, 3, 3, 3, 3),
  171. RK3568_CPUCLK_RATE(600000000, 0, 1, 3, 3, 3, 3),
  172. RK3568_CPUCLK_RATE(408000000, 0, 1, 3, 3, 3, 3),
  173. RK3568_CPUCLK_RATE(312000000, 0, 1, 3, 3, 3, 3),
  174. RK3568_CPUCLK_RATE(216000000, 0, 1, 3, 3, 3, 3),
  175. RK3568_CPUCLK_RATE(96000000, 0, 1, 3, 3, 3, 3),
  176. };
  177. static const struct rockchip_cpuclk_reg_data rk3568_cpuclk_data = {
  178. .core_reg[0] = RK3568_CLKSEL_CON(0),
  179. .div_core_shift[0] = 0,
  180. .div_core_mask[0] = 0x1f,
  181. .core_reg[1] = RK3568_CLKSEL_CON(0),
  182. .div_core_shift[1] = 8,
  183. .div_core_mask[1] = 0x1f,
  184. .core_reg[2] = RK3568_CLKSEL_CON(1),
  185. .div_core_shift[2] = 0,
  186. .div_core_mask[2] = 0x1f,
  187. .core_reg[3] = RK3568_CLKSEL_CON(1),
  188. .div_core_shift[3] = 8,
  189. .div_core_mask[3] = 0x1f,
  190. .num_cores = 4,
  191. .mux_core_alt = 1,
  192. .mux_core_main = 0,
  193. .mux_core_shift = 6,
  194. .mux_core_mask = 0x1,
  195. };
  196. PNAME(mux_pll_p) = { "xin24m" };
  197. PNAME(mux_usb480m_p) = { "xin24m", "usb480m_phy", "clk_rtc_32k" };
  198. PNAME(mux_armclk_p) = { "apll", "gpll" };
  199. PNAME(clk_i2s0_8ch_tx_p) = { "clk_i2s0_8ch_tx_src", "clk_i2s0_8ch_tx_frac", "i2s0_mclkin", "xin_osc0_half" };
  200. PNAME(clk_i2s0_8ch_rx_p) = { "clk_i2s0_8ch_rx_src", "clk_i2s0_8ch_rx_frac", "i2s0_mclkin", "xin_osc0_half" };
  201. PNAME(clk_i2s1_8ch_tx_p) = { "clk_i2s1_8ch_tx_src", "clk_i2s1_8ch_tx_frac", "i2s1_mclkin", "xin_osc0_half" };
  202. PNAME(clk_i2s1_8ch_rx_p) = { "clk_i2s1_8ch_rx_src", "clk_i2s1_8ch_rx_frac", "i2s1_mclkin", "xin_osc0_half" };
  203. PNAME(clk_i2s2_2ch_p) = { "clk_i2s2_2ch_src", "clk_i2s2_2ch_frac", "i2s2_mclkin", "xin_osc0_half "};
  204. PNAME(clk_i2s3_2ch_tx_p) = { "clk_i2s3_2ch_tx_src", "clk_i2s3_2ch_tx_frac", "i2s3_mclkin", "xin_osc0_half" };
  205. PNAME(clk_i2s3_2ch_rx_p) = { "clk_i2s3_2ch_rx_src", "clk_i2s3_2ch_rx_frac", "i2s3_mclkin", "xin_osc0_half" };
  206. PNAME(mclk_spdif_8ch_p) = { "mclk_spdif_8ch_src", "mclk_spdif_8ch_frac" };
  207. PNAME(sclk_audpwm_p) = { "sclk_audpwm_src", "sclk_audpwm_frac" };
  208. PNAME(sclk_uart1_p) = { "clk_uart1_src", "clk_uart1_frac", "xin24m" };
  209. PNAME(sclk_uart2_p) = { "clk_uart2_src", "clk_uart2_frac", "xin24m" };
  210. PNAME(sclk_uart3_p) = { "clk_uart3_src", "clk_uart3_frac", "xin24m" };
  211. PNAME(sclk_uart4_p) = { "clk_uart4_src", "clk_uart4_frac", "xin24m" };
  212. PNAME(sclk_uart5_p) = { "clk_uart5_src", "clk_uart5_frac", "xin24m" };
  213. PNAME(sclk_uart6_p) = { "clk_uart6_src", "clk_uart6_frac", "xin24m" };
  214. PNAME(sclk_uart7_p) = { "clk_uart7_src", "clk_uart7_frac", "xin24m" };
  215. PNAME(sclk_uart8_p) = { "clk_uart8_src", "clk_uart8_frac", "xin24m" };
  216. PNAME(sclk_uart9_p) = { "clk_uart9_src", "clk_uart9_frac", "xin24m" };
  217. PNAME(sclk_uart0_p) = { "sclk_uart0_div", "sclk_uart0_frac", "xin24m" };
  218. PNAME(clk_rtc32k_pmu_p) = { "clk_32k_pvtm", "xin32k", "clk_rtc32k_frac" };
  219. PNAME(mpll_gpll_cpll_npll_p) = { "mpll", "gpll", "cpll", "npll" };
  220. PNAME(gpll_cpll_npll_p) = { "gpll", "cpll", "npll" };
  221. PNAME(npll_gpll_p) = { "npll", "gpll" };
  222. PNAME(cpll_gpll_p) = { "cpll", "gpll" };
  223. PNAME(gpll_cpll_p) = { "gpll", "cpll" };
  224. PNAME(gpll_cpll_npll_vpll_p) = { "gpll", "cpll", "npll", "vpll" };
  225. PNAME(apll_gpll_npll_p) = { "apll", "gpll", "npll" };
  226. PNAME(sclk_core_pre_p) = { "sclk_core_src", "npll" };
  227. PNAME(gpll150_gpll100_gpll75_xin24m_p) = { "gpll_150m", "gpll_100m", "gpll_75m", "xin24m" };
  228. PNAME(clk_gpu_pre_mux_p) = { "clk_gpu_src", "gpu_pvtpll_out" };
  229. PNAME(clk_npu_pre_ndft_p) = { "clk_npu_src", "dummy"};
  230. PNAME(clk_npu_p) = { "clk_npu_pre_ndft", "npu_pvtpll_out" };
  231. PNAME(dpll_gpll_cpll_p) = { "dpll", "gpll", "cpll" };
  232. PNAME(clk_ddr1x_p) = { "clk_ddrphy1x_src", "dpll" };
  233. PNAME(gpll200_gpll150_gpll100_xin24m_p) = { "gpll_200m", "gpll_150m", "gpll_100m", "xin24m" };
  234. PNAME(gpll100_gpll75_gpll50_p) = { "gpll_100m", "gpll_75m", "cpll_50m" };
  235. PNAME(i2s0_mclkout_tx_p) = { "clk_i2s0_8ch_tx", "xin_osc0_half" };
  236. PNAME(i2s0_mclkout_rx_p) = { "clk_i2s0_8ch_rx", "xin_osc0_half" };
  237. PNAME(i2s1_mclkout_tx_p) = { "clk_i2s1_8ch_tx", "xin_osc0_half" };
  238. PNAME(i2s1_mclkout_rx_p) = { "clk_i2s1_8ch_rx", "xin_osc0_half" };
  239. PNAME(i2s2_mclkout_p) = { "clk_i2s2_2ch", "xin_osc0_half" };
  240. PNAME(i2s3_mclkout_tx_p) = { "clk_i2s3_2ch_tx", "xin_osc0_half" };
  241. PNAME(i2s3_mclkout_rx_p) = { "clk_i2s3_2ch_rx", "xin_osc0_half" };
  242. PNAME(mclk_pdm_p) = { "gpll_300m", "cpll_250m", "gpll_200m", "gpll_100m" };
  243. PNAME(clk_i2c_p) = { "gpll_200m", "gpll_100m", "xin24m", "cpll_100m" };
  244. PNAME(gpll200_gpll150_gpll100_p) = { "gpll_200m", "gpll_150m", "gpll_100m" };
  245. PNAME(gpll300_gpll200_gpll100_p) = { "gpll_300m", "gpll_200m", "gpll_100m" };
  246. PNAME(clk_nandc_p) = { "gpll_200m", "gpll_150m", "cpll_100m", "xin24m" };
  247. PNAME(sclk_sfc_p) = { "xin24m", "cpll_50m", "gpll_75m", "gpll_100m", "cpll_125m", "gpll_150m" };
  248. PNAME(gpll200_gpll150_cpll125_p) = { "gpll_200m", "gpll_150m", "cpll_125m" };
  249. PNAME(cclk_emmc_p) = { "xin24m", "gpll_200m", "gpll_150m", "cpll_100m", "cpll_50m", "clk_osc0_div_375k" };
  250. PNAME(aclk_pipe_p) = { "gpll_400m", "gpll_300m", "gpll_200m", "xin24m" };
  251. PNAME(gpll200_cpll125_p) = { "gpll_200m", "cpll_125m" };
  252. PNAME(gpll300_gpll200_gpll100_xin24m_p) = { "gpll_300m", "gpll_200m", "gpll_100m", "xin24m" };
  253. PNAME(clk_sdmmc_p) = { "xin24m", "gpll_400m", "gpll_300m", "cpll_100m", "cpll_50m", "clk_osc0_div_750k" };
  254. PNAME(cpll125_cpll50_cpll25_xin24m_p) = { "cpll_125m", "cpll_50m", "cpll_25m", "xin24m" };
  255. PNAME(clk_gmac_ptp_p) = { "cpll_62p5", "gpll_100m", "cpll_50m", "xin24m" };
  256. PNAME(cpll333_gpll300_gpll200_p) = { "cpll_333m", "gpll_300m", "gpll_200m" };
  257. PNAME(cpll_gpll_hpll_p) = { "cpll", "gpll", "hpll" };
  258. PNAME(gpll_usb480m_xin24m_p) = { "gpll", "usb480m", "xin24m", "xin24m" };
  259. PNAME(gpll300_cpll250_gpll100_xin24m_p) = { "gpll_300m", "cpll_250m", "gpll_100m", "xin24m" };
  260. PNAME(cpll_gpll_hpll_vpll_p) = { "cpll", "gpll", "hpll", "vpll" };
  261. PNAME(hpll_vpll_gpll_cpll_p) = { "hpll", "vpll", "gpll", "cpll" };
  262. PNAME(gpll400_cpll333_gpll200_p) = { "gpll_400m", "cpll_333m", "gpll_200m" };
  263. PNAME(gpll100_gpll75_cpll50_xin24m_p) = { "gpll_100m", "gpll_75m", "cpll_50m", "xin24m" };
  264. PNAME(xin24m_gpll100_cpll100_p) = { "xin24m", "gpll_100m", "cpll_100m" };
  265. PNAME(gpll_cpll_usb480m_p) = { "gpll", "cpll", "usb480m" };
  266. PNAME(gpll100_xin24m_cpll100_p) = { "gpll_100m", "xin24m", "cpll_100m" };
  267. PNAME(gpll200_xin24m_cpll100_p) = { "gpll_200m", "xin24m", "cpll_100m" };
  268. PNAME(xin24m_32k_p) = { "xin24m", "clk_rtc_32k" };
  269. PNAME(cpll500_gpll400_gpll300_xin24m_p) = { "cpll_500m", "gpll_400m", "gpll_300m", "xin24m" };
  270. PNAME(gpll400_gpll300_gpll200_xin24m_p) = { "gpll_400m", "gpll_300m", "gpll_200m", "xin24m" };
  271. PNAME(xin24m_cpll100_p) = { "xin24m", "cpll_100m" };
  272. PNAME(ppll_usb480m_cpll_gpll_p) = { "ppll", "usb480m", "cpll", "gpll"};
  273. PNAME(clk_usbphy0_ref_p) = { "clk_ref24m", "xin_osc0_usbphy0_g" };
  274. PNAME(clk_usbphy1_ref_p) = { "clk_ref24m", "xin_osc0_usbphy1_g" };
  275. PNAME(clk_mipidsiphy0_ref_p) = { "clk_ref24m", "xin_osc0_mipidsiphy0_g" };
  276. PNAME(clk_mipidsiphy1_ref_p) = { "clk_ref24m", "xin_osc0_mipidsiphy1_g" };
  277. PNAME(clk_wifi_p) = { "clk_wifi_osc0", "clk_wifi_div" };
  278. PNAME(clk_pciephy0_ref_p) = { "clk_pciephy0_osc0", "clk_pciephy0_div" };
  279. PNAME(clk_pciephy1_ref_p) = { "clk_pciephy1_osc0", "clk_pciephy1_div" };
  280. PNAME(clk_pciephy2_ref_p) = { "clk_pciephy2_osc0", "clk_pciephy2_div" };
  281. PNAME(mux_gmac0_p) = { "clk_mac0_2top", "gmac0_clkin" };
  282. PNAME(mux_gmac0_rgmii_speed_p) = { "clk_gmac0", "clk_gmac0", "clk_gmac0_tx_div50", "clk_gmac0_tx_div5" };
  283. PNAME(mux_gmac0_rmii_speed_p) = { "clk_gmac0_rx_div20", "clk_gmac0_rx_div2" };
  284. PNAME(mux_gmac0_rx_tx_p) = { "clk_gmac0_rgmii_speed", "clk_gmac0_rmii_speed", "clk_gmac0_xpcs_mii" };
  285. PNAME(mux_gmac1_p) = { "clk_mac1_2top", "gmac1_clkin" };
  286. PNAME(mux_gmac1_rgmii_speed_p) = { "clk_gmac1", "clk_gmac1", "clk_gmac1_tx_div50", "clk_gmac1_tx_div5" };
  287. PNAME(mux_gmac1_rmii_speed_p) = { "clk_gmac1_rx_div20", "clk_gmac1_rx_div2" };
  288. PNAME(mux_gmac1_rx_tx_p) = { "clk_gmac1_rgmii_speed", "clk_gmac1_rmii_speed", "clk_gmac1_xpcs_mii" };
  289. PNAME(clk_hdmi_ref_p) = { "hpll", "hpll_ph0" };
  290. PNAME(clk_pdpmu_p) = { "ppll", "gpll" };
  291. PNAME(clk_mac_2top_p) = { "cpll_125m", "cpll_50m", "cpll_25m", "ppll" };
  292. PNAME(clk_pwm0_p) = { "xin24m", "clk_pdpmu" };
  293. PNAME(aclk_rkvdec_pre_p) = { "gpll", "cpll" };
  294. PNAME(clk_rkvdec_core_p) = { "gpll", "cpll", "dummy_npll", "dummy_vpll" };
  295. static struct rockchip_pll_clock rk3568_pmu_pll_clks[] __initdata = {
  296. [ppll] = PLL(pll_rk3328, PLL_PPLL, "ppll", mux_pll_p,
  297. 0, RK3568_PMU_PLL_CON(0),
  298. RK3568_PMU_MODE_CON0, 0, 4, 0, rk3568_pll_rates),
  299. [hpll] = PLL(pll_rk3328, PLL_HPLL, "hpll", mux_pll_p,
  300. 0, RK3568_PMU_PLL_CON(16),
  301. RK3568_PMU_MODE_CON0, 2, 7, 0, rk3568_pll_rates),
  302. };
  303. static struct rockchip_pll_clock rk3568_pll_clks[] __initdata = {
  304. [apll] = PLL(pll_rk3328, PLL_APLL, "apll", mux_pll_p,
  305. 0, RK3568_PLL_CON(0),
  306. RK3568_MODE_CON0, 0, 0, 0, rk3568_pll_rates),
  307. [dpll] = PLL(pll_rk3328, PLL_DPLL, "dpll", mux_pll_p,
  308. 0, RK3568_PLL_CON(8),
  309. RK3568_MODE_CON0, 2, 1, 0, NULL),
  310. [cpll] = PLL(pll_rk3328, PLL_CPLL, "cpll", mux_pll_p,
  311. 0, RK3568_PLL_CON(24),
  312. RK3568_MODE_CON0, 4, 2, 0, rk3568_pll_rates),
  313. [gpll] = PLL(pll_rk3328, PLL_GPLL, "gpll", mux_pll_p,
  314. 0, RK3568_PLL_CON(16),
  315. RK3568_MODE_CON0, 6, 3, 0, rk3568_pll_rates),
  316. [npll] = PLL(pll_rk3328, PLL_NPLL, "npll", mux_pll_p,
  317. 0, RK3568_PLL_CON(32),
  318. RK3568_MODE_CON0, 10, 5, 0, rk3568_pll_rates),
  319. [vpll] = PLL(pll_rk3328, PLL_VPLL, "vpll", mux_pll_p,
  320. 0, RK3568_PLL_CON(40),
  321. RK3568_MODE_CON0, 12, 6, 0, rk3568_pll_rates),
  322. };
  323. #define MFLAGS CLK_MUX_HIWORD_MASK
  324. #define DFLAGS CLK_DIVIDER_HIWORD_MASK
  325. #define GFLAGS (CLK_GATE_HIWORD_MASK | CLK_GATE_SET_TO_DISABLE)
  326. static struct rockchip_clk_branch rk3568_i2s0_8ch_tx_fracmux __initdata =
  327. MUX(CLK_I2S0_8CH_TX, "clk_i2s0_8ch_tx", clk_i2s0_8ch_tx_p, CLK_SET_RATE_PARENT,
  328. RK3568_CLKSEL_CON(11), 10, 2, MFLAGS);
  329. static struct rockchip_clk_branch rk3568_i2s0_8ch_rx_fracmux __initdata =
  330. MUX(CLK_I2S0_8CH_RX, "clk_i2s0_8ch_rx", clk_i2s0_8ch_rx_p, CLK_SET_RATE_PARENT,
  331. RK3568_CLKSEL_CON(13), 10, 2, MFLAGS);
  332. static struct rockchip_clk_branch rk3568_i2s1_8ch_tx_fracmux __initdata =
  333. MUX(CLK_I2S1_8CH_TX, "clk_i2s1_8ch_tx", clk_i2s1_8ch_tx_p, CLK_SET_RATE_PARENT,
  334. RK3568_CLKSEL_CON(15), 10, 2, MFLAGS);
  335. static struct rockchip_clk_branch rk3568_i2s1_8ch_rx_fracmux __initdata =
  336. MUX(CLK_I2S1_8CH_RX, "clk_i2s1_8ch_rx", clk_i2s1_8ch_rx_p, CLK_SET_RATE_PARENT,
  337. RK3568_CLKSEL_CON(17), 10, 2, MFLAGS);
  338. static struct rockchip_clk_branch rk3568_i2s2_2ch_fracmux __initdata =
  339. MUX(CLK_I2S2_2CH, "clk_i2s2_2ch", clk_i2s2_2ch_p, CLK_SET_RATE_PARENT,
  340. RK3568_CLKSEL_CON(19), 10, 2, MFLAGS);
  341. static struct rockchip_clk_branch rk3568_i2s3_2ch_tx_fracmux __initdata =
  342. MUX(CLK_I2S3_2CH_TX, "clk_i2s3_2ch_tx", clk_i2s3_2ch_tx_p, CLK_SET_RATE_PARENT,
  343. RK3568_CLKSEL_CON(21), 10, 2, MFLAGS);
  344. static struct rockchip_clk_branch rk3568_i2s3_2ch_rx_fracmux __initdata =
  345. MUX(CLK_I2S3_2CH_RX, "clk_i2s3_2ch_rx", clk_i2s3_2ch_rx_p, CLK_SET_RATE_PARENT,
  346. RK3568_CLKSEL_CON(83), 10, 2, MFLAGS);
  347. static struct rockchip_clk_branch rk3568_spdif_8ch_fracmux __initdata =
  348. MUX(MCLK_SPDIF_8CH, "mclk_spdif_8ch", mclk_spdif_8ch_p, CLK_SET_RATE_PARENT,
  349. RK3568_CLKSEL_CON(23), 15, 1, MFLAGS);
  350. static struct rockchip_clk_branch rk3568_audpwm_fracmux __initdata =
  351. MUX(SCLK_AUDPWM, "sclk_audpwm", sclk_audpwm_p, CLK_SET_RATE_PARENT,
  352. RK3568_CLKSEL_CON(25), 15, 1, MFLAGS);
  353. static struct rockchip_clk_branch rk3568_uart1_fracmux __initdata =
  354. MUX(0, "sclk_uart1_mux", sclk_uart1_p, CLK_SET_RATE_PARENT,
  355. RK3568_CLKSEL_CON(52), 12, 2, MFLAGS);
  356. static struct rockchip_clk_branch rk3568_uart2_fracmux __initdata =
  357. MUX(0, "sclk_uart2_mux", sclk_uart2_p, CLK_SET_RATE_PARENT,
  358. RK3568_CLKSEL_CON(54), 12, 2, MFLAGS);
  359. static struct rockchip_clk_branch rk3568_uart3_fracmux __initdata =
  360. MUX(0, "sclk_uart3_mux", sclk_uart3_p, CLK_SET_RATE_PARENT,
  361. RK3568_CLKSEL_CON(56), 12, 2, MFLAGS);
  362. static struct rockchip_clk_branch rk3568_uart4_fracmux __initdata =
  363. MUX(0, "sclk_uart4_mux", sclk_uart4_p, CLK_SET_RATE_PARENT,
  364. RK3568_CLKSEL_CON(58), 12, 2, MFLAGS);
  365. static struct rockchip_clk_branch rk3568_uart5_fracmux __initdata =
  366. MUX(0, "sclk_uart5_mux", sclk_uart5_p, CLK_SET_RATE_PARENT,
  367. RK3568_CLKSEL_CON(60), 12, 2, MFLAGS);
  368. static struct rockchip_clk_branch rk3568_uart6_fracmux __initdata =
  369. MUX(0, "sclk_uart6_mux", sclk_uart6_p, CLK_SET_RATE_PARENT,
  370. RK3568_CLKSEL_CON(62), 12, 2, MFLAGS);
  371. static struct rockchip_clk_branch rk3568_uart7_fracmux __initdata =
  372. MUX(0, "sclk_uart7_mux", sclk_uart7_p, CLK_SET_RATE_PARENT,
  373. RK3568_CLKSEL_CON(64), 12, 2, MFLAGS);
  374. static struct rockchip_clk_branch rk3568_uart8_fracmux __initdata =
  375. MUX(0, "sclk_uart8_mux", sclk_uart8_p, CLK_SET_RATE_PARENT,
  376. RK3568_CLKSEL_CON(66), 12, 2, MFLAGS);
  377. static struct rockchip_clk_branch rk3568_uart9_fracmux __initdata =
  378. MUX(0, "sclk_uart9_mux", sclk_uart9_p, CLK_SET_RATE_PARENT,
  379. RK3568_CLKSEL_CON(68), 12, 2, MFLAGS);
  380. static struct rockchip_clk_branch rk3568_uart0_fracmux __initdata =
  381. MUX(0, "sclk_uart0_mux", sclk_uart0_p, CLK_SET_RATE_PARENT,
  382. RK3568_PMU_CLKSEL_CON(4), 10, 2, MFLAGS);
  383. static struct rockchip_clk_branch rk3568_rtc32k_pmu_fracmux __initdata =
  384. MUX(CLK_RTC_32K, "clk_rtc_32k", clk_rtc32k_pmu_p, CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  385. RK3568_PMU_CLKSEL_CON(0), 6, 2, MFLAGS);
  386. static struct rockchip_clk_branch rk3568_clk_branches[] __initdata = {
  387. /*
  388. * Clock-Architecture Diagram 1
  389. */
  390. /* SRC_CLK */
  391. COMPOSITE_NOMUX(0, "gpll_400m", "gpll", CLK_IGNORE_UNUSED,
  392. RK3568_CLKSEL_CON(75), 0, 5, DFLAGS,
  393. RK3568_CLKGATE_CON(35), 0, GFLAGS),
  394. COMPOSITE_NOMUX(0, "gpll_300m", "gpll", CLK_IGNORE_UNUSED,
  395. RK3568_CLKSEL_CON(75), 8, 5, DFLAGS,
  396. RK3568_CLKGATE_CON(35), 1, GFLAGS),
  397. COMPOSITE_NOMUX(0, "gpll_200m", "gpll", CLK_IGNORE_UNUSED,
  398. RK3568_CLKSEL_CON(76), 0, 5, DFLAGS,
  399. RK3568_CLKGATE_CON(35), 2, GFLAGS),
  400. COMPOSITE_NOMUX(0, "gpll_150m", "gpll", CLK_IGNORE_UNUSED,
  401. RK3568_CLKSEL_CON(76), 8, 5, DFLAGS,
  402. RK3568_CLKGATE_CON(35), 3, GFLAGS),
  403. COMPOSITE_NOMUX(0, "gpll_100m", "gpll", CLK_IGNORE_UNUSED,
  404. RK3568_CLKSEL_CON(77), 0, 5, DFLAGS,
  405. RK3568_CLKGATE_CON(35), 4, GFLAGS),
  406. COMPOSITE_NOMUX(0, "gpll_75m", "gpll", CLK_IGNORE_UNUSED,
  407. RK3568_CLKSEL_CON(77), 8, 5, DFLAGS,
  408. RK3568_CLKGATE_CON(35), 5, GFLAGS),
  409. COMPOSITE_NOMUX(0, "gpll_20m", "gpll", CLK_IGNORE_UNUSED,
  410. RK3568_CLKSEL_CON(78), 0, 6, DFLAGS,
  411. RK3568_CLKGATE_CON(35), 6, GFLAGS),
  412. COMPOSITE_NOMUX(CPLL_500M, "cpll_500m", "cpll", CLK_IGNORE_UNUSED,
  413. RK3568_CLKSEL_CON(78), 8, 5, DFLAGS,
  414. RK3568_CLKGATE_CON(35), 7, GFLAGS),
  415. COMPOSITE_NOMUX(CPLL_333M, "cpll_333m", "cpll", CLK_IGNORE_UNUSED,
  416. RK3568_CLKSEL_CON(79), 0, 5, DFLAGS,
  417. RK3568_CLKGATE_CON(35), 8, GFLAGS),
  418. COMPOSITE_NOMUX(CPLL_250M, "cpll_250m", "cpll", CLK_IGNORE_UNUSED,
  419. RK3568_CLKSEL_CON(79), 8, 5, DFLAGS,
  420. RK3568_CLKGATE_CON(35), 9, GFLAGS),
  421. COMPOSITE_NOMUX(CPLL_125M, "cpll_125m", "cpll", CLK_IGNORE_UNUSED,
  422. RK3568_CLKSEL_CON(80), 0, 5, DFLAGS,
  423. RK3568_CLKGATE_CON(35), 10, GFLAGS),
  424. COMPOSITE_NOMUX(CPLL_100M, "cpll_100m", "cpll", CLK_IGNORE_UNUSED,
  425. RK3568_CLKSEL_CON(82), 0, 5, DFLAGS,
  426. RK3568_CLKGATE_CON(35), 11, GFLAGS),
  427. COMPOSITE_NOMUX(CPLL_62P5M, "cpll_62p5", "cpll", CLK_IGNORE_UNUSED,
  428. RK3568_CLKSEL_CON(80), 8, 5, DFLAGS,
  429. RK3568_CLKGATE_CON(35), 12, GFLAGS),
  430. COMPOSITE_NOMUX(CPLL_50M, "cpll_50m", "cpll", CLK_IGNORE_UNUSED,
  431. RK3568_CLKSEL_CON(81), 0, 5, DFLAGS,
  432. RK3568_CLKGATE_CON(35), 13, GFLAGS),
  433. COMPOSITE_NOMUX(CPLL_25M, "cpll_25m", "cpll", CLK_IGNORE_UNUSED,
  434. RK3568_CLKSEL_CON(81), 8, 6, DFLAGS,
  435. RK3568_CLKGATE_CON(35), 14, GFLAGS),
  436. COMPOSITE_NOMUX(0, "clk_osc0_div_750k", "xin24m", CLK_IGNORE_UNUSED,
  437. RK3568_CLKSEL_CON(82), 8, 6, DFLAGS,
  438. RK3568_CLKGATE_CON(35), 15, GFLAGS),
  439. FACTOR(0, "clk_osc0_div_375k", "clk_osc0_div_750k", 0, 1, 2),
  440. FACTOR(0, "xin_osc0_half", "xin24m", 0, 1, 2),
  441. MUX(USB480M, "usb480m", mux_usb480m_p, CLK_SET_RATE_PARENT,
  442. RK3568_MODE_CON0, 14, 2, MFLAGS),
  443. /* PD_CORE */
  444. COMPOSITE(0, "sclk_core_src", apll_gpll_npll_p, CLK_IGNORE_UNUSED,
  445. RK3568_CLKSEL_CON(2), 8, 2, MFLAGS, 0, 4, DFLAGS | CLK_DIVIDER_READ_ONLY,
  446. RK3568_CLKGATE_CON(0), 5, GFLAGS),
  447. COMPOSITE_NODIV(0, "sclk_core", sclk_core_pre_p, CLK_IGNORE_UNUSED,
  448. RK3568_CLKSEL_CON(2), 15, 1, MFLAGS,
  449. RK3568_CLKGATE_CON(0), 7, GFLAGS),
  450. COMPOSITE_NOMUX(0, "atclk_core", "armclk", CLK_IGNORE_UNUSED,
  451. RK3568_CLKSEL_CON(3), 0, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
  452. RK3568_CLKGATE_CON(0), 8, GFLAGS),
  453. COMPOSITE_NOMUX(0, "gicclk_core", "armclk", CLK_IGNORE_UNUSED,
  454. RK3568_CLKSEL_CON(3), 8, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
  455. RK3568_CLKGATE_CON(0), 9, GFLAGS),
  456. COMPOSITE_NOMUX(0, "pclk_core_pre", "armclk", CLK_IGNORE_UNUSED,
  457. RK3568_CLKSEL_CON(4), 0, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
  458. RK3568_CLKGATE_CON(0), 10, GFLAGS),
  459. COMPOSITE_NOMUX(0, "periphclk_core_pre", "armclk", CLK_IGNORE_UNUSED,
  460. RK3568_CLKSEL_CON(4), 8, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
  461. RK3568_CLKGATE_CON(0), 11, GFLAGS),
  462. COMPOSITE_NOMUX(0, "tsclk_core", "periphclk_core_pre", CLK_IGNORE_UNUSED,
  463. RK3568_CLKSEL_CON(5), 0, 4, DFLAGS | CLK_DIVIDER_READ_ONLY,
  464. RK3568_CLKGATE_CON(0), 14, GFLAGS),
  465. COMPOSITE_NOMUX(0, "cntclk_core", "periphclk_core_pre", CLK_IGNORE_UNUSED,
  466. RK3568_CLKSEL_CON(5), 4, 4, DFLAGS | CLK_DIVIDER_READ_ONLY,
  467. RK3568_CLKGATE_CON(0), 15, GFLAGS),
  468. COMPOSITE_NOMUX(0, "aclk_core", "sclk_core", CLK_IGNORE_UNUSED,
  469. RK3568_CLKSEL_CON(5), 8, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
  470. RK3568_CLKGATE_CON(1), 0, GFLAGS),
  471. COMPOSITE_NODIV(ACLK_CORE_NIU2BUS, "aclk_core_niu2bus", gpll150_gpll100_gpll75_xin24m_p, CLK_IGNORE_UNUSED,
  472. RK3568_CLKSEL_CON(5), 14, 2, MFLAGS,
  473. RK3568_CLKGATE_CON(1), 2, GFLAGS),
  474. GATE(CLK_CORE_PVTM, "clk_core_pvtm", "xin24m", 0,
  475. RK3568_CLKGATE_CON(1), 10, GFLAGS),
  476. GATE(CLK_CORE_PVTM_CORE, "clk_core_pvtm_core", "armclk", 0,
  477. RK3568_CLKGATE_CON(1), 11, GFLAGS),
  478. GATE(CLK_CORE_PVTPLL, "clk_core_pvtpll", "armclk", CLK_IGNORE_UNUSED,
  479. RK3568_CLKGATE_CON(1), 12, GFLAGS),
  480. GATE(PCLK_CORE_PVTM, "pclk_core_pvtm", "pclk_core_pre", 0,
  481. RK3568_CLKGATE_CON(1), 9, GFLAGS),
  482. /* PD_GPU */
  483. COMPOSITE(CLK_GPU_SRC, "clk_gpu_src", mpll_gpll_cpll_npll_p, 0,
  484. RK3568_CLKSEL_CON(6), 6, 2, MFLAGS | CLK_MUX_READ_ONLY, 0, 4, DFLAGS | CLK_DIVIDER_READ_ONLY,
  485. RK3568_CLKGATE_CON(2), 0, GFLAGS),
  486. MUX(CLK_GPU_PRE_MUX, "clk_gpu_pre_mux", clk_gpu_pre_mux_p, CLK_SET_RATE_PARENT,
  487. RK3568_CLKSEL_CON(6), 11, 1, MFLAGS | CLK_MUX_READ_ONLY),
  488. DIV(ACLK_GPU_PRE, "aclk_gpu_pre", "clk_gpu_pre_mux", 0,
  489. RK3568_CLKSEL_CON(6), 8, 2, DFLAGS),
  490. DIV(PCLK_GPU_PRE, "pclk_gpu_pre", "clk_gpu_pre_mux", 0,
  491. RK3568_CLKSEL_CON(6), 12, 4, DFLAGS),
  492. GATE(CLK_GPU, "clk_gpu", "clk_gpu_pre_mux", 0,
  493. RK3568_CLKGATE_CON(2), 3, GFLAGS),
  494. GATE(PCLK_GPU_PVTM, "pclk_gpu_pvtm", "pclk_gpu_pre", 0,
  495. RK3568_CLKGATE_CON(2), 6, GFLAGS),
  496. GATE(CLK_GPU_PVTM, "clk_gpu_pvtm", "xin24m", 0,
  497. RK3568_CLKGATE_CON(2), 7, GFLAGS),
  498. GATE(CLK_GPU_PVTM_CORE, "clk_gpu_pvtm_core", "clk_gpu_src", 0,
  499. RK3568_CLKGATE_CON(2), 8, GFLAGS),
  500. GATE(CLK_GPU_PVTPLL, "clk_gpu_pvtpll", "clk_gpu_src", CLK_IGNORE_UNUSED,
  501. RK3568_CLKGATE_CON(2), 9, GFLAGS),
  502. /* PD_NPU */
  503. COMPOSITE(CLK_NPU_SRC, "clk_npu_src", npll_gpll_p, 0,
  504. RK3568_CLKSEL_CON(7), 6, 1, MFLAGS, 0, 4, DFLAGS,
  505. RK3568_CLKGATE_CON(3), 0, GFLAGS),
  506. MUX(CLK_NPU_PRE_NDFT, "clk_npu_pre_ndft", clk_npu_pre_ndft_p, CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE,
  507. RK3568_CLKSEL_CON(7), 8, 1, MFLAGS),
  508. MUX(CLK_NPU, "clk_npu", clk_npu_p, CLK_SET_RATE_PARENT,
  509. RK3568_CLKSEL_CON(7), 15, 1, MFLAGS),
  510. COMPOSITE_NOMUX(HCLK_NPU_PRE, "hclk_npu_pre", "clk_npu", 0,
  511. RK3568_CLKSEL_CON(8), 0, 4, DFLAGS,
  512. RK3568_CLKGATE_CON(3), 2, GFLAGS),
  513. COMPOSITE_NOMUX(PCLK_NPU_PRE, "pclk_npu_pre", "clk_npu", 0,
  514. RK3568_CLKSEL_CON(8), 4, 4, DFLAGS,
  515. RK3568_CLKGATE_CON(3), 3, GFLAGS),
  516. GATE(ACLK_NPU_PRE, "aclk_npu_pre", "clk_npu", 0,
  517. RK3568_CLKGATE_CON(3), 4, GFLAGS),
  518. GATE(ACLK_NPU, "aclk_npu", "aclk_npu_pre", 0,
  519. RK3568_CLKGATE_CON(3), 7, GFLAGS),
  520. GATE(HCLK_NPU, "hclk_npu", "hclk_npu_pre", 0,
  521. RK3568_CLKGATE_CON(3), 8, GFLAGS),
  522. GATE(PCLK_NPU_PVTM, "pclk_npu_pvtm", "pclk_npu_pre", 0,
  523. RK3568_CLKGATE_CON(3), 9, GFLAGS),
  524. GATE(CLK_NPU_PVTM, "clk_npu_pvtm", "xin24m", 0,
  525. RK3568_CLKGATE_CON(3), 10, GFLAGS),
  526. GATE(CLK_NPU_PVTM_CORE, "clk_npu_pvtm_core", "clk_npu_pre_ndft", 0,
  527. RK3568_CLKGATE_CON(3), 11, GFLAGS),
  528. GATE(CLK_NPU_PVTPLL, "clk_npu_pvtpll", "clk_npu_pre_ndft", CLK_IGNORE_UNUSED,
  529. RK3568_CLKGATE_CON(3), 12, GFLAGS),
  530. /* PD_DDR */
  531. COMPOSITE(CLK_DDRPHY1X_SRC, "clk_ddrphy1x_src", dpll_gpll_cpll_p, CLK_IGNORE_UNUSED,
  532. RK3568_CLKSEL_CON(9), 6, 2, MFLAGS, 0, 5, DFLAGS,
  533. RK3568_CLKGATE_CON(4), 0, GFLAGS),
  534. MUXGRF(CLK_DDR1X, "clk_ddr1x", clk_ddr1x_p, CLK_SET_RATE_PARENT,
  535. RK3568_CLKSEL_CON(9), 15, 1, MFLAGS),
  536. COMPOSITE_NOMUX(CLK_MSCH, "clk_msch", "clk_ddr1x", CLK_IGNORE_UNUSED,
  537. RK3568_CLKSEL_CON(10), 0, 2, DFLAGS,
  538. RK3568_CLKGATE_CON(4), 2, GFLAGS),
  539. GATE(CLK24_DDRMON, "clk24_ddrmon", "xin24m", CLK_IGNORE_UNUSED,
  540. RK3568_CLKGATE_CON(4), 15, GFLAGS),
  541. /* PD_GIC_AUDIO */
  542. COMPOSITE_NODIV(ACLK_GIC_AUDIO, "aclk_gic_audio", gpll200_gpll150_gpll100_xin24m_p, CLK_IGNORE_UNUSED,
  543. RK3568_CLKSEL_CON(10), 8, 2, MFLAGS,
  544. RK3568_CLKGATE_CON(5), 0, GFLAGS),
  545. COMPOSITE_NODIV(HCLK_GIC_AUDIO, "hclk_gic_audio", gpll150_gpll100_gpll75_xin24m_p, CLK_IGNORE_UNUSED,
  546. RK3568_CLKSEL_CON(10), 10, 2, MFLAGS,
  547. RK3568_CLKGATE_CON(5), 1, GFLAGS),
  548. GATE(HCLK_SDMMC_BUFFER, "hclk_sdmmc_buffer", "hclk_gic_audio", 0,
  549. RK3568_CLKGATE_CON(5), 8, GFLAGS),
  550. COMPOSITE_NODIV(DCLK_SDMMC_BUFFER, "dclk_sdmmc_buffer", gpll100_gpll75_gpll50_p, 0,
  551. RK3568_CLKSEL_CON(10), 12, 2, MFLAGS,
  552. RK3568_CLKGATE_CON(5), 9, GFLAGS),
  553. GATE(ACLK_GIC600, "aclk_gic600", "aclk_gic_audio", CLK_IGNORE_UNUSED,
  554. RK3568_CLKGATE_CON(5), 4, GFLAGS),
  555. GATE(ACLK_SPINLOCK, "aclk_spinlock", "aclk_gic_audio", CLK_IGNORE_UNUSED,
  556. RK3568_CLKGATE_CON(5), 7, GFLAGS),
  557. GATE(HCLK_I2S0_8CH, "hclk_i2s0_8ch", "hclk_gic_audio", 0,
  558. RK3568_CLKGATE_CON(5), 10, GFLAGS),
  559. GATE(HCLK_I2S1_8CH, "hclk_i2s1_8ch", "hclk_gic_audio", 0,
  560. RK3568_CLKGATE_CON(5), 11, GFLAGS),
  561. GATE(HCLK_I2S2_2CH, "hclk_i2s2_2ch", "hclk_gic_audio", 0,
  562. RK3568_CLKGATE_CON(5), 12, GFLAGS),
  563. GATE(HCLK_I2S3_2CH, "hclk_i2s3_2ch", "hclk_gic_audio", 0,
  564. RK3568_CLKGATE_CON(5), 13, GFLAGS),
  565. COMPOSITE(CLK_I2S0_8CH_TX_SRC, "clk_i2s0_8ch_tx_src", gpll_cpll_npll_p, 0,
  566. RK3568_CLKSEL_CON(11), 8, 2, MFLAGS, 0, 7, DFLAGS,
  567. RK3568_CLKGATE_CON(6), 0, GFLAGS),
  568. COMPOSITE_FRACMUX(CLK_I2S0_8CH_TX_FRAC, "clk_i2s0_8ch_tx_frac", "clk_i2s0_8ch_tx_src", CLK_SET_RATE_PARENT,
  569. RK3568_CLKSEL_CON(12), 0,
  570. RK3568_CLKGATE_CON(6), 1, GFLAGS,
  571. &rk3568_i2s0_8ch_tx_fracmux),
  572. GATE(MCLK_I2S0_8CH_TX, "mclk_i2s0_8ch_tx", "clk_i2s0_8ch_tx", 0,
  573. RK3568_CLKGATE_CON(6), 2, GFLAGS),
  574. COMPOSITE_NODIV(I2S0_MCLKOUT_TX, "i2s0_mclkout_tx", i2s0_mclkout_tx_p, CLK_SET_RATE_PARENT,
  575. RK3568_CLKSEL_CON(11), 15, 1, MFLAGS,
  576. RK3568_CLKGATE_CON(6), 3, GFLAGS),
  577. COMPOSITE(CLK_I2S0_8CH_RX_SRC, "clk_i2s0_8ch_rx_src", gpll_cpll_npll_p, 0,
  578. RK3568_CLKSEL_CON(13), 8, 2, MFLAGS, 0, 7, DFLAGS,
  579. RK3568_CLKGATE_CON(6), 4, GFLAGS),
  580. COMPOSITE_FRACMUX(CLK_I2S0_8CH_RX_FRAC, "clk_i2s0_8ch_rx_frac", "clk_i2s0_8ch_rx_src", CLK_SET_RATE_PARENT,
  581. RK3568_CLKSEL_CON(14), 0,
  582. RK3568_CLKGATE_CON(6), 5, GFLAGS,
  583. &rk3568_i2s0_8ch_rx_fracmux),
  584. GATE(MCLK_I2S0_8CH_RX, "mclk_i2s0_8ch_rx", "clk_i2s0_8ch_rx", 0,
  585. RK3568_CLKGATE_CON(6), 6, GFLAGS),
  586. COMPOSITE_NODIV(I2S0_MCLKOUT_RX, "i2s0_mclkout_rx", i2s0_mclkout_rx_p, CLK_SET_RATE_PARENT,
  587. RK3568_CLKSEL_CON(13), 15, 1, MFLAGS,
  588. RK3568_CLKGATE_CON(6), 7, GFLAGS),
  589. COMPOSITE(CLK_I2S1_8CH_TX_SRC, "clk_i2s1_8ch_tx_src", gpll_cpll_npll_p, 0,
  590. RK3568_CLKSEL_CON(15), 8, 2, MFLAGS, 0, 7, DFLAGS,
  591. RK3568_CLKGATE_CON(6), 8, GFLAGS),
  592. COMPOSITE_FRACMUX(CLK_I2S1_8CH_TX_FRAC, "clk_i2s1_8ch_tx_frac", "clk_i2s1_8ch_tx_src", CLK_SET_RATE_PARENT,
  593. RK3568_CLKSEL_CON(16), 0,
  594. RK3568_CLKGATE_CON(6), 9, GFLAGS,
  595. &rk3568_i2s1_8ch_tx_fracmux),
  596. GATE(MCLK_I2S1_8CH_TX, "mclk_i2s1_8ch_tx", "clk_i2s1_8ch_tx", 0,
  597. RK3568_CLKGATE_CON(6), 10, GFLAGS),
  598. COMPOSITE_NODIV(I2S1_MCLKOUT_TX, "i2s1_mclkout_tx", i2s1_mclkout_tx_p, CLK_SET_RATE_PARENT,
  599. RK3568_CLKSEL_CON(15), 15, 1, MFLAGS,
  600. RK3568_CLKGATE_CON(6), 11, GFLAGS),
  601. COMPOSITE(CLK_I2S1_8CH_RX_SRC, "clk_i2s1_8ch_rx_src", gpll_cpll_npll_p, 0,
  602. RK3568_CLKSEL_CON(17), 8, 2, MFLAGS, 0, 7, DFLAGS,
  603. RK3568_CLKGATE_CON(6), 12, GFLAGS),
  604. COMPOSITE_FRACMUX(CLK_I2S1_8CH_RX_FRAC, "clk_i2s1_8ch_rx_frac", "clk_i2s1_8ch_rx_src", CLK_SET_RATE_PARENT,
  605. RK3568_CLKSEL_CON(18), 0,
  606. RK3568_CLKGATE_CON(6), 13, GFLAGS,
  607. &rk3568_i2s1_8ch_rx_fracmux),
  608. GATE(MCLK_I2S1_8CH_RX, "mclk_i2s1_8ch_rx", "clk_i2s1_8ch_rx", 0,
  609. RK3568_CLKGATE_CON(6), 14, GFLAGS),
  610. COMPOSITE_NODIV(I2S1_MCLKOUT_RX, "i2s1_mclkout_rx", i2s1_mclkout_rx_p, CLK_SET_RATE_PARENT,
  611. RK3568_CLKSEL_CON(17), 15, 1, MFLAGS,
  612. RK3568_CLKGATE_CON(6), 15, GFLAGS),
  613. COMPOSITE(CLK_I2S2_2CH_SRC, "clk_i2s2_2ch_src", gpll_cpll_npll_p, 0,
  614. RK3568_CLKSEL_CON(19), 8, 2, MFLAGS, 0, 7, DFLAGS,
  615. RK3568_CLKGATE_CON(7), 0, GFLAGS),
  616. COMPOSITE_FRACMUX(CLK_I2S2_2CH_FRAC, "clk_i2s2_2ch_frac", "clk_i2s2_2ch_src", CLK_SET_RATE_PARENT,
  617. RK3568_CLKSEL_CON(20), 0,
  618. RK3568_CLKGATE_CON(7), 1, GFLAGS,
  619. &rk3568_i2s2_2ch_fracmux),
  620. GATE(MCLK_I2S2_2CH, "mclk_i2s2_2ch", "clk_i2s2_2ch", 0,
  621. RK3568_CLKGATE_CON(7), 2, GFLAGS),
  622. COMPOSITE_NODIV(I2S2_MCLKOUT, "i2s2_mclkout", i2s2_mclkout_p, CLK_SET_RATE_PARENT,
  623. RK3568_CLKSEL_CON(19), 15, 1, MFLAGS,
  624. RK3568_CLKGATE_CON(7), 3, GFLAGS),
  625. COMPOSITE(CLK_I2S3_2CH_TX_SRC, "clk_i2s3_2ch_tx_src", gpll_cpll_npll_p, 0,
  626. RK3568_CLKSEL_CON(21), 8, 2, MFLAGS, 0, 7, DFLAGS,
  627. RK3568_CLKGATE_CON(7), 4, GFLAGS),
  628. COMPOSITE_FRACMUX(CLK_I2S3_2CH_TX_FRAC, "clk_i2s3_2ch_tx_frac", "clk_i2s3_2ch_tx_src", CLK_SET_RATE_PARENT,
  629. RK3568_CLKSEL_CON(22), 0,
  630. RK3568_CLKGATE_CON(7), 5, GFLAGS,
  631. &rk3568_i2s3_2ch_tx_fracmux),
  632. GATE(MCLK_I2S3_2CH_TX, "mclk_i2s3_2ch_tx", "clk_i2s3_2ch_tx", 0,
  633. RK3568_CLKGATE_CON(7), 6, GFLAGS),
  634. COMPOSITE_NODIV(I2S3_MCLKOUT_TX, "i2s3_mclkout_tx", i2s3_mclkout_tx_p, CLK_SET_RATE_PARENT,
  635. RK3568_CLKSEL_CON(21), 15, 1, MFLAGS,
  636. RK3568_CLKGATE_CON(7), 7, GFLAGS),
  637. COMPOSITE(CLK_I2S3_2CH_RX_SRC, "clk_i2s3_2ch_rx_src", gpll_cpll_npll_p, 0,
  638. RK3568_CLKSEL_CON(83), 8, 2, MFLAGS, 0, 7, DFLAGS,
  639. RK3568_CLKGATE_CON(7), 8, GFLAGS),
  640. COMPOSITE_FRACMUX(CLK_I2S3_2CH_RX_FRAC, "clk_i2s3_2ch_rx_frac", "clk_i2s3_2ch_rx_src", CLK_SET_RATE_PARENT,
  641. RK3568_CLKSEL_CON(84), 0,
  642. RK3568_CLKGATE_CON(7), 9, GFLAGS,
  643. &rk3568_i2s3_2ch_rx_fracmux),
  644. GATE(MCLK_I2S3_2CH_RX, "mclk_i2s3_2ch_rx", "clk_i2s3_2ch_rx", 0,
  645. RK3568_CLKGATE_CON(7), 10, GFLAGS),
  646. COMPOSITE_NODIV(I2S3_MCLKOUT_RX, "i2s3_mclkout_rx", i2s3_mclkout_rx_p, CLK_SET_RATE_PARENT,
  647. RK3568_CLKSEL_CON(83), 15, 1, MFLAGS,
  648. RK3568_CLKGATE_CON(7), 11, GFLAGS),
  649. GATE(HCLK_PDM, "hclk_pdm", "hclk_gic_audio", 0,
  650. RK3568_CLKGATE_CON(5), 14, GFLAGS),
  651. COMPOSITE_NODIV(MCLK_PDM, "mclk_pdm", mclk_pdm_p, 0,
  652. RK3568_CLKSEL_CON(23), 8, 2, MFLAGS,
  653. RK3568_CLKGATE_CON(5), 15, GFLAGS),
  654. GATE(HCLK_VAD, "hclk_vad", "hclk_gic_audio", 0,
  655. RK3568_CLKGATE_CON(7), 12, GFLAGS),
  656. GATE(HCLK_SPDIF_8CH, "hclk_spdif_8ch", "hclk_gic_audio", 0,
  657. RK3568_CLKGATE_CON(7), 13, GFLAGS),
  658. COMPOSITE(MCLK_SPDIF_8CH_SRC, "mclk_spdif_8ch_src", cpll_gpll_p, 0,
  659. RK3568_CLKSEL_CON(23), 14, 1, MFLAGS, 0, 7, DFLAGS,
  660. RK3568_CLKGATE_CON(7), 14, GFLAGS),
  661. COMPOSITE_FRACMUX(MCLK_SPDIF_8CH_FRAC, "mclk_spdif_8ch_frac", "mclk_spdif_8ch_src", CLK_SET_RATE_PARENT,
  662. RK3568_CLKSEL_CON(24), 0,
  663. RK3568_CLKGATE_CON(7), 15, GFLAGS,
  664. &rk3568_spdif_8ch_fracmux),
  665. GATE(HCLK_AUDPWM, "hclk_audpwm", "hclk_gic_audio", 0,
  666. RK3568_CLKGATE_CON(8), 0, GFLAGS),
  667. COMPOSITE(SCLK_AUDPWM_SRC, "sclk_audpwm_src", gpll_cpll_p, 0,
  668. RK3568_CLKSEL_CON(25), 14, 1, MFLAGS, 0, 6, DFLAGS,
  669. RK3568_CLKGATE_CON(8), 1, GFLAGS),
  670. COMPOSITE_FRACMUX(SCLK_AUDPWM_FRAC, "sclk_audpwm_frac", "sclk_audpwm_src", CLK_SET_RATE_PARENT,
  671. RK3568_CLKSEL_CON(26), 0,
  672. RK3568_CLKGATE_CON(8), 2, GFLAGS,
  673. &rk3568_audpwm_fracmux),
  674. GATE(HCLK_ACDCDIG, "hclk_acdcdig", "hclk_gic_audio", 0,
  675. RK3568_CLKGATE_CON(8), 3, GFLAGS),
  676. COMPOSITE_NODIV(CLK_ACDCDIG_I2C, "clk_acdcdig_i2c", clk_i2c_p, 0,
  677. RK3568_CLKSEL_CON(23), 10, 2, MFLAGS,
  678. RK3568_CLKGATE_CON(8), 4, GFLAGS),
  679. GATE(CLK_ACDCDIG_DAC, "clk_acdcdig_dac", "mclk_i2s3_2ch_tx", 0,
  680. RK3568_CLKGATE_CON(8), 5, GFLAGS),
  681. GATE(CLK_ACDCDIG_ADC, "clk_acdcdig_adc", "mclk_i2s3_2ch_rx", 0,
  682. RK3568_CLKGATE_CON(8), 6, GFLAGS),
  683. /* PD_SECURE_FLASH */
  684. COMPOSITE_NODIV(ACLK_SECURE_FLASH, "aclk_secure_flash", gpll200_gpll150_gpll100_xin24m_p, 0,
  685. RK3568_CLKSEL_CON(27), 0, 2, MFLAGS,
  686. RK3568_CLKGATE_CON(8), 7, GFLAGS),
  687. COMPOSITE_NODIV(HCLK_SECURE_FLASH, "hclk_secure_flash", gpll150_gpll100_gpll75_xin24m_p, 0,
  688. RK3568_CLKSEL_CON(27), 2, 2, MFLAGS,
  689. RK3568_CLKGATE_CON(8), 8, GFLAGS),
  690. GATE(ACLK_CRYPTO_NS, "aclk_crypto_ns", "aclk_secure_flash", 0,
  691. RK3568_CLKGATE_CON(8), 11, GFLAGS),
  692. GATE(HCLK_CRYPTO_NS, "hclk_crypto_ns", "hclk_secure_flash", 0,
  693. RK3568_CLKGATE_CON(8), 12, GFLAGS),
  694. COMPOSITE_NODIV(CLK_CRYPTO_NS_CORE, "clk_crypto_ns_core", gpll200_gpll150_gpll100_p, 0,
  695. RK3568_CLKSEL_CON(27), 4, 2, MFLAGS,
  696. RK3568_CLKGATE_CON(8), 13, GFLAGS),
  697. COMPOSITE_NODIV(CLK_CRYPTO_NS_PKA, "clk_crypto_ns_pka", gpll300_gpll200_gpll100_p, 0,
  698. RK3568_CLKSEL_CON(27), 6, 2, MFLAGS,
  699. RK3568_CLKGATE_CON(8), 14, GFLAGS),
  700. GATE(CLK_CRYPTO_NS_RNG, "clk_crypto_ns_rng", "hclk_secure_flash", 0,
  701. RK3568_CLKGATE_CON(8), 15, GFLAGS),
  702. GATE(HCLK_TRNG_NS, "hclk_trng_ns", "hclk_secure_flash", CLK_IGNORE_UNUSED,
  703. RK3568_CLKGATE_CON(9), 10, GFLAGS),
  704. GATE(CLK_TRNG_NS, "clk_trng_ns", "hclk_secure_flash", CLK_IGNORE_UNUSED,
  705. RK3568_CLKGATE_CON(9), 11, GFLAGS),
  706. GATE(PCLK_OTPC_NS, "pclk_otpc_ns", "hclk_secure_flash", 0,
  707. RK3568_CLKGATE_CON(26), 9, GFLAGS),
  708. GATE(CLK_OTPC_NS_SBPI, "clk_otpc_ns_sbpi", "xin24m", 0,
  709. RK3568_CLKGATE_CON(26), 10, GFLAGS),
  710. GATE(CLK_OTPC_NS_USR, "clk_otpc_ns_usr", "xin_osc0_half", 0,
  711. RK3568_CLKGATE_CON(26), 11, GFLAGS),
  712. GATE(HCLK_NANDC, "hclk_nandc", "hclk_secure_flash", 0,
  713. RK3568_CLKGATE_CON(9), 0, GFLAGS),
  714. COMPOSITE_NODIV(NCLK_NANDC, "nclk_nandc", clk_nandc_p, 0,
  715. RK3568_CLKSEL_CON(28), 0, 2, MFLAGS,
  716. RK3568_CLKGATE_CON(9), 1, GFLAGS),
  717. GATE(HCLK_SFC, "hclk_sfc", "hclk_secure_flash", 0,
  718. RK3568_CLKGATE_CON(9), 2, GFLAGS),
  719. GATE(HCLK_SFC_XIP, "hclk_sfc_xip", "hclk_secure_flash", 0,
  720. RK3568_CLKGATE_CON(9), 3, GFLAGS),
  721. COMPOSITE_NODIV(SCLK_SFC, "sclk_sfc", sclk_sfc_p, 0,
  722. RK3568_CLKSEL_CON(28), 4, 3, MFLAGS,
  723. RK3568_CLKGATE_CON(9), 4, GFLAGS),
  724. GATE(ACLK_EMMC, "aclk_emmc", "aclk_secure_flash", 0,
  725. RK3568_CLKGATE_CON(9), 5, GFLAGS),
  726. GATE(HCLK_EMMC, "hclk_emmc", "hclk_secure_flash", 0,
  727. RK3568_CLKGATE_CON(9), 6, GFLAGS),
  728. COMPOSITE_NODIV(BCLK_EMMC, "bclk_emmc", gpll200_gpll150_cpll125_p, 0,
  729. RK3568_CLKSEL_CON(28), 8, 2, MFLAGS,
  730. RK3568_CLKGATE_CON(9), 7, GFLAGS),
  731. COMPOSITE_NODIV(CCLK_EMMC, "cclk_emmc", cclk_emmc_p, 0,
  732. RK3568_CLKSEL_CON(28), 12, 3, MFLAGS,
  733. RK3568_CLKGATE_CON(9), 8, GFLAGS),
  734. GATE(TCLK_EMMC, "tclk_emmc", "xin24m", 0,
  735. RK3568_CLKGATE_CON(9), 9, GFLAGS),
  736. MMC(SCLK_EMMC_DRV, "emmc_drv", "cclk_emmc", RK3568_EMMC_CON0, 1),
  737. MMC(SCLK_EMMC_SAMPLE, "emmc_sample", "cclk_emmc", RK3568_EMMC_CON1, 1),
  738. /* PD_PIPE */
  739. COMPOSITE_NODIV(ACLK_PIPE, "aclk_pipe", aclk_pipe_p, 0,
  740. RK3568_CLKSEL_CON(29), 0, 2, MFLAGS,
  741. RK3568_CLKGATE_CON(10), 0, GFLAGS),
  742. COMPOSITE_NOMUX(PCLK_PIPE, "pclk_pipe", "aclk_pipe", 0,
  743. RK3568_CLKSEL_CON(29), 4, 4, DFLAGS,
  744. RK3568_CLKGATE_CON(10), 1, GFLAGS),
  745. GATE(ACLK_PCIE20_MST, "aclk_pcie20_mst", "aclk_pipe", 0,
  746. RK3568_CLKGATE_CON(12), 0, GFLAGS),
  747. GATE(ACLK_PCIE20_SLV, "aclk_pcie20_slv", "aclk_pipe", 0,
  748. RK3568_CLKGATE_CON(12), 1, GFLAGS),
  749. GATE(ACLK_PCIE20_DBI, "aclk_pcie20_dbi", "aclk_pipe", 0,
  750. RK3568_CLKGATE_CON(12), 2, GFLAGS),
  751. GATE(PCLK_PCIE20, "pclk_pcie20", "pclk_pipe", 0,
  752. RK3568_CLKGATE_CON(12), 3, GFLAGS),
  753. GATE(CLK_PCIE20_AUX_NDFT, "clk_pcie20_aux_ndft", "xin24m", 0,
  754. RK3568_CLKGATE_CON(12), 4, GFLAGS),
  755. GATE(ACLK_PCIE30X1_MST, "aclk_pcie30x1_mst", "aclk_pipe", 0,
  756. RK3568_CLKGATE_CON(12), 8, GFLAGS),
  757. GATE(ACLK_PCIE30X1_SLV, "aclk_pcie30x1_slv", "aclk_pipe", 0,
  758. RK3568_CLKGATE_CON(12), 9, GFLAGS),
  759. GATE(ACLK_PCIE30X1_DBI, "aclk_pcie30x1_dbi", "aclk_pipe", 0,
  760. RK3568_CLKGATE_CON(12), 10, GFLAGS),
  761. GATE(PCLK_PCIE30X1, "pclk_pcie30x1", "pclk_pipe", 0,
  762. RK3568_CLKGATE_CON(12), 11, GFLAGS),
  763. GATE(CLK_PCIE30X1_AUX_NDFT, "clk_pcie30x1_aux_ndft", "xin24m", 0,
  764. RK3568_CLKGATE_CON(12), 12, GFLAGS),
  765. GATE(ACLK_PCIE30X2_MST, "aclk_pcie30x2_mst", "aclk_pipe", 0,
  766. RK3568_CLKGATE_CON(13), 0, GFLAGS),
  767. GATE(ACLK_PCIE30X2_SLV, "aclk_pcie30x2_slv", "aclk_pipe", 0,
  768. RK3568_CLKGATE_CON(13), 1, GFLAGS),
  769. GATE(ACLK_PCIE30X2_DBI, "aclk_pcie30x2_dbi", "aclk_pipe", 0,
  770. RK3568_CLKGATE_CON(13), 2, GFLAGS),
  771. GATE(PCLK_PCIE30X2, "pclk_pcie30x2", "pclk_pipe", 0,
  772. RK3568_CLKGATE_CON(13), 3, GFLAGS),
  773. GATE(CLK_PCIE30X2_AUX_NDFT, "clk_pcie30x2_aux_ndft", "xin24m", 0,
  774. RK3568_CLKGATE_CON(13), 4, GFLAGS),
  775. GATE(ACLK_SATA0, "aclk_sata0", "aclk_pipe", 0,
  776. RK3568_CLKGATE_CON(11), 0, GFLAGS),
  777. GATE(CLK_SATA0_PMALIVE, "clk_sata0_pmalive", "gpll_20m", 0,
  778. RK3568_CLKGATE_CON(11), 1, GFLAGS),
  779. GATE(CLK_SATA0_RXOOB, "clk_sata0_rxoob", "cpll_50m", 0,
  780. RK3568_CLKGATE_CON(11), 2, GFLAGS),
  781. GATE(ACLK_SATA1, "aclk_sata1", "aclk_pipe", 0,
  782. RK3568_CLKGATE_CON(11), 4, GFLAGS),
  783. GATE(CLK_SATA1_PMALIVE, "clk_sata1_pmalive", "gpll_20m", 0,
  784. RK3568_CLKGATE_CON(11), 5, GFLAGS),
  785. GATE(CLK_SATA1_RXOOB, "clk_sata1_rxoob", "cpll_50m", 0,
  786. RK3568_CLKGATE_CON(11), 6, GFLAGS),
  787. GATE(ACLK_SATA2, "aclk_sata2", "aclk_pipe", 0,
  788. RK3568_CLKGATE_CON(11), 8, GFLAGS),
  789. GATE(CLK_SATA2_PMALIVE, "clk_sata2_pmalive", "gpll_20m", 0,
  790. RK3568_CLKGATE_CON(11), 9, GFLAGS),
  791. GATE(CLK_SATA2_RXOOB, "clk_sata2_rxoob", "cpll_50m", 0,
  792. RK3568_CLKGATE_CON(11), 10, GFLAGS),
  793. GATE(ACLK_USB3OTG0, "aclk_usb3otg0", "aclk_pipe", 0,
  794. RK3568_CLKGATE_CON(10), 8, GFLAGS),
  795. GATE(CLK_USB3OTG0_REF, "clk_usb3otg0_ref", "xin24m", 0,
  796. RK3568_CLKGATE_CON(10), 9, GFLAGS),
  797. COMPOSITE_NODIV(CLK_USB3OTG0_SUSPEND, "clk_usb3otg0_suspend", xin24m_32k_p, 0,
  798. RK3568_CLKSEL_CON(29), 8, 1, MFLAGS,
  799. RK3568_CLKGATE_CON(10), 10, GFLAGS),
  800. GATE(ACLK_USB3OTG1, "aclk_usb3otg1", "aclk_pipe", 0,
  801. RK3568_CLKGATE_CON(10), 12, GFLAGS),
  802. GATE(CLK_USB3OTG1_REF, "clk_usb3otg1_ref", "xin24m", 0,
  803. RK3568_CLKGATE_CON(10), 13, GFLAGS),
  804. COMPOSITE_NODIV(CLK_USB3OTG1_SUSPEND, "clk_usb3otg1_suspend", xin24m_32k_p, 0,
  805. RK3568_CLKSEL_CON(29), 9, 1, MFLAGS,
  806. RK3568_CLKGATE_CON(10), 14, GFLAGS),
  807. COMPOSITE_NODIV(CLK_XPCS_EEE, "clk_xpcs_eee", gpll200_cpll125_p, 0,
  808. RK3568_CLKSEL_CON(29), 13, 1, MFLAGS,
  809. RK3568_CLKGATE_CON(10), 4, GFLAGS),
  810. GATE(PCLK_XPCS, "pclk_xpcs", "pclk_pipe", 0,
  811. RK3568_CLKGATE_CON(13), 6, GFLAGS),
  812. /* PD_PHP */
  813. COMPOSITE_NODIV(ACLK_PHP, "aclk_php", gpll300_gpll200_gpll100_xin24m_p, 0,
  814. RK3568_CLKSEL_CON(30), 0, 2, MFLAGS,
  815. RK3568_CLKGATE_CON(14), 8, GFLAGS),
  816. COMPOSITE_NODIV(HCLK_PHP, "hclk_php", gpll150_gpll100_gpll75_xin24m_p, 0,
  817. RK3568_CLKSEL_CON(30), 2, 2, MFLAGS,
  818. RK3568_CLKGATE_CON(14), 9, GFLAGS),
  819. COMPOSITE_NOMUX(PCLK_PHP, "pclk_php", "aclk_php", 0,
  820. RK3568_CLKSEL_CON(30), 4, 4, DFLAGS,
  821. RK3568_CLKGATE_CON(14), 10, GFLAGS),
  822. GATE(HCLK_SDMMC0, "hclk_sdmmc0", "hclk_php", 0,
  823. RK3568_CLKGATE_CON(15), 0, GFLAGS),
  824. COMPOSITE_NODIV(CLK_SDMMC0, "clk_sdmmc0", clk_sdmmc_p, 0,
  825. RK3568_CLKSEL_CON(30), 8, 3, MFLAGS,
  826. RK3568_CLKGATE_CON(15), 1, GFLAGS),
  827. MMC(SCLK_SDMMC0_DRV, "sdmmc0_drv", "clk_sdmmc0", RK3568_SDMMC0_CON0, 1),
  828. MMC(SCLK_SDMMC0_SAMPLE, "sdmmc0_sample", "clk_sdmmc0", RK3568_SDMMC0_CON1, 1),
  829. GATE(HCLK_SDMMC1, "hclk_sdmmc1", "hclk_php", 0,
  830. RK3568_CLKGATE_CON(15), 2, GFLAGS),
  831. COMPOSITE_NODIV(CLK_SDMMC1, "clk_sdmmc1", clk_sdmmc_p, 0,
  832. RK3568_CLKSEL_CON(30), 12, 3, MFLAGS,
  833. RK3568_CLKGATE_CON(15), 3, GFLAGS),
  834. MMC(SCLK_SDMMC1_DRV, "sdmmc1_drv", "clk_sdmmc1", RK3568_SDMMC1_CON0, 1),
  835. MMC(SCLK_SDMMC1_SAMPLE, "sdmmc1_sample", "clk_sdmmc1", RK3568_SDMMC1_CON1, 1),
  836. GATE(ACLK_GMAC0, "aclk_gmac0", "aclk_php", 0,
  837. RK3568_CLKGATE_CON(15), 5, GFLAGS),
  838. GATE(PCLK_GMAC0, "pclk_gmac0", "pclk_php", 0,
  839. RK3568_CLKGATE_CON(15), 6, GFLAGS),
  840. COMPOSITE_NODIV(CLK_MAC0_2TOP, "clk_mac0_2top", clk_mac_2top_p, 0,
  841. RK3568_CLKSEL_CON(31), 8, 2, MFLAGS,
  842. RK3568_CLKGATE_CON(15), 7, GFLAGS),
  843. COMPOSITE_NODIV(CLK_MAC0_OUT, "clk_mac0_out", cpll125_cpll50_cpll25_xin24m_p, 0,
  844. RK3568_CLKSEL_CON(31), 14, 2, MFLAGS,
  845. RK3568_CLKGATE_CON(15), 8, GFLAGS),
  846. GATE(CLK_MAC0_REFOUT, "clk_mac0_refout", "clk_mac0_2top", 0,
  847. RK3568_CLKGATE_CON(15), 12, GFLAGS),
  848. COMPOSITE_NODIV(CLK_GMAC0_PTP_REF, "clk_gmac0_ptp_ref", clk_gmac_ptp_p, 0,
  849. RK3568_CLKSEL_CON(31), 12, 2, MFLAGS,
  850. RK3568_CLKGATE_CON(15), 4, GFLAGS),
  851. MUX(SCLK_GMAC0, "clk_gmac0", mux_gmac0_p, CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  852. RK3568_CLKSEL_CON(31), 2, 1, MFLAGS),
  853. FACTOR(0, "clk_gmac0_tx_div5", "clk_gmac0", 0, 1, 5),
  854. FACTOR(0, "clk_gmac0_tx_div50", "clk_gmac0", 0, 1, 50),
  855. FACTOR(0, "clk_gmac0_rx_div2", "clk_gmac0", 0, 1, 2),
  856. FACTOR(0, "clk_gmac0_rx_div20", "clk_gmac0", 0, 1, 20),
  857. MUX(SCLK_GMAC0_RGMII_SPEED, "clk_gmac0_rgmii_speed", mux_gmac0_rgmii_speed_p, 0,
  858. RK3568_CLKSEL_CON(31), 4, 2, MFLAGS),
  859. MUX(SCLK_GMAC0_RMII_SPEED, "clk_gmac0_rmii_speed", mux_gmac0_rmii_speed_p, 0,
  860. RK3568_CLKSEL_CON(31), 3, 1, MFLAGS),
  861. MUX(SCLK_GMAC0_RX_TX, "clk_gmac0_rx_tx", mux_gmac0_rx_tx_p, CLK_SET_RATE_PARENT,
  862. RK3568_CLKSEL_CON(31), 0, 2, MFLAGS),
  863. /* PD_USB */
  864. COMPOSITE_NODIV(ACLK_USB, "aclk_usb", gpll300_gpll200_gpll100_xin24m_p, 0,
  865. RK3568_CLKSEL_CON(32), 0, 2, MFLAGS,
  866. RK3568_CLKGATE_CON(16), 0, GFLAGS),
  867. COMPOSITE_NODIV(HCLK_USB, "hclk_usb", gpll150_gpll100_gpll75_xin24m_p, 0,
  868. RK3568_CLKSEL_CON(32), 2, 2, MFLAGS,
  869. RK3568_CLKGATE_CON(16), 1, GFLAGS),
  870. COMPOSITE_NOMUX(PCLK_USB, "pclk_usb", "aclk_usb", 0,
  871. RK3568_CLKSEL_CON(32), 4, 4, DFLAGS,
  872. RK3568_CLKGATE_CON(16), 2, GFLAGS),
  873. GATE(HCLK_USB2HOST0, "hclk_usb2host0", "hclk_usb", 0,
  874. RK3568_CLKGATE_CON(16), 12, GFLAGS),
  875. GATE(HCLK_USB2HOST0_ARB, "hclk_usb2host0_arb", "hclk_usb", 0,
  876. RK3568_CLKGATE_CON(16), 13, GFLAGS),
  877. GATE(HCLK_USB2HOST1, "hclk_usb2host1", "hclk_usb", 0,
  878. RK3568_CLKGATE_CON(16), 14, GFLAGS),
  879. GATE(HCLK_USB2HOST1_ARB, "hclk_usb2host1_arb", "hclk_usb", 0,
  880. RK3568_CLKGATE_CON(16), 15, GFLAGS),
  881. GATE(HCLK_SDMMC2, "hclk_sdmmc2", "hclk_usb", 0,
  882. RK3568_CLKGATE_CON(17), 0, GFLAGS),
  883. COMPOSITE_NODIV(CLK_SDMMC2, "clk_sdmmc2", clk_sdmmc_p, 0,
  884. RK3568_CLKSEL_CON(32), 8, 3, MFLAGS,
  885. RK3568_CLKGATE_CON(17), 1, GFLAGS),
  886. MMC(SCLK_SDMMC2_DRV, "sdmmc2_drv", "clk_sdmmc2", RK3568_SDMMC2_CON0, 1),
  887. MMC(SCLK_SDMMC2_SAMPLE, "sdmmc2_sample", "clk_sdmmc2", RK3568_SDMMC2_CON1, 1),
  888. GATE(ACLK_GMAC1, "aclk_gmac1", "aclk_usb", 0,
  889. RK3568_CLKGATE_CON(17), 3, GFLAGS),
  890. GATE(PCLK_GMAC1, "pclk_gmac1", "pclk_usb", 0,
  891. RK3568_CLKGATE_CON(17), 4, GFLAGS),
  892. COMPOSITE_NODIV(CLK_MAC1_2TOP, "clk_mac1_2top", clk_mac_2top_p, 0,
  893. RK3568_CLKSEL_CON(33), 8, 2, MFLAGS,
  894. RK3568_CLKGATE_CON(17), 5, GFLAGS),
  895. COMPOSITE_NODIV(CLK_MAC1_OUT, "clk_mac1_out", cpll125_cpll50_cpll25_xin24m_p, 0,
  896. RK3568_CLKSEL_CON(33), 14, 2, MFLAGS,
  897. RK3568_CLKGATE_CON(17), 6, GFLAGS),
  898. GATE(CLK_MAC1_REFOUT, "clk_mac1_refout", "clk_mac1_2top", 0,
  899. RK3568_CLKGATE_CON(17), 10, GFLAGS),
  900. COMPOSITE_NODIV(CLK_GMAC1_PTP_REF, "clk_gmac1_ptp_ref", clk_gmac_ptp_p, 0,
  901. RK3568_CLKSEL_CON(33), 12, 2, MFLAGS,
  902. RK3568_CLKGATE_CON(17), 2, GFLAGS),
  903. MUX(SCLK_GMAC1, "clk_gmac1", mux_gmac1_p, CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  904. RK3568_CLKSEL_CON(33), 2, 1, MFLAGS),
  905. FACTOR(0, "clk_gmac1_tx_div5", "clk_gmac1", 0, 1, 5),
  906. FACTOR(0, "clk_gmac1_tx_div50", "clk_gmac1", 0, 1, 50),
  907. FACTOR(0, "clk_gmac1_rx_div2", "clk_gmac1", 0, 1, 2),
  908. FACTOR(0, "clk_gmac1_rx_div20", "clk_gmac1", 0, 1, 20),
  909. MUX(SCLK_GMAC1_RGMII_SPEED, "clk_gmac1_rgmii_speed", mux_gmac1_rgmii_speed_p, 0,
  910. RK3568_CLKSEL_CON(33), 4, 2, MFLAGS),
  911. MUX(SCLK_GMAC1_RMII_SPEED, "clk_gmac1_rmii_speed", mux_gmac1_rmii_speed_p, 0,
  912. RK3568_CLKSEL_CON(33), 3, 1, MFLAGS),
  913. MUX(SCLK_GMAC1_RX_TX, "clk_gmac1_rx_tx", mux_gmac1_rx_tx_p, CLK_SET_RATE_PARENT,
  914. RK3568_CLKSEL_CON(33), 0, 2, MFLAGS),
  915. /* PD_PERI */
  916. COMPOSITE_NODIV(ACLK_PERIMID, "aclk_perimid", gpll300_gpll200_gpll100_xin24m_p, CLK_IGNORE_UNUSED,
  917. RK3568_CLKSEL_CON(10), 4, 2, MFLAGS,
  918. RK3568_CLKGATE_CON(14), 0, GFLAGS),
  919. COMPOSITE_NODIV(HCLK_PERIMID, "hclk_perimid", gpll150_gpll100_gpll75_xin24m_p, CLK_IGNORE_UNUSED,
  920. RK3568_CLKSEL_CON(10), 6, 2, MFLAGS,
  921. RK3568_CLKGATE_CON(14), 1, GFLAGS),
  922. /* PD_VI */
  923. COMPOSITE_NODIV(ACLK_VI, "aclk_vi", gpll400_gpll300_gpll200_xin24m_p, 0,
  924. RK3568_CLKSEL_CON(34), 0, 2, MFLAGS,
  925. RK3568_CLKGATE_CON(18), 0, GFLAGS),
  926. COMPOSITE_NOMUX(HCLK_VI, "hclk_vi", "aclk_vi", 0,
  927. RK3568_CLKSEL_CON(34), 4, 4, DFLAGS,
  928. RK3568_CLKGATE_CON(18), 1, GFLAGS),
  929. COMPOSITE_NOMUX(PCLK_VI, "pclk_vi", "aclk_vi", 0,
  930. RK3568_CLKSEL_CON(34), 8, 4, DFLAGS,
  931. RK3568_CLKGATE_CON(18), 2, GFLAGS),
  932. GATE(ACLK_VICAP, "aclk_vicap", "aclk_vi", 0,
  933. RK3568_CLKGATE_CON(18), 9, GFLAGS),
  934. GATE(HCLK_VICAP, "hclk_vicap", "hclk_vi", 0,
  935. RK3568_CLKGATE_CON(18), 10, GFLAGS),
  936. COMPOSITE_NODIV(DCLK_VICAP, "dclk_vicap", cpll333_gpll300_gpll200_p, 0,
  937. RK3568_CLKSEL_CON(34), 14, 2, MFLAGS,
  938. RK3568_CLKGATE_CON(18), 11, GFLAGS),
  939. GATE(ICLK_VICAP_G, "iclk_vicap_g", "iclk_vicap", 0,
  940. RK3568_CLKGATE_CON(18), 13, GFLAGS),
  941. GATE(ACLK_ISP, "aclk_isp", "aclk_vi", 0,
  942. RK3568_CLKGATE_CON(19), 0, GFLAGS),
  943. GATE(HCLK_ISP, "hclk_isp", "hclk_vi", 0,
  944. RK3568_CLKGATE_CON(19), 1, GFLAGS),
  945. COMPOSITE(CLK_ISP, "clk_isp", cpll_gpll_hpll_p, 0,
  946. RK3568_CLKSEL_CON(35), 6, 2, MFLAGS, 0, 5, DFLAGS,
  947. RK3568_CLKGATE_CON(19), 2, GFLAGS),
  948. GATE(PCLK_CSI2HOST1, "pclk_csi2host1", "pclk_vi", 0,
  949. RK3568_CLKGATE_CON(19), 4, GFLAGS),
  950. COMPOSITE(CLK_CIF_OUT, "clk_cif_out", gpll_usb480m_xin24m_p, 0,
  951. RK3568_CLKSEL_CON(35), 14, 2, MFLAGS, 8, 6, DFLAGS,
  952. RK3568_CLKGATE_CON(19), 8, GFLAGS),
  953. COMPOSITE(CLK_CAM0_OUT, "clk_cam0_out", gpll_usb480m_xin24m_p, 0,
  954. RK3568_CLKSEL_CON(36), 6, 2, MFLAGS, 0, 6, DFLAGS,
  955. RK3568_CLKGATE_CON(19), 9, GFLAGS),
  956. COMPOSITE(CLK_CAM1_OUT, "clk_cam1_out", gpll_usb480m_xin24m_p, 0,
  957. RK3568_CLKSEL_CON(36), 14, 2, MFLAGS, 8, 6, DFLAGS,
  958. RK3568_CLKGATE_CON(19), 10, GFLAGS),
  959. /* PD_VO */
  960. COMPOSITE_NODIV(ACLK_VO, "aclk_vo", gpll300_cpll250_gpll100_xin24m_p, 0,
  961. RK3568_CLKSEL_CON(37), 0, 2, MFLAGS,
  962. RK3568_CLKGATE_CON(20), 0, GFLAGS),
  963. COMPOSITE_NOMUX(HCLK_VO, "hclk_vo", "aclk_vo", 0,
  964. RK3568_CLKSEL_CON(37), 8, 4, DFLAGS,
  965. RK3568_CLKGATE_CON(20), 1, GFLAGS),
  966. COMPOSITE_NOMUX(PCLK_VO, "pclk_vo", "aclk_vo", 0,
  967. RK3568_CLKSEL_CON(37), 12, 4, DFLAGS,
  968. RK3568_CLKGATE_CON(20), 2, GFLAGS),
  969. COMPOSITE(ACLK_VOP_PRE, "aclk_vop_pre", cpll_gpll_hpll_vpll_p, 0,
  970. RK3568_CLKSEL_CON(38), 6, 2, MFLAGS, 0, 5, DFLAGS,
  971. RK3568_CLKGATE_CON(20), 6, GFLAGS),
  972. GATE(ACLK_VOP, "aclk_vop", "aclk_vop_pre", 0,
  973. RK3568_CLKGATE_CON(20), 8, GFLAGS),
  974. GATE(HCLK_VOP, "hclk_vop", "hclk_vo", 0,
  975. RK3568_CLKGATE_CON(20), 9, GFLAGS),
  976. COMPOSITE(DCLK_VOP0, "dclk_vop0", hpll_vpll_gpll_cpll_p, CLK_SET_RATE_NO_REPARENT,
  977. RK3568_CLKSEL_CON(39), 10, 2, MFLAGS, 0, 8, DFLAGS,
  978. RK3568_CLKGATE_CON(20), 10, GFLAGS),
  979. COMPOSITE(DCLK_VOP1, "dclk_vop1", hpll_vpll_gpll_cpll_p, CLK_SET_RATE_NO_REPARENT,
  980. RK3568_CLKSEL_CON(40), 10, 2, MFLAGS, 0, 8, DFLAGS,
  981. RK3568_CLKGATE_CON(20), 11, GFLAGS),
  982. COMPOSITE(DCLK_VOP2, "dclk_vop2", hpll_vpll_gpll_cpll_p, CLK_SET_RATE_NO_REPARENT,
  983. RK3568_CLKSEL_CON(41), 10, 2, MFLAGS, 0, 8, DFLAGS,
  984. RK3568_CLKGATE_CON(20), 12, GFLAGS),
  985. GATE(CLK_VOP_PWM, "clk_vop_pwm", "xin24m", 0,
  986. RK3568_CLKGATE_CON(20), 13, GFLAGS),
  987. GATE(ACLK_HDCP, "aclk_hdcp", "aclk_vo", 0,
  988. RK3568_CLKGATE_CON(21), 0, GFLAGS),
  989. GATE(HCLK_HDCP, "hclk_hdcp", "hclk_vo", 0,
  990. RK3568_CLKGATE_CON(21), 1, GFLAGS),
  991. GATE(PCLK_HDCP, "pclk_hdcp", "pclk_vo", 0,
  992. RK3568_CLKGATE_CON(21), 2, GFLAGS),
  993. GATE(PCLK_HDMI_HOST, "pclk_hdmi_host", "pclk_vo", 0,
  994. RK3568_CLKGATE_CON(21), 3, GFLAGS),
  995. GATE(CLK_HDMI_SFR, "clk_hdmi_sfr", "xin24m", 0,
  996. RK3568_CLKGATE_CON(21), 4, GFLAGS),
  997. GATE(CLK_HDMI_CEC, "clk_hdmi_cec", "clk_rtc_32k", 0,
  998. RK3568_CLKGATE_CON(21), 5, GFLAGS),
  999. GATE(PCLK_DSITX_0, "pclk_dsitx_0", "pclk_vo", 0,
  1000. RK3568_CLKGATE_CON(21), 6, GFLAGS),
  1001. GATE(PCLK_DSITX_1, "pclk_dsitx_1", "pclk_vo", 0,
  1002. RK3568_CLKGATE_CON(21), 7, GFLAGS),
  1003. GATE(PCLK_EDP_CTRL, "pclk_edp_ctrl", "pclk_vo", 0,
  1004. RK3568_CLKGATE_CON(21), 8, GFLAGS),
  1005. COMPOSITE_NODIV(CLK_EDP_200M, "clk_edp_200m", gpll200_gpll150_cpll125_p, 0,
  1006. RK3568_CLKSEL_CON(38), 8, 2, MFLAGS,
  1007. RK3568_CLKGATE_CON(21), 9, GFLAGS),
  1008. /* PD_VPU */
  1009. COMPOSITE(ACLK_VPU_PRE, "aclk_vpu_pre", gpll_cpll_p, 0,
  1010. RK3568_CLKSEL_CON(42), 7, 1, MFLAGS, 0, 5, DFLAGS,
  1011. RK3568_CLKGATE_CON(22), 0, GFLAGS),
  1012. COMPOSITE_NOMUX(HCLK_VPU_PRE, "hclk_vpu_pre", "aclk_vpu_pre", 0,
  1013. RK3568_CLKSEL_CON(42), 8, 4, DFLAGS,
  1014. RK3568_CLKGATE_CON(22), 1, GFLAGS),
  1015. GATE(ACLK_VPU, "aclk_vpu", "aclk_vpu_pre", 0,
  1016. RK3568_CLKGATE_CON(22), 4, GFLAGS),
  1017. GATE(HCLK_VPU, "hclk_vpu", "hclk_vpu_pre", 0,
  1018. RK3568_CLKGATE_CON(22), 5, GFLAGS),
  1019. /* PD_RGA */
  1020. COMPOSITE_NODIV(ACLK_RGA_PRE, "aclk_rga_pre", gpll300_cpll250_gpll100_xin24m_p, 0,
  1021. RK3568_CLKSEL_CON(43), 0, 2, MFLAGS,
  1022. RK3568_CLKGATE_CON(23), 0, GFLAGS),
  1023. COMPOSITE_NOMUX(HCLK_RGA_PRE, "hclk_rga_pre", "aclk_rga_pre", 0,
  1024. RK3568_CLKSEL_CON(43), 8, 4, DFLAGS,
  1025. RK3568_CLKGATE_CON(23), 1, GFLAGS),
  1026. COMPOSITE_NOMUX(PCLK_RGA_PRE, "pclk_rga_pre", "aclk_rga_pre", 0,
  1027. RK3568_CLKSEL_CON(43), 12, 4, DFLAGS,
  1028. RK3568_CLKGATE_CON(22), 12, GFLAGS),
  1029. GATE(ACLK_RGA, "aclk_rga", "aclk_rga_pre", 0,
  1030. RK3568_CLKGATE_CON(23), 4, GFLAGS),
  1031. GATE(HCLK_RGA, "hclk_rga", "hclk_rga_pre", 0,
  1032. RK3568_CLKGATE_CON(23), 5, GFLAGS),
  1033. COMPOSITE_NODIV(CLK_RGA_CORE, "clk_rga_core", gpll300_gpll200_gpll100_p, 0,
  1034. RK3568_CLKSEL_CON(43), 2, 2, MFLAGS,
  1035. RK3568_CLKGATE_CON(23), 6, GFLAGS),
  1036. GATE(ACLK_IEP, "aclk_iep", "aclk_rga_pre", 0,
  1037. RK3568_CLKGATE_CON(23), 7, GFLAGS),
  1038. GATE(HCLK_IEP, "hclk_iep", "hclk_rga_pre", 0,
  1039. RK3568_CLKGATE_CON(23), 8, GFLAGS),
  1040. COMPOSITE_NODIV(CLK_IEP_CORE, "clk_iep_core", gpll300_gpll200_gpll100_p, 0,
  1041. RK3568_CLKSEL_CON(43), 4, 2, MFLAGS,
  1042. RK3568_CLKGATE_CON(23), 9, GFLAGS),
  1043. GATE(HCLK_EBC, "hclk_ebc", "hclk_rga_pre", 0, RK3568_CLKGATE_CON(23), 10, GFLAGS),
  1044. COMPOSITE_NODIV(DCLK_EBC, "dclk_ebc", gpll400_cpll333_gpll200_p, 0,
  1045. RK3568_CLKSEL_CON(43), 6, 2, MFLAGS,
  1046. RK3568_CLKGATE_CON(23), 11, GFLAGS),
  1047. GATE(ACLK_JDEC, "aclk_jdec", "aclk_rga_pre", 0,
  1048. RK3568_CLKGATE_CON(23), 12, GFLAGS),
  1049. GATE(HCLK_JDEC, "hclk_jdec", "hclk_rga_pre", 0,
  1050. RK3568_CLKGATE_CON(23), 13, GFLAGS),
  1051. GATE(ACLK_JENC, "aclk_jenc", "aclk_rga_pre", 0,
  1052. RK3568_CLKGATE_CON(23), 14, GFLAGS),
  1053. GATE(HCLK_JENC, "hclk_jenc", "hclk_rga_pre", 0,
  1054. RK3568_CLKGATE_CON(23), 15, GFLAGS),
  1055. GATE(PCLK_EINK, "pclk_eink", "pclk_rga_pre", 0,
  1056. RK3568_CLKGATE_CON(22), 14, GFLAGS),
  1057. GATE(HCLK_EINK, "hclk_eink", "hclk_rga_pre", 0,
  1058. RK3568_CLKGATE_CON(22), 15, GFLAGS),
  1059. /* PD_RKVENC */
  1060. COMPOSITE(ACLK_RKVENC_PRE, "aclk_rkvenc_pre", gpll_cpll_npll_p, 0,
  1061. RK3568_CLKSEL_CON(44), 6, 2, MFLAGS, 0, 5, DFLAGS,
  1062. RK3568_CLKGATE_CON(24), 0, GFLAGS),
  1063. COMPOSITE_NOMUX(HCLK_RKVENC_PRE, "hclk_rkvenc_pre", "aclk_rkvenc_pre", 0,
  1064. RK3568_CLKSEL_CON(44), 8, 4, DFLAGS,
  1065. RK3568_CLKGATE_CON(24), 1, GFLAGS),
  1066. GATE(ACLK_RKVENC, "aclk_rkvenc", "aclk_rkvenc_pre", 0,
  1067. RK3568_CLKGATE_CON(24), 6, GFLAGS),
  1068. GATE(HCLK_RKVENC, "hclk_rkvenc", "hclk_rkvenc_pre", 0,
  1069. RK3568_CLKGATE_CON(24), 7, GFLAGS),
  1070. COMPOSITE(CLK_RKVENC_CORE, "clk_rkvenc_core", gpll_cpll_npll_vpll_p, 0,
  1071. RK3568_CLKSEL_CON(45), 14, 2, MFLAGS, 0, 5, DFLAGS,
  1072. RK3568_CLKGATE_CON(24), 8, GFLAGS),
  1073. COMPOSITE(ACLK_RKVDEC_PRE, "aclk_rkvdec_pre", aclk_rkvdec_pre_p, CLK_SET_RATE_NO_REPARENT,
  1074. RK3568_CLKSEL_CON(47), 7, 1, MFLAGS, 0, 5, DFLAGS,
  1075. RK3568_CLKGATE_CON(25), 0, GFLAGS),
  1076. COMPOSITE_NOMUX(HCLK_RKVDEC_PRE, "hclk_rkvdec_pre", "aclk_rkvdec_pre", 0,
  1077. RK3568_CLKSEL_CON(47), 8, 4, DFLAGS,
  1078. RK3568_CLKGATE_CON(25), 1, GFLAGS),
  1079. GATE(ACLK_RKVDEC, "aclk_rkvdec", "aclk_rkvdec_pre", 0,
  1080. RK3568_CLKGATE_CON(25), 4, GFLAGS),
  1081. GATE(HCLK_RKVDEC, "hclk_rkvdec", "hclk_rkvdec_pre", 0,
  1082. RK3568_CLKGATE_CON(25), 5, GFLAGS),
  1083. COMPOSITE(CLK_RKVDEC_CA, "clk_rkvdec_ca", gpll_cpll_npll_vpll_p, 0,
  1084. RK3568_CLKSEL_CON(48), 6, 2, MFLAGS, 0, 5, DFLAGS,
  1085. RK3568_CLKGATE_CON(25), 6, GFLAGS),
  1086. COMPOSITE(CLK_RKVDEC_CORE, "clk_rkvdec_core", clk_rkvdec_core_p, CLK_SET_RATE_NO_REPARENT,
  1087. RK3568_CLKSEL_CON(49), 14, 2, MFLAGS, 8, 5, DFLAGS,
  1088. RK3568_CLKGATE_CON(25), 7, GFLAGS),
  1089. COMPOSITE(CLK_RKVDEC_HEVC_CA, "clk_rkvdec_hevc_ca", gpll_cpll_npll_vpll_p, 0,
  1090. RK3568_CLKSEL_CON(49), 6, 2, MFLAGS, 0, 5, DFLAGS,
  1091. RK3568_CLKGATE_CON(25), 8, GFLAGS),
  1092. /* PD_BUS */
  1093. COMPOSITE_NODIV(ACLK_BUS, "aclk_bus", gpll200_gpll150_gpll100_xin24m_p, 0,
  1094. RK3568_CLKSEL_CON(50), 0, 2, MFLAGS,
  1095. RK3568_CLKGATE_CON(26), 0, GFLAGS),
  1096. COMPOSITE_NODIV(PCLK_BUS, "pclk_bus", gpll100_gpll75_cpll50_xin24m_p, 0,
  1097. RK3568_CLKSEL_CON(50), 4, 2, MFLAGS,
  1098. RK3568_CLKGATE_CON(26), 1, GFLAGS),
  1099. GATE(PCLK_TSADC, "pclk_tsadc", "pclk_bus", 0,
  1100. RK3568_CLKGATE_CON(26), 4, GFLAGS),
  1101. COMPOSITE(CLK_TSADC_TSEN, "clk_tsadc_tsen", xin24m_gpll100_cpll100_p, 0,
  1102. RK3568_CLKSEL_CON(51), 4, 2, MFLAGS, 0, 3, DFLAGS,
  1103. RK3568_CLKGATE_CON(26), 5, GFLAGS),
  1104. COMPOSITE_NOMUX(CLK_TSADC, "clk_tsadc", "clk_tsadc_tsen", 0,
  1105. RK3568_CLKSEL_CON(51), 8, 7, DFLAGS,
  1106. RK3568_CLKGATE_CON(26), 6, GFLAGS),
  1107. GATE(PCLK_SARADC, "pclk_saradc", "pclk_bus", 0,
  1108. RK3568_CLKGATE_CON(26), 7, GFLAGS),
  1109. GATE(CLK_SARADC, "clk_saradc", "xin24m", 0,
  1110. RK3568_CLKGATE_CON(26), 8, GFLAGS),
  1111. GATE(PCLK_SCR, "pclk_scr", "pclk_bus", CLK_IGNORE_UNUSED,
  1112. RK3568_CLKGATE_CON(26), 12, GFLAGS),
  1113. GATE(PCLK_WDT_NS, "pclk_wdt_ns", "pclk_bus", 0,
  1114. RK3568_CLKGATE_CON(26), 13, GFLAGS),
  1115. GATE(TCLK_WDT_NS, "tclk_wdt_ns", "xin24m", 0,
  1116. RK3568_CLKGATE_CON(26), 14, GFLAGS),
  1117. GATE(ACLK_MCU, "aclk_mcu", "aclk_bus", CLK_IGNORE_UNUSED,
  1118. RK3568_CLKGATE_CON(32), 13, GFLAGS),
  1119. GATE(PCLK_INTMUX, "pclk_intmux", "pclk_bus", CLK_IGNORE_UNUSED,
  1120. RK3568_CLKGATE_CON(32), 14, GFLAGS),
  1121. GATE(PCLK_MAILBOX, "pclk_mailbox", "pclk_bus", 0,
  1122. RK3568_CLKGATE_CON(32), 15, GFLAGS),
  1123. GATE(PCLK_UART1, "pclk_uart1", "pclk_bus", 0,
  1124. RK3568_CLKGATE_CON(27), 12, GFLAGS),
  1125. COMPOSITE(CLK_UART1_SRC, "clk_uart1_src", gpll_cpll_usb480m_p, 0,
  1126. RK3568_CLKSEL_CON(52), 8, 2, MFLAGS, 0, 7, DFLAGS,
  1127. RK3568_CLKGATE_CON(27), 13, GFLAGS),
  1128. COMPOSITE_FRACMUX(CLK_UART1_FRAC, "clk_uart1_frac", "clk_uart1_src", CLK_SET_RATE_PARENT,
  1129. RK3568_CLKSEL_CON(53), 0,
  1130. RK3568_CLKGATE_CON(27), 14, GFLAGS,
  1131. &rk3568_uart1_fracmux),
  1132. GATE(SCLK_UART1, "sclk_uart1", "sclk_uart1_mux", 0,
  1133. RK3568_CLKGATE_CON(27), 15, GFLAGS),
  1134. GATE(PCLK_UART2, "pclk_uart2", "pclk_bus", 0,
  1135. RK3568_CLKGATE_CON(28), 0, GFLAGS),
  1136. COMPOSITE(CLK_UART2_SRC, "clk_uart2_src", gpll_cpll_usb480m_p, 0,
  1137. RK3568_CLKSEL_CON(54), 8, 2, MFLAGS, 0, 7, DFLAGS,
  1138. RK3568_CLKGATE_CON(28), 1, GFLAGS),
  1139. COMPOSITE_FRACMUX(CLK_UART2_FRAC, "clk_uart2_frac", "clk_uart2_src", CLK_SET_RATE_PARENT,
  1140. RK3568_CLKSEL_CON(55), 0,
  1141. RK3568_CLKGATE_CON(28), 2, GFLAGS,
  1142. &rk3568_uart2_fracmux),
  1143. GATE(SCLK_UART2, "sclk_uart2", "sclk_uart2_mux", 0,
  1144. RK3568_CLKGATE_CON(28), 3, GFLAGS),
  1145. GATE(PCLK_UART3, "pclk_uart3", "pclk_bus", 0,
  1146. RK3568_CLKGATE_CON(28), 4, GFLAGS),
  1147. COMPOSITE(CLK_UART3_SRC, "clk_uart3_src", gpll_cpll_usb480m_p, 0,
  1148. RK3568_CLKSEL_CON(56), 8, 2, MFLAGS, 0, 7, DFLAGS,
  1149. RK3568_CLKGATE_CON(28), 5, GFLAGS),
  1150. COMPOSITE_FRACMUX(CLK_UART3_FRAC, "clk_uart3_frac", "clk_uart3_src", CLK_SET_RATE_PARENT,
  1151. RK3568_CLKSEL_CON(57), 0,
  1152. RK3568_CLKGATE_CON(28), 6, GFLAGS,
  1153. &rk3568_uart3_fracmux),
  1154. GATE(SCLK_UART3, "sclk_uart3", "sclk_uart3_mux", 0,
  1155. RK3568_CLKGATE_CON(28), 7, GFLAGS),
  1156. GATE(PCLK_UART4, "pclk_uart4", "pclk_bus", 0,
  1157. RK3568_CLKGATE_CON(28), 8, GFLAGS),
  1158. COMPOSITE(CLK_UART4_SRC, "clk_uart4_src", gpll_cpll_usb480m_p, 0,
  1159. RK3568_CLKSEL_CON(58), 8, 2, MFLAGS, 0, 7, DFLAGS,
  1160. RK3568_CLKGATE_CON(28), 9, GFLAGS),
  1161. COMPOSITE_FRACMUX(CLK_UART4_FRAC, "clk_uart4_frac", "clk_uart4_src", CLK_SET_RATE_PARENT,
  1162. RK3568_CLKSEL_CON(59), 0,
  1163. RK3568_CLKGATE_CON(28), 10, GFLAGS,
  1164. &rk3568_uart4_fracmux),
  1165. GATE(SCLK_UART4, "sclk_uart4", "sclk_uart4_mux", 0,
  1166. RK3568_CLKGATE_CON(28), 11, GFLAGS),
  1167. GATE(PCLK_UART5, "pclk_uart5", "pclk_bus", 0,
  1168. RK3568_CLKGATE_CON(28), 12, GFLAGS),
  1169. COMPOSITE(CLK_UART5_SRC, "clk_uart5_src", gpll_cpll_usb480m_p, 0,
  1170. RK3568_CLKSEL_CON(60), 8, 2, MFLAGS, 0, 7, DFLAGS,
  1171. RK3568_CLKGATE_CON(28), 13, GFLAGS),
  1172. COMPOSITE_FRACMUX(CLK_UART5_FRAC, "clk_uart5_frac", "clk_uart5_src", CLK_SET_RATE_PARENT,
  1173. RK3568_CLKSEL_CON(61), 0,
  1174. RK3568_CLKGATE_CON(28), 14, GFLAGS,
  1175. &rk3568_uart5_fracmux),
  1176. GATE(SCLK_UART5, "sclk_uart5", "sclk_uart5_mux", 0,
  1177. RK3568_CLKGATE_CON(28), 15, GFLAGS),
  1178. GATE(PCLK_UART6, "pclk_uart6", "pclk_bus", 0,
  1179. RK3568_CLKGATE_CON(29), 0, GFLAGS),
  1180. COMPOSITE(CLK_UART6_SRC, "clk_uart6_src", gpll_cpll_usb480m_p, 0,
  1181. RK3568_CLKSEL_CON(62), 8, 2, MFLAGS, 0, 7, DFLAGS,
  1182. RK3568_CLKGATE_CON(29), 1, GFLAGS),
  1183. COMPOSITE_FRACMUX(CLK_UART6_FRAC, "clk_uart6_frac", "clk_uart6_src", CLK_SET_RATE_PARENT,
  1184. RK3568_CLKSEL_CON(63), 0,
  1185. RK3568_CLKGATE_CON(29), 2, GFLAGS,
  1186. &rk3568_uart6_fracmux),
  1187. GATE(SCLK_UART6, "sclk_uart6", "sclk_uart6_mux", 0,
  1188. RK3568_CLKGATE_CON(29), 3, GFLAGS),
  1189. GATE(PCLK_UART7, "pclk_uart7", "pclk_bus", 0,
  1190. RK3568_CLKGATE_CON(29), 4, GFLAGS),
  1191. COMPOSITE(CLK_UART7_SRC, "clk_uart7_src", gpll_cpll_usb480m_p, 0,
  1192. RK3568_CLKSEL_CON(64), 8, 2, MFLAGS, 0, 7, DFLAGS,
  1193. RK3568_CLKGATE_CON(29), 5, GFLAGS),
  1194. COMPOSITE_FRACMUX(CLK_UART7_FRAC, "clk_uart7_frac", "clk_uart7_src", CLK_SET_RATE_PARENT,
  1195. RK3568_CLKSEL_CON(65), 0,
  1196. RK3568_CLKGATE_CON(29), 6, GFLAGS,
  1197. &rk3568_uart7_fracmux),
  1198. GATE(SCLK_UART7, "sclk_uart7", "sclk_uart7_mux", 0,
  1199. RK3568_CLKGATE_CON(29), 7, GFLAGS),
  1200. GATE(PCLK_UART8, "pclk_uart8", "pclk_bus", 0,
  1201. RK3568_CLKGATE_CON(29), 8, GFLAGS),
  1202. COMPOSITE(CLK_UART8_SRC, "clk_uart8_src", gpll_cpll_usb480m_p, 0,
  1203. RK3568_CLKSEL_CON(66), 8, 2, MFLAGS, 0, 7, DFLAGS,
  1204. RK3568_CLKGATE_CON(29), 9, GFLAGS),
  1205. COMPOSITE_FRACMUX(CLK_UART8_FRAC, "clk_uart8_frac", "clk_uart8_src", CLK_SET_RATE_PARENT,
  1206. RK3568_CLKSEL_CON(67), 0,
  1207. RK3568_CLKGATE_CON(29), 10, GFLAGS,
  1208. &rk3568_uart8_fracmux),
  1209. GATE(SCLK_UART8, "sclk_uart8", "sclk_uart8_mux", 0,
  1210. RK3568_CLKGATE_CON(29), 11, GFLAGS),
  1211. GATE(PCLK_UART9, "pclk_uart9", "pclk_bus", 0,
  1212. RK3568_CLKGATE_CON(29), 12, GFLAGS),
  1213. COMPOSITE(CLK_UART9_SRC, "clk_uart9_src", gpll_cpll_usb480m_p, 0,
  1214. RK3568_CLKSEL_CON(68), 8, 2, MFLAGS, 0, 7, DFLAGS,
  1215. RK3568_CLKGATE_CON(29), 13, GFLAGS),
  1216. COMPOSITE_FRACMUX(CLK_UART9_FRAC, "clk_uart9_frac", "clk_uart9_src", CLK_SET_RATE_PARENT,
  1217. RK3568_CLKSEL_CON(69), 0,
  1218. RK3568_CLKGATE_CON(29), 14, GFLAGS,
  1219. &rk3568_uart9_fracmux),
  1220. GATE(SCLK_UART9, "sclk_uart9", "sclk_uart9_mux", 0,
  1221. RK3568_CLKGATE_CON(29), 15, GFLAGS),
  1222. GATE(PCLK_CAN0, "pclk_can0", "pclk_bus", 0,
  1223. RK3568_CLKGATE_CON(27), 5, GFLAGS),
  1224. COMPOSITE(CLK_CAN0, "clk_can0", gpll_cpll_p, 0,
  1225. RK3568_CLKSEL_CON(70), 7, 1, MFLAGS, 0, 5, DFLAGS,
  1226. RK3568_CLKGATE_CON(27), 6, GFLAGS),
  1227. GATE(PCLK_CAN1, "pclk_can1", "pclk_bus", 0,
  1228. RK3568_CLKGATE_CON(27), 7, GFLAGS),
  1229. COMPOSITE(CLK_CAN1, "clk_can1", gpll_cpll_p, 0,
  1230. RK3568_CLKSEL_CON(70), 15, 1, MFLAGS, 8, 5, DFLAGS,
  1231. RK3568_CLKGATE_CON(27), 8, GFLAGS),
  1232. GATE(PCLK_CAN2, "pclk_can2", "pclk_bus", 0,
  1233. RK3568_CLKGATE_CON(27), 9, GFLAGS),
  1234. COMPOSITE(CLK_CAN2, "clk_can2", gpll_cpll_p, 0,
  1235. RK3568_CLKSEL_CON(71), 7, 1, MFLAGS, 0, 5, DFLAGS,
  1236. RK3568_CLKGATE_CON(27), 10, GFLAGS),
  1237. COMPOSITE_NODIV(CLK_I2C, "clk_i2c", clk_i2c_p, 0,
  1238. RK3568_CLKSEL_CON(71), 8, 2, MFLAGS,
  1239. RK3568_CLKGATE_CON(32), 10, GFLAGS),
  1240. GATE(PCLK_I2C1, "pclk_i2c1", "pclk_bus", 0,
  1241. RK3568_CLKGATE_CON(30), 0, GFLAGS),
  1242. GATE(CLK_I2C1, "clk_i2c1", "clk_i2c", 0,
  1243. RK3568_CLKGATE_CON(30), 1, GFLAGS),
  1244. GATE(PCLK_I2C2, "pclk_i2c2", "pclk_bus", 0,
  1245. RK3568_CLKGATE_CON(30), 2, GFLAGS),
  1246. GATE(CLK_I2C2, "clk_i2c2", "clk_i2c", 0,
  1247. RK3568_CLKGATE_CON(30), 3, GFLAGS),
  1248. GATE(PCLK_I2C3, "pclk_i2c3", "pclk_bus", 0,
  1249. RK3568_CLKGATE_CON(30), 4, GFLAGS),
  1250. GATE(CLK_I2C3, "clk_i2c3", "clk_i2c", 0,
  1251. RK3568_CLKGATE_CON(30), 5, GFLAGS),
  1252. GATE(PCLK_I2C4, "pclk_i2c4", "pclk_bus", 0,
  1253. RK3568_CLKGATE_CON(30), 6, GFLAGS),
  1254. GATE(CLK_I2C4, "clk_i2c4", "clk_i2c", 0,
  1255. RK3568_CLKGATE_CON(30), 7, GFLAGS),
  1256. GATE(PCLK_I2C5, "pclk_i2c5", "pclk_bus", 0,
  1257. RK3568_CLKGATE_CON(30), 8, GFLAGS),
  1258. GATE(CLK_I2C5, "clk_i2c5", "clk_i2c", 0,
  1259. RK3568_CLKGATE_CON(30), 9, GFLAGS),
  1260. GATE(PCLK_SPI0, "pclk_spi0", "pclk_bus", 0,
  1261. RK3568_CLKGATE_CON(30), 10, GFLAGS),
  1262. COMPOSITE_NODIV(CLK_SPI0, "clk_spi0", gpll200_xin24m_cpll100_p, 0,
  1263. RK3568_CLKSEL_CON(72), 0, 1, MFLAGS,
  1264. RK3568_CLKGATE_CON(30), 11, GFLAGS),
  1265. GATE(PCLK_SPI1, "pclk_spi1", "pclk_bus", 0,
  1266. RK3568_CLKGATE_CON(30), 12, GFLAGS),
  1267. COMPOSITE_NODIV(CLK_SPI1, "clk_spi1", gpll200_xin24m_cpll100_p, 0,
  1268. RK3568_CLKSEL_CON(72), 2, 1, MFLAGS,
  1269. RK3568_CLKGATE_CON(30), 13, GFLAGS),
  1270. GATE(PCLK_SPI2, "pclk_spi2", "pclk_bus", 0,
  1271. RK3568_CLKGATE_CON(30), 14, GFLAGS),
  1272. COMPOSITE_NODIV(CLK_SPI2, "clk_spi2", gpll200_xin24m_cpll100_p, 0,
  1273. RK3568_CLKSEL_CON(72), 4, 1, MFLAGS,
  1274. RK3568_CLKGATE_CON(30), 15, GFLAGS),
  1275. GATE(PCLK_SPI3, "pclk_spi3", "pclk_bus", 0,
  1276. RK3568_CLKGATE_CON(31), 0, GFLAGS),
  1277. COMPOSITE_NODIV(CLK_SPI3, "clk_spi3", gpll200_xin24m_cpll100_p, 0,
  1278. RK3568_CLKSEL_CON(72), 6, 1, MFLAGS, RK3568_CLKGATE_CON(31), 1, GFLAGS),
  1279. GATE(PCLK_PWM1, "pclk_pwm1", "pclk_bus", 0, RK3568_CLKGATE_CON(31), 10, GFLAGS),
  1280. COMPOSITE_NODIV(CLK_PWM1, "clk_pwm1", gpll100_xin24m_cpll100_p, 0,
  1281. RK3568_CLKSEL_CON(72), 8, 1, MFLAGS,
  1282. RK3568_CLKGATE_CON(31), 11, GFLAGS),
  1283. GATE(CLK_PWM1_CAPTURE, "clk_pwm1_capture", "xin24m", 0,
  1284. RK3568_CLKGATE_CON(31), 12, GFLAGS),
  1285. GATE(PCLK_PWM2, "pclk_pwm2", "pclk_bus", 0,
  1286. RK3568_CLKGATE_CON(31), 13, GFLAGS),
  1287. COMPOSITE_NODIV(CLK_PWM2, "clk_pwm2", gpll100_xin24m_cpll100_p, 0,
  1288. RK3568_CLKSEL_CON(72), 10, 1, MFLAGS,
  1289. RK3568_CLKGATE_CON(31), 14, GFLAGS),
  1290. GATE(CLK_PWM2_CAPTURE, "clk_pwm2_capture", "xin24m", 0,
  1291. RK3568_CLKGATE_CON(31), 15, GFLAGS),
  1292. GATE(PCLK_PWM3, "pclk_pwm3", "pclk_bus", 0,
  1293. RK3568_CLKGATE_CON(32), 0, GFLAGS),
  1294. COMPOSITE_NODIV(CLK_PWM3, "clk_pwm3", gpll100_xin24m_cpll100_p, 0,
  1295. RK3568_CLKSEL_CON(72), 12, 1, MFLAGS,
  1296. RK3568_CLKGATE_CON(32), 1, GFLAGS),
  1297. GATE(CLK_PWM3_CAPTURE, "clk_pwm3_capture", "xin24m", 0,
  1298. RK3568_CLKGATE_CON(32), 2, GFLAGS),
  1299. COMPOSITE_NODIV(DBCLK_GPIO, "dbclk_gpio", xin24m_32k_p, 0,
  1300. RK3568_CLKSEL_CON(72), 14, 1, MFLAGS,
  1301. RK3568_CLKGATE_CON(32), 11, GFLAGS),
  1302. GATE(PCLK_GPIO1, "pclk_gpio1", "pclk_bus", 0,
  1303. RK3568_CLKGATE_CON(31), 2, GFLAGS),
  1304. GATE(DBCLK_GPIO1, "dbclk_gpio1", "dbclk_gpio", 0,
  1305. RK3568_CLKGATE_CON(31), 3, GFLAGS),
  1306. GATE(PCLK_GPIO2, "pclk_gpio2", "pclk_bus", 0,
  1307. RK3568_CLKGATE_CON(31), 4, GFLAGS),
  1308. GATE(DBCLK_GPIO2, "dbclk_gpio2", "dbclk_gpio", 0,
  1309. RK3568_CLKGATE_CON(31), 5, GFLAGS),
  1310. GATE(PCLK_GPIO3, "pclk_gpio3", "pclk_bus", 0,
  1311. RK3568_CLKGATE_CON(31), 6, GFLAGS),
  1312. GATE(DBCLK_GPIO3, "dbclk_gpio3", "dbclk_gpio", 0,
  1313. RK3568_CLKGATE_CON(31), 7, GFLAGS),
  1314. GATE(PCLK_GPIO4, "pclk_gpio4", "pclk_bus", 0,
  1315. RK3568_CLKGATE_CON(31), 8, GFLAGS),
  1316. GATE(DBCLK_GPIO4, "dbclk_gpio4", "dbclk_gpio", 0,
  1317. RK3568_CLKGATE_CON(31), 9, GFLAGS),
  1318. GATE(PCLK_TIMER, "pclk_timer", "pclk_bus", 0,
  1319. RK3568_CLKGATE_CON(32), 3, GFLAGS),
  1320. GATE(CLK_TIMER0, "clk_timer0", "xin24m", 0,
  1321. RK3568_CLKGATE_CON(32), 4, GFLAGS),
  1322. GATE(CLK_TIMER1, "clk_timer1", "xin24m", 0,
  1323. RK3568_CLKGATE_CON(32), 5, GFLAGS),
  1324. GATE(CLK_TIMER2, "clk_timer2", "xin24m", 0,
  1325. RK3568_CLKGATE_CON(32), 6, GFLAGS),
  1326. GATE(CLK_TIMER3, "clk_timer3", "xin24m", 0,
  1327. RK3568_CLKGATE_CON(32), 7, GFLAGS),
  1328. GATE(CLK_TIMER4, "clk_timer4", "xin24m", 0,
  1329. RK3568_CLKGATE_CON(32), 8, GFLAGS),
  1330. GATE(CLK_TIMER5, "clk_timer5", "xin24m", 0,
  1331. RK3568_CLKGATE_CON(32), 9, GFLAGS),
  1332. /* PD_TOP */
  1333. COMPOSITE_NODIV(ACLK_TOP_HIGH, "aclk_top_high", cpll500_gpll400_gpll300_xin24m_p, 0,
  1334. RK3568_CLKSEL_CON(73), 0, 2, MFLAGS,
  1335. RK3568_CLKGATE_CON(33), 0, GFLAGS),
  1336. COMPOSITE_NODIV(ACLK_TOP_LOW, "aclk_top_low", gpll400_gpll300_gpll200_xin24m_p, 0,
  1337. RK3568_CLKSEL_CON(73), 4, 2, MFLAGS,
  1338. RK3568_CLKGATE_CON(33), 1, GFLAGS),
  1339. COMPOSITE_NODIV(HCLK_TOP, "hclk_top", gpll150_gpll100_gpll75_xin24m_p, 0,
  1340. RK3568_CLKSEL_CON(73), 8, 2, MFLAGS,
  1341. RK3568_CLKGATE_CON(33), 2, GFLAGS),
  1342. COMPOSITE_NODIV(PCLK_TOP, "pclk_top", gpll100_gpll75_cpll50_xin24m_p, 0,
  1343. RK3568_CLKSEL_CON(73), 12, 2, MFLAGS,
  1344. RK3568_CLKGATE_CON(33), 3, GFLAGS),
  1345. GATE(PCLK_PCIE30PHY, "pclk_pcie30phy", "pclk_top", 0,
  1346. RK3568_CLKGATE_CON(33), 8, GFLAGS),
  1347. COMPOSITE_NODIV(CLK_OPTC_ARB, "clk_optc_arb", xin24m_cpll100_p, 0,
  1348. RK3568_CLKSEL_CON(73), 15, 1, MFLAGS,
  1349. RK3568_CLKGATE_CON(33), 9, GFLAGS),
  1350. GATE(PCLK_MIPICSIPHY, "pclk_mipicsiphy", "pclk_top", 0,
  1351. RK3568_CLKGATE_CON(33), 13, GFLAGS),
  1352. GATE(PCLK_MIPIDSIPHY0, "pclk_mipidsiphy0", "pclk_top", 0,
  1353. RK3568_CLKGATE_CON(33), 14, GFLAGS),
  1354. GATE(PCLK_MIPIDSIPHY1, "pclk_mipidsiphy1", "pclk_top", 0,
  1355. RK3568_CLKGATE_CON(33), 15, GFLAGS),
  1356. GATE(PCLK_PIPEPHY0, "pclk_pipephy0", "pclk_top", 0,
  1357. RK3568_CLKGATE_CON(34), 4, GFLAGS),
  1358. GATE(PCLK_PIPEPHY1, "pclk_pipephy1", "pclk_top", 0,
  1359. RK3568_CLKGATE_CON(34), 5, GFLAGS),
  1360. GATE(PCLK_PIPEPHY2, "pclk_pipephy2", "pclk_top", 0,
  1361. RK3568_CLKGATE_CON(34), 6, GFLAGS),
  1362. GATE(PCLK_CPU_BOOST, "pclk_cpu_boost", "pclk_top", 0,
  1363. RK3568_CLKGATE_CON(34), 11, GFLAGS),
  1364. GATE(CLK_CPU_BOOST, "clk_cpu_boost", "xin24m", 0,
  1365. RK3568_CLKGATE_CON(34), 12, GFLAGS),
  1366. GATE(PCLK_OTPPHY, "pclk_otpphy", "pclk_top", 0,
  1367. RK3568_CLKGATE_CON(34), 13, GFLAGS),
  1368. GATE(PCLK_EDPPHY_GRF, "pclk_edpphy_grf", "pclk_top", 0,
  1369. RK3568_CLKGATE_CON(34), 14, GFLAGS),
  1370. };
  1371. static struct rockchip_clk_branch rk3568_clk_pmu_branches[] __initdata = {
  1372. /* PD_PMU */
  1373. FACTOR(0, "ppll_ph0", "ppll", 0, 1, 2),
  1374. FACTOR(0, "ppll_ph180", "ppll", 0, 1, 2),
  1375. FACTOR(0, "hpll_ph0", "hpll", 0, 1, 2),
  1376. MUX(CLK_PDPMU, "clk_pdpmu", clk_pdpmu_p, 0,
  1377. RK3568_PMU_CLKSEL_CON(2), 15, 1, MFLAGS),
  1378. COMPOSITE_NOMUX(PCLK_PDPMU, "pclk_pdpmu", "clk_pdpmu", 0,
  1379. RK3568_PMU_CLKSEL_CON(2), 0, 5, DFLAGS,
  1380. RK3568_PMU_CLKGATE_CON(0), 2, GFLAGS),
  1381. GATE(PCLK_PMU, "pclk_pmu", "pclk_pdpmu", 0,
  1382. RK3568_PMU_CLKGATE_CON(0), 6, GFLAGS),
  1383. GATE(CLK_PMU, "clk_pmu", "xin24m", 0,
  1384. RK3568_PMU_CLKGATE_CON(0), 7, GFLAGS),
  1385. GATE(PCLK_I2C0, "pclk_i2c0", "pclk_pdpmu", 0,
  1386. RK3568_PMU_CLKGATE_CON(1), 0, GFLAGS),
  1387. COMPOSITE_NOMUX(CLK_I2C0, "clk_i2c0", "clk_pdpmu", 0,
  1388. RK3568_PMU_CLKSEL_CON(3), 0, 7, DFLAGS,
  1389. RK3568_PMU_CLKGATE_CON(1), 1, GFLAGS),
  1390. GATE(PCLK_UART0, "pclk_uart0", "pclk_pdpmu", 0,
  1391. RK3568_PMU_CLKGATE_CON(1), 2, GFLAGS),
  1392. COMPOSITE_FRACMUX(CLK_RTC32K_FRAC, "clk_rtc32k_frac", "xin24m", CLK_IGNORE_UNUSED,
  1393. RK3568_PMU_CLKSEL_CON(1), 0,
  1394. RK3568_PMU_CLKGATE_CON(0), 1, GFLAGS,
  1395. &rk3568_rtc32k_pmu_fracmux),
  1396. COMPOSITE_NOMUX(XIN_OSC0_DIV, "xin_osc0_div", "xin24m", CLK_IGNORE_UNUSED,
  1397. RK3568_PMU_CLKSEL_CON(0), 0, 5, DFLAGS,
  1398. RK3568_PMU_CLKGATE_CON(0), 0, GFLAGS),
  1399. COMPOSITE(CLK_UART0_DIV, "sclk_uart0_div", ppll_usb480m_cpll_gpll_p, 0,
  1400. RK3568_PMU_CLKSEL_CON(4), 8, 2, MFLAGS, 0, 7, DFLAGS,
  1401. RK3568_PMU_CLKGATE_CON(1), 3, GFLAGS),
  1402. COMPOSITE_FRACMUX(CLK_UART0_FRAC, "sclk_uart0_frac", "sclk_uart0_div", CLK_SET_RATE_PARENT,
  1403. RK3568_PMU_CLKSEL_CON(5), 0,
  1404. RK3568_PMU_CLKGATE_CON(1), 4, GFLAGS,
  1405. &rk3568_uart0_fracmux),
  1406. GATE(SCLK_UART0, "sclk_uart0", "sclk_uart0_mux", 0,
  1407. RK3568_PMU_CLKGATE_CON(1), 5, GFLAGS),
  1408. GATE(PCLK_GPIO0, "pclk_gpio0", "pclk_pdpmu", 0,
  1409. RK3568_PMU_CLKGATE_CON(1), 9, GFLAGS),
  1410. COMPOSITE_NODIV(DBCLK_GPIO0, "dbclk_gpio0", xin24m_32k_p, 0,
  1411. RK3568_PMU_CLKSEL_CON(6), 15, 1, MFLAGS,
  1412. RK3568_PMU_CLKGATE_CON(1), 10, GFLAGS),
  1413. GATE(PCLK_PWM0, "pclk_pwm0", "pclk_pdpmu", 0,
  1414. RK3568_PMU_CLKGATE_CON(1), 6, GFLAGS),
  1415. COMPOSITE(CLK_PWM0, "clk_pwm0", clk_pwm0_p, 0,
  1416. RK3568_PMU_CLKSEL_CON(6), 7, 1, MFLAGS, 0, 7, DFLAGS,
  1417. RK3568_PMU_CLKGATE_CON(1), 7, GFLAGS),
  1418. GATE(CLK_CAPTURE_PWM0_NDFT, "clk_capture_pwm0_ndft", "xin24m", 0,
  1419. RK3568_PMU_CLKGATE_CON(1), 8, GFLAGS),
  1420. GATE(PCLK_PMUPVTM, "pclk_pmupvtm", "pclk_pdpmu", 0,
  1421. RK3568_PMU_CLKGATE_CON(1), 11, GFLAGS),
  1422. GATE(CLK_PMUPVTM, "clk_pmupvtm", "xin24m", 0,
  1423. RK3568_PMU_CLKGATE_CON(1), 12, GFLAGS),
  1424. GATE(CLK_CORE_PMUPVTM, "clk_core_pmupvtm", "xin24m", 0,
  1425. RK3568_PMU_CLKGATE_CON(1), 13, GFLAGS),
  1426. COMPOSITE_NOMUX(CLK_REF24M, "clk_ref24m", "clk_pdpmu", 0,
  1427. RK3568_PMU_CLKSEL_CON(7), 0, 6, DFLAGS,
  1428. RK3568_PMU_CLKGATE_CON(2), 0, GFLAGS),
  1429. GATE(XIN_OSC0_USBPHY0_G, "xin_osc0_usbphy0_g", "xin24m", 0,
  1430. RK3568_PMU_CLKGATE_CON(2), 1, GFLAGS),
  1431. MUX(CLK_USBPHY0_REF, "clk_usbphy0_ref", clk_usbphy0_ref_p, 0,
  1432. RK3568_PMU_CLKSEL_CON(8), 0, 1, MFLAGS),
  1433. GATE(XIN_OSC0_USBPHY1_G, "xin_osc0_usbphy1_g", "xin24m", 0,
  1434. RK3568_PMU_CLKGATE_CON(2), 2, GFLAGS),
  1435. MUX(CLK_USBPHY1_REF, "clk_usbphy1_ref", clk_usbphy1_ref_p, 0,
  1436. RK3568_PMU_CLKSEL_CON(8), 1, 1, MFLAGS),
  1437. GATE(XIN_OSC0_MIPIDSIPHY0_G, "xin_osc0_mipidsiphy0_g", "xin24m", 0,
  1438. RK3568_PMU_CLKGATE_CON(2), 3, GFLAGS),
  1439. MUX(CLK_MIPIDSIPHY0_REF, "clk_mipidsiphy0_ref", clk_mipidsiphy0_ref_p, 0,
  1440. RK3568_PMU_CLKSEL_CON(8), 2, 1, MFLAGS),
  1441. GATE(XIN_OSC0_MIPIDSIPHY1_G, "xin_osc0_mipidsiphy1_g", "xin24m", 0,
  1442. RK3568_PMU_CLKGATE_CON(2), 4, GFLAGS),
  1443. MUX(CLK_MIPIDSIPHY1_REF, "clk_mipidsiphy1_ref", clk_mipidsiphy1_ref_p, 0,
  1444. RK3568_PMU_CLKSEL_CON(8), 3, 1, MFLAGS),
  1445. COMPOSITE_NOMUX(CLK_WIFI_DIV, "clk_wifi_div", "clk_pdpmu", 0,
  1446. RK3568_PMU_CLKSEL_CON(8), 8, 6, DFLAGS,
  1447. RK3568_PMU_CLKGATE_CON(2), 5, GFLAGS),
  1448. GATE(CLK_WIFI_OSC0, "clk_wifi_osc0", "xin24m", 0,
  1449. RK3568_PMU_CLKGATE_CON(2), 6, GFLAGS),
  1450. MUX(CLK_WIFI, "clk_wifi", clk_wifi_p, CLK_SET_RATE_PARENT,
  1451. RK3568_PMU_CLKSEL_CON(8), 15, 1, MFLAGS),
  1452. COMPOSITE_NOMUX(CLK_PCIEPHY0_DIV, "clk_pciephy0_div", "ppll_ph0", 0,
  1453. RK3568_PMU_CLKSEL_CON(9), 0, 3, DFLAGS,
  1454. RK3568_PMU_CLKGATE_CON(2), 7, GFLAGS),
  1455. GATE(CLK_PCIEPHY0_OSC0, "clk_pciephy0_osc0", "xin24m", 0,
  1456. RK3568_PMU_CLKGATE_CON(2), 8, GFLAGS),
  1457. MUX(CLK_PCIEPHY0_REF, "clk_pciephy0_ref", clk_pciephy0_ref_p, CLK_SET_RATE_PARENT,
  1458. RK3568_PMU_CLKSEL_CON(9), 3, 1, MFLAGS),
  1459. COMPOSITE_NOMUX(CLK_PCIEPHY1_DIV, "clk_pciephy1_div", "ppll_ph0", 0,
  1460. RK3568_PMU_CLKSEL_CON(9), 4, 3, DFLAGS,
  1461. RK3568_PMU_CLKGATE_CON(2), 9, GFLAGS),
  1462. GATE(CLK_PCIEPHY1_OSC0, "clk_pciephy1_osc0", "xin24m", 0,
  1463. RK3568_PMU_CLKGATE_CON(2), 10, GFLAGS),
  1464. MUX(CLK_PCIEPHY1_REF, "clk_pciephy1_ref", clk_pciephy1_ref_p, CLK_SET_RATE_PARENT,
  1465. RK3568_PMU_CLKSEL_CON(9), 7, 1, MFLAGS),
  1466. COMPOSITE_NOMUX(CLK_PCIEPHY2_DIV, "clk_pciephy2_div", "ppll_ph0", 0,
  1467. RK3568_PMU_CLKSEL_CON(9), 8, 3, DFLAGS,
  1468. RK3568_PMU_CLKGATE_CON(2), 11, GFLAGS),
  1469. GATE(CLK_PCIEPHY2_OSC0, "clk_pciephy2_osc0", "xin24m", 0,
  1470. RK3568_PMU_CLKGATE_CON(2), 12, GFLAGS),
  1471. MUX(CLK_PCIEPHY2_REF, "clk_pciephy2_ref", clk_pciephy2_ref_p, CLK_SET_RATE_PARENT,
  1472. RK3568_PMU_CLKSEL_CON(9), 11, 1, MFLAGS),
  1473. GATE(CLK_PCIE30PHY_REF_M, "clk_pcie30phy_ref_m", "ppll_ph0", 0,
  1474. RK3568_PMU_CLKGATE_CON(2), 13, GFLAGS),
  1475. GATE(CLK_PCIE30PHY_REF_N, "clk_pcie30phy_ref_n", "ppll_ph180", 0,
  1476. RK3568_PMU_CLKGATE_CON(2), 14, GFLAGS),
  1477. GATE(XIN_OSC0_EDPPHY_G, "xin_osc0_edpphy_g", "xin24m", 0,
  1478. RK3568_PMU_CLKGATE_CON(2), 15, GFLAGS),
  1479. MUX(CLK_HDMI_REF, "clk_hdmi_ref", clk_hdmi_ref_p, CLK_SET_RATE_PARENT,
  1480. RK3568_PMU_CLKSEL_CON(8), 7, 1, MFLAGS),
  1481. };
  1482. static const char *const rk3568_cru_critical_clocks[] __initconst = {
  1483. "armclk",
  1484. "pclk_core_pre",
  1485. "aclk_bus",
  1486. "pclk_bus",
  1487. "aclk_top_high",
  1488. "aclk_top_low",
  1489. "hclk_top",
  1490. "pclk_top",
  1491. "aclk_perimid",
  1492. "hclk_perimid",
  1493. "aclk_secure_flash",
  1494. "hclk_secure_flash",
  1495. "aclk_core_niu2bus",
  1496. "npll",
  1497. "clk_optc_arb",
  1498. "hclk_php",
  1499. "pclk_php",
  1500. "hclk_usb",
  1501. "hclk_vo",
  1502. };
  1503. static const char *const rk3568_pmucru_critical_clocks[] __initconst = {
  1504. "pclk_pdpmu",
  1505. "pclk_pmu",
  1506. "clk_pmu",
  1507. };
  1508. static void __init rk3568_pmu_clk_init(struct device_node *np)
  1509. {
  1510. struct rockchip_clk_provider *ctx;
  1511. void __iomem *reg_base;
  1512. reg_base = of_iomap(np, 0);
  1513. if (!reg_base) {
  1514. pr_err("%s: could not map cru pmu region\n", __func__);
  1515. return;
  1516. }
  1517. ctx = rockchip_clk_init(np, reg_base, CLKPMU_NR_CLKS);
  1518. if (IS_ERR(ctx)) {
  1519. pr_err("%s: rockchip pmu clk init failed\n", __func__);
  1520. return;
  1521. }
  1522. rockchip_clk_register_plls(ctx, rk3568_pmu_pll_clks,
  1523. ARRAY_SIZE(rk3568_pmu_pll_clks),
  1524. RK3568_GRF_SOC_STATUS0);
  1525. rockchip_clk_register_branches(ctx, rk3568_clk_pmu_branches,
  1526. ARRAY_SIZE(rk3568_clk_pmu_branches));
  1527. rockchip_register_softrst(np, 1, reg_base + RK3568_PMU_SOFTRST_CON(0),
  1528. ROCKCHIP_SOFTRST_HIWORD_MASK);
  1529. rockchip_clk_protect_critical(rk3568_pmucru_critical_clocks,
  1530. ARRAY_SIZE(rk3568_pmucru_critical_clocks));
  1531. rockchip_clk_of_add_provider(np, ctx);
  1532. }
  1533. CLK_OF_DECLARE(rk3568_cru_pmu, "rockchip,rk3568-pmucru", rk3568_pmu_clk_init);
  1534. static void __init rk3568_clk_init(struct device_node *np)
  1535. {
  1536. struct rockchip_clk_provider *ctx;
  1537. void __iomem *reg_base;
  1538. reg_base = of_iomap(np, 0);
  1539. if (!reg_base) {
  1540. pr_err("%s: could not map cru region\n", __func__);
  1541. return;
  1542. }
  1543. ctx = rockchip_clk_init(np, reg_base, CLK_NR_CLKS);
  1544. if (IS_ERR(ctx)) {
  1545. pr_err("%s: rockchip clk init failed\n", __func__);
  1546. iounmap(reg_base);
  1547. return;
  1548. }
  1549. rockchip_clk_register_plls(ctx, rk3568_pll_clks,
  1550. ARRAY_SIZE(rk3568_pll_clks),
  1551. RK3568_GRF_SOC_STATUS0);
  1552. rockchip_clk_register_armclk(ctx, ARMCLK, "armclk",
  1553. mux_armclk_p, ARRAY_SIZE(mux_armclk_p),
  1554. &rk3568_cpuclk_data, rk3568_cpuclk_rates,
  1555. ARRAY_SIZE(rk3568_cpuclk_rates));
  1556. rockchip_clk_register_branches(ctx, rk3568_clk_branches,
  1557. ARRAY_SIZE(rk3568_clk_branches));
  1558. rockchip_register_softrst(np, 30, reg_base + RK3568_SOFTRST_CON(0),
  1559. ROCKCHIP_SOFTRST_HIWORD_MASK);
  1560. rockchip_register_restart_notifier(ctx, RK3568_GLB_SRST_FST, NULL);
  1561. rockchip_clk_protect_critical(rk3568_cru_critical_clocks,
  1562. ARRAY_SIZE(rk3568_cru_critical_clocks));
  1563. rockchip_clk_of_add_provider(np, ctx);
  1564. }
  1565. CLK_OF_DECLARE(rk3568_cru, "rockchip,rk3568-cru", rk3568_clk_init);
  1566. struct clk_rk3568_inits {
  1567. void (*inits)(struct device_node *np);
  1568. };
  1569. static const struct clk_rk3568_inits clk_rk3568_pmucru_init = {
  1570. .inits = rk3568_pmu_clk_init,
  1571. };
  1572. static const struct clk_rk3568_inits clk_3568_cru_init = {
  1573. .inits = rk3568_clk_init,
  1574. };
  1575. static const struct of_device_id clk_rk3568_match_table[] = {
  1576. {
  1577. .compatible = "rockchip,rk3568-cru",
  1578. .data = &clk_3568_cru_init,
  1579. }, {
  1580. .compatible = "rockchip,rk3568-pmucru",
  1581. .data = &clk_rk3568_pmucru_init,
  1582. },
  1583. { }
  1584. };
  1585. static int __init clk_rk3568_probe(struct platform_device *pdev)
  1586. {
  1587. struct device_node *np = pdev->dev.of_node;
  1588. const struct clk_rk3568_inits *init_data;
  1589. init_data = (struct clk_rk3568_inits *)of_device_get_match_data(&pdev->dev);
  1590. if (!init_data)
  1591. return -EINVAL;
  1592. if (init_data->inits)
  1593. init_data->inits(np);
  1594. return 0;
  1595. }
  1596. static struct platform_driver clk_rk3568_driver = {
  1597. .driver = {
  1598. .name = "clk-rk3568",
  1599. .of_match_table = clk_rk3568_match_table,
  1600. .suppress_bind_attrs = true,
  1601. },
  1602. };
  1603. builtin_platform_driver_probe(clk_rk3568_driver, clk_rk3568_probe);