r8a779f0-cpg-mssr.c 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * r8a779f0 Clock Pulse Generator / Module Standby and Software Reset
  4. *
  5. * Copyright (C) 2021 Renesas Electronics Corp.
  6. *
  7. * Based on r8a779a0-cpg-mssr.c
  8. */
  9. #include <linux/bitfield.h>
  10. #include <linux/clk.h>
  11. #include <linux/clk-provider.h>
  12. #include <linux/device.h>
  13. #include <linux/err.h>
  14. #include <linux/kernel.h>
  15. #include <linux/soc/renesas/rcar-rst.h>
  16. #include <dt-bindings/clock/r8a779f0-cpg-mssr.h>
  17. #include "renesas-cpg-mssr.h"
  18. #include "rcar-gen4-cpg.h"
  19. enum clk_ids {
  20. /* Core Clock Outputs exported to DT */
  21. LAST_DT_CORE_CLK = R8A779F0_CLK_R,
  22. /* External Input Clocks */
  23. CLK_EXTAL,
  24. CLK_EXTALR,
  25. /* Internal Core Clocks */
  26. CLK_MAIN,
  27. CLK_PLL1,
  28. CLK_PLL2,
  29. CLK_PLL3,
  30. CLK_PLL5,
  31. CLK_PLL6,
  32. CLK_PLL1_DIV2,
  33. CLK_PLL2_DIV2,
  34. CLK_PLL3_DIV2,
  35. CLK_PLL5_DIV2,
  36. CLK_PLL5_DIV4,
  37. CLK_PLL6_DIV2,
  38. CLK_S0,
  39. CLK_SDSRC,
  40. CLK_RPCSRC,
  41. CLK_OCO,
  42. /* Module Clocks */
  43. MOD_CLK_BASE
  44. };
  45. static const struct cpg_core_clk r8a779f0_core_clks[] __initconst = {
  46. /* External Clock Inputs */
  47. DEF_INPUT("extal", CLK_EXTAL),
  48. DEF_INPUT("extalr", CLK_EXTALR),
  49. /* Internal Core Clocks */
  50. DEF_BASE(".main", CLK_MAIN, CLK_TYPE_GEN4_MAIN, CLK_EXTAL),
  51. DEF_BASE(".pll1", CLK_PLL1, CLK_TYPE_GEN4_PLL1, CLK_MAIN),
  52. DEF_BASE(".pll2", CLK_PLL2, CLK_TYPE_GEN4_PLL2, CLK_MAIN),
  53. DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN4_PLL3, CLK_MAIN),
  54. DEF_BASE(".pll5", CLK_PLL5, CLK_TYPE_GEN4_PLL5, CLK_MAIN),
  55. DEF_BASE(".pll6", CLK_PLL6, CLK_TYPE_GEN4_PLL6, CLK_MAIN),
  56. DEF_FIXED(".pll1_div2", CLK_PLL1_DIV2, CLK_PLL1, 2, 1),
  57. DEF_FIXED(".pll2_div2", CLK_PLL2_DIV2, CLK_PLL2, 2, 1),
  58. DEF_FIXED(".pll3_div2", CLK_PLL3_DIV2, CLK_PLL3, 2, 1),
  59. DEF_FIXED(".pll5_div2", CLK_PLL5_DIV2, CLK_PLL5, 2, 1),
  60. DEF_FIXED(".pll5_div4", CLK_PLL5_DIV4, CLK_PLL5_DIV2, 2, 1),
  61. DEF_FIXED(".pll6_div2", CLK_PLL6_DIV2, CLK_PLL6, 2, 1),
  62. DEF_FIXED(".s0", CLK_S0, CLK_PLL1_DIV2, 2, 1),
  63. DEF_BASE(".sdsrc", CLK_SDSRC, CLK_TYPE_GEN4_SDSRC, CLK_PLL5),
  64. DEF_RATE(".oco", CLK_OCO, 32768),
  65. DEF_BASE(".rpcsrc", CLK_RPCSRC, CLK_TYPE_GEN4_RPCSRC, CLK_PLL5),
  66. /* Core Clock Outputs */
  67. DEF_GEN4_Z("z0", R8A779F0_CLK_Z0, CLK_TYPE_GEN4_Z, CLK_PLL2, 2, 0),
  68. DEF_GEN4_Z("z1", R8A779F0_CLK_Z1, CLK_TYPE_GEN4_Z, CLK_PLL2, 2, 8),
  69. DEF_FIXED("s0d2", R8A779F0_CLK_S0D2, CLK_S0, 2, 1),
  70. DEF_FIXED("s0d3", R8A779F0_CLK_S0D3, CLK_S0, 3, 1),
  71. DEF_FIXED("s0d4", R8A779F0_CLK_S0D4, CLK_S0, 4, 1),
  72. DEF_FIXED("cl16m", R8A779F0_CLK_CL16M, CLK_S0, 48, 1),
  73. DEF_FIXED("s0d2_mm", R8A779F0_CLK_S0D2_MM, CLK_S0, 2, 1),
  74. DEF_FIXED("s0d3_mm", R8A779F0_CLK_S0D3_MM, CLK_S0, 3, 1),
  75. DEF_FIXED("s0d4_mm", R8A779F0_CLK_S0D4_MM, CLK_S0, 4, 1),
  76. DEF_FIXED("cl16m_mm", R8A779F0_CLK_CL16M_MM, CLK_S0, 48, 1),
  77. DEF_FIXED("s0d2_rt", R8A779F0_CLK_S0D2_RT, CLK_S0, 2, 1),
  78. DEF_FIXED("s0d3_rt", R8A779F0_CLK_S0D3_RT, CLK_S0, 3, 1),
  79. DEF_FIXED("s0d4_rt", R8A779F0_CLK_S0D4_RT, CLK_S0, 4, 1),
  80. DEF_FIXED("s0d6_rt", R8A779F0_CLK_S0D6_RT, CLK_S0, 6, 1),
  81. DEF_FIXED("cl16m_rt", R8A779F0_CLK_CL16M_RT, CLK_S0, 48, 1),
  82. DEF_FIXED("s0d3_per", R8A779F0_CLK_S0D3_PER, CLK_S0, 3, 1),
  83. DEF_FIXED("s0d6_per", R8A779F0_CLK_S0D6_PER, CLK_S0, 6, 1),
  84. DEF_FIXED("s0d12_per", R8A779F0_CLK_S0D12_PER, CLK_S0, 12, 1),
  85. DEF_FIXED("s0d24_per", R8A779F0_CLK_S0D24_PER, CLK_S0, 24, 1),
  86. DEF_FIXED("cl16m_per", R8A779F0_CLK_CL16M_PER, CLK_S0, 48, 1),
  87. DEF_FIXED("s0d2_hsc", R8A779F0_CLK_S0D2_HSC, CLK_S0, 2, 1),
  88. DEF_FIXED("s0d3_hsc", R8A779F0_CLK_S0D3_HSC, CLK_S0, 3, 1),
  89. DEF_FIXED("s0d4_hsc", R8A779F0_CLK_S0D4_HSC, CLK_S0, 4, 1),
  90. DEF_FIXED("s0d6_hsc", R8A779F0_CLK_S0D6_HSC, CLK_S0, 6, 1),
  91. DEF_FIXED("s0d12_hsc", R8A779F0_CLK_S0D12_HSC, CLK_S0, 12, 1),
  92. DEF_FIXED("cl16m_hsc", R8A779F0_CLK_CL16M_HSC, CLK_S0, 48, 1),
  93. DEF_FIXED("s0d2_cc", R8A779F0_CLK_S0D2_CC, CLK_S0, 2, 1),
  94. DEF_FIXED("rsw2", R8A779F0_CLK_RSW2, CLK_PLL5_DIV2, 5, 1),
  95. DEF_FIXED("cbfusa", R8A779F0_CLK_CBFUSA, CLK_EXTAL, 2, 1),
  96. DEF_FIXED("cpex", R8A779F0_CLK_CPEX, CLK_EXTAL, 2, 1),
  97. DEF_FIXED("sasyncrt", R8A779F0_CLK_SASYNCRT, CLK_PLL5_DIV4, 48, 1),
  98. DEF_FIXED("sasyncperd1", R8A779F0_CLK_SASYNCPERD1, CLK_PLL5_DIV4, 3, 1),
  99. DEF_FIXED("sasyncperd2", R8A779F0_CLK_SASYNCPERD2, R8A779F0_CLK_SASYNCPERD1, 2, 1),
  100. DEF_FIXED("sasyncperd4", R8A779F0_CLK_SASYNCPERD4, R8A779F0_CLK_SASYNCPERD1, 4, 1),
  101. DEF_GEN4_SDH("sd0h", R8A779F0_CLK_SD0H, CLK_SDSRC, 0x870),
  102. DEF_GEN4_SD("sd0", R8A779F0_CLK_SD0, R8A779F0_CLK_SD0H, 0x870),
  103. DEF_BASE("rpc", R8A779F0_CLK_RPC, CLK_TYPE_GEN4_RPC, CLK_RPCSRC),
  104. DEF_BASE("rpcd2", R8A779F0_CLK_RPCD2, CLK_TYPE_GEN4_RPCD2, R8A779F0_CLK_RPC),
  105. DEF_DIV6P1("mso", R8A779F0_CLK_MSO, CLK_PLL5_DIV4, 0x87c),
  106. DEF_GEN4_OSC("osc", R8A779F0_CLK_OSC, CLK_EXTAL, 8),
  107. DEF_GEN4_MDSEL("r", R8A779F0_CLK_R, 29, CLK_EXTALR, 1, CLK_OCO, 1),
  108. };
  109. static const struct mssr_mod_clk r8a779f0_mod_clks[] __initconst = {
  110. DEF_MOD("hscif0", 514, R8A779F0_CLK_SASYNCPERD1),
  111. DEF_MOD("hscif1", 515, R8A779F0_CLK_SASYNCPERD1),
  112. DEF_MOD("hscif2", 516, R8A779F0_CLK_SASYNCPERD1),
  113. DEF_MOD("hscif3", 517, R8A779F0_CLK_SASYNCPERD1),
  114. DEF_MOD("i2c0", 518, R8A779F0_CLK_S0D6_PER),
  115. DEF_MOD("i2c1", 519, R8A779F0_CLK_S0D6_PER),
  116. DEF_MOD("i2c2", 520, R8A779F0_CLK_S0D6_PER),
  117. DEF_MOD("i2c3", 521, R8A779F0_CLK_S0D6_PER),
  118. DEF_MOD("i2c4", 522, R8A779F0_CLK_S0D6_PER),
  119. DEF_MOD("i2c5", 523, R8A779F0_CLK_S0D6_PER),
  120. DEF_MOD("msiof0", 618, R8A779F0_CLK_MSO),
  121. DEF_MOD("msiof1", 619, R8A779F0_CLK_MSO),
  122. DEF_MOD("msiof2", 620, R8A779F0_CLK_MSO),
  123. DEF_MOD("msiof3", 621, R8A779F0_CLK_MSO),
  124. DEF_MOD("pcie0", 624, R8A779F0_CLK_S0D2),
  125. DEF_MOD("pcie1", 625, R8A779F0_CLK_S0D2),
  126. DEF_MOD("scif0", 702, R8A779F0_CLK_SASYNCPERD4),
  127. DEF_MOD("scif1", 703, R8A779F0_CLK_SASYNCPERD4),
  128. DEF_MOD("scif3", 704, R8A779F0_CLK_SASYNCPERD4),
  129. DEF_MOD("scif4", 705, R8A779F0_CLK_SASYNCPERD4),
  130. DEF_MOD("sdhi0", 706, R8A779F0_CLK_SD0),
  131. DEF_MOD("sys-dmac0", 709, R8A779F0_CLK_S0D3_PER),
  132. DEF_MOD("sys-dmac1", 710, R8A779F0_CLK_S0D3_PER),
  133. DEF_MOD("tmu0", 713, R8A779F0_CLK_SASYNCRT),
  134. DEF_MOD("tmu1", 714, R8A779F0_CLK_SASYNCPERD2),
  135. DEF_MOD("tmu2", 715, R8A779F0_CLK_SASYNCPERD2),
  136. DEF_MOD("tmu3", 716, R8A779F0_CLK_SASYNCPERD2),
  137. DEF_MOD("tmu4", 717, R8A779F0_CLK_SASYNCPERD2),
  138. DEF_MOD("wdt", 907, R8A779F0_CLK_R),
  139. DEF_MOD("cmt0", 910, R8A779F0_CLK_R),
  140. DEF_MOD("cmt1", 911, R8A779F0_CLK_R),
  141. DEF_MOD("cmt2", 912, R8A779F0_CLK_R),
  142. DEF_MOD("cmt3", 913, R8A779F0_CLK_R),
  143. DEF_MOD("pfc0", 915, R8A779F0_CLK_CL16M),
  144. DEF_MOD("tsc", 919, R8A779F0_CLK_CL16M),
  145. DEF_MOD("ufs", 1514, R8A779F0_CLK_S0D4_HSC),
  146. };
  147. static const unsigned int r8a779f0_crit_mod_clks[] __initconst = {
  148. MOD_CLK_ID(907), /* WDT */
  149. };
  150. /*
  151. * CPG Clock Data
  152. */
  153. /*
  154. * MD EXTAL PLL1 PLL2 PLL3 PLL4 PLL5 PLL6 OSC
  155. * 14 13 (MHz)
  156. * ------------------------------------------------------------------------
  157. * 0 0 16 / 1 x200 x150 x200 n/a x200 x134 /15
  158. * 0 1 20 / 1 x160 x120 x160 n/a x160 x106 /19
  159. * 1 0 Prohibited setting
  160. * 1 1 40 / 2 x160 x120 x160 n/a x160 x106 /38
  161. */
  162. #define CPG_PLL_CONFIG_INDEX(md) ((((md) & BIT(14)) >> 13) | \
  163. (((md) & BIT(13)) >> 13))
  164. static const struct rcar_gen4_cpg_pll_config cpg_pll_configs[4] = {
  165. /* EXTAL div PLL1 mult/div PLL2 mult/div PLL3 mult/div PLL4 mult/div PLL5 mult/div PLL6 mult/div OSC prediv */
  166. { 1, 200, 1, 150, 1, 200, 1, 0, 0, 200, 1, 134, 1, 15, },
  167. { 1, 160, 1, 120, 1, 160, 1, 0, 0, 160, 1, 106, 1, 19, },
  168. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, },
  169. { 2, 160, 1, 120, 1, 160, 1, 0, 0, 160, 1, 106, 1, 38, },
  170. };
  171. static int __init r8a779f0_cpg_mssr_init(struct device *dev)
  172. {
  173. const struct rcar_gen4_cpg_pll_config *cpg_pll_config;
  174. u32 cpg_mode;
  175. int error;
  176. error = rcar_rst_read_mode_pins(&cpg_mode);
  177. if (error)
  178. return error;
  179. cpg_pll_config = &cpg_pll_configs[CPG_PLL_CONFIG_INDEX(cpg_mode)];
  180. if (!cpg_pll_config->extal_div) {
  181. dev_err(dev, "Prohibited setting (cpg_mode=0x%x)\n", cpg_mode);
  182. return -EINVAL;
  183. }
  184. return rcar_gen4_cpg_init(cpg_pll_config, CLK_EXTALR, cpg_mode);
  185. }
  186. const struct cpg_mssr_info r8a779f0_cpg_mssr_info __initconst = {
  187. /* Core Clocks */
  188. .core_clks = r8a779f0_core_clks,
  189. .num_core_clks = ARRAY_SIZE(r8a779f0_core_clks),
  190. .last_dt_core_clk = LAST_DT_CORE_CLK,
  191. .num_total_core_clks = MOD_CLK_BASE,
  192. /* Module Clocks */
  193. .mod_clks = r8a779f0_mod_clks,
  194. .num_mod_clks = ARRAY_SIZE(r8a779f0_mod_clks),
  195. .num_hw_mod_clks = 28 * 32,
  196. /* Critical Module Clocks */
  197. .crit_mod_clks = r8a779f0_crit_mod_clks,
  198. .num_crit_mod_clks = ARRAY_SIZE(r8a779f0_crit_mod_clks),
  199. /* Callbacks */
  200. .init = r8a779f0_cpg_mssr_init,
  201. .cpg_clk_register = rcar_gen4_cpg_clk_register,
  202. .reg_layout = CLK_REG_LAYOUT_RCAR_GEN4,
  203. };