mmcc-sdm660.c 73 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2020, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2020, Martin Botka <[email protected]>
  5. * Copyright (c) 2020, Konrad Dybcio <[email protected]>
  6. */
  7. #include <linux/kernel.h>
  8. #include <linux/bitops.h>
  9. #include <linux/err.h>
  10. #include <linux/platform_device.h>
  11. #include <linux/module.h>
  12. #include <linux/of.h>
  13. #include <linux/of_device.h>
  14. #include <linux/clk-provider.h>
  15. #include <linux/regmap.h>
  16. #include <linux/reset-controller.h>
  17. #include <linux/clk.h>
  18. #include <dt-bindings/clock/qcom,mmcc-sdm660.h>
  19. #include "common.h"
  20. #include "clk-regmap.h"
  21. #include "clk-regmap-divider.h"
  22. #include "clk-alpha-pll.h"
  23. #include "clk-rcg.h"
  24. #include "clk-branch.h"
  25. #include "reset.h"
  26. #include "gdsc.h"
  27. enum {
  28. P_XO,
  29. P_DSI0PLL_BYTE,
  30. P_DSI0PLL,
  31. P_DSI1PLL_BYTE,
  32. P_DSI1PLL,
  33. P_GPLL0,
  34. P_GPLL0_DIV,
  35. P_MMPLL0,
  36. P_MMPLL10,
  37. P_MMPLL3,
  38. P_MMPLL4,
  39. P_MMPLL5,
  40. P_MMPLL6,
  41. P_MMPLL7,
  42. P_MMPLL8,
  43. P_SLEEP_CLK,
  44. P_DP_PHY_PLL_LINK_CLK,
  45. P_DP_PHY_PLL_VCO_DIV,
  46. };
  47. static const struct parent_map mmcc_xo_mmpll0_mmpll4_mmpll7_mmpll8_gpll0_gpll0_div_map[] = {
  48. { P_XO, 0 },
  49. { P_MMPLL0, 1 },
  50. { P_MMPLL4, 2 },
  51. { P_MMPLL7, 3 },
  52. { P_MMPLL8, 4 },
  53. { P_GPLL0, 5 },
  54. { P_GPLL0_DIV, 6 },
  55. };
  56. /* Voteable PLL */
  57. static struct clk_alpha_pll mmpll0 = {
  58. .offset = 0xc000,
  59. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  60. .clkr = {
  61. .enable_reg = 0x1f0,
  62. .enable_mask = BIT(0),
  63. .hw.init = &(struct clk_init_data){
  64. .name = "mmpll0",
  65. .parent_data = &(const struct clk_parent_data){
  66. .fw_name = "xo",
  67. },
  68. .num_parents = 1,
  69. .ops = &clk_alpha_pll_ops,
  70. },
  71. },
  72. };
  73. static struct clk_alpha_pll mmpll6 = {
  74. .offset = 0xf0,
  75. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  76. .clkr = {
  77. .enable_reg = 0x1f0,
  78. .enable_mask = BIT(2),
  79. .hw.init = &(struct clk_init_data){
  80. .name = "mmpll6",
  81. .parent_data = &(const struct clk_parent_data){
  82. .fw_name = "xo",
  83. },
  84. .num_parents = 1,
  85. .ops = &clk_alpha_pll_ops,
  86. },
  87. },
  88. };
  89. /* APSS controlled PLLs */
  90. static struct pll_vco vco[] = {
  91. { 1000000000, 2000000000, 0 },
  92. { 750000000, 1500000000, 1 },
  93. { 500000000, 1000000000, 2 },
  94. { 250000000, 500000000, 3 },
  95. };
  96. static struct pll_vco mmpll3_vco[] = {
  97. { 750000000, 1500000000, 1 },
  98. };
  99. static const struct alpha_pll_config mmpll10_config = {
  100. .l = 0x1e,
  101. .config_ctl_val = 0x00004289,
  102. .main_output_mask = 0x1,
  103. };
  104. static struct clk_alpha_pll mmpll10 = {
  105. .offset = 0x190,
  106. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  107. .clkr = {
  108. .hw.init = &(struct clk_init_data){
  109. .name = "mmpll10",
  110. .parent_data = &(const struct clk_parent_data){
  111. .fw_name = "xo",
  112. },
  113. .num_parents = 1,
  114. .ops = &clk_alpha_pll_ops,
  115. },
  116. },
  117. };
  118. static const struct alpha_pll_config mmpll3_config = {
  119. .l = 0x2e,
  120. .config_ctl_val = 0x4001055b,
  121. .vco_val = 0x1 << 20,
  122. .vco_mask = 0x3 << 20,
  123. .main_output_mask = 0x1,
  124. };
  125. static struct clk_alpha_pll mmpll3 = {
  126. .offset = 0x0,
  127. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  128. .vco_table = mmpll3_vco,
  129. .num_vco = ARRAY_SIZE(mmpll3_vco),
  130. .clkr = {
  131. .hw.init = &(struct clk_init_data){
  132. .name = "mmpll3",
  133. .parent_data = &(const struct clk_parent_data){
  134. .fw_name = "xo",
  135. },
  136. .num_parents = 1,
  137. .ops = &clk_alpha_pll_ops,
  138. },
  139. },
  140. };
  141. static const struct alpha_pll_config mmpll4_config = {
  142. .l = 0x28,
  143. .config_ctl_val = 0x4001055b,
  144. .vco_val = 0x2 << 20,
  145. .vco_mask = 0x3 << 20,
  146. .main_output_mask = 0x1,
  147. };
  148. static struct clk_alpha_pll mmpll4 = {
  149. .offset = 0x50,
  150. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  151. .vco_table = vco,
  152. .num_vco = ARRAY_SIZE(vco),
  153. .clkr = {
  154. .hw.init = &(struct clk_init_data){
  155. .name = "mmpll4",
  156. .parent_data = &(const struct clk_parent_data){
  157. .fw_name = "xo",
  158. },
  159. .num_parents = 1,
  160. .ops = &clk_alpha_pll_ops,
  161. },
  162. },
  163. };
  164. static const struct alpha_pll_config mmpll5_config = {
  165. .l = 0x2a,
  166. .config_ctl_val = 0x4001055b,
  167. .alpha_hi = 0xf8,
  168. .alpha_en_mask = BIT(24),
  169. .vco_val = 0x2 << 20,
  170. .vco_mask = 0x3 << 20,
  171. .main_output_mask = 0x1,
  172. };
  173. static struct clk_alpha_pll mmpll5 = {
  174. .offset = 0xa0,
  175. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  176. .vco_table = vco,
  177. .num_vco = ARRAY_SIZE(vco),
  178. .clkr = {
  179. .hw.init = &(struct clk_init_data){
  180. .name = "mmpll5",
  181. .parent_data = &(const struct clk_parent_data){
  182. .fw_name = "xo",
  183. },
  184. .num_parents = 1,
  185. .ops = &clk_alpha_pll_ops,
  186. },
  187. },
  188. };
  189. static const struct alpha_pll_config mmpll7_config = {
  190. .l = 0x32,
  191. .config_ctl_val = 0x4001055b,
  192. .vco_val = 0x2 << 20,
  193. .vco_mask = 0x3 << 20,
  194. .main_output_mask = 0x1,
  195. };
  196. static struct clk_alpha_pll mmpll7 = {
  197. .offset = 0x140,
  198. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  199. .vco_table = vco,
  200. .num_vco = ARRAY_SIZE(vco),
  201. .clkr = {
  202. .hw.init = &(struct clk_init_data){
  203. .name = "mmpll7",
  204. .parent_data = &(const struct clk_parent_data){
  205. .fw_name = "xo",
  206. },
  207. .num_parents = 1,
  208. .ops = &clk_alpha_pll_ops,
  209. },
  210. },
  211. };
  212. static const struct alpha_pll_config mmpll8_config = {
  213. .l = 0x30,
  214. .alpha_hi = 0x70,
  215. .alpha_en_mask = BIT(24),
  216. .config_ctl_val = 0x4001055b,
  217. .vco_val = 0x2 << 20,
  218. .vco_mask = 0x3 << 20,
  219. .main_output_mask = 0x1,
  220. };
  221. static struct clk_alpha_pll mmpll8 = {
  222. .offset = 0x1c0,
  223. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  224. .vco_table = vco,
  225. .num_vco = ARRAY_SIZE(vco),
  226. .clkr = {
  227. .hw.init = &(struct clk_init_data){
  228. .name = "mmpll8",
  229. .parent_data = &(const struct clk_parent_data){
  230. .fw_name = "xo",
  231. },
  232. .num_parents = 1,
  233. .ops = &clk_alpha_pll_ops,
  234. },
  235. },
  236. };
  237. static const struct clk_parent_data mmcc_xo_mmpll0_mmpll4_mmpll7_mmpll8_gpll0_gpll0_div[] = {
  238. { .fw_name = "xo" },
  239. { .hw = &mmpll0.clkr.hw },
  240. { .hw = &mmpll4.clkr.hw },
  241. { .hw = &mmpll7.clkr.hw },
  242. { .hw = &mmpll8.clkr.hw },
  243. { .fw_name = "gpll0" },
  244. { .fw_name = "gpll0_div" },
  245. };
  246. static const struct parent_map mmcc_xo_dsibyte_map[] = {
  247. { P_XO, 0 },
  248. { P_DSI0PLL_BYTE, 1 },
  249. { P_DSI1PLL_BYTE, 2 },
  250. };
  251. static const struct clk_parent_data mmcc_xo_dsibyte[] = {
  252. { .fw_name = "xo" },
  253. { .fw_name = "dsi0pllbyte" },
  254. { .fw_name = "dsi1pllbyte" },
  255. };
  256. static const struct parent_map mmcc_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div_map[] = {
  257. { P_XO, 0 },
  258. { P_MMPLL0, 1 },
  259. { P_MMPLL4, 2 },
  260. { P_MMPLL7, 3 },
  261. { P_MMPLL10, 4 },
  262. { P_GPLL0, 5 },
  263. { P_GPLL0_DIV, 6 },
  264. };
  265. static const struct clk_parent_data mmcc_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div[] = {
  266. { .fw_name = "xo" },
  267. { .hw = &mmpll0.clkr.hw },
  268. { .hw = &mmpll4.clkr.hw },
  269. { .hw = &mmpll7.clkr.hw },
  270. { .hw = &mmpll10.clkr.hw },
  271. { .fw_name = "gpll0" },
  272. { .fw_name = "gpll0_div" },
  273. };
  274. static const struct parent_map mmcc_xo_mmpll4_mmpll7_mmpll10_sleep_gpll0_gpll0_div_map[] = {
  275. { P_XO, 0 },
  276. { P_MMPLL4, 1 },
  277. { P_MMPLL7, 2 },
  278. { P_MMPLL10, 3 },
  279. { P_SLEEP_CLK, 4 },
  280. { P_GPLL0, 5 },
  281. { P_GPLL0_DIV, 6 },
  282. };
  283. static const struct clk_parent_data mmcc_xo_mmpll4_mmpll7_mmpll10_sleep_gpll0_gpll0_div[] = {
  284. { .fw_name = "xo" },
  285. { .hw = &mmpll4.clkr.hw },
  286. { .hw = &mmpll7.clkr.hw },
  287. { .hw = &mmpll10.clkr.hw },
  288. { .fw_name = "sleep_clk" },
  289. { .fw_name = "gpll0" },
  290. { .fw_name = "gpll0_div" },
  291. };
  292. static const struct parent_map mmcc_xo_mmpll0_mmpll7_mmpll10_sleep_gpll0_gpll0_div_map[] = {
  293. { P_XO, 0 },
  294. { P_MMPLL0, 1 },
  295. { P_MMPLL7, 2 },
  296. { P_MMPLL10, 3 },
  297. { P_SLEEP_CLK, 4 },
  298. { P_GPLL0, 5 },
  299. { P_GPLL0_DIV, 6 },
  300. };
  301. static const struct clk_parent_data mmcc_xo_mmpll0_mmpll7_mmpll10_sleep_gpll0_gpll0_div[] = {
  302. { .fw_name = "xo" },
  303. { .hw = &mmpll0.clkr.hw },
  304. { .hw = &mmpll7.clkr.hw },
  305. { .hw = &mmpll10.clkr.hw },
  306. { .fw_name = "sleep_clk" },
  307. { .fw_name = "gpll0" },
  308. { .fw_name = "gpll0_div" },
  309. };
  310. static const struct parent_map mmcc_xo_gpll0_gpll0_div_map[] = {
  311. { P_XO, 0 },
  312. { P_GPLL0, 5 },
  313. { P_GPLL0_DIV, 6 },
  314. };
  315. static const struct clk_parent_data mmcc_xo_gpll0_gpll0_div[] = {
  316. { .fw_name = "xo" },
  317. { .fw_name = "gpll0" },
  318. { .fw_name = "gpll0_div" },
  319. };
  320. static const struct parent_map mmcc_xo_dplink_dpvco_map[] = {
  321. { P_XO, 0 },
  322. { P_DP_PHY_PLL_LINK_CLK, 1 },
  323. { P_DP_PHY_PLL_VCO_DIV, 2 },
  324. };
  325. static const struct clk_parent_data mmcc_xo_dplink_dpvco[] = {
  326. { .fw_name = "xo" },
  327. { .fw_name = "dp_link_2x_clk_divsel_five" },
  328. { .fw_name = "dp_vco_divided_clk_src_mux" },
  329. };
  330. static const struct parent_map mmcc_xo_mmpll0_mmpll5_mmpll7_gpll0_gpll0_div_map[] = {
  331. { P_XO, 0 },
  332. { P_MMPLL0, 1 },
  333. { P_MMPLL5, 2 },
  334. { P_MMPLL7, 3 },
  335. { P_GPLL0, 5 },
  336. { P_GPLL0_DIV, 6 },
  337. };
  338. static const struct clk_parent_data mmcc_xo_mmpll0_mmpll5_mmpll7_gpll0_gpll0_div[] = {
  339. { .fw_name = "xo" },
  340. { .hw = &mmpll0.clkr.hw },
  341. { .hw = &mmpll5.clkr.hw },
  342. { .hw = &mmpll7.clkr.hw },
  343. { .fw_name = "gpll0" },
  344. { .fw_name = "gpll0_div" },
  345. };
  346. static const struct parent_map mmcc_xo_dsi0pll_dsi1pll_map[] = {
  347. { P_XO, 0 },
  348. { P_DSI0PLL, 1 },
  349. { P_DSI1PLL, 2 },
  350. };
  351. static const struct clk_parent_data mmcc_xo_dsi0pll_dsi1pll[] = {
  352. { .fw_name = "xo" },
  353. { .fw_name = "dsi0pll" },
  354. { .fw_name = "dsi1pll" },
  355. };
  356. static const struct parent_map mmcc_mmpll0_mmpll4_mmpll7_mmpll10_mmpll6_gpll0_map[] = {
  357. { P_XO, 0 },
  358. { P_MMPLL0, 1 },
  359. { P_MMPLL4, 2 },
  360. { P_MMPLL7, 3 },
  361. { P_MMPLL10, 4 },
  362. { P_MMPLL6, 5 },
  363. { P_GPLL0, 6 },
  364. };
  365. static const struct clk_parent_data mmcc_mmpll0_mmpll4_mmpll7_mmpll10_mmpll6_gpll0[] = {
  366. { .fw_name = "xo" },
  367. { .hw = &mmpll0.clkr.hw },
  368. { .hw = &mmpll4.clkr.hw },
  369. { .hw = &mmpll7.clkr.hw },
  370. { .hw = &mmpll10.clkr.hw },
  371. { .hw = &mmpll6.clkr.hw },
  372. { .fw_name = "gpll0" },
  373. };
  374. static const struct parent_map mmcc_xo_mmpll0_gpll0_gpll0_div_map[] = {
  375. { P_XO, 0 },
  376. { P_MMPLL0, 1 },
  377. { P_GPLL0, 5 },
  378. { P_GPLL0_DIV, 6 },
  379. };
  380. static const struct clk_parent_data mmcc_xo_mmpll0_gpll0_gpll0_div[] = {
  381. { .fw_name = "xo" },
  382. { .hw = &mmpll0.clkr.hw },
  383. { .fw_name = "gpll0" },
  384. { .fw_name = "gpll0_div" },
  385. };
  386. static const struct parent_map mmcc_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_mmpll6_map[] = {
  387. { P_XO, 0 },
  388. { P_MMPLL0, 1 },
  389. { P_MMPLL4, 2 },
  390. { P_MMPLL7, 3 },
  391. { P_MMPLL10, 4 },
  392. { P_GPLL0, 5 },
  393. { P_MMPLL6, 6 },
  394. };
  395. static const struct clk_parent_data mmcc_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_mmpll6[] = {
  396. { .fw_name = "xo" },
  397. { .hw = &mmpll0.clkr.hw },
  398. { .hw = &mmpll4.clkr.hw },
  399. { .hw = &mmpll7.clkr.hw },
  400. { .hw = &mmpll10.clkr.hw },
  401. { .fw_name = "gpll0" },
  402. { .hw = &mmpll6.clkr.hw },
  403. };
  404. static const struct parent_map mmcc_xo_mmpll0_mmpll8_mmpll3_mmpll6_gpll0_mmpll7_map[] = {
  405. { P_XO, 0 },
  406. { P_MMPLL0, 1 },
  407. { P_MMPLL8, 2 },
  408. { P_MMPLL3, 3 },
  409. { P_MMPLL6, 4 },
  410. { P_GPLL0, 5 },
  411. { P_MMPLL7, 6 },
  412. };
  413. static const struct clk_parent_data mmcc_xo_mmpll0_mmpll8_mmpll3_mmpll6_gpll0_mmpll7[] = {
  414. { .fw_name = "xo" },
  415. { .hw = &mmpll0.clkr.hw },
  416. { .hw = &mmpll8.clkr.hw },
  417. { .hw = &mmpll3.clkr.hw },
  418. { .hw = &mmpll6.clkr.hw },
  419. { .fw_name = "gpll0" },
  420. { .hw = &mmpll7.clkr.hw },
  421. };
  422. static const struct freq_tbl ftbl_ahb_clk_src[] = {
  423. F(19200000, P_XO, 1, 0, 0),
  424. F(40000000, P_GPLL0_DIV, 7.5, 0, 0),
  425. F(80800000, P_MMPLL0, 10, 0, 0),
  426. { }
  427. };
  428. static struct clk_rcg2 ahb_clk_src = {
  429. .cmd_rcgr = 0x5000,
  430. .mnd_width = 0,
  431. .hid_width = 5,
  432. .parent_map = mmcc_xo_mmpll0_gpll0_gpll0_div_map,
  433. .freq_tbl = ftbl_ahb_clk_src,
  434. .clkr.hw.init = &(struct clk_init_data){
  435. .name = "ahb_clk_src",
  436. .parent_data = mmcc_xo_mmpll0_gpll0_gpll0_div,
  437. .num_parents = ARRAY_SIZE(mmcc_xo_mmpll0_gpll0_gpll0_div),
  438. .ops = &clk_rcg2_ops,
  439. },
  440. };
  441. static struct clk_rcg2 byte0_clk_src = {
  442. .cmd_rcgr = 0x2120,
  443. .mnd_width = 0,
  444. .hid_width = 5,
  445. .parent_map = mmcc_xo_dsibyte_map,
  446. .clkr.hw.init = &(struct clk_init_data){
  447. .name = "byte0_clk_src",
  448. .parent_data = mmcc_xo_dsibyte,
  449. .num_parents = ARRAY_SIZE(mmcc_xo_dsibyte),
  450. .ops = &clk_byte2_ops,
  451. .flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
  452. },
  453. };
  454. static struct clk_rcg2 byte1_clk_src = {
  455. .cmd_rcgr = 0x2140,
  456. .mnd_width = 0,
  457. .hid_width = 5,
  458. .parent_map = mmcc_xo_dsibyte_map,
  459. .clkr.hw.init = &(struct clk_init_data){
  460. .name = "byte1_clk_src",
  461. .parent_data = mmcc_xo_dsibyte,
  462. .num_parents = ARRAY_SIZE(mmcc_xo_dsibyte),
  463. .ops = &clk_byte2_ops,
  464. .flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
  465. },
  466. };
  467. static const struct freq_tbl ftbl_camss_gp0_clk_src[] = {
  468. F(10000, P_XO, 16, 1, 120),
  469. F(24000, P_XO, 16, 1, 50),
  470. F(6000000, P_GPLL0_DIV, 10, 1, 5),
  471. F(12000000, P_GPLL0_DIV, 10, 2, 5),
  472. F(13043478, P_GPLL0_DIV, 1, 1, 23),
  473. F(24000000, P_GPLL0_DIV, 1, 2, 25),
  474. F(50000000, P_GPLL0_DIV, 6, 0, 0),
  475. F(100000000, P_GPLL0_DIV, 3, 0, 0),
  476. F(200000000, P_GPLL0, 3, 0, 0),
  477. { }
  478. };
  479. static struct clk_rcg2 camss_gp0_clk_src = {
  480. .cmd_rcgr = 0x3420,
  481. .mnd_width = 8,
  482. .hid_width = 5,
  483. .parent_map = mmcc_xo_mmpll0_mmpll7_mmpll10_sleep_gpll0_gpll0_div_map,
  484. .freq_tbl = ftbl_camss_gp0_clk_src,
  485. .clkr.hw.init = &(struct clk_init_data){
  486. .name = "camss_gp0_clk_src",
  487. .parent_data = mmcc_xo_mmpll0_mmpll7_mmpll10_sleep_gpll0_gpll0_div,
  488. .num_parents = ARRAY_SIZE(mmcc_xo_mmpll0_mmpll7_mmpll10_sleep_gpll0_gpll0_div),
  489. .ops = &clk_rcg2_ops,
  490. },
  491. };
  492. static struct clk_rcg2 camss_gp1_clk_src = {
  493. .cmd_rcgr = 0x3450,
  494. .mnd_width = 8,
  495. .hid_width = 5,
  496. .parent_map = mmcc_xo_mmpll0_mmpll7_mmpll10_sleep_gpll0_gpll0_div_map,
  497. .freq_tbl = ftbl_camss_gp0_clk_src,
  498. .clkr.hw.init = &(struct clk_init_data){
  499. .name = "camss_gp1_clk_src",
  500. .parent_data = mmcc_xo_mmpll0_mmpll7_mmpll10_sleep_gpll0_gpll0_div,
  501. .num_parents = ARRAY_SIZE(mmcc_xo_mmpll0_mmpll7_mmpll10_sleep_gpll0_gpll0_div),
  502. .ops = &clk_rcg2_ops,
  503. },
  504. };
  505. static const struct freq_tbl ftbl_cci_clk_src[] = {
  506. F(37500000, P_GPLL0_DIV, 8, 0, 0),
  507. F(50000000, P_GPLL0_DIV, 6, 0, 0),
  508. F(100000000, P_GPLL0, 6, 0, 0),
  509. { }
  510. };
  511. static struct clk_rcg2 cci_clk_src = {
  512. .cmd_rcgr = 0x3300,
  513. .mnd_width = 8,
  514. .hid_width = 5,
  515. .parent_map = mmcc_xo_mmpll0_mmpll7_mmpll10_sleep_gpll0_gpll0_div_map,
  516. .freq_tbl = ftbl_cci_clk_src,
  517. .clkr.hw.init = &(struct clk_init_data){
  518. .name = "cci_clk_src",
  519. .parent_data = mmcc_xo_mmpll0_mmpll7_mmpll10_sleep_gpll0_gpll0_div,
  520. .num_parents = ARRAY_SIZE(mmcc_xo_mmpll0_mmpll7_mmpll10_sleep_gpll0_gpll0_div),
  521. .ops = &clk_rcg2_ops,
  522. },
  523. };
  524. static const struct freq_tbl ftbl_cpp_clk_src[] = {
  525. F(120000000, P_GPLL0, 5, 0, 0),
  526. F(256000000, P_MMPLL4, 3, 0, 0),
  527. F(384000000, P_MMPLL4, 2, 0, 0),
  528. F(480000000, P_MMPLL7, 2, 0, 0),
  529. F(540000000, P_MMPLL6, 2, 0, 0),
  530. F(576000000, P_MMPLL10, 1, 0, 0),
  531. { }
  532. };
  533. static struct clk_rcg2 cpp_clk_src = {
  534. .cmd_rcgr = 0x3640,
  535. .mnd_width = 0,
  536. .hid_width = 5,
  537. .parent_map = mmcc_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_mmpll6_map,
  538. .freq_tbl = ftbl_cpp_clk_src,
  539. .clkr.hw.init = &(struct clk_init_data){
  540. .name = "cpp_clk_src",
  541. .parent_data = mmcc_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_mmpll6,
  542. .num_parents = ARRAY_SIZE(mmcc_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_mmpll6),
  543. .ops = &clk_rcg2_ops,
  544. },
  545. };
  546. static const struct freq_tbl ftbl_csi0_clk_src[] = {
  547. F(100000000, P_GPLL0_DIV, 3, 0, 0),
  548. F(200000000, P_GPLL0, 3, 0, 0),
  549. F(310000000, P_MMPLL8, 3, 0, 0),
  550. F(404000000, P_MMPLL0, 2, 0, 0),
  551. F(465000000, P_MMPLL8, 2, 0, 0),
  552. { }
  553. };
  554. static struct clk_rcg2 csi0_clk_src = {
  555. .cmd_rcgr = 0x3090,
  556. .mnd_width = 0,
  557. .hid_width = 5,
  558. .parent_map = mmcc_xo_mmpll0_mmpll4_mmpll7_mmpll8_gpll0_gpll0_div_map,
  559. .freq_tbl = ftbl_csi0_clk_src,
  560. .clkr.hw.init = &(struct clk_init_data){
  561. .name = "csi0_clk_src",
  562. .parent_data = mmcc_xo_mmpll0_mmpll4_mmpll7_mmpll8_gpll0_gpll0_div,
  563. .num_parents = ARRAY_SIZE(mmcc_xo_mmpll0_mmpll4_mmpll7_mmpll8_gpll0_gpll0_div),
  564. .ops = &clk_rcg2_ops,
  565. },
  566. };
  567. static const struct freq_tbl ftbl_csi0phytimer_clk_src[] = {
  568. F(100000000, P_GPLL0_DIV, 3, 0, 0),
  569. F(200000000, P_GPLL0, 3, 0, 0),
  570. F(269333333, P_MMPLL0, 3, 0, 0),
  571. { }
  572. };
  573. static struct clk_rcg2 csi0phytimer_clk_src = {
  574. .cmd_rcgr = 0x3000,
  575. .mnd_width = 0,
  576. .hid_width = 5,
  577. .parent_map = mmcc_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div_map,
  578. .freq_tbl = ftbl_csi0phytimer_clk_src,
  579. .clkr.hw.init = &(struct clk_init_data){
  580. .name = "csi0phytimer_clk_src",
  581. .parent_data = mmcc_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div,
  582. .num_parents = ARRAY_SIZE(mmcc_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div),
  583. .ops = &clk_rcg2_ops,
  584. },
  585. };
  586. static struct clk_rcg2 csi1_clk_src = {
  587. .cmd_rcgr = 0x3100,
  588. .mnd_width = 0,
  589. .hid_width = 5,
  590. .parent_map = mmcc_xo_mmpll0_mmpll4_mmpll7_mmpll8_gpll0_gpll0_div_map,
  591. .freq_tbl = ftbl_csi0_clk_src,
  592. .clkr.hw.init = &(struct clk_init_data){
  593. .name = "csi1_clk_src",
  594. .parent_data = mmcc_xo_mmpll0_mmpll4_mmpll7_mmpll8_gpll0_gpll0_div,
  595. .num_parents = ARRAY_SIZE(mmcc_xo_mmpll0_mmpll4_mmpll7_mmpll8_gpll0_gpll0_div),
  596. .ops = &clk_rcg2_ops,
  597. },
  598. };
  599. static struct clk_rcg2 csi1phytimer_clk_src = {
  600. .cmd_rcgr = 0x3030,
  601. .mnd_width = 0,
  602. .hid_width = 5,
  603. .parent_map = mmcc_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div_map,
  604. .freq_tbl = ftbl_csi0phytimer_clk_src,
  605. .clkr.hw.init = &(struct clk_init_data){
  606. .name = "csi1phytimer_clk_src",
  607. .parent_data = mmcc_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div,
  608. .num_parents = ARRAY_SIZE(mmcc_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div),
  609. .ops = &clk_rcg2_ops,
  610. },
  611. };
  612. static struct clk_rcg2 csi2_clk_src = {
  613. .cmd_rcgr = 0x3160,
  614. .mnd_width = 0,
  615. .hid_width = 5,
  616. .parent_map = mmcc_xo_mmpll0_mmpll4_mmpll7_mmpll8_gpll0_gpll0_div_map,
  617. .freq_tbl = ftbl_csi0_clk_src,
  618. .clkr.hw.init = &(struct clk_init_data){
  619. .name = "csi2_clk_src",
  620. .parent_data = mmcc_xo_mmpll0_mmpll4_mmpll7_mmpll8_gpll0_gpll0_div,
  621. .num_parents = ARRAY_SIZE(mmcc_xo_mmpll0_mmpll4_mmpll7_mmpll8_gpll0_gpll0_div),
  622. .ops = &clk_rcg2_ops,
  623. },
  624. };
  625. static struct clk_rcg2 csi2phytimer_clk_src = {
  626. .cmd_rcgr = 0x3060,
  627. .mnd_width = 0,
  628. .hid_width = 5,
  629. .parent_map = mmcc_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div_map,
  630. .freq_tbl = ftbl_csi0phytimer_clk_src,
  631. .clkr.hw.init = &(struct clk_init_data){
  632. .name = "csi2phytimer_clk_src",
  633. .parent_data = mmcc_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div,
  634. .num_parents = ARRAY_SIZE(mmcc_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div),
  635. .ops = &clk_rcg2_ops,
  636. },
  637. };
  638. static struct clk_rcg2 csi3_clk_src = {
  639. .cmd_rcgr = 0x31c0,
  640. .mnd_width = 0,
  641. .hid_width = 5,
  642. .parent_map = mmcc_xo_mmpll0_mmpll4_mmpll7_mmpll8_gpll0_gpll0_div_map,
  643. .freq_tbl = ftbl_csi0_clk_src,
  644. .clkr.hw.init = &(struct clk_init_data){
  645. .name = "csi3_clk_src",
  646. .parent_data = mmcc_xo_mmpll0_mmpll4_mmpll7_mmpll8_gpll0_gpll0_div,
  647. .num_parents = ARRAY_SIZE(mmcc_xo_mmpll0_mmpll4_mmpll7_mmpll8_gpll0_gpll0_div),
  648. .ops = &clk_rcg2_ops,
  649. },
  650. };
  651. static const struct freq_tbl ftbl_csiphy_clk_src[] = {
  652. F(100000000, P_GPLL0_DIV, 3, 0, 0),
  653. F(200000000, P_GPLL0, 3, 0, 0),
  654. F(269333333, P_MMPLL0, 3, 0, 0),
  655. F(320000000, P_MMPLL7, 3, 0, 0),
  656. { }
  657. };
  658. static struct clk_rcg2 csiphy_clk_src = {
  659. .cmd_rcgr = 0x3800,
  660. .mnd_width = 0,
  661. .hid_width = 5,
  662. .parent_map = mmcc_xo_mmpll0_mmpll4_mmpll7_mmpll8_gpll0_gpll0_div_map,
  663. .freq_tbl = ftbl_csiphy_clk_src,
  664. .clkr.hw.init = &(struct clk_init_data){
  665. .name = "csiphy_clk_src",
  666. .parent_data = mmcc_xo_mmpll0_mmpll4_mmpll7_mmpll8_gpll0_gpll0_div,
  667. .num_parents = ARRAY_SIZE(mmcc_xo_mmpll0_mmpll4_mmpll7_mmpll8_gpll0_gpll0_div),
  668. .ops = &clk_rcg2_ops,
  669. },
  670. };
  671. static const struct freq_tbl ftbl_dp_aux_clk_src[] = {
  672. F(19200000, P_XO, 1, 0, 0),
  673. { }
  674. };
  675. static struct clk_rcg2 dp_aux_clk_src = {
  676. .cmd_rcgr = 0x2260,
  677. .mnd_width = 0,
  678. .hid_width = 5,
  679. .parent_map = mmcc_xo_gpll0_gpll0_div_map,
  680. .freq_tbl = ftbl_dp_aux_clk_src,
  681. .clkr.hw.init = &(struct clk_init_data){
  682. .name = "dp_aux_clk_src",
  683. .parent_data = mmcc_xo_gpll0_gpll0_div,
  684. .num_parents = ARRAY_SIZE(mmcc_xo_gpll0_gpll0_div),
  685. .ops = &clk_rcg2_ops,
  686. },
  687. };
  688. static const struct freq_tbl ftbl_dp_crypto_clk_src[] = {
  689. F(101250000, P_DP_PHY_PLL_VCO_DIV, 4, 0, 0),
  690. F(168750000, P_DP_PHY_PLL_VCO_DIV, 4, 0, 0),
  691. F(337500000, P_DP_PHY_PLL_VCO_DIV, 4, 0, 0),
  692. { }
  693. };
  694. static struct clk_rcg2 dp_crypto_clk_src = {
  695. .cmd_rcgr = 0x2220,
  696. .mnd_width = 8,
  697. .hid_width = 5,
  698. .parent_map = mmcc_xo_dplink_dpvco_map,
  699. .freq_tbl = ftbl_dp_crypto_clk_src,
  700. .clkr.hw.init = &(struct clk_init_data){
  701. .name = "dp_crypto_clk_src",
  702. .parent_data = mmcc_xo_dplink_dpvco,
  703. .num_parents = ARRAY_SIZE(mmcc_xo_dplink_dpvco),
  704. .ops = &clk_rcg2_ops,
  705. },
  706. };
  707. static const struct freq_tbl ftbl_dp_gtc_clk_src[] = {
  708. F(40000000, P_GPLL0_DIV, 7.5, 0, 0),
  709. F(60000000, P_GPLL0, 10, 0, 0),
  710. { }
  711. };
  712. static struct clk_rcg2 dp_gtc_clk_src = {
  713. .cmd_rcgr = 0x2280,
  714. .mnd_width = 0,
  715. .hid_width = 5,
  716. .parent_map = mmcc_xo_gpll0_gpll0_div_map,
  717. .freq_tbl = ftbl_dp_gtc_clk_src,
  718. .clkr.hw.init = &(struct clk_init_data){
  719. .name = "dp_gtc_clk_src",
  720. .parent_data = mmcc_xo_gpll0_gpll0_div,
  721. .num_parents = ARRAY_SIZE(mmcc_xo_gpll0_gpll0_div),
  722. .ops = &clk_rcg2_ops,
  723. },
  724. };
  725. static const struct freq_tbl ftbl_dp_link_clk_src[] = {
  726. F(162000000, P_DP_PHY_PLL_LINK_CLK, 2, 0, 0),
  727. F(270000000, P_DP_PHY_PLL_LINK_CLK, 2, 0, 0),
  728. F(540000000, P_DP_PHY_PLL_LINK_CLK, 2, 0, 0),
  729. { }
  730. };
  731. static struct clk_rcg2 dp_link_clk_src = {
  732. .cmd_rcgr = 0x2200,
  733. .mnd_width = 0,
  734. .hid_width = 5,
  735. .parent_map = mmcc_xo_dplink_dpvco_map,
  736. .freq_tbl = ftbl_dp_link_clk_src,
  737. .clkr.hw.init = &(struct clk_init_data){
  738. .name = "dp_link_clk_src",
  739. .parent_data = mmcc_xo_dplink_dpvco,
  740. .num_parents = ARRAY_SIZE(mmcc_xo_dplink_dpvco),
  741. .ops = &clk_rcg2_ops,
  742. .flags = CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT,
  743. },
  744. };
  745. static struct clk_rcg2 dp_pixel_clk_src = {
  746. .cmd_rcgr = 0x2240,
  747. .mnd_width = 16,
  748. .hid_width = 5,
  749. .parent_map = mmcc_xo_dplink_dpvco_map,
  750. .clkr.hw.init = &(struct clk_init_data){
  751. .name = "dp_pixel_clk_src",
  752. .parent_data = mmcc_xo_dplink_dpvco,
  753. .num_parents = ARRAY_SIZE(mmcc_xo_dplink_dpvco),
  754. .ops = &clk_dp_ops,
  755. .flags = CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT,
  756. },
  757. };
  758. static struct clk_rcg2 esc0_clk_src = {
  759. .cmd_rcgr = 0x2160,
  760. .mnd_width = 0,
  761. .hid_width = 5,
  762. .parent_map = mmcc_xo_dsibyte_map,
  763. .clkr.hw.init = &(struct clk_init_data){
  764. .name = "esc0_clk_src",
  765. .parent_data = mmcc_xo_dsibyte,
  766. .num_parents = ARRAY_SIZE(mmcc_xo_dsibyte),
  767. .ops = &clk_rcg2_ops,
  768. },
  769. };
  770. static struct clk_rcg2 esc1_clk_src = {
  771. .cmd_rcgr = 0x2180,
  772. .mnd_width = 0,
  773. .hid_width = 5,
  774. .parent_map = mmcc_xo_dsibyte_map,
  775. .clkr.hw.init = &(struct clk_init_data){
  776. .name = "esc1_clk_src",
  777. .parent_data = mmcc_xo_dsibyte,
  778. .num_parents = ARRAY_SIZE(mmcc_xo_dsibyte),
  779. .ops = &clk_rcg2_ops,
  780. },
  781. };
  782. static const struct freq_tbl ftbl_jpeg0_clk_src[] = {
  783. F(66666667, P_GPLL0_DIV, 4.5, 0, 0),
  784. F(133333333, P_GPLL0, 4.5, 0, 0),
  785. F(219428571, P_MMPLL4, 3.5, 0, 0),
  786. F(320000000, P_MMPLL7, 3, 0, 0),
  787. F(480000000, P_MMPLL7, 2, 0, 0),
  788. { }
  789. };
  790. static struct clk_rcg2 jpeg0_clk_src = {
  791. .cmd_rcgr = 0x3500,
  792. .mnd_width = 0,
  793. .hid_width = 5,
  794. .parent_map = mmcc_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div_map,
  795. .freq_tbl = ftbl_jpeg0_clk_src,
  796. .clkr.hw.init = &(struct clk_init_data){
  797. .name = "jpeg0_clk_src",
  798. .parent_data = mmcc_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div,
  799. .num_parents = ARRAY_SIZE(mmcc_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div),
  800. .ops = &clk_rcg2_ops,
  801. },
  802. };
  803. static const struct freq_tbl ftbl_mclk0_clk_src[] = {
  804. F(4800000, P_XO, 4, 0, 0),
  805. F(6000000, P_GPLL0_DIV, 10, 1, 5),
  806. F(8000000, P_GPLL0_DIV, 1, 2, 75),
  807. F(9600000, P_XO, 2, 0, 0),
  808. F(16666667, P_GPLL0_DIV, 2, 1, 9),
  809. F(19200000, P_XO, 1, 0, 0),
  810. F(24000000, P_MMPLL10, 1, 1, 24),
  811. F(33333333, P_GPLL0_DIV, 1, 1, 9),
  812. F(48000000, P_GPLL0, 1, 2, 25),
  813. F(66666667, P_GPLL0, 1, 1, 9),
  814. { }
  815. };
  816. static struct clk_rcg2 mclk0_clk_src = {
  817. .cmd_rcgr = 0x3360,
  818. .mnd_width = 8,
  819. .hid_width = 5,
  820. .parent_map = mmcc_xo_mmpll4_mmpll7_mmpll10_sleep_gpll0_gpll0_div_map,
  821. .freq_tbl = ftbl_mclk0_clk_src,
  822. .clkr.hw.init = &(struct clk_init_data){
  823. .name = "mclk0_clk_src",
  824. .parent_data = mmcc_xo_mmpll4_mmpll7_mmpll10_sleep_gpll0_gpll0_div,
  825. .num_parents = ARRAY_SIZE(mmcc_xo_mmpll4_mmpll7_mmpll10_sleep_gpll0_gpll0_div),
  826. .ops = &clk_rcg2_ops,
  827. },
  828. };
  829. static struct clk_rcg2 mclk1_clk_src = {
  830. .cmd_rcgr = 0x3390,
  831. .mnd_width = 8,
  832. .hid_width = 5,
  833. .parent_map = mmcc_xo_mmpll4_mmpll7_mmpll10_sleep_gpll0_gpll0_div_map,
  834. .freq_tbl = ftbl_mclk0_clk_src,
  835. .clkr.hw.init = &(struct clk_init_data){
  836. .name = "mclk1_clk_src",
  837. .parent_data = mmcc_xo_mmpll4_mmpll7_mmpll10_sleep_gpll0_gpll0_div,
  838. .num_parents = ARRAY_SIZE(mmcc_xo_mmpll4_mmpll7_mmpll10_sleep_gpll0_gpll0_div),
  839. .ops = &clk_rcg2_ops,
  840. },
  841. };
  842. static struct clk_rcg2 mclk2_clk_src = {
  843. .cmd_rcgr = 0x33c0,
  844. .mnd_width = 8,
  845. .hid_width = 5,
  846. .parent_map = mmcc_xo_mmpll4_mmpll7_mmpll10_sleep_gpll0_gpll0_div_map,
  847. .freq_tbl = ftbl_mclk0_clk_src,
  848. .clkr.hw.init = &(struct clk_init_data){
  849. .name = "mclk2_clk_src",
  850. .parent_data = mmcc_xo_mmpll4_mmpll7_mmpll10_sleep_gpll0_gpll0_div,
  851. .num_parents = ARRAY_SIZE(mmcc_xo_mmpll4_mmpll7_mmpll10_sleep_gpll0_gpll0_div),
  852. .ops = &clk_rcg2_ops,
  853. },
  854. };
  855. static struct clk_rcg2 mclk3_clk_src = {
  856. .cmd_rcgr = 0x33f0,
  857. .mnd_width = 8,
  858. .hid_width = 5,
  859. .parent_map = mmcc_xo_mmpll4_mmpll7_mmpll10_sleep_gpll0_gpll0_div_map,
  860. .freq_tbl = ftbl_mclk0_clk_src,
  861. .clkr.hw.init = &(struct clk_init_data){
  862. .name = "mclk3_clk_src",
  863. .parent_data = mmcc_xo_mmpll4_mmpll7_mmpll10_sleep_gpll0_gpll0_div,
  864. .num_parents = ARRAY_SIZE(mmcc_xo_mmpll4_mmpll7_mmpll10_sleep_gpll0_gpll0_div),
  865. .ops = &clk_rcg2_ops,
  866. },
  867. };
  868. static const struct freq_tbl ftbl_mdp_clk_src[] = {
  869. F(100000000, P_GPLL0_DIV, 3, 0, 0),
  870. F(150000000, P_GPLL0_DIV, 2, 0, 0),
  871. F(171428571, P_GPLL0, 3.5, 0, 0),
  872. F(200000000, P_GPLL0, 3, 0, 0),
  873. F(275000000, P_MMPLL5, 3, 0, 0),
  874. F(300000000, P_GPLL0, 2, 0, 0),
  875. F(330000000, P_MMPLL5, 2.5, 0, 0),
  876. F(412500000, P_MMPLL5, 2, 0, 0),
  877. { }
  878. };
  879. static struct clk_rcg2 mdp_clk_src = {
  880. .cmd_rcgr = 0x2040,
  881. .mnd_width = 0,
  882. .hid_width = 5,
  883. .parent_map = mmcc_xo_mmpll0_mmpll5_mmpll7_gpll0_gpll0_div_map,
  884. .freq_tbl = ftbl_mdp_clk_src,
  885. .clkr.hw.init = &(struct clk_init_data){
  886. .name = "mdp_clk_src",
  887. .parent_data = mmcc_xo_mmpll0_mmpll5_mmpll7_gpll0_gpll0_div,
  888. .num_parents = ARRAY_SIZE(mmcc_xo_mmpll0_mmpll5_mmpll7_gpll0_gpll0_div),
  889. .ops = &clk_rcg2_ops,
  890. },
  891. };
  892. static struct clk_rcg2 pclk0_clk_src = {
  893. .cmd_rcgr = 0x2000,
  894. .mnd_width = 8,
  895. .hid_width = 5,
  896. .parent_map = mmcc_xo_dsi0pll_dsi1pll_map,
  897. .clkr.hw.init = &(struct clk_init_data){
  898. .name = "pclk0_clk_src",
  899. .parent_data = mmcc_xo_dsi0pll_dsi1pll,
  900. .num_parents = ARRAY_SIZE(mmcc_xo_dsi0pll_dsi1pll),
  901. .ops = &clk_pixel_ops,
  902. .flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
  903. },
  904. };
  905. static struct clk_rcg2 pclk1_clk_src = {
  906. .cmd_rcgr = 0x2020,
  907. .mnd_width = 8,
  908. .hid_width = 5,
  909. .parent_map = mmcc_xo_dsi0pll_dsi1pll_map,
  910. .clkr.hw.init = &(struct clk_init_data){
  911. .name = "pclk1_clk_src",
  912. .parent_data = mmcc_xo_dsi0pll_dsi1pll,
  913. .num_parents = ARRAY_SIZE(mmcc_xo_dsi0pll_dsi1pll),
  914. .ops = &clk_pixel_ops,
  915. .flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
  916. },
  917. };
  918. static const struct freq_tbl ftbl_rot_clk_src[] = {
  919. F(171428571, P_GPLL0, 3.5, 0, 0),
  920. F(275000000, P_MMPLL5, 3, 0, 0),
  921. F(300000000, P_GPLL0, 2, 0, 0),
  922. F(330000000, P_MMPLL5, 2.5, 0, 0),
  923. F(412500000, P_MMPLL5, 2, 0, 0),
  924. { }
  925. };
  926. static struct clk_rcg2 rot_clk_src = {
  927. .cmd_rcgr = 0x21a0,
  928. .mnd_width = 0,
  929. .hid_width = 5,
  930. .parent_map = mmcc_xo_mmpll0_mmpll5_mmpll7_gpll0_gpll0_div_map,
  931. .freq_tbl = ftbl_rot_clk_src,
  932. .clkr.hw.init = &(struct clk_init_data){
  933. .name = "rot_clk_src",
  934. .parent_data = mmcc_xo_mmpll0_mmpll5_mmpll7_gpll0_gpll0_div,
  935. .num_parents = ARRAY_SIZE(mmcc_xo_mmpll0_mmpll5_mmpll7_gpll0_gpll0_div),
  936. .ops = &clk_rcg2_ops,
  937. },
  938. };
  939. static const struct freq_tbl ftbl_vfe0_clk_src[] = {
  940. F(120000000, P_GPLL0, 5, 0, 0),
  941. F(200000000, P_GPLL0, 3, 0, 0),
  942. F(256000000, P_MMPLL4, 3, 0, 0),
  943. F(300000000, P_GPLL0, 2, 0, 0),
  944. F(404000000, P_MMPLL0, 2, 0, 0),
  945. F(480000000, P_MMPLL7, 2, 0, 0),
  946. F(540000000, P_MMPLL6, 2, 0, 0),
  947. F(576000000, P_MMPLL10, 1, 0, 0),
  948. { }
  949. };
  950. static struct clk_rcg2 vfe0_clk_src = {
  951. .cmd_rcgr = 0x3600,
  952. .mnd_width = 0,
  953. .hid_width = 5,
  954. .parent_map = mmcc_mmpll0_mmpll4_mmpll7_mmpll10_mmpll6_gpll0_map,
  955. .freq_tbl = ftbl_vfe0_clk_src,
  956. .clkr.hw.init = &(struct clk_init_data){
  957. .name = "vfe0_clk_src",
  958. .parent_data = mmcc_mmpll0_mmpll4_mmpll7_mmpll10_mmpll6_gpll0,
  959. .num_parents = ARRAY_SIZE(mmcc_mmpll0_mmpll4_mmpll7_mmpll10_mmpll6_gpll0),
  960. .ops = &clk_rcg2_ops,
  961. },
  962. };
  963. static struct clk_rcg2 vfe1_clk_src = {
  964. .cmd_rcgr = 0x3620,
  965. .mnd_width = 0,
  966. .hid_width = 5,
  967. .parent_map = mmcc_mmpll0_mmpll4_mmpll7_mmpll10_mmpll6_gpll0_map,
  968. .freq_tbl = ftbl_vfe0_clk_src,
  969. .clkr.hw.init = &(struct clk_init_data){
  970. .name = "vfe1_clk_src",
  971. .parent_data = mmcc_mmpll0_mmpll4_mmpll7_mmpll10_mmpll6_gpll0,
  972. .num_parents = ARRAY_SIZE(mmcc_mmpll0_mmpll4_mmpll7_mmpll10_mmpll6_gpll0),
  973. .ops = &clk_rcg2_ops,
  974. },
  975. };
  976. static const struct freq_tbl ftbl_video_core_clk_src[] = {
  977. F(133333333, P_GPLL0, 4.5, 0, 0),
  978. F(269333333, P_MMPLL0, 3, 0, 0),
  979. F(320000000, P_MMPLL7, 3, 0, 0),
  980. F(404000000, P_MMPLL0, 2, 0, 0),
  981. F(441600000, P_MMPLL3, 2, 0, 0),
  982. F(518400000, P_MMPLL3, 2, 0, 0),
  983. { }
  984. };
  985. static struct clk_rcg2 video_core_clk_src = {
  986. .cmd_rcgr = 0x1000,
  987. .mnd_width = 0,
  988. .hid_width = 5,
  989. .parent_map = mmcc_xo_mmpll0_mmpll8_mmpll3_mmpll6_gpll0_mmpll7_map,
  990. .freq_tbl = ftbl_video_core_clk_src,
  991. .clkr.hw.init = &(struct clk_init_data){
  992. .name = "video_core_clk_src",
  993. .parent_data = mmcc_xo_mmpll0_mmpll8_mmpll3_mmpll6_gpll0_mmpll7,
  994. .num_parents = ARRAY_SIZE(mmcc_xo_mmpll0_mmpll8_mmpll3_mmpll6_gpll0_mmpll7),
  995. .ops = &clk_rcg2_ops,
  996. .flags = CLK_IS_CRITICAL,
  997. },
  998. };
  999. static struct clk_rcg2 vsync_clk_src = {
  1000. .cmd_rcgr = 0x2080,
  1001. .mnd_width = 0,
  1002. .hid_width = 5,
  1003. .parent_map = mmcc_xo_gpll0_gpll0_div_map,
  1004. .freq_tbl = ftbl_dp_aux_clk_src,
  1005. .clkr.hw.init = &(struct clk_init_data){
  1006. .name = "vsync_clk_src",
  1007. .parent_data = mmcc_xo_gpll0_gpll0_div,
  1008. .num_parents = ARRAY_SIZE(mmcc_xo_gpll0_gpll0_div),
  1009. .ops = &clk_rcg2_ops,
  1010. },
  1011. };
  1012. static struct clk_branch bimc_smmu_ahb_clk = {
  1013. .halt_reg = 0xe004,
  1014. .halt_check = BRANCH_VOTED,
  1015. .hwcg_reg = 0xe004,
  1016. .hwcg_bit = 1,
  1017. .clkr = {
  1018. .enable_reg = 0xe004,
  1019. .enable_mask = BIT(0),
  1020. .hw.init = &(struct clk_init_data){
  1021. .name = "bimc_smmu_ahb_clk",
  1022. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  1023. .num_parents = 1,
  1024. .ops = &clk_branch2_ops,
  1025. },
  1026. },
  1027. };
  1028. static struct clk_branch bimc_smmu_axi_clk = {
  1029. .halt_reg = 0xe008,
  1030. .halt_check = BRANCH_VOTED,
  1031. .hwcg_reg = 0xe008,
  1032. .hwcg_bit = 1,
  1033. .clkr = {
  1034. .enable_reg = 0xe008,
  1035. .enable_mask = BIT(0),
  1036. .hw.init = &(struct clk_init_data){
  1037. .name = "bimc_smmu_axi_clk",
  1038. .ops = &clk_branch2_ops,
  1039. },
  1040. },
  1041. };
  1042. static struct clk_branch camss_ahb_clk = {
  1043. .halt_reg = 0x348c,
  1044. .halt_check = BRANCH_HALT,
  1045. .hwcg_reg = 0x348c,
  1046. .hwcg_bit = 1,
  1047. .clkr = {
  1048. .enable_reg = 0x348c,
  1049. .enable_mask = BIT(0),
  1050. .hw.init = &(struct clk_init_data){
  1051. .name = "camss_ahb_clk",
  1052. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  1053. .num_parents = 1,
  1054. .ops = &clk_branch2_ops,
  1055. },
  1056. },
  1057. };
  1058. static struct clk_branch camss_cci_ahb_clk = {
  1059. .halt_reg = 0x3348,
  1060. .halt_check = BRANCH_HALT,
  1061. .clkr = {
  1062. .enable_reg = 0x3348,
  1063. .enable_mask = BIT(0),
  1064. .hw.init = &(struct clk_init_data){
  1065. .name = "camss_cci_ahb_clk",
  1066. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  1067. .num_parents = 1,
  1068. .flags = CLK_SET_RATE_PARENT,
  1069. .ops = &clk_branch2_ops,
  1070. },
  1071. },
  1072. };
  1073. static struct clk_branch camss_cci_clk = {
  1074. .halt_reg = 0x3344,
  1075. .halt_check = BRANCH_HALT,
  1076. .clkr = {
  1077. .enable_reg = 0x3344,
  1078. .enable_mask = BIT(0),
  1079. .hw.init = &(struct clk_init_data){
  1080. .name = "camss_cci_clk",
  1081. .parent_hws = (const struct clk_hw *[]){ &cci_clk_src.clkr.hw },
  1082. .num_parents = 1,
  1083. .flags = CLK_SET_RATE_PARENT,
  1084. .ops = &clk_branch2_ops,
  1085. },
  1086. },
  1087. };
  1088. static struct clk_branch camss_cpp_ahb_clk = {
  1089. .halt_reg = 0x36b4,
  1090. .halt_check = BRANCH_HALT,
  1091. .clkr = {
  1092. .enable_reg = 0x36b4,
  1093. .enable_mask = BIT(0),
  1094. .hw.init = &(struct clk_init_data){
  1095. .name = "camss_cpp_ahb_clk",
  1096. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  1097. .num_parents = 1,
  1098. .ops = &clk_branch2_ops,
  1099. },
  1100. },
  1101. };
  1102. static struct clk_branch camss_cpp_axi_clk = {
  1103. .halt_reg = 0x36c4,
  1104. .halt_check = BRANCH_HALT,
  1105. .clkr = {
  1106. .enable_reg = 0x36c4,
  1107. .enable_mask = BIT(0),
  1108. .hw.init = &(struct clk_init_data){
  1109. .name = "camss_cpp_axi_clk",
  1110. .ops = &clk_branch2_ops,
  1111. },
  1112. },
  1113. };
  1114. static struct clk_branch camss_cpp_clk = {
  1115. .halt_reg = 0x36b0,
  1116. .halt_check = BRANCH_HALT,
  1117. .clkr = {
  1118. .enable_reg = 0x36b0,
  1119. .enable_mask = BIT(0),
  1120. .hw.init = &(struct clk_init_data){
  1121. .name = "camss_cpp_clk",
  1122. .parent_hws = (const struct clk_hw *[]){ &cpp_clk_src.clkr.hw },
  1123. .num_parents = 1,
  1124. .flags = CLK_SET_RATE_PARENT,
  1125. .ops = &clk_branch2_ops,
  1126. },
  1127. },
  1128. };
  1129. static struct clk_branch camss_cpp_vbif_ahb_clk = {
  1130. .halt_reg = 0x36c8,
  1131. .halt_check = BRANCH_HALT,
  1132. .clkr = {
  1133. .enable_reg = 0x36c8,
  1134. .enable_mask = BIT(0),
  1135. .hw.init = &(struct clk_init_data){
  1136. .name = "camss_cpp_vbif_ahb_clk",
  1137. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  1138. .num_parents = 1,
  1139. .ops = &clk_branch2_ops,
  1140. },
  1141. },
  1142. };
  1143. static struct clk_branch camss_csi0_ahb_clk = {
  1144. .halt_reg = 0x30bc,
  1145. .halt_check = BRANCH_HALT,
  1146. .clkr = {
  1147. .enable_reg = 0x30bc,
  1148. .enable_mask = BIT(0),
  1149. .hw.init = &(struct clk_init_data){
  1150. .name = "camss_csi0_ahb_clk",
  1151. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  1152. .num_parents = 1,
  1153. .ops = &clk_branch2_ops,
  1154. },
  1155. },
  1156. };
  1157. static struct clk_branch camss_csi0_clk = {
  1158. .halt_reg = 0x30b4,
  1159. .halt_check = BRANCH_HALT,
  1160. .clkr = {
  1161. .enable_reg = 0x30b4,
  1162. .enable_mask = BIT(0),
  1163. .hw.init = &(struct clk_init_data){
  1164. .name = "camss_csi0_clk",
  1165. .parent_hws = (const struct clk_hw *[]){ &csi0_clk_src.clkr.hw },
  1166. .num_parents = 1,
  1167. .flags = CLK_SET_RATE_PARENT,
  1168. .ops = &clk_branch2_ops,
  1169. },
  1170. },
  1171. };
  1172. static struct clk_branch camss_csi0phytimer_clk = {
  1173. .halt_reg = 0x3024,
  1174. .halt_check = BRANCH_HALT,
  1175. .clkr = {
  1176. .enable_reg = 0x3024,
  1177. .enable_mask = BIT(0),
  1178. .hw.init = &(struct clk_init_data){
  1179. .name = "camss_csi0phytimer_clk",
  1180. .parent_hws = (const struct clk_hw *[]){ &csi0phytimer_clk_src.clkr.hw },
  1181. .num_parents = 1,
  1182. .flags = CLK_SET_RATE_PARENT,
  1183. .ops = &clk_branch2_ops,
  1184. },
  1185. },
  1186. };
  1187. static struct clk_branch camss_csi0pix_clk = {
  1188. .halt_reg = 0x30e4,
  1189. .halt_check = BRANCH_HALT,
  1190. .clkr = {
  1191. .enable_reg = 0x30e4,
  1192. .enable_mask = BIT(0),
  1193. .hw.init = &(struct clk_init_data){
  1194. .name = "camss_csi0pix_clk",
  1195. .parent_hws = (const struct clk_hw *[]){ &csi0_clk_src.clkr.hw },
  1196. .num_parents = 1,
  1197. .ops = &clk_branch2_ops,
  1198. },
  1199. },
  1200. };
  1201. static struct clk_branch camss_csi0rdi_clk = {
  1202. .halt_reg = 0x30d4,
  1203. .halt_check = BRANCH_HALT,
  1204. .clkr = {
  1205. .enable_reg = 0x30d4,
  1206. .enable_mask = BIT(0),
  1207. .hw.init = &(struct clk_init_data){
  1208. .name = "camss_csi0rdi_clk",
  1209. .parent_hws = (const struct clk_hw *[]){ &csi0_clk_src.clkr.hw },
  1210. .num_parents = 1,
  1211. .ops = &clk_branch2_ops,
  1212. },
  1213. },
  1214. };
  1215. static struct clk_branch camss_csi1_ahb_clk = {
  1216. .halt_reg = 0x3128,
  1217. .halt_check = BRANCH_HALT,
  1218. .clkr = {
  1219. .enable_reg = 0x3128,
  1220. .enable_mask = BIT(0),
  1221. .hw.init = &(struct clk_init_data){
  1222. .name = "camss_csi1_ahb_clk",
  1223. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  1224. .num_parents = 1,
  1225. .ops = &clk_branch2_ops,
  1226. },
  1227. },
  1228. };
  1229. static struct clk_branch camss_csi1_clk = {
  1230. .halt_reg = 0x3124,
  1231. .halt_check = BRANCH_HALT,
  1232. .clkr = {
  1233. .enable_reg = 0x3124,
  1234. .enable_mask = BIT(0),
  1235. .hw.init = &(struct clk_init_data){
  1236. .name = "camss_csi1_clk",
  1237. .parent_hws = (const struct clk_hw *[]){ &csi1_clk_src.clkr.hw },
  1238. .num_parents = 1,
  1239. .flags = CLK_SET_RATE_PARENT,
  1240. .ops = &clk_branch2_ops,
  1241. },
  1242. },
  1243. };
  1244. static struct clk_branch camss_csi1phytimer_clk = {
  1245. .halt_reg = 0x3054,
  1246. .halt_check = BRANCH_HALT,
  1247. .clkr = {
  1248. .enable_reg = 0x3054,
  1249. .enable_mask = BIT(0),
  1250. .hw.init = &(struct clk_init_data){
  1251. .name = "camss_csi1phytimer_clk",
  1252. .parent_hws = (const struct clk_hw *[]){ &csi1phytimer_clk_src.clkr.hw },
  1253. .num_parents = 1,
  1254. .flags = CLK_SET_RATE_PARENT,
  1255. .ops = &clk_branch2_ops,
  1256. },
  1257. },
  1258. };
  1259. static struct clk_branch camss_csi1pix_clk = {
  1260. .halt_reg = 0x3154,
  1261. .halt_check = BRANCH_HALT,
  1262. .clkr = {
  1263. .enable_reg = 0x3154,
  1264. .enable_mask = BIT(0),
  1265. .hw.init = &(struct clk_init_data){
  1266. .name = "camss_csi1pix_clk",
  1267. .parent_hws = (const struct clk_hw *[]){ &csi1_clk_src.clkr.hw },
  1268. .num_parents = 1,
  1269. .ops = &clk_branch2_ops,
  1270. },
  1271. },
  1272. };
  1273. static struct clk_branch camss_csi1rdi_clk = {
  1274. .halt_reg = 0x3144,
  1275. .halt_check = BRANCH_HALT,
  1276. .clkr = {
  1277. .enable_reg = 0x3144,
  1278. .enable_mask = BIT(0),
  1279. .hw.init = &(struct clk_init_data){
  1280. .name = "camss_csi1rdi_clk",
  1281. .parent_hws = (const struct clk_hw *[]){ &csi1_clk_src.clkr.hw },
  1282. .num_parents = 1,
  1283. .ops = &clk_branch2_ops,
  1284. },
  1285. },
  1286. };
  1287. static struct clk_branch camss_csi2_ahb_clk = {
  1288. .halt_reg = 0x3188,
  1289. .halt_check = BRANCH_HALT,
  1290. .clkr = {
  1291. .enable_reg = 0x3188,
  1292. .enable_mask = BIT(0),
  1293. .hw.init = &(struct clk_init_data){
  1294. .name = "camss_csi2_ahb_clk",
  1295. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  1296. .num_parents = 1,
  1297. .ops = &clk_branch2_ops,
  1298. },
  1299. },
  1300. };
  1301. static struct clk_branch camss_csi2_clk = {
  1302. .halt_reg = 0x3184,
  1303. .halt_check = BRANCH_HALT,
  1304. .clkr = {
  1305. .enable_reg = 0x3184,
  1306. .enable_mask = BIT(0),
  1307. .hw.init = &(struct clk_init_data){
  1308. .name = "camss_csi2_clk",
  1309. .parent_hws = (const struct clk_hw *[]){ &csi2_clk_src.clkr.hw },
  1310. .num_parents = 1,
  1311. .flags = CLK_SET_RATE_PARENT,
  1312. .ops = &clk_branch2_ops,
  1313. },
  1314. },
  1315. };
  1316. static struct clk_branch camss_csi2phytimer_clk = {
  1317. .halt_reg = 0x3084,
  1318. .halt_check = BRANCH_HALT,
  1319. .clkr = {
  1320. .enable_reg = 0x3084,
  1321. .enable_mask = BIT(0),
  1322. .hw.init = &(struct clk_init_data){
  1323. .name = "camss_csi2phytimer_clk",
  1324. .parent_hws = (const struct clk_hw *[]){ &csi2phytimer_clk_src.clkr.hw },
  1325. .num_parents = 1,
  1326. .flags = CLK_SET_RATE_PARENT,
  1327. .ops = &clk_branch2_ops,
  1328. },
  1329. },
  1330. };
  1331. static struct clk_branch camss_csi2pix_clk = {
  1332. .halt_reg = 0x31b4,
  1333. .halt_check = BRANCH_HALT,
  1334. .clkr = {
  1335. .enable_reg = 0x31b4,
  1336. .enable_mask = BIT(0),
  1337. .hw.init = &(struct clk_init_data){
  1338. .name = "camss_csi2pix_clk",
  1339. .parent_hws = (const struct clk_hw *[]){ &csi2_clk_src.clkr.hw },
  1340. .num_parents = 1,
  1341. .ops = &clk_branch2_ops,
  1342. },
  1343. },
  1344. };
  1345. static struct clk_branch camss_csi2rdi_clk = {
  1346. .halt_reg = 0x31a4,
  1347. .halt_check = BRANCH_HALT,
  1348. .clkr = {
  1349. .enable_reg = 0x31a4,
  1350. .enable_mask = BIT(0),
  1351. .hw.init = &(struct clk_init_data){
  1352. .name = "camss_csi2rdi_clk",
  1353. .parent_hws = (const struct clk_hw *[]){ &csi2_clk_src.clkr.hw },
  1354. .num_parents = 1,
  1355. .ops = &clk_branch2_ops,
  1356. },
  1357. },
  1358. };
  1359. static struct clk_branch camss_csi3_ahb_clk = {
  1360. .halt_reg = 0x31e8,
  1361. .halt_check = BRANCH_HALT,
  1362. .clkr = {
  1363. .enable_reg = 0x31e8,
  1364. .enable_mask = BIT(0),
  1365. .hw.init = &(struct clk_init_data){
  1366. .name = "camss_csi3_ahb_clk",
  1367. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  1368. .num_parents = 1,
  1369. .ops = &clk_branch2_ops,
  1370. },
  1371. },
  1372. };
  1373. static struct clk_branch camss_csi3_clk = {
  1374. .halt_reg = 0x31e4,
  1375. .halt_check = BRANCH_HALT,
  1376. .clkr = {
  1377. .enable_reg = 0x31e4,
  1378. .enable_mask = BIT(0),
  1379. .hw.init = &(struct clk_init_data){
  1380. .name = "camss_csi3_clk",
  1381. .parent_hws = (const struct clk_hw *[]){ &csi3_clk_src.clkr.hw },
  1382. .num_parents = 1,
  1383. .flags = CLK_SET_RATE_PARENT,
  1384. .ops = &clk_branch2_ops,
  1385. },
  1386. },
  1387. };
  1388. static struct clk_branch camss_csi3pix_clk = {
  1389. .halt_reg = 0x3214,
  1390. .halt_check = BRANCH_HALT,
  1391. .clkr = {
  1392. .enable_reg = 0x3214,
  1393. .enable_mask = BIT(0),
  1394. .hw.init = &(struct clk_init_data){
  1395. .name = "camss_csi3pix_clk",
  1396. .parent_hws = (const struct clk_hw *[]){ &csi3_clk_src.clkr.hw },
  1397. .num_parents = 1,
  1398. .ops = &clk_branch2_ops,
  1399. },
  1400. },
  1401. };
  1402. static struct clk_branch camss_csi3rdi_clk = {
  1403. .halt_reg = 0x3204,
  1404. .halt_check = BRANCH_HALT,
  1405. .clkr = {
  1406. .enable_reg = 0x3204,
  1407. .enable_mask = BIT(0),
  1408. .hw.init = &(struct clk_init_data){
  1409. .name = "camss_csi3rdi_clk",
  1410. .parent_hws = (const struct clk_hw *[]){ &csi3_clk_src.clkr.hw },
  1411. .num_parents = 1,
  1412. .ops = &clk_branch2_ops,
  1413. },
  1414. },
  1415. };
  1416. static struct clk_branch camss_csi_vfe0_clk = {
  1417. .halt_reg = 0x3704,
  1418. .halt_check = BRANCH_HALT,
  1419. .clkr = {
  1420. .enable_reg = 0x3704,
  1421. .enable_mask = BIT(0),
  1422. .hw.init = &(struct clk_init_data){
  1423. .name = "camss_csi_vfe0_clk",
  1424. .parent_hws = (const struct clk_hw *[]){ &vfe0_clk_src.clkr.hw },
  1425. .num_parents = 1,
  1426. .ops = &clk_branch2_ops,
  1427. },
  1428. },
  1429. };
  1430. static struct clk_branch camss_csi_vfe1_clk = {
  1431. .halt_reg = 0x3714,
  1432. .halt_check = BRANCH_HALT,
  1433. .clkr = {
  1434. .enable_reg = 0x3714,
  1435. .enable_mask = BIT(0),
  1436. .hw.init = &(struct clk_init_data){
  1437. .name = "camss_csi_vfe1_clk",
  1438. .parent_hws = (const struct clk_hw *[]){ &vfe1_clk_src.clkr.hw },
  1439. .num_parents = 1,
  1440. .ops = &clk_branch2_ops,
  1441. },
  1442. },
  1443. };
  1444. static struct clk_branch camss_csiphy0_clk = {
  1445. .halt_reg = 0x3740,
  1446. .halt_check = BRANCH_HALT,
  1447. .clkr = {
  1448. .enable_reg = 0x3740,
  1449. .enable_mask = BIT(0),
  1450. .hw.init = &(struct clk_init_data){
  1451. .name = "camss_csiphy0_clk",
  1452. .parent_hws = (const struct clk_hw *[]){ &csiphy_clk_src.clkr.hw },
  1453. .num_parents = 1,
  1454. .flags = CLK_SET_RATE_PARENT,
  1455. .ops = &clk_branch2_ops,
  1456. },
  1457. },
  1458. };
  1459. static struct clk_branch camss_csiphy1_clk = {
  1460. .halt_reg = 0x3744,
  1461. .halt_check = BRANCH_HALT,
  1462. .clkr = {
  1463. .enable_reg = 0x3744,
  1464. .enable_mask = BIT(0),
  1465. .hw.init = &(struct clk_init_data){
  1466. .name = "camss_csiphy1_clk",
  1467. .parent_hws = (const struct clk_hw *[]){ &csiphy_clk_src.clkr.hw },
  1468. .num_parents = 1,
  1469. .flags = CLK_SET_RATE_PARENT,
  1470. .ops = &clk_branch2_ops,
  1471. },
  1472. },
  1473. };
  1474. static struct clk_branch camss_csiphy2_clk = {
  1475. .halt_reg = 0x3748,
  1476. .halt_check = BRANCH_HALT,
  1477. .clkr = {
  1478. .enable_reg = 0x3748,
  1479. .enable_mask = BIT(0),
  1480. .hw.init = &(struct clk_init_data){
  1481. .name = "camss_csiphy2_clk",
  1482. .parent_hws = (const struct clk_hw *[]){ &csiphy_clk_src.clkr.hw },
  1483. .num_parents = 1,
  1484. .flags = CLK_SET_RATE_PARENT,
  1485. .ops = &clk_branch2_ops,
  1486. },
  1487. },
  1488. };
  1489. static struct clk_branch camss_cphy_csid0_clk = {
  1490. .halt_reg = 0x3730,
  1491. .halt_check = BRANCH_HALT,
  1492. .clkr = {
  1493. .enable_reg = 0x3730,
  1494. .enable_mask = BIT(0),
  1495. .hw.init = &(struct clk_init_data){
  1496. .name = "camss_cphy_csid0_clk",
  1497. .parent_hws = (const struct clk_hw *[]){ &camss_csiphy0_clk.clkr.hw },
  1498. .num_parents = 1,
  1499. .flags = CLK_SET_RATE_PARENT,
  1500. .ops = &clk_branch2_ops,
  1501. },
  1502. },
  1503. };
  1504. static struct clk_branch camss_cphy_csid1_clk = {
  1505. .halt_reg = 0x3734,
  1506. .halt_check = BRANCH_HALT,
  1507. .clkr = {
  1508. .enable_reg = 0x3734,
  1509. .enable_mask = BIT(0),
  1510. .hw.init = &(struct clk_init_data){
  1511. .name = "camss_cphy_csid1_clk",
  1512. .parent_hws = (const struct clk_hw *[]){ &camss_csiphy1_clk.clkr.hw },
  1513. .num_parents = 1,
  1514. .flags = CLK_SET_RATE_PARENT,
  1515. .ops = &clk_branch2_ops,
  1516. },
  1517. },
  1518. };
  1519. static struct clk_branch camss_cphy_csid2_clk = {
  1520. .halt_reg = 0x3738,
  1521. .halt_check = BRANCH_HALT,
  1522. .clkr = {
  1523. .enable_reg = 0x3738,
  1524. .enable_mask = BIT(0),
  1525. .hw.init = &(struct clk_init_data){
  1526. .name = "camss_cphy_csid2_clk",
  1527. .parent_hws = (const struct clk_hw *[]){ &camss_csiphy2_clk.clkr.hw },
  1528. .num_parents = 1,
  1529. .flags = CLK_SET_RATE_PARENT,
  1530. .ops = &clk_branch2_ops,
  1531. },
  1532. },
  1533. };
  1534. static struct clk_branch camss_cphy_csid3_clk = {
  1535. .halt_reg = 0x373c,
  1536. .halt_check = BRANCH_HALT,
  1537. .clkr = {
  1538. .enable_reg = 0x373c,
  1539. .enable_mask = BIT(0),
  1540. .hw.init = &(struct clk_init_data){
  1541. .name = "camss_cphy_csid3_clk",
  1542. .parent_hws = (const struct clk_hw *[]){ &csiphy_clk_src.clkr.hw },
  1543. .num_parents = 1,
  1544. .flags = CLK_SET_RATE_PARENT,
  1545. .ops = &clk_branch2_ops,
  1546. },
  1547. },
  1548. };
  1549. static struct clk_branch camss_gp0_clk = {
  1550. .halt_reg = 0x3444,
  1551. .halt_check = BRANCH_HALT,
  1552. .clkr = {
  1553. .enable_reg = 0x3444,
  1554. .enable_mask = BIT(0),
  1555. .hw.init = &(struct clk_init_data){
  1556. .name = "camss_gp0_clk",
  1557. .parent_hws = (const struct clk_hw *[]){ &camss_gp0_clk_src.clkr.hw },
  1558. .num_parents = 1,
  1559. .flags = CLK_SET_RATE_PARENT,
  1560. .ops = &clk_branch2_ops,
  1561. },
  1562. },
  1563. };
  1564. static struct clk_branch camss_gp1_clk = {
  1565. .halt_reg = 0x3474,
  1566. .halt_check = BRANCH_HALT,
  1567. .clkr = {
  1568. .enable_reg = 0x3474,
  1569. .enable_mask = BIT(0),
  1570. .hw.init = &(struct clk_init_data){
  1571. .name = "camss_gp1_clk",
  1572. .parent_hws = (const struct clk_hw *[]){ &camss_gp1_clk_src.clkr.hw },
  1573. .num_parents = 1,
  1574. .flags = CLK_SET_RATE_PARENT,
  1575. .ops = &clk_branch2_ops,
  1576. },
  1577. },
  1578. };
  1579. static struct clk_branch camss_ispif_ahb_clk = {
  1580. .halt_reg = 0x3224,
  1581. .halt_check = BRANCH_HALT,
  1582. .clkr = {
  1583. .enable_reg = 0x3224,
  1584. .enable_mask = BIT(0),
  1585. .hw.init = &(struct clk_init_data){
  1586. .name = "camss_ispif_ahb_clk",
  1587. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  1588. .num_parents = 1,
  1589. .ops = &clk_branch2_ops,
  1590. },
  1591. },
  1592. };
  1593. static struct clk_branch camss_jpeg0_clk = {
  1594. .halt_reg = 0x35a8,
  1595. .halt_check = BRANCH_HALT,
  1596. .clkr = {
  1597. .enable_reg = 0x35a8,
  1598. .enable_mask = BIT(0),
  1599. .hw.init = &(struct clk_init_data){
  1600. .name = "camss_jpeg0_clk",
  1601. .parent_hws = (const struct clk_hw *[]){ &jpeg0_clk_src.clkr.hw },
  1602. .num_parents = 1,
  1603. .flags = CLK_SET_RATE_PARENT,
  1604. .ops = &clk_branch2_ops,
  1605. },
  1606. },
  1607. };
  1608. static struct clk_branch camss_jpeg_ahb_clk = {
  1609. .halt_reg = 0x35b4,
  1610. .halt_check = BRANCH_HALT,
  1611. .clkr = {
  1612. .enable_reg = 0x35b4,
  1613. .enable_mask = BIT(0),
  1614. .hw.init = &(struct clk_init_data){
  1615. .name = "camss_jpeg_ahb_clk",
  1616. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  1617. .num_parents = 1,
  1618. .ops = &clk_branch2_ops,
  1619. },
  1620. },
  1621. };
  1622. static struct clk_branch camss_jpeg_axi_clk = {
  1623. .halt_reg = 0x35b8,
  1624. .halt_check = BRANCH_HALT,
  1625. .clkr = {
  1626. .enable_reg = 0x35b8,
  1627. .enable_mask = BIT(0),
  1628. .hw.init = &(struct clk_init_data){
  1629. .name = "camss_jpeg_axi_clk",
  1630. .ops = &clk_branch2_ops,
  1631. },
  1632. },
  1633. };
  1634. static struct clk_branch throttle_camss_axi_clk = {
  1635. .halt_reg = 0x3c3c,
  1636. .halt_check = BRANCH_HALT,
  1637. .clkr = {
  1638. .enable_reg = 0x3c3c,
  1639. .enable_mask = BIT(0),
  1640. .hw.init = &(struct clk_init_data){
  1641. .name = "throttle_camss_axi_clk",
  1642. .ops = &clk_branch2_ops,
  1643. },
  1644. },
  1645. };
  1646. static struct clk_branch camss_mclk0_clk = {
  1647. .halt_reg = 0x3384,
  1648. .halt_check = BRANCH_HALT,
  1649. .clkr = {
  1650. .enable_reg = 0x3384,
  1651. .enable_mask = BIT(0),
  1652. .hw.init = &(struct clk_init_data){
  1653. .name = "camss_mclk0_clk",
  1654. .parent_hws = (const struct clk_hw *[]){ &mclk0_clk_src.clkr.hw },
  1655. .num_parents = 1,
  1656. .flags = CLK_SET_RATE_PARENT,
  1657. .ops = &clk_branch2_ops,
  1658. },
  1659. },
  1660. };
  1661. static struct clk_branch camss_mclk1_clk = {
  1662. .halt_reg = 0x33b4,
  1663. .halt_check = BRANCH_HALT,
  1664. .clkr = {
  1665. .enable_reg = 0x33b4,
  1666. .enable_mask = BIT(0),
  1667. .hw.init = &(struct clk_init_data){
  1668. .name = "camss_mclk1_clk",
  1669. .parent_hws = (const struct clk_hw *[]){ &mclk1_clk_src.clkr.hw },
  1670. .num_parents = 1,
  1671. .flags = CLK_SET_RATE_PARENT,
  1672. .ops = &clk_branch2_ops,
  1673. },
  1674. },
  1675. };
  1676. static struct clk_branch camss_mclk2_clk = {
  1677. .halt_reg = 0x33e4,
  1678. .halt_check = BRANCH_HALT,
  1679. .clkr = {
  1680. .enable_reg = 0x33e4,
  1681. .enable_mask = BIT(0),
  1682. .hw.init = &(struct clk_init_data){
  1683. .name = "camss_mclk2_clk",
  1684. .parent_hws = (const struct clk_hw *[]){ &mclk2_clk_src.clkr.hw },
  1685. .num_parents = 1,
  1686. .flags = CLK_SET_RATE_PARENT,
  1687. .ops = &clk_branch2_ops,
  1688. },
  1689. },
  1690. };
  1691. static struct clk_branch camss_mclk3_clk = {
  1692. .halt_reg = 0x3414,
  1693. .halt_check = BRANCH_HALT,
  1694. .clkr = {
  1695. .enable_reg = 0x3414,
  1696. .enable_mask = BIT(0),
  1697. .hw.init = &(struct clk_init_data){
  1698. .name = "camss_mclk3_clk",
  1699. .parent_hws = (const struct clk_hw *[]){ &mclk3_clk_src.clkr.hw },
  1700. .num_parents = 1,
  1701. .flags = CLK_SET_RATE_PARENT,
  1702. .ops = &clk_branch2_ops,
  1703. },
  1704. },
  1705. };
  1706. static struct clk_branch camss_micro_ahb_clk = {
  1707. .halt_reg = 0x3494,
  1708. .halt_check = BRANCH_HALT,
  1709. .clkr = {
  1710. .enable_reg = 0x3494,
  1711. .enable_mask = BIT(0),
  1712. .hw.init = &(struct clk_init_data){
  1713. .name = "camss_micro_ahb_clk",
  1714. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  1715. .num_parents = 1,
  1716. .ops = &clk_branch2_ops,
  1717. },
  1718. },
  1719. };
  1720. static struct clk_branch camss_top_ahb_clk = {
  1721. .halt_reg = 0x3484,
  1722. .halt_check = BRANCH_HALT,
  1723. .clkr = {
  1724. .enable_reg = 0x3484,
  1725. .enable_mask = BIT(0),
  1726. .hw.init = &(struct clk_init_data){
  1727. .name = "camss_top_ahb_clk",
  1728. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  1729. .num_parents = 1,
  1730. .ops = &clk_branch2_ops,
  1731. },
  1732. },
  1733. };
  1734. static struct clk_branch camss_vfe0_ahb_clk = {
  1735. .halt_reg = 0x3668,
  1736. .halt_check = BRANCH_HALT,
  1737. .clkr = {
  1738. .enable_reg = 0x3668,
  1739. .enable_mask = BIT(0),
  1740. .hw.init = &(struct clk_init_data){
  1741. .name = "camss_vfe0_ahb_clk",
  1742. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  1743. .num_parents = 1,
  1744. .ops = &clk_branch2_ops,
  1745. },
  1746. },
  1747. };
  1748. static struct clk_branch camss_vfe0_clk = {
  1749. .halt_reg = 0x36a8,
  1750. .halt_check = BRANCH_HALT,
  1751. .clkr = {
  1752. .enable_reg = 0x36a8,
  1753. .enable_mask = BIT(0),
  1754. .hw.init = &(struct clk_init_data){
  1755. .name = "camss_vfe0_clk",
  1756. .parent_hws = (const struct clk_hw *[]){ &vfe0_clk_src.clkr.hw },
  1757. .num_parents = 1,
  1758. .flags = CLK_SET_RATE_PARENT,
  1759. .ops = &clk_branch2_ops,
  1760. },
  1761. },
  1762. };
  1763. static struct clk_branch camss_vfe0_stream_clk = {
  1764. .halt_reg = 0x3720,
  1765. .halt_check = BRANCH_HALT,
  1766. .clkr = {
  1767. .enable_reg = 0x3720,
  1768. .enable_mask = BIT(0),
  1769. .hw.init = &(struct clk_init_data){
  1770. .name = "camss_vfe0_stream_clk",
  1771. .parent_hws = (const struct clk_hw *[]){ &vfe0_clk_src.clkr.hw },
  1772. .num_parents = 1,
  1773. .ops = &clk_branch2_ops,
  1774. },
  1775. },
  1776. };
  1777. static struct clk_branch camss_vfe1_ahb_clk = {
  1778. .halt_reg = 0x3678,
  1779. .halt_check = BRANCH_HALT,
  1780. .clkr = {
  1781. .enable_reg = 0x3678,
  1782. .enable_mask = BIT(0),
  1783. .hw.init = &(struct clk_init_data){
  1784. .name = "camss_vfe1_ahb_clk",
  1785. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  1786. .num_parents = 1,
  1787. .ops = &clk_branch2_ops,
  1788. },
  1789. },
  1790. };
  1791. static struct clk_branch camss_vfe1_clk = {
  1792. .halt_reg = 0x36ac,
  1793. .halt_check = BRANCH_HALT,
  1794. .clkr = {
  1795. .enable_reg = 0x36ac,
  1796. .enable_mask = BIT(0),
  1797. .hw.init = &(struct clk_init_data){
  1798. .name = "camss_vfe1_clk",
  1799. .parent_hws = (const struct clk_hw *[]){ &vfe1_clk_src.clkr.hw },
  1800. .num_parents = 1,
  1801. .flags = CLK_SET_RATE_PARENT,
  1802. .ops = &clk_branch2_ops,
  1803. },
  1804. },
  1805. };
  1806. static struct clk_branch camss_vfe1_stream_clk = {
  1807. .halt_reg = 0x3724,
  1808. .halt_check = BRANCH_HALT,
  1809. .clkr = {
  1810. .enable_reg = 0x3724,
  1811. .enable_mask = BIT(0),
  1812. .hw.init = &(struct clk_init_data){
  1813. .name = "camss_vfe1_stream_clk",
  1814. .parent_hws = (const struct clk_hw *[]){ &vfe1_clk_src.clkr.hw },
  1815. .num_parents = 1,
  1816. .ops = &clk_branch2_ops,
  1817. },
  1818. },
  1819. };
  1820. static struct clk_branch camss_vfe_vbif_ahb_clk = {
  1821. .halt_reg = 0x36b8,
  1822. .halt_check = BRANCH_HALT,
  1823. .clkr = {
  1824. .enable_reg = 0x36b8,
  1825. .enable_mask = BIT(0),
  1826. .hw.init = &(struct clk_init_data){
  1827. .name = "camss_vfe_vbif_ahb_clk",
  1828. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  1829. .num_parents = 1,
  1830. .ops = &clk_branch2_ops,
  1831. },
  1832. },
  1833. };
  1834. static struct clk_branch camss_vfe_vbif_axi_clk = {
  1835. .halt_reg = 0x36bc,
  1836. .halt_check = BRANCH_HALT,
  1837. .clkr = {
  1838. .enable_reg = 0x36bc,
  1839. .enable_mask = BIT(0),
  1840. .hw.init = &(struct clk_init_data){
  1841. .name = "camss_vfe_vbif_axi_clk",
  1842. .ops = &clk_branch2_ops,
  1843. },
  1844. },
  1845. };
  1846. static struct clk_branch csiphy_ahb2crif_clk = {
  1847. .halt_reg = 0x374c,
  1848. .halt_check = BRANCH_HALT,
  1849. .hwcg_reg = 0x374c,
  1850. .hwcg_bit = 1,
  1851. .clkr = {
  1852. .enable_reg = 0x374c,
  1853. .enable_mask = BIT(0),
  1854. .hw.init = &(struct clk_init_data){
  1855. .name = "csiphy_ahb2crif_clk",
  1856. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  1857. .num_parents = 1,
  1858. .ops = &clk_branch2_ops,
  1859. },
  1860. },
  1861. };
  1862. static struct clk_branch mdss_ahb_clk = {
  1863. .halt_reg = 0x2308,
  1864. .halt_check = BRANCH_HALT,
  1865. .hwcg_reg = 0x8a004,
  1866. .hwcg_bit = 1,
  1867. .clkr = {
  1868. .enable_reg = 0x2308,
  1869. .enable_mask = BIT(0),
  1870. .hw.init = &(struct clk_init_data){
  1871. .name = "mdss_ahb_clk",
  1872. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  1873. .flags = CLK_SET_RATE_PARENT,
  1874. .num_parents = 1,
  1875. .ops = &clk_branch2_ops,
  1876. },
  1877. },
  1878. };
  1879. static const struct freq_tbl ftbl_axi_clk_src[] = {
  1880. F(75000000, P_GPLL0, 8, 0, 0),
  1881. F(171428571, P_GPLL0, 3.5, 0, 0),
  1882. F(240000000, P_GPLL0, 2.5, 0, 0),
  1883. F(323200000, P_MMPLL0, 2.5, 0, 0),
  1884. F(406000000, P_MMPLL0, 2, 0, 0),
  1885. { }
  1886. };
  1887. /* RO to linux */
  1888. static struct clk_rcg2 axi_clk_src = {
  1889. .cmd_rcgr = 0xd000,
  1890. .hid_width = 5,
  1891. .parent_map = mmcc_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div_map,
  1892. .freq_tbl = ftbl_axi_clk_src,
  1893. .clkr.hw.init = &(struct clk_init_data){
  1894. .name = "axi_clk_src",
  1895. .parent_data = mmcc_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div,
  1896. .num_parents = ARRAY_SIZE(mmcc_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div),
  1897. .ops = &clk_rcg2_ops,
  1898. },
  1899. };
  1900. static struct clk_branch mdss_axi_clk = {
  1901. .halt_reg = 0x2310,
  1902. .halt_check = BRANCH_HALT,
  1903. .clkr = {
  1904. .enable_reg = 0x2310,
  1905. .enable_mask = BIT(0),
  1906. .hw.init = &(struct clk_init_data){
  1907. .name = "mdss_axi_clk",
  1908. .parent_hws = (const struct clk_hw *[]){ &axi_clk_src.clkr.hw },
  1909. .ops = &clk_branch2_ops,
  1910. },
  1911. },
  1912. };
  1913. static struct clk_branch throttle_mdss_axi_clk = {
  1914. .halt_reg = 0x246c,
  1915. .halt_check = BRANCH_HALT,
  1916. .hwcg_reg = 0x246c,
  1917. .hwcg_bit = 1,
  1918. .clkr = {
  1919. .enable_reg = 0x246c,
  1920. .enable_mask = BIT(0),
  1921. .hw.init = &(struct clk_init_data){
  1922. .name = "throttle_mdss_axi_clk",
  1923. .ops = &clk_branch2_ops,
  1924. },
  1925. },
  1926. };
  1927. static struct clk_branch mdss_byte0_clk = {
  1928. .halt_reg = 0x233c,
  1929. .halt_check = BRANCH_HALT,
  1930. .clkr = {
  1931. .enable_reg = 0x233c,
  1932. .enable_mask = BIT(0),
  1933. .hw.init = &(struct clk_init_data){
  1934. .name = "mdss_byte0_clk",
  1935. .parent_hws = (const struct clk_hw *[]){ &byte0_clk_src.clkr.hw },
  1936. .num_parents = 1,
  1937. .flags = CLK_SET_RATE_PARENT,
  1938. .ops = &clk_branch2_ops,
  1939. },
  1940. },
  1941. };
  1942. static struct clk_regmap_div mdss_byte0_intf_div_clk = {
  1943. .reg = 0x237c,
  1944. .shift = 0,
  1945. .width = 2,
  1946. /*
  1947. * NOTE: Op does not work for div-3. Current assumption is that div-3
  1948. * is not a recommended setting for this divider.
  1949. */
  1950. .clkr = {
  1951. .hw.init = &(struct clk_init_data){
  1952. .name = "mdss_byte0_intf_div_clk",
  1953. .parent_hws = (const struct clk_hw *[]){ &byte0_clk_src.clkr.hw },
  1954. .num_parents = 1,
  1955. .ops = &clk_regmap_div_ops,
  1956. .flags = CLK_GET_RATE_NOCACHE,
  1957. },
  1958. },
  1959. };
  1960. static struct clk_branch mdss_byte0_intf_clk = {
  1961. .halt_reg = 0x2374,
  1962. .halt_check = BRANCH_HALT,
  1963. .clkr = {
  1964. .enable_reg = 0x2374,
  1965. .enable_mask = BIT(0),
  1966. .hw.init = &(struct clk_init_data){
  1967. .name = "mdss_byte0_intf_clk",
  1968. .parent_hws = (const struct clk_hw *[]){ &mdss_byte0_intf_div_clk.clkr.hw },
  1969. .num_parents = 1,
  1970. .flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
  1971. .ops = &clk_branch2_ops,
  1972. },
  1973. },
  1974. };
  1975. static struct clk_branch mdss_byte1_clk = {
  1976. .halt_reg = 0x2340,
  1977. .halt_check = BRANCH_HALT,
  1978. .clkr = {
  1979. .enable_reg = 0x2340,
  1980. .enable_mask = BIT(0),
  1981. .hw.init = &(struct clk_init_data){
  1982. .name = "mdss_byte1_clk",
  1983. .parent_hws = (const struct clk_hw *[]){ &byte1_clk_src.clkr.hw },
  1984. .num_parents = 1,
  1985. .flags = CLK_SET_RATE_PARENT,
  1986. .ops = &clk_branch2_ops,
  1987. },
  1988. },
  1989. };
  1990. static struct clk_regmap_div mdss_byte1_intf_div_clk = {
  1991. .reg = 0x2380,
  1992. .shift = 0,
  1993. .width = 2,
  1994. /*
  1995. * NOTE: Op does not work for div-3. Current assumption is that div-3
  1996. * is not a recommended setting for this divider.
  1997. */
  1998. .clkr = {
  1999. .hw.init = &(struct clk_init_data){
  2000. .name = "mdss_byte1_intf_div_clk",
  2001. .parent_hws = (const struct clk_hw *[]){ &byte1_clk_src.clkr.hw },
  2002. .num_parents = 1,
  2003. .ops = &clk_regmap_div_ops,
  2004. .flags = CLK_GET_RATE_NOCACHE,
  2005. },
  2006. },
  2007. };
  2008. static struct clk_branch mdss_byte1_intf_clk = {
  2009. .halt_reg = 0x2378,
  2010. .halt_check = BRANCH_HALT,
  2011. .clkr = {
  2012. .enable_reg = 0x2378,
  2013. .enable_mask = BIT(0),
  2014. .hw.init = &(struct clk_init_data){
  2015. .name = "mdss_byte1_intf_clk",
  2016. .parent_hws = (const struct clk_hw *[]){ &mdss_byte1_intf_div_clk.clkr.hw },
  2017. .num_parents = 1,
  2018. .flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
  2019. .ops = &clk_branch2_ops,
  2020. },
  2021. },
  2022. };
  2023. static struct clk_branch mdss_dp_aux_clk = {
  2024. .halt_reg = 0x2364,
  2025. .halt_check = BRANCH_HALT,
  2026. .clkr = {
  2027. .enable_reg = 0x2364,
  2028. .enable_mask = BIT(0),
  2029. .hw.init = &(struct clk_init_data){
  2030. .name = "mdss_dp_aux_clk",
  2031. .parent_hws = (const struct clk_hw *[]){ &dp_aux_clk_src.clkr.hw },
  2032. .num_parents = 1,
  2033. .flags = CLK_SET_RATE_PARENT,
  2034. .ops = &clk_branch2_ops,
  2035. },
  2036. },
  2037. };
  2038. static struct clk_branch mdss_dp_crypto_clk = {
  2039. .halt_reg = 0x235c,
  2040. .halt_check = BRANCH_HALT,
  2041. .clkr = {
  2042. .enable_reg = 0x235c,
  2043. .enable_mask = BIT(0),
  2044. .hw.init = &(struct clk_init_data){
  2045. .name = "mdss_dp_crypto_clk",
  2046. .parent_hws = (const struct clk_hw *[]){ &dp_crypto_clk_src.clkr.hw },
  2047. .num_parents = 1,
  2048. .flags = CLK_SET_RATE_PARENT,
  2049. .ops = &clk_branch2_ops,
  2050. },
  2051. },
  2052. };
  2053. static struct clk_branch mdss_dp_gtc_clk = {
  2054. .halt_reg = 0x2368,
  2055. .halt_check = BRANCH_HALT,
  2056. .clkr = {
  2057. .enable_reg = 0x2368,
  2058. .enable_mask = BIT(0),
  2059. .hw.init = &(struct clk_init_data){
  2060. .name = "mdss_dp_gtc_clk",
  2061. .parent_hws = (const struct clk_hw *[]){ &dp_gtc_clk_src.clkr.hw },
  2062. .num_parents = 1,
  2063. .flags = CLK_SET_RATE_PARENT,
  2064. .ops = &clk_branch2_ops,
  2065. },
  2066. },
  2067. };
  2068. static struct clk_branch mdss_dp_link_clk = {
  2069. .halt_reg = 0x2354,
  2070. .halt_check = BRANCH_HALT,
  2071. .clkr = {
  2072. .enable_reg = 0x2354,
  2073. .enable_mask = BIT(0),
  2074. .hw.init = &(struct clk_init_data){
  2075. .name = "mdss_dp_link_clk",
  2076. .parent_hws = (const struct clk_hw *[]){ &dp_link_clk_src.clkr.hw },
  2077. .num_parents = 1,
  2078. .flags = CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT,
  2079. .ops = &clk_branch2_ops,
  2080. },
  2081. },
  2082. };
  2083. /* Reset state of MDSS_DP_LINK_INTF_DIV is 0x3 (div-4) */
  2084. static struct clk_branch mdss_dp_link_intf_clk = {
  2085. .halt_reg = 0x2358,
  2086. .halt_check = BRANCH_HALT,
  2087. .clkr = {
  2088. .enable_reg = 0x2358,
  2089. .enable_mask = BIT(0),
  2090. .hw.init = &(struct clk_init_data){
  2091. .name = "mdss_dp_link_intf_clk",
  2092. .parent_hws = (const struct clk_hw *[]){ &dp_link_clk_src.clkr.hw },
  2093. .num_parents = 1,
  2094. .ops = &clk_branch2_ops,
  2095. },
  2096. },
  2097. };
  2098. static struct clk_branch mdss_dp_pixel_clk = {
  2099. .halt_reg = 0x2360,
  2100. .halt_check = BRANCH_HALT,
  2101. .clkr = {
  2102. .enable_reg = 0x2360,
  2103. .enable_mask = BIT(0),
  2104. .hw.init = &(struct clk_init_data){
  2105. .name = "mdss_dp_pixel_clk",
  2106. .parent_hws = (const struct clk_hw *[]){ &dp_pixel_clk_src.clkr.hw },
  2107. .num_parents = 1,
  2108. .flags = CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT,
  2109. .ops = &clk_branch2_ops,
  2110. },
  2111. },
  2112. };
  2113. static struct clk_branch mdss_esc0_clk = {
  2114. .halt_reg = 0x2344,
  2115. .halt_check = BRANCH_HALT,
  2116. .clkr = {
  2117. .enable_reg = 0x2344,
  2118. .enable_mask = BIT(0),
  2119. .hw.init = &(struct clk_init_data){
  2120. .name = "mdss_esc0_clk",
  2121. .parent_hws = (const struct clk_hw *[]){ &esc0_clk_src.clkr.hw },
  2122. .num_parents = 1,
  2123. .flags = CLK_SET_RATE_PARENT,
  2124. .ops = &clk_branch2_ops,
  2125. },
  2126. },
  2127. };
  2128. static struct clk_branch mdss_esc1_clk = {
  2129. .halt_reg = 0x2348,
  2130. .halt_check = BRANCH_HALT,
  2131. .clkr = {
  2132. .enable_reg = 0x2348,
  2133. .enable_mask = BIT(0),
  2134. .hw.init = &(struct clk_init_data){
  2135. .name = "mdss_esc1_clk",
  2136. .parent_hws = (const struct clk_hw *[]){ &esc1_clk_src.clkr.hw },
  2137. .num_parents = 1,
  2138. .flags = CLK_SET_RATE_PARENT,
  2139. .ops = &clk_branch2_ops,
  2140. },
  2141. },
  2142. };
  2143. static struct clk_branch mdss_hdmi_dp_ahb_clk = {
  2144. .halt_reg = 0x230c,
  2145. .halt_check = BRANCH_HALT,
  2146. .clkr = {
  2147. .enable_reg = 0x230c,
  2148. .enable_mask = BIT(0),
  2149. .hw.init = &(struct clk_init_data){
  2150. .name = "mdss_hdmi_dp_ahb_clk",
  2151. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  2152. .num_parents = 1,
  2153. .ops = &clk_branch2_ops,
  2154. },
  2155. },
  2156. };
  2157. static struct clk_branch mdss_mdp_clk = {
  2158. .halt_reg = 0x231c,
  2159. .halt_check = BRANCH_HALT,
  2160. .clkr = {
  2161. .enable_reg = 0x231c,
  2162. .enable_mask = BIT(0),
  2163. .hw.init = &(struct clk_init_data){
  2164. .name = "mdss_mdp_clk",
  2165. .parent_hws = (const struct clk_hw *[]){ &mdp_clk_src.clkr.hw },
  2166. .num_parents = 1,
  2167. .flags = CLK_SET_RATE_PARENT,
  2168. .ops = &clk_branch2_ops,
  2169. },
  2170. },
  2171. };
  2172. static struct clk_branch mdss_pclk0_clk = {
  2173. .halt_reg = 0x2314,
  2174. .halt_check = BRANCH_HALT,
  2175. .clkr = {
  2176. .enable_reg = 0x2314,
  2177. .enable_mask = BIT(0),
  2178. .hw.init = &(struct clk_init_data){
  2179. .name = "mdss_pclk0_clk",
  2180. .parent_hws = (const struct clk_hw *[]){ &pclk0_clk_src.clkr.hw },
  2181. .num_parents = 1,
  2182. .flags = CLK_SET_RATE_PARENT,
  2183. .ops = &clk_branch2_ops,
  2184. },
  2185. },
  2186. };
  2187. static struct clk_branch mdss_pclk1_clk = {
  2188. .halt_reg = 0x2318,
  2189. .halt_check = BRANCH_HALT,
  2190. .clkr = {
  2191. .enable_reg = 0x2318,
  2192. .enable_mask = BIT(0),
  2193. .hw.init = &(struct clk_init_data){
  2194. .name = "mdss_pclk1_clk",
  2195. .parent_hws = (const struct clk_hw *[]){ &pclk1_clk_src.clkr.hw },
  2196. .num_parents = 1,
  2197. .flags = CLK_SET_RATE_PARENT,
  2198. .ops = &clk_branch2_ops,
  2199. },
  2200. },
  2201. };
  2202. static struct clk_branch mdss_rot_clk = {
  2203. .halt_reg = 0x2350,
  2204. .halt_check = BRANCH_HALT,
  2205. .clkr = {
  2206. .enable_reg = 0x2350,
  2207. .enable_mask = BIT(0),
  2208. .hw.init = &(struct clk_init_data){
  2209. .name = "mdss_rot_clk",
  2210. .parent_hws = (const struct clk_hw *[]){ &rot_clk_src.clkr.hw },
  2211. .num_parents = 1,
  2212. .flags = CLK_SET_RATE_PARENT,
  2213. .ops = &clk_branch2_ops,
  2214. },
  2215. },
  2216. };
  2217. static struct clk_branch mdss_vsync_clk = {
  2218. .halt_reg = 0x2328,
  2219. .halt_check = BRANCH_HALT,
  2220. .clkr = {
  2221. .enable_reg = 0x2328,
  2222. .enable_mask = BIT(0),
  2223. .hw.init = &(struct clk_init_data){
  2224. .name = "mdss_vsync_clk",
  2225. .parent_hws = (const struct clk_hw *[]){ &vsync_clk_src.clkr.hw },
  2226. .num_parents = 1,
  2227. .flags = CLK_SET_RATE_PARENT,
  2228. .ops = &clk_branch2_ops,
  2229. },
  2230. },
  2231. };
  2232. static struct clk_branch mnoc_ahb_clk = {
  2233. .halt_reg = 0x5024,
  2234. .halt_check = BRANCH_VOTED,
  2235. .clkr = {
  2236. .enable_reg = 0x5024,
  2237. .enable_mask = BIT(0),
  2238. .hw.init = &(struct clk_init_data){
  2239. .name = "mnoc_ahb_clk",
  2240. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  2241. .num_parents = 1,
  2242. .flags = CLK_SET_RATE_PARENT,
  2243. .ops = &clk_branch2_ops,
  2244. },
  2245. },
  2246. };
  2247. static struct clk_branch misc_ahb_clk = {
  2248. .halt_reg = 0x328,
  2249. .halt_check = BRANCH_HALT,
  2250. .hwcg_reg = 0x328,
  2251. .hwcg_bit = 1,
  2252. .clkr = {
  2253. .enable_reg = 0x328,
  2254. .enable_mask = BIT(0),
  2255. .hw.init = &(struct clk_init_data){
  2256. .name = "misc_ahb_clk",
  2257. /*
  2258. * Dependency to be enabled before the branch is
  2259. * enabled.
  2260. */
  2261. .parent_hws = (const struct clk_hw *[]){ &mnoc_ahb_clk.clkr.hw },
  2262. .num_parents = 1,
  2263. .ops = &clk_branch2_ops,
  2264. },
  2265. },
  2266. };
  2267. static struct clk_branch misc_cxo_clk = {
  2268. .halt_reg = 0x324,
  2269. .halt_check = BRANCH_HALT,
  2270. .clkr = {
  2271. .enable_reg = 0x324,
  2272. .enable_mask = BIT(0),
  2273. .hw.init = &(struct clk_init_data){
  2274. .name = "misc_cxo_clk",
  2275. .parent_data = &(const struct clk_parent_data){
  2276. .fw_name = "xo",
  2277. },
  2278. .num_parents = 1,
  2279. .ops = &clk_branch2_ops,
  2280. },
  2281. },
  2282. };
  2283. static struct clk_branch snoc_dvm_axi_clk = {
  2284. .halt_reg = 0xe040,
  2285. .halt_check = BRANCH_HALT,
  2286. .clkr = {
  2287. .enable_reg = 0xe040,
  2288. .enable_mask = BIT(0),
  2289. .hw.init = &(struct clk_init_data){
  2290. .name = "snoc_dvm_axi_clk",
  2291. .ops = &clk_branch2_ops,
  2292. },
  2293. },
  2294. };
  2295. static struct clk_branch video_ahb_clk = {
  2296. .halt_reg = 0x1030,
  2297. .halt_check = BRANCH_HALT,
  2298. .hwcg_reg = 0x1030,
  2299. .hwcg_bit = 1,
  2300. .clkr = {
  2301. .enable_reg = 0x1030,
  2302. .enable_mask = BIT(0),
  2303. .hw.init = &(struct clk_init_data){
  2304. .name = "video_ahb_clk",
  2305. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  2306. .num_parents = 1,
  2307. .ops = &clk_branch2_ops,
  2308. },
  2309. },
  2310. };
  2311. static struct clk_branch video_axi_clk = {
  2312. .halt_reg = 0x1034,
  2313. .halt_check = BRANCH_HALT,
  2314. .clkr = {
  2315. .enable_reg = 0x1034,
  2316. .enable_mask = BIT(0),
  2317. .hw.init = &(struct clk_init_data){
  2318. .name = "video_axi_clk",
  2319. .ops = &clk_branch2_ops,
  2320. },
  2321. },
  2322. };
  2323. static struct clk_branch throttle_video_axi_clk = {
  2324. .halt_reg = 0x118c,
  2325. .halt_check = BRANCH_HALT,
  2326. .hwcg_reg = 0x118c,
  2327. .hwcg_bit = 1,
  2328. .clkr = {
  2329. .enable_reg = 0x118c,
  2330. .enable_mask = BIT(0),
  2331. .hw.init = &(struct clk_init_data){
  2332. .name = "throttle_video_axi_clk",
  2333. .ops = &clk_branch2_ops,
  2334. },
  2335. },
  2336. };
  2337. static struct clk_branch video_core_clk = {
  2338. .halt_reg = 0x1028,
  2339. .halt_check = BRANCH_HALT,
  2340. .clkr = {
  2341. .enable_reg = 0x1028,
  2342. .enable_mask = BIT(0),
  2343. .hw.init = &(struct clk_init_data){
  2344. .name = "video_core_clk",
  2345. .parent_hws = (const struct clk_hw *[]){ &video_core_clk_src.clkr.hw },
  2346. .num_parents = 1,
  2347. .flags = CLK_SET_RATE_PARENT,
  2348. .ops = &clk_branch2_ops,
  2349. },
  2350. },
  2351. };
  2352. static struct clk_branch video_subcore0_clk = {
  2353. .halt_reg = 0x1048,
  2354. .halt_check = BRANCH_HALT,
  2355. .clkr = {
  2356. .enable_reg = 0x1048,
  2357. .enable_mask = BIT(0),
  2358. .hw.init = &(struct clk_init_data){
  2359. .name = "video_subcore0_clk",
  2360. .parent_hws = (const struct clk_hw *[]){ &video_core_clk_src.clkr.hw },
  2361. .num_parents = 1,
  2362. .flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
  2363. .ops = &clk_branch2_ops,
  2364. },
  2365. },
  2366. };
  2367. static struct gdsc venus_gdsc = {
  2368. .gdscr = 0x1024,
  2369. .cxcs = (unsigned int[]){ 0x1028, 0x1034, 0x1048 },
  2370. .cxc_count = 3,
  2371. .pd = {
  2372. .name = "venus",
  2373. },
  2374. .pwrsts = PWRSTS_OFF_ON,
  2375. };
  2376. static struct gdsc venus_core0_gdsc = {
  2377. .gdscr = 0x1040,
  2378. .pd = {
  2379. .name = "venus_core0",
  2380. },
  2381. .parent = &venus_gdsc.pd,
  2382. .pwrsts = PWRSTS_OFF_ON,
  2383. .flags = HW_CTRL,
  2384. };
  2385. static struct gdsc mdss_gdsc = {
  2386. .gdscr = 0x2304,
  2387. .pd = {
  2388. .name = "mdss",
  2389. },
  2390. .cxcs = (unsigned int []){ 0x2040 },
  2391. .cxc_count = 1,
  2392. .pwrsts = PWRSTS_OFF_ON,
  2393. };
  2394. static struct gdsc camss_top_gdsc = {
  2395. .gdscr = 0x34a0,
  2396. .pd = {
  2397. .name = "camss_top",
  2398. },
  2399. .pwrsts = PWRSTS_OFF_ON,
  2400. };
  2401. static struct gdsc camss_vfe0_gdsc = {
  2402. .gdscr = 0x3664,
  2403. .pd = {
  2404. .name = "camss_vfe0",
  2405. },
  2406. .parent = &camss_top_gdsc.pd,
  2407. .pwrsts = PWRSTS_OFF_ON,
  2408. };
  2409. static struct gdsc camss_vfe1_gdsc = {
  2410. .gdscr = 0x3674,
  2411. .pd = {
  2412. .name = "camss_vfe1_gdsc",
  2413. },
  2414. .parent = &camss_top_gdsc.pd,
  2415. .pwrsts = PWRSTS_OFF_ON,
  2416. };
  2417. static struct gdsc camss_cpp_gdsc = {
  2418. .gdscr = 0x36d4,
  2419. .pd = {
  2420. .name = "camss_cpp",
  2421. },
  2422. .parent = &camss_top_gdsc.pd,
  2423. .pwrsts = PWRSTS_OFF_ON,
  2424. };
  2425. /* This GDSC seems to hang the whole multimedia subsystem.
  2426. static struct gdsc bimc_smmu_gdsc = {
  2427. .gdscr = 0xe020,
  2428. .gds_hw_ctrl = 0xe024,
  2429. .pd = {
  2430. .name = "bimc_smmu",
  2431. },
  2432. .pwrsts = PWRSTS_OFF_ON,
  2433. .parent = &bimc_smmu_gdsc.pd,
  2434. .flags = HW_CTRL,
  2435. };
  2436. */
  2437. static struct clk_regmap *mmcc_660_clocks[] = {
  2438. [AHB_CLK_SRC] = &ahb_clk_src.clkr,
  2439. [BYTE0_CLK_SRC] = &byte0_clk_src.clkr,
  2440. [BYTE1_CLK_SRC] = &byte1_clk_src.clkr,
  2441. [CAMSS_GP0_CLK_SRC] = &camss_gp0_clk_src.clkr,
  2442. [CAMSS_GP1_CLK_SRC] = &camss_gp1_clk_src.clkr,
  2443. [CCI_CLK_SRC] = &cci_clk_src.clkr,
  2444. [CPP_CLK_SRC] = &cpp_clk_src.clkr,
  2445. [CSI0_CLK_SRC] = &csi0_clk_src.clkr,
  2446. [CSI0PHYTIMER_CLK_SRC] = &csi0phytimer_clk_src.clkr,
  2447. [CSI1_CLK_SRC] = &csi1_clk_src.clkr,
  2448. [CSI1PHYTIMER_CLK_SRC] = &csi1phytimer_clk_src.clkr,
  2449. [CSI2_CLK_SRC] = &csi2_clk_src.clkr,
  2450. [CSI2PHYTIMER_CLK_SRC] = &csi2phytimer_clk_src.clkr,
  2451. [CSI3_CLK_SRC] = &csi3_clk_src.clkr,
  2452. [CSIPHY_CLK_SRC] = &csiphy_clk_src.clkr,
  2453. [DP_AUX_CLK_SRC] = &dp_aux_clk_src.clkr,
  2454. [DP_CRYPTO_CLK_SRC] = &dp_crypto_clk_src.clkr,
  2455. [DP_GTC_CLK_SRC] = &dp_gtc_clk_src.clkr,
  2456. [DP_LINK_CLK_SRC] = &dp_link_clk_src.clkr,
  2457. [DP_PIXEL_CLK_SRC] = &dp_pixel_clk_src.clkr,
  2458. [ESC0_CLK_SRC] = &esc0_clk_src.clkr,
  2459. [ESC1_CLK_SRC] = &esc1_clk_src.clkr,
  2460. [JPEG0_CLK_SRC] = &jpeg0_clk_src.clkr,
  2461. [MCLK0_CLK_SRC] = &mclk0_clk_src.clkr,
  2462. [MCLK1_CLK_SRC] = &mclk1_clk_src.clkr,
  2463. [MCLK2_CLK_SRC] = &mclk2_clk_src.clkr,
  2464. [MCLK3_CLK_SRC] = &mclk3_clk_src.clkr,
  2465. [MDP_CLK_SRC] = &mdp_clk_src.clkr,
  2466. [MMPLL0_PLL] = &mmpll0.clkr,
  2467. [MMPLL10_PLL] = &mmpll10.clkr,
  2468. [MMPLL3_PLL] = &mmpll3.clkr,
  2469. [MMPLL4_PLL] = &mmpll4.clkr,
  2470. [MMPLL5_PLL] = &mmpll5.clkr,
  2471. [MMPLL6_PLL] = &mmpll6.clkr,
  2472. [MMPLL7_PLL] = &mmpll7.clkr,
  2473. [MMPLL8_PLL] = &mmpll8.clkr,
  2474. [BIMC_SMMU_AHB_CLK] = &bimc_smmu_ahb_clk.clkr,
  2475. [BIMC_SMMU_AXI_CLK] = &bimc_smmu_axi_clk.clkr,
  2476. [CAMSS_AHB_CLK] = &camss_ahb_clk.clkr,
  2477. [CAMSS_CCI_AHB_CLK] = &camss_cci_ahb_clk.clkr,
  2478. [CAMSS_CCI_CLK] = &camss_cci_clk.clkr,
  2479. [CAMSS_CPHY_CSID0_CLK] = &camss_cphy_csid0_clk.clkr,
  2480. [CAMSS_CPHY_CSID1_CLK] = &camss_cphy_csid1_clk.clkr,
  2481. [CAMSS_CPHY_CSID2_CLK] = &camss_cphy_csid2_clk.clkr,
  2482. [CAMSS_CPHY_CSID3_CLK] = &camss_cphy_csid3_clk.clkr,
  2483. [CAMSS_CPP_AHB_CLK] = &camss_cpp_ahb_clk.clkr,
  2484. [CAMSS_CPP_AXI_CLK] = &camss_cpp_axi_clk.clkr,
  2485. [CAMSS_CPP_CLK] = &camss_cpp_clk.clkr,
  2486. [CAMSS_CPP_VBIF_AHB_CLK] = &camss_cpp_vbif_ahb_clk.clkr,
  2487. [CAMSS_CSI0_AHB_CLK] = &camss_csi0_ahb_clk.clkr,
  2488. [CAMSS_CSI0_CLK] = &camss_csi0_clk.clkr,
  2489. [CAMSS_CSI0PHYTIMER_CLK] = &camss_csi0phytimer_clk.clkr,
  2490. [CAMSS_CSI0PIX_CLK] = &camss_csi0pix_clk.clkr,
  2491. [CAMSS_CSI0RDI_CLK] = &camss_csi0rdi_clk.clkr,
  2492. [CAMSS_CSI1_AHB_CLK] = &camss_csi1_ahb_clk.clkr,
  2493. [CAMSS_CSI1_CLK] = &camss_csi1_clk.clkr,
  2494. [CAMSS_CSI1PHYTIMER_CLK] = &camss_csi1phytimer_clk.clkr,
  2495. [CAMSS_CSI1PIX_CLK] = &camss_csi1pix_clk.clkr,
  2496. [CAMSS_CSI1RDI_CLK] = &camss_csi1rdi_clk.clkr,
  2497. [CAMSS_CSI2_AHB_CLK] = &camss_csi2_ahb_clk.clkr,
  2498. [CAMSS_CSI2_CLK] = &camss_csi2_clk.clkr,
  2499. [CAMSS_CSI2PHYTIMER_CLK] = &camss_csi2phytimer_clk.clkr,
  2500. [CAMSS_CSI2PIX_CLK] = &camss_csi2pix_clk.clkr,
  2501. [CAMSS_CSI2RDI_CLK] = &camss_csi2rdi_clk.clkr,
  2502. [CAMSS_CSI3_AHB_CLK] = &camss_csi3_ahb_clk.clkr,
  2503. [CAMSS_CSI3_CLK] = &camss_csi3_clk.clkr,
  2504. [CAMSS_CSI3PIX_CLK] = &camss_csi3pix_clk.clkr,
  2505. [CAMSS_CSI3RDI_CLK] = &camss_csi3rdi_clk.clkr,
  2506. [CAMSS_CSI_VFE0_CLK] = &camss_csi_vfe0_clk.clkr,
  2507. [CAMSS_CSI_VFE1_CLK] = &camss_csi_vfe1_clk.clkr,
  2508. [CAMSS_CSIPHY0_CLK] = &camss_csiphy0_clk.clkr,
  2509. [CAMSS_CSIPHY1_CLK] = &camss_csiphy1_clk.clkr,
  2510. [CAMSS_CSIPHY2_CLK] = &camss_csiphy2_clk.clkr,
  2511. [CAMSS_GP0_CLK] = &camss_gp0_clk.clkr,
  2512. [CAMSS_GP1_CLK] = &camss_gp1_clk.clkr,
  2513. [CAMSS_ISPIF_AHB_CLK] = &camss_ispif_ahb_clk.clkr,
  2514. [CAMSS_JPEG0_CLK] = &camss_jpeg0_clk.clkr,
  2515. [CAMSS_JPEG_AHB_CLK] = &camss_jpeg_ahb_clk.clkr,
  2516. [CAMSS_JPEG_AXI_CLK] = &camss_jpeg_axi_clk.clkr,
  2517. [CAMSS_MCLK0_CLK] = &camss_mclk0_clk.clkr,
  2518. [CAMSS_MCLK1_CLK] = &camss_mclk1_clk.clkr,
  2519. [CAMSS_MCLK2_CLK] = &camss_mclk2_clk.clkr,
  2520. [CAMSS_MCLK3_CLK] = &camss_mclk3_clk.clkr,
  2521. [CAMSS_MICRO_AHB_CLK] = &camss_micro_ahb_clk.clkr,
  2522. [CAMSS_TOP_AHB_CLK] = &camss_top_ahb_clk.clkr,
  2523. [CAMSS_VFE0_AHB_CLK] = &camss_vfe0_ahb_clk.clkr,
  2524. [CAMSS_VFE0_CLK] = &camss_vfe0_clk.clkr,
  2525. [CAMSS_VFE0_STREAM_CLK] = &camss_vfe0_stream_clk.clkr,
  2526. [CAMSS_VFE1_AHB_CLK] = &camss_vfe1_ahb_clk.clkr,
  2527. [CAMSS_VFE1_CLK] = &camss_vfe1_clk.clkr,
  2528. [CAMSS_VFE1_STREAM_CLK] = &camss_vfe1_stream_clk.clkr,
  2529. [CAMSS_VFE_VBIF_AHB_CLK] = &camss_vfe_vbif_ahb_clk.clkr,
  2530. [CAMSS_VFE_VBIF_AXI_CLK] = &camss_vfe_vbif_axi_clk.clkr,
  2531. [CSIPHY_AHB2CRIF_CLK] = &csiphy_ahb2crif_clk.clkr,
  2532. [MDSS_AHB_CLK] = &mdss_ahb_clk.clkr,
  2533. [MDSS_AXI_CLK] = &mdss_axi_clk.clkr,
  2534. [MDSS_BYTE0_CLK] = &mdss_byte0_clk.clkr,
  2535. [MDSS_BYTE0_INTF_CLK] = &mdss_byte0_intf_clk.clkr,
  2536. [MDSS_BYTE0_INTF_DIV_CLK] = &mdss_byte0_intf_div_clk.clkr,
  2537. [MDSS_BYTE1_CLK] = &mdss_byte1_clk.clkr,
  2538. [MDSS_BYTE1_INTF_CLK] = &mdss_byte1_intf_clk.clkr,
  2539. [MDSS_DP_AUX_CLK] = &mdss_dp_aux_clk.clkr,
  2540. [MDSS_DP_CRYPTO_CLK] = &mdss_dp_crypto_clk.clkr,
  2541. [MDSS_DP_GTC_CLK] = &mdss_dp_gtc_clk.clkr,
  2542. [MDSS_DP_LINK_CLK] = &mdss_dp_link_clk.clkr,
  2543. [MDSS_DP_LINK_INTF_CLK] = &mdss_dp_link_intf_clk.clkr,
  2544. [MDSS_DP_PIXEL_CLK] = &mdss_dp_pixel_clk.clkr,
  2545. [MDSS_ESC0_CLK] = &mdss_esc0_clk.clkr,
  2546. [MDSS_ESC1_CLK] = &mdss_esc1_clk.clkr,
  2547. [MDSS_HDMI_DP_AHB_CLK] = &mdss_hdmi_dp_ahb_clk.clkr,
  2548. [MDSS_MDP_CLK] = &mdss_mdp_clk.clkr,
  2549. [MDSS_PCLK0_CLK] = &mdss_pclk0_clk.clkr,
  2550. [MDSS_PCLK1_CLK] = &mdss_pclk1_clk.clkr,
  2551. [MDSS_ROT_CLK] = &mdss_rot_clk.clkr,
  2552. [MDSS_VSYNC_CLK] = &mdss_vsync_clk.clkr,
  2553. [MISC_AHB_CLK] = &misc_ahb_clk.clkr,
  2554. [MISC_CXO_CLK] = &misc_cxo_clk.clkr,
  2555. [MNOC_AHB_CLK] = &mnoc_ahb_clk.clkr,
  2556. [SNOC_DVM_AXI_CLK] = &snoc_dvm_axi_clk.clkr,
  2557. [THROTTLE_CAMSS_AXI_CLK] = &throttle_camss_axi_clk.clkr,
  2558. [THROTTLE_MDSS_AXI_CLK] = &throttle_mdss_axi_clk.clkr,
  2559. [THROTTLE_VIDEO_AXI_CLK] = &throttle_video_axi_clk.clkr,
  2560. [VIDEO_AHB_CLK] = &video_ahb_clk.clkr,
  2561. [VIDEO_AXI_CLK] = &video_axi_clk.clkr,
  2562. [VIDEO_CORE_CLK] = &video_core_clk.clkr,
  2563. [VIDEO_SUBCORE0_CLK] = &video_subcore0_clk.clkr,
  2564. [PCLK0_CLK_SRC] = &pclk0_clk_src.clkr,
  2565. [PCLK1_CLK_SRC] = &pclk1_clk_src.clkr,
  2566. [ROT_CLK_SRC] = &rot_clk_src.clkr,
  2567. [VFE0_CLK_SRC] = &vfe0_clk_src.clkr,
  2568. [VFE1_CLK_SRC] = &vfe1_clk_src.clkr,
  2569. [VIDEO_CORE_CLK_SRC] = &video_core_clk_src.clkr,
  2570. [VSYNC_CLK_SRC] = &vsync_clk_src.clkr,
  2571. [MDSS_BYTE1_INTF_DIV_CLK] = &mdss_byte1_intf_div_clk.clkr,
  2572. [AXI_CLK_SRC] = &axi_clk_src.clkr,
  2573. };
  2574. static struct gdsc *mmcc_sdm660_gdscs[] = {
  2575. [VENUS_GDSC] = &venus_gdsc,
  2576. [VENUS_CORE0_GDSC] = &venus_core0_gdsc,
  2577. [MDSS_GDSC] = &mdss_gdsc,
  2578. [CAMSS_TOP_GDSC] = &camss_top_gdsc,
  2579. [CAMSS_VFE0_GDSC] = &camss_vfe0_gdsc,
  2580. [CAMSS_VFE1_GDSC] = &camss_vfe1_gdsc,
  2581. [CAMSS_CPP_GDSC] = &camss_cpp_gdsc,
  2582. };
  2583. static const struct qcom_reset_map mmcc_660_resets[] = {
  2584. [CAMSS_MICRO_BCR] = { 0x3490 },
  2585. };
  2586. static const struct regmap_config mmcc_660_regmap_config = {
  2587. .reg_bits = 32,
  2588. .reg_stride = 4,
  2589. .val_bits = 32,
  2590. .max_register = 0x40000,
  2591. .fast_io = true,
  2592. };
  2593. static const struct qcom_cc_desc mmcc_660_desc = {
  2594. .config = &mmcc_660_regmap_config,
  2595. .clks = mmcc_660_clocks,
  2596. .num_clks = ARRAY_SIZE(mmcc_660_clocks),
  2597. .resets = mmcc_660_resets,
  2598. .num_resets = ARRAY_SIZE(mmcc_660_resets),
  2599. .gdscs = mmcc_sdm660_gdscs,
  2600. .num_gdscs = ARRAY_SIZE(mmcc_sdm660_gdscs),
  2601. };
  2602. static const struct of_device_id mmcc_660_match_table[] = {
  2603. { .compatible = "qcom,mmcc-sdm660" },
  2604. { .compatible = "qcom,mmcc-sdm630", .data = (void *)1UL },
  2605. { }
  2606. };
  2607. MODULE_DEVICE_TABLE(of, mmcc_660_match_table);
  2608. static void sdm630_clock_override(void)
  2609. {
  2610. /* SDM630 has only one DSI */
  2611. mmcc_660_desc.clks[BYTE1_CLK_SRC] = NULL;
  2612. mmcc_660_desc.clks[MDSS_BYTE1_CLK] = NULL;
  2613. mmcc_660_desc.clks[MDSS_BYTE1_INTF_DIV_CLK] = NULL;
  2614. mmcc_660_desc.clks[MDSS_BYTE1_INTF_CLK] = NULL;
  2615. mmcc_660_desc.clks[ESC1_CLK_SRC] = NULL;
  2616. mmcc_660_desc.clks[MDSS_ESC1_CLK] = NULL;
  2617. mmcc_660_desc.clks[PCLK1_CLK_SRC] = NULL;
  2618. mmcc_660_desc.clks[MDSS_PCLK1_CLK] = NULL;
  2619. }
  2620. static int mmcc_660_probe(struct platform_device *pdev)
  2621. {
  2622. const struct of_device_id *id;
  2623. struct regmap *regmap;
  2624. bool is_sdm630;
  2625. id = of_match_device(mmcc_660_match_table, &pdev->dev);
  2626. if (!id)
  2627. return -ENODEV;
  2628. is_sdm630 = !!(id->data);
  2629. regmap = qcom_cc_map(pdev, &mmcc_660_desc);
  2630. if (IS_ERR(regmap))
  2631. return PTR_ERR(regmap);
  2632. if (is_sdm630)
  2633. sdm630_clock_override();
  2634. clk_alpha_pll_configure(&mmpll3, regmap, &mmpll3_config);
  2635. clk_alpha_pll_configure(&mmpll4, regmap, &mmpll4_config);
  2636. clk_alpha_pll_configure(&mmpll5, regmap, &mmpll5_config);
  2637. clk_alpha_pll_configure(&mmpll7, regmap, &mmpll7_config);
  2638. clk_alpha_pll_configure(&mmpll8, regmap, &mmpll8_config);
  2639. clk_alpha_pll_configure(&mmpll10, regmap, &mmpll10_config);
  2640. return qcom_cc_really_probe(pdev, &mmcc_660_desc, regmap);
  2641. }
  2642. static struct platform_driver mmcc_660_driver = {
  2643. .probe = mmcc_660_probe,
  2644. .driver = {
  2645. .name = "mmcc-sdm660",
  2646. .of_match_table = mmcc_660_match_table,
  2647. },
  2648. };
  2649. module_platform_driver(mmcc_660_driver);
  2650. MODULE_DESCRIPTION("Qualcomm SDM630/SDM660 MMCC driver");
  2651. MODULE_LICENSE("GPL v2");