lcc-mdm9615.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2014, The Linux Foundation. All rights reserved.
  4. * Copyright (c) BayLibre, SAS.
  5. * Author : Neil Armstrong <[email protected]>
  6. */
  7. #include <linux/kernel.h>
  8. #include <linux/bitops.h>
  9. #include <linux/err.h>
  10. #include <linux/platform_device.h>
  11. #include <linux/module.h>
  12. #include <linux/of.h>
  13. #include <linux/of_device.h>
  14. #include <linux/clk-provider.h>
  15. #include <linux/regmap.h>
  16. #include <dt-bindings/clock/qcom,lcc-mdm9615.h>
  17. #include "common.h"
  18. #include "clk-regmap.h"
  19. #include "clk-pll.h"
  20. #include "clk-rcg.h"
  21. #include "clk-branch.h"
  22. #include "clk-regmap-divider.h"
  23. #include "clk-regmap-mux.h"
  24. static struct clk_pll pll4 = {
  25. .l_reg = 0x4,
  26. .m_reg = 0x8,
  27. .n_reg = 0xc,
  28. .config_reg = 0x14,
  29. .mode_reg = 0x0,
  30. .status_reg = 0x18,
  31. .status_bit = 16,
  32. .clkr.hw.init = &(struct clk_init_data){
  33. .name = "pll4",
  34. .parent_names = (const char *[]){ "cxo" },
  35. .num_parents = 1,
  36. .ops = &clk_pll_ops,
  37. },
  38. };
  39. enum {
  40. P_CXO,
  41. P_PLL4,
  42. };
  43. static const struct parent_map lcc_cxo_pll4_map[] = {
  44. { P_CXO, 0 },
  45. { P_PLL4, 2 }
  46. };
  47. static const char * const lcc_cxo_pll4[] = {
  48. "cxo",
  49. "pll4_vote",
  50. };
  51. static struct freq_tbl clk_tbl_aif_osr_492[] = {
  52. { 512000, P_PLL4, 4, 1, 240 },
  53. { 768000, P_PLL4, 4, 1, 160 },
  54. { 1024000, P_PLL4, 4, 1, 120 },
  55. { 1536000, P_PLL4, 4, 1, 80 },
  56. { 2048000, P_PLL4, 4, 1, 60 },
  57. { 3072000, P_PLL4, 4, 1, 40 },
  58. { 4096000, P_PLL4, 4, 1, 30 },
  59. { 6144000, P_PLL4, 4, 1, 20 },
  60. { 8192000, P_PLL4, 4, 1, 15 },
  61. { 12288000, P_PLL4, 4, 1, 10 },
  62. { 24576000, P_PLL4, 4, 1, 5 },
  63. { 27000000, P_CXO, 1, 0, 0 },
  64. { }
  65. };
  66. static struct freq_tbl clk_tbl_aif_osr_393[] = {
  67. { 512000, P_PLL4, 4, 1, 192 },
  68. { 768000, P_PLL4, 4, 1, 128 },
  69. { 1024000, P_PLL4, 4, 1, 96 },
  70. { 1536000, P_PLL4, 4, 1, 64 },
  71. { 2048000, P_PLL4, 4, 1, 48 },
  72. { 3072000, P_PLL4, 4, 1, 32 },
  73. { 4096000, P_PLL4, 4, 1, 24 },
  74. { 6144000, P_PLL4, 4, 1, 16 },
  75. { 8192000, P_PLL4, 4, 1, 12 },
  76. { 12288000, P_PLL4, 4, 1, 8 },
  77. { 24576000, P_PLL4, 4, 1, 4 },
  78. { 27000000, P_CXO, 1, 0, 0 },
  79. { }
  80. };
  81. static struct clk_rcg mi2s_osr_src = {
  82. .ns_reg = 0x48,
  83. .md_reg = 0x4c,
  84. .mn = {
  85. .mnctr_en_bit = 8,
  86. .mnctr_reset_bit = 7,
  87. .mnctr_mode_shift = 5,
  88. .n_val_shift = 24,
  89. .m_val_shift = 8,
  90. .width = 8,
  91. },
  92. .p = {
  93. .pre_div_shift = 3,
  94. .pre_div_width = 2,
  95. },
  96. .s = {
  97. .src_sel_shift = 0,
  98. .parent_map = lcc_cxo_pll4_map,
  99. },
  100. .freq_tbl = clk_tbl_aif_osr_393,
  101. .clkr = {
  102. .enable_reg = 0x48,
  103. .enable_mask = BIT(9),
  104. .hw.init = &(struct clk_init_data){
  105. .name = "mi2s_osr_src",
  106. .parent_names = lcc_cxo_pll4,
  107. .num_parents = 2,
  108. .ops = &clk_rcg_ops,
  109. .flags = CLK_SET_RATE_GATE,
  110. },
  111. },
  112. };
  113. static const char * const lcc_mi2s_parents[] = {
  114. "mi2s_osr_src",
  115. };
  116. static struct clk_branch mi2s_osr_clk = {
  117. .halt_reg = 0x50,
  118. .halt_bit = 1,
  119. .halt_check = BRANCH_HALT_ENABLE,
  120. .clkr = {
  121. .enable_reg = 0x48,
  122. .enable_mask = BIT(17),
  123. .hw.init = &(struct clk_init_data){
  124. .name = "mi2s_osr_clk",
  125. .parent_names = lcc_mi2s_parents,
  126. .num_parents = 1,
  127. .ops = &clk_branch_ops,
  128. .flags = CLK_SET_RATE_PARENT,
  129. },
  130. },
  131. };
  132. static struct clk_regmap_div mi2s_div_clk = {
  133. .reg = 0x48,
  134. .shift = 10,
  135. .width = 4,
  136. .clkr = {
  137. .enable_reg = 0x48,
  138. .enable_mask = BIT(15),
  139. .hw.init = &(struct clk_init_data){
  140. .name = "mi2s_div_clk",
  141. .parent_names = lcc_mi2s_parents,
  142. .num_parents = 1,
  143. .ops = &clk_regmap_div_ops,
  144. },
  145. },
  146. };
  147. static struct clk_branch mi2s_bit_div_clk = {
  148. .halt_reg = 0x50,
  149. .halt_bit = 0,
  150. .halt_check = BRANCH_HALT_ENABLE,
  151. .clkr = {
  152. .enable_reg = 0x48,
  153. .enable_mask = BIT(15),
  154. .hw.init = &(struct clk_init_data){
  155. .name = "mi2s_bit_div_clk",
  156. .parent_names = (const char *[]){ "mi2s_div_clk" },
  157. .num_parents = 1,
  158. .ops = &clk_branch_ops,
  159. .flags = CLK_SET_RATE_PARENT,
  160. },
  161. },
  162. };
  163. static struct clk_regmap_mux mi2s_bit_clk = {
  164. .reg = 0x48,
  165. .shift = 14,
  166. .width = 1,
  167. .clkr = {
  168. .hw.init = &(struct clk_init_data){
  169. .name = "mi2s_bit_clk",
  170. .parent_names = (const char *[]){
  171. "mi2s_bit_div_clk",
  172. "mi2s_codec_clk",
  173. },
  174. .num_parents = 2,
  175. .ops = &clk_regmap_mux_closest_ops,
  176. .flags = CLK_SET_RATE_PARENT,
  177. },
  178. },
  179. };
  180. #define CLK_AIF_OSR_DIV(prefix, _ns, _md, hr) \
  181. static struct clk_rcg prefix##_osr_src = { \
  182. .ns_reg = _ns, \
  183. .md_reg = _md, \
  184. .mn = { \
  185. .mnctr_en_bit = 8, \
  186. .mnctr_reset_bit = 7, \
  187. .mnctr_mode_shift = 5, \
  188. .n_val_shift = 24, \
  189. .m_val_shift = 8, \
  190. .width = 8, \
  191. }, \
  192. .p = { \
  193. .pre_div_shift = 3, \
  194. .pre_div_width = 2, \
  195. }, \
  196. .s = { \
  197. .src_sel_shift = 0, \
  198. .parent_map = lcc_cxo_pll4_map, \
  199. }, \
  200. .freq_tbl = clk_tbl_aif_osr_393, \
  201. .clkr = { \
  202. .enable_reg = _ns, \
  203. .enable_mask = BIT(9), \
  204. .hw.init = &(struct clk_init_data){ \
  205. .name = #prefix "_osr_src", \
  206. .parent_names = lcc_cxo_pll4, \
  207. .num_parents = 2, \
  208. .ops = &clk_rcg_ops, \
  209. .flags = CLK_SET_RATE_GATE, \
  210. }, \
  211. }, \
  212. }; \
  213. \
  214. static const char * const lcc_##prefix##_parents[] = { \
  215. #prefix "_osr_src", \
  216. }; \
  217. \
  218. static struct clk_branch prefix##_osr_clk = { \
  219. .halt_reg = hr, \
  220. .halt_bit = 1, \
  221. .halt_check = BRANCH_HALT_ENABLE, \
  222. .clkr = { \
  223. .enable_reg = _ns, \
  224. .enable_mask = BIT(21), \
  225. .hw.init = &(struct clk_init_data){ \
  226. .name = #prefix "_osr_clk", \
  227. .parent_names = lcc_##prefix##_parents, \
  228. .num_parents = 1, \
  229. .ops = &clk_branch_ops, \
  230. .flags = CLK_SET_RATE_PARENT, \
  231. }, \
  232. }, \
  233. }; \
  234. \
  235. static struct clk_regmap_div prefix##_div_clk = { \
  236. .reg = _ns, \
  237. .shift = 10, \
  238. .width = 8, \
  239. .clkr = { \
  240. .hw.init = &(struct clk_init_data){ \
  241. .name = #prefix "_div_clk", \
  242. .parent_names = lcc_##prefix##_parents, \
  243. .num_parents = 1, \
  244. .ops = &clk_regmap_div_ops, \
  245. }, \
  246. }, \
  247. }; \
  248. \
  249. static struct clk_branch prefix##_bit_div_clk = { \
  250. .halt_reg = hr, \
  251. .halt_bit = 0, \
  252. .halt_check = BRANCH_HALT_ENABLE, \
  253. .clkr = { \
  254. .enable_reg = _ns, \
  255. .enable_mask = BIT(19), \
  256. .hw.init = &(struct clk_init_data){ \
  257. .name = #prefix "_bit_div_clk", \
  258. .parent_names = (const char *[]){ \
  259. #prefix "_div_clk" \
  260. }, \
  261. .num_parents = 1, \
  262. .ops = &clk_branch_ops, \
  263. .flags = CLK_SET_RATE_PARENT, \
  264. }, \
  265. }, \
  266. }; \
  267. \
  268. static struct clk_regmap_mux prefix##_bit_clk = { \
  269. .reg = _ns, \
  270. .shift = 18, \
  271. .width = 1, \
  272. .clkr = { \
  273. .hw.init = &(struct clk_init_data){ \
  274. .name = #prefix "_bit_clk", \
  275. .parent_names = (const char *[]){ \
  276. #prefix "_bit_div_clk", \
  277. #prefix "_codec_clk", \
  278. }, \
  279. .num_parents = 2, \
  280. .ops = &clk_regmap_mux_closest_ops, \
  281. .flags = CLK_SET_RATE_PARENT, \
  282. }, \
  283. }, \
  284. }
  285. CLK_AIF_OSR_DIV(codec_i2s_mic, 0x60, 0x64, 0x68);
  286. CLK_AIF_OSR_DIV(spare_i2s_mic, 0x78, 0x7c, 0x80);
  287. CLK_AIF_OSR_DIV(codec_i2s_spkr, 0x6c, 0x70, 0x74);
  288. CLK_AIF_OSR_DIV(spare_i2s_spkr, 0x84, 0x88, 0x8c);
  289. static struct freq_tbl clk_tbl_pcm_492[] = {
  290. { 256000, P_PLL4, 4, 1, 480 },
  291. { 512000, P_PLL4, 4, 1, 240 },
  292. { 768000, P_PLL4, 4, 1, 160 },
  293. { 1024000, P_PLL4, 4, 1, 120 },
  294. { 1536000, P_PLL4, 4, 1, 80 },
  295. { 2048000, P_PLL4, 4, 1, 60 },
  296. { 3072000, P_PLL4, 4, 1, 40 },
  297. { 4096000, P_PLL4, 4, 1, 30 },
  298. { 6144000, P_PLL4, 4, 1, 20 },
  299. { 8192000, P_PLL4, 4, 1, 15 },
  300. { 12288000, P_PLL4, 4, 1, 10 },
  301. { 24576000, P_PLL4, 4, 1, 5 },
  302. { 27000000, P_CXO, 1, 0, 0 },
  303. { }
  304. };
  305. static struct freq_tbl clk_tbl_pcm_393[] = {
  306. { 256000, P_PLL4, 4, 1, 384 },
  307. { 512000, P_PLL4, 4, 1, 192 },
  308. { 768000, P_PLL4, 4, 1, 128 },
  309. { 1024000, P_PLL4, 4, 1, 96 },
  310. { 1536000, P_PLL4, 4, 1, 64 },
  311. { 2048000, P_PLL4, 4, 1, 48 },
  312. { 3072000, P_PLL4, 4, 1, 32 },
  313. { 4096000, P_PLL4, 4, 1, 24 },
  314. { 6144000, P_PLL4, 4, 1, 16 },
  315. { 8192000, P_PLL4, 4, 1, 12 },
  316. { 12288000, P_PLL4, 4, 1, 8 },
  317. { 24576000, P_PLL4, 4, 1, 4 },
  318. { 27000000, P_CXO, 1, 0, 0 },
  319. { }
  320. };
  321. static struct clk_rcg pcm_src = {
  322. .ns_reg = 0x54,
  323. .md_reg = 0x58,
  324. .mn = {
  325. .mnctr_en_bit = 8,
  326. .mnctr_reset_bit = 7,
  327. .mnctr_mode_shift = 5,
  328. .n_val_shift = 16,
  329. .m_val_shift = 16,
  330. .width = 16,
  331. },
  332. .p = {
  333. .pre_div_shift = 3,
  334. .pre_div_width = 2,
  335. },
  336. .s = {
  337. .src_sel_shift = 0,
  338. .parent_map = lcc_cxo_pll4_map,
  339. },
  340. .freq_tbl = clk_tbl_pcm_393,
  341. .clkr = {
  342. .enable_reg = 0x54,
  343. .enable_mask = BIT(9),
  344. .hw.init = &(struct clk_init_data){
  345. .name = "pcm_src",
  346. .parent_names = lcc_cxo_pll4,
  347. .num_parents = 2,
  348. .ops = &clk_rcg_ops,
  349. .flags = CLK_SET_RATE_GATE,
  350. },
  351. },
  352. };
  353. static struct clk_branch pcm_clk_out = {
  354. .halt_reg = 0x5c,
  355. .halt_bit = 0,
  356. .halt_check = BRANCH_HALT_ENABLE,
  357. .clkr = {
  358. .enable_reg = 0x54,
  359. .enable_mask = BIT(11),
  360. .hw.init = &(struct clk_init_data){
  361. .name = "pcm_clk_out",
  362. .parent_names = (const char *[]){ "pcm_src" },
  363. .num_parents = 1,
  364. .ops = &clk_branch_ops,
  365. .flags = CLK_SET_RATE_PARENT,
  366. },
  367. },
  368. };
  369. static struct clk_regmap_mux pcm_clk = {
  370. .reg = 0x54,
  371. .shift = 10,
  372. .width = 1,
  373. .clkr = {
  374. .hw.init = &(struct clk_init_data){
  375. .name = "pcm_clk",
  376. .parent_names = (const char *[]){
  377. "pcm_clk_out",
  378. "pcm_codec_clk",
  379. },
  380. .num_parents = 2,
  381. .ops = &clk_regmap_mux_closest_ops,
  382. .flags = CLK_SET_RATE_PARENT,
  383. },
  384. },
  385. };
  386. static struct clk_rcg slimbus_src = {
  387. .ns_reg = 0xcc,
  388. .md_reg = 0xd0,
  389. .mn = {
  390. .mnctr_en_bit = 8,
  391. .mnctr_reset_bit = 7,
  392. .mnctr_mode_shift = 5,
  393. .n_val_shift = 24,
  394. .m_val_shift = 8,
  395. .width = 8,
  396. },
  397. .p = {
  398. .pre_div_shift = 3,
  399. .pre_div_width = 2,
  400. },
  401. .s = {
  402. .src_sel_shift = 0,
  403. .parent_map = lcc_cxo_pll4_map,
  404. },
  405. .freq_tbl = clk_tbl_aif_osr_393,
  406. .clkr = {
  407. .enable_reg = 0xcc,
  408. .enable_mask = BIT(9),
  409. .hw.init = &(struct clk_init_data){
  410. .name = "slimbus_src",
  411. .parent_names = lcc_cxo_pll4,
  412. .num_parents = 2,
  413. .ops = &clk_rcg_ops,
  414. .flags = CLK_SET_RATE_GATE,
  415. },
  416. },
  417. };
  418. static const char * const lcc_slimbus_parents[] = {
  419. "slimbus_src",
  420. };
  421. static struct clk_branch audio_slimbus_clk = {
  422. .halt_reg = 0xd4,
  423. .halt_bit = 0,
  424. .halt_check = BRANCH_HALT_ENABLE,
  425. .clkr = {
  426. .enable_reg = 0xcc,
  427. .enable_mask = BIT(10),
  428. .hw.init = &(struct clk_init_data){
  429. .name = "audio_slimbus_clk",
  430. .parent_names = lcc_slimbus_parents,
  431. .num_parents = 1,
  432. .ops = &clk_branch_ops,
  433. .flags = CLK_SET_RATE_PARENT,
  434. },
  435. },
  436. };
  437. static struct clk_branch sps_slimbus_clk = {
  438. .halt_reg = 0xd4,
  439. .halt_bit = 1,
  440. .halt_check = BRANCH_HALT_ENABLE,
  441. .clkr = {
  442. .enable_reg = 0xcc,
  443. .enable_mask = BIT(12),
  444. .hw.init = &(struct clk_init_data){
  445. .name = "sps_slimbus_clk",
  446. .parent_names = lcc_slimbus_parents,
  447. .num_parents = 1,
  448. .ops = &clk_branch_ops,
  449. .flags = CLK_SET_RATE_PARENT,
  450. },
  451. },
  452. };
  453. static struct clk_regmap *lcc_mdm9615_clks[] = {
  454. [PLL4] = &pll4.clkr,
  455. [MI2S_OSR_SRC] = &mi2s_osr_src.clkr,
  456. [MI2S_OSR_CLK] = &mi2s_osr_clk.clkr,
  457. [MI2S_DIV_CLK] = &mi2s_div_clk.clkr,
  458. [MI2S_BIT_DIV_CLK] = &mi2s_bit_div_clk.clkr,
  459. [MI2S_BIT_CLK] = &mi2s_bit_clk.clkr,
  460. [PCM_SRC] = &pcm_src.clkr,
  461. [PCM_CLK_OUT] = &pcm_clk_out.clkr,
  462. [PCM_CLK] = &pcm_clk.clkr,
  463. [SLIMBUS_SRC] = &slimbus_src.clkr,
  464. [AUDIO_SLIMBUS_CLK] = &audio_slimbus_clk.clkr,
  465. [SPS_SLIMBUS_CLK] = &sps_slimbus_clk.clkr,
  466. [CODEC_I2S_MIC_OSR_SRC] = &codec_i2s_mic_osr_src.clkr,
  467. [CODEC_I2S_MIC_OSR_CLK] = &codec_i2s_mic_osr_clk.clkr,
  468. [CODEC_I2S_MIC_DIV_CLK] = &codec_i2s_mic_div_clk.clkr,
  469. [CODEC_I2S_MIC_BIT_DIV_CLK] = &codec_i2s_mic_bit_div_clk.clkr,
  470. [CODEC_I2S_MIC_BIT_CLK] = &codec_i2s_mic_bit_clk.clkr,
  471. [SPARE_I2S_MIC_OSR_SRC] = &spare_i2s_mic_osr_src.clkr,
  472. [SPARE_I2S_MIC_OSR_CLK] = &spare_i2s_mic_osr_clk.clkr,
  473. [SPARE_I2S_MIC_DIV_CLK] = &spare_i2s_mic_div_clk.clkr,
  474. [SPARE_I2S_MIC_BIT_DIV_CLK] = &spare_i2s_mic_bit_div_clk.clkr,
  475. [SPARE_I2S_MIC_BIT_CLK] = &spare_i2s_mic_bit_clk.clkr,
  476. [CODEC_I2S_SPKR_OSR_SRC] = &codec_i2s_spkr_osr_src.clkr,
  477. [CODEC_I2S_SPKR_OSR_CLK] = &codec_i2s_spkr_osr_clk.clkr,
  478. [CODEC_I2S_SPKR_DIV_CLK] = &codec_i2s_spkr_div_clk.clkr,
  479. [CODEC_I2S_SPKR_BIT_DIV_CLK] = &codec_i2s_spkr_bit_div_clk.clkr,
  480. [CODEC_I2S_SPKR_BIT_CLK] = &codec_i2s_spkr_bit_clk.clkr,
  481. [SPARE_I2S_SPKR_OSR_SRC] = &spare_i2s_spkr_osr_src.clkr,
  482. [SPARE_I2S_SPKR_OSR_CLK] = &spare_i2s_spkr_osr_clk.clkr,
  483. [SPARE_I2S_SPKR_DIV_CLK] = &spare_i2s_spkr_div_clk.clkr,
  484. [SPARE_I2S_SPKR_BIT_DIV_CLK] = &spare_i2s_spkr_bit_div_clk.clkr,
  485. [SPARE_I2S_SPKR_BIT_CLK] = &spare_i2s_spkr_bit_clk.clkr,
  486. };
  487. static const struct regmap_config lcc_mdm9615_regmap_config = {
  488. .reg_bits = 32,
  489. .reg_stride = 4,
  490. .val_bits = 32,
  491. .max_register = 0xfc,
  492. .fast_io = true,
  493. };
  494. static const struct qcom_cc_desc lcc_mdm9615_desc = {
  495. .config = &lcc_mdm9615_regmap_config,
  496. .clks = lcc_mdm9615_clks,
  497. .num_clks = ARRAY_SIZE(lcc_mdm9615_clks),
  498. };
  499. static const struct of_device_id lcc_mdm9615_match_table[] = {
  500. { .compatible = "qcom,lcc-mdm9615" },
  501. { }
  502. };
  503. MODULE_DEVICE_TABLE(of, lcc_mdm9615_match_table);
  504. static int lcc_mdm9615_probe(struct platform_device *pdev)
  505. {
  506. u32 val;
  507. struct regmap *regmap;
  508. regmap = qcom_cc_map(pdev, &lcc_mdm9615_desc);
  509. if (IS_ERR(regmap))
  510. return PTR_ERR(regmap);
  511. /* Use the correct frequency plan depending on speed of PLL4 */
  512. regmap_read(regmap, 0x4, &val);
  513. if (val == 0x12) {
  514. slimbus_src.freq_tbl = clk_tbl_aif_osr_492;
  515. mi2s_osr_src.freq_tbl = clk_tbl_aif_osr_492;
  516. codec_i2s_mic_osr_src.freq_tbl = clk_tbl_aif_osr_492;
  517. spare_i2s_mic_osr_src.freq_tbl = clk_tbl_aif_osr_492;
  518. codec_i2s_spkr_osr_src.freq_tbl = clk_tbl_aif_osr_492;
  519. spare_i2s_spkr_osr_src.freq_tbl = clk_tbl_aif_osr_492;
  520. pcm_src.freq_tbl = clk_tbl_pcm_492;
  521. }
  522. /* Enable PLL4 source on the LPASS Primary PLL Mux */
  523. regmap_write(regmap, 0xc4, 0x1);
  524. return qcom_cc_really_probe(pdev, &lcc_mdm9615_desc, regmap);
  525. }
  526. static struct platform_driver lcc_mdm9615_driver = {
  527. .probe = lcc_mdm9615_probe,
  528. .driver = {
  529. .name = "lcc-mdm9615",
  530. .of_match_table = lcc_mdm9615_match_table,
  531. },
  532. };
  533. module_platform_driver(lcc_mdm9615_driver);
  534. MODULE_DESCRIPTION("QCOM LCC MDM9615 Driver");
  535. MODULE_LICENSE("GPL v2");
  536. MODULE_ALIAS("platform:lcc-mdm9615");