gpucc-sc7180.c 6.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2019, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/clk-provider.h>
  6. #include <linux/module.h>
  7. #include <linux/platform_device.h>
  8. #include <linux/regmap.h>
  9. #include <dt-bindings/clock/qcom,gpucc-sc7180.h>
  10. #include "clk-alpha-pll.h"
  11. #include "clk-branch.h"
  12. #include "clk-rcg.h"
  13. #include "clk-regmap.h"
  14. #include "common.h"
  15. #include "gdsc.h"
  16. #define CX_GMU_CBCR_SLEEP_MASK 0xF
  17. #define CX_GMU_CBCR_SLEEP_SHIFT 4
  18. #define CX_GMU_CBCR_WAKE_MASK 0xF
  19. #define CX_GMU_CBCR_WAKE_SHIFT 8
  20. #define CLK_DIS_WAIT_SHIFT 12
  21. #define CLK_DIS_WAIT_MASK (0xf << CLK_DIS_WAIT_SHIFT)
  22. enum {
  23. P_BI_TCXO,
  24. P_GPLL0_OUT_MAIN,
  25. P_GPLL0_OUT_MAIN_DIV,
  26. P_GPU_CC_PLL1_OUT_MAIN,
  27. };
  28. static const struct pll_vco fabia_vco[] = {
  29. { 249600000, 2000000000, 0 },
  30. };
  31. static struct clk_alpha_pll gpu_cc_pll1 = {
  32. .offset = 0x100,
  33. .vco_table = fabia_vco,
  34. .num_vco = ARRAY_SIZE(fabia_vco),
  35. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  36. .clkr = {
  37. .hw.init = &(struct clk_init_data){
  38. .name = "gpu_cc_pll1",
  39. .parent_data = &(const struct clk_parent_data){
  40. .fw_name = "bi_tcxo",
  41. },
  42. .num_parents = 1,
  43. .ops = &clk_alpha_pll_fabia_ops,
  44. },
  45. },
  46. };
  47. static const struct parent_map gpu_cc_parent_map_0[] = {
  48. { P_BI_TCXO, 0 },
  49. { P_GPU_CC_PLL1_OUT_MAIN, 3 },
  50. { P_GPLL0_OUT_MAIN, 5 },
  51. { P_GPLL0_OUT_MAIN_DIV, 6 },
  52. };
  53. static const struct clk_parent_data gpu_cc_parent_data_0[] = {
  54. { .fw_name = "bi_tcxo" },
  55. { .hw = &gpu_cc_pll1.clkr.hw },
  56. { .fw_name = "gcc_gpu_gpll0_clk_src" },
  57. { .fw_name = "gcc_gpu_gpll0_div_clk_src" },
  58. };
  59. static const struct freq_tbl ftbl_gpu_cc_gmu_clk_src[] = {
  60. F(19200000, P_BI_TCXO, 1, 0, 0),
  61. F(200000000, P_GPLL0_OUT_MAIN_DIV, 1.5, 0, 0),
  62. { }
  63. };
  64. static struct clk_rcg2 gpu_cc_gmu_clk_src = {
  65. .cmd_rcgr = 0x1120,
  66. .mnd_width = 0,
  67. .hid_width = 5,
  68. .parent_map = gpu_cc_parent_map_0,
  69. .freq_tbl = ftbl_gpu_cc_gmu_clk_src,
  70. .clkr.hw.init = &(struct clk_init_data){
  71. .name = "gpu_cc_gmu_clk_src",
  72. .parent_data = gpu_cc_parent_data_0,
  73. .num_parents = ARRAY_SIZE(gpu_cc_parent_data_0),
  74. .flags = CLK_SET_RATE_PARENT,
  75. .ops = &clk_rcg2_shared_ops,
  76. },
  77. };
  78. static struct clk_branch gpu_cc_crc_ahb_clk = {
  79. .halt_reg = 0x107c,
  80. .halt_check = BRANCH_HALT_DELAY,
  81. .clkr = {
  82. .enable_reg = 0x107c,
  83. .enable_mask = BIT(0),
  84. .hw.init = &(struct clk_init_data){
  85. .name = "gpu_cc_crc_ahb_clk",
  86. .ops = &clk_branch2_ops,
  87. },
  88. },
  89. };
  90. static struct clk_branch gpu_cc_cx_gmu_clk = {
  91. .halt_reg = 0x1098,
  92. .halt_check = BRANCH_HALT,
  93. .clkr = {
  94. .enable_reg = 0x1098,
  95. .enable_mask = BIT(0),
  96. .hw.init = &(struct clk_init_data){
  97. .name = "gpu_cc_cx_gmu_clk",
  98. .parent_data = &(const struct clk_parent_data){
  99. .hw = &gpu_cc_gmu_clk_src.clkr.hw,
  100. },
  101. .num_parents = 1,
  102. .flags = CLK_SET_RATE_PARENT,
  103. .ops = &clk_branch2_ops,
  104. },
  105. },
  106. };
  107. static struct clk_branch gpu_cc_cx_snoc_dvm_clk = {
  108. .halt_reg = 0x108c,
  109. .halt_check = BRANCH_HALT_DELAY,
  110. .clkr = {
  111. .enable_reg = 0x108c,
  112. .enable_mask = BIT(0),
  113. .hw.init = &(struct clk_init_data){
  114. .name = "gpu_cc_cx_snoc_dvm_clk",
  115. .ops = &clk_branch2_ops,
  116. },
  117. },
  118. };
  119. static struct clk_branch gpu_cc_cxo_aon_clk = {
  120. .halt_reg = 0x1004,
  121. .halt_check = BRANCH_HALT_DELAY,
  122. .clkr = {
  123. .enable_reg = 0x1004,
  124. .enable_mask = BIT(0),
  125. .hw.init = &(struct clk_init_data){
  126. .name = "gpu_cc_cxo_aon_clk",
  127. .ops = &clk_branch2_ops,
  128. },
  129. },
  130. };
  131. static struct clk_branch gpu_cc_cxo_clk = {
  132. .halt_reg = 0x109c,
  133. .halt_check = BRANCH_HALT,
  134. .clkr = {
  135. .enable_reg = 0x109c,
  136. .enable_mask = BIT(0),
  137. .hw.init = &(struct clk_init_data){
  138. .name = "gpu_cc_cxo_clk",
  139. .ops = &clk_branch2_ops,
  140. },
  141. },
  142. };
  143. static struct gdsc cx_gdsc = {
  144. .gdscr = 0x106c,
  145. .gds_hw_ctrl = 0x1540,
  146. .pd = {
  147. .name = "cx_gdsc",
  148. },
  149. .pwrsts = PWRSTS_OFF_ON,
  150. .flags = VOTABLE,
  151. };
  152. static struct gdsc gx_gdsc = {
  153. .gdscr = 0x100c,
  154. .clamp_io_ctrl = 0x1508,
  155. .pd = {
  156. .name = "gx_gdsc",
  157. .power_on = gdsc_gx_do_nothing_enable,
  158. },
  159. .pwrsts = PWRSTS_OFF_ON,
  160. .flags = CLAMP_IO,
  161. };
  162. static struct gdsc *gpu_cc_sc7180_gdscs[] = {
  163. [CX_GDSC] = &cx_gdsc,
  164. [GX_GDSC] = &gx_gdsc,
  165. };
  166. static struct clk_regmap *gpu_cc_sc7180_clocks[] = {
  167. [GPU_CC_CXO_CLK] = &gpu_cc_cxo_clk.clkr,
  168. [GPU_CC_CRC_AHB_CLK] = &gpu_cc_crc_ahb_clk.clkr,
  169. [GPU_CC_CX_GMU_CLK] = &gpu_cc_cx_gmu_clk.clkr,
  170. [GPU_CC_CX_SNOC_DVM_CLK] = &gpu_cc_cx_snoc_dvm_clk.clkr,
  171. [GPU_CC_CXO_AON_CLK] = &gpu_cc_cxo_aon_clk.clkr,
  172. [GPU_CC_GMU_CLK_SRC] = &gpu_cc_gmu_clk_src.clkr,
  173. [GPU_CC_PLL1] = &gpu_cc_pll1.clkr,
  174. };
  175. static const struct regmap_config gpu_cc_sc7180_regmap_config = {
  176. .reg_bits = 32,
  177. .reg_stride = 4,
  178. .val_bits = 32,
  179. .max_register = 0x8008,
  180. .fast_io = true,
  181. };
  182. static const struct qcom_cc_desc gpu_cc_sc7180_desc = {
  183. .config = &gpu_cc_sc7180_regmap_config,
  184. .clks = gpu_cc_sc7180_clocks,
  185. .num_clks = ARRAY_SIZE(gpu_cc_sc7180_clocks),
  186. .gdscs = gpu_cc_sc7180_gdscs,
  187. .num_gdscs = ARRAY_SIZE(gpu_cc_sc7180_gdscs),
  188. };
  189. static const struct of_device_id gpu_cc_sc7180_match_table[] = {
  190. { .compatible = "qcom,sc7180-gpucc" },
  191. { }
  192. };
  193. MODULE_DEVICE_TABLE(of, gpu_cc_sc7180_match_table);
  194. static int gpu_cc_sc7180_probe(struct platform_device *pdev)
  195. {
  196. struct regmap *regmap;
  197. struct alpha_pll_config gpu_cc_pll_config = {};
  198. unsigned int value, mask;
  199. regmap = qcom_cc_map(pdev, &gpu_cc_sc7180_desc);
  200. if (IS_ERR(regmap))
  201. return PTR_ERR(regmap);
  202. /* 360MHz Configuration */
  203. gpu_cc_pll_config.l = 0x12;
  204. gpu_cc_pll_config.alpha = 0xc000;
  205. gpu_cc_pll_config.config_ctl_val = 0x20485699;
  206. gpu_cc_pll_config.config_ctl_hi_val = 0x00002067;
  207. gpu_cc_pll_config.user_ctl_val = 0x00000001;
  208. gpu_cc_pll_config.user_ctl_hi_val = 0x00004805;
  209. gpu_cc_pll_config.test_ctl_hi_val = 0x40000000;
  210. clk_fabia_pll_configure(&gpu_cc_pll1, regmap, &gpu_cc_pll_config);
  211. /* Recommended WAKEUP/SLEEP settings for the gpu_cc_cx_gmu_clk */
  212. mask = CX_GMU_CBCR_WAKE_MASK << CX_GMU_CBCR_WAKE_SHIFT;
  213. mask |= CX_GMU_CBCR_SLEEP_MASK << CX_GMU_CBCR_SLEEP_SHIFT;
  214. value = 0xF << CX_GMU_CBCR_WAKE_SHIFT | 0xF << CX_GMU_CBCR_SLEEP_SHIFT;
  215. regmap_update_bits(regmap, 0x1098, mask, value);
  216. /* Configure clk_dis_wait for gpu_cx_gdsc */
  217. regmap_update_bits(regmap, 0x106c, CLK_DIS_WAIT_MASK,
  218. 8 << CLK_DIS_WAIT_SHIFT);
  219. return qcom_cc_really_probe(pdev, &gpu_cc_sc7180_desc, regmap);
  220. }
  221. static struct platform_driver gpu_cc_sc7180_driver = {
  222. .probe = gpu_cc_sc7180_probe,
  223. .driver = {
  224. .name = "sc7180-gpucc",
  225. .of_match_table = gpu_cc_sc7180_match_table,
  226. },
  227. };
  228. static int __init gpu_cc_sc7180_init(void)
  229. {
  230. return platform_driver_register(&gpu_cc_sc7180_driver);
  231. }
  232. subsys_initcall(gpu_cc_sc7180_init);
  233. static void __exit gpu_cc_sc7180_exit(void)
  234. {
  235. platform_driver_unregister(&gpu_cc_sc7180_driver);
  236. }
  237. module_exit(gpu_cc_sc7180_exit);
  238. MODULE_DESCRIPTION("QTI GPU_CC SC7180 Driver");
  239. MODULE_LICENSE("GPL v2");