gpucc-blair.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2023, Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #include <linux/clk-provider.h>
  7. #include <linux/err.h>
  8. #include <linux/kernel.h>
  9. #include <linux/module.h>
  10. #include <linux/of_device.h>
  11. #include <linux/of.h>
  12. #include <linux/regmap.h>
  13. #include <dt-bindings/clock/qcom,gpucc-blair.h>
  14. #include "clk-alpha-pll.h"
  15. #include "clk-branch.h"
  16. #include "clk-rcg.h"
  17. #include "clk-regmap.h"
  18. #include "common.h"
  19. #include "reset.h"
  20. #include "vdd-level-holi.h"
  21. static DEFINE_VDD_REGULATORS(vdd_cx, VDD_HIGH_L1 + 1, 1, vdd_corner);
  22. static DEFINE_VDD_REGULATORS(vdd_mx, VDD_HIGH_L1 + 1, 1, vdd_corner);
  23. static DEFINE_VDD_REGULATORS(vdd_gx, VDD_HIGH_L1 + 1, 1, vdd_corner);
  24. static struct clk_vdd_class *gpu_cc_blair_regulators[] = {
  25. &vdd_cx,
  26. &vdd_mx,
  27. &vdd_gx,
  28. };
  29. enum {
  30. P_BI_TCXO,
  31. P_GCC_GPU_GPLL0_CLK_SRC,
  32. P_GCC_GPU_GPLL0_DIV_CLK_SRC,
  33. P_GPU_CC_PLL0_OUT_EVEN,
  34. P_GPU_CC_PLL0_OUT_MAIN,
  35. P_GPU_CC_PLL0_OUT_ODD,
  36. P_GPU_CC_PLL1_OUT_EVEN,
  37. P_GPU_CC_PLL1_OUT_MAIN,
  38. P_GPU_CC_PLL1_OUT_ODD,
  39. };
  40. static struct pll_vco lucid_vco[] = {
  41. { 249600000, 2000000000, 0 },
  42. };
  43. /* 532MHz Configuration */
  44. static const struct alpha_pll_config gpu_cc_pll0_config = {
  45. .l = 0x1B,
  46. .alpha = 0xB555,
  47. .config_ctl_val = 0x20485699,
  48. .config_ctl_hi_val = 0x00002261,
  49. .config_ctl_hi1_val = 0x329A299C,
  50. .user_ctl_val = 0x00000001,
  51. .user_ctl_hi_val = 0x00000805,
  52. .user_ctl_hi1_val = 0x00000000,
  53. };
  54. static struct clk_alpha_pll gpu_cc_pll0 = {
  55. .offset = 0x0,
  56. .vco_table = lucid_vco,
  57. .num_vco = ARRAY_SIZE(lucid_vco),
  58. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  59. .clkr = {
  60. .hw.init = &(const struct clk_init_data){
  61. .name = "gpu_cc_pll0",
  62. .parent_data = &(const struct clk_parent_data){
  63. .fw_name = "bi_tcxo",
  64. },
  65. .num_parents = 1,
  66. .ops = &clk_alpha_pll_lucid_ops,
  67. },
  68. .vdd_data = {
  69. .vdd_class = &vdd_mx,
  70. .num_rate_max = VDD_NUM,
  71. .rate_max = (unsigned long[VDD_NUM]) {
  72. [VDD_MIN] = 615000000,
  73. [VDD_LOW] = 1066000000,
  74. [VDD_LOW_L1] = 1500000000,
  75. [VDD_NOMINAL] = 1750000000,
  76. [VDD_HIGH] = 2000000000},
  77. },
  78. },
  79. };
  80. /* 514MHz Configuration */
  81. static const struct alpha_pll_config gpu_cc_pll1_config = {
  82. .l = 0x1A,
  83. .alpha = 0xC555,
  84. .config_ctl_val = 0x20485699,
  85. .config_ctl_hi_val = 0x00002261,
  86. .config_ctl_hi1_val = 0x329A299C,
  87. .user_ctl_val = 0x00000001,
  88. .user_ctl_hi_val = 0x00000805,
  89. .user_ctl_hi1_val = 0x00000000,
  90. };
  91. static struct clk_alpha_pll gpu_cc_pll1 = {
  92. .offset = 0x100,
  93. .vco_table = lucid_vco,
  94. .num_vco = ARRAY_SIZE(lucid_vco),
  95. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  96. .clkr = {
  97. .hw.init = &(const struct clk_init_data){
  98. .name = "gpu_cc_pll1",
  99. .parent_data = &(const struct clk_parent_data){
  100. .fw_name = "bi_tcxo",
  101. },
  102. .num_parents = 1,
  103. .ops = &clk_alpha_pll_lucid_ops,
  104. },
  105. .vdd_data = {
  106. .vdd_class = &vdd_mx,
  107. .num_rate_max = VDD_NUM,
  108. .rate_max = (unsigned long[VDD_NUM]) {
  109. [VDD_MIN] = 615000000,
  110. [VDD_LOW] = 1066000000,
  111. [VDD_LOW_L1] = 1500000000,
  112. [VDD_NOMINAL] = 1750000000,
  113. [VDD_HIGH] = 2000000000},
  114. },
  115. },
  116. };
  117. static const struct parent_map gpu_cc_parent_map_0[] = {
  118. { P_BI_TCXO, 0 },
  119. { P_GPU_CC_PLL0_OUT_MAIN, 1 },
  120. { P_GPU_CC_PLL1_OUT_MAIN, 3 },
  121. { P_GCC_GPU_GPLL0_CLK_SRC, 5 },
  122. { P_GCC_GPU_GPLL0_DIV_CLK_SRC, 6 },
  123. };
  124. static const struct clk_parent_data gpu_cc_parent_data_0[] = {
  125. { .fw_name = "bi_tcxo" },
  126. { .hw = &gpu_cc_pll0.clkr.hw },
  127. { .hw = &gpu_cc_pll1.clkr.hw },
  128. { .fw_name = "gcc_gpu_gpll0_clk_src" },
  129. { .fw_name = "gcc_gpu_gpll0_div_clk_src" },
  130. };
  131. static const struct parent_map gpu_cc_parent_map_1[] = {
  132. { P_BI_TCXO, 0 },
  133. { P_GPU_CC_PLL0_OUT_EVEN, 1 },
  134. { P_GPU_CC_PLL0_OUT_ODD, 2 },
  135. { P_GPU_CC_PLL1_OUT_EVEN, 3 },
  136. { P_GPU_CC_PLL1_OUT_ODD, 4 },
  137. { P_GCC_GPU_GPLL0_CLK_SRC, 5 },
  138. };
  139. static const struct clk_parent_data gpu_cc_parent_data_1[] = {
  140. { .fw_name = "bi_tcxo" },
  141. { .hw = &gpu_cc_pll0.clkr.hw },
  142. { .hw = &gpu_cc_pll0.clkr.hw },
  143. { .hw = &gpu_cc_pll1.clkr.hw },
  144. { .hw = &gpu_cc_pll1.clkr.hw },
  145. { .fw_name = "gcc_gpu_gpll0_clk_src" },
  146. };
  147. static const struct parent_map gpu_cc_parent_map_2[] = {
  148. { P_BI_TCXO, 0 },
  149. { P_GCC_GPU_GPLL0_CLK_SRC, 5 },
  150. { P_GCC_GPU_GPLL0_DIV_CLK_SRC, 6 },
  151. };
  152. static const struct clk_parent_data gpu_cc_parent_data_2[] = {
  153. { .fw_name = "bi_tcxo" },
  154. { .fw_name = "gcc_gpu_gpll0_clk_src" },
  155. { .fw_name = "gcc_gpu_gpll0_div_clk_src" },
  156. };
  157. static const struct freq_tbl ftbl_gpu_cc_gmu_clk_src[] = {
  158. F(200000000, P_GCC_GPU_GPLL0_DIV_CLK_SRC, 1.5, 0, 0),
  159. { }
  160. };
  161. static struct clk_rcg2 gpu_cc_gmu_clk_src = {
  162. .cmd_rcgr = 0x1120,
  163. .mnd_width = 0,
  164. .hid_width = 5,
  165. .parent_map = gpu_cc_parent_map_0,
  166. .freq_tbl = ftbl_gpu_cc_gmu_clk_src,
  167. .enable_safe_config = true,
  168. .clkr.hw.init = &(const struct clk_init_data){
  169. .name = "gpu_cc_gmu_clk_src",
  170. .parent_data = gpu_cc_parent_data_0,
  171. .num_parents = ARRAY_SIZE(gpu_cc_parent_data_0),
  172. .ops = &clk_rcg2_ops,
  173. },
  174. .clkr.vdd_data = {
  175. .vdd_class = &vdd_cx,
  176. .num_rate_max = VDD_NUM,
  177. .rate_max = (unsigned long[VDD_NUM]) {
  178. [VDD_LOWER] = 200000000},
  179. },
  180. };
  181. static const struct freq_tbl ftbl_gpu_cc_gx_gfx3d_clk_src[] = {
  182. F(266000000, P_GPU_CC_PLL0_OUT_EVEN, 2, 0, 0),
  183. F(390000000, P_GPU_CC_PLL0_OUT_EVEN, 2, 0, 0),
  184. F(490000000, P_GPU_CC_PLL0_OUT_EVEN, 2, 0, 0),
  185. F(650000000, P_GPU_CC_PLL0_OUT_EVEN, 2, 0, 0),
  186. F(700000000, P_GPU_CC_PLL0_OUT_EVEN, 2, 0, 0),
  187. F(770000000, P_GPU_CC_PLL0_OUT_EVEN, 2, 0, 0),
  188. F(840000000, P_GPU_CC_PLL0_OUT_EVEN, 2, 0, 0),
  189. F(900000000, P_GPU_CC_PLL0_OUT_EVEN, 2, 0, 0),
  190. { }
  191. };
  192. static struct clk_rcg2 gpu_cc_gx_gfx3d_clk_src = {
  193. .cmd_rcgr = 0x101c,
  194. .mnd_width = 0,
  195. .hid_width = 5,
  196. .parent_map = gpu_cc_parent_map_1,
  197. .freq_tbl = ftbl_gpu_cc_gx_gfx3d_clk_src,
  198. .enable_safe_config = true,
  199. .clkr.hw.init = &(const struct clk_init_data){
  200. .name = "gpu_cc_gx_gfx3d_clk_src",
  201. .parent_data = gpu_cc_parent_data_1,
  202. .num_parents = ARRAY_SIZE(gpu_cc_parent_data_1),
  203. .flags = CLK_SET_RATE_PARENT,
  204. .ops = &clk_rcg2_ops,
  205. },
  206. .clkr.vdd_data = {
  207. .vdd_classes = gpu_cc_blair_regulators,
  208. .num_vdd_classes = ARRAY_SIZE(gpu_cc_blair_regulators),
  209. .num_rate_max = VDD_NUM,
  210. .rate_max = (unsigned long[VDD_NUM]) {
  211. [VDD_LOWER] = 266000000,
  212. [VDD_LOW] = 390000000,
  213. [VDD_LOW_L1] = 490000000,
  214. [VDD_NOMINAL] = 650000000,
  215. [VDD_NOMINAL_L1] = 770000000,
  216. [VDD_HIGH] = 840000000,
  217. [VDD_HIGH_L1] = 900000000},
  218. },
  219. };
  220. static struct clk_branch gpu_cc_cx_gfx3d_clk = {
  221. .halt_reg = 0x10a4,
  222. .halt_check = BRANCH_HALT_DELAY,
  223. .clkr = {
  224. .enable_reg = 0x10a4,
  225. .enable_mask = BIT(0),
  226. .hw.init = &(const struct clk_init_data){
  227. .name = "gpu_cc_cx_gfx3d_clk",
  228. .parent_data = &(const struct clk_parent_data){
  229. .hw = &gpu_cc_gx_gfx3d_clk_src.clkr.hw,
  230. },
  231. .num_parents = 1,
  232. .flags = CLK_SET_RATE_PARENT,
  233. .ops = &clk_branch2_ops,
  234. },
  235. },
  236. };
  237. static struct clk_branch gpu_cc_cx_gfx3d_slv_clk = {
  238. .halt_reg = 0x10a8,
  239. .halt_check = BRANCH_HALT_DELAY,
  240. .clkr = {
  241. .enable_reg = 0x10a8,
  242. .enable_mask = BIT(0),
  243. .hw.init = &(const struct clk_init_data){
  244. .name = "gpu_cc_cx_gfx3d_slv_clk",
  245. .parent_data = &(const struct clk_parent_data){
  246. .hw = &gpu_cc_gx_gfx3d_clk_src.clkr.hw,
  247. },
  248. .num_parents = 1,
  249. .flags = CLK_SET_RATE_PARENT,
  250. .ops = &clk_branch2_ops,
  251. },
  252. },
  253. };
  254. static struct clk_branch gpu_cc_cx_gmu_clk = {
  255. .halt_reg = 0x1098,
  256. .halt_check = BRANCH_HALT,
  257. .clkr = {
  258. .enable_reg = 0x1098,
  259. .enable_mask = BIT(0),
  260. .hw.init = &(const struct clk_init_data){
  261. .name = "gpu_cc_cx_gmu_clk",
  262. .parent_data = &(const struct clk_parent_data){
  263. .hw = &gpu_cc_gmu_clk_src.clkr.hw,
  264. },
  265. .num_parents = 1,
  266. .flags = CLK_SET_RATE_PARENT,
  267. .ops = &clk_branch2_ops,
  268. },
  269. },
  270. };
  271. static struct clk_branch gpu_cc_cx_snoc_dvm_clk = {
  272. .halt_reg = 0x108c,
  273. .halt_check = BRANCH_HALT_DELAY,
  274. .clkr = {
  275. .enable_reg = 0x108c,
  276. .enable_mask = BIT(0),
  277. .hw.init = &(const struct clk_init_data){
  278. .name = "gpu_cc_cx_snoc_dvm_clk",
  279. .parent_data = &(const struct clk_parent_data){
  280. .fw_name = "gcc_gpu_snoc_dvm_gfx_clk",
  281. },
  282. .num_parents = 1,
  283. .ops = &clk_branch2_ops,
  284. },
  285. },
  286. };
  287. static struct clk_branch gpu_cc_cxo_aon_clk = {
  288. .halt_reg = 0x1004,
  289. .halt_check = BRANCH_HALT_DELAY,
  290. .clkr = {
  291. .enable_reg = 0x1004,
  292. .enable_mask = BIT(0),
  293. .hw.init = &(const struct clk_init_data){
  294. .name = "gpu_cc_cxo_aon_clk",
  295. .ops = &clk_branch2_ops,
  296. },
  297. },
  298. };
  299. static struct clk_branch gpu_cc_cxo_clk = {
  300. .halt_reg = 0x109c,
  301. .halt_check = BRANCH_HALT,
  302. .clkr = {
  303. .enable_reg = 0x109c,
  304. .enable_mask = BIT(0),
  305. .hw.init = &(const struct clk_init_data){
  306. .name = "gpu_cc_cxo_clk",
  307. .flags = CLK_DONT_HOLD_STATE,
  308. .ops = &clk_branch2_ops,
  309. },
  310. },
  311. };
  312. static struct clk_branch gpu_cc_gx_gfx3d_clk = {
  313. .halt_reg = 0x1054,
  314. .halt_check = BRANCH_HALT_DELAY,
  315. .clkr = {
  316. .enable_reg = 0x1054,
  317. .enable_mask = BIT(0),
  318. .hw.init = &(const struct clk_init_data){
  319. .name = "gpu_cc_gx_gfx3d_clk",
  320. .parent_data = &(const struct clk_parent_data){
  321. .hw = &gpu_cc_gx_gfx3d_clk_src.clkr.hw,
  322. },
  323. .num_parents = 1,
  324. .flags = CLK_SET_RATE_PARENT,
  325. .ops = &clk_branch2_ops,
  326. },
  327. },
  328. };
  329. static struct clk_branch gpu_cc_gx_gmu_clk = {
  330. .halt_reg = 0x1064,
  331. .halt_check = BRANCH_HALT,
  332. .clkr = {
  333. .enable_reg = 0x1064,
  334. .enable_mask = BIT(0),
  335. .hw.init = &(const struct clk_init_data){
  336. .name = "gpu_cc_gx_gmu_clk",
  337. .parent_data = &(const struct clk_parent_data){
  338. .hw = &gpu_cc_gmu_clk_src.clkr.hw,
  339. },
  340. .num_parents = 1,
  341. .flags = CLK_SET_RATE_PARENT | CLK_DONT_HOLD_STATE,
  342. .ops = &clk_branch2_ops,
  343. },
  344. },
  345. };
  346. static struct clk_branch gpu_cc_sleep_clk = {
  347. .halt_reg = 0x1090,
  348. .halt_check = BRANCH_HALT_VOTED,
  349. .clkr = {
  350. .enable_reg = 0x1090,
  351. .enable_mask = BIT(0),
  352. .hw.init = &(const struct clk_init_data){
  353. .name = "gpu_cc_sleep_clk",
  354. .ops = &clk_branch2_ops,
  355. },
  356. },
  357. };
  358. static struct clk_regmap *gpu_cc_blair_clocks[] = {
  359. [GPU_CC_CX_GFX3D_CLK] = &gpu_cc_cx_gfx3d_clk.clkr,
  360. [GPU_CC_CX_GFX3D_SLV_CLK] = &gpu_cc_cx_gfx3d_slv_clk.clkr,
  361. [GPU_CC_CX_GMU_CLK] = &gpu_cc_cx_gmu_clk.clkr,
  362. [GPU_CC_CX_SNOC_DVM_CLK] = &gpu_cc_cx_snoc_dvm_clk.clkr,
  363. [GPU_CC_CXO_AON_CLK] = &gpu_cc_cxo_aon_clk.clkr,
  364. [GPU_CC_CXO_CLK] = &gpu_cc_cxo_clk.clkr,
  365. [GPU_CC_GMU_CLK_SRC] = &gpu_cc_gmu_clk_src.clkr,
  366. [GPU_CC_GX_GFX3D_CLK] = &gpu_cc_gx_gfx3d_clk.clkr,
  367. [GPU_CC_GX_GFX3D_CLK_SRC] = &gpu_cc_gx_gfx3d_clk_src.clkr,
  368. [GPU_CC_GX_GMU_CLK] = &gpu_cc_gx_gmu_clk.clkr,
  369. [GPU_CC_PLL0] = &gpu_cc_pll0.clkr,
  370. [GPU_CC_PLL1] = &gpu_cc_pll1.clkr,
  371. [GPU_CC_SLEEP_CLK] = &gpu_cc_sleep_clk.clkr,
  372. };
  373. static const struct qcom_reset_map gpu_cc_blair_resets[] = {
  374. [GPUCC_GPU_CC_FREQUENCY_LIMITER_IRQ_CLEAR] = { 0x153C, 0 },
  375. };
  376. static const struct regmap_config gpu_cc_blair_regmap_config = {
  377. .reg_bits = 32,
  378. .reg_stride = 4,
  379. .val_bits = 32,
  380. .max_register = 0x8008,
  381. .fast_io = true,
  382. };
  383. static const struct qcom_cc_desc gpu_cc_blair_desc = {
  384. .config = &gpu_cc_blair_regmap_config,
  385. .clks = gpu_cc_blair_clocks,
  386. .num_clks = ARRAY_SIZE(gpu_cc_blair_clocks),
  387. .resets = gpu_cc_blair_resets,
  388. .num_resets = ARRAY_SIZE(gpu_cc_blair_resets),
  389. .clk_regulators = gpu_cc_blair_regulators,
  390. .num_clk_regulators = ARRAY_SIZE(gpu_cc_blair_regulators),
  391. };
  392. static const struct of_device_id gpu_cc_blair_match_table[] = {
  393. { .compatible = "qcom,blair-gpucc" },
  394. { }
  395. };
  396. MODULE_DEVICE_TABLE(of, gpu_cc_blair_match_table);
  397. static int gpu_cc_blair_probe(struct platform_device *pdev)
  398. {
  399. struct regmap *regmap;
  400. int ret;
  401. regmap = qcom_cc_map(pdev, &gpu_cc_blair_desc);
  402. if (IS_ERR(regmap))
  403. return PTR_ERR(regmap);
  404. /*
  405. * Keep the clocks always-ON
  406. * GPU_CC_AHB_CLK, GPU_CC_GX_CXO_CLK
  407. */
  408. regmap_update_bits(regmap, 0x1078, BIT(0), BIT(0));
  409. regmap_update_bits(regmap, 0x1060, BIT(0), BIT(0));
  410. clk_lucid_pll_configure(&gpu_cc_pll0, regmap, &gpu_cc_pll0_config);
  411. clk_lucid_pll_configure(&gpu_cc_pll1, regmap, &gpu_cc_pll1_config);
  412. regmap_write(regmap, 0x1538, 0x0);
  413. ret = qcom_cc_really_probe(pdev, &gpu_cc_blair_desc, regmap);
  414. if (ret) {
  415. dev_err(&pdev->dev, "Failed to register GPU CC clocks\n");
  416. return ret;
  417. }
  418. dev_info(&pdev->dev, "Registered GPU CC clocks\n");
  419. return ret;
  420. }
  421. static void gpu_cc_blair_sync_state(struct device *dev)
  422. {
  423. qcom_cc_sync_state(dev, &gpu_cc_blair_desc);
  424. }
  425. static struct platform_driver gpu_cc_blair_driver = {
  426. .probe = gpu_cc_blair_probe,
  427. .driver = {
  428. .name = "gpu_cc-blair",
  429. .of_match_table = gpu_cc_blair_match_table,
  430. .sync_state = gpu_cc_blair_sync_state,
  431. },
  432. };
  433. static int __init gpu_cc_blair_init(void)
  434. {
  435. return platform_driver_register(&gpu_cc_blair_driver);
  436. }
  437. subsys_initcall(gpu_cc_blair_init);
  438. static void __exit gpu_cc_blair_exit(void)
  439. {
  440. platform_driver_unregister(&gpu_cc_blair_driver);
  441. }
  442. module_exit(gpu_cc_blair_exit);
  443. MODULE_DESCRIPTION("QTI GPU_CC BLAIR Driver");
  444. MODULE_LICENSE("GPL");