gcc-sdm845.c 107 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2018, 2020, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/kernel.h>
  6. #include <linux/bitops.h>
  7. #include <linux/err.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/module.h>
  10. #include <linux/of.h>
  11. #include <linux/of_device.h>
  12. #include <linux/clk-provider.h>
  13. #include <linux/regmap.h>
  14. #include <linux/reset-controller.h>
  15. #include <dt-bindings/clock/qcom,gcc-sdm845.h>
  16. #include "common.h"
  17. #include "clk-regmap.h"
  18. #include "clk-pll.h"
  19. #include "clk-rcg.h"
  20. #include "clk-branch.h"
  21. #include "clk-alpha-pll.h"
  22. #include "gdsc.h"
  23. #include "reset.h"
  24. enum {
  25. P_BI_TCXO,
  26. P_AUD_REF_CLK,
  27. P_GPLL0_OUT_EVEN,
  28. P_GPLL0_OUT_MAIN,
  29. P_GPLL4_OUT_MAIN,
  30. P_GPLL6_OUT_MAIN,
  31. P_SLEEP_CLK,
  32. };
  33. static struct clk_alpha_pll gpll0 = {
  34. .offset = 0x0,
  35. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  36. .clkr = {
  37. .enable_reg = 0x52000,
  38. .enable_mask = BIT(0),
  39. .hw.init = &(struct clk_init_data){
  40. .name = "gpll0",
  41. .parent_data = &(const struct clk_parent_data){
  42. .fw_name = "bi_tcxo", .name = "bi_tcxo",
  43. },
  44. .num_parents = 1,
  45. .ops = &clk_alpha_pll_fixed_fabia_ops,
  46. },
  47. },
  48. };
  49. static struct clk_alpha_pll gpll4 = {
  50. .offset = 0x76000,
  51. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  52. .clkr = {
  53. .enable_reg = 0x52000,
  54. .enable_mask = BIT(4),
  55. .hw.init = &(struct clk_init_data){
  56. .name = "gpll4",
  57. .parent_data = &(const struct clk_parent_data){
  58. .fw_name = "bi_tcxo", .name = "bi_tcxo",
  59. },
  60. .num_parents = 1,
  61. .ops = &clk_alpha_pll_fixed_fabia_ops,
  62. },
  63. },
  64. };
  65. static struct clk_alpha_pll gpll6 = {
  66. .offset = 0x13000,
  67. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  68. .clkr = {
  69. .enable_reg = 0x52000,
  70. .enable_mask = BIT(6),
  71. .hw.init = &(struct clk_init_data){
  72. .name = "gpll6",
  73. .parent_data = &(const struct clk_parent_data){
  74. .fw_name = "bi_tcxo", .name = "bi_tcxo",
  75. },
  76. .num_parents = 1,
  77. .ops = &clk_alpha_pll_fixed_fabia_ops,
  78. },
  79. },
  80. };
  81. static const struct clk_div_table post_div_table_fabia_even[] = {
  82. { 0x0, 1 },
  83. { 0x1, 2 },
  84. { 0x3, 4 },
  85. { 0x7, 8 },
  86. { }
  87. };
  88. static struct clk_alpha_pll_postdiv gpll0_out_even = {
  89. .offset = 0x0,
  90. .post_div_shift = 8,
  91. .post_div_table = post_div_table_fabia_even,
  92. .num_post_div = ARRAY_SIZE(post_div_table_fabia_even),
  93. .width = 4,
  94. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  95. .clkr.hw.init = &(struct clk_init_data){
  96. .name = "gpll0_out_even",
  97. .parent_hws = (const struct clk_hw*[]){
  98. &gpll0.clkr.hw,
  99. },
  100. .num_parents = 1,
  101. .ops = &clk_alpha_pll_postdiv_fabia_ops,
  102. },
  103. };
  104. static const struct parent_map gcc_parent_map_0[] = {
  105. { P_BI_TCXO, 0 },
  106. { P_GPLL0_OUT_MAIN, 1 },
  107. { P_GPLL0_OUT_EVEN, 6 },
  108. };
  109. static const struct clk_parent_data gcc_parent_data_0[] = {
  110. { .fw_name = "bi_tcxo", .name = "bi_tcxo" },
  111. { .hw = &gpll0.clkr.hw },
  112. { .hw = &gpll0_out_even.clkr.hw },
  113. };
  114. static const struct parent_map gcc_parent_map_1[] = {
  115. { P_BI_TCXO, 0 },
  116. { P_GPLL0_OUT_MAIN, 1 },
  117. { P_SLEEP_CLK, 5 },
  118. { P_GPLL0_OUT_EVEN, 6 },
  119. };
  120. static const struct clk_parent_data gcc_parent_data_1[] = {
  121. { .fw_name = "bi_tcxo", .name = "bi_tcxo" },
  122. { .hw = &gpll0.clkr.hw },
  123. { .fw_name = "sleep_clk", .name = "core_pi_sleep_clk" },
  124. { .hw = &gpll0_out_even.clkr.hw },
  125. };
  126. static const struct parent_map gcc_parent_map_2[] = {
  127. { P_BI_TCXO, 0 },
  128. { P_SLEEP_CLK, 5 },
  129. };
  130. static const struct clk_parent_data gcc_parent_data_2[] = {
  131. { .fw_name = "bi_tcxo", .name = "bi_tcxo" },
  132. { .fw_name = "sleep_clk", .name = "core_pi_sleep_clk" },
  133. };
  134. static const struct parent_map gcc_parent_map_3[] = {
  135. { P_BI_TCXO, 0 },
  136. { P_GPLL0_OUT_MAIN, 1 },
  137. };
  138. static const struct clk_parent_data gcc_parent_data_3[] = {
  139. { .fw_name = "bi_tcxo", .name = "bi_tcxo" },
  140. { .hw = &gpll0.clkr.hw },
  141. };
  142. static const struct parent_map gcc_parent_map_4[] = {
  143. { P_BI_TCXO, 0 },
  144. };
  145. static const struct clk_parent_data gcc_parent_data_4[] = {
  146. { .fw_name = "bi_tcxo", .name = "bi_tcxo" },
  147. };
  148. static const struct parent_map gcc_parent_map_6[] = {
  149. { P_BI_TCXO, 0 },
  150. { P_GPLL0_OUT_MAIN, 1 },
  151. { P_AUD_REF_CLK, 2 },
  152. { P_GPLL0_OUT_EVEN, 6 },
  153. };
  154. static const struct clk_parent_data gcc_parent_data_6[] = {
  155. { .fw_name = "bi_tcxo", .name = "bi_tcxo" },
  156. { .hw = &gpll0.clkr.hw },
  157. { .fw_name = "aud_ref_clk", .name = "aud_ref_clk" },
  158. { .hw = &gpll0_out_even.clkr.hw },
  159. };
  160. static const struct clk_parent_data gcc_parent_data_7_ao[] = {
  161. { .fw_name = "bi_tcxo_ao", .name = "bi_tcxo_ao" },
  162. { .hw = &gpll0.clkr.hw },
  163. { .hw = &gpll0_out_even.clkr.hw },
  164. { .fw_name = "core_bi_pll_test_se", .name = "core_bi_pll_test_se" },
  165. };
  166. static const struct clk_parent_data gcc_parent_data_8[] = {
  167. { .fw_name = "bi_tcxo", .name = "bi_tcxo" },
  168. { .hw = &gpll0.clkr.hw },
  169. { .fw_name = "core_bi_pll_test_se", .name = "core_bi_pll_test_se" },
  170. };
  171. static const struct clk_parent_data gcc_parent_data_8_ao[] = {
  172. { .fw_name = "bi_tcxo_ao", .name = "bi_tcxo_ao" },
  173. { .hw = &gpll0.clkr.hw },
  174. { .fw_name = "core_bi_pll_test_se", .name = "core_bi_pll_test_se" },
  175. };
  176. static const struct parent_map gcc_parent_map_10[] = {
  177. { P_BI_TCXO, 0 },
  178. { P_GPLL0_OUT_MAIN, 1 },
  179. { P_GPLL4_OUT_MAIN, 5 },
  180. { P_GPLL0_OUT_EVEN, 6 },
  181. };
  182. static const struct clk_parent_data gcc_parent_data_10[] = {
  183. { .fw_name = "bi_tcxo", .name = "bi_tcxo" },
  184. { .hw = &gpll0.clkr.hw },
  185. { .hw = &gpll4.clkr.hw },
  186. { .hw = &gpll0_out_even.clkr.hw },
  187. };
  188. static const struct parent_map gcc_parent_map_11[] = {
  189. { P_BI_TCXO, 0 },
  190. { P_GPLL0_OUT_MAIN, 1 },
  191. { P_GPLL6_OUT_MAIN, 2 },
  192. { P_GPLL0_OUT_EVEN, 6 },
  193. };
  194. static const struct clk_parent_data gcc_parent_data_11[] = {
  195. { .fw_name = "bi_tcxo", .name = "bi_tcxo" },
  196. { .hw = &gpll0.clkr.hw },
  197. { .hw = &gpll6.clkr.hw },
  198. { .hw = &gpll0_out_even.clkr.hw },
  199. };
  200. static const struct freq_tbl ftbl_gcc_cpuss_ahb_clk_src[] = {
  201. F(19200000, P_BI_TCXO, 1, 0, 0),
  202. { }
  203. };
  204. static struct clk_rcg2 gcc_cpuss_ahb_clk_src = {
  205. .cmd_rcgr = 0x48014,
  206. .mnd_width = 0,
  207. .hid_width = 5,
  208. .parent_map = gcc_parent_map_0,
  209. .freq_tbl = ftbl_gcc_cpuss_ahb_clk_src,
  210. .clkr.hw.init = &(struct clk_init_data){
  211. .name = "gcc_cpuss_ahb_clk_src",
  212. .parent_data = gcc_parent_data_7_ao,
  213. .num_parents = ARRAY_SIZE(gcc_parent_data_7_ao),
  214. .ops = &clk_rcg2_ops,
  215. },
  216. };
  217. static const struct freq_tbl ftbl_gcc_cpuss_rbcpr_clk_src[] = {
  218. F(19200000, P_BI_TCXO, 1, 0, 0),
  219. { }
  220. };
  221. static struct clk_rcg2 gcc_cpuss_rbcpr_clk_src = {
  222. .cmd_rcgr = 0x4815c,
  223. .mnd_width = 0,
  224. .hid_width = 5,
  225. .parent_map = gcc_parent_map_3,
  226. .freq_tbl = ftbl_gcc_cpuss_rbcpr_clk_src,
  227. .clkr.hw.init = &(struct clk_init_data){
  228. .name = "gcc_cpuss_rbcpr_clk_src",
  229. .parent_data = gcc_parent_data_8_ao,
  230. .num_parents = ARRAY_SIZE(gcc_parent_data_8_ao),
  231. .ops = &clk_rcg2_ops,
  232. },
  233. };
  234. static const struct freq_tbl ftbl_gcc_sdm670_cpuss_rbcpr_clk_src[] = {
  235. F(19200000, P_BI_TCXO, 1, 0, 0),
  236. F(50000000, P_GPLL0_OUT_MAIN, 12, 0, 0),
  237. { }
  238. };
  239. static struct clk_rcg2 gcc_sdm670_cpuss_rbcpr_clk_src = {
  240. .cmd_rcgr = 0x4815c,
  241. .mnd_width = 0,
  242. .hid_width = 5,
  243. .parent_map = gcc_parent_map_3,
  244. .freq_tbl = ftbl_gcc_sdm670_cpuss_rbcpr_clk_src,
  245. .clkr.hw.init = &(struct clk_init_data){
  246. .name = "gcc_cpuss_rbcpr_clk_src",
  247. .parent_data = gcc_parent_data_8_ao,
  248. .num_parents = ARRAY_SIZE(gcc_parent_data_8_ao),
  249. .ops = &clk_rcg2_ops,
  250. },
  251. };
  252. static const struct freq_tbl ftbl_gcc_gp1_clk_src[] = {
  253. F(19200000, P_BI_TCXO, 1, 0, 0),
  254. F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
  255. F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
  256. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  257. F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
  258. { }
  259. };
  260. static struct clk_rcg2 gcc_gp1_clk_src = {
  261. .cmd_rcgr = 0x64004,
  262. .mnd_width = 8,
  263. .hid_width = 5,
  264. .parent_map = gcc_parent_map_1,
  265. .freq_tbl = ftbl_gcc_gp1_clk_src,
  266. .clkr.hw.init = &(struct clk_init_data){
  267. .name = "gcc_gp1_clk_src",
  268. .parent_data = gcc_parent_data_1,
  269. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  270. .ops = &clk_rcg2_ops,
  271. },
  272. };
  273. static struct clk_rcg2 gcc_gp2_clk_src = {
  274. .cmd_rcgr = 0x65004,
  275. .mnd_width = 8,
  276. .hid_width = 5,
  277. .parent_map = gcc_parent_map_1,
  278. .freq_tbl = ftbl_gcc_gp1_clk_src,
  279. .clkr.hw.init = &(struct clk_init_data){
  280. .name = "gcc_gp2_clk_src",
  281. .parent_data = gcc_parent_data_1,
  282. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  283. .ops = &clk_rcg2_ops,
  284. },
  285. };
  286. static struct clk_rcg2 gcc_gp3_clk_src = {
  287. .cmd_rcgr = 0x66004,
  288. .mnd_width = 8,
  289. .hid_width = 5,
  290. .parent_map = gcc_parent_map_1,
  291. .freq_tbl = ftbl_gcc_gp1_clk_src,
  292. .clkr.hw.init = &(struct clk_init_data){
  293. .name = "gcc_gp3_clk_src",
  294. .parent_data = gcc_parent_data_1,
  295. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  296. .ops = &clk_rcg2_ops,
  297. },
  298. };
  299. static const struct freq_tbl ftbl_gcc_pcie_0_aux_clk_src[] = {
  300. F(9600000, P_BI_TCXO, 2, 0, 0),
  301. F(19200000, P_BI_TCXO, 1, 0, 0),
  302. { }
  303. };
  304. static struct clk_rcg2 gcc_pcie_0_aux_clk_src = {
  305. .cmd_rcgr = 0x6b028,
  306. .mnd_width = 16,
  307. .hid_width = 5,
  308. .parent_map = gcc_parent_map_2,
  309. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  310. .clkr.hw.init = &(struct clk_init_data){
  311. .name = "gcc_pcie_0_aux_clk_src",
  312. .parent_data = gcc_parent_data_2,
  313. .num_parents = ARRAY_SIZE(gcc_parent_data_2),
  314. .ops = &clk_rcg2_ops,
  315. },
  316. };
  317. static struct clk_rcg2 gcc_pcie_1_aux_clk_src = {
  318. .cmd_rcgr = 0x8d028,
  319. .mnd_width = 16,
  320. .hid_width = 5,
  321. .parent_map = gcc_parent_map_2,
  322. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  323. .clkr.hw.init = &(struct clk_init_data){
  324. .name = "gcc_pcie_1_aux_clk_src",
  325. .parent_data = gcc_parent_data_2,
  326. .num_parents = ARRAY_SIZE(gcc_parent_data_2),
  327. .ops = &clk_rcg2_ops,
  328. },
  329. };
  330. static const struct freq_tbl ftbl_gcc_pcie_phy_refgen_clk_src[] = {
  331. F(19200000, P_BI_TCXO, 1, 0, 0),
  332. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  333. { }
  334. };
  335. static struct clk_rcg2 gcc_pcie_phy_refgen_clk_src = {
  336. .cmd_rcgr = 0x6f014,
  337. .mnd_width = 0,
  338. .hid_width = 5,
  339. .parent_map = gcc_parent_map_0,
  340. .freq_tbl = ftbl_gcc_pcie_phy_refgen_clk_src,
  341. .clkr.hw.init = &(struct clk_init_data){
  342. .name = "gcc_pcie_phy_refgen_clk_src",
  343. .parent_data = gcc_parent_data_0,
  344. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  345. .ops = &clk_rcg2_ops,
  346. },
  347. };
  348. static const struct freq_tbl ftbl_gcc_qspi_core_clk_src[] = {
  349. F(19200000, P_BI_TCXO, 1, 0, 0),
  350. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  351. F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  352. F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
  353. { }
  354. };
  355. static struct clk_rcg2 gcc_qspi_core_clk_src = {
  356. .cmd_rcgr = 0x4b008,
  357. .mnd_width = 0,
  358. .hid_width = 5,
  359. .parent_map = gcc_parent_map_0,
  360. .freq_tbl = ftbl_gcc_qspi_core_clk_src,
  361. .clkr.hw.init = &(struct clk_init_data){
  362. .name = "gcc_qspi_core_clk_src",
  363. .parent_data = gcc_parent_data_0,
  364. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  365. .ops = &clk_rcg2_floor_ops,
  366. },
  367. };
  368. static const struct freq_tbl ftbl_gcc_pdm2_clk_src[] = {
  369. F(9600000, P_BI_TCXO, 2, 0, 0),
  370. F(19200000, P_BI_TCXO, 1, 0, 0),
  371. F(60000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
  372. { }
  373. };
  374. static struct clk_rcg2 gcc_pdm2_clk_src = {
  375. .cmd_rcgr = 0x33010,
  376. .mnd_width = 0,
  377. .hid_width = 5,
  378. .parent_map = gcc_parent_map_0,
  379. .freq_tbl = ftbl_gcc_pdm2_clk_src,
  380. .clkr.hw.init = &(struct clk_init_data){
  381. .name = "gcc_pdm2_clk_src",
  382. .parent_data = gcc_parent_data_0,
  383. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  384. .ops = &clk_rcg2_ops,
  385. },
  386. };
  387. static const struct freq_tbl ftbl_gcc_qupv3_wrap0_s0_clk_src[] = {
  388. F(7372800, P_GPLL0_OUT_EVEN, 1, 384, 15625),
  389. F(14745600, P_GPLL0_OUT_EVEN, 1, 768, 15625),
  390. F(19200000, P_BI_TCXO, 1, 0, 0),
  391. F(29491200, P_GPLL0_OUT_EVEN, 1, 1536, 15625),
  392. F(32000000, P_GPLL0_OUT_EVEN, 1, 8, 75),
  393. F(48000000, P_GPLL0_OUT_EVEN, 1, 4, 25),
  394. F(64000000, P_GPLL0_OUT_EVEN, 1, 16, 75),
  395. F(80000000, P_GPLL0_OUT_EVEN, 1, 4, 15),
  396. F(96000000, P_GPLL0_OUT_EVEN, 1, 8, 25),
  397. F(100000000, P_GPLL0_OUT_EVEN, 3, 0, 0),
  398. F(102400000, P_GPLL0_OUT_EVEN, 1, 128, 375),
  399. F(112000000, P_GPLL0_OUT_EVEN, 1, 28, 75),
  400. F(117964800, P_GPLL0_OUT_EVEN, 1, 6144, 15625),
  401. F(120000000, P_GPLL0_OUT_EVEN, 2.5, 0, 0),
  402. F(128000000, P_GPLL0_OUT_MAIN, 1, 16, 75),
  403. { }
  404. };
  405. static struct clk_init_data gcc_qupv3_wrap0_s0_clk_src_init = {
  406. .name = "gcc_qupv3_wrap0_s0_clk_src",
  407. .parent_data = gcc_parent_data_0,
  408. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  409. .ops = &clk_rcg2_shared_ops,
  410. };
  411. static struct clk_rcg2 gcc_qupv3_wrap0_s0_clk_src = {
  412. .cmd_rcgr = 0x17034,
  413. .mnd_width = 16,
  414. .hid_width = 5,
  415. .parent_map = gcc_parent_map_0,
  416. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  417. .clkr.hw.init = &gcc_qupv3_wrap0_s0_clk_src_init,
  418. };
  419. static struct clk_init_data gcc_qupv3_wrap0_s1_clk_src_init = {
  420. .name = "gcc_qupv3_wrap0_s1_clk_src",
  421. .parent_data = gcc_parent_data_0,
  422. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  423. .ops = &clk_rcg2_shared_ops,
  424. };
  425. static struct clk_rcg2 gcc_qupv3_wrap0_s1_clk_src = {
  426. .cmd_rcgr = 0x17164,
  427. .mnd_width = 16,
  428. .hid_width = 5,
  429. .parent_map = gcc_parent_map_0,
  430. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  431. .clkr.hw.init = &gcc_qupv3_wrap0_s1_clk_src_init,
  432. };
  433. static struct clk_init_data gcc_qupv3_wrap0_s2_clk_src_init = {
  434. .name = "gcc_qupv3_wrap0_s2_clk_src",
  435. .parent_data = gcc_parent_data_0,
  436. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  437. .ops = &clk_rcg2_shared_ops,
  438. };
  439. static struct clk_rcg2 gcc_qupv3_wrap0_s2_clk_src = {
  440. .cmd_rcgr = 0x17294,
  441. .mnd_width = 16,
  442. .hid_width = 5,
  443. .parent_map = gcc_parent_map_0,
  444. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  445. .clkr.hw.init = &gcc_qupv3_wrap0_s2_clk_src_init,
  446. };
  447. static struct clk_init_data gcc_qupv3_wrap0_s3_clk_src_init = {
  448. .name = "gcc_qupv3_wrap0_s3_clk_src",
  449. .parent_data = gcc_parent_data_0,
  450. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  451. .ops = &clk_rcg2_shared_ops,
  452. };
  453. static struct clk_rcg2 gcc_qupv3_wrap0_s3_clk_src = {
  454. .cmd_rcgr = 0x173c4,
  455. .mnd_width = 16,
  456. .hid_width = 5,
  457. .parent_map = gcc_parent_map_0,
  458. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  459. .clkr.hw.init = &gcc_qupv3_wrap0_s3_clk_src_init,
  460. };
  461. static struct clk_init_data gcc_qupv3_wrap0_s4_clk_src_init = {
  462. .name = "gcc_qupv3_wrap0_s4_clk_src",
  463. .parent_data = gcc_parent_data_0,
  464. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  465. .ops = &clk_rcg2_shared_ops,
  466. };
  467. static struct clk_rcg2 gcc_qupv3_wrap0_s4_clk_src = {
  468. .cmd_rcgr = 0x174f4,
  469. .mnd_width = 16,
  470. .hid_width = 5,
  471. .parent_map = gcc_parent_map_0,
  472. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  473. .clkr.hw.init = &gcc_qupv3_wrap0_s4_clk_src_init,
  474. };
  475. static struct clk_init_data gcc_qupv3_wrap0_s5_clk_src_init = {
  476. .name = "gcc_qupv3_wrap0_s5_clk_src",
  477. .parent_data = gcc_parent_data_0,
  478. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  479. .ops = &clk_rcg2_shared_ops,
  480. };
  481. static struct clk_rcg2 gcc_qupv3_wrap0_s5_clk_src = {
  482. .cmd_rcgr = 0x17624,
  483. .mnd_width = 16,
  484. .hid_width = 5,
  485. .parent_map = gcc_parent_map_0,
  486. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  487. .clkr.hw.init = &gcc_qupv3_wrap0_s5_clk_src_init,
  488. };
  489. static struct clk_init_data gcc_qupv3_wrap0_s6_clk_src_init = {
  490. .name = "gcc_qupv3_wrap0_s6_clk_src",
  491. .parent_data = gcc_parent_data_0,
  492. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  493. .ops = &clk_rcg2_shared_ops,
  494. };
  495. static struct clk_rcg2 gcc_qupv3_wrap0_s6_clk_src = {
  496. .cmd_rcgr = 0x17754,
  497. .mnd_width = 16,
  498. .hid_width = 5,
  499. .parent_map = gcc_parent_map_0,
  500. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  501. .clkr.hw.init = &gcc_qupv3_wrap0_s6_clk_src_init,
  502. };
  503. static struct clk_init_data gcc_qupv3_wrap0_s7_clk_src_init = {
  504. .name = "gcc_qupv3_wrap0_s7_clk_src",
  505. .parent_data = gcc_parent_data_0,
  506. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  507. .ops = &clk_rcg2_shared_ops,
  508. };
  509. static struct clk_rcg2 gcc_qupv3_wrap0_s7_clk_src = {
  510. .cmd_rcgr = 0x17884,
  511. .mnd_width = 16,
  512. .hid_width = 5,
  513. .parent_map = gcc_parent_map_0,
  514. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  515. .clkr.hw.init = &gcc_qupv3_wrap0_s7_clk_src_init,
  516. };
  517. static struct clk_init_data gcc_qupv3_wrap1_s0_clk_src_init = {
  518. .name = "gcc_qupv3_wrap1_s0_clk_src",
  519. .parent_data = gcc_parent_data_0,
  520. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  521. .ops = &clk_rcg2_shared_ops,
  522. };
  523. static struct clk_rcg2 gcc_qupv3_wrap1_s0_clk_src = {
  524. .cmd_rcgr = 0x18018,
  525. .mnd_width = 16,
  526. .hid_width = 5,
  527. .parent_map = gcc_parent_map_0,
  528. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  529. .clkr.hw.init = &gcc_qupv3_wrap1_s0_clk_src_init,
  530. };
  531. static struct clk_init_data gcc_qupv3_wrap1_s1_clk_src_init = {
  532. .name = "gcc_qupv3_wrap1_s1_clk_src",
  533. .parent_data = gcc_parent_data_0,
  534. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  535. .ops = &clk_rcg2_shared_ops,
  536. };
  537. static struct clk_rcg2 gcc_qupv3_wrap1_s1_clk_src = {
  538. .cmd_rcgr = 0x18148,
  539. .mnd_width = 16,
  540. .hid_width = 5,
  541. .parent_map = gcc_parent_map_0,
  542. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  543. .clkr.hw.init = &gcc_qupv3_wrap1_s1_clk_src_init,
  544. };
  545. static struct clk_init_data gcc_qupv3_wrap1_s2_clk_src_init = {
  546. .name = "gcc_qupv3_wrap1_s2_clk_src",
  547. .parent_data = gcc_parent_data_0,
  548. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  549. .ops = &clk_rcg2_shared_ops,
  550. };
  551. static struct clk_rcg2 gcc_qupv3_wrap1_s2_clk_src = {
  552. .cmd_rcgr = 0x18278,
  553. .mnd_width = 16,
  554. .hid_width = 5,
  555. .parent_map = gcc_parent_map_0,
  556. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  557. .clkr.hw.init = &gcc_qupv3_wrap1_s2_clk_src_init,
  558. };
  559. static struct clk_init_data gcc_qupv3_wrap1_s3_clk_src_init = {
  560. .name = "gcc_qupv3_wrap1_s3_clk_src",
  561. .parent_data = gcc_parent_data_0,
  562. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  563. .ops = &clk_rcg2_shared_ops,
  564. };
  565. static struct clk_rcg2 gcc_qupv3_wrap1_s3_clk_src = {
  566. .cmd_rcgr = 0x183a8,
  567. .mnd_width = 16,
  568. .hid_width = 5,
  569. .parent_map = gcc_parent_map_0,
  570. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  571. .clkr.hw.init = &gcc_qupv3_wrap1_s3_clk_src_init,
  572. };
  573. static struct clk_init_data gcc_qupv3_wrap1_s4_clk_src_init = {
  574. .name = "gcc_qupv3_wrap1_s4_clk_src",
  575. .parent_data = gcc_parent_data_0,
  576. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  577. .ops = &clk_rcg2_shared_ops,
  578. };
  579. static struct clk_rcg2 gcc_qupv3_wrap1_s4_clk_src = {
  580. .cmd_rcgr = 0x184d8,
  581. .mnd_width = 16,
  582. .hid_width = 5,
  583. .parent_map = gcc_parent_map_0,
  584. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  585. .clkr.hw.init = &gcc_qupv3_wrap1_s4_clk_src_init,
  586. };
  587. static struct clk_init_data gcc_qupv3_wrap1_s5_clk_src_init = {
  588. .name = "gcc_qupv3_wrap1_s5_clk_src",
  589. .parent_data = gcc_parent_data_0,
  590. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  591. .ops = &clk_rcg2_shared_ops,
  592. };
  593. static struct clk_rcg2 gcc_qupv3_wrap1_s5_clk_src = {
  594. .cmd_rcgr = 0x18608,
  595. .mnd_width = 16,
  596. .hid_width = 5,
  597. .parent_map = gcc_parent_map_0,
  598. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  599. .clkr.hw.init = &gcc_qupv3_wrap1_s5_clk_src_init,
  600. };
  601. static struct clk_init_data gcc_qupv3_wrap1_s6_clk_src_init = {
  602. .name = "gcc_qupv3_wrap1_s6_clk_src",
  603. .parent_data = gcc_parent_data_0,
  604. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  605. .ops = &clk_rcg2_shared_ops,
  606. };
  607. static struct clk_rcg2 gcc_qupv3_wrap1_s6_clk_src = {
  608. .cmd_rcgr = 0x18738,
  609. .mnd_width = 16,
  610. .hid_width = 5,
  611. .parent_map = gcc_parent_map_0,
  612. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  613. .clkr.hw.init = &gcc_qupv3_wrap1_s6_clk_src_init,
  614. };
  615. static struct clk_init_data gcc_qupv3_wrap1_s7_clk_src_init = {
  616. .name = "gcc_qupv3_wrap1_s7_clk_src",
  617. .parent_data = gcc_parent_data_0,
  618. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  619. .ops = &clk_rcg2_shared_ops,
  620. };
  621. static struct clk_rcg2 gcc_qupv3_wrap1_s7_clk_src = {
  622. .cmd_rcgr = 0x18868,
  623. .mnd_width = 16,
  624. .hid_width = 5,
  625. .parent_map = gcc_parent_map_0,
  626. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  627. .clkr.hw.init = &gcc_qupv3_wrap1_s7_clk_src_init,
  628. };
  629. static const struct freq_tbl ftbl_gcc_sdcc1_apps_clk_src[] = {
  630. F(144000, P_BI_TCXO, 16, 3, 25),
  631. F(400000, P_BI_TCXO, 12, 1, 4),
  632. F(20000000, P_GPLL0_OUT_EVEN, 5, 1, 3),
  633. F(25000000, P_GPLL0_OUT_EVEN, 6, 1, 2),
  634. F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
  635. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  636. F(192000000, P_GPLL6_OUT_MAIN, 2, 0, 0),
  637. F(384000000, P_GPLL6_OUT_MAIN, 1, 0, 0),
  638. { }
  639. };
  640. static struct clk_rcg2 gcc_sdcc1_apps_clk_src = {
  641. .cmd_rcgr = 0x26028,
  642. .mnd_width = 8,
  643. .hid_width = 5,
  644. .parent_map = gcc_parent_map_11,
  645. .freq_tbl = ftbl_gcc_sdcc1_apps_clk_src,
  646. .clkr.hw.init = &(struct clk_init_data){
  647. .name = "gcc_sdcc1_apps_clk_src",
  648. .parent_data = gcc_parent_data_11,
  649. .num_parents = ARRAY_SIZE(gcc_parent_data_11),
  650. .ops = &clk_rcg2_floor_ops,
  651. },
  652. };
  653. static const struct freq_tbl ftbl_gcc_sdcc1_ice_core_clk_src[] = {
  654. F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
  655. F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  656. F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
  657. F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
  658. { }
  659. };
  660. static struct clk_rcg2 gcc_sdcc1_ice_core_clk_src = {
  661. .cmd_rcgr = 0x26010,
  662. .mnd_width = 8,
  663. .hid_width = 5,
  664. .parent_map = gcc_parent_map_0,
  665. .freq_tbl = ftbl_gcc_sdcc1_ice_core_clk_src,
  666. .clkr.hw.init = &(struct clk_init_data){
  667. .name = "gcc_sdcc1_ice_core_clk_src",
  668. .parent_data = gcc_parent_data_0,
  669. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  670. .ops = &clk_rcg2_ops,
  671. },
  672. };
  673. static const struct freq_tbl ftbl_gcc_sdcc2_apps_clk_src[] = {
  674. F(400000, P_BI_TCXO, 12, 1, 4),
  675. F(9600000, P_BI_TCXO, 2, 0, 0),
  676. F(19200000, P_BI_TCXO, 1, 0, 0),
  677. F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
  678. F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
  679. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  680. F(201500000, P_GPLL4_OUT_MAIN, 4, 0, 0),
  681. { }
  682. };
  683. static struct clk_rcg2 gcc_sdcc2_apps_clk_src = {
  684. .cmd_rcgr = 0x1400c,
  685. .mnd_width = 8,
  686. .hid_width = 5,
  687. .parent_map = gcc_parent_map_10,
  688. .freq_tbl = ftbl_gcc_sdcc2_apps_clk_src,
  689. .clkr.hw.init = &(struct clk_init_data){
  690. .name = "gcc_sdcc2_apps_clk_src",
  691. .parent_data = gcc_parent_data_10,
  692. .num_parents = ARRAY_SIZE(gcc_parent_data_10),
  693. .ops = &clk_rcg2_floor_ops,
  694. },
  695. };
  696. static const struct freq_tbl ftbl_gcc_sdcc4_apps_clk_src[] = {
  697. F(400000, P_BI_TCXO, 12, 1, 4),
  698. F(9600000, P_BI_TCXO, 2, 0, 0),
  699. F(19200000, P_BI_TCXO, 1, 0, 0),
  700. F(25000000, P_GPLL0_OUT_MAIN, 12, 1, 2),
  701. F(50000000, P_GPLL0_OUT_MAIN, 12, 0, 0),
  702. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  703. { }
  704. };
  705. static struct clk_rcg2 gcc_sdcc4_apps_clk_src = {
  706. .cmd_rcgr = 0x1600c,
  707. .mnd_width = 8,
  708. .hid_width = 5,
  709. .parent_map = gcc_parent_map_0,
  710. .freq_tbl = ftbl_gcc_sdcc4_apps_clk_src,
  711. .clkr.hw.init = &(struct clk_init_data){
  712. .name = "gcc_sdcc4_apps_clk_src",
  713. .parent_data = gcc_parent_data_0,
  714. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  715. .ops = &clk_rcg2_floor_ops,
  716. },
  717. };
  718. static const struct freq_tbl ftbl_gcc_sdm670_sdcc4_apps_clk_src[] = {
  719. F(400000, P_BI_TCXO, 12, 1, 4),
  720. F(9600000, P_BI_TCXO, 2, 0, 0),
  721. F(19200000, P_BI_TCXO, 1, 0, 0),
  722. F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
  723. F(33333333, P_GPLL0_OUT_EVEN, 9, 0, 0),
  724. F(50000000, P_GPLL0_OUT_MAIN, 12, 0, 0),
  725. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  726. { }
  727. };
  728. static struct clk_rcg2 gcc_sdm670_sdcc4_apps_clk_src = {
  729. .cmd_rcgr = 0x1600c,
  730. .mnd_width = 8,
  731. .hid_width = 5,
  732. .parent_map = gcc_parent_map_0,
  733. .freq_tbl = ftbl_gcc_sdm670_sdcc4_apps_clk_src,
  734. .clkr.hw.init = &(struct clk_init_data){
  735. .name = "gcc_sdcc4_apps_clk_src",
  736. .parent_data = gcc_parent_data_0,
  737. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  738. .ops = &clk_rcg2_floor_ops,
  739. },
  740. };
  741. static const struct freq_tbl ftbl_gcc_tsif_ref_clk_src[] = {
  742. F(105495, P_BI_TCXO, 2, 1, 91),
  743. { }
  744. };
  745. static struct clk_rcg2 gcc_tsif_ref_clk_src = {
  746. .cmd_rcgr = 0x36010,
  747. .mnd_width = 8,
  748. .hid_width = 5,
  749. .parent_map = gcc_parent_map_6,
  750. .freq_tbl = ftbl_gcc_tsif_ref_clk_src,
  751. .clkr.hw.init = &(struct clk_init_data){
  752. .name = "gcc_tsif_ref_clk_src",
  753. .parent_data = gcc_parent_data_6,
  754. .num_parents = ARRAY_SIZE(gcc_parent_data_6),
  755. .ops = &clk_rcg2_ops,
  756. },
  757. };
  758. static const struct freq_tbl ftbl_gcc_ufs_card_axi_clk_src[] = {
  759. F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
  760. F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
  761. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  762. F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
  763. F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
  764. { }
  765. };
  766. static struct clk_rcg2 gcc_ufs_card_axi_clk_src = {
  767. .cmd_rcgr = 0x7501c,
  768. .mnd_width = 8,
  769. .hid_width = 5,
  770. .parent_map = gcc_parent_map_0,
  771. .freq_tbl = ftbl_gcc_ufs_card_axi_clk_src,
  772. .clkr.hw.init = &(struct clk_init_data){
  773. .name = "gcc_ufs_card_axi_clk_src",
  774. .parent_data = gcc_parent_data_0,
  775. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  776. .ops = &clk_rcg2_shared_ops,
  777. },
  778. };
  779. static const struct freq_tbl ftbl_gcc_ufs_card_ice_core_clk_src[] = {
  780. F(37500000, P_GPLL0_OUT_EVEN, 8, 0, 0),
  781. F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
  782. F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  783. F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
  784. { }
  785. };
  786. static struct clk_rcg2 gcc_ufs_card_ice_core_clk_src = {
  787. .cmd_rcgr = 0x7505c,
  788. .mnd_width = 0,
  789. .hid_width = 5,
  790. .parent_map = gcc_parent_map_0,
  791. .freq_tbl = ftbl_gcc_ufs_card_ice_core_clk_src,
  792. .clkr.hw.init = &(struct clk_init_data){
  793. .name = "gcc_ufs_card_ice_core_clk_src",
  794. .parent_data = gcc_parent_data_0,
  795. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  796. .ops = &clk_rcg2_shared_ops,
  797. },
  798. };
  799. static struct clk_rcg2 gcc_ufs_card_phy_aux_clk_src = {
  800. .cmd_rcgr = 0x75090,
  801. .mnd_width = 0,
  802. .hid_width = 5,
  803. .parent_map = gcc_parent_map_4,
  804. .freq_tbl = ftbl_gcc_cpuss_rbcpr_clk_src,
  805. .clkr.hw.init = &(struct clk_init_data){
  806. .name = "gcc_ufs_card_phy_aux_clk_src",
  807. .parent_data = gcc_parent_data_4,
  808. .num_parents = ARRAY_SIZE(gcc_parent_data_4),
  809. .ops = &clk_rcg2_ops,
  810. },
  811. };
  812. static const struct freq_tbl ftbl_gcc_ufs_card_unipro_core_clk_src[] = {
  813. F(37500000, P_GPLL0_OUT_EVEN, 8, 0, 0),
  814. F(75000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
  815. F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  816. { }
  817. };
  818. static struct clk_rcg2 gcc_ufs_card_unipro_core_clk_src = {
  819. .cmd_rcgr = 0x75074,
  820. .mnd_width = 0,
  821. .hid_width = 5,
  822. .parent_map = gcc_parent_map_0,
  823. .freq_tbl = ftbl_gcc_ufs_card_unipro_core_clk_src,
  824. .clkr.hw.init = &(struct clk_init_data){
  825. .name = "gcc_ufs_card_unipro_core_clk_src",
  826. .parent_data = gcc_parent_data_0,
  827. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  828. .ops = &clk_rcg2_shared_ops,
  829. },
  830. };
  831. static const struct freq_tbl ftbl_gcc_ufs_phy_axi_clk_src[] = {
  832. F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
  833. F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
  834. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  835. F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
  836. F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
  837. { }
  838. };
  839. static struct clk_rcg2 gcc_ufs_phy_axi_clk_src = {
  840. .cmd_rcgr = 0x7701c,
  841. .mnd_width = 8,
  842. .hid_width = 5,
  843. .parent_map = gcc_parent_map_0,
  844. .freq_tbl = ftbl_gcc_ufs_phy_axi_clk_src,
  845. .clkr.hw.init = &(struct clk_init_data){
  846. .name = "gcc_ufs_phy_axi_clk_src",
  847. .parent_data = gcc_parent_data_0,
  848. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  849. .ops = &clk_rcg2_shared_ops,
  850. },
  851. };
  852. static struct clk_rcg2 gcc_ufs_phy_ice_core_clk_src = {
  853. .cmd_rcgr = 0x7705c,
  854. .mnd_width = 0,
  855. .hid_width = 5,
  856. .parent_map = gcc_parent_map_0,
  857. .freq_tbl = ftbl_gcc_ufs_card_ice_core_clk_src,
  858. .clkr.hw.init = &(struct clk_init_data){
  859. .name = "gcc_ufs_phy_ice_core_clk_src",
  860. .parent_data = gcc_parent_data_0,
  861. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  862. .ops = &clk_rcg2_shared_ops,
  863. },
  864. };
  865. static struct clk_rcg2 gcc_ufs_phy_phy_aux_clk_src = {
  866. .cmd_rcgr = 0x77090,
  867. .mnd_width = 0,
  868. .hid_width = 5,
  869. .parent_map = gcc_parent_map_4,
  870. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  871. .clkr.hw.init = &(struct clk_init_data){
  872. .name = "gcc_ufs_phy_phy_aux_clk_src",
  873. .parent_data = gcc_parent_data_4,
  874. .num_parents = ARRAY_SIZE(gcc_parent_data_4),
  875. .ops = &clk_rcg2_shared_ops,
  876. },
  877. };
  878. static struct clk_rcg2 gcc_ufs_phy_unipro_core_clk_src = {
  879. .cmd_rcgr = 0x77074,
  880. .mnd_width = 0,
  881. .hid_width = 5,
  882. .parent_map = gcc_parent_map_0,
  883. .freq_tbl = ftbl_gcc_ufs_card_unipro_core_clk_src,
  884. .clkr.hw.init = &(struct clk_init_data){
  885. .name = "gcc_ufs_phy_unipro_core_clk_src",
  886. .parent_data = gcc_parent_data_0,
  887. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  888. .ops = &clk_rcg2_shared_ops,
  889. },
  890. };
  891. static const struct freq_tbl ftbl_gcc_usb30_prim_master_clk_src[] = {
  892. F(33333333, P_GPLL0_OUT_EVEN, 9, 0, 0),
  893. F(66666667, P_GPLL0_OUT_EVEN, 4.5, 0, 0),
  894. F(133333333, P_GPLL0_OUT_MAIN, 4.5, 0, 0),
  895. F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
  896. F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
  897. { }
  898. };
  899. static struct clk_rcg2 gcc_usb30_prim_master_clk_src = {
  900. .cmd_rcgr = 0xf018,
  901. .mnd_width = 8,
  902. .hid_width = 5,
  903. .parent_map = gcc_parent_map_0,
  904. .freq_tbl = ftbl_gcc_usb30_prim_master_clk_src,
  905. .clkr.hw.init = &(struct clk_init_data){
  906. .name = "gcc_usb30_prim_master_clk_src",
  907. .parent_data = gcc_parent_data_0,
  908. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  909. .ops = &clk_rcg2_shared_ops,
  910. },
  911. };
  912. static const struct freq_tbl ftbl_gcc_usb30_prim_mock_utmi_clk_src[] = {
  913. F(19200000, P_BI_TCXO, 1, 0, 0),
  914. F(20000000, P_GPLL0_OUT_EVEN, 15, 0, 0),
  915. F(40000000, P_GPLL0_OUT_EVEN, 7.5, 0, 0),
  916. F(60000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
  917. { }
  918. };
  919. static struct clk_rcg2 gcc_usb30_prim_mock_utmi_clk_src = {
  920. .cmd_rcgr = 0xf030,
  921. .mnd_width = 0,
  922. .hid_width = 5,
  923. .parent_map = gcc_parent_map_0,
  924. .freq_tbl = ftbl_gcc_usb30_prim_mock_utmi_clk_src,
  925. .clkr.hw.init = &(struct clk_init_data){
  926. .name = "gcc_usb30_prim_mock_utmi_clk_src",
  927. .parent_data = gcc_parent_data_0,
  928. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  929. .ops = &clk_rcg2_shared_ops,
  930. },
  931. };
  932. static struct clk_rcg2 gcc_usb30_sec_master_clk_src = {
  933. .cmd_rcgr = 0x10018,
  934. .mnd_width = 8,
  935. .hid_width = 5,
  936. .parent_map = gcc_parent_map_0,
  937. .freq_tbl = ftbl_gcc_usb30_prim_master_clk_src,
  938. .clkr.hw.init = &(struct clk_init_data){
  939. .name = "gcc_usb30_sec_master_clk_src",
  940. .parent_data = gcc_parent_data_0,
  941. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  942. .ops = &clk_rcg2_ops,
  943. },
  944. };
  945. static struct clk_rcg2 gcc_usb30_sec_mock_utmi_clk_src = {
  946. .cmd_rcgr = 0x10030,
  947. .mnd_width = 0,
  948. .hid_width = 5,
  949. .parent_map = gcc_parent_map_0,
  950. .freq_tbl = ftbl_gcc_usb30_prim_mock_utmi_clk_src,
  951. .clkr.hw.init = &(struct clk_init_data){
  952. .name = "gcc_usb30_sec_mock_utmi_clk_src",
  953. .parent_data = gcc_parent_data_0,
  954. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  955. .ops = &clk_rcg2_ops,
  956. },
  957. };
  958. static struct clk_rcg2 gcc_usb3_prim_phy_aux_clk_src = {
  959. .cmd_rcgr = 0xf05c,
  960. .mnd_width = 0,
  961. .hid_width = 5,
  962. .parent_map = gcc_parent_map_2,
  963. .freq_tbl = ftbl_gcc_cpuss_rbcpr_clk_src,
  964. .clkr.hw.init = &(struct clk_init_data){
  965. .name = "gcc_usb3_prim_phy_aux_clk_src",
  966. .parent_data = gcc_parent_data_2,
  967. .num_parents = ARRAY_SIZE(gcc_parent_data_2),
  968. .ops = &clk_rcg2_ops,
  969. },
  970. };
  971. static struct clk_rcg2 gcc_usb3_sec_phy_aux_clk_src = {
  972. .cmd_rcgr = 0x1005c,
  973. .mnd_width = 0,
  974. .hid_width = 5,
  975. .parent_map = gcc_parent_map_2,
  976. .freq_tbl = ftbl_gcc_cpuss_rbcpr_clk_src,
  977. .clkr.hw.init = &(struct clk_init_data){
  978. .name = "gcc_usb3_sec_phy_aux_clk_src",
  979. .parent_data = gcc_parent_data_2,
  980. .num_parents = ARRAY_SIZE(gcc_parent_data_2),
  981. .ops = &clk_rcg2_shared_ops,
  982. },
  983. };
  984. static struct clk_rcg2 gcc_vs_ctrl_clk_src = {
  985. .cmd_rcgr = 0x7a030,
  986. .mnd_width = 0,
  987. .hid_width = 5,
  988. .parent_map = gcc_parent_map_3,
  989. .freq_tbl = ftbl_gcc_cpuss_rbcpr_clk_src,
  990. .clkr.hw.init = &(struct clk_init_data){
  991. .name = "gcc_vs_ctrl_clk_src",
  992. .parent_data = gcc_parent_data_3,
  993. .num_parents = ARRAY_SIZE(gcc_parent_data_3),
  994. .ops = &clk_rcg2_ops,
  995. },
  996. };
  997. static const struct freq_tbl ftbl_gcc_vsensor_clk_src[] = {
  998. F(19200000, P_BI_TCXO, 1, 0, 0),
  999. F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
  1000. F(600000000, P_GPLL0_OUT_MAIN, 1, 0, 0),
  1001. { }
  1002. };
  1003. static struct clk_rcg2 gcc_vsensor_clk_src = {
  1004. .cmd_rcgr = 0x7a018,
  1005. .mnd_width = 0,
  1006. .hid_width = 5,
  1007. .parent_map = gcc_parent_map_3,
  1008. .freq_tbl = ftbl_gcc_vsensor_clk_src,
  1009. .clkr.hw.init = &(struct clk_init_data){
  1010. .name = "gcc_vsensor_clk_src",
  1011. .parent_data = gcc_parent_data_8,
  1012. .num_parents = ARRAY_SIZE(gcc_parent_data_8),
  1013. .ops = &clk_rcg2_ops,
  1014. },
  1015. };
  1016. static struct clk_branch gcc_aggre_noc_pcie_tbu_clk = {
  1017. .halt_reg = 0x90014,
  1018. .halt_check = BRANCH_HALT,
  1019. .clkr = {
  1020. .enable_reg = 0x90014,
  1021. .enable_mask = BIT(0),
  1022. .hw.init = &(struct clk_init_data){
  1023. .name = "gcc_aggre_noc_pcie_tbu_clk",
  1024. .ops = &clk_branch2_ops,
  1025. },
  1026. },
  1027. };
  1028. static struct clk_branch gcc_aggre_ufs_card_axi_clk = {
  1029. .halt_reg = 0x82028,
  1030. .halt_check = BRANCH_HALT,
  1031. .hwcg_reg = 0x82028,
  1032. .hwcg_bit = 1,
  1033. .clkr = {
  1034. .enable_reg = 0x82028,
  1035. .enable_mask = BIT(0),
  1036. .hw.init = &(struct clk_init_data){
  1037. .name = "gcc_aggre_ufs_card_axi_clk",
  1038. .parent_hws = (const struct clk_hw*[]){
  1039. &gcc_ufs_card_axi_clk_src.clkr.hw,
  1040. },
  1041. .num_parents = 1,
  1042. .flags = CLK_SET_RATE_PARENT,
  1043. .ops = &clk_branch2_ops,
  1044. },
  1045. },
  1046. };
  1047. static struct clk_branch gcc_aggre_ufs_phy_axi_clk = {
  1048. .halt_reg = 0x82024,
  1049. .halt_check = BRANCH_HALT,
  1050. .hwcg_reg = 0x82024,
  1051. .hwcg_bit = 1,
  1052. .clkr = {
  1053. .enable_reg = 0x82024,
  1054. .enable_mask = BIT(0),
  1055. .hw.init = &(struct clk_init_data){
  1056. .name = "gcc_aggre_ufs_phy_axi_clk",
  1057. .parent_hws = (const struct clk_hw*[]){
  1058. &gcc_ufs_phy_axi_clk_src.clkr.hw,
  1059. },
  1060. .num_parents = 1,
  1061. .flags = CLK_SET_RATE_PARENT,
  1062. .ops = &clk_branch2_ops,
  1063. },
  1064. },
  1065. };
  1066. static struct clk_branch gcc_aggre_usb3_prim_axi_clk = {
  1067. .halt_reg = 0x8201c,
  1068. .halt_check = BRANCH_HALT,
  1069. .clkr = {
  1070. .enable_reg = 0x8201c,
  1071. .enable_mask = BIT(0),
  1072. .hw.init = &(struct clk_init_data){
  1073. .name = "gcc_aggre_usb3_prim_axi_clk",
  1074. .parent_hws = (const struct clk_hw*[]){
  1075. &gcc_usb30_prim_master_clk_src.clkr.hw,
  1076. },
  1077. .num_parents = 1,
  1078. .flags = CLK_SET_RATE_PARENT,
  1079. .ops = &clk_branch2_ops,
  1080. },
  1081. },
  1082. };
  1083. static struct clk_branch gcc_aggre_usb3_sec_axi_clk = {
  1084. .halt_reg = 0x82020,
  1085. .halt_check = BRANCH_HALT,
  1086. .clkr = {
  1087. .enable_reg = 0x82020,
  1088. .enable_mask = BIT(0),
  1089. .hw.init = &(struct clk_init_data){
  1090. .name = "gcc_aggre_usb3_sec_axi_clk",
  1091. .parent_hws = (const struct clk_hw*[]){
  1092. &gcc_usb30_sec_master_clk_src.clkr.hw,
  1093. },
  1094. .num_parents = 1,
  1095. .flags = CLK_SET_RATE_PARENT,
  1096. .ops = &clk_branch2_ops,
  1097. },
  1098. },
  1099. };
  1100. static struct clk_branch gcc_apc_vs_clk = {
  1101. .halt_reg = 0x7a050,
  1102. .halt_check = BRANCH_HALT,
  1103. .clkr = {
  1104. .enable_reg = 0x7a050,
  1105. .enable_mask = BIT(0),
  1106. .hw.init = &(struct clk_init_data){
  1107. .name = "gcc_apc_vs_clk",
  1108. .parent_hws = (const struct clk_hw*[]){
  1109. &gcc_vsensor_clk_src.clkr.hw,
  1110. },
  1111. .num_parents = 1,
  1112. .flags = CLK_SET_RATE_PARENT,
  1113. .ops = &clk_branch2_ops,
  1114. },
  1115. },
  1116. };
  1117. static struct clk_branch gcc_boot_rom_ahb_clk = {
  1118. .halt_reg = 0x38004,
  1119. .halt_check = BRANCH_HALT_VOTED,
  1120. .hwcg_reg = 0x38004,
  1121. .hwcg_bit = 1,
  1122. .clkr = {
  1123. .enable_reg = 0x52004,
  1124. .enable_mask = BIT(10),
  1125. .hw.init = &(struct clk_init_data){
  1126. .name = "gcc_boot_rom_ahb_clk",
  1127. .ops = &clk_branch2_ops,
  1128. },
  1129. },
  1130. };
  1131. static struct clk_branch gcc_camera_ahb_clk = {
  1132. .halt_reg = 0xb008,
  1133. .halt_check = BRANCH_HALT,
  1134. .hwcg_reg = 0xb008,
  1135. .hwcg_bit = 1,
  1136. .clkr = {
  1137. .enable_reg = 0xb008,
  1138. .enable_mask = BIT(0),
  1139. .hw.init = &(struct clk_init_data){
  1140. .name = "gcc_camera_ahb_clk",
  1141. .flags = CLK_IS_CRITICAL,
  1142. .ops = &clk_branch2_ops,
  1143. },
  1144. },
  1145. };
  1146. static struct clk_branch gcc_camera_axi_clk = {
  1147. .halt_reg = 0xb020,
  1148. .halt_check = BRANCH_VOTED,
  1149. .clkr = {
  1150. .enable_reg = 0xb020,
  1151. .enable_mask = BIT(0),
  1152. .hw.init = &(struct clk_init_data){
  1153. .name = "gcc_camera_axi_clk",
  1154. .ops = &clk_branch2_ops,
  1155. },
  1156. },
  1157. };
  1158. static struct clk_branch gcc_camera_xo_clk = {
  1159. .halt_reg = 0xb02c,
  1160. .halt_check = BRANCH_HALT,
  1161. .clkr = {
  1162. .enable_reg = 0xb02c,
  1163. .enable_mask = BIT(0),
  1164. .hw.init = &(struct clk_init_data){
  1165. .name = "gcc_camera_xo_clk",
  1166. .flags = CLK_IS_CRITICAL,
  1167. .ops = &clk_branch2_ops,
  1168. },
  1169. },
  1170. };
  1171. static struct clk_branch gcc_ce1_ahb_clk = {
  1172. .halt_reg = 0x4100c,
  1173. .halt_check = BRANCH_HALT_VOTED,
  1174. .hwcg_reg = 0x4100c,
  1175. .hwcg_bit = 1,
  1176. .clkr = {
  1177. .enable_reg = 0x52004,
  1178. .enable_mask = BIT(3),
  1179. .hw.init = &(struct clk_init_data){
  1180. .name = "gcc_ce1_ahb_clk",
  1181. .ops = &clk_branch2_ops,
  1182. },
  1183. },
  1184. };
  1185. static struct clk_branch gcc_ce1_axi_clk = {
  1186. .halt_reg = 0x41008,
  1187. .halt_check = BRANCH_HALT_VOTED,
  1188. .clkr = {
  1189. .enable_reg = 0x52004,
  1190. .enable_mask = BIT(4),
  1191. .hw.init = &(struct clk_init_data){
  1192. .name = "gcc_ce1_axi_clk",
  1193. .ops = &clk_branch2_ops,
  1194. },
  1195. },
  1196. };
  1197. static struct clk_branch gcc_ce1_clk = {
  1198. .halt_reg = 0x41004,
  1199. .halt_check = BRANCH_HALT_VOTED,
  1200. .clkr = {
  1201. .enable_reg = 0x52004,
  1202. .enable_mask = BIT(5),
  1203. .hw.init = &(struct clk_init_data){
  1204. .name = "gcc_ce1_clk",
  1205. .ops = &clk_branch2_ops,
  1206. },
  1207. },
  1208. };
  1209. static struct clk_branch gcc_cfg_noc_usb3_prim_axi_clk = {
  1210. .halt_reg = 0x502c,
  1211. .halt_check = BRANCH_HALT,
  1212. .clkr = {
  1213. .enable_reg = 0x502c,
  1214. .enable_mask = BIT(0),
  1215. .hw.init = &(struct clk_init_data){
  1216. .name = "gcc_cfg_noc_usb3_prim_axi_clk",
  1217. .parent_hws = (const struct clk_hw*[]){
  1218. &gcc_usb30_prim_master_clk_src.clkr.hw,
  1219. },
  1220. .num_parents = 1,
  1221. .flags = CLK_SET_RATE_PARENT,
  1222. .ops = &clk_branch2_ops,
  1223. },
  1224. },
  1225. };
  1226. static struct clk_branch gcc_cfg_noc_usb3_sec_axi_clk = {
  1227. .halt_reg = 0x5030,
  1228. .halt_check = BRANCH_HALT,
  1229. .clkr = {
  1230. .enable_reg = 0x5030,
  1231. .enable_mask = BIT(0),
  1232. .hw.init = &(struct clk_init_data){
  1233. .name = "gcc_cfg_noc_usb3_sec_axi_clk",
  1234. .parent_hws = (const struct clk_hw*[]){
  1235. &gcc_usb30_sec_master_clk_src.clkr.hw,
  1236. },
  1237. .num_parents = 1,
  1238. .flags = CLK_SET_RATE_PARENT,
  1239. .ops = &clk_branch2_ops,
  1240. },
  1241. },
  1242. };
  1243. static struct clk_branch gcc_cpuss_ahb_clk = {
  1244. .halt_reg = 0x48000,
  1245. .halt_check = BRANCH_HALT_VOTED,
  1246. .clkr = {
  1247. .enable_reg = 0x52004,
  1248. .enable_mask = BIT(21),
  1249. .hw.init = &(struct clk_init_data){
  1250. .name = "gcc_cpuss_ahb_clk",
  1251. .parent_hws = (const struct clk_hw*[]){
  1252. &gcc_cpuss_ahb_clk_src.clkr.hw,
  1253. },
  1254. .num_parents = 1,
  1255. .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
  1256. .ops = &clk_branch2_ops,
  1257. },
  1258. },
  1259. };
  1260. static struct clk_branch gcc_cpuss_rbcpr_clk = {
  1261. .halt_reg = 0x48008,
  1262. .halt_check = BRANCH_HALT,
  1263. .clkr = {
  1264. .enable_reg = 0x48008,
  1265. .enable_mask = BIT(0),
  1266. .hw.init = &(struct clk_init_data){
  1267. .name = "gcc_cpuss_rbcpr_clk",
  1268. .parent_hws = (const struct clk_hw*[]){
  1269. &gcc_cpuss_rbcpr_clk_src.clkr.hw,
  1270. },
  1271. .num_parents = 1,
  1272. .flags = CLK_SET_RATE_PARENT,
  1273. .ops = &clk_branch2_ops,
  1274. },
  1275. },
  1276. };
  1277. /*
  1278. * The source clock frequencies are different for SDM670; define a child clock
  1279. * pointing to the source clock that uses SDM670 frequencies.
  1280. */
  1281. static struct clk_branch gcc_sdm670_cpuss_rbcpr_clk = {
  1282. .halt_reg = 0x48008,
  1283. .halt_check = BRANCH_HALT,
  1284. .clkr = {
  1285. .enable_reg = 0x48008,
  1286. .enable_mask = BIT(0),
  1287. .hw.init = &(struct clk_init_data){
  1288. .name = "gcc_cpuss_rbcpr_clk",
  1289. .parent_hws = (const struct clk_hw*[]){
  1290. &gcc_sdm670_cpuss_rbcpr_clk_src.clkr.hw,
  1291. },
  1292. .num_parents = 1,
  1293. .flags = CLK_SET_RATE_PARENT,
  1294. .ops = &clk_branch2_ops,
  1295. },
  1296. },
  1297. };
  1298. static struct clk_branch gcc_ddrss_gpu_axi_clk = {
  1299. .halt_reg = 0x44038,
  1300. .halt_check = BRANCH_VOTED,
  1301. .clkr = {
  1302. .enable_reg = 0x44038,
  1303. .enable_mask = BIT(0),
  1304. .hw.init = &(struct clk_init_data){
  1305. .name = "gcc_ddrss_gpu_axi_clk",
  1306. .ops = &clk_branch2_ops,
  1307. },
  1308. },
  1309. };
  1310. static struct clk_branch gcc_disp_ahb_clk = {
  1311. .halt_reg = 0xb00c,
  1312. .halt_check = BRANCH_HALT,
  1313. .hwcg_reg = 0xb00c,
  1314. .hwcg_bit = 1,
  1315. .clkr = {
  1316. .enable_reg = 0xb00c,
  1317. .enable_mask = BIT(0),
  1318. .hw.init = &(struct clk_init_data){
  1319. .name = "gcc_disp_ahb_clk",
  1320. .flags = CLK_IS_CRITICAL,
  1321. .ops = &clk_branch2_ops,
  1322. },
  1323. },
  1324. };
  1325. static struct clk_branch gcc_disp_axi_clk = {
  1326. .halt_reg = 0xb024,
  1327. .halt_check = BRANCH_VOTED,
  1328. .clkr = {
  1329. .enable_reg = 0xb024,
  1330. .enable_mask = BIT(0),
  1331. .hw.init = &(struct clk_init_data){
  1332. .name = "gcc_disp_axi_clk",
  1333. .ops = &clk_branch2_ops,
  1334. },
  1335. },
  1336. };
  1337. static struct clk_branch gcc_disp_gpll0_clk_src = {
  1338. .halt_check = BRANCH_HALT_DELAY,
  1339. .clkr = {
  1340. .enable_reg = 0x52004,
  1341. .enable_mask = BIT(18),
  1342. .hw.init = &(struct clk_init_data){
  1343. .name = "gcc_disp_gpll0_clk_src",
  1344. .parent_hws = (const struct clk_hw*[]){
  1345. &gpll0.clkr.hw,
  1346. },
  1347. .num_parents = 1,
  1348. .ops = &clk_branch2_aon_ops,
  1349. },
  1350. },
  1351. };
  1352. static struct clk_branch gcc_disp_gpll0_div_clk_src = {
  1353. .halt_check = BRANCH_HALT_DELAY,
  1354. .clkr = {
  1355. .enable_reg = 0x52004,
  1356. .enable_mask = BIT(19),
  1357. .hw.init = &(struct clk_init_data){
  1358. .name = "gcc_disp_gpll0_div_clk_src",
  1359. .parent_hws = (const struct clk_hw*[]){
  1360. &gpll0_out_even.clkr.hw,
  1361. },
  1362. .num_parents = 1,
  1363. .ops = &clk_branch2_ops,
  1364. },
  1365. },
  1366. };
  1367. static struct clk_branch gcc_disp_xo_clk = {
  1368. .halt_reg = 0xb030,
  1369. .halt_check = BRANCH_HALT,
  1370. .clkr = {
  1371. .enable_reg = 0xb030,
  1372. .enable_mask = BIT(0),
  1373. .hw.init = &(struct clk_init_data){
  1374. .name = "gcc_disp_xo_clk",
  1375. .flags = CLK_IS_CRITICAL,
  1376. .ops = &clk_branch2_ops,
  1377. },
  1378. },
  1379. };
  1380. static struct clk_branch gcc_gp1_clk = {
  1381. .halt_reg = 0x64000,
  1382. .halt_check = BRANCH_HALT,
  1383. .clkr = {
  1384. .enable_reg = 0x64000,
  1385. .enable_mask = BIT(0),
  1386. .hw.init = &(struct clk_init_data){
  1387. .name = "gcc_gp1_clk",
  1388. .parent_hws = (const struct clk_hw*[]){
  1389. &gcc_gp1_clk_src.clkr.hw,
  1390. },
  1391. .num_parents = 1,
  1392. .flags = CLK_SET_RATE_PARENT,
  1393. .ops = &clk_branch2_ops,
  1394. },
  1395. },
  1396. };
  1397. static struct clk_branch gcc_gp2_clk = {
  1398. .halt_reg = 0x65000,
  1399. .halt_check = BRANCH_HALT,
  1400. .clkr = {
  1401. .enable_reg = 0x65000,
  1402. .enable_mask = BIT(0),
  1403. .hw.init = &(struct clk_init_data){
  1404. .name = "gcc_gp2_clk",
  1405. .parent_hws = (const struct clk_hw*[]){
  1406. &gcc_gp2_clk_src.clkr.hw,
  1407. },
  1408. .num_parents = 1,
  1409. .flags = CLK_SET_RATE_PARENT,
  1410. .ops = &clk_branch2_ops,
  1411. },
  1412. },
  1413. };
  1414. static struct clk_branch gcc_gp3_clk = {
  1415. .halt_reg = 0x66000,
  1416. .halt_check = BRANCH_HALT,
  1417. .clkr = {
  1418. .enable_reg = 0x66000,
  1419. .enable_mask = BIT(0),
  1420. .hw.init = &(struct clk_init_data){
  1421. .name = "gcc_gp3_clk",
  1422. .parent_hws = (const struct clk_hw*[]){
  1423. &gcc_gp3_clk_src.clkr.hw,
  1424. },
  1425. .num_parents = 1,
  1426. .flags = CLK_SET_RATE_PARENT,
  1427. .ops = &clk_branch2_ops,
  1428. },
  1429. },
  1430. };
  1431. static struct clk_branch gcc_gpu_cfg_ahb_clk = {
  1432. .halt_reg = 0x71004,
  1433. .halt_check = BRANCH_HALT,
  1434. .hwcg_reg = 0x71004,
  1435. .hwcg_bit = 1,
  1436. .clkr = {
  1437. .enable_reg = 0x71004,
  1438. .enable_mask = BIT(0),
  1439. .hw.init = &(struct clk_init_data){
  1440. .name = "gcc_gpu_cfg_ahb_clk",
  1441. .flags = CLK_IS_CRITICAL,
  1442. .ops = &clk_branch2_ops,
  1443. },
  1444. },
  1445. };
  1446. static struct clk_branch gcc_gpu_gpll0_clk_src = {
  1447. .halt_check = BRANCH_HALT_DELAY,
  1448. .clkr = {
  1449. .enable_reg = 0x52004,
  1450. .enable_mask = BIT(15),
  1451. .hw.init = &(struct clk_init_data){
  1452. .name = "gcc_gpu_gpll0_clk_src",
  1453. .parent_hws = (const struct clk_hw*[]){
  1454. &gpll0.clkr.hw,
  1455. },
  1456. .num_parents = 1,
  1457. .ops = &clk_branch2_ops,
  1458. },
  1459. },
  1460. };
  1461. static struct clk_branch gcc_gpu_gpll0_div_clk_src = {
  1462. .halt_check = BRANCH_HALT_DELAY,
  1463. .clkr = {
  1464. .enable_reg = 0x52004,
  1465. .enable_mask = BIT(16),
  1466. .hw.init = &(struct clk_init_data){
  1467. .name = "gcc_gpu_gpll0_div_clk_src",
  1468. .parent_hws = (const struct clk_hw*[]){
  1469. &gpll0_out_even.clkr.hw,
  1470. },
  1471. .num_parents = 1,
  1472. .ops = &clk_branch2_ops,
  1473. },
  1474. },
  1475. };
  1476. static struct clk_branch gcc_gpu_iref_clk = {
  1477. .halt_reg = 0x8c010,
  1478. .halt_check = BRANCH_HALT,
  1479. .clkr = {
  1480. .enable_reg = 0x8c010,
  1481. .enable_mask = BIT(0),
  1482. .hw.init = &(struct clk_init_data){
  1483. .name = "gcc_gpu_iref_clk",
  1484. .ops = &clk_branch2_ops,
  1485. },
  1486. },
  1487. };
  1488. static struct clk_branch gcc_gpu_memnoc_gfx_clk = {
  1489. .halt_reg = 0x7100c,
  1490. .halt_check = BRANCH_VOTED,
  1491. .clkr = {
  1492. .enable_reg = 0x7100c,
  1493. .enable_mask = BIT(0),
  1494. .hw.init = &(struct clk_init_data){
  1495. .name = "gcc_gpu_memnoc_gfx_clk",
  1496. .ops = &clk_branch2_ops,
  1497. },
  1498. },
  1499. };
  1500. static struct clk_branch gcc_gpu_snoc_dvm_gfx_clk = {
  1501. .halt_reg = 0x71018,
  1502. .halt_check = BRANCH_HALT,
  1503. .clkr = {
  1504. .enable_reg = 0x71018,
  1505. .enable_mask = BIT(0),
  1506. .hw.init = &(struct clk_init_data){
  1507. .name = "gcc_gpu_snoc_dvm_gfx_clk",
  1508. .ops = &clk_branch2_ops,
  1509. },
  1510. },
  1511. };
  1512. static struct clk_branch gcc_gpu_vs_clk = {
  1513. .halt_reg = 0x7a04c,
  1514. .halt_check = BRANCH_HALT,
  1515. .clkr = {
  1516. .enable_reg = 0x7a04c,
  1517. .enable_mask = BIT(0),
  1518. .hw.init = &(struct clk_init_data){
  1519. .name = "gcc_gpu_vs_clk",
  1520. .parent_hws = (const struct clk_hw*[]){
  1521. &gcc_vsensor_clk_src.clkr.hw,
  1522. },
  1523. .num_parents = 1,
  1524. .flags = CLK_SET_RATE_PARENT,
  1525. .ops = &clk_branch2_ops,
  1526. },
  1527. },
  1528. };
  1529. static struct clk_branch gcc_mss_axis2_clk = {
  1530. .halt_reg = 0x8a008,
  1531. .halt_check = BRANCH_HALT,
  1532. .clkr = {
  1533. .enable_reg = 0x8a008,
  1534. .enable_mask = BIT(0),
  1535. .hw.init = &(struct clk_init_data){
  1536. .name = "gcc_mss_axis2_clk",
  1537. .ops = &clk_branch2_ops,
  1538. },
  1539. },
  1540. };
  1541. static struct clk_branch gcc_mss_cfg_ahb_clk = {
  1542. .halt_reg = 0x8a000,
  1543. .halt_check = BRANCH_HALT,
  1544. .hwcg_reg = 0x8a000,
  1545. .hwcg_bit = 1,
  1546. .clkr = {
  1547. .enable_reg = 0x8a000,
  1548. .enable_mask = BIT(0),
  1549. .hw.init = &(struct clk_init_data){
  1550. .name = "gcc_mss_cfg_ahb_clk",
  1551. .ops = &clk_branch2_ops,
  1552. },
  1553. },
  1554. };
  1555. static struct clk_branch gcc_mss_gpll0_div_clk_src = {
  1556. .halt_check = BRANCH_HALT_DELAY,
  1557. .clkr = {
  1558. .enable_reg = 0x52004,
  1559. .enable_mask = BIT(17),
  1560. .hw.init = &(struct clk_init_data){
  1561. .name = "gcc_mss_gpll0_div_clk_src",
  1562. .ops = &clk_branch2_ops,
  1563. },
  1564. },
  1565. };
  1566. static struct clk_branch gcc_mss_mfab_axis_clk = {
  1567. .halt_reg = 0x8a004,
  1568. .halt_check = BRANCH_VOTED,
  1569. .hwcg_reg = 0x8a004,
  1570. .hwcg_bit = 1,
  1571. .clkr = {
  1572. .enable_reg = 0x8a004,
  1573. .enable_mask = BIT(0),
  1574. .hw.init = &(struct clk_init_data){
  1575. .name = "gcc_mss_mfab_axis_clk",
  1576. .ops = &clk_branch2_ops,
  1577. },
  1578. },
  1579. };
  1580. static struct clk_branch gcc_mss_q6_memnoc_axi_clk = {
  1581. .halt_reg = 0x8a154,
  1582. .halt_check = BRANCH_VOTED,
  1583. .clkr = {
  1584. .enable_reg = 0x8a154,
  1585. .enable_mask = BIT(0),
  1586. .hw.init = &(struct clk_init_data){
  1587. .name = "gcc_mss_q6_memnoc_axi_clk",
  1588. .ops = &clk_branch2_ops,
  1589. },
  1590. },
  1591. };
  1592. static struct clk_branch gcc_mss_snoc_axi_clk = {
  1593. .halt_reg = 0x8a150,
  1594. .halt_check = BRANCH_HALT,
  1595. .clkr = {
  1596. .enable_reg = 0x8a150,
  1597. .enable_mask = BIT(0),
  1598. .hw.init = &(struct clk_init_data){
  1599. .name = "gcc_mss_snoc_axi_clk",
  1600. .ops = &clk_branch2_ops,
  1601. },
  1602. },
  1603. };
  1604. static struct clk_branch gcc_mss_vs_clk = {
  1605. .halt_reg = 0x7a048,
  1606. .halt_check = BRANCH_HALT,
  1607. .clkr = {
  1608. .enable_reg = 0x7a048,
  1609. .enable_mask = BIT(0),
  1610. .hw.init = &(struct clk_init_data){
  1611. .name = "gcc_mss_vs_clk",
  1612. .parent_hws = (const struct clk_hw*[]){
  1613. &gcc_vsensor_clk_src.clkr.hw,
  1614. },
  1615. .num_parents = 1,
  1616. .flags = CLK_SET_RATE_PARENT,
  1617. .ops = &clk_branch2_ops,
  1618. },
  1619. },
  1620. };
  1621. static struct clk_branch gcc_pcie_0_aux_clk = {
  1622. .halt_reg = 0x6b01c,
  1623. .halt_check = BRANCH_HALT_VOTED,
  1624. .clkr = {
  1625. .enable_reg = 0x5200c,
  1626. .enable_mask = BIT(3),
  1627. .hw.init = &(struct clk_init_data){
  1628. .name = "gcc_pcie_0_aux_clk",
  1629. .parent_hws = (const struct clk_hw*[]){
  1630. &gcc_pcie_0_aux_clk_src.clkr.hw,
  1631. },
  1632. .num_parents = 1,
  1633. .flags = CLK_SET_RATE_PARENT,
  1634. .ops = &clk_branch2_ops,
  1635. },
  1636. },
  1637. };
  1638. static struct clk_branch gcc_pcie_0_cfg_ahb_clk = {
  1639. .halt_reg = 0x6b018,
  1640. .halt_check = BRANCH_HALT_VOTED,
  1641. .hwcg_reg = 0x6b018,
  1642. .hwcg_bit = 1,
  1643. .clkr = {
  1644. .enable_reg = 0x5200c,
  1645. .enable_mask = BIT(2),
  1646. .hw.init = &(struct clk_init_data){
  1647. .name = "gcc_pcie_0_cfg_ahb_clk",
  1648. .ops = &clk_branch2_ops,
  1649. },
  1650. },
  1651. };
  1652. static struct clk_branch gcc_pcie_0_clkref_clk = {
  1653. .halt_reg = 0x8c00c,
  1654. .halt_check = BRANCH_HALT,
  1655. .clkr = {
  1656. .enable_reg = 0x8c00c,
  1657. .enable_mask = BIT(0),
  1658. .hw.init = &(struct clk_init_data){
  1659. .name = "gcc_pcie_0_clkref_clk",
  1660. .ops = &clk_branch2_ops,
  1661. },
  1662. },
  1663. };
  1664. static struct clk_branch gcc_pcie_0_mstr_axi_clk = {
  1665. .halt_reg = 0x6b014,
  1666. .halt_check = BRANCH_HALT_VOTED,
  1667. .clkr = {
  1668. .enable_reg = 0x5200c,
  1669. .enable_mask = BIT(1),
  1670. .hw.init = &(struct clk_init_data){
  1671. .name = "gcc_pcie_0_mstr_axi_clk",
  1672. .ops = &clk_branch2_ops,
  1673. },
  1674. },
  1675. };
  1676. static struct clk_branch gcc_pcie_0_pipe_clk = {
  1677. .halt_check = BRANCH_HALT_SKIP,
  1678. .clkr = {
  1679. .enable_reg = 0x5200c,
  1680. .enable_mask = BIT(4),
  1681. .hw.init = &(struct clk_init_data){
  1682. .name = "gcc_pcie_0_pipe_clk",
  1683. .parent_data = &(const struct clk_parent_data){
  1684. .fw_name = "pcie_0_pipe_clk", .name = "pcie_0_pipe_clk",
  1685. },
  1686. .num_parents = 1,
  1687. .flags = CLK_SET_RATE_PARENT,
  1688. .ops = &clk_branch2_ops,
  1689. },
  1690. },
  1691. };
  1692. static struct clk_branch gcc_pcie_0_slv_axi_clk = {
  1693. .halt_reg = 0x6b010,
  1694. .halt_check = BRANCH_HALT_VOTED,
  1695. .hwcg_reg = 0x6b010,
  1696. .hwcg_bit = 1,
  1697. .clkr = {
  1698. .enable_reg = 0x5200c,
  1699. .enable_mask = BIT(0),
  1700. .hw.init = &(struct clk_init_data){
  1701. .name = "gcc_pcie_0_slv_axi_clk",
  1702. .ops = &clk_branch2_ops,
  1703. },
  1704. },
  1705. };
  1706. static struct clk_branch gcc_pcie_0_slv_q2a_axi_clk = {
  1707. .halt_reg = 0x6b00c,
  1708. .halt_check = BRANCH_HALT_VOTED,
  1709. .clkr = {
  1710. .enable_reg = 0x5200c,
  1711. .enable_mask = BIT(5),
  1712. .hw.init = &(struct clk_init_data){
  1713. .name = "gcc_pcie_0_slv_q2a_axi_clk",
  1714. .ops = &clk_branch2_ops,
  1715. },
  1716. },
  1717. };
  1718. static struct clk_branch gcc_pcie_1_aux_clk = {
  1719. .halt_reg = 0x8d01c,
  1720. .halt_check = BRANCH_HALT_VOTED,
  1721. .clkr = {
  1722. .enable_reg = 0x52004,
  1723. .enable_mask = BIT(29),
  1724. .hw.init = &(struct clk_init_data){
  1725. .name = "gcc_pcie_1_aux_clk",
  1726. .parent_hws = (const struct clk_hw*[]){
  1727. &gcc_pcie_1_aux_clk_src.clkr.hw,
  1728. },
  1729. .num_parents = 1,
  1730. .flags = CLK_SET_RATE_PARENT,
  1731. .ops = &clk_branch2_ops,
  1732. },
  1733. },
  1734. };
  1735. static struct clk_branch gcc_pcie_1_cfg_ahb_clk = {
  1736. .halt_reg = 0x8d018,
  1737. .halt_check = BRANCH_HALT_VOTED,
  1738. .hwcg_reg = 0x8d018,
  1739. .hwcg_bit = 1,
  1740. .clkr = {
  1741. .enable_reg = 0x52004,
  1742. .enable_mask = BIT(28),
  1743. .hw.init = &(struct clk_init_data){
  1744. .name = "gcc_pcie_1_cfg_ahb_clk",
  1745. .ops = &clk_branch2_ops,
  1746. },
  1747. },
  1748. };
  1749. static struct clk_branch gcc_pcie_1_clkref_clk = {
  1750. .halt_reg = 0x8c02c,
  1751. .halt_check = BRANCH_HALT,
  1752. .clkr = {
  1753. .enable_reg = 0x8c02c,
  1754. .enable_mask = BIT(0),
  1755. .hw.init = &(struct clk_init_data){
  1756. .name = "gcc_pcie_1_clkref_clk",
  1757. .ops = &clk_branch2_ops,
  1758. },
  1759. },
  1760. };
  1761. static struct clk_branch gcc_pcie_1_mstr_axi_clk = {
  1762. .halt_reg = 0x8d014,
  1763. .halt_check = BRANCH_HALT_VOTED,
  1764. .clkr = {
  1765. .enable_reg = 0x52004,
  1766. .enable_mask = BIT(27),
  1767. .hw.init = &(struct clk_init_data){
  1768. .name = "gcc_pcie_1_mstr_axi_clk",
  1769. .ops = &clk_branch2_ops,
  1770. },
  1771. },
  1772. };
  1773. static struct clk_branch gcc_pcie_1_pipe_clk = {
  1774. .halt_check = BRANCH_HALT_SKIP,
  1775. .clkr = {
  1776. .enable_reg = 0x52004,
  1777. .enable_mask = BIT(30),
  1778. .hw.init = &(struct clk_init_data){
  1779. .name = "gcc_pcie_1_pipe_clk",
  1780. .parent_data = &(const struct clk_parent_data){
  1781. .fw_name = "pcie_1_pipe_clk", .name = "pcie_1_pipe_clk",
  1782. },
  1783. .num_parents = 1,
  1784. .ops = &clk_branch2_ops,
  1785. },
  1786. },
  1787. };
  1788. static struct clk_branch gcc_pcie_1_slv_axi_clk = {
  1789. .halt_reg = 0x8d010,
  1790. .halt_check = BRANCH_HALT_VOTED,
  1791. .hwcg_reg = 0x8d010,
  1792. .hwcg_bit = 1,
  1793. .clkr = {
  1794. .enable_reg = 0x52004,
  1795. .enable_mask = BIT(26),
  1796. .hw.init = &(struct clk_init_data){
  1797. .name = "gcc_pcie_1_slv_axi_clk",
  1798. .ops = &clk_branch2_ops,
  1799. },
  1800. },
  1801. };
  1802. static struct clk_branch gcc_pcie_1_slv_q2a_axi_clk = {
  1803. .halt_reg = 0x8d00c,
  1804. .halt_check = BRANCH_HALT_VOTED,
  1805. .clkr = {
  1806. .enable_reg = 0x52004,
  1807. .enable_mask = BIT(25),
  1808. .hw.init = &(struct clk_init_data){
  1809. .name = "gcc_pcie_1_slv_q2a_axi_clk",
  1810. .ops = &clk_branch2_ops,
  1811. },
  1812. },
  1813. };
  1814. static struct clk_branch gcc_pcie_phy_aux_clk = {
  1815. .halt_reg = 0x6f004,
  1816. .halt_check = BRANCH_HALT,
  1817. .clkr = {
  1818. .enable_reg = 0x6f004,
  1819. .enable_mask = BIT(0),
  1820. .hw.init = &(struct clk_init_data){
  1821. .name = "gcc_pcie_phy_aux_clk",
  1822. .parent_hws = (const struct clk_hw*[]){
  1823. &gcc_pcie_0_aux_clk_src.clkr.hw,
  1824. },
  1825. .num_parents = 1,
  1826. .flags = CLK_SET_RATE_PARENT,
  1827. .ops = &clk_branch2_ops,
  1828. },
  1829. },
  1830. };
  1831. static struct clk_branch gcc_pcie_phy_refgen_clk = {
  1832. .halt_reg = 0x6f02c,
  1833. .halt_check = BRANCH_HALT,
  1834. .clkr = {
  1835. .enable_reg = 0x6f02c,
  1836. .enable_mask = BIT(0),
  1837. .hw.init = &(struct clk_init_data){
  1838. .name = "gcc_pcie_phy_refgen_clk",
  1839. .parent_hws = (const struct clk_hw*[]){
  1840. &gcc_pcie_phy_refgen_clk_src.clkr.hw,
  1841. },
  1842. .num_parents = 1,
  1843. .flags = CLK_SET_RATE_PARENT,
  1844. .ops = &clk_branch2_ops,
  1845. },
  1846. },
  1847. };
  1848. static struct clk_branch gcc_pdm2_clk = {
  1849. .halt_reg = 0x3300c,
  1850. .halt_check = BRANCH_HALT,
  1851. .clkr = {
  1852. .enable_reg = 0x3300c,
  1853. .enable_mask = BIT(0),
  1854. .hw.init = &(struct clk_init_data){
  1855. .name = "gcc_pdm2_clk",
  1856. .parent_hws = (const struct clk_hw*[]){
  1857. &gcc_pdm2_clk_src.clkr.hw,
  1858. },
  1859. .num_parents = 1,
  1860. .flags = CLK_SET_RATE_PARENT,
  1861. .ops = &clk_branch2_ops,
  1862. },
  1863. },
  1864. };
  1865. static struct clk_branch gcc_pdm_ahb_clk = {
  1866. .halt_reg = 0x33004,
  1867. .halt_check = BRANCH_HALT,
  1868. .hwcg_reg = 0x33004,
  1869. .hwcg_bit = 1,
  1870. .clkr = {
  1871. .enable_reg = 0x33004,
  1872. .enable_mask = BIT(0),
  1873. .hw.init = &(struct clk_init_data){
  1874. .name = "gcc_pdm_ahb_clk",
  1875. .ops = &clk_branch2_ops,
  1876. },
  1877. },
  1878. };
  1879. static struct clk_branch gcc_pdm_xo4_clk = {
  1880. .halt_reg = 0x33008,
  1881. .halt_check = BRANCH_HALT,
  1882. .clkr = {
  1883. .enable_reg = 0x33008,
  1884. .enable_mask = BIT(0),
  1885. .hw.init = &(struct clk_init_data){
  1886. .name = "gcc_pdm_xo4_clk",
  1887. .ops = &clk_branch2_ops,
  1888. },
  1889. },
  1890. };
  1891. static struct clk_branch gcc_prng_ahb_clk = {
  1892. .halt_reg = 0x34004,
  1893. .halt_check = BRANCH_HALT_VOTED,
  1894. .hwcg_reg = 0x34004,
  1895. .hwcg_bit = 1,
  1896. .clkr = {
  1897. .enable_reg = 0x52004,
  1898. .enable_mask = BIT(13),
  1899. .hw.init = &(struct clk_init_data){
  1900. .name = "gcc_prng_ahb_clk",
  1901. .ops = &clk_branch2_ops,
  1902. },
  1903. },
  1904. };
  1905. static struct clk_branch gcc_qmip_camera_ahb_clk = {
  1906. .halt_reg = 0xb014,
  1907. .halt_check = BRANCH_HALT,
  1908. .hwcg_reg = 0xb014,
  1909. .hwcg_bit = 1,
  1910. .clkr = {
  1911. .enable_reg = 0xb014,
  1912. .enable_mask = BIT(0),
  1913. .hw.init = &(struct clk_init_data){
  1914. .name = "gcc_qmip_camera_ahb_clk",
  1915. .ops = &clk_branch2_ops,
  1916. },
  1917. },
  1918. };
  1919. static struct clk_branch gcc_qmip_disp_ahb_clk = {
  1920. .halt_reg = 0xb018,
  1921. .halt_check = BRANCH_HALT,
  1922. .hwcg_reg = 0xb018,
  1923. .hwcg_bit = 1,
  1924. .clkr = {
  1925. .enable_reg = 0xb018,
  1926. .enable_mask = BIT(0),
  1927. .hw.init = &(struct clk_init_data){
  1928. .name = "gcc_qmip_disp_ahb_clk",
  1929. .ops = &clk_branch2_ops,
  1930. },
  1931. },
  1932. };
  1933. static struct clk_branch gcc_qmip_video_ahb_clk = {
  1934. .halt_reg = 0xb010,
  1935. .halt_check = BRANCH_HALT,
  1936. .hwcg_reg = 0xb010,
  1937. .hwcg_bit = 1,
  1938. .clkr = {
  1939. .enable_reg = 0xb010,
  1940. .enable_mask = BIT(0),
  1941. .hw.init = &(struct clk_init_data){
  1942. .name = "gcc_qmip_video_ahb_clk",
  1943. .ops = &clk_branch2_ops,
  1944. },
  1945. },
  1946. };
  1947. static struct clk_branch gcc_qspi_cnoc_periph_ahb_clk = {
  1948. .halt_reg = 0x4b000,
  1949. .halt_check = BRANCH_HALT,
  1950. .clkr = {
  1951. .enable_reg = 0x4b000,
  1952. .enable_mask = BIT(0),
  1953. .hw.init = &(struct clk_init_data){
  1954. .name = "gcc_qspi_cnoc_periph_ahb_clk",
  1955. .ops = &clk_branch2_ops,
  1956. },
  1957. },
  1958. };
  1959. static struct clk_branch gcc_qspi_core_clk = {
  1960. .halt_reg = 0x4b004,
  1961. .halt_check = BRANCH_HALT,
  1962. .clkr = {
  1963. .enable_reg = 0x4b004,
  1964. .enable_mask = BIT(0),
  1965. .hw.init = &(struct clk_init_data){
  1966. .name = "gcc_qspi_core_clk",
  1967. .parent_hws = (const struct clk_hw*[]){
  1968. &gcc_qspi_core_clk_src.clkr.hw,
  1969. },
  1970. .num_parents = 1,
  1971. .flags = CLK_SET_RATE_PARENT,
  1972. .ops = &clk_branch2_ops,
  1973. },
  1974. },
  1975. };
  1976. static struct clk_branch gcc_qupv3_wrap0_s0_clk = {
  1977. .halt_reg = 0x17030,
  1978. .halt_check = BRANCH_HALT_VOTED,
  1979. .clkr = {
  1980. .enable_reg = 0x5200c,
  1981. .enable_mask = BIT(10),
  1982. .hw.init = &(struct clk_init_data){
  1983. .name = "gcc_qupv3_wrap0_s0_clk",
  1984. .parent_hws = (const struct clk_hw*[]){
  1985. &gcc_qupv3_wrap0_s0_clk_src.clkr.hw,
  1986. },
  1987. .num_parents = 1,
  1988. .flags = CLK_SET_RATE_PARENT,
  1989. .ops = &clk_branch2_ops,
  1990. },
  1991. },
  1992. };
  1993. static struct clk_branch gcc_qupv3_wrap0_s1_clk = {
  1994. .halt_reg = 0x17160,
  1995. .halt_check = BRANCH_HALT_VOTED,
  1996. .clkr = {
  1997. .enable_reg = 0x5200c,
  1998. .enable_mask = BIT(11),
  1999. .hw.init = &(struct clk_init_data){
  2000. .name = "gcc_qupv3_wrap0_s1_clk",
  2001. .parent_hws = (const struct clk_hw*[]){
  2002. &gcc_qupv3_wrap0_s1_clk_src.clkr.hw,
  2003. },
  2004. .num_parents = 1,
  2005. .flags = CLK_SET_RATE_PARENT,
  2006. .ops = &clk_branch2_ops,
  2007. },
  2008. },
  2009. };
  2010. static struct clk_branch gcc_qupv3_wrap0_s2_clk = {
  2011. .halt_reg = 0x17290,
  2012. .halt_check = BRANCH_HALT_VOTED,
  2013. .clkr = {
  2014. .enable_reg = 0x5200c,
  2015. .enable_mask = BIT(12),
  2016. .hw.init = &(struct clk_init_data){
  2017. .name = "gcc_qupv3_wrap0_s2_clk",
  2018. .parent_hws = (const struct clk_hw*[]){
  2019. &gcc_qupv3_wrap0_s2_clk_src.clkr.hw,
  2020. },
  2021. .num_parents = 1,
  2022. .flags = CLK_SET_RATE_PARENT,
  2023. .ops = &clk_branch2_ops,
  2024. },
  2025. },
  2026. };
  2027. static struct clk_branch gcc_qupv3_wrap0_s3_clk = {
  2028. .halt_reg = 0x173c0,
  2029. .halt_check = BRANCH_HALT_VOTED,
  2030. .clkr = {
  2031. .enable_reg = 0x5200c,
  2032. .enable_mask = BIT(13),
  2033. .hw.init = &(struct clk_init_data){
  2034. .name = "gcc_qupv3_wrap0_s3_clk",
  2035. .parent_hws = (const struct clk_hw*[]){
  2036. &gcc_qupv3_wrap0_s3_clk_src.clkr.hw,
  2037. },
  2038. .num_parents = 1,
  2039. .flags = CLK_SET_RATE_PARENT,
  2040. .ops = &clk_branch2_ops,
  2041. },
  2042. },
  2043. };
  2044. static struct clk_branch gcc_qupv3_wrap0_s4_clk = {
  2045. .halt_reg = 0x174f0,
  2046. .halt_check = BRANCH_HALT_VOTED,
  2047. .clkr = {
  2048. .enable_reg = 0x5200c,
  2049. .enable_mask = BIT(14),
  2050. .hw.init = &(struct clk_init_data){
  2051. .name = "gcc_qupv3_wrap0_s4_clk",
  2052. .parent_hws = (const struct clk_hw*[]){
  2053. &gcc_qupv3_wrap0_s4_clk_src.clkr.hw,
  2054. },
  2055. .num_parents = 1,
  2056. .flags = CLK_SET_RATE_PARENT,
  2057. .ops = &clk_branch2_ops,
  2058. },
  2059. },
  2060. };
  2061. static struct clk_branch gcc_qupv3_wrap0_s5_clk = {
  2062. .halt_reg = 0x17620,
  2063. .halt_check = BRANCH_HALT_VOTED,
  2064. .clkr = {
  2065. .enable_reg = 0x5200c,
  2066. .enable_mask = BIT(15),
  2067. .hw.init = &(struct clk_init_data){
  2068. .name = "gcc_qupv3_wrap0_s5_clk",
  2069. .parent_hws = (const struct clk_hw*[]){
  2070. &gcc_qupv3_wrap0_s5_clk_src.clkr.hw,
  2071. },
  2072. .num_parents = 1,
  2073. .flags = CLK_SET_RATE_PARENT,
  2074. .ops = &clk_branch2_ops,
  2075. },
  2076. },
  2077. };
  2078. static struct clk_branch gcc_qupv3_wrap0_s6_clk = {
  2079. .halt_reg = 0x17750,
  2080. .halt_check = BRANCH_HALT_VOTED,
  2081. .clkr = {
  2082. .enable_reg = 0x5200c,
  2083. .enable_mask = BIT(16),
  2084. .hw.init = &(struct clk_init_data){
  2085. .name = "gcc_qupv3_wrap0_s6_clk",
  2086. .parent_hws = (const struct clk_hw*[]){
  2087. &gcc_qupv3_wrap0_s6_clk_src.clkr.hw,
  2088. },
  2089. .num_parents = 1,
  2090. .flags = CLK_SET_RATE_PARENT,
  2091. .ops = &clk_branch2_ops,
  2092. },
  2093. },
  2094. };
  2095. static struct clk_branch gcc_qupv3_wrap0_s7_clk = {
  2096. .halt_reg = 0x17880,
  2097. .halt_check = BRANCH_HALT_VOTED,
  2098. .clkr = {
  2099. .enable_reg = 0x5200c,
  2100. .enable_mask = BIT(17),
  2101. .hw.init = &(struct clk_init_data){
  2102. .name = "gcc_qupv3_wrap0_s7_clk",
  2103. .parent_hws = (const struct clk_hw*[]){
  2104. &gcc_qupv3_wrap0_s7_clk_src.clkr.hw,
  2105. },
  2106. .num_parents = 1,
  2107. .flags = CLK_SET_RATE_PARENT,
  2108. .ops = &clk_branch2_ops,
  2109. },
  2110. },
  2111. };
  2112. static struct clk_branch gcc_qupv3_wrap1_s0_clk = {
  2113. .halt_reg = 0x18014,
  2114. .halt_check = BRANCH_HALT_VOTED,
  2115. .clkr = {
  2116. .enable_reg = 0x5200c,
  2117. .enable_mask = BIT(22),
  2118. .hw.init = &(struct clk_init_data){
  2119. .name = "gcc_qupv3_wrap1_s0_clk",
  2120. .parent_hws = (const struct clk_hw*[]){
  2121. &gcc_qupv3_wrap1_s0_clk_src.clkr.hw,
  2122. },
  2123. .num_parents = 1,
  2124. .flags = CLK_SET_RATE_PARENT,
  2125. .ops = &clk_branch2_ops,
  2126. },
  2127. },
  2128. };
  2129. static struct clk_branch gcc_qupv3_wrap1_s1_clk = {
  2130. .halt_reg = 0x18144,
  2131. .halt_check = BRANCH_HALT_VOTED,
  2132. .clkr = {
  2133. .enable_reg = 0x5200c,
  2134. .enable_mask = BIT(23),
  2135. .hw.init = &(struct clk_init_data){
  2136. .name = "gcc_qupv3_wrap1_s1_clk",
  2137. .parent_hws = (const struct clk_hw*[]){
  2138. &gcc_qupv3_wrap1_s1_clk_src.clkr.hw,
  2139. },
  2140. .num_parents = 1,
  2141. .flags = CLK_SET_RATE_PARENT,
  2142. .ops = &clk_branch2_ops,
  2143. },
  2144. },
  2145. };
  2146. static struct clk_branch gcc_qupv3_wrap1_s2_clk = {
  2147. .halt_reg = 0x18274,
  2148. .halt_check = BRANCH_HALT_VOTED,
  2149. .clkr = {
  2150. .enable_reg = 0x5200c,
  2151. .enable_mask = BIT(24),
  2152. .hw.init = &(struct clk_init_data){
  2153. .name = "gcc_qupv3_wrap1_s2_clk",
  2154. .parent_hws = (const struct clk_hw*[]){
  2155. &gcc_qupv3_wrap1_s2_clk_src.clkr.hw,
  2156. },
  2157. .num_parents = 1,
  2158. .flags = CLK_SET_RATE_PARENT,
  2159. .ops = &clk_branch2_ops,
  2160. },
  2161. },
  2162. };
  2163. static struct clk_branch gcc_qupv3_wrap1_s3_clk = {
  2164. .halt_reg = 0x183a4,
  2165. .halt_check = BRANCH_HALT_VOTED,
  2166. .clkr = {
  2167. .enable_reg = 0x5200c,
  2168. .enable_mask = BIT(25),
  2169. .hw.init = &(struct clk_init_data){
  2170. .name = "gcc_qupv3_wrap1_s3_clk",
  2171. .parent_hws = (const struct clk_hw*[]){
  2172. &gcc_qupv3_wrap1_s3_clk_src.clkr.hw,
  2173. },
  2174. .num_parents = 1,
  2175. .flags = CLK_SET_RATE_PARENT,
  2176. .ops = &clk_branch2_ops,
  2177. },
  2178. },
  2179. };
  2180. static struct clk_branch gcc_qupv3_wrap1_s4_clk = {
  2181. .halt_reg = 0x184d4,
  2182. .halt_check = BRANCH_HALT_VOTED,
  2183. .clkr = {
  2184. .enable_reg = 0x5200c,
  2185. .enable_mask = BIT(26),
  2186. .hw.init = &(struct clk_init_data){
  2187. .name = "gcc_qupv3_wrap1_s4_clk",
  2188. .parent_hws = (const struct clk_hw*[]){
  2189. &gcc_qupv3_wrap1_s4_clk_src.clkr.hw,
  2190. },
  2191. .num_parents = 1,
  2192. .flags = CLK_SET_RATE_PARENT,
  2193. .ops = &clk_branch2_ops,
  2194. },
  2195. },
  2196. };
  2197. static struct clk_branch gcc_qupv3_wrap1_s5_clk = {
  2198. .halt_reg = 0x18604,
  2199. .halt_check = BRANCH_HALT_VOTED,
  2200. .clkr = {
  2201. .enable_reg = 0x5200c,
  2202. .enable_mask = BIT(27),
  2203. .hw.init = &(struct clk_init_data){
  2204. .name = "gcc_qupv3_wrap1_s5_clk",
  2205. .parent_hws = (const struct clk_hw*[]){
  2206. &gcc_qupv3_wrap1_s5_clk_src.clkr.hw,
  2207. },
  2208. .num_parents = 1,
  2209. .flags = CLK_SET_RATE_PARENT,
  2210. .ops = &clk_branch2_ops,
  2211. },
  2212. },
  2213. };
  2214. static struct clk_branch gcc_qupv3_wrap1_s6_clk = {
  2215. .halt_reg = 0x18734,
  2216. .halt_check = BRANCH_HALT_VOTED,
  2217. .clkr = {
  2218. .enable_reg = 0x5200c,
  2219. .enable_mask = BIT(28),
  2220. .hw.init = &(struct clk_init_data){
  2221. .name = "gcc_qupv3_wrap1_s6_clk",
  2222. .parent_hws = (const struct clk_hw*[]){
  2223. &gcc_qupv3_wrap1_s6_clk_src.clkr.hw,
  2224. },
  2225. .num_parents = 1,
  2226. .flags = CLK_SET_RATE_PARENT,
  2227. .ops = &clk_branch2_ops,
  2228. },
  2229. },
  2230. };
  2231. static struct clk_branch gcc_qupv3_wrap1_s7_clk = {
  2232. .halt_reg = 0x18864,
  2233. .halt_check = BRANCH_HALT_VOTED,
  2234. .clkr = {
  2235. .enable_reg = 0x5200c,
  2236. .enable_mask = BIT(29),
  2237. .hw.init = &(struct clk_init_data){
  2238. .name = "gcc_qupv3_wrap1_s7_clk",
  2239. .parent_hws = (const struct clk_hw*[]){
  2240. &gcc_qupv3_wrap1_s7_clk_src.clkr.hw,
  2241. },
  2242. .num_parents = 1,
  2243. .flags = CLK_SET_RATE_PARENT,
  2244. .ops = &clk_branch2_ops,
  2245. },
  2246. },
  2247. };
  2248. static struct clk_branch gcc_qupv3_wrap_0_m_ahb_clk = {
  2249. .halt_reg = 0x17004,
  2250. .halt_check = BRANCH_HALT_VOTED,
  2251. .clkr = {
  2252. .enable_reg = 0x5200c,
  2253. .enable_mask = BIT(6),
  2254. .hw.init = &(struct clk_init_data){
  2255. .name = "gcc_qupv3_wrap_0_m_ahb_clk",
  2256. .ops = &clk_branch2_ops,
  2257. },
  2258. },
  2259. };
  2260. static struct clk_branch gcc_qupv3_wrap_0_s_ahb_clk = {
  2261. .halt_reg = 0x17008,
  2262. .halt_check = BRANCH_HALT_VOTED,
  2263. .hwcg_reg = 0x17008,
  2264. .hwcg_bit = 1,
  2265. .clkr = {
  2266. .enable_reg = 0x5200c,
  2267. .enable_mask = BIT(7),
  2268. .hw.init = &(struct clk_init_data){
  2269. .name = "gcc_qupv3_wrap_0_s_ahb_clk",
  2270. .ops = &clk_branch2_ops,
  2271. },
  2272. },
  2273. };
  2274. static struct clk_branch gcc_qupv3_wrap_1_m_ahb_clk = {
  2275. .halt_reg = 0x1800c,
  2276. .halt_check = BRANCH_HALT_VOTED,
  2277. .clkr = {
  2278. .enable_reg = 0x5200c,
  2279. .enable_mask = BIT(20),
  2280. .hw.init = &(struct clk_init_data){
  2281. .name = "gcc_qupv3_wrap_1_m_ahb_clk",
  2282. .ops = &clk_branch2_ops,
  2283. },
  2284. },
  2285. };
  2286. static struct clk_branch gcc_qupv3_wrap_1_s_ahb_clk = {
  2287. .halt_reg = 0x18010,
  2288. .halt_check = BRANCH_HALT_VOTED,
  2289. .hwcg_reg = 0x18010,
  2290. .hwcg_bit = 1,
  2291. .clkr = {
  2292. .enable_reg = 0x5200c,
  2293. .enable_mask = BIT(21),
  2294. .hw.init = &(struct clk_init_data){
  2295. .name = "gcc_qupv3_wrap_1_s_ahb_clk",
  2296. .ops = &clk_branch2_ops,
  2297. },
  2298. },
  2299. };
  2300. static struct clk_branch gcc_sdcc1_ahb_clk = {
  2301. .halt_reg = 0x26008,
  2302. .halt_check = BRANCH_HALT,
  2303. .clkr = {
  2304. .enable_reg = 0x26008,
  2305. .enable_mask = BIT(0),
  2306. .hw.init = &(struct clk_init_data){
  2307. .name = "gcc_sdcc1_ahb_clk",
  2308. .ops = &clk_branch2_ops,
  2309. },
  2310. },
  2311. };
  2312. static struct clk_branch gcc_sdcc1_apps_clk = {
  2313. .halt_reg = 0x26004,
  2314. .halt_check = BRANCH_HALT,
  2315. .clkr = {
  2316. .enable_reg = 0x26004,
  2317. .enable_mask = BIT(0),
  2318. .hw.init = &(struct clk_init_data){
  2319. .name = "gcc_sdcc1_apps_clk",
  2320. .parent_hws = (const struct clk_hw*[]){
  2321. &gcc_sdcc1_apps_clk_src.clkr.hw,
  2322. },
  2323. .num_parents = 1,
  2324. .flags = CLK_SET_RATE_PARENT,
  2325. .ops = &clk_branch2_ops,
  2326. },
  2327. },
  2328. };
  2329. static struct clk_branch gcc_sdcc1_ice_core_clk = {
  2330. .halt_reg = 0x2600c,
  2331. .halt_check = BRANCH_HALT,
  2332. .clkr = {
  2333. .enable_reg = 0x2600c,
  2334. .enable_mask = BIT(0),
  2335. .hw.init = &(struct clk_init_data){
  2336. .name = "gcc_sdcc1_ice_core_clk",
  2337. .parent_hws = (const struct clk_hw*[]){
  2338. &gcc_sdcc1_ice_core_clk_src.clkr.hw,
  2339. },
  2340. .num_parents = 1,
  2341. .flags = CLK_SET_RATE_PARENT,
  2342. .ops = &clk_branch2_ops,
  2343. },
  2344. },
  2345. };
  2346. static struct clk_branch gcc_sdcc2_ahb_clk = {
  2347. .halt_reg = 0x14008,
  2348. .halt_check = BRANCH_HALT,
  2349. .clkr = {
  2350. .enable_reg = 0x14008,
  2351. .enable_mask = BIT(0),
  2352. .hw.init = &(struct clk_init_data){
  2353. .name = "gcc_sdcc2_ahb_clk",
  2354. .ops = &clk_branch2_ops,
  2355. },
  2356. },
  2357. };
  2358. static struct clk_branch gcc_sdcc2_apps_clk = {
  2359. .halt_reg = 0x14004,
  2360. .halt_check = BRANCH_HALT,
  2361. .clkr = {
  2362. .enable_reg = 0x14004,
  2363. .enable_mask = BIT(0),
  2364. .hw.init = &(struct clk_init_data){
  2365. .name = "gcc_sdcc2_apps_clk",
  2366. .parent_hws = (const struct clk_hw*[]){
  2367. &gcc_sdcc2_apps_clk_src.clkr.hw,
  2368. },
  2369. .num_parents = 1,
  2370. .flags = CLK_SET_RATE_PARENT,
  2371. .ops = &clk_branch2_ops,
  2372. },
  2373. },
  2374. };
  2375. static struct clk_branch gcc_sdcc4_ahb_clk = {
  2376. .halt_reg = 0x16008,
  2377. .halt_check = BRANCH_HALT,
  2378. .clkr = {
  2379. .enable_reg = 0x16008,
  2380. .enable_mask = BIT(0),
  2381. .hw.init = &(struct clk_init_data){
  2382. .name = "gcc_sdcc4_ahb_clk",
  2383. .ops = &clk_branch2_ops,
  2384. },
  2385. },
  2386. };
  2387. static struct clk_branch gcc_sdcc4_apps_clk = {
  2388. .halt_reg = 0x16004,
  2389. .halt_check = BRANCH_HALT,
  2390. .clkr = {
  2391. .enable_reg = 0x16004,
  2392. .enable_mask = BIT(0),
  2393. .hw.init = &(struct clk_init_data){
  2394. .name = "gcc_sdcc4_apps_clk",
  2395. .parent_hws = (const struct clk_hw*[]){
  2396. &gcc_sdcc4_apps_clk_src.clkr.hw,
  2397. },
  2398. .num_parents = 1,
  2399. .flags = CLK_SET_RATE_PARENT,
  2400. .ops = &clk_branch2_ops,
  2401. },
  2402. },
  2403. };
  2404. /*
  2405. * The source clock frequencies are different for SDM670; define a child clock
  2406. * pointing to the source clock that uses SDM670 frequencies.
  2407. */
  2408. static struct clk_branch gcc_sdm670_sdcc4_apps_clk = {
  2409. .halt_reg = 0x16004,
  2410. .halt_check = BRANCH_HALT,
  2411. .clkr = {
  2412. .enable_reg = 0x16004,
  2413. .enable_mask = BIT(0),
  2414. .hw.init = &(struct clk_init_data){
  2415. .name = "gcc_sdcc4_apps_clk",
  2416. .parent_hws = (const struct clk_hw*[]){
  2417. &gcc_sdm670_sdcc4_apps_clk_src.clkr.hw,
  2418. },
  2419. .num_parents = 1,
  2420. .flags = CLK_SET_RATE_PARENT,
  2421. .ops = &clk_branch2_ops,
  2422. },
  2423. },
  2424. };
  2425. static struct clk_branch gcc_sys_noc_cpuss_ahb_clk = {
  2426. .halt_reg = 0x414c,
  2427. .halt_check = BRANCH_HALT_VOTED,
  2428. .clkr = {
  2429. .enable_reg = 0x52004,
  2430. .enable_mask = BIT(0),
  2431. .hw.init = &(struct clk_init_data){
  2432. .name = "gcc_sys_noc_cpuss_ahb_clk",
  2433. .parent_hws = (const struct clk_hw*[]){
  2434. &gcc_cpuss_ahb_clk_src.clkr.hw,
  2435. },
  2436. .num_parents = 1,
  2437. .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
  2438. .ops = &clk_branch2_ops,
  2439. },
  2440. },
  2441. };
  2442. static struct clk_branch gcc_tsif_ahb_clk = {
  2443. .halt_reg = 0x36004,
  2444. .halt_check = BRANCH_HALT,
  2445. .clkr = {
  2446. .enable_reg = 0x36004,
  2447. .enable_mask = BIT(0),
  2448. .hw.init = &(struct clk_init_data){
  2449. .name = "gcc_tsif_ahb_clk",
  2450. .ops = &clk_branch2_ops,
  2451. },
  2452. },
  2453. };
  2454. static struct clk_branch gcc_tsif_inactivity_timers_clk = {
  2455. .halt_reg = 0x3600c,
  2456. .halt_check = BRANCH_HALT,
  2457. .clkr = {
  2458. .enable_reg = 0x3600c,
  2459. .enable_mask = BIT(0),
  2460. .hw.init = &(struct clk_init_data){
  2461. .name = "gcc_tsif_inactivity_timers_clk",
  2462. .ops = &clk_branch2_ops,
  2463. },
  2464. },
  2465. };
  2466. static struct clk_branch gcc_tsif_ref_clk = {
  2467. .halt_reg = 0x36008,
  2468. .halt_check = BRANCH_HALT,
  2469. .clkr = {
  2470. .enable_reg = 0x36008,
  2471. .enable_mask = BIT(0),
  2472. .hw.init = &(struct clk_init_data){
  2473. .name = "gcc_tsif_ref_clk",
  2474. .parent_hws = (const struct clk_hw*[]){
  2475. &gcc_tsif_ref_clk_src.clkr.hw,
  2476. },
  2477. .num_parents = 1,
  2478. .flags = CLK_SET_RATE_PARENT,
  2479. .ops = &clk_branch2_ops,
  2480. },
  2481. },
  2482. };
  2483. static struct clk_branch gcc_ufs_card_ahb_clk = {
  2484. .halt_reg = 0x75010,
  2485. .halt_check = BRANCH_HALT,
  2486. .hwcg_reg = 0x75010,
  2487. .hwcg_bit = 1,
  2488. .clkr = {
  2489. .enable_reg = 0x75010,
  2490. .enable_mask = BIT(0),
  2491. .hw.init = &(struct clk_init_data){
  2492. .name = "gcc_ufs_card_ahb_clk",
  2493. .ops = &clk_branch2_ops,
  2494. },
  2495. },
  2496. };
  2497. static struct clk_branch gcc_ufs_card_axi_clk = {
  2498. .halt_reg = 0x7500c,
  2499. .halt_check = BRANCH_HALT,
  2500. .hwcg_reg = 0x7500c,
  2501. .hwcg_bit = 1,
  2502. .clkr = {
  2503. .enable_reg = 0x7500c,
  2504. .enable_mask = BIT(0),
  2505. .hw.init = &(struct clk_init_data){
  2506. .name = "gcc_ufs_card_axi_clk",
  2507. .parent_hws = (const struct clk_hw*[]){
  2508. &gcc_ufs_card_axi_clk_src.clkr.hw,
  2509. },
  2510. .num_parents = 1,
  2511. .flags = CLK_SET_RATE_PARENT,
  2512. .ops = &clk_branch2_ops,
  2513. },
  2514. },
  2515. };
  2516. static struct clk_branch gcc_ufs_card_clkref_clk = {
  2517. .halt_reg = 0x8c004,
  2518. .halt_check = BRANCH_HALT,
  2519. .clkr = {
  2520. .enable_reg = 0x8c004,
  2521. .enable_mask = BIT(0),
  2522. .hw.init = &(struct clk_init_data){
  2523. .name = "gcc_ufs_card_clkref_clk",
  2524. .ops = &clk_branch2_ops,
  2525. },
  2526. },
  2527. };
  2528. static struct clk_branch gcc_ufs_card_ice_core_clk = {
  2529. .halt_reg = 0x75058,
  2530. .halt_check = BRANCH_HALT,
  2531. .hwcg_reg = 0x75058,
  2532. .hwcg_bit = 1,
  2533. .clkr = {
  2534. .enable_reg = 0x75058,
  2535. .enable_mask = BIT(0),
  2536. .hw.init = &(struct clk_init_data){
  2537. .name = "gcc_ufs_card_ice_core_clk",
  2538. .parent_hws = (const struct clk_hw*[]){
  2539. &gcc_ufs_card_ice_core_clk_src.clkr.hw,
  2540. },
  2541. .num_parents = 1,
  2542. .flags = CLK_SET_RATE_PARENT,
  2543. .ops = &clk_branch2_ops,
  2544. },
  2545. },
  2546. };
  2547. static struct clk_branch gcc_ufs_card_phy_aux_clk = {
  2548. .halt_reg = 0x7508c,
  2549. .halt_check = BRANCH_HALT,
  2550. .hwcg_reg = 0x7508c,
  2551. .hwcg_bit = 1,
  2552. .clkr = {
  2553. .enable_reg = 0x7508c,
  2554. .enable_mask = BIT(0),
  2555. .hw.init = &(struct clk_init_data){
  2556. .name = "gcc_ufs_card_phy_aux_clk",
  2557. .parent_hws = (const struct clk_hw*[]){
  2558. &gcc_ufs_card_phy_aux_clk_src.clkr.hw,
  2559. },
  2560. .num_parents = 1,
  2561. .flags = CLK_SET_RATE_PARENT,
  2562. .ops = &clk_branch2_ops,
  2563. },
  2564. },
  2565. };
  2566. static struct clk_branch gcc_ufs_card_rx_symbol_0_clk = {
  2567. .halt_check = BRANCH_HALT_SKIP,
  2568. .clkr = {
  2569. .enable_reg = 0x75018,
  2570. .enable_mask = BIT(0),
  2571. .hw.init = &(struct clk_init_data){
  2572. .name = "gcc_ufs_card_rx_symbol_0_clk",
  2573. .ops = &clk_branch2_ops,
  2574. },
  2575. },
  2576. };
  2577. static struct clk_branch gcc_ufs_card_rx_symbol_1_clk = {
  2578. .halt_check = BRANCH_HALT_SKIP,
  2579. .clkr = {
  2580. .enable_reg = 0x750a8,
  2581. .enable_mask = BIT(0),
  2582. .hw.init = &(struct clk_init_data){
  2583. .name = "gcc_ufs_card_rx_symbol_1_clk",
  2584. .ops = &clk_branch2_ops,
  2585. },
  2586. },
  2587. };
  2588. static struct clk_branch gcc_ufs_card_tx_symbol_0_clk = {
  2589. .halt_check = BRANCH_HALT_SKIP,
  2590. .clkr = {
  2591. .enable_reg = 0x75014,
  2592. .enable_mask = BIT(0),
  2593. .hw.init = &(struct clk_init_data){
  2594. .name = "gcc_ufs_card_tx_symbol_0_clk",
  2595. .ops = &clk_branch2_ops,
  2596. },
  2597. },
  2598. };
  2599. static struct clk_branch gcc_ufs_card_unipro_core_clk = {
  2600. .halt_reg = 0x75054,
  2601. .halt_check = BRANCH_HALT,
  2602. .hwcg_reg = 0x75054,
  2603. .hwcg_bit = 1,
  2604. .clkr = {
  2605. .enable_reg = 0x75054,
  2606. .enable_mask = BIT(0),
  2607. .hw.init = &(struct clk_init_data){
  2608. .name = "gcc_ufs_card_unipro_core_clk",
  2609. .parent_hws = (const struct clk_hw*[]){
  2610. &gcc_ufs_card_unipro_core_clk_src.clkr.hw,
  2611. },
  2612. .num_parents = 1,
  2613. .flags = CLK_SET_RATE_PARENT,
  2614. .ops = &clk_branch2_ops,
  2615. },
  2616. },
  2617. };
  2618. static struct clk_branch gcc_ufs_mem_clkref_clk = {
  2619. .halt_reg = 0x8c000,
  2620. .halt_check = BRANCH_HALT,
  2621. .clkr = {
  2622. .enable_reg = 0x8c000,
  2623. .enable_mask = BIT(0),
  2624. .hw.init = &(struct clk_init_data){
  2625. .name = "gcc_ufs_mem_clkref_clk",
  2626. .ops = &clk_branch2_ops,
  2627. },
  2628. },
  2629. };
  2630. static struct clk_branch gcc_ufs_phy_ahb_clk = {
  2631. .halt_reg = 0x77010,
  2632. .halt_check = BRANCH_HALT,
  2633. .hwcg_reg = 0x77010,
  2634. .hwcg_bit = 1,
  2635. .clkr = {
  2636. .enable_reg = 0x77010,
  2637. .enable_mask = BIT(0),
  2638. .hw.init = &(struct clk_init_data){
  2639. .name = "gcc_ufs_phy_ahb_clk",
  2640. .ops = &clk_branch2_ops,
  2641. },
  2642. },
  2643. };
  2644. static struct clk_branch gcc_ufs_phy_axi_clk = {
  2645. .halt_reg = 0x7700c,
  2646. .halt_check = BRANCH_HALT,
  2647. .hwcg_reg = 0x7700c,
  2648. .hwcg_bit = 1,
  2649. .clkr = {
  2650. .enable_reg = 0x7700c,
  2651. .enable_mask = BIT(0),
  2652. .hw.init = &(struct clk_init_data){
  2653. .name = "gcc_ufs_phy_axi_clk",
  2654. .parent_hws = (const struct clk_hw*[]){
  2655. &gcc_ufs_phy_axi_clk_src.clkr.hw,
  2656. },
  2657. .num_parents = 1,
  2658. .flags = CLK_SET_RATE_PARENT,
  2659. .ops = &clk_branch2_ops,
  2660. },
  2661. },
  2662. };
  2663. static struct clk_branch gcc_ufs_phy_ice_core_clk = {
  2664. .halt_reg = 0x77058,
  2665. .halt_check = BRANCH_HALT,
  2666. .hwcg_reg = 0x77058,
  2667. .hwcg_bit = 1,
  2668. .clkr = {
  2669. .enable_reg = 0x77058,
  2670. .enable_mask = BIT(0),
  2671. .hw.init = &(struct clk_init_data){
  2672. .name = "gcc_ufs_phy_ice_core_clk",
  2673. .parent_hws = (const struct clk_hw*[]){
  2674. &gcc_ufs_phy_ice_core_clk_src.clkr.hw,
  2675. },
  2676. .num_parents = 1,
  2677. .flags = CLK_SET_RATE_PARENT,
  2678. .ops = &clk_branch2_ops,
  2679. },
  2680. },
  2681. };
  2682. static struct clk_branch gcc_ufs_phy_phy_aux_clk = {
  2683. .halt_reg = 0x7708c,
  2684. .halt_check = BRANCH_HALT,
  2685. .hwcg_reg = 0x7708c,
  2686. .hwcg_bit = 1,
  2687. .clkr = {
  2688. .enable_reg = 0x7708c,
  2689. .enable_mask = BIT(0),
  2690. .hw.init = &(struct clk_init_data){
  2691. .name = "gcc_ufs_phy_phy_aux_clk",
  2692. .parent_hws = (const struct clk_hw*[]){
  2693. &gcc_ufs_phy_phy_aux_clk_src.clkr.hw,
  2694. },
  2695. .num_parents = 1,
  2696. .flags = CLK_SET_RATE_PARENT,
  2697. .ops = &clk_branch2_ops,
  2698. },
  2699. },
  2700. };
  2701. static struct clk_branch gcc_ufs_phy_rx_symbol_0_clk = {
  2702. .halt_check = BRANCH_HALT_SKIP,
  2703. .clkr = {
  2704. .enable_reg = 0x77018,
  2705. .enable_mask = BIT(0),
  2706. .hw.init = &(struct clk_init_data){
  2707. .name = "gcc_ufs_phy_rx_symbol_0_clk",
  2708. .ops = &clk_branch2_ops,
  2709. },
  2710. },
  2711. };
  2712. static struct clk_branch gcc_ufs_phy_rx_symbol_1_clk = {
  2713. .halt_check = BRANCH_HALT_SKIP,
  2714. .clkr = {
  2715. .enable_reg = 0x770a8,
  2716. .enable_mask = BIT(0),
  2717. .hw.init = &(struct clk_init_data){
  2718. .name = "gcc_ufs_phy_rx_symbol_1_clk",
  2719. .ops = &clk_branch2_ops,
  2720. },
  2721. },
  2722. };
  2723. static struct clk_branch gcc_ufs_phy_tx_symbol_0_clk = {
  2724. .halt_check = BRANCH_HALT_SKIP,
  2725. .clkr = {
  2726. .enable_reg = 0x77014,
  2727. .enable_mask = BIT(0),
  2728. .hw.init = &(struct clk_init_data){
  2729. .name = "gcc_ufs_phy_tx_symbol_0_clk",
  2730. .ops = &clk_branch2_ops,
  2731. },
  2732. },
  2733. };
  2734. static struct clk_branch gcc_ufs_phy_unipro_core_clk = {
  2735. .halt_reg = 0x77054,
  2736. .halt_check = BRANCH_HALT,
  2737. .hwcg_reg = 0x77054,
  2738. .hwcg_bit = 1,
  2739. .clkr = {
  2740. .enable_reg = 0x77054,
  2741. .enable_mask = BIT(0),
  2742. .hw.init = &(struct clk_init_data){
  2743. .name = "gcc_ufs_phy_unipro_core_clk",
  2744. .parent_hws = (const struct clk_hw*[]){
  2745. &gcc_ufs_phy_unipro_core_clk_src.clkr.hw,
  2746. },
  2747. .num_parents = 1,
  2748. .flags = CLK_SET_RATE_PARENT,
  2749. .ops = &clk_branch2_ops,
  2750. },
  2751. },
  2752. };
  2753. static struct clk_branch gcc_usb30_prim_master_clk = {
  2754. .halt_reg = 0xf00c,
  2755. .halt_check = BRANCH_HALT,
  2756. .clkr = {
  2757. .enable_reg = 0xf00c,
  2758. .enable_mask = BIT(0),
  2759. .hw.init = &(struct clk_init_data){
  2760. .name = "gcc_usb30_prim_master_clk",
  2761. .parent_hws = (const struct clk_hw*[]){
  2762. &gcc_usb30_prim_master_clk_src.clkr.hw,
  2763. },
  2764. .num_parents = 1,
  2765. .flags = CLK_SET_RATE_PARENT,
  2766. .ops = &clk_branch2_ops,
  2767. },
  2768. },
  2769. };
  2770. static struct clk_branch gcc_usb30_prim_mock_utmi_clk = {
  2771. .halt_reg = 0xf014,
  2772. .halt_check = BRANCH_HALT,
  2773. .clkr = {
  2774. .enable_reg = 0xf014,
  2775. .enable_mask = BIT(0),
  2776. .hw.init = &(struct clk_init_data){
  2777. .name = "gcc_usb30_prim_mock_utmi_clk",
  2778. .parent_hws = (const struct clk_hw*[]){
  2779. &gcc_usb30_prim_mock_utmi_clk_src.clkr.hw,
  2780. },
  2781. .num_parents = 1,
  2782. .flags = CLK_SET_RATE_PARENT,
  2783. .ops = &clk_branch2_ops,
  2784. },
  2785. },
  2786. };
  2787. static struct clk_branch gcc_usb30_prim_sleep_clk = {
  2788. .halt_reg = 0xf010,
  2789. .halt_check = BRANCH_HALT,
  2790. .clkr = {
  2791. .enable_reg = 0xf010,
  2792. .enable_mask = BIT(0),
  2793. .hw.init = &(struct clk_init_data){
  2794. .name = "gcc_usb30_prim_sleep_clk",
  2795. .ops = &clk_branch2_ops,
  2796. },
  2797. },
  2798. };
  2799. static struct clk_branch gcc_usb30_sec_master_clk = {
  2800. .halt_reg = 0x1000c,
  2801. .halt_check = BRANCH_HALT,
  2802. .clkr = {
  2803. .enable_reg = 0x1000c,
  2804. .enable_mask = BIT(0),
  2805. .hw.init = &(struct clk_init_data){
  2806. .name = "gcc_usb30_sec_master_clk",
  2807. .parent_hws = (const struct clk_hw*[]){
  2808. &gcc_usb30_sec_master_clk_src.clkr.hw,
  2809. },
  2810. .num_parents = 1,
  2811. .flags = CLK_SET_RATE_PARENT,
  2812. .ops = &clk_branch2_ops,
  2813. },
  2814. },
  2815. };
  2816. static struct clk_branch gcc_usb30_sec_mock_utmi_clk = {
  2817. .halt_reg = 0x10014,
  2818. .halt_check = BRANCH_HALT,
  2819. .clkr = {
  2820. .enable_reg = 0x10014,
  2821. .enable_mask = BIT(0),
  2822. .hw.init = &(struct clk_init_data){
  2823. .name = "gcc_usb30_sec_mock_utmi_clk",
  2824. .parent_hws = (const struct clk_hw*[]){
  2825. &gcc_usb30_sec_mock_utmi_clk_src.clkr.hw,
  2826. },
  2827. .num_parents = 1,
  2828. .flags = CLK_SET_RATE_PARENT,
  2829. .ops = &clk_branch2_ops,
  2830. },
  2831. },
  2832. };
  2833. static struct clk_branch gcc_usb30_sec_sleep_clk = {
  2834. .halt_reg = 0x10010,
  2835. .halt_check = BRANCH_HALT,
  2836. .clkr = {
  2837. .enable_reg = 0x10010,
  2838. .enable_mask = BIT(0),
  2839. .hw.init = &(struct clk_init_data){
  2840. .name = "gcc_usb30_sec_sleep_clk",
  2841. .ops = &clk_branch2_ops,
  2842. },
  2843. },
  2844. };
  2845. static struct clk_branch gcc_usb3_prim_clkref_clk = {
  2846. .halt_reg = 0x8c008,
  2847. .halt_check = BRANCH_HALT,
  2848. .clkr = {
  2849. .enable_reg = 0x8c008,
  2850. .enable_mask = BIT(0),
  2851. .hw.init = &(struct clk_init_data){
  2852. .name = "gcc_usb3_prim_clkref_clk",
  2853. .ops = &clk_branch2_ops,
  2854. },
  2855. },
  2856. };
  2857. static struct clk_branch gcc_usb3_prim_phy_aux_clk = {
  2858. .halt_reg = 0xf04c,
  2859. .halt_check = BRANCH_HALT,
  2860. .clkr = {
  2861. .enable_reg = 0xf04c,
  2862. .enable_mask = BIT(0),
  2863. .hw.init = &(struct clk_init_data){
  2864. .name = "gcc_usb3_prim_phy_aux_clk",
  2865. .parent_hws = (const struct clk_hw*[]){
  2866. &gcc_usb3_prim_phy_aux_clk_src.clkr.hw,
  2867. },
  2868. .num_parents = 1,
  2869. .flags = CLK_SET_RATE_PARENT,
  2870. .ops = &clk_branch2_ops,
  2871. },
  2872. },
  2873. };
  2874. static struct clk_branch gcc_usb3_prim_phy_com_aux_clk = {
  2875. .halt_reg = 0xf050,
  2876. .halt_check = BRANCH_HALT,
  2877. .clkr = {
  2878. .enable_reg = 0xf050,
  2879. .enable_mask = BIT(0),
  2880. .hw.init = &(struct clk_init_data){
  2881. .name = "gcc_usb3_prim_phy_com_aux_clk",
  2882. .parent_hws = (const struct clk_hw*[]){
  2883. &gcc_usb3_prim_phy_aux_clk_src.clkr.hw,
  2884. },
  2885. .num_parents = 1,
  2886. .flags = CLK_SET_RATE_PARENT,
  2887. .ops = &clk_branch2_ops,
  2888. },
  2889. },
  2890. };
  2891. static struct clk_branch gcc_usb3_prim_phy_pipe_clk = {
  2892. .halt_check = BRANCH_HALT_SKIP,
  2893. .clkr = {
  2894. .enable_reg = 0xf054,
  2895. .enable_mask = BIT(0),
  2896. .hw.init = &(struct clk_init_data){
  2897. .name = "gcc_usb3_prim_phy_pipe_clk",
  2898. .ops = &clk_branch2_ops,
  2899. },
  2900. },
  2901. };
  2902. static struct clk_branch gcc_usb3_sec_clkref_clk = {
  2903. .halt_reg = 0x8c028,
  2904. .halt_check = BRANCH_HALT,
  2905. .clkr = {
  2906. .enable_reg = 0x8c028,
  2907. .enable_mask = BIT(0),
  2908. .hw.init = &(struct clk_init_data){
  2909. .name = "gcc_usb3_sec_clkref_clk",
  2910. .ops = &clk_branch2_ops,
  2911. },
  2912. },
  2913. };
  2914. static struct clk_branch gcc_usb3_sec_phy_aux_clk = {
  2915. .halt_reg = 0x1004c,
  2916. .halt_check = BRANCH_HALT,
  2917. .clkr = {
  2918. .enable_reg = 0x1004c,
  2919. .enable_mask = BIT(0),
  2920. .hw.init = &(struct clk_init_data){
  2921. .name = "gcc_usb3_sec_phy_aux_clk",
  2922. .parent_hws = (const struct clk_hw*[]){
  2923. &gcc_usb3_sec_phy_aux_clk_src.clkr.hw,
  2924. },
  2925. .num_parents = 1,
  2926. .flags = CLK_SET_RATE_PARENT,
  2927. .ops = &clk_branch2_ops,
  2928. },
  2929. },
  2930. };
  2931. static struct clk_branch gcc_usb3_sec_phy_com_aux_clk = {
  2932. .halt_reg = 0x10050,
  2933. .halt_check = BRANCH_HALT,
  2934. .clkr = {
  2935. .enable_reg = 0x10050,
  2936. .enable_mask = BIT(0),
  2937. .hw.init = &(struct clk_init_data){
  2938. .name = "gcc_usb3_sec_phy_com_aux_clk",
  2939. .parent_hws = (const struct clk_hw*[]){
  2940. &gcc_usb3_sec_phy_aux_clk_src.clkr.hw,
  2941. },
  2942. .num_parents = 1,
  2943. .flags = CLK_SET_RATE_PARENT,
  2944. .ops = &clk_branch2_ops,
  2945. },
  2946. },
  2947. };
  2948. static struct clk_branch gcc_usb3_sec_phy_pipe_clk = {
  2949. .halt_check = BRANCH_HALT_SKIP,
  2950. .clkr = {
  2951. .enable_reg = 0x10054,
  2952. .enable_mask = BIT(0),
  2953. .hw.init = &(struct clk_init_data){
  2954. .name = "gcc_usb3_sec_phy_pipe_clk",
  2955. .ops = &clk_branch2_ops,
  2956. },
  2957. },
  2958. };
  2959. static struct clk_branch gcc_usb_phy_cfg_ahb2phy_clk = {
  2960. .halt_reg = 0x6a004,
  2961. .halt_check = BRANCH_HALT,
  2962. .hwcg_reg = 0x6a004,
  2963. .hwcg_bit = 1,
  2964. .clkr = {
  2965. .enable_reg = 0x6a004,
  2966. .enable_mask = BIT(0),
  2967. .hw.init = &(struct clk_init_data){
  2968. .name = "gcc_usb_phy_cfg_ahb2phy_clk",
  2969. .ops = &clk_branch2_ops,
  2970. },
  2971. },
  2972. };
  2973. static struct clk_branch gcc_vdda_vs_clk = {
  2974. .halt_reg = 0x7a00c,
  2975. .halt_check = BRANCH_HALT,
  2976. .clkr = {
  2977. .enable_reg = 0x7a00c,
  2978. .enable_mask = BIT(0),
  2979. .hw.init = &(struct clk_init_data){
  2980. .name = "gcc_vdda_vs_clk",
  2981. .parent_hws = (const struct clk_hw*[]){
  2982. &gcc_vsensor_clk_src.clkr.hw,
  2983. },
  2984. .num_parents = 1,
  2985. .flags = CLK_SET_RATE_PARENT,
  2986. .ops = &clk_branch2_ops,
  2987. },
  2988. },
  2989. };
  2990. static struct clk_branch gcc_vddcx_vs_clk = {
  2991. .halt_reg = 0x7a004,
  2992. .halt_check = BRANCH_HALT,
  2993. .clkr = {
  2994. .enable_reg = 0x7a004,
  2995. .enable_mask = BIT(0),
  2996. .hw.init = &(struct clk_init_data){
  2997. .name = "gcc_vddcx_vs_clk",
  2998. .parent_hws = (const struct clk_hw*[]){
  2999. &gcc_vsensor_clk_src.clkr.hw,
  3000. },
  3001. .num_parents = 1,
  3002. .flags = CLK_SET_RATE_PARENT,
  3003. .ops = &clk_branch2_ops,
  3004. },
  3005. },
  3006. };
  3007. static struct clk_branch gcc_vddmx_vs_clk = {
  3008. .halt_reg = 0x7a008,
  3009. .halt_check = BRANCH_HALT,
  3010. .clkr = {
  3011. .enable_reg = 0x7a008,
  3012. .enable_mask = BIT(0),
  3013. .hw.init = &(struct clk_init_data){
  3014. .name = "gcc_vddmx_vs_clk",
  3015. .parent_hws = (const struct clk_hw*[]){
  3016. &gcc_vsensor_clk_src.clkr.hw,
  3017. },
  3018. .num_parents = 1,
  3019. .flags = CLK_SET_RATE_PARENT,
  3020. .ops = &clk_branch2_ops,
  3021. },
  3022. },
  3023. };
  3024. static struct clk_branch gcc_video_ahb_clk = {
  3025. .halt_reg = 0xb004,
  3026. .halt_check = BRANCH_HALT,
  3027. .hwcg_reg = 0xb004,
  3028. .hwcg_bit = 1,
  3029. .clkr = {
  3030. .enable_reg = 0xb004,
  3031. .enable_mask = BIT(0),
  3032. .hw.init = &(struct clk_init_data){
  3033. .name = "gcc_video_ahb_clk",
  3034. .flags = CLK_IS_CRITICAL,
  3035. .ops = &clk_branch2_ops,
  3036. },
  3037. },
  3038. };
  3039. static struct clk_branch gcc_video_axi_clk = {
  3040. .halt_reg = 0xb01c,
  3041. .halt_check = BRANCH_VOTED,
  3042. .clkr = {
  3043. .enable_reg = 0xb01c,
  3044. .enable_mask = BIT(0),
  3045. .hw.init = &(struct clk_init_data){
  3046. .name = "gcc_video_axi_clk",
  3047. .ops = &clk_branch2_ops,
  3048. },
  3049. },
  3050. };
  3051. static struct clk_branch gcc_video_xo_clk = {
  3052. .halt_reg = 0xb028,
  3053. .halt_check = BRANCH_HALT,
  3054. .clkr = {
  3055. .enable_reg = 0xb028,
  3056. .enable_mask = BIT(0),
  3057. .hw.init = &(struct clk_init_data){
  3058. .name = "gcc_video_xo_clk",
  3059. .flags = CLK_IS_CRITICAL,
  3060. .ops = &clk_branch2_ops,
  3061. },
  3062. },
  3063. };
  3064. static struct clk_branch gcc_vs_ctrl_ahb_clk = {
  3065. .halt_reg = 0x7a014,
  3066. .halt_check = BRANCH_HALT,
  3067. .hwcg_reg = 0x7a014,
  3068. .hwcg_bit = 1,
  3069. .clkr = {
  3070. .enable_reg = 0x7a014,
  3071. .enable_mask = BIT(0),
  3072. .hw.init = &(struct clk_init_data){
  3073. .name = "gcc_vs_ctrl_ahb_clk",
  3074. .ops = &clk_branch2_ops,
  3075. },
  3076. },
  3077. };
  3078. static struct clk_branch gcc_vs_ctrl_clk = {
  3079. .halt_reg = 0x7a010,
  3080. .halt_check = BRANCH_HALT,
  3081. .clkr = {
  3082. .enable_reg = 0x7a010,
  3083. .enable_mask = BIT(0),
  3084. .hw.init = &(struct clk_init_data){
  3085. .name = "gcc_vs_ctrl_clk",
  3086. .parent_hws = (const struct clk_hw*[]){
  3087. &gcc_vs_ctrl_clk_src.clkr.hw,
  3088. },
  3089. .num_parents = 1,
  3090. .flags = CLK_SET_RATE_PARENT,
  3091. .ops = &clk_branch2_ops,
  3092. },
  3093. },
  3094. };
  3095. static struct clk_branch gcc_cpuss_dvm_bus_clk = {
  3096. .halt_reg = 0x48190,
  3097. .halt_check = BRANCH_HALT,
  3098. .clkr = {
  3099. .enable_reg = 0x48190,
  3100. .enable_mask = BIT(0),
  3101. .hw.init = &(struct clk_init_data){
  3102. .name = "gcc_cpuss_dvm_bus_clk",
  3103. .flags = CLK_IS_CRITICAL,
  3104. .ops = &clk_branch2_ops,
  3105. },
  3106. },
  3107. };
  3108. static struct clk_branch gcc_cpuss_gnoc_clk = {
  3109. .halt_reg = 0x48004,
  3110. .halt_check = BRANCH_HALT_VOTED,
  3111. .hwcg_reg = 0x48004,
  3112. .hwcg_bit = 1,
  3113. .clkr = {
  3114. .enable_reg = 0x52004,
  3115. .enable_mask = BIT(22),
  3116. .hw.init = &(struct clk_init_data){
  3117. .name = "gcc_cpuss_gnoc_clk",
  3118. .flags = CLK_IS_CRITICAL,
  3119. .ops = &clk_branch2_ops,
  3120. },
  3121. },
  3122. };
  3123. /* TODO: Remove after DTS updated to protect these */
  3124. #ifdef CONFIG_SDM_LPASSCC_845
  3125. static struct clk_branch gcc_lpass_q6_axi_clk = {
  3126. .halt_reg = 0x47000,
  3127. .halt_check = BRANCH_HALT,
  3128. .clkr = {
  3129. .enable_reg = 0x47000,
  3130. .enable_mask = BIT(0),
  3131. .hw.init = &(struct clk_init_data){
  3132. .name = "gcc_lpass_q6_axi_clk",
  3133. .flags = CLK_IS_CRITICAL,
  3134. .ops = &clk_branch2_ops,
  3135. },
  3136. },
  3137. };
  3138. static struct clk_branch gcc_lpass_sway_clk = {
  3139. .halt_reg = 0x47008,
  3140. .halt_check = BRANCH_HALT,
  3141. .clkr = {
  3142. .enable_reg = 0x47008,
  3143. .enable_mask = BIT(0),
  3144. .hw.init = &(struct clk_init_data){
  3145. .name = "gcc_lpass_sway_clk",
  3146. .flags = CLK_IS_CRITICAL,
  3147. .ops = &clk_branch2_ops,
  3148. },
  3149. },
  3150. };
  3151. #endif
  3152. static struct gdsc pcie_0_gdsc = {
  3153. .gdscr = 0x6b004,
  3154. .pd = {
  3155. .name = "pcie_0_gdsc",
  3156. },
  3157. .pwrsts = PWRSTS_OFF_ON,
  3158. .flags = POLL_CFG_GDSCR,
  3159. };
  3160. static struct gdsc pcie_1_gdsc = {
  3161. .gdscr = 0x8d004,
  3162. .pd = {
  3163. .name = "pcie_1_gdsc",
  3164. },
  3165. .pwrsts = PWRSTS_OFF_ON,
  3166. .flags = POLL_CFG_GDSCR,
  3167. };
  3168. static struct gdsc ufs_card_gdsc = {
  3169. .gdscr = 0x75004,
  3170. .pd = {
  3171. .name = "ufs_card_gdsc",
  3172. },
  3173. .pwrsts = PWRSTS_OFF_ON,
  3174. .flags = POLL_CFG_GDSCR,
  3175. };
  3176. static struct gdsc ufs_phy_gdsc = {
  3177. .gdscr = 0x77004,
  3178. .pd = {
  3179. .name = "ufs_phy_gdsc",
  3180. },
  3181. .pwrsts = PWRSTS_OFF_ON,
  3182. .flags = POLL_CFG_GDSCR,
  3183. };
  3184. static struct gdsc usb30_prim_gdsc = {
  3185. .gdscr = 0xf004,
  3186. .pd = {
  3187. .name = "usb30_prim_gdsc",
  3188. },
  3189. .pwrsts = PWRSTS_OFF_ON,
  3190. .flags = POLL_CFG_GDSCR,
  3191. };
  3192. static struct gdsc usb30_sec_gdsc = {
  3193. .gdscr = 0x10004,
  3194. .pd = {
  3195. .name = "usb30_sec_gdsc",
  3196. },
  3197. .pwrsts = PWRSTS_OFF_ON,
  3198. .flags = POLL_CFG_GDSCR,
  3199. };
  3200. static struct gdsc hlos1_vote_aggre_noc_mmu_audio_tbu_gdsc = {
  3201. .gdscr = 0x7d030,
  3202. .pd = {
  3203. .name = "hlos1_vote_aggre_noc_mmu_audio_tbu_gdsc",
  3204. },
  3205. .pwrsts = PWRSTS_OFF_ON,
  3206. .flags = VOTABLE,
  3207. };
  3208. static struct gdsc hlos1_vote_aggre_noc_mmu_pcie_tbu_gdsc = {
  3209. .gdscr = 0x7d03c,
  3210. .pd = {
  3211. .name = "hlos1_vote_aggre_noc_mmu_pcie_tbu_gdsc",
  3212. },
  3213. .pwrsts = PWRSTS_OFF_ON,
  3214. .flags = VOTABLE,
  3215. };
  3216. static struct gdsc hlos1_vote_aggre_noc_mmu_tbu1_gdsc = {
  3217. .gdscr = 0x7d034,
  3218. .pd = {
  3219. .name = "hlos1_vote_aggre_noc_mmu_tbu1_gdsc",
  3220. },
  3221. .pwrsts = PWRSTS_OFF_ON,
  3222. .flags = VOTABLE,
  3223. };
  3224. static struct gdsc hlos1_vote_aggre_noc_mmu_tbu2_gdsc = {
  3225. .gdscr = 0x7d038,
  3226. .pd = {
  3227. .name = "hlos1_vote_aggre_noc_mmu_tbu2_gdsc",
  3228. },
  3229. .pwrsts = PWRSTS_OFF_ON,
  3230. .flags = VOTABLE,
  3231. };
  3232. static struct gdsc hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc = {
  3233. .gdscr = 0x7d040,
  3234. .pd = {
  3235. .name = "hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc",
  3236. },
  3237. .pwrsts = PWRSTS_OFF_ON,
  3238. .flags = VOTABLE,
  3239. };
  3240. static struct gdsc hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc = {
  3241. .gdscr = 0x7d048,
  3242. .pd = {
  3243. .name = "hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc",
  3244. },
  3245. .pwrsts = PWRSTS_OFF_ON,
  3246. .flags = VOTABLE,
  3247. };
  3248. static struct gdsc hlos1_vote_mmnoc_mmu_tbu_sf_gdsc = {
  3249. .gdscr = 0x7d044,
  3250. .pd = {
  3251. .name = "hlos1_vote_mmnoc_mmu_tbu_sf_gdsc",
  3252. },
  3253. .pwrsts = PWRSTS_OFF_ON,
  3254. .flags = VOTABLE,
  3255. };
  3256. static struct clk_regmap *gcc_sdm670_clocks[] = {
  3257. [GCC_AGGRE_UFS_PHY_AXI_CLK] = &gcc_aggre_ufs_phy_axi_clk.clkr,
  3258. [GCC_AGGRE_USB3_PRIM_AXI_CLK] = &gcc_aggre_usb3_prim_axi_clk.clkr,
  3259. [GCC_APC_VS_CLK] = &gcc_apc_vs_clk.clkr,
  3260. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  3261. [GCC_CAMERA_AHB_CLK] = &gcc_camera_ahb_clk.clkr,
  3262. [GCC_CAMERA_AXI_CLK] = &gcc_camera_axi_clk.clkr,
  3263. [GCC_CAMERA_XO_CLK] = &gcc_camera_xo_clk.clkr,
  3264. [GCC_CE1_AHB_CLK] = &gcc_ce1_ahb_clk.clkr,
  3265. [GCC_CE1_AXI_CLK] = &gcc_ce1_axi_clk.clkr,
  3266. [GCC_CE1_CLK] = &gcc_ce1_clk.clkr,
  3267. [GCC_CFG_NOC_USB3_PRIM_AXI_CLK] = &gcc_cfg_noc_usb3_prim_axi_clk.clkr,
  3268. [GCC_CPUSS_AHB_CLK] = &gcc_cpuss_ahb_clk.clkr,
  3269. [GCC_CPUSS_AHB_CLK_SRC] = &gcc_cpuss_ahb_clk_src.clkr,
  3270. [GCC_CPUSS_RBCPR_CLK] = &gcc_sdm670_cpuss_rbcpr_clk.clkr,
  3271. [GCC_CPUSS_RBCPR_CLK_SRC] = &gcc_sdm670_cpuss_rbcpr_clk_src.clkr,
  3272. [GCC_DDRSS_GPU_AXI_CLK] = &gcc_ddrss_gpu_axi_clk.clkr,
  3273. [GCC_DISP_AHB_CLK] = &gcc_disp_ahb_clk.clkr,
  3274. [GCC_DISP_AXI_CLK] = &gcc_disp_axi_clk.clkr,
  3275. [GCC_DISP_GPLL0_CLK_SRC] = &gcc_disp_gpll0_clk_src.clkr,
  3276. [GCC_DISP_GPLL0_DIV_CLK_SRC] = &gcc_disp_gpll0_div_clk_src.clkr,
  3277. [GCC_DISP_XO_CLK] = &gcc_disp_xo_clk.clkr,
  3278. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  3279. [GCC_GP1_CLK_SRC] = &gcc_gp1_clk_src.clkr,
  3280. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  3281. [GCC_GP2_CLK_SRC] = &gcc_gp2_clk_src.clkr,
  3282. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  3283. [GCC_GP3_CLK_SRC] = &gcc_gp3_clk_src.clkr,
  3284. [GCC_GPU_CFG_AHB_CLK] = &gcc_gpu_cfg_ahb_clk.clkr,
  3285. [GCC_GPU_GPLL0_CLK_SRC] = &gcc_gpu_gpll0_clk_src.clkr,
  3286. [GCC_GPU_GPLL0_DIV_CLK_SRC] = &gcc_gpu_gpll0_div_clk_src.clkr,
  3287. [GCC_GPU_IREF_CLK] = &gcc_gpu_iref_clk.clkr,
  3288. [GCC_GPU_MEMNOC_GFX_CLK] = &gcc_gpu_memnoc_gfx_clk.clkr,
  3289. [GCC_GPU_SNOC_DVM_GFX_CLK] = &gcc_gpu_snoc_dvm_gfx_clk.clkr,
  3290. [GCC_GPU_VS_CLK] = &gcc_gpu_vs_clk.clkr,
  3291. [GCC_MSS_AXIS2_CLK] = &gcc_mss_axis2_clk.clkr,
  3292. [GCC_MSS_CFG_AHB_CLK] = &gcc_mss_cfg_ahb_clk.clkr,
  3293. [GCC_MSS_GPLL0_DIV_CLK_SRC] = &gcc_mss_gpll0_div_clk_src.clkr,
  3294. [GCC_MSS_MFAB_AXIS_CLK] = &gcc_mss_mfab_axis_clk.clkr,
  3295. [GCC_MSS_Q6_MEMNOC_AXI_CLK] = &gcc_mss_q6_memnoc_axi_clk.clkr,
  3296. [GCC_MSS_SNOC_AXI_CLK] = &gcc_mss_snoc_axi_clk.clkr,
  3297. [GCC_MSS_VS_CLK] = &gcc_mss_vs_clk.clkr,
  3298. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  3299. [GCC_PDM2_CLK_SRC] = &gcc_pdm2_clk_src.clkr,
  3300. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  3301. [GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr,
  3302. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  3303. [GCC_QMIP_CAMERA_AHB_CLK] = &gcc_qmip_camera_ahb_clk.clkr,
  3304. [GCC_QMIP_DISP_AHB_CLK] = &gcc_qmip_disp_ahb_clk.clkr,
  3305. [GCC_QMIP_VIDEO_AHB_CLK] = &gcc_qmip_video_ahb_clk.clkr,
  3306. [GCC_QUPV3_WRAP0_S0_CLK] = &gcc_qupv3_wrap0_s0_clk.clkr,
  3307. [GCC_QUPV3_WRAP0_S0_CLK_SRC] = &gcc_qupv3_wrap0_s0_clk_src.clkr,
  3308. [GCC_QUPV3_WRAP0_S1_CLK] = &gcc_qupv3_wrap0_s1_clk.clkr,
  3309. [GCC_QUPV3_WRAP0_S1_CLK_SRC] = &gcc_qupv3_wrap0_s1_clk_src.clkr,
  3310. [GCC_QUPV3_WRAP0_S2_CLK] = &gcc_qupv3_wrap0_s2_clk.clkr,
  3311. [GCC_QUPV3_WRAP0_S2_CLK_SRC] = &gcc_qupv3_wrap0_s2_clk_src.clkr,
  3312. [GCC_QUPV3_WRAP0_S3_CLK] = &gcc_qupv3_wrap0_s3_clk.clkr,
  3313. [GCC_QUPV3_WRAP0_S3_CLK_SRC] = &gcc_qupv3_wrap0_s3_clk_src.clkr,
  3314. [GCC_QUPV3_WRAP0_S4_CLK] = &gcc_qupv3_wrap0_s4_clk.clkr,
  3315. [GCC_QUPV3_WRAP0_S4_CLK_SRC] = &gcc_qupv3_wrap0_s4_clk_src.clkr,
  3316. [GCC_QUPV3_WRAP0_S5_CLK] = &gcc_qupv3_wrap0_s5_clk.clkr,
  3317. [GCC_QUPV3_WRAP0_S5_CLK_SRC] = &gcc_qupv3_wrap0_s5_clk_src.clkr,
  3318. [GCC_QUPV3_WRAP0_S6_CLK] = &gcc_qupv3_wrap0_s6_clk.clkr,
  3319. [GCC_QUPV3_WRAP0_S6_CLK_SRC] = &gcc_qupv3_wrap0_s6_clk_src.clkr,
  3320. [GCC_QUPV3_WRAP0_S7_CLK] = &gcc_qupv3_wrap0_s7_clk.clkr,
  3321. [GCC_QUPV3_WRAP0_S7_CLK_SRC] = &gcc_qupv3_wrap0_s7_clk_src.clkr,
  3322. [GCC_QUPV3_WRAP1_S0_CLK] = &gcc_qupv3_wrap1_s0_clk.clkr,
  3323. [GCC_QUPV3_WRAP1_S0_CLK_SRC] = &gcc_qupv3_wrap1_s0_clk_src.clkr,
  3324. [GCC_QUPV3_WRAP1_S1_CLK] = &gcc_qupv3_wrap1_s1_clk.clkr,
  3325. [GCC_QUPV3_WRAP1_S1_CLK_SRC] = &gcc_qupv3_wrap1_s1_clk_src.clkr,
  3326. [GCC_QUPV3_WRAP1_S2_CLK] = &gcc_qupv3_wrap1_s2_clk.clkr,
  3327. [GCC_QUPV3_WRAP1_S2_CLK_SRC] = &gcc_qupv3_wrap1_s2_clk_src.clkr,
  3328. [GCC_QUPV3_WRAP1_S3_CLK] = &gcc_qupv3_wrap1_s3_clk.clkr,
  3329. [GCC_QUPV3_WRAP1_S3_CLK_SRC] = &gcc_qupv3_wrap1_s3_clk_src.clkr,
  3330. [GCC_QUPV3_WRAP1_S4_CLK] = &gcc_qupv3_wrap1_s4_clk.clkr,
  3331. [GCC_QUPV3_WRAP1_S4_CLK_SRC] = &gcc_qupv3_wrap1_s4_clk_src.clkr,
  3332. [GCC_QUPV3_WRAP1_S5_CLK] = &gcc_qupv3_wrap1_s5_clk.clkr,
  3333. [GCC_QUPV3_WRAP1_S5_CLK_SRC] = &gcc_qupv3_wrap1_s5_clk_src.clkr,
  3334. [GCC_QUPV3_WRAP1_S6_CLK] = &gcc_qupv3_wrap1_s6_clk.clkr,
  3335. [GCC_QUPV3_WRAP1_S6_CLK_SRC] = &gcc_qupv3_wrap1_s6_clk_src.clkr,
  3336. [GCC_QUPV3_WRAP1_S7_CLK] = &gcc_qupv3_wrap1_s7_clk.clkr,
  3337. [GCC_QUPV3_WRAP1_S7_CLK_SRC] = &gcc_qupv3_wrap1_s7_clk_src.clkr,
  3338. [GCC_QUPV3_WRAP_0_M_AHB_CLK] = &gcc_qupv3_wrap_0_m_ahb_clk.clkr,
  3339. [GCC_QUPV3_WRAP_0_S_AHB_CLK] = &gcc_qupv3_wrap_0_s_ahb_clk.clkr,
  3340. [GCC_QUPV3_WRAP_1_M_AHB_CLK] = &gcc_qupv3_wrap_1_m_ahb_clk.clkr,
  3341. [GCC_QUPV3_WRAP_1_S_AHB_CLK] = &gcc_qupv3_wrap_1_s_ahb_clk.clkr,
  3342. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  3343. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  3344. [GCC_SDCC1_APPS_CLK_SRC] = &gcc_sdcc1_apps_clk_src.clkr,
  3345. [GCC_SDCC1_ICE_CORE_CLK_SRC] = &gcc_sdcc1_ice_core_clk_src.clkr,
  3346. [GCC_SDCC1_ICE_CORE_CLK] = &gcc_sdcc1_ice_core_clk.clkr,
  3347. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  3348. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  3349. [GCC_SDCC2_APPS_CLK_SRC] = &gcc_sdcc2_apps_clk_src.clkr,
  3350. [GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr,
  3351. [GCC_SDCC4_APPS_CLK] = &gcc_sdm670_sdcc4_apps_clk.clkr,
  3352. [GCC_SDCC4_APPS_CLK_SRC] = &gcc_sdm670_sdcc4_apps_clk_src.clkr,
  3353. [GCC_SYS_NOC_CPUSS_AHB_CLK] = &gcc_sys_noc_cpuss_ahb_clk.clkr,
  3354. [GCC_TSIF_AHB_CLK] = &gcc_tsif_ahb_clk.clkr,
  3355. [GCC_TSIF_INACTIVITY_TIMERS_CLK] =
  3356. &gcc_tsif_inactivity_timers_clk.clkr,
  3357. [GCC_TSIF_REF_CLK] = &gcc_tsif_ref_clk.clkr,
  3358. [GCC_TSIF_REF_CLK_SRC] = &gcc_tsif_ref_clk_src.clkr,
  3359. [GCC_UFS_MEM_CLKREF_CLK] = &gcc_ufs_mem_clkref_clk.clkr,
  3360. [GCC_UFS_PHY_AHB_CLK] = &gcc_ufs_phy_ahb_clk.clkr,
  3361. [GCC_UFS_PHY_AXI_CLK] = &gcc_ufs_phy_axi_clk.clkr,
  3362. [GCC_UFS_PHY_AXI_CLK_SRC] = &gcc_ufs_phy_axi_clk_src.clkr,
  3363. [GCC_UFS_PHY_ICE_CORE_CLK] = &gcc_ufs_phy_ice_core_clk.clkr,
  3364. [GCC_UFS_PHY_ICE_CORE_CLK_SRC] = &gcc_ufs_phy_ice_core_clk_src.clkr,
  3365. [GCC_UFS_PHY_PHY_AUX_CLK] = &gcc_ufs_phy_phy_aux_clk.clkr,
  3366. [GCC_UFS_PHY_PHY_AUX_CLK_SRC] = &gcc_ufs_phy_phy_aux_clk_src.clkr,
  3367. [GCC_UFS_PHY_RX_SYMBOL_0_CLK] = &gcc_ufs_phy_rx_symbol_0_clk.clkr,
  3368. [GCC_UFS_PHY_TX_SYMBOL_0_CLK] = &gcc_ufs_phy_tx_symbol_0_clk.clkr,
  3369. [GCC_UFS_PHY_UNIPRO_CORE_CLK] = &gcc_ufs_phy_unipro_core_clk.clkr,
  3370. [GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC] =
  3371. &gcc_ufs_phy_unipro_core_clk_src.clkr,
  3372. [GCC_USB30_PRIM_MASTER_CLK] = &gcc_usb30_prim_master_clk.clkr,
  3373. [GCC_USB30_PRIM_MASTER_CLK_SRC] = &gcc_usb30_prim_master_clk_src.clkr,
  3374. [GCC_USB30_PRIM_MOCK_UTMI_CLK] = &gcc_usb30_prim_mock_utmi_clk.clkr,
  3375. [GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC] =
  3376. &gcc_usb30_prim_mock_utmi_clk_src.clkr,
  3377. [GCC_USB30_PRIM_SLEEP_CLK] = &gcc_usb30_prim_sleep_clk.clkr,
  3378. [GCC_USB3_PRIM_CLKREF_CLK] = &gcc_usb3_prim_clkref_clk.clkr,
  3379. [GCC_USB3_PRIM_PHY_AUX_CLK] = &gcc_usb3_prim_phy_aux_clk.clkr,
  3380. [GCC_USB3_PRIM_PHY_AUX_CLK_SRC] = &gcc_usb3_prim_phy_aux_clk_src.clkr,
  3381. [GCC_USB3_PRIM_PHY_COM_AUX_CLK] = &gcc_usb3_prim_phy_com_aux_clk.clkr,
  3382. [GCC_USB3_PRIM_PHY_PIPE_CLK] = &gcc_usb3_prim_phy_pipe_clk.clkr,
  3383. [GCC_USB_PHY_CFG_AHB2PHY_CLK] = &gcc_usb_phy_cfg_ahb2phy_clk.clkr,
  3384. [GCC_VDDA_VS_CLK] = &gcc_vdda_vs_clk.clkr,
  3385. [GCC_VDDCX_VS_CLK] = &gcc_vddcx_vs_clk.clkr,
  3386. [GCC_VDDMX_VS_CLK] = &gcc_vddmx_vs_clk.clkr,
  3387. [GCC_VIDEO_AHB_CLK] = &gcc_video_ahb_clk.clkr,
  3388. [GCC_VIDEO_AXI_CLK] = &gcc_video_axi_clk.clkr,
  3389. [GCC_VIDEO_XO_CLK] = &gcc_video_xo_clk.clkr,
  3390. [GCC_VS_CTRL_AHB_CLK] = &gcc_vs_ctrl_ahb_clk.clkr,
  3391. [GCC_VS_CTRL_CLK] = &gcc_vs_ctrl_clk.clkr,
  3392. [GCC_VS_CTRL_CLK_SRC] = &gcc_vs_ctrl_clk_src.clkr,
  3393. [GCC_VSENSOR_CLK_SRC] = &gcc_vsensor_clk_src.clkr,
  3394. [GPLL0] = &gpll0.clkr,
  3395. [GPLL0_OUT_EVEN] = &gpll0_out_even.clkr,
  3396. [GPLL4] = &gpll4.clkr,
  3397. [GPLL6] = &gpll6.clkr,
  3398. [GCC_CPUSS_DVM_BUS_CLK] = &gcc_cpuss_dvm_bus_clk.clkr,
  3399. [GCC_CPUSS_GNOC_CLK] = &gcc_cpuss_gnoc_clk.clkr,
  3400. [GCC_QSPI_CORE_CLK_SRC] = &gcc_qspi_core_clk_src.clkr,
  3401. [GCC_QSPI_CORE_CLK] = &gcc_qspi_core_clk.clkr,
  3402. [GCC_QSPI_CNOC_PERIPH_AHB_CLK] = &gcc_qspi_cnoc_periph_ahb_clk.clkr,
  3403. };
  3404. static struct clk_regmap *gcc_sdm845_clocks[] = {
  3405. [GCC_AGGRE_NOC_PCIE_TBU_CLK] = &gcc_aggre_noc_pcie_tbu_clk.clkr,
  3406. [GCC_AGGRE_UFS_CARD_AXI_CLK] = &gcc_aggre_ufs_card_axi_clk.clkr,
  3407. [GCC_AGGRE_UFS_PHY_AXI_CLK] = &gcc_aggre_ufs_phy_axi_clk.clkr,
  3408. [GCC_AGGRE_USB3_PRIM_AXI_CLK] = &gcc_aggre_usb3_prim_axi_clk.clkr,
  3409. [GCC_AGGRE_USB3_SEC_AXI_CLK] = &gcc_aggre_usb3_sec_axi_clk.clkr,
  3410. [GCC_APC_VS_CLK] = &gcc_apc_vs_clk.clkr,
  3411. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  3412. [GCC_CAMERA_AHB_CLK] = &gcc_camera_ahb_clk.clkr,
  3413. [GCC_CAMERA_AXI_CLK] = &gcc_camera_axi_clk.clkr,
  3414. [GCC_CAMERA_XO_CLK] = &gcc_camera_xo_clk.clkr,
  3415. [GCC_CE1_AHB_CLK] = &gcc_ce1_ahb_clk.clkr,
  3416. [GCC_CE1_AXI_CLK] = &gcc_ce1_axi_clk.clkr,
  3417. [GCC_CE1_CLK] = &gcc_ce1_clk.clkr,
  3418. [GCC_CFG_NOC_USB3_PRIM_AXI_CLK] = &gcc_cfg_noc_usb3_prim_axi_clk.clkr,
  3419. [GCC_CFG_NOC_USB3_SEC_AXI_CLK] = &gcc_cfg_noc_usb3_sec_axi_clk.clkr,
  3420. [GCC_CPUSS_AHB_CLK] = &gcc_cpuss_ahb_clk.clkr,
  3421. [GCC_CPUSS_AHB_CLK_SRC] = &gcc_cpuss_ahb_clk_src.clkr,
  3422. [GCC_CPUSS_RBCPR_CLK] = &gcc_cpuss_rbcpr_clk.clkr,
  3423. [GCC_CPUSS_RBCPR_CLK_SRC] = &gcc_cpuss_rbcpr_clk_src.clkr,
  3424. [GCC_DDRSS_GPU_AXI_CLK] = &gcc_ddrss_gpu_axi_clk.clkr,
  3425. [GCC_DISP_AHB_CLK] = &gcc_disp_ahb_clk.clkr,
  3426. [GCC_DISP_AXI_CLK] = &gcc_disp_axi_clk.clkr,
  3427. [GCC_DISP_GPLL0_CLK_SRC] = &gcc_disp_gpll0_clk_src.clkr,
  3428. [GCC_DISP_GPLL0_DIV_CLK_SRC] = &gcc_disp_gpll0_div_clk_src.clkr,
  3429. [GCC_DISP_XO_CLK] = &gcc_disp_xo_clk.clkr,
  3430. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  3431. [GCC_GP1_CLK_SRC] = &gcc_gp1_clk_src.clkr,
  3432. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  3433. [GCC_GP2_CLK_SRC] = &gcc_gp2_clk_src.clkr,
  3434. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  3435. [GCC_GP3_CLK_SRC] = &gcc_gp3_clk_src.clkr,
  3436. [GCC_GPU_CFG_AHB_CLK] = &gcc_gpu_cfg_ahb_clk.clkr,
  3437. [GCC_GPU_GPLL0_CLK_SRC] = &gcc_gpu_gpll0_clk_src.clkr,
  3438. [GCC_GPU_GPLL0_DIV_CLK_SRC] = &gcc_gpu_gpll0_div_clk_src.clkr,
  3439. [GCC_GPU_IREF_CLK] = &gcc_gpu_iref_clk.clkr,
  3440. [GCC_GPU_MEMNOC_GFX_CLK] = &gcc_gpu_memnoc_gfx_clk.clkr,
  3441. [GCC_GPU_SNOC_DVM_GFX_CLK] = &gcc_gpu_snoc_dvm_gfx_clk.clkr,
  3442. [GCC_GPU_VS_CLK] = &gcc_gpu_vs_clk.clkr,
  3443. [GCC_MSS_AXIS2_CLK] = &gcc_mss_axis2_clk.clkr,
  3444. [GCC_MSS_CFG_AHB_CLK] = &gcc_mss_cfg_ahb_clk.clkr,
  3445. [GCC_MSS_GPLL0_DIV_CLK_SRC] = &gcc_mss_gpll0_div_clk_src.clkr,
  3446. [GCC_MSS_MFAB_AXIS_CLK] = &gcc_mss_mfab_axis_clk.clkr,
  3447. [GCC_MSS_Q6_MEMNOC_AXI_CLK] = &gcc_mss_q6_memnoc_axi_clk.clkr,
  3448. [GCC_MSS_SNOC_AXI_CLK] = &gcc_mss_snoc_axi_clk.clkr,
  3449. [GCC_MSS_VS_CLK] = &gcc_mss_vs_clk.clkr,
  3450. [GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr,
  3451. [GCC_PCIE_0_AUX_CLK_SRC] = &gcc_pcie_0_aux_clk_src.clkr,
  3452. [GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr,
  3453. [GCC_PCIE_0_CLKREF_CLK] = &gcc_pcie_0_clkref_clk.clkr,
  3454. [GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr,
  3455. [GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr,
  3456. [GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr,
  3457. [GCC_PCIE_0_SLV_Q2A_AXI_CLK] = &gcc_pcie_0_slv_q2a_axi_clk.clkr,
  3458. [GCC_PCIE_1_AUX_CLK] = &gcc_pcie_1_aux_clk.clkr,
  3459. [GCC_PCIE_1_AUX_CLK_SRC] = &gcc_pcie_1_aux_clk_src.clkr,
  3460. [GCC_PCIE_1_CFG_AHB_CLK] = &gcc_pcie_1_cfg_ahb_clk.clkr,
  3461. [GCC_PCIE_1_CLKREF_CLK] = &gcc_pcie_1_clkref_clk.clkr,
  3462. [GCC_PCIE_1_MSTR_AXI_CLK] = &gcc_pcie_1_mstr_axi_clk.clkr,
  3463. [GCC_PCIE_1_PIPE_CLK] = &gcc_pcie_1_pipe_clk.clkr,
  3464. [GCC_PCIE_1_SLV_AXI_CLK] = &gcc_pcie_1_slv_axi_clk.clkr,
  3465. [GCC_PCIE_1_SLV_Q2A_AXI_CLK] = &gcc_pcie_1_slv_q2a_axi_clk.clkr,
  3466. [GCC_PCIE_PHY_AUX_CLK] = &gcc_pcie_phy_aux_clk.clkr,
  3467. [GCC_PCIE_PHY_REFGEN_CLK] = &gcc_pcie_phy_refgen_clk.clkr,
  3468. [GCC_PCIE_PHY_REFGEN_CLK_SRC] = &gcc_pcie_phy_refgen_clk_src.clkr,
  3469. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  3470. [GCC_PDM2_CLK_SRC] = &gcc_pdm2_clk_src.clkr,
  3471. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  3472. [GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr,
  3473. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  3474. [GCC_QMIP_CAMERA_AHB_CLK] = &gcc_qmip_camera_ahb_clk.clkr,
  3475. [GCC_QMIP_DISP_AHB_CLK] = &gcc_qmip_disp_ahb_clk.clkr,
  3476. [GCC_QMIP_VIDEO_AHB_CLK] = &gcc_qmip_video_ahb_clk.clkr,
  3477. [GCC_QUPV3_WRAP0_S0_CLK] = &gcc_qupv3_wrap0_s0_clk.clkr,
  3478. [GCC_QUPV3_WRAP0_S0_CLK_SRC] = &gcc_qupv3_wrap0_s0_clk_src.clkr,
  3479. [GCC_QUPV3_WRAP0_S1_CLK] = &gcc_qupv3_wrap0_s1_clk.clkr,
  3480. [GCC_QUPV3_WRAP0_S1_CLK_SRC] = &gcc_qupv3_wrap0_s1_clk_src.clkr,
  3481. [GCC_QUPV3_WRAP0_S2_CLK] = &gcc_qupv3_wrap0_s2_clk.clkr,
  3482. [GCC_QUPV3_WRAP0_S2_CLK_SRC] = &gcc_qupv3_wrap0_s2_clk_src.clkr,
  3483. [GCC_QUPV3_WRAP0_S3_CLK] = &gcc_qupv3_wrap0_s3_clk.clkr,
  3484. [GCC_QUPV3_WRAP0_S3_CLK_SRC] = &gcc_qupv3_wrap0_s3_clk_src.clkr,
  3485. [GCC_QUPV3_WRAP0_S4_CLK] = &gcc_qupv3_wrap0_s4_clk.clkr,
  3486. [GCC_QUPV3_WRAP0_S4_CLK_SRC] = &gcc_qupv3_wrap0_s4_clk_src.clkr,
  3487. [GCC_QUPV3_WRAP0_S5_CLK] = &gcc_qupv3_wrap0_s5_clk.clkr,
  3488. [GCC_QUPV3_WRAP0_S5_CLK_SRC] = &gcc_qupv3_wrap0_s5_clk_src.clkr,
  3489. [GCC_QUPV3_WRAP0_S6_CLK] = &gcc_qupv3_wrap0_s6_clk.clkr,
  3490. [GCC_QUPV3_WRAP0_S6_CLK_SRC] = &gcc_qupv3_wrap0_s6_clk_src.clkr,
  3491. [GCC_QUPV3_WRAP0_S7_CLK] = &gcc_qupv3_wrap0_s7_clk.clkr,
  3492. [GCC_QUPV3_WRAP0_S7_CLK_SRC] = &gcc_qupv3_wrap0_s7_clk_src.clkr,
  3493. [GCC_QUPV3_WRAP1_S0_CLK] = &gcc_qupv3_wrap1_s0_clk.clkr,
  3494. [GCC_QUPV3_WRAP1_S0_CLK_SRC] = &gcc_qupv3_wrap1_s0_clk_src.clkr,
  3495. [GCC_QUPV3_WRAP1_S1_CLK] = &gcc_qupv3_wrap1_s1_clk.clkr,
  3496. [GCC_QUPV3_WRAP1_S1_CLK_SRC] = &gcc_qupv3_wrap1_s1_clk_src.clkr,
  3497. [GCC_QUPV3_WRAP1_S2_CLK] = &gcc_qupv3_wrap1_s2_clk.clkr,
  3498. [GCC_QUPV3_WRAP1_S2_CLK_SRC] = &gcc_qupv3_wrap1_s2_clk_src.clkr,
  3499. [GCC_QUPV3_WRAP1_S3_CLK] = &gcc_qupv3_wrap1_s3_clk.clkr,
  3500. [GCC_QUPV3_WRAP1_S3_CLK_SRC] = &gcc_qupv3_wrap1_s3_clk_src.clkr,
  3501. [GCC_QUPV3_WRAP1_S4_CLK] = &gcc_qupv3_wrap1_s4_clk.clkr,
  3502. [GCC_QUPV3_WRAP1_S4_CLK_SRC] = &gcc_qupv3_wrap1_s4_clk_src.clkr,
  3503. [GCC_QUPV3_WRAP1_S5_CLK] = &gcc_qupv3_wrap1_s5_clk.clkr,
  3504. [GCC_QUPV3_WRAP1_S5_CLK_SRC] = &gcc_qupv3_wrap1_s5_clk_src.clkr,
  3505. [GCC_QUPV3_WRAP1_S6_CLK] = &gcc_qupv3_wrap1_s6_clk.clkr,
  3506. [GCC_QUPV3_WRAP1_S6_CLK_SRC] = &gcc_qupv3_wrap1_s6_clk_src.clkr,
  3507. [GCC_QUPV3_WRAP1_S7_CLK] = &gcc_qupv3_wrap1_s7_clk.clkr,
  3508. [GCC_QUPV3_WRAP1_S7_CLK_SRC] = &gcc_qupv3_wrap1_s7_clk_src.clkr,
  3509. [GCC_QUPV3_WRAP_0_M_AHB_CLK] = &gcc_qupv3_wrap_0_m_ahb_clk.clkr,
  3510. [GCC_QUPV3_WRAP_0_S_AHB_CLK] = &gcc_qupv3_wrap_0_s_ahb_clk.clkr,
  3511. [GCC_QUPV3_WRAP_1_M_AHB_CLK] = &gcc_qupv3_wrap_1_m_ahb_clk.clkr,
  3512. [GCC_QUPV3_WRAP_1_S_AHB_CLK] = &gcc_qupv3_wrap_1_s_ahb_clk.clkr,
  3513. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  3514. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  3515. [GCC_SDCC2_APPS_CLK_SRC] = &gcc_sdcc2_apps_clk_src.clkr,
  3516. [GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr,
  3517. [GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr,
  3518. [GCC_SDCC4_APPS_CLK_SRC] = &gcc_sdcc4_apps_clk_src.clkr,
  3519. [GCC_SYS_NOC_CPUSS_AHB_CLK] = &gcc_sys_noc_cpuss_ahb_clk.clkr,
  3520. [GCC_TSIF_AHB_CLK] = &gcc_tsif_ahb_clk.clkr,
  3521. [GCC_TSIF_INACTIVITY_TIMERS_CLK] =
  3522. &gcc_tsif_inactivity_timers_clk.clkr,
  3523. [GCC_TSIF_REF_CLK] = &gcc_tsif_ref_clk.clkr,
  3524. [GCC_TSIF_REF_CLK_SRC] = &gcc_tsif_ref_clk_src.clkr,
  3525. [GCC_UFS_CARD_AHB_CLK] = &gcc_ufs_card_ahb_clk.clkr,
  3526. [GCC_UFS_CARD_AXI_CLK] = &gcc_ufs_card_axi_clk.clkr,
  3527. [GCC_UFS_CARD_AXI_CLK_SRC] = &gcc_ufs_card_axi_clk_src.clkr,
  3528. [GCC_UFS_CARD_CLKREF_CLK] = &gcc_ufs_card_clkref_clk.clkr,
  3529. [GCC_UFS_CARD_ICE_CORE_CLK] = &gcc_ufs_card_ice_core_clk.clkr,
  3530. [GCC_UFS_CARD_ICE_CORE_CLK_SRC] = &gcc_ufs_card_ice_core_clk_src.clkr,
  3531. [GCC_UFS_CARD_PHY_AUX_CLK] = &gcc_ufs_card_phy_aux_clk.clkr,
  3532. [GCC_UFS_CARD_PHY_AUX_CLK_SRC] = &gcc_ufs_card_phy_aux_clk_src.clkr,
  3533. [GCC_UFS_CARD_RX_SYMBOL_0_CLK] = &gcc_ufs_card_rx_symbol_0_clk.clkr,
  3534. [GCC_UFS_CARD_RX_SYMBOL_1_CLK] = &gcc_ufs_card_rx_symbol_1_clk.clkr,
  3535. [GCC_UFS_CARD_TX_SYMBOL_0_CLK] = &gcc_ufs_card_tx_symbol_0_clk.clkr,
  3536. [GCC_UFS_CARD_UNIPRO_CORE_CLK] = &gcc_ufs_card_unipro_core_clk.clkr,
  3537. [GCC_UFS_CARD_UNIPRO_CORE_CLK_SRC] =
  3538. &gcc_ufs_card_unipro_core_clk_src.clkr,
  3539. [GCC_UFS_MEM_CLKREF_CLK] = &gcc_ufs_mem_clkref_clk.clkr,
  3540. [GCC_UFS_PHY_AHB_CLK] = &gcc_ufs_phy_ahb_clk.clkr,
  3541. [GCC_UFS_PHY_AXI_CLK] = &gcc_ufs_phy_axi_clk.clkr,
  3542. [GCC_UFS_PHY_AXI_CLK_SRC] = &gcc_ufs_phy_axi_clk_src.clkr,
  3543. [GCC_UFS_PHY_ICE_CORE_CLK] = &gcc_ufs_phy_ice_core_clk.clkr,
  3544. [GCC_UFS_PHY_ICE_CORE_CLK_SRC] = &gcc_ufs_phy_ice_core_clk_src.clkr,
  3545. [GCC_UFS_PHY_PHY_AUX_CLK] = &gcc_ufs_phy_phy_aux_clk.clkr,
  3546. [GCC_UFS_PHY_PHY_AUX_CLK_SRC] = &gcc_ufs_phy_phy_aux_clk_src.clkr,
  3547. [GCC_UFS_PHY_RX_SYMBOL_0_CLK] = &gcc_ufs_phy_rx_symbol_0_clk.clkr,
  3548. [GCC_UFS_PHY_RX_SYMBOL_1_CLK] = &gcc_ufs_phy_rx_symbol_1_clk.clkr,
  3549. [GCC_UFS_PHY_TX_SYMBOL_0_CLK] = &gcc_ufs_phy_tx_symbol_0_clk.clkr,
  3550. [GCC_UFS_PHY_UNIPRO_CORE_CLK] = &gcc_ufs_phy_unipro_core_clk.clkr,
  3551. [GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC] =
  3552. &gcc_ufs_phy_unipro_core_clk_src.clkr,
  3553. [GCC_USB30_PRIM_MASTER_CLK] = &gcc_usb30_prim_master_clk.clkr,
  3554. [GCC_USB30_PRIM_MASTER_CLK_SRC] = &gcc_usb30_prim_master_clk_src.clkr,
  3555. [GCC_USB30_PRIM_MOCK_UTMI_CLK] = &gcc_usb30_prim_mock_utmi_clk.clkr,
  3556. [GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC] =
  3557. &gcc_usb30_prim_mock_utmi_clk_src.clkr,
  3558. [GCC_USB30_PRIM_SLEEP_CLK] = &gcc_usb30_prim_sleep_clk.clkr,
  3559. [GCC_USB30_SEC_MASTER_CLK] = &gcc_usb30_sec_master_clk.clkr,
  3560. [GCC_USB30_SEC_MASTER_CLK_SRC] = &gcc_usb30_sec_master_clk_src.clkr,
  3561. [GCC_USB30_SEC_MOCK_UTMI_CLK] = &gcc_usb30_sec_mock_utmi_clk.clkr,
  3562. [GCC_USB30_SEC_MOCK_UTMI_CLK_SRC] =
  3563. &gcc_usb30_sec_mock_utmi_clk_src.clkr,
  3564. [GCC_USB30_SEC_SLEEP_CLK] = &gcc_usb30_sec_sleep_clk.clkr,
  3565. [GCC_USB3_PRIM_CLKREF_CLK] = &gcc_usb3_prim_clkref_clk.clkr,
  3566. [GCC_USB3_PRIM_PHY_AUX_CLK] = &gcc_usb3_prim_phy_aux_clk.clkr,
  3567. [GCC_USB3_PRIM_PHY_AUX_CLK_SRC] = &gcc_usb3_prim_phy_aux_clk_src.clkr,
  3568. [GCC_USB3_PRIM_PHY_COM_AUX_CLK] = &gcc_usb3_prim_phy_com_aux_clk.clkr,
  3569. [GCC_USB3_PRIM_PHY_PIPE_CLK] = &gcc_usb3_prim_phy_pipe_clk.clkr,
  3570. [GCC_USB3_SEC_CLKREF_CLK] = &gcc_usb3_sec_clkref_clk.clkr,
  3571. [GCC_USB3_SEC_PHY_AUX_CLK] = &gcc_usb3_sec_phy_aux_clk.clkr,
  3572. [GCC_USB3_SEC_PHY_AUX_CLK_SRC] = &gcc_usb3_sec_phy_aux_clk_src.clkr,
  3573. [GCC_USB3_SEC_PHY_COM_AUX_CLK] = &gcc_usb3_sec_phy_com_aux_clk.clkr,
  3574. [GCC_USB3_SEC_PHY_PIPE_CLK] = &gcc_usb3_sec_phy_pipe_clk.clkr,
  3575. [GCC_USB_PHY_CFG_AHB2PHY_CLK] = &gcc_usb_phy_cfg_ahb2phy_clk.clkr,
  3576. [GCC_VDDA_VS_CLK] = &gcc_vdda_vs_clk.clkr,
  3577. [GCC_VDDCX_VS_CLK] = &gcc_vddcx_vs_clk.clkr,
  3578. [GCC_VDDMX_VS_CLK] = &gcc_vddmx_vs_clk.clkr,
  3579. [GCC_VIDEO_AHB_CLK] = &gcc_video_ahb_clk.clkr,
  3580. [GCC_VIDEO_AXI_CLK] = &gcc_video_axi_clk.clkr,
  3581. [GCC_VIDEO_XO_CLK] = &gcc_video_xo_clk.clkr,
  3582. [GCC_VS_CTRL_AHB_CLK] = &gcc_vs_ctrl_ahb_clk.clkr,
  3583. [GCC_VS_CTRL_CLK] = &gcc_vs_ctrl_clk.clkr,
  3584. [GCC_VS_CTRL_CLK_SRC] = &gcc_vs_ctrl_clk_src.clkr,
  3585. [GCC_VSENSOR_CLK_SRC] = &gcc_vsensor_clk_src.clkr,
  3586. [GPLL0] = &gpll0.clkr,
  3587. [GPLL0_OUT_EVEN] = &gpll0_out_even.clkr,
  3588. [GPLL4] = &gpll4.clkr,
  3589. [GCC_CPUSS_DVM_BUS_CLK] = &gcc_cpuss_dvm_bus_clk.clkr,
  3590. [GCC_CPUSS_GNOC_CLK] = &gcc_cpuss_gnoc_clk.clkr,
  3591. [GCC_QSPI_CORE_CLK_SRC] = &gcc_qspi_core_clk_src.clkr,
  3592. [GCC_QSPI_CORE_CLK] = &gcc_qspi_core_clk.clkr,
  3593. [GCC_QSPI_CNOC_PERIPH_AHB_CLK] = &gcc_qspi_cnoc_periph_ahb_clk.clkr,
  3594. #ifdef CONFIG_SDM_LPASSCC_845
  3595. [GCC_LPASS_Q6_AXI_CLK] = &gcc_lpass_q6_axi_clk.clkr,
  3596. [GCC_LPASS_SWAY_CLK] = &gcc_lpass_sway_clk.clkr,
  3597. #endif
  3598. };
  3599. static const struct qcom_reset_map gcc_sdm845_resets[] = {
  3600. [GCC_MMSS_BCR] = { 0xb000 },
  3601. [GCC_PCIE_0_BCR] = { 0x6b000 },
  3602. [GCC_PCIE_1_BCR] = { 0x8d000 },
  3603. [GCC_PCIE_PHY_BCR] = { 0x6f000 },
  3604. [GCC_PDM_BCR] = { 0x33000 },
  3605. [GCC_PRNG_BCR] = { 0x34000 },
  3606. [GCC_QUPV3_WRAPPER_0_BCR] = { 0x17000 },
  3607. [GCC_QUPV3_WRAPPER_1_BCR] = { 0x18000 },
  3608. [GCC_QUSB2PHY_PRIM_BCR] = { 0x12000 },
  3609. [GCC_QUSB2PHY_SEC_BCR] = { 0x12004 },
  3610. [GCC_SDCC2_BCR] = { 0x14000 },
  3611. [GCC_SDCC4_BCR] = { 0x16000 },
  3612. [GCC_TSIF_BCR] = { 0x36000 },
  3613. [GCC_UFS_CARD_BCR] = { 0x75000 },
  3614. [GCC_UFS_PHY_BCR] = { 0x77000 },
  3615. [GCC_USB30_PRIM_BCR] = { 0xf000 },
  3616. [GCC_USB30_SEC_BCR] = { 0x10000 },
  3617. [GCC_USB3_PHY_PRIM_BCR] = { 0x50000 },
  3618. [GCC_USB3PHY_PHY_PRIM_BCR] = { 0x50004 },
  3619. [GCC_USB3_DP_PHY_PRIM_BCR] = { 0x50008 },
  3620. [GCC_USB3_PHY_SEC_BCR] = { 0x5000c },
  3621. [GCC_USB3PHY_PHY_SEC_BCR] = { 0x50010 },
  3622. [GCC_USB3_DP_PHY_SEC_BCR] = { 0x50014 },
  3623. [GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x6a000 },
  3624. [GCC_PCIE_0_PHY_BCR] = { 0x6c01c },
  3625. [GCC_PCIE_1_PHY_BCR] = { 0x8e01c },
  3626. };
  3627. static struct gdsc *gcc_sdm670_gdscs[] = {
  3628. [UFS_PHY_GDSC] = &ufs_phy_gdsc,
  3629. [USB30_PRIM_GDSC] = &usb30_prim_gdsc,
  3630. [HLOS1_VOTE_AGGRE_NOC_MMU_AUDIO_TBU_GDSC] =
  3631. &hlos1_vote_aggre_noc_mmu_audio_tbu_gdsc,
  3632. [HLOS1_VOTE_AGGRE_NOC_MMU_TBU1_GDSC] =
  3633. &hlos1_vote_aggre_noc_mmu_tbu1_gdsc,
  3634. [HLOS1_VOTE_AGGRE_NOC_MMU_TBU2_GDSC] =
  3635. &hlos1_vote_aggre_noc_mmu_tbu2_gdsc,
  3636. [HLOS1_VOTE_MMNOC_MMU_TBU_HF0_GDSC] =
  3637. &hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc,
  3638. [HLOS1_VOTE_MMNOC_MMU_TBU_HF1_GDSC] =
  3639. &hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc,
  3640. [HLOS1_VOTE_MMNOC_MMU_TBU_SF_GDSC] = &hlos1_vote_mmnoc_mmu_tbu_sf_gdsc,
  3641. };
  3642. static struct gdsc *gcc_sdm845_gdscs[] = {
  3643. [PCIE_0_GDSC] = &pcie_0_gdsc,
  3644. [PCIE_1_GDSC] = &pcie_1_gdsc,
  3645. [UFS_CARD_GDSC] = &ufs_card_gdsc,
  3646. [UFS_PHY_GDSC] = &ufs_phy_gdsc,
  3647. [USB30_PRIM_GDSC] = &usb30_prim_gdsc,
  3648. [USB30_SEC_GDSC] = &usb30_sec_gdsc,
  3649. [HLOS1_VOTE_AGGRE_NOC_MMU_AUDIO_TBU_GDSC] =
  3650. &hlos1_vote_aggre_noc_mmu_audio_tbu_gdsc,
  3651. [HLOS1_VOTE_AGGRE_NOC_MMU_PCIE_TBU_GDSC] =
  3652. &hlos1_vote_aggre_noc_mmu_pcie_tbu_gdsc,
  3653. [HLOS1_VOTE_AGGRE_NOC_MMU_TBU1_GDSC] =
  3654. &hlos1_vote_aggre_noc_mmu_tbu1_gdsc,
  3655. [HLOS1_VOTE_AGGRE_NOC_MMU_TBU2_GDSC] =
  3656. &hlos1_vote_aggre_noc_mmu_tbu2_gdsc,
  3657. [HLOS1_VOTE_MMNOC_MMU_TBU_HF0_GDSC] =
  3658. &hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc,
  3659. [HLOS1_VOTE_MMNOC_MMU_TBU_HF1_GDSC] =
  3660. &hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc,
  3661. [HLOS1_VOTE_MMNOC_MMU_TBU_SF_GDSC] = &hlos1_vote_mmnoc_mmu_tbu_sf_gdsc,
  3662. };
  3663. static const struct regmap_config gcc_sdm845_regmap_config = {
  3664. .reg_bits = 32,
  3665. .reg_stride = 4,
  3666. .val_bits = 32,
  3667. .max_register = 0x182090,
  3668. .fast_io = true,
  3669. };
  3670. static const struct qcom_cc_desc gcc_sdm670_desc = {
  3671. .config = &gcc_sdm845_regmap_config,
  3672. .clks = gcc_sdm670_clocks,
  3673. .num_clks = ARRAY_SIZE(gcc_sdm670_clocks),
  3674. /* Snapdragon 670 can function without its own exclusive resets. */
  3675. .resets = gcc_sdm845_resets,
  3676. .num_resets = ARRAY_SIZE(gcc_sdm845_resets),
  3677. .gdscs = gcc_sdm670_gdscs,
  3678. .num_gdscs = ARRAY_SIZE(gcc_sdm670_gdscs),
  3679. };
  3680. static const struct qcom_cc_desc gcc_sdm845_desc = {
  3681. .config = &gcc_sdm845_regmap_config,
  3682. .clks = gcc_sdm845_clocks,
  3683. .num_clks = ARRAY_SIZE(gcc_sdm845_clocks),
  3684. .resets = gcc_sdm845_resets,
  3685. .num_resets = ARRAY_SIZE(gcc_sdm845_resets),
  3686. .gdscs = gcc_sdm845_gdscs,
  3687. .num_gdscs = ARRAY_SIZE(gcc_sdm845_gdscs),
  3688. };
  3689. static const struct of_device_id gcc_sdm845_match_table[] = {
  3690. { .compatible = "qcom,gcc-sdm670", .data = &gcc_sdm670_desc },
  3691. { .compatible = "qcom,gcc-sdm845", .data = &gcc_sdm845_desc },
  3692. { }
  3693. };
  3694. MODULE_DEVICE_TABLE(of, gcc_sdm845_match_table);
  3695. static const struct clk_rcg_dfs_data gcc_dfs_clocks[] = {
  3696. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s0_clk_src),
  3697. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s1_clk_src),
  3698. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s2_clk_src),
  3699. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s3_clk_src),
  3700. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s4_clk_src),
  3701. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s5_clk_src),
  3702. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s6_clk_src),
  3703. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s7_clk_src),
  3704. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s0_clk_src),
  3705. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s1_clk_src),
  3706. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s2_clk_src),
  3707. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s3_clk_src),
  3708. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s4_clk_src),
  3709. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s5_clk_src),
  3710. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s6_clk_src),
  3711. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s7_clk_src),
  3712. };
  3713. static int gcc_sdm845_probe(struct platform_device *pdev)
  3714. {
  3715. const struct qcom_cc_desc *gcc_desc;
  3716. struct regmap *regmap;
  3717. int ret;
  3718. regmap = qcom_cc_map(pdev, &gcc_sdm845_desc);
  3719. if (IS_ERR(regmap))
  3720. return PTR_ERR(regmap);
  3721. /* Disable the GPLL0 active input to MMSS and GPU via MISC registers */
  3722. regmap_update_bits(regmap, 0x09ffc, 0x3, 0x3);
  3723. regmap_update_bits(regmap, 0x71028, 0x3, 0x3);
  3724. ret = qcom_cc_register_rcg_dfs(regmap, gcc_dfs_clocks,
  3725. ARRAY_SIZE(gcc_dfs_clocks));
  3726. if (ret)
  3727. return ret;
  3728. gcc_desc = of_device_get_match_data(&pdev->dev);
  3729. return qcom_cc_really_probe(pdev, gcc_desc, regmap);
  3730. }
  3731. static struct platform_driver gcc_sdm845_driver = {
  3732. .probe = gcc_sdm845_probe,
  3733. .driver = {
  3734. .name = "gcc-sdm845",
  3735. .of_match_table = gcc_sdm845_match_table,
  3736. .sync_state = clk_sync_state,
  3737. },
  3738. };
  3739. static int __init gcc_sdm845_init(void)
  3740. {
  3741. return platform_driver_register(&gcc_sdm845_driver);
  3742. }
  3743. core_initcall(gcc_sdm845_init);
  3744. static void __exit gcc_sdm845_exit(void)
  3745. {
  3746. platform_driver_unregister(&gcc_sdm845_driver);
  3747. }
  3748. module_exit(gcc_sdm845_exit);
  3749. MODULE_DESCRIPTION("QTI GCC SDM845 Driver");
  3750. MODULE_LICENSE("GPL v2");
  3751. MODULE_ALIAS("platform:gcc-sdm845");