gcc-msm8976.c 102 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Qualcomm Global Clock Controller driver for MSM8956/76
  4. *
  5. * Copyright (c) 2016-2021, AngeloGioacchino Del Regno
  6. * <[email protected]>
  7. *
  8. * Driver cleanup and modernization
  9. * Copyright (c) 2021, Konrad Dybcio <[email protected]>
  10. * Marijn Suijten <[email protected]>
  11. *
  12. */
  13. #include <linux/clk-provider.h>
  14. #include <linux/err.h>
  15. #include <linux/kernel.h>
  16. #include <linux/module.h>
  17. #include <linux/of_device.h>
  18. #include <linux/of.h>
  19. #include <linux/regmap.h>
  20. #include <dt-bindings/clock/qcom,gcc-msm8976.h>
  21. #include "clk-pll.h"
  22. #include "clk-branch.h"
  23. #include "clk-rcg.h"
  24. #include "common.h"
  25. #include "gdsc.h"
  26. #include "reset.h"
  27. enum {
  28. P_GPLL0_OUT_MAIN,
  29. P_GPLL0_AUX,
  30. P_GPLL0_OUT,
  31. P_GPLL0_OUT_M,
  32. P_GPLL0_OUT_MDP,
  33. P_GPLL2_AUX,
  34. P_GPLL2_OUT,
  35. P_GPLL4_OUT_MAIN,
  36. P_GPLL4_AUX,
  37. P_GPLL4_OUT,
  38. P_GPLL4_GFX3D,
  39. P_GPLL6_OUT_MAIN,
  40. P_GPLL6_AUX,
  41. P_GPLL6_OUT,
  42. P_GPLL6_GFX3D,
  43. P_DSI0PLL,
  44. P_DSI1PLL,
  45. P_DSI0PLL_BYTE,
  46. P_DSI1PLL_BYTE,
  47. P_XO_A,
  48. P_XO,
  49. };
  50. static struct clk_pll gpll0 = {
  51. .l_reg = 0x21004,
  52. .m_reg = 0x21008,
  53. .n_reg = 0x2100c,
  54. .config_reg = 0x21014,
  55. .mode_reg = 0x21000,
  56. .status_reg = 0x2101c,
  57. .status_bit = 17,
  58. .clkr.hw.init = &(struct clk_init_data){
  59. .name = "gpll0",
  60. .parent_data = &(const struct clk_parent_data){
  61. .fw_name = "xo",
  62. },
  63. .num_parents = 1,
  64. .ops = &clk_pll_ops,
  65. },
  66. };
  67. static struct clk_regmap gpll0_vote = {
  68. .enable_reg = 0x45000,
  69. .enable_mask = BIT(0),
  70. .hw.init = &(struct clk_init_data){
  71. .name = "gpll0_vote",
  72. .parent_hws = (const struct clk_hw *[]) {
  73. &gpll0.clkr.hw,
  74. },
  75. .num_parents = 1,
  76. /* This clock is required for other ones to function. */
  77. .flags = CLK_IS_CRITICAL,
  78. .ops = &clk_pll_vote_ops,
  79. },
  80. };
  81. static struct clk_pll gpll2 = {
  82. .l_reg = 0x4a004,
  83. .m_reg = 0x4a008,
  84. .n_reg = 0x4a00c,
  85. .config_reg = 0x4a014,
  86. .mode_reg = 0x4a000,
  87. .status_reg = 0x4a01c,
  88. .status_bit = 17,
  89. .clkr.hw.init = &(struct clk_init_data){
  90. .name = "gpll2",
  91. .parent_data = &(const struct clk_parent_data){
  92. .fw_name = "xo",
  93. },
  94. .num_parents = 1,
  95. .ops = &clk_pll_ops,
  96. },
  97. };
  98. static struct clk_regmap gpll2_vote = {
  99. .enable_reg = 0x45000,
  100. .enable_mask = BIT(2),
  101. .hw.init = &(struct clk_init_data){
  102. .name = "gpll2_vote",
  103. .parent_hws = (const struct clk_hw *[]) {
  104. &gpll2.clkr.hw,
  105. },
  106. .num_parents = 1,
  107. .ops = &clk_pll_vote_ops,
  108. },
  109. };
  110. static const struct pll_freq_tbl gpll3_freq_tbl[] = {
  111. { 1100000000, 57, 7, 24, 0 },
  112. { }
  113. };
  114. static struct clk_pll gpll3 = {
  115. .l_reg = 0x22004,
  116. .m_reg = 0x22008,
  117. .n_reg = 0x2200c,
  118. .config_reg = 0x22010,
  119. .mode_reg = 0x22000,
  120. .status_reg = 0x22024,
  121. .status_bit = 17,
  122. .freq_tbl = gpll3_freq_tbl,
  123. .clkr.hw.init = &(struct clk_init_data) {
  124. .name = "gpll3",
  125. .parent_data = &(const struct clk_parent_data){
  126. .fw_name = "xo",
  127. },
  128. .num_parents = 1,
  129. .ops = &clk_pll_ops,
  130. },
  131. };
  132. static struct clk_regmap gpll3_vote = {
  133. .enable_reg = 0x45000,
  134. .enable_mask = BIT(4),
  135. .hw.init = &(struct clk_init_data){
  136. .name = "gpll3_vote",
  137. .parent_hws = (const struct clk_hw *[]) {
  138. &gpll3.clkr.hw,
  139. },
  140. .num_parents = 1,
  141. .ops = &clk_pll_vote_ops,
  142. },
  143. };
  144. /* GPLL3 at 1100MHz, main output enabled. */
  145. static const struct pll_config gpll3_config = {
  146. .l = 57,
  147. .m = 7,
  148. .n = 24,
  149. .vco_val = 0x0,
  150. .vco_mask = 0x3 << 20,
  151. .pre_div_val = 0x0,
  152. .pre_div_mask = 0x7 << 12,
  153. .post_div_val = 0x0,
  154. .post_div_mask = 0x3 << 8,
  155. .mn_ena_mask = BIT(24),
  156. .main_output_mask = BIT(0),
  157. .aux_output_mask = BIT(1),
  158. };
  159. static struct clk_pll gpll4 = {
  160. .l_reg = 0x24004,
  161. .m_reg = 0x24008,
  162. .n_reg = 0x2400c,
  163. .config_reg = 0x24018,
  164. .mode_reg = 0x24000,
  165. .status_reg = 0x24024,
  166. .status_bit = 17,
  167. .clkr.hw.init = &(struct clk_init_data){
  168. .name = "gpll4",
  169. .parent_data = &(const struct clk_parent_data){
  170. .fw_name = "xo",
  171. },
  172. .num_parents = 1,
  173. .ops = &clk_pll_ops,
  174. },
  175. };
  176. static struct clk_regmap gpll4_vote = {
  177. .enable_reg = 0x45000,
  178. .enable_mask = BIT(5),
  179. .hw.init = &(struct clk_init_data){
  180. .name = "gpll4_vote",
  181. .parent_hws = (const struct clk_hw *[]) {
  182. &gpll4.clkr.hw,
  183. },
  184. .num_parents = 1,
  185. .ops = &clk_pll_vote_ops,
  186. },
  187. };
  188. static struct clk_pll gpll6 = {
  189. .mode_reg = 0x37000,
  190. .l_reg = 0x37004,
  191. .m_reg = 0x37008,
  192. .n_reg = 0x3700c,
  193. .config_reg = 0x37014,
  194. .status_reg = 0x3701c,
  195. .status_bit = 17,
  196. .clkr.hw.init = &(struct clk_init_data){
  197. .name = "gpll6",
  198. .parent_data = &(const struct clk_parent_data){
  199. .fw_name = "xo",
  200. },
  201. .num_parents = 1,
  202. .ops = &clk_pll_ops,
  203. },
  204. };
  205. static struct clk_regmap gpll6_vote = {
  206. .enable_reg = 0x45000,
  207. .enable_mask = BIT(7),
  208. .hw.init = &(struct clk_init_data){
  209. .name = "gpll6_vote",
  210. .parent_hws = (const struct clk_hw *[]) {
  211. &gpll6.clkr.hw,
  212. },
  213. .num_parents = 1,
  214. .ops = &clk_pll_vote_ops,
  215. },
  216. };
  217. static const struct parent_map gcc_parent_map_1[] = {
  218. { P_XO, 0 },
  219. { P_GPLL0_OUT_MAIN, 1 },
  220. { P_GPLL4_OUT, 2 },
  221. };
  222. static const struct clk_parent_data gcc_parent_data_1[] = {
  223. { .fw_name = "xo" },
  224. { .hw = &gpll0_vote.hw },
  225. { .hw = &gpll4_vote.hw },
  226. };
  227. static const struct parent_map gcc_parent_map_v1_1[] = {
  228. { P_XO, 0 },
  229. { P_GPLL0_OUT_MAIN, 1 },
  230. { P_GPLL2_OUT, 4 },
  231. };
  232. static const struct clk_parent_data gcc_parent_data_v1_1[] = {
  233. { .fw_name = "xo" },
  234. { .hw = &gpll0_vote.hw },
  235. { .hw = &gpll2_vote.hw },
  236. };
  237. static const struct parent_map gcc_parent_map_2[] = {
  238. { P_XO, 0 },
  239. { P_GPLL0_OUT_MAIN, 1 },
  240. { P_GPLL2_AUX, 3 },
  241. { P_GPLL4_OUT, 2 },
  242. };
  243. static const struct clk_parent_data gcc_parent_data_2[] = {
  244. { .fw_name = "xo" },
  245. { .hw = &gpll0_vote.hw },
  246. { .hw = &gpll2_vote.hw },
  247. { .hw = &gpll4_vote.hw },
  248. };
  249. static const struct parent_map gcc_parent_map_3[] = {
  250. { P_XO, 0 },
  251. { P_GPLL0_OUT_MAIN, 1 },
  252. { P_GPLL2_AUX, 3 },
  253. { P_GPLL6_AUX, 2 },
  254. };
  255. static const struct clk_parent_data gcc_parent_data_3[] = {
  256. { .fw_name = "xo" },
  257. { .hw = &gpll0_vote.hw },
  258. { .hw = &gpll2_vote.hw },
  259. { .hw = &gpll6_vote.hw },
  260. };
  261. static const struct parent_map gcc_parent_map_4[] = {
  262. { P_XO, 0 },
  263. { P_GPLL0_OUT_MAIN, 1 },
  264. };
  265. static const struct parent_map gcc_parent_map_4_fs[] = {
  266. { P_XO, 0 },
  267. { P_GPLL0_OUT, 2 },
  268. };
  269. static const struct parent_map gcc_parent_map_5[] = {
  270. { P_XO, 0 },
  271. { P_GPLL4_OUT, 2 },
  272. { P_GPLL6_OUT_MAIN, 1 },
  273. };
  274. static const struct clk_parent_data gcc_parent_data_5[] = {
  275. { .fw_name = "xo" },
  276. { .hw = &gpll4_vote.hw },
  277. { .hw = &gpll6_vote.hw },
  278. };
  279. static const struct parent_map gcc_parent_map_6[] = {
  280. { P_XO, 0 },
  281. { P_GPLL0_OUT_MAIN, 1 },
  282. { P_GPLL4_OUT_MAIN, 5 },
  283. };
  284. static const struct clk_parent_data gcc_parent_data_6[] = {
  285. { .fw_name = "xo" },
  286. { .hw = &gpll0_vote.hw },
  287. { .hw = &gpll4_vote.hw },
  288. };
  289. static const struct parent_map gcc_parent_map_7_mdp[] = {
  290. { P_XO, 0 },
  291. { P_GPLL6_OUT, 3 },
  292. { P_GPLL0_OUT_MDP, 6 },
  293. };
  294. static const struct clk_parent_data gcc_parent_data_7_mdp[] = {
  295. { .fw_name = "xo" },
  296. { .hw = &gpll6_vote.hw },
  297. { .hw = &gpll0_vote.hw },
  298. };
  299. static const struct parent_map gcc_parent_map_7[] = {
  300. { P_GPLL0_OUT_MAIN, 1 },
  301. { P_GPLL6_OUT, 3 },
  302. };
  303. static const struct clk_parent_data gcc_parent_data_7[] = {
  304. { .hw = &gpll0_vote.hw },
  305. { .hw = &gpll6_vote.hw },
  306. };
  307. static const struct parent_map gcc_parent_map_8[] = {
  308. { P_XO, 0 },
  309. { P_GPLL0_OUT_MAIN, 1 },
  310. };
  311. static const struct clk_parent_data gcc_parent_data_4_8[] = {
  312. { .fw_name = "xo" },
  313. { .hw = &gpll0_vote.hw },
  314. };
  315. static const struct parent_map gcc_parent_map_8_a[] = {
  316. { P_XO_A, 0 },
  317. { P_GPLL0_OUT_MAIN, 1 },
  318. };
  319. static const struct clk_parent_data gcc_parent_data_8_a[] = {
  320. { .fw_name = "xo_a" },
  321. { .hw = &gpll0_vote.hw },
  322. };
  323. static const struct parent_map gcc_parent_map_8_gp[] = {
  324. { P_GPLL0_OUT_MAIN, 1 },
  325. };
  326. static const struct clk_parent_data gcc_parent_data_8_gp[] = {
  327. { .hw = &gpll0_vote.hw },
  328. };
  329. static const struct parent_map gcc_parent_map_9[] = {
  330. { P_XO, 0 },
  331. { P_GPLL6_OUT_MAIN, 6 },
  332. };
  333. static const struct clk_parent_data gcc_parent_data_9[] = {
  334. { .fw_name = "xo" },
  335. { .hw = &gpll6_vote.hw },
  336. };
  337. static const struct parent_map gcc_parent_map_10[] = {
  338. { P_XO, 0 },
  339. };
  340. static const struct clk_parent_data gcc_parent_data_10[] = {
  341. { .fw_name = "xo" },
  342. };
  343. static const struct parent_map gcc_parent_map_sdcc_ice[] = {
  344. { P_XO, 0 },
  345. { P_GPLL0_OUT_M, 3 },
  346. };
  347. static const struct parent_map gcc_parent_map_cci[] = {
  348. { P_XO, 0 },
  349. { P_GPLL0_AUX, 2 },
  350. };
  351. static const struct parent_map gcc_parent_map_cpp[] = {
  352. { P_XO, 0 },
  353. { P_GPLL0_OUT_MAIN, 1 },
  354. { P_GPLL4_AUX, 3 },
  355. };
  356. static const struct parent_map gcc_parent_map_mdss_pix0[] = {
  357. { P_XO, 0 },
  358. { P_DSI0PLL, 1 },
  359. };
  360. static const struct clk_parent_data gcc_parent_data_mdss_pix0[] = {
  361. { .fw_name = "xo" },
  362. { .fw_name = "dsi0pll" },
  363. };
  364. static const struct parent_map gcc_parent_map_mdss_pix1[] = {
  365. { P_XO, 0 },
  366. { P_DSI0PLL, 3 },
  367. { P_DSI1PLL, 1 },
  368. };
  369. static const struct clk_parent_data gcc_parent_data_mdss_pix1[] = {
  370. { .fw_name = "xo" },
  371. { .fw_name = "dsi0pll" },
  372. { .fw_name = "dsi1pll" },
  373. };
  374. static const struct parent_map gcc_parent_map_mdss_byte0[] = {
  375. { P_XO, 0 },
  376. { P_DSI0PLL_BYTE, 1 },
  377. };
  378. static const struct clk_parent_data gcc_parent_data_mdss_byte0[] = {
  379. { .fw_name = "xo" },
  380. { .fw_name = "dsi0pllbyte" },
  381. };
  382. static const struct parent_map gcc_parent_map_mdss_byte1[] = {
  383. { P_XO, 0 },
  384. { P_DSI0PLL_BYTE, 3 },
  385. { P_DSI1PLL_BYTE, 1 },
  386. };
  387. static const struct clk_parent_data gcc_parent_data_mdss_byte1[] = {
  388. { .fw_name = "xo" },
  389. { .fw_name = "dsi0pllbyte" },
  390. { .fw_name = "dsi1pllbyte" },
  391. };
  392. static const struct parent_map gcc_parent_map_gfx3d[] = {
  393. { P_XO, 0 },
  394. { P_GPLL0_OUT_MAIN, 1 },
  395. { P_GPLL4_GFX3D, 5 },
  396. { P_GPLL6_GFX3D, 3 },
  397. };
  398. static const struct clk_parent_data gcc_parent_data_gfx3d[] = {
  399. { .fw_name = "xo" },
  400. { .hw = &gpll0_vote.hw },
  401. { .hw = &gpll4_vote.hw },
  402. { .hw = &gpll6_vote.hw },
  403. };
  404. static const struct freq_tbl ftbl_aps_0_clk_src[] = {
  405. F(19200000, P_XO, 1, 0, 0),
  406. F(300000000, P_GPLL4_OUT, 4, 0, 0),
  407. F(540000000, P_GPLL6_OUT_MAIN, 2, 0, 0),
  408. { }
  409. };
  410. static struct clk_rcg2 aps_0_clk_src = {
  411. .cmd_rcgr = 0x78008,
  412. .hid_width = 5,
  413. .parent_map = gcc_parent_map_5,
  414. .freq_tbl = ftbl_aps_0_clk_src,
  415. .clkr.hw.init = &(struct clk_init_data){
  416. .name = "aps_0_clk_src",
  417. .parent_data = gcc_parent_data_5,
  418. .num_parents = ARRAY_SIZE(gcc_parent_data_5),
  419. .ops = &clk_rcg2_ops,
  420. },
  421. };
  422. static const struct freq_tbl ftbl_aps_1_clk_src[] = {
  423. F(19200000, P_XO, 1, 0, 0),
  424. F(300000000, P_GPLL4_OUT, 4, 0, 0),
  425. F(540000000, P_GPLL6_OUT_MAIN, 2, 0, 0),
  426. { }
  427. };
  428. static struct clk_rcg2 aps_1_clk_src = {
  429. .cmd_rcgr = 0x79008,
  430. .hid_width = 5,
  431. .parent_map = gcc_parent_map_5,
  432. .freq_tbl = ftbl_aps_1_clk_src,
  433. .clkr.hw.init = &(struct clk_init_data){
  434. .name = "aps_1_clk_src",
  435. .parent_data = gcc_parent_data_5,
  436. .num_parents = ARRAY_SIZE(gcc_parent_data_5),
  437. .ops = &clk_rcg2_ops,
  438. },
  439. };
  440. static const struct freq_tbl ftbl_apss_ahb_clk_src[] = {
  441. F(19200000, P_XO_A, 1, 0, 0),
  442. F(50000000, P_GPLL0_OUT_MAIN, 16, 0, 0),
  443. F(88890000, P_GPLL0_OUT_MAIN, 9, 0, 0),
  444. F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
  445. { }
  446. };
  447. static struct clk_rcg2 apss_ahb_clk_src = {
  448. .cmd_rcgr = 0x46000,
  449. .hid_width = 5,
  450. .parent_map = gcc_parent_map_8_a,
  451. .freq_tbl = ftbl_apss_ahb_clk_src,
  452. .clkr.hw.init = &(struct clk_init_data){
  453. .name = "apss_ahb_clk_src",
  454. .parent_data = gcc_parent_data_8_a,
  455. .num_parents = ARRAY_SIZE(gcc_parent_data_8_a),
  456. .ops = &clk_rcg2_ops,
  457. /*
  458. * This clock allows the CPUs to communicate with
  459. * the rest of the SoC. Without it, the brain will
  460. * operate without the rest of the body.
  461. */
  462. .flags = CLK_IS_CRITICAL,
  463. },
  464. };
  465. static const struct freq_tbl ftbl_blsp_i2c_apps_clk_src[] = {
  466. F(19200000, P_XO, 1, 0, 0),
  467. F(50000000, P_GPLL0_OUT_MAIN, 16, 0, 0),
  468. { }
  469. };
  470. static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
  471. .cmd_rcgr = 0x200c,
  472. .hid_width = 5,
  473. .parent_map = gcc_parent_map_8,
  474. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  475. .clkr.hw.init = &(struct clk_init_data){
  476. .name = "blsp1_qup1_i2c_apps_clk_src",
  477. .parent_data = gcc_parent_data_4_8,
  478. .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
  479. .ops = &clk_rcg2_ops,
  480. },
  481. };
  482. static const struct freq_tbl ftbl_blsp_spi_apps_clk_src[] = {
  483. F(960000, P_XO, 10, 1, 2),
  484. F(4800000, P_XO, 4, 0, 0),
  485. F(9600000, P_XO, 2, 0, 0),
  486. F(16000000, P_GPLL0_OUT_MAIN, 10, 1, 5),
  487. F(19200000, P_XO, 1, 0, 0),
  488. F(25000000, P_GPLL0_OUT_MAIN, 16, 1, 2),
  489. F(50000000, P_GPLL0_OUT_MAIN, 16, 0, 0),
  490. { }
  491. };
  492. static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
  493. .cmd_rcgr = 0x2024,
  494. .mnd_width = 8,
  495. .hid_width = 5,
  496. .parent_map = gcc_parent_map_8,
  497. .freq_tbl = ftbl_blsp_spi_apps_clk_src,
  498. .clkr.hw.init = &(struct clk_init_data){
  499. .name = "blsp1_qup1_spi_apps_clk_src",
  500. .parent_data = gcc_parent_data_4_8,
  501. .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
  502. .ops = &clk_rcg2_ops,
  503. },
  504. };
  505. static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
  506. .cmd_rcgr = 0x3000,
  507. .hid_width = 5,
  508. .parent_map = gcc_parent_map_8,
  509. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  510. .clkr.hw.init = &(struct clk_init_data){
  511. .name = "blsp1_qup2_i2c_apps_clk_src",
  512. .parent_data = gcc_parent_data_4_8,
  513. .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
  514. .ops = &clk_rcg2_ops,
  515. },
  516. };
  517. static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
  518. .cmd_rcgr = 0x3014,
  519. .mnd_width = 8,
  520. .hid_width = 5,
  521. .parent_map = gcc_parent_map_8,
  522. .freq_tbl = ftbl_blsp_spi_apps_clk_src,
  523. .clkr.hw.init = &(struct clk_init_data){
  524. .name = "blsp1_qup2_spi_apps_clk_src",
  525. .parent_data = gcc_parent_data_4_8,
  526. .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
  527. .ops = &clk_rcg2_ops,
  528. },
  529. };
  530. static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
  531. .cmd_rcgr = 0x4000,
  532. .hid_width = 5,
  533. .parent_map = gcc_parent_map_8,
  534. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  535. .clkr.hw.init = &(struct clk_init_data){
  536. .name = "blsp1_qup3_i2c_apps_clk_src",
  537. .parent_data = gcc_parent_data_4_8,
  538. .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
  539. .ops = &clk_rcg2_ops,
  540. },
  541. };
  542. static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
  543. .cmd_rcgr = 0x4024,
  544. .mnd_width = 8,
  545. .hid_width = 5,
  546. .parent_map = gcc_parent_map_8,
  547. .freq_tbl = ftbl_blsp_spi_apps_clk_src,
  548. .clkr.hw.init = &(struct clk_init_data){
  549. .name = "blsp1_qup3_spi_apps_clk_src",
  550. .parent_data = gcc_parent_data_4_8,
  551. .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
  552. .ops = &clk_rcg2_ops,
  553. },
  554. };
  555. static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
  556. .cmd_rcgr = 0x5000,
  557. .hid_width = 5,
  558. .parent_map = gcc_parent_map_8,
  559. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  560. .clkr.hw.init = &(struct clk_init_data){
  561. .name = "blsp1_qup4_i2c_apps_clk_src",
  562. .parent_data = gcc_parent_data_4_8,
  563. .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
  564. .ops = &clk_rcg2_ops,
  565. },
  566. };
  567. static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
  568. .cmd_rcgr = 0x5024,
  569. .mnd_width = 8,
  570. .hid_width = 5,
  571. .parent_map = gcc_parent_map_8,
  572. .freq_tbl = ftbl_blsp_spi_apps_clk_src,
  573. .clkr.hw.init = &(struct clk_init_data){
  574. .name = "blsp1_qup4_spi_apps_clk_src",
  575. .parent_data = gcc_parent_data_4_8,
  576. .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
  577. .ops = &clk_rcg2_ops,
  578. },
  579. };
  580. static const struct freq_tbl ftbl_blsp_uart_apps_clk_src[] = {
  581. F(3686400, P_GPLL0_OUT_MAIN, 1, 72, 15625),
  582. F(7372800, P_GPLL0_OUT_MAIN, 1, 144, 15625),
  583. F(14745600, P_GPLL0_OUT_MAIN, 1, 288, 15625),
  584. F(16000000, P_GPLL0_OUT_MAIN, 10, 1, 5),
  585. F(19200000, P_XO, 1, 0, 0),
  586. F(24000000, P_GPLL0_OUT_MAIN, 1, 3, 100),
  587. F(25000000, P_GPLL0_OUT_MAIN, 16, 1, 2),
  588. F(32000000, P_GPLL0_OUT_MAIN, 1, 1, 25),
  589. F(40000000, P_GPLL0_OUT_MAIN, 1, 1, 20),
  590. F(46400000, P_GPLL0_OUT_MAIN, 1, 29, 500),
  591. F(48000000, P_GPLL0_OUT_MAIN, 1, 3, 50),
  592. F(51200000, P_GPLL0_OUT_MAIN, 1, 8, 125),
  593. F(56000000, P_GPLL0_OUT_MAIN, 1, 7, 100),
  594. F(58982400, P_GPLL0_OUT_MAIN, 1, 1152, 15625),
  595. F(60000000, P_GPLL0_OUT_MAIN, 1, 3, 40),
  596. F(64000000, P_GPLL0_OUT_MAIN, 1, 2, 25),
  597. { }
  598. };
  599. static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
  600. .cmd_rcgr = 0x2044,
  601. .mnd_width = 16,
  602. .hid_width = 5,
  603. .parent_map = gcc_parent_map_8,
  604. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  605. .clkr.hw.init = &(struct clk_init_data){
  606. .name = "blsp1_uart1_apps_clk_src",
  607. .parent_data = gcc_parent_data_4_8,
  608. .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
  609. .ops = &clk_rcg2_ops,
  610. },
  611. };
  612. static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
  613. .cmd_rcgr = 0x3034,
  614. .mnd_width = 16,
  615. .hid_width = 5,
  616. .parent_map = gcc_parent_map_8,
  617. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  618. .clkr.hw.init = &(struct clk_init_data){
  619. .name = "blsp1_uart2_apps_clk_src",
  620. .parent_data = gcc_parent_data_4_8,
  621. .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
  622. .ops = &clk_rcg2_ops,
  623. },
  624. };
  625. static struct clk_rcg2 blsp2_qup1_i2c_apps_clk_src = {
  626. .cmd_rcgr = 0xc00c,
  627. .hid_width = 5,
  628. .parent_map = gcc_parent_map_8,
  629. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  630. .clkr.hw.init = &(struct clk_init_data){
  631. .name = "blsp2_qup1_i2c_apps_clk_src",
  632. .parent_data = gcc_parent_data_4_8,
  633. .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
  634. .ops = &clk_rcg2_ops,
  635. },
  636. };
  637. static struct clk_rcg2 blsp2_qup1_spi_apps_clk_src = {
  638. .cmd_rcgr = 0xc024,
  639. .mnd_width = 8,
  640. .hid_width = 5,
  641. .parent_map = gcc_parent_map_8,
  642. .freq_tbl = ftbl_blsp_spi_apps_clk_src,
  643. .clkr.hw.init = &(struct clk_init_data){
  644. .name = "blsp2_qup1_spi_apps_clk_src",
  645. .parent_data = gcc_parent_data_4_8,
  646. .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
  647. .ops = &clk_rcg2_ops,
  648. },
  649. };
  650. static struct clk_rcg2 blsp2_qup2_i2c_apps_clk_src = {
  651. .cmd_rcgr = 0xd000,
  652. .hid_width = 5,
  653. .parent_map = gcc_parent_map_8,
  654. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  655. .clkr.hw.init = &(struct clk_init_data){
  656. .name = "blsp2_qup2_i2c_apps_clk_src",
  657. .parent_data = gcc_parent_data_4_8,
  658. .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
  659. .ops = &clk_rcg2_ops,
  660. },
  661. };
  662. static struct clk_rcg2 blsp2_qup2_spi_apps_clk_src = {
  663. .cmd_rcgr = 0xd014,
  664. .mnd_width = 8,
  665. .hid_width = 5,
  666. .parent_map = gcc_parent_map_8,
  667. .freq_tbl = ftbl_blsp_spi_apps_clk_src,
  668. .clkr.hw.init = &(struct clk_init_data){
  669. .name = "blsp2_qup2_spi_apps_clk_src",
  670. .parent_data = gcc_parent_data_4_8,
  671. .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
  672. .ops = &clk_rcg2_ops,
  673. },
  674. };
  675. static struct clk_rcg2 blsp2_qup3_i2c_apps_clk_src = {
  676. .cmd_rcgr = 0xf000,
  677. .hid_width = 5,
  678. .parent_map = gcc_parent_map_8,
  679. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  680. .clkr.hw.init = &(struct clk_init_data){
  681. .name = "blsp2_qup3_i2c_apps_clk_src",
  682. .parent_data = gcc_parent_data_4_8,
  683. .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
  684. .ops = &clk_rcg2_ops,
  685. },
  686. };
  687. static struct clk_rcg2 blsp2_qup3_spi_apps_clk_src = {
  688. .cmd_rcgr = 0xf024,
  689. .mnd_width = 8,
  690. .hid_width = 5,
  691. .parent_map = gcc_parent_map_8,
  692. .freq_tbl = ftbl_blsp_spi_apps_clk_src,
  693. .clkr.hw.init = &(struct clk_init_data){
  694. .name = "blsp2_qup3_spi_apps_clk_src",
  695. .parent_data = gcc_parent_data_4_8,
  696. .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
  697. .ops = &clk_rcg2_ops,
  698. },
  699. };
  700. static struct clk_rcg2 blsp2_qup4_i2c_apps_clk_src = {
  701. .cmd_rcgr = 0x18000,
  702. .hid_width = 5,
  703. .parent_map = gcc_parent_map_8,
  704. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  705. .clkr.hw.init = &(struct clk_init_data){
  706. .name = "blsp2_qup4_i2c_apps_clk_src",
  707. .parent_data = gcc_parent_data_4_8,
  708. .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
  709. .ops = &clk_rcg2_ops,
  710. },
  711. };
  712. static struct clk_rcg2 blsp2_qup4_spi_apps_clk_src = {
  713. .cmd_rcgr = 0x18024,
  714. .mnd_width = 8,
  715. .hid_width = 5,
  716. .parent_map = gcc_parent_map_8,
  717. .freq_tbl = ftbl_blsp_spi_apps_clk_src,
  718. .clkr.hw.init = &(struct clk_init_data){
  719. .name = "blsp2_qup4_spi_apps_clk_src",
  720. .parent_data = gcc_parent_data_4_8,
  721. .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
  722. .ops = &clk_rcg2_ops,
  723. },
  724. };
  725. static struct clk_rcg2 blsp2_uart1_apps_clk_src = {
  726. .cmd_rcgr = 0xc044,
  727. .mnd_width = 16,
  728. .hid_width = 5,
  729. .parent_map = gcc_parent_map_8,
  730. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  731. .clkr.hw.init = &(struct clk_init_data){
  732. .name = "blsp2_uart1_apps_clk_src",
  733. .parent_data = gcc_parent_data_4_8,
  734. .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
  735. .ops = &clk_rcg2_ops,
  736. },
  737. };
  738. static struct clk_rcg2 blsp2_uart2_apps_clk_src = {
  739. .cmd_rcgr = 0xd034,
  740. .mnd_width = 16,
  741. .hid_width = 5,
  742. .parent_map = gcc_parent_map_8,
  743. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  744. .clkr.hw.init = &(struct clk_init_data){
  745. .name = "blsp2_uart2_apps_clk_src",
  746. .parent_data = gcc_parent_data_4_8,
  747. .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
  748. .ops = &clk_rcg2_ops,
  749. },
  750. };
  751. static const struct freq_tbl ftbl_cci_clk_src[] = {
  752. F(19200000, P_XO, 1, 0, 0),
  753. F(37500000, P_GPLL0_AUX, 1, 3, 64),
  754. { }
  755. };
  756. static struct clk_rcg2 cci_clk_src = {
  757. .cmd_rcgr = 0x51000,
  758. .mnd_width = 8,
  759. .hid_width = 5,
  760. .parent_map = gcc_parent_map_cci,
  761. .freq_tbl = ftbl_cci_clk_src,
  762. .clkr.hw.init = &(struct clk_init_data){
  763. .name = "cci_clk_src",
  764. .parent_data = gcc_parent_data_4_8,
  765. .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
  766. .ops = &clk_rcg2_ops,
  767. },
  768. };
  769. static const struct freq_tbl ftbl_cpp_clk_src[] = {
  770. F(160000000, P_GPLL0_OUT_MAIN, 5, 0, 0),
  771. F(240000000, P_GPLL4_AUX, 5, 0, 0),
  772. F(320000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
  773. F(400000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
  774. F(480000000, P_GPLL4_AUX, 2.5, 0, 0),
  775. { }
  776. };
  777. static struct clk_rcg2 cpp_clk_src = {
  778. .cmd_rcgr = 0x58018,
  779. .hid_width = 5,
  780. .parent_map = gcc_parent_map_cpp,
  781. .freq_tbl = ftbl_cpp_clk_src,
  782. .clkr.hw.init = &(struct clk_init_data){
  783. .name = "cpp_clk_src",
  784. .parent_data = gcc_parent_data_6,
  785. .num_parents = ARRAY_SIZE(gcc_parent_data_6),
  786. .ops = &clk_rcg2_ops,
  787. },
  788. };
  789. static const struct freq_tbl ftbl_csi0_clk_src[] = {
  790. F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
  791. F(200000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  792. F(266670000, P_GPLL0_OUT_MAIN, 3, 0, 0),
  793. { }
  794. };
  795. static struct clk_rcg2 csi0_clk_src = {
  796. .cmd_rcgr = 0x4e020,
  797. .hid_width = 5,
  798. .parent_map = gcc_parent_map_8,
  799. .freq_tbl = ftbl_csi0_clk_src,
  800. .clkr.hw.init = &(struct clk_init_data){
  801. .name = "csi0_clk_src",
  802. .parent_data = gcc_parent_data_4_8,
  803. .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
  804. .ops = &clk_rcg2_ops,
  805. },
  806. };
  807. static const struct freq_tbl ftbl_csi1_clk_src[] = {
  808. F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
  809. F(200000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  810. F(266670000, P_GPLL0_OUT_MAIN, 3, 0, 0),
  811. { }
  812. };
  813. static struct clk_rcg2 csi1_clk_src = {
  814. .cmd_rcgr = 0x4f020,
  815. .hid_width = 5,
  816. .parent_map = gcc_parent_map_8,
  817. .freq_tbl = ftbl_csi1_clk_src,
  818. .clkr.hw.init = &(struct clk_init_data){
  819. .name = "csi1_clk_src",
  820. .parent_data = gcc_parent_data_4_8,
  821. .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
  822. .ops = &clk_rcg2_ops,
  823. },
  824. };
  825. static const struct freq_tbl ftbl_csi2_clk_src[] = {
  826. F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
  827. F(200000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  828. F(266670000, P_GPLL0_OUT_MAIN, 3, 0, 0),
  829. { }
  830. };
  831. static struct clk_rcg2 csi2_clk_src = {
  832. .cmd_rcgr = 0x3c020,
  833. .hid_width = 5,
  834. .parent_map = gcc_parent_map_8,
  835. .freq_tbl = ftbl_csi2_clk_src,
  836. .clkr.hw.init = &(struct clk_init_data){
  837. .name = "csi2_clk_src",
  838. .parent_data = gcc_parent_data_4_8,
  839. .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
  840. .ops = &clk_rcg2_ops,
  841. },
  842. };
  843. static const struct freq_tbl ftbl_camss_gp0_clk_src[] = {
  844. F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
  845. F(200000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  846. F(266670000, P_GPLL0_OUT_MAIN, 3, 0, 0),
  847. { }
  848. };
  849. static struct clk_rcg2 camss_gp0_clk_src = {
  850. .cmd_rcgr = 0x54000,
  851. .mnd_width = 8,
  852. .hid_width = 5,
  853. .parent_map = gcc_parent_map_8_gp,
  854. .freq_tbl = ftbl_camss_gp0_clk_src,
  855. .clkr.hw.init = &(struct clk_init_data){
  856. .name = "camss_gp0_clk_src",
  857. .parent_data = gcc_parent_data_8_gp,
  858. .num_parents = ARRAY_SIZE(gcc_parent_data_8_gp),
  859. .ops = &clk_rcg2_ops,
  860. },
  861. };
  862. static const struct freq_tbl ftbl_camss_gp1_clk_src[] = {
  863. F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
  864. F(200000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  865. F(266670000, P_GPLL0_OUT_MAIN, 3, 0, 0),
  866. { }
  867. };
  868. static struct clk_rcg2 camss_gp1_clk_src = {
  869. .cmd_rcgr = 0x55000,
  870. .mnd_width = 8,
  871. .hid_width = 5,
  872. .parent_map = gcc_parent_map_8_gp,
  873. .freq_tbl = ftbl_camss_gp1_clk_src,
  874. .clkr.hw.init = &(struct clk_init_data){
  875. .name = "camss_gp1_clk_src",
  876. .parent_data = gcc_parent_data_8_gp,
  877. .num_parents = ARRAY_SIZE(gcc_parent_data_8_gp),
  878. .ops = &clk_rcg2_ops,
  879. },
  880. };
  881. static const struct freq_tbl ftbl_jpeg0_clk_src[] = {
  882. F(133330000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  883. F(200000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  884. F(266666667, P_GPLL0_OUT_MAIN, 3, 0, 0),
  885. F(320000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
  886. { }
  887. };
  888. static struct clk_rcg2 jpeg0_clk_src = {
  889. .cmd_rcgr = 0x57000,
  890. .hid_width = 5,
  891. .parent_map = gcc_parent_map_6,
  892. .freq_tbl = ftbl_jpeg0_clk_src,
  893. .clkr.hw.init = &(struct clk_init_data){
  894. .name = "jpeg0_clk_src",
  895. .parent_data = gcc_parent_data_6,
  896. .num_parents = ARRAY_SIZE(gcc_parent_data_6),
  897. .ops = &clk_rcg2_ops,
  898. },
  899. };
  900. static const struct freq_tbl ftbl_mclk_clk_src[] = {
  901. F(8000000, P_GPLL0_OUT_MAIN, 1, 1, 100),
  902. F(24000000, P_GPLL6_OUT, 1, 1, 45),
  903. F(66670000, P_GPLL0_OUT_MAIN, 12, 0, 0),
  904. { }
  905. };
  906. static struct clk_rcg2 mclk0_clk_src = {
  907. .cmd_rcgr = 0x52000,
  908. .mnd_width = 8,
  909. .hid_width = 5,
  910. .parent_map = gcc_parent_map_7,
  911. .freq_tbl = ftbl_mclk_clk_src,
  912. .clkr.hw.init = &(struct clk_init_data){
  913. .name = "mclk0_clk_src",
  914. .parent_data = gcc_parent_data_7,
  915. .num_parents = ARRAY_SIZE(gcc_parent_data_7),
  916. .ops = &clk_rcg2_ops,
  917. },
  918. };
  919. static struct clk_rcg2 mclk1_clk_src = {
  920. .cmd_rcgr = 0x53000,
  921. .mnd_width = 8,
  922. .hid_width = 5,
  923. .parent_map = gcc_parent_map_7,
  924. .freq_tbl = ftbl_mclk_clk_src,
  925. .clkr.hw.init = &(struct clk_init_data){
  926. .name = "mclk1_clk_src",
  927. .parent_data = gcc_parent_data_7,
  928. .num_parents = ARRAY_SIZE(gcc_parent_data_7),
  929. .ops = &clk_rcg2_ops,
  930. },
  931. };
  932. static struct clk_rcg2 mclk2_clk_src = {
  933. .cmd_rcgr = 0x5c000,
  934. .mnd_width = 8,
  935. .hid_width = 5,
  936. .parent_map = gcc_parent_map_7,
  937. .freq_tbl = ftbl_mclk_clk_src,
  938. .clkr.hw.init = &(struct clk_init_data){
  939. .name = "mclk2_clk_src",
  940. .parent_data = gcc_parent_data_7,
  941. .num_parents = ARRAY_SIZE(gcc_parent_data_7),
  942. .ops = &clk_rcg2_ops,
  943. },
  944. };
  945. static const struct freq_tbl ftbl_csi0phytimer_clk_src[] = {
  946. F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
  947. F(200000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  948. F(266670000, P_GPLL0_OUT_MAIN, 3, 0, 0),
  949. { }
  950. };
  951. static struct clk_rcg2 csi0phytimer_clk_src = {
  952. .cmd_rcgr = 0x4e000,
  953. .hid_width = 5,
  954. .parent_map = gcc_parent_map_8,
  955. .freq_tbl = ftbl_csi0phytimer_clk_src,
  956. .clkr.hw.init = &(struct clk_init_data){
  957. .name = "csi0phytimer_clk_src",
  958. .parent_data = gcc_parent_data_4_8,
  959. .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
  960. .ops = &clk_rcg2_ops,
  961. },
  962. };
  963. static const struct freq_tbl ftbl_csi1phytimer_clk_src[] = {
  964. F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
  965. F(200000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  966. F(266670000, P_GPLL0_OUT_MAIN, 3, 0, 0),
  967. { }
  968. };
  969. static struct clk_rcg2 csi1phytimer_clk_src = {
  970. .cmd_rcgr = 0x4f000,
  971. .hid_width = 5,
  972. .parent_map = gcc_parent_map_8,
  973. .freq_tbl = ftbl_csi1phytimer_clk_src,
  974. .clkr.hw.init = &(struct clk_init_data){
  975. .name = "csi1phytimer_clk_src",
  976. .parent_data = gcc_parent_data_4_8,
  977. .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
  978. .ops = &clk_rcg2_ops,
  979. },
  980. };
  981. static const struct freq_tbl ftbl_camss_top_ahb_clk_src[] = {
  982. F(40000000, P_GPLL0_OUT_MAIN, 10, 1, 2),
  983. F(80000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
  984. { }
  985. };
  986. static struct clk_rcg2 camss_top_ahb_clk_src = {
  987. .cmd_rcgr = 0x5a000,
  988. .mnd_width = 8,
  989. .hid_width = 5,
  990. .parent_map = gcc_parent_map_8,
  991. .freq_tbl = ftbl_camss_top_ahb_clk_src,
  992. .clkr.hw.init = &(struct clk_init_data){
  993. .name = "camss_top_ahb_clk_src",
  994. .parent_data = gcc_parent_data_4_8,
  995. .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
  996. .ops = &clk_rcg2_ops,
  997. },
  998. };
  999. static const struct freq_tbl ftbl_vfe0_clk_src[] = {
  1000. F(50000000, P_GPLL0_OUT_MAIN, 16, 0, 0),
  1001. F(80000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
  1002. F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
  1003. F(133333333, P_GPLL0_OUT_MAIN, 6, 0, 0),
  1004. F(160000000, P_GPLL0_OUT_MAIN, 5, 0, 0),
  1005. F(177777778, P_GPLL0_OUT_MAIN, 4.5, 0, 0),
  1006. F(200000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  1007. F(266666667, P_GPLL0_OUT_MAIN, 3, 0, 0),
  1008. F(300000000, P_GPLL4_OUT, 4, 0, 0),
  1009. F(320000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
  1010. F(466000000, P_GPLL2_AUX, 2, 0, 0),
  1011. { }
  1012. };
  1013. static struct clk_rcg2 vfe0_clk_src = {
  1014. .cmd_rcgr = 0x58000,
  1015. .hid_width = 5,
  1016. .parent_map = gcc_parent_map_2,
  1017. .freq_tbl = ftbl_vfe0_clk_src,
  1018. .clkr.hw.init = &(struct clk_init_data){
  1019. .name = "vfe0_clk_src",
  1020. .parent_data = gcc_parent_data_2,
  1021. .num_parents = ARRAY_SIZE(gcc_parent_data_2),
  1022. .ops = &clk_rcg2_ops,
  1023. },
  1024. };
  1025. static const struct freq_tbl ftbl_vfe1_clk_src[] = {
  1026. F(50000000, P_GPLL0_OUT_MAIN, 16, 0, 0),
  1027. F(80000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
  1028. F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
  1029. F(133333333, P_GPLL0_OUT_MAIN, 6, 0, 0),
  1030. F(160000000, P_GPLL0_OUT_MAIN, 5, 0, 0),
  1031. F(177777778, P_GPLL0_OUT_MAIN, 4.5, 0, 0),
  1032. F(200000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  1033. F(266666667, P_GPLL0_OUT_MAIN, 3, 0, 0),
  1034. F(300000000, P_GPLL4_OUT, 4, 0, 0),
  1035. F(320000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
  1036. F(466000000, P_GPLL2_AUX, 2, 0, 0),
  1037. { }
  1038. };
  1039. static struct clk_rcg2 vfe1_clk_src = {
  1040. .cmd_rcgr = 0x58054,
  1041. .hid_width = 5,
  1042. .parent_map = gcc_parent_map_2,
  1043. .freq_tbl = ftbl_vfe1_clk_src,
  1044. .clkr.hw.init = &(struct clk_init_data){
  1045. .name = "vfe1_clk_src",
  1046. .parent_data = gcc_parent_data_2,
  1047. .num_parents = ARRAY_SIZE(gcc_parent_data_2),
  1048. .ops = &clk_rcg2_ops,
  1049. },
  1050. };
  1051. static const struct freq_tbl ftbl_crypto_clk_src[] = {
  1052. F(50000000, P_GPLL0_OUT_MAIN, 16, 0, 0),
  1053. F(80000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
  1054. F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
  1055. F(160000000, P_GPLL0_OUT_MAIN, 5, 0, 0),
  1056. { }
  1057. };
  1058. static struct clk_rcg2 crypto_clk_src = {
  1059. .cmd_rcgr = 0x16004,
  1060. .hid_width = 5,
  1061. .parent_map = gcc_parent_map_8,
  1062. .freq_tbl = ftbl_crypto_clk_src,
  1063. .clkr.hw.init = &(struct clk_init_data){
  1064. .name = "crypto_clk_src",
  1065. .parent_data = gcc_parent_data_4_8,
  1066. .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
  1067. .ops = &clk_rcg2_ops,
  1068. },
  1069. };
  1070. static const struct freq_tbl ftbl_gp1_clk_src[] = {
  1071. F(19200000, P_XO, 1, 0, 0),
  1072. { }
  1073. };
  1074. static struct clk_rcg2 gp1_clk_src = {
  1075. .cmd_rcgr = 0x8004,
  1076. .mnd_width = 8,
  1077. .hid_width = 5,
  1078. .parent_map = gcc_parent_map_8_gp,
  1079. .freq_tbl = ftbl_gp1_clk_src,
  1080. .clkr.hw.init = &(struct clk_init_data){
  1081. .name = "gp1_clk_src",
  1082. .parent_hws = (const struct clk_hw *[]) {
  1083. &gpll0_vote.hw,
  1084. },
  1085. .num_parents = 1,
  1086. .ops = &clk_rcg2_ops,
  1087. },
  1088. };
  1089. static const struct freq_tbl ftbl_gp2_clk_src[] = {
  1090. F(19200000, P_XO, 1, 0, 0),
  1091. { }
  1092. };
  1093. static struct clk_rcg2 gp2_clk_src = {
  1094. .cmd_rcgr = 0x9004,
  1095. .mnd_width = 8,
  1096. .hid_width = 5,
  1097. .parent_map = gcc_parent_map_8_gp,
  1098. .freq_tbl = ftbl_gp2_clk_src,
  1099. .clkr.hw.init = &(struct clk_init_data){
  1100. .name = "gp2_clk_src",
  1101. .parent_hws = (const struct clk_hw *[]) {
  1102. &gpll0_vote.hw,
  1103. },
  1104. .num_parents = 1,
  1105. .ops = &clk_rcg2_ops,
  1106. },
  1107. };
  1108. static const struct freq_tbl ftbl_gp3_clk_src[] = {
  1109. F(19200000, P_XO, 1, 0, 0),
  1110. { }
  1111. };
  1112. static struct clk_rcg2 gp3_clk_src = {
  1113. .cmd_rcgr = 0xa004,
  1114. .mnd_width = 8,
  1115. .hid_width = 5,
  1116. .parent_map = gcc_parent_map_8_gp,
  1117. .freq_tbl = ftbl_gp3_clk_src,
  1118. .clkr.hw.init = &(struct clk_init_data){
  1119. .name = "gp3_clk_src",
  1120. .parent_hws = (const struct clk_hw *[]) {
  1121. &gpll0_vote.hw,
  1122. },
  1123. .num_parents = 1,
  1124. .ops = &clk_rcg2_ops,
  1125. },
  1126. };
  1127. static struct clk_rcg2 byte0_clk_src = {
  1128. .cmd_rcgr = 0x4d044,
  1129. .mnd_width = 0,
  1130. .hid_width = 5,
  1131. .parent_map = gcc_parent_map_mdss_byte0,
  1132. .clkr.hw.init = &(struct clk_init_data){
  1133. .name = "byte0_clk_src",
  1134. .parent_data = gcc_parent_data_mdss_byte0,
  1135. .num_parents = ARRAY_SIZE(gcc_parent_data_mdss_byte0),
  1136. .ops = &clk_byte2_ops,
  1137. .flags = CLK_SET_RATE_PARENT,
  1138. },
  1139. };
  1140. static struct clk_rcg2 byte1_clk_src = {
  1141. .cmd_rcgr = 0x4d0b0,
  1142. .mnd_width = 0,
  1143. .hid_width = 5,
  1144. .parent_map = gcc_parent_map_mdss_byte1,
  1145. .clkr.hw.init = &(struct clk_init_data){
  1146. .name = "byte1_clk_src",
  1147. .parent_data = gcc_parent_data_mdss_byte1,
  1148. .num_parents = ARRAY_SIZE(gcc_parent_data_mdss_byte1),
  1149. .ops = &clk_byte2_ops,
  1150. .flags = CLK_SET_RATE_PARENT,
  1151. },
  1152. };
  1153. static const struct freq_tbl ftbl_esc0_1_clk_src[] = {
  1154. F(19200000, P_XO, 1, 0, 0),
  1155. { }
  1156. };
  1157. static struct clk_rcg2 esc0_clk_src = {
  1158. .cmd_rcgr = 0x4d05c,
  1159. .hid_width = 5,
  1160. .freq_tbl = ftbl_esc0_1_clk_src,
  1161. .parent_map = gcc_parent_map_mdss_byte0,
  1162. .clkr.hw.init = &(struct clk_init_data){
  1163. .name = "esc0_clk_src",
  1164. .parent_data = gcc_parent_data_mdss_byte0,
  1165. .num_parents = ARRAY_SIZE(gcc_parent_data_mdss_byte0),
  1166. .ops = &clk_rcg2_ops,
  1167. },
  1168. };
  1169. static struct clk_rcg2 esc1_clk_src = {
  1170. .cmd_rcgr = 0x4d0a8,
  1171. .hid_width = 5,
  1172. .freq_tbl = ftbl_esc0_1_clk_src,
  1173. .parent_map = gcc_parent_map_mdss_byte1,
  1174. .clkr.hw.init = &(struct clk_init_data){
  1175. .name = "esc1_clk_src",
  1176. .parent_data = gcc_parent_data_mdss_byte1,
  1177. .num_parents = ARRAY_SIZE(gcc_parent_data_mdss_byte1),
  1178. .ops = &clk_rcg2_ops,
  1179. },
  1180. };
  1181. static const struct freq_tbl ftbl_mdp_clk_src[] = {
  1182. F(50000000, P_GPLL0_OUT_MDP, 16, 0, 0),
  1183. F(80000000, P_GPLL0_OUT_MDP, 10, 0, 0),
  1184. F(100000000, P_GPLL0_OUT_MDP, 8, 0, 0),
  1185. F(145454545, P_GPLL0_OUT_MDP, 5.5, 0, 0),
  1186. F(160000000, P_GPLL0_OUT_MDP, 5, 0, 0),
  1187. F(177777778, P_GPLL0_OUT_MDP, 4.5, 0, 0),
  1188. F(200000000, P_GPLL0_OUT_MDP, 4, 0, 0),
  1189. F(270000000, P_GPLL6_OUT, 4, 0, 0),
  1190. F(320000000, P_GPLL0_OUT_MDP, 2.5, 0, 0),
  1191. F(360000000, P_GPLL6_OUT, 3, 0, 0),
  1192. { }
  1193. };
  1194. static struct clk_rcg2 mdp_clk_src = {
  1195. .cmd_rcgr = 0x4d014,
  1196. .hid_width = 5,
  1197. .parent_map = gcc_parent_map_7_mdp,
  1198. .freq_tbl = ftbl_mdp_clk_src,
  1199. .clkr.hw.init = &(struct clk_init_data){
  1200. .name = "mdp_clk_src",
  1201. .parent_data = gcc_parent_data_7_mdp,
  1202. .num_parents = ARRAY_SIZE(gcc_parent_data_7_mdp),
  1203. .ops = &clk_rcg2_ops,
  1204. },
  1205. };
  1206. static struct clk_rcg2 pclk0_clk_src = {
  1207. .cmd_rcgr = 0x4d000,
  1208. .mnd_width = 8,
  1209. .hid_width = 5,
  1210. .parent_map = gcc_parent_map_mdss_pix0,
  1211. .clkr.hw.init = &(struct clk_init_data){
  1212. .name = "pclk0_clk_src",
  1213. .parent_data = gcc_parent_data_mdss_pix0,
  1214. .num_parents = ARRAY_SIZE(gcc_parent_data_mdss_pix0),
  1215. .ops = &clk_pixel_ops,
  1216. .flags = CLK_SET_RATE_PARENT,
  1217. },
  1218. };
  1219. static struct clk_rcg2 pclk1_clk_src = {
  1220. .cmd_rcgr = 0x4d0b8,
  1221. .mnd_width = 8,
  1222. .hid_width = 5,
  1223. .parent_map = gcc_parent_map_mdss_pix1,
  1224. .clkr.hw.init = &(struct clk_init_data){
  1225. .name = "pclk1_clk_src",
  1226. .parent_data = gcc_parent_data_mdss_pix1,
  1227. .num_parents = ARRAY_SIZE(gcc_parent_data_mdss_pix1),
  1228. .ops = &clk_pixel_ops,
  1229. .flags = CLK_SET_RATE_PARENT,
  1230. },
  1231. };
  1232. static const struct freq_tbl ftbl_vsync_clk_src[] = {
  1233. F(19200000, P_XO, 1, 0, 0),
  1234. { }
  1235. };
  1236. static struct clk_rcg2 vsync_clk_src = {
  1237. .cmd_rcgr = 0x4d02c,
  1238. .hid_width = 5,
  1239. .parent_map = gcc_parent_map_10,
  1240. .freq_tbl = ftbl_vsync_clk_src,
  1241. .clkr.hw.init = &(struct clk_init_data){
  1242. .name = "vsync_clk_src",
  1243. .parent_data = gcc_parent_data_10,
  1244. .num_parents = ARRAY_SIZE(gcc_parent_data_10),
  1245. .ops = &clk_rcg2_ops,
  1246. },
  1247. };
  1248. static const struct freq_tbl ftbl_gfx3d_clk_src[] = {
  1249. F(19200000, P_XO, 1, 0, 0),
  1250. F(50000000, P_GPLL0_OUT_MAIN, 16, 0, 0),
  1251. F(80000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
  1252. F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
  1253. F(133333333, P_GPLL0_OUT_MAIN, 6, 0, 0),
  1254. F(160000000, P_GPLL0_OUT_MAIN, 5, 0, 0),
  1255. F(200000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  1256. F(228571429, P_GPLL0_OUT_MAIN, 3.5, 0, 0),
  1257. F(240000000, P_GPLL6_GFX3D, 4.5, 0, 0),
  1258. F(266666667, P_GPLL0_OUT_MAIN, 3, 0, 0),
  1259. F(300000000, P_GPLL4_GFX3D, 4, 0, 0),
  1260. F(360000000, P_GPLL6_GFX3D, 3, 0, 0),
  1261. F(400000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
  1262. F(432000000, P_GPLL6_GFX3D, 2.5, 0, 0),
  1263. F(480000000, P_GPLL4_GFX3D, 2.5, 0, 0),
  1264. F(540000000, P_GPLL6_GFX3D, 2, 0, 0),
  1265. F(600000000, P_GPLL4_GFX3D, 2, 0, 0),
  1266. { }
  1267. };
  1268. static const struct clk_init_data gfx3d_clk_params = {
  1269. .name = "gfx3d_clk_src",
  1270. .parent_data = gcc_parent_data_gfx3d,
  1271. .num_parents = ARRAY_SIZE(gcc_parent_data_gfx3d),
  1272. .ops = &clk_rcg2_ops,
  1273. };
  1274. static struct clk_rcg2 gfx3d_clk_src = {
  1275. .cmd_rcgr = 0x59000,
  1276. .hid_width = 5,
  1277. .parent_map = gcc_parent_map_gfx3d,
  1278. .freq_tbl = ftbl_gfx3d_clk_src,
  1279. .clkr.hw.init = &gfx3d_clk_params,
  1280. };
  1281. static const struct freq_tbl ftbl_pdm2_clk_src[] = {
  1282. F(64000000, P_GPLL0_OUT_MAIN, 12.5, 0, 0),
  1283. { }
  1284. };
  1285. static struct clk_rcg2 pdm2_clk_src = {
  1286. .cmd_rcgr = 0x44010,
  1287. .hid_width = 5,
  1288. .parent_map = gcc_parent_map_8,
  1289. .freq_tbl = ftbl_pdm2_clk_src,
  1290. .clkr.hw.init = &(struct clk_init_data){
  1291. .name = "pdm2_clk_src",
  1292. .parent_data = gcc_parent_data_4_8,
  1293. .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
  1294. .ops = &clk_rcg2_ops,
  1295. },
  1296. };
  1297. static const struct freq_tbl ftbl_rbcpr_gfx_clk_src[] = {
  1298. F(19200000, P_XO, 1, 0, 0),
  1299. F(50000000, P_GPLL0_OUT_MAIN, 16, 0, 0),
  1300. { }
  1301. };
  1302. static struct clk_rcg2 rbcpr_gfx_clk_src = {
  1303. .cmd_rcgr = 0x3a00c,
  1304. .hid_width = 5,
  1305. .parent_map = gcc_parent_map_8,
  1306. .freq_tbl = ftbl_rbcpr_gfx_clk_src,
  1307. .clkr.hw.init = &(struct clk_init_data){
  1308. .name = "rbcpr_gfx_clk_src",
  1309. .parent_data = gcc_parent_data_4_8,
  1310. .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
  1311. .ops = &clk_rcg2_ops,
  1312. },
  1313. };
  1314. static const struct freq_tbl ftbl_sdcc1_apps_clk_src[] = {
  1315. F(144000, P_XO, 16, 3, 25),
  1316. F(400000, P_XO, 12, 1, 4),
  1317. F(20000000, P_GPLL0_OUT_MAIN, 10, 1, 4),
  1318. F(25000000, P_GPLL0_OUT_MAIN, 16, 1, 2),
  1319. F(50000000, P_GPLL0_OUT_MAIN, 16, 0, 0),
  1320. F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
  1321. F(177777778, P_GPLL0_OUT_MAIN, 4.5, 0, 0),
  1322. F(200000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  1323. F(342850000, P_GPLL4_OUT, 3.5, 0, 0),
  1324. F(400000000, P_GPLL4_OUT, 3, 0, 0),
  1325. { }
  1326. };
  1327. static const struct freq_tbl ftbl_sdcc1_8976_v1_1_apps_clk_src[] = {
  1328. F(144000, P_XO, 16, 3, 25),
  1329. F(400000, P_XO, 12, 1, 4),
  1330. F(20000000, P_GPLL0_OUT_MAIN, 10, 1, 4),
  1331. F(25000000, P_GPLL0_OUT_MAIN, 16, 1, 2),
  1332. F(50000000, P_GPLL0_OUT_MAIN, 16, 0, 0),
  1333. F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
  1334. F(177777778, P_GPLL0_OUT_MAIN, 4.5, 0, 0),
  1335. F(200000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  1336. F(186400000, P_GPLL2_OUT, 5, 0, 0),
  1337. F(372800000, P_GPLL2_OUT, 2.5, 0, 0),
  1338. { }
  1339. };
  1340. static const struct clk_init_data sdcc1_apps_clk_src_8976v1_1_init = {
  1341. .name = "sdcc1_apps_clk_src",
  1342. .parent_data = gcc_parent_data_v1_1,
  1343. .num_parents = ARRAY_SIZE(gcc_parent_data_v1_1),
  1344. .ops = &clk_rcg2_floor_ops,
  1345. };
  1346. static struct clk_rcg2 sdcc1_apps_clk_src = {
  1347. .cmd_rcgr = 0x42004,
  1348. .mnd_width = 8,
  1349. .hid_width = 5,
  1350. .parent_map = gcc_parent_map_1,
  1351. .freq_tbl = ftbl_sdcc1_apps_clk_src,
  1352. .clkr.hw.init = &(struct clk_init_data){
  1353. .name = "sdcc1_apps_clk_src",
  1354. .parent_data = gcc_parent_data_1,
  1355. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  1356. .ops = &clk_rcg2_floor_ops,
  1357. },
  1358. };
  1359. static const struct freq_tbl ftbl_sdcc1_ice_core_clk_src[] = {
  1360. F(100000000, P_GPLL0_OUT_M, 8, 0, 0),
  1361. F(200000000, P_GPLL0_OUT_M, 4, 0, 0),
  1362. { }
  1363. };
  1364. static struct clk_rcg2 sdcc1_ice_core_clk_src = {
  1365. .cmd_rcgr = 0x5d000,
  1366. .mnd_width = 8,
  1367. .hid_width = 5,
  1368. .parent_map = gcc_parent_map_sdcc_ice,
  1369. .freq_tbl = ftbl_sdcc1_ice_core_clk_src,
  1370. .clkr.hw.init = &(struct clk_init_data){
  1371. .name = "sdcc1_ice_core_clk_src",
  1372. .parent_data = gcc_parent_data_4_8,
  1373. .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
  1374. .ops = &clk_rcg2_ops,
  1375. },
  1376. };
  1377. static const struct freq_tbl ftbl_sdcc2_4_apps_clk_src[] = {
  1378. F(144000, P_XO, 16, 3, 25),
  1379. F(400000, P_XO, 12, 1, 4),
  1380. F(20000000, P_GPLL0_OUT_MAIN, 10, 1, 4),
  1381. F(25000000, P_GPLL0_OUT_MAIN, 16, 1, 2),
  1382. F(40000000, P_GPLL0_OUT_MAIN, 10, 1, 2),
  1383. F(50000000, P_GPLL0_OUT_MAIN, 16, 0, 0),
  1384. F(80000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
  1385. F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
  1386. F(177777778, P_GPLL0_OUT_MAIN, 4.5, 0, 0),
  1387. F(200000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  1388. { }
  1389. };
  1390. static struct clk_rcg2 sdcc2_apps_clk_src = {
  1391. .cmd_rcgr = 0x43004,
  1392. .mnd_width = 8,
  1393. .hid_width = 5,
  1394. .parent_map = gcc_parent_map_4,
  1395. .freq_tbl = ftbl_sdcc2_4_apps_clk_src,
  1396. .clkr.hw.init = &(struct clk_init_data){
  1397. .name = "sdcc2_apps_clk_src",
  1398. .parent_data = gcc_parent_data_4_8,
  1399. .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
  1400. .ops = &clk_rcg2_floor_ops,
  1401. },
  1402. };
  1403. static struct clk_rcg2 sdcc3_apps_clk_src = {
  1404. .cmd_rcgr = 0x39004,
  1405. .mnd_width = 8,
  1406. .hid_width = 5,
  1407. .parent_map = gcc_parent_map_4,
  1408. .freq_tbl = ftbl_sdcc2_4_apps_clk_src,
  1409. .clkr.hw.init = &(struct clk_init_data){
  1410. .name = "sdcc3_apps_clk_src",
  1411. .parent_data = gcc_parent_data_4_8,
  1412. .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
  1413. .ops = &clk_rcg2_ops,
  1414. },
  1415. };
  1416. static const struct freq_tbl ftbl_usb_fs_ic_clk_src[] = {
  1417. F(60000000, P_GPLL6_OUT_MAIN, 6, 1, 3),
  1418. { }
  1419. };
  1420. static struct clk_rcg2 usb_fs_ic_clk_src = {
  1421. .cmd_rcgr = 0x3f034,
  1422. .mnd_width = 8,
  1423. .hid_width = 5,
  1424. .parent_map = gcc_parent_map_9,
  1425. .freq_tbl = ftbl_usb_fs_ic_clk_src,
  1426. .clkr.hw.init = &(struct clk_init_data){
  1427. .name = "usb_fs_ic_clk_src",
  1428. .parent_data = gcc_parent_data_9,
  1429. .num_parents = ARRAY_SIZE(gcc_parent_data_9),
  1430. .ops = &clk_rcg2_ops,
  1431. },
  1432. };
  1433. static const struct freq_tbl ftbl_usb_fs_system_clk_src[] = {
  1434. F(64000000, P_GPLL0_OUT, 12.5, 0, 0),
  1435. { }
  1436. };
  1437. static struct clk_rcg2 usb_fs_system_clk_src = {
  1438. .cmd_rcgr = 0x3f010,
  1439. .mnd_width = 8,
  1440. .hid_width = 5,
  1441. .parent_map = gcc_parent_map_4_fs,
  1442. .freq_tbl = ftbl_usb_fs_system_clk_src,
  1443. .clkr.hw.init = &(struct clk_init_data){
  1444. .name = "usb_fs_system_clk_src",
  1445. .parent_data = gcc_parent_data_4_8,
  1446. .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
  1447. .ops = &clk_rcg2_ops,
  1448. },
  1449. };
  1450. static const struct freq_tbl ftbl_usb_hs_system_clk_src[] = {
  1451. F(57140000, P_GPLL0_OUT_MAIN, 14, 0, 0),
  1452. F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
  1453. F(133333333, P_GPLL0_OUT_MAIN, 6, 0, 0),
  1454. F(177780000, P_GPLL0_OUT_MAIN, 4.5, 0, 0),
  1455. { }
  1456. };
  1457. static struct clk_rcg2 usb_hs_system_clk_src = {
  1458. .cmd_rcgr = 0x41010,
  1459. .hid_width = 5,
  1460. .parent_map = gcc_parent_map_4,
  1461. .freq_tbl = ftbl_usb_hs_system_clk_src,
  1462. .clkr.hw.init = &(struct clk_init_data){
  1463. .name = "usb_hs_system_clk_src",
  1464. .parent_data = gcc_parent_data_4_8,
  1465. .num_parents = ARRAY_SIZE(gcc_parent_data_4_8),
  1466. .ops = &clk_rcg2_ops,
  1467. },
  1468. };
  1469. static const struct freq_tbl ftbl_vcodec0_clk_src[] = {
  1470. F(72727200, P_GPLL0_OUT_MAIN, 11, 0, 0),
  1471. F(80000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
  1472. F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
  1473. F(133333333, P_GPLL0_OUT_MAIN, 6, 0, 0),
  1474. F(228570000, P_GPLL0_OUT_MAIN, 3.5, 0, 0),
  1475. F(310667000, P_GPLL2_AUX, 3, 0, 0),
  1476. F(360000000, P_GPLL6_AUX, 3, 0, 0),
  1477. F(400000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
  1478. F(466000000, P_GPLL2_AUX, 2, 0, 0),
  1479. { }
  1480. };
  1481. static struct clk_rcg2 vcodec0_clk_src = {
  1482. .cmd_rcgr = 0x4c000,
  1483. .mnd_width = 8,
  1484. .hid_width = 5,
  1485. .parent_map = gcc_parent_map_3,
  1486. .freq_tbl = ftbl_vcodec0_clk_src,
  1487. .clkr.hw.init = &(struct clk_init_data){
  1488. .name = "vcodec0_clk_src",
  1489. .parent_data = gcc_parent_data_3,
  1490. .num_parents = ARRAY_SIZE(gcc_parent_data_3),
  1491. .ops = &clk_rcg2_ops,
  1492. },
  1493. };
  1494. static struct clk_branch gcc_aps_0_clk = {
  1495. .halt_reg = 0x78004,
  1496. .clkr = {
  1497. .enable_reg = 0x78004,
  1498. .enable_mask = BIT(0),
  1499. .hw.init = &(struct clk_init_data) {
  1500. .name = "gcc_aps_0_clk",
  1501. .parent_hws = (const struct clk_hw *[]) {
  1502. &aps_0_clk_src.clkr.hw,
  1503. },
  1504. .num_parents = 1,
  1505. .flags = CLK_SET_RATE_PARENT,
  1506. .ops = &clk_branch2_ops,
  1507. },
  1508. },
  1509. };
  1510. static struct clk_branch gcc_aps_1_clk = {
  1511. .halt_reg = 0x79004,
  1512. .clkr = {
  1513. .enable_reg = 0x79004,
  1514. .enable_mask = BIT(0),
  1515. .hw.init = &(struct clk_init_data) {
  1516. .name = "gcc_aps_1_clk",
  1517. .parent_hws = (const struct clk_hw *[]) {
  1518. &aps_1_clk_src.clkr.hw,
  1519. },
  1520. .num_parents = 1,
  1521. .flags = CLK_SET_RATE_PARENT,
  1522. .ops = &clk_branch2_ops,
  1523. },
  1524. },
  1525. };
  1526. static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
  1527. .halt_reg = 0x2008,
  1528. .halt_check = BRANCH_HALT,
  1529. .clkr = {
  1530. .enable_reg = 0x2008,
  1531. .enable_mask = BIT(0),
  1532. .hw.init = &(struct clk_init_data) {
  1533. .name = "gcc_blsp1_qup1_i2c_apps_clk",
  1534. .parent_hws = (const struct clk_hw *[]) {
  1535. &blsp1_qup1_i2c_apps_clk_src.clkr.hw,
  1536. },
  1537. .num_parents = 1,
  1538. .flags = CLK_SET_RATE_PARENT,
  1539. .ops = &clk_branch2_ops,
  1540. },
  1541. },
  1542. };
  1543. static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
  1544. .halt_reg = 0x2004,
  1545. .halt_check = BRANCH_HALT,
  1546. .clkr = {
  1547. .enable_reg = 0x2004,
  1548. .enable_mask = BIT(0),
  1549. .hw.init = &(struct clk_init_data) {
  1550. .name = "gcc_blsp1_qup1_spi_apps_clk",
  1551. .parent_hws = (const struct clk_hw *[]) {
  1552. &blsp1_qup1_spi_apps_clk_src.clkr.hw,
  1553. },
  1554. .num_parents = 1,
  1555. .flags = CLK_SET_RATE_PARENT,
  1556. .ops = &clk_branch2_ops,
  1557. },
  1558. },
  1559. };
  1560. static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
  1561. .halt_reg = 0x3010,
  1562. .halt_check = BRANCH_HALT,
  1563. .clkr = {
  1564. .enable_reg = 0x3010,
  1565. .enable_mask = BIT(0),
  1566. .hw.init = &(struct clk_init_data) {
  1567. .name = "gcc_blsp1_qup2_i2c_apps_clk",
  1568. .parent_hws = (const struct clk_hw *[]) {
  1569. &blsp1_qup2_i2c_apps_clk_src.clkr.hw,
  1570. },
  1571. .num_parents = 1,
  1572. .flags = CLK_SET_RATE_PARENT,
  1573. .ops = &clk_branch2_ops,
  1574. },
  1575. },
  1576. };
  1577. static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
  1578. .halt_reg = 0x300c,
  1579. .halt_check = BRANCH_HALT,
  1580. .clkr = {
  1581. .enable_reg = 0x300c,
  1582. .enable_mask = BIT(0),
  1583. .hw.init = &(struct clk_init_data) {
  1584. .name = "gcc_blsp1_qup2_spi_apps_clk",
  1585. .parent_hws = (const struct clk_hw *[]) {
  1586. &blsp1_qup2_spi_apps_clk_src.clkr.hw,
  1587. },
  1588. .num_parents = 1,
  1589. .flags = CLK_SET_RATE_PARENT,
  1590. .ops = &clk_branch2_ops,
  1591. },
  1592. },
  1593. };
  1594. static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
  1595. .halt_reg = 0x4020,
  1596. .halt_check = BRANCH_HALT,
  1597. .clkr = {
  1598. .enable_reg = 0x4020,
  1599. .enable_mask = BIT(0),
  1600. .hw.init = &(struct clk_init_data) {
  1601. .name = "gcc_blsp1_qup3_i2c_apps_clk",
  1602. .parent_hws = (const struct clk_hw *[]) {
  1603. &blsp1_qup3_i2c_apps_clk_src.clkr.hw,
  1604. },
  1605. .num_parents = 1,
  1606. .flags = CLK_SET_RATE_PARENT,
  1607. .ops = &clk_branch2_ops,
  1608. },
  1609. },
  1610. };
  1611. static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
  1612. .halt_reg = 0x401c,
  1613. .halt_check = BRANCH_HALT,
  1614. .clkr = {
  1615. .enable_reg = 0x401c,
  1616. .enable_mask = BIT(0),
  1617. .hw.init = &(struct clk_init_data) {
  1618. .name = "gcc_blsp1_qup3_spi_apps_clk",
  1619. .parent_hws = (const struct clk_hw *[]) {
  1620. &blsp1_qup3_spi_apps_clk_src.clkr.hw,
  1621. },
  1622. .num_parents = 1,
  1623. .flags = CLK_SET_RATE_PARENT,
  1624. .ops = &clk_branch2_ops,
  1625. },
  1626. },
  1627. };
  1628. static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
  1629. .halt_reg = 0x5020,
  1630. .halt_check = BRANCH_HALT,
  1631. .clkr = {
  1632. .enable_reg = 0x5020,
  1633. .enable_mask = BIT(0),
  1634. .hw.init = &(struct clk_init_data) {
  1635. .name = "gcc_blsp1_qup4_i2c_apps_clk",
  1636. .parent_hws = (const struct clk_hw *[]) {
  1637. &blsp1_qup4_i2c_apps_clk_src.clkr.hw,
  1638. },
  1639. .num_parents = 1,
  1640. .flags = CLK_SET_RATE_PARENT,
  1641. .ops = &clk_branch2_ops,
  1642. },
  1643. },
  1644. };
  1645. static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
  1646. .halt_reg = 0x501c,
  1647. .halt_check = BRANCH_HALT,
  1648. .clkr = {
  1649. .enable_reg = 0x501c,
  1650. .enable_mask = BIT(0),
  1651. .hw.init = &(struct clk_init_data) {
  1652. .name = "gcc_blsp1_qup4_spi_apps_clk",
  1653. .parent_hws = (const struct clk_hw *[]) {
  1654. &blsp1_qup4_spi_apps_clk_src.clkr.hw,
  1655. },
  1656. .num_parents = 1,
  1657. .flags = CLK_SET_RATE_PARENT,
  1658. .ops = &clk_branch2_ops,
  1659. },
  1660. },
  1661. };
  1662. static struct clk_branch gcc_blsp1_uart1_apps_clk = {
  1663. .halt_reg = 0x203c,
  1664. .halt_check = BRANCH_HALT,
  1665. .clkr = {
  1666. .enable_reg = 0x203c,
  1667. .enable_mask = BIT(0),
  1668. .hw.init = &(struct clk_init_data) {
  1669. .name = "gcc_blsp1_uart1_apps_clk",
  1670. .parent_hws = (const struct clk_hw *[]) {
  1671. &blsp1_uart1_apps_clk_src.clkr.hw,
  1672. },
  1673. .num_parents = 1,
  1674. .flags = CLK_SET_RATE_PARENT,
  1675. .ops = &clk_branch2_ops,
  1676. },
  1677. },
  1678. };
  1679. static struct clk_branch gcc_blsp1_uart2_apps_clk = {
  1680. .halt_reg = 0x302c,
  1681. .halt_check = BRANCH_HALT,
  1682. .clkr = {
  1683. .enable_reg = 0x302c,
  1684. .enable_mask = BIT(0),
  1685. .hw.init = &(struct clk_init_data) {
  1686. .name = "gcc_blsp1_uart2_apps_clk",
  1687. .parent_hws = (const struct clk_hw *[]) {
  1688. &blsp1_uart2_apps_clk_src.clkr.hw,
  1689. },
  1690. .num_parents = 1,
  1691. .flags = CLK_SET_RATE_PARENT,
  1692. .ops = &clk_branch2_ops,
  1693. },
  1694. },
  1695. };
  1696. static struct clk_branch gcc_blsp2_qup1_i2c_apps_clk = {
  1697. .halt_reg = 0xc008,
  1698. .halt_check = BRANCH_HALT,
  1699. .clkr = {
  1700. .enable_reg = 0xc008,
  1701. .enable_mask = BIT(0),
  1702. .hw.init = &(struct clk_init_data) {
  1703. .name = "gcc_blsp2_qup1_i2c_apps_clk",
  1704. .parent_hws = (const struct clk_hw *[]) {
  1705. &blsp2_qup1_i2c_apps_clk_src.clkr.hw,
  1706. },
  1707. .num_parents = 1,
  1708. .flags = CLK_SET_RATE_PARENT,
  1709. .ops = &clk_branch2_ops,
  1710. },
  1711. },
  1712. };
  1713. static struct clk_branch gcc_blsp2_qup1_spi_apps_clk = {
  1714. .halt_reg = 0xc004,
  1715. .halt_check = BRANCH_HALT,
  1716. .clkr = {
  1717. .enable_reg = 0xc004,
  1718. .enable_mask = BIT(0),
  1719. .hw.init = &(struct clk_init_data) {
  1720. .name = "gcc_blsp2_qup1_spi_apps_clk",
  1721. .parent_hws = (const struct clk_hw *[]) {
  1722. &blsp2_qup1_spi_apps_clk_src.clkr.hw,
  1723. },
  1724. .num_parents = 1,
  1725. .flags = CLK_SET_RATE_PARENT,
  1726. .ops = &clk_branch2_ops,
  1727. },
  1728. },
  1729. };
  1730. static struct clk_branch gcc_blsp2_qup2_i2c_apps_clk = {
  1731. .halt_reg = 0xd010,
  1732. .halt_check = BRANCH_HALT,
  1733. .clkr = {
  1734. .enable_reg = 0xd010,
  1735. .enable_mask = BIT(0),
  1736. .hw.init = &(struct clk_init_data) {
  1737. .name = "gcc_blsp2_qup2_i2c_apps_clk",
  1738. .parent_hws = (const struct clk_hw *[]) {
  1739. &blsp2_qup2_i2c_apps_clk_src.clkr.hw,
  1740. },
  1741. .num_parents = 1,
  1742. .flags = CLK_SET_RATE_PARENT,
  1743. .ops = &clk_branch2_ops,
  1744. },
  1745. },
  1746. };
  1747. static struct clk_branch gcc_blsp2_qup2_spi_apps_clk = {
  1748. .halt_reg = 0xd00c,
  1749. .halt_check = BRANCH_HALT,
  1750. .clkr = {
  1751. .enable_reg = 0xd00c,
  1752. .enable_mask = BIT(0),
  1753. .hw.init = &(struct clk_init_data) {
  1754. .name = "gcc_blsp2_qup2_spi_apps_clk",
  1755. .parent_hws = (const struct clk_hw *[]) {
  1756. &blsp2_qup2_spi_apps_clk_src.clkr.hw,
  1757. },
  1758. .num_parents = 1,
  1759. .flags = CLK_SET_RATE_PARENT,
  1760. .ops = &clk_branch2_ops,
  1761. },
  1762. },
  1763. };
  1764. static struct clk_branch gcc_blsp2_qup3_i2c_apps_clk = {
  1765. .halt_reg = 0xf020,
  1766. .halt_check = BRANCH_HALT,
  1767. .clkr = {
  1768. .enable_reg = 0xf020,
  1769. .enable_mask = BIT(0),
  1770. .hw.init = &(struct clk_init_data) {
  1771. .name = "gcc_blsp2_qup3_i2c_apps_clk",
  1772. .parent_hws = (const struct clk_hw *[]) {
  1773. &blsp2_qup3_i2c_apps_clk_src.clkr.hw,
  1774. },
  1775. .num_parents = 1,
  1776. .flags = CLK_SET_RATE_PARENT,
  1777. .ops = &clk_branch2_ops,
  1778. },
  1779. },
  1780. };
  1781. static struct clk_branch gcc_blsp2_qup3_spi_apps_clk = {
  1782. .halt_reg = 0xf01c,
  1783. .halt_check = BRANCH_HALT,
  1784. .clkr = {
  1785. .enable_reg = 0xf01c,
  1786. .enable_mask = BIT(0),
  1787. .hw.init = &(struct clk_init_data) {
  1788. .name = "gcc_blsp2_qup3_spi_apps_clk",
  1789. .parent_hws = (const struct clk_hw *[]) {
  1790. &blsp2_qup3_spi_apps_clk_src.clkr.hw,
  1791. },
  1792. .num_parents = 1,
  1793. .flags = CLK_SET_RATE_PARENT,
  1794. .ops = &clk_branch2_ops,
  1795. },
  1796. },
  1797. };
  1798. static struct clk_branch gcc_blsp2_qup4_i2c_apps_clk = {
  1799. .halt_reg = 0x18020,
  1800. .halt_check = BRANCH_HALT,
  1801. .clkr = {
  1802. .enable_reg = 0x18020,
  1803. .enable_mask = BIT(0),
  1804. .hw.init = &(struct clk_init_data) {
  1805. .name = "gcc_blsp2_qup4_i2c_apps_clk",
  1806. .parent_hws = (const struct clk_hw *[]) {
  1807. &blsp2_qup4_i2c_apps_clk_src.clkr.hw,
  1808. },
  1809. .num_parents = 1,
  1810. .flags = CLK_SET_RATE_PARENT,
  1811. .ops = &clk_branch2_ops,
  1812. },
  1813. },
  1814. };
  1815. static struct clk_branch gcc_blsp2_qup4_spi_apps_clk = {
  1816. .halt_reg = 0x1801c,
  1817. .halt_check = BRANCH_HALT,
  1818. .clkr = {
  1819. .enable_reg = 0x1801c,
  1820. .enable_mask = BIT(0),
  1821. .hw.init = &(struct clk_init_data) {
  1822. .name = "gcc_blsp2_qup4_spi_apps_clk",
  1823. .parent_hws = (const struct clk_hw *[]) {
  1824. &blsp2_qup4_spi_apps_clk_src.clkr.hw,
  1825. },
  1826. .num_parents = 1,
  1827. .flags = CLK_SET_RATE_PARENT,
  1828. .ops = &clk_branch2_ops,
  1829. },
  1830. },
  1831. };
  1832. static struct clk_branch gcc_blsp2_uart1_apps_clk = {
  1833. .halt_reg = 0xc03c,
  1834. .halt_check = BRANCH_HALT,
  1835. .clkr = {
  1836. .enable_reg = 0xc03c,
  1837. .enable_mask = BIT(0),
  1838. .hw.init = &(struct clk_init_data) {
  1839. .name = "gcc_blsp2_uart1_apps_clk",
  1840. .parent_hws = (const struct clk_hw *[]) {
  1841. &blsp2_uart1_apps_clk_src.clkr.hw,
  1842. },
  1843. .num_parents = 1,
  1844. .flags = CLK_SET_RATE_PARENT,
  1845. .ops = &clk_branch2_ops,
  1846. },
  1847. },
  1848. };
  1849. static struct clk_branch gcc_blsp2_uart2_apps_clk = {
  1850. .halt_reg = 0xd02c,
  1851. .halt_check = BRANCH_HALT,
  1852. .clkr = {
  1853. .enable_reg = 0xd02c,
  1854. .enable_mask = BIT(0),
  1855. .hw.init = &(struct clk_init_data) {
  1856. .name = "gcc_blsp2_uart2_apps_clk",
  1857. .parent_hws = (const struct clk_hw *[]) {
  1858. &blsp2_uart2_apps_clk_src.clkr.hw,
  1859. },
  1860. .num_parents = 1,
  1861. .flags = CLK_SET_RATE_PARENT,
  1862. .ops = &clk_branch2_ops,
  1863. },
  1864. },
  1865. };
  1866. static struct clk_branch gcc_camss_cci_ahb_clk = {
  1867. .halt_reg = 0x5101c,
  1868. .clkr = {
  1869. .enable_reg = 0x5101c,
  1870. .enable_mask = BIT(0),
  1871. .hw.init = &(struct clk_init_data) {
  1872. .name = "gcc_camss_cci_ahb_clk",
  1873. .parent_hws = (const struct clk_hw *[]) {
  1874. &camss_top_ahb_clk_src.clkr.hw,
  1875. },
  1876. .num_parents = 1,
  1877. .flags = CLK_SET_RATE_PARENT,
  1878. .ops = &clk_branch2_ops,
  1879. },
  1880. },
  1881. };
  1882. static struct clk_branch gcc_camss_cci_clk = {
  1883. .halt_reg = 0x51018,
  1884. .clkr = {
  1885. .enable_reg = 0x51018,
  1886. .enable_mask = BIT(0),
  1887. .hw.init = &(struct clk_init_data) {
  1888. .name = "gcc_camss_cci_clk",
  1889. .parent_hws = (const struct clk_hw *[]) {
  1890. &cci_clk_src.clkr.hw,
  1891. },
  1892. .num_parents = 1,
  1893. .flags = CLK_SET_RATE_PARENT,
  1894. .ops = &clk_branch2_ops,
  1895. },
  1896. },
  1897. };
  1898. static struct clk_branch gcc_camss_cpp_ahb_clk = {
  1899. .halt_reg = 0x58040,
  1900. .clkr = {
  1901. .enable_reg = 0x58040,
  1902. .enable_mask = BIT(0),
  1903. .hw.init = &(struct clk_init_data) {
  1904. .name = "gcc_camss_cpp_ahb_clk",
  1905. .parent_hws = (const struct clk_hw *[]) {
  1906. &camss_top_ahb_clk_src.clkr.hw,
  1907. },
  1908. .num_parents = 1,
  1909. .flags = CLK_SET_RATE_PARENT,
  1910. .ops = &clk_branch2_ops,
  1911. },
  1912. },
  1913. };
  1914. static struct clk_branch gcc_camss_cpp_axi_clk = {
  1915. .halt_reg = 0x58064,
  1916. .clkr = {
  1917. .enable_reg = 0x58064,
  1918. .enable_mask = BIT(0),
  1919. .hw.init = &(struct clk_init_data) {
  1920. .name = "gcc_camss_cpp_axi_clk",
  1921. .ops = &clk_branch2_ops,
  1922. },
  1923. },
  1924. };
  1925. static struct clk_branch gcc_camss_cpp_clk = {
  1926. .halt_reg = 0x5803c,
  1927. .clkr = {
  1928. .enable_reg = 0x5803c,
  1929. .enable_mask = BIT(0),
  1930. .hw.init = &(struct clk_init_data) {
  1931. .name = "gcc_camss_cpp_clk",
  1932. .parent_hws = (const struct clk_hw *[]) {
  1933. &cpp_clk_src.clkr.hw,
  1934. },
  1935. .num_parents = 1,
  1936. .flags = CLK_SET_RATE_PARENT,
  1937. .ops = &clk_branch2_ops,
  1938. },
  1939. },
  1940. };
  1941. static struct clk_branch gcc_camss_csi0_ahb_clk = {
  1942. .halt_reg = 0x4e040,
  1943. .clkr = {
  1944. .enable_reg = 0x4e040,
  1945. .enable_mask = BIT(0),
  1946. .hw.init = &(struct clk_init_data) {
  1947. .name = "gcc_camss_csi0_ahb_clk",
  1948. .parent_hws = (const struct clk_hw *[]) {
  1949. &camss_top_ahb_clk_src.clkr.hw,
  1950. },
  1951. .num_parents = 1,
  1952. .flags = CLK_SET_RATE_PARENT,
  1953. .ops = &clk_branch2_ops,
  1954. },
  1955. },
  1956. };
  1957. static struct clk_branch gcc_camss_csi0_clk = {
  1958. .halt_reg = 0x4e03c,
  1959. .clkr = {
  1960. .enable_reg = 0x4e03c,
  1961. .enable_mask = BIT(0),
  1962. .hw.init = &(struct clk_init_data) {
  1963. .name = "gcc_camss_csi0_clk",
  1964. .parent_hws = (const struct clk_hw *[]) {
  1965. &csi0_clk_src.clkr.hw,
  1966. },
  1967. .num_parents = 1,
  1968. .flags = CLK_SET_RATE_PARENT,
  1969. .ops = &clk_branch2_ops,
  1970. },
  1971. },
  1972. };
  1973. static struct clk_branch gcc_camss_csi0phy_clk = {
  1974. .halt_reg = 0x4e048,
  1975. .clkr = {
  1976. .enable_reg = 0x4e048,
  1977. .enable_mask = BIT(0),
  1978. .hw.init = &(struct clk_init_data) {
  1979. .name = "gcc_camss_csi0phy_clk",
  1980. .parent_hws = (const struct clk_hw *[]) {
  1981. &csi0_clk_src.clkr.hw,
  1982. },
  1983. .num_parents = 1,
  1984. .flags = CLK_SET_RATE_PARENT,
  1985. .ops = &clk_branch2_ops,
  1986. },
  1987. },
  1988. };
  1989. static struct clk_branch gcc_camss_csi0pix_clk = {
  1990. .halt_reg = 0x4e058,
  1991. .clkr = {
  1992. .enable_reg = 0x4e058,
  1993. .enable_mask = BIT(0),
  1994. .hw.init = &(struct clk_init_data) {
  1995. .name = "gcc_camss_csi0pix_clk",
  1996. .parent_hws = (const struct clk_hw *[]) {
  1997. &csi0_clk_src.clkr.hw,
  1998. },
  1999. .num_parents = 1,
  2000. .flags = CLK_SET_RATE_PARENT,
  2001. .ops = &clk_branch2_ops,
  2002. },
  2003. },
  2004. };
  2005. static struct clk_branch gcc_camss_csi0rdi_clk = {
  2006. .halt_reg = 0x4e050,
  2007. .clkr = {
  2008. .enable_reg = 0x4e050,
  2009. .enable_mask = BIT(0),
  2010. .hw.init = &(struct clk_init_data) {
  2011. .name = "gcc_camss_csi0rdi_clk",
  2012. .parent_hws = (const struct clk_hw *[]) {
  2013. &csi0_clk_src.clkr.hw,
  2014. },
  2015. .num_parents = 1,
  2016. .flags = CLK_SET_RATE_PARENT,
  2017. .ops = &clk_branch2_ops,
  2018. },
  2019. },
  2020. };
  2021. static struct clk_branch gcc_camss_csi1_ahb_clk = {
  2022. .halt_reg = 0x4f040,
  2023. .clkr = {
  2024. .enable_reg = 0x4f040,
  2025. .enable_mask = BIT(0),
  2026. .hw.init = &(struct clk_init_data) {
  2027. .name = "gcc_camss_csi1_ahb_clk",
  2028. .parent_hws = (const struct clk_hw *[]) {
  2029. &camss_top_ahb_clk_src.clkr.hw,
  2030. },
  2031. .num_parents = 1,
  2032. .flags = CLK_SET_RATE_PARENT,
  2033. .ops = &clk_branch2_ops,
  2034. },
  2035. },
  2036. };
  2037. static struct clk_branch gcc_camss_csi1_clk = {
  2038. .halt_reg = 0x4f03c,
  2039. .clkr = {
  2040. .enable_reg = 0x4f03c,
  2041. .enable_mask = BIT(0),
  2042. .hw.init = &(struct clk_init_data) {
  2043. .name = "gcc_camss_csi1_clk",
  2044. .parent_hws = (const struct clk_hw *[]) {
  2045. &csi1_clk_src.clkr.hw,
  2046. },
  2047. .num_parents = 1,
  2048. .flags = CLK_SET_RATE_PARENT,
  2049. .ops = &clk_branch2_ops,
  2050. },
  2051. },
  2052. };
  2053. static struct clk_branch gcc_camss_csi1phy_clk = {
  2054. .halt_reg = 0x4f048,
  2055. .clkr = {
  2056. .enable_reg = 0x4f048,
  2057. .enable_mask = BIT(0),
  2058. .hw.init = &(struct clk_init_data) {
  2059. .name = "gcc_camss_csi1phy_clk",
  2060. .parent_hws = (const struct clk_hw *[]) {
  2061. &csi1_clk_src.clkr.hw,
  2062. },
  2063. .num_parents = 1,
  2064. .flags = CLK_SET_RATE_PARENT,
  2065. .ops = &clk_branch2_ops,
  2066. },
  2067. },
  2068. };
  2069. static struct clk_branch gcc_camss_csi1pix_clk = {
  2070. .halt_reg = 0x4f058,
  2071. .clkr = {
  2072. .enable_reg = 0x4f058,
  2073. .enable_mask = BIT(0),
  2074. .hw.init = &(struct clk_init_data) {
  2075. .name = "gcc_camss_csi1pix_clk",
  2076. .parent_hws = (const struct clk_hw *[]) {
  2077. &csi1_clk_src.clkr.hw,
  2078. },
  2079. .num_parents = 1,
  2080. .flags = CLK_SET_RATE_PARENT,
  2081. .ops = &clk_branch2_ops,
  2082. },
  2083. },
  2084. };
  2085. static struct clk_branch gcc_camss_csi1rdi_clk = {
  2086. .halt_reg = 0x4f050,
  2087. .clkr = {
  2088. .enable_reg = 0x4f050,
  2089. .enable_mask = BIT(0),
  2090. .hw.init = &(struct clk_init_data) {
  2091. .name = "gcc_camss_csi1rdi_clk",
  2092. .parent_hws = (const struct clk_hw *[]) {
  2093. &csi1_clk_src.clkr.hw,
  2094. },
  2095. .num_parents = 1,
  2096. .flags = CLK_SET_RATE_PARENT,
  2097. .ops = &clk_branch2_ops,
  2098. },
  2099. },
  2100. };
  2101. static struct clk_branch gcc_camss_csi2_ahb_clk = {
  2102. .halt_reg = 0x3c040,
  2103. .clkr = {
  2104. .enable_reg = 0x3c040,
  2105. .enable_mask = BIT(0),
  2106. .hw.init = &(struct clk_init_data) {
  2107. .name = "gcc_camss_csi2_ahb_clk",
  2108. .parent_hws = (const struct clk_hw *[]) {
  2109. &camss_top_ahb_clk_src.clkr.hw,
  2110. },
  2111. .num_parents = 1,
  2112. .flags = CLK_SET_RATE_PARENT,
  2113. .ops = &clk_branch2_ops,
  2114. },
  2115. },
  2116. };
  2117. static struct clk_branch gcc_camss_csi2_clk = {
  2118. .halt_reg = 0x3c03c,
  2119. .clkr = {
  2120. .enable_reg = 0x3c03c,
  2121. .enable_mask = BIT(0),
  2122. .hw.init = &(struct clk_init_data) {
  2123. .name = "gcc_camss_csi2_clk",
  2124. .parent_hws = (const struct clk_hw *[]) {
  2125. &csi2_clk_src.clkr.hw,
  2126. },
  2127. .num_parents = 1,
  2128. .flags = CLK_SET_RATE_PARENT,
  2129. .ops = &clk_branch2_ops,
  2130. },
  2131. },
  2132. };
  2133. static struct clk_branch gcc_camss_csi2phy_clk = {
  2134. .halt_reg = 0x3c048,
  2135. .clkr = {
  2136. .enable_reg = 0x3c048,
  2137. .enable_mask = BIT(0),
  2138. .hw.init = &(struct clk_init_data) {
  2139. .name = "gcc_camss_csi2phy_clk",
  2140. .parent_hws = (const struct clk_hw *[]) {
  2141. &csi2_clk_src.clkr.hw,
  2142. },
  2143. .num_parents = 1,
  2144. .flags = CLK_SET_RATE_PARENT,
  2145. .ops = &clk_branch2_ops,
  2146. },
  2147. },
  2148. };
  2149. static struct clk_branch gcc_camss_csi2pix_clk = {
  2150. .halt_reg = 0x3c058,
  2151. .clkr = {
  2152. .enable_reg = 0x3c058,
  2153. .enable_mask = BIT(0),
  2154. .hw.init = &(struct clk_init_data) {
  2155. .name = "gcc_camss_csi2pix_clk",
  2156. .parent_hws = (const struct clk_hw *[]) {
  2157. &csi2_clk_src.clkr.hw,
  2158. },
  2159. .num_parents = 1,
  2160. .flags = CLK_SET_RATE_PARENT,
  2161. .ops = &clk_branch2_ops,
  2162. },
  2163. },
  2164. };
  2165. static struct clk_branch gcc_camss_csi2rdi_clk = {
  2166. .halt_reg = 0x3c050,
  2167. .clkr = {
  2168. .enable_reg = 0x3c050,
  2169. .enable_mask = BIT(0),
  2170. .hw.init = &(struct clk_init_data) {
  2171. .name = "gcc_camss_csi2rdi_clk",
  2172. .parent_hws = (const struct clk_hw *[]) {
  2173. &csi2_clk_src.clkr.hw,
  2174. },
  2175. .num_parents = 1,
  2176. .flags = CLK_SET_RATE_PARENT,
  2177. .ops = &clk_branch2_ops,
  2178. },
  2179. },
  2180. };
  2181. static struct clk_branch gcc_camss_csi_vfe0_clk = {
  2182. .halt_reg = 0x58050,
  2183. .clkr = {
  2184. .enable_reg = 0x58050,
  2185. .enable_mask = BIT(0),
  2186. .hw.init = &(struct clk_init_data) {
  2187. .name = "gcc_camss_csi_vfe0_clk",
  2188. .parent_hws = (const struct clk_hw *[]) {
  2189. &vfe0_clk_src.clkr.hw,
  2190. },
  2191. .num_parents = 1,
  2192. .flags = CLK_SET_RATE_PARENT,
  2193. .ops = &clk_branch2_ops,
  2194. },
  2195. },
  2196. };
  2197. static struct clk_branch gcc_camss_csi_vfe1_clk = {
  2198. .halt_reg = 0x58074,
  2199. .clkr = {
  2200. .enable_reg = 0x58074,
  2201. .enable_mask = BIT(0),
  2202. .hw.init = &(struct clk_init_data) {
  2203. .name = "gcc_camss_csi_vfe1_clk",
  2204. .parent_hws = (const struct clk_hw *[]) {
  2205. &vfe1_clk_src.clkr.hw,
  2206. },
  2207. .num_parents = 1,
  2208. .flags = CLK_SET_RATE_PARENT,
  2209. .ops = &clk_branch2_ops,
  2210. },
  2211. },
  2212. };
  2213. static struct clk_branch gcc_camss_gp0_clk = {
  2214. .halt_reg = 0x54018,
  2215. .clkr = {
  2216. .enable_reg = 0x54018,
  2217. .enable_mask = BIT(0),
  2218. .hw.init = &(struct clk_init_data) {
  2219. .name = "gcc_camss_gp0_clk",
  2220. .parent_hws = (const struct clk_hw *[]) {
  2221. &camss_gp0_clk_src.clkr.hw,
  2222. },
  2223. .num_parents = 1,
  2224. .flags = CLK_SET_RATE_PARENT,
  2225. .ops = &clk_branch2_ops,
  2226. },
  2227. },
  2228. };
  2229. static struct clk_branch gcc_camss_gp1_clk = {
  2230. .halt_reg = 0x55018,
  2231. .clkr = {
  2232. .enable_reg = 0x55018,
  2233. .enable_mask = BIT(0),
  2234. .hw.init = &(struct clk_init_data) {
  2235. .name = "gcc_camss_gp1_clk",
  2236. .parent_hws = (const struct clk_hw *[]) {
  2237. &camss_gp1_clk_src.clkr.hw,
  2238. },
  2239. .num_parents = 1,
  2240. .flags = CLK_SET_RATE_PARENT,
  2241. .ops = &clk_branch2_ops,
  2242. },
  2243. },
  2244. };
  2245. static struct clk_branch gcc_camss_ispif_ahb_clk = {
  2246. .halt_reg = 0x50004,
  2247. .clkr = {
  2248. .enable_reg = 0x50004,
  2249. .enable_mask = BIT(0),
  2250. .hw.init = &(struct clk_init_data) {
  2251. .name = "gcc_camss_ispif_ahb_clk",
  2252. .parent_hws = (const struct clk_hw *[]) {
  2253. &camss_top_ahb_clk_src.clkr.hw,
  2254. },
  2255. .num_parents = 1,
  2256. .flags = CLK_SET_RATE_PARENT,
  2257. .ops = &clk_branch2_ops,
  2258. },
  2259. },
  2260. };
  2261. static struct clk_branch gcc_camss_jpeg0_clk = {
  2262. .halt_reg = 0x57020,
  2263. .halt_check = BRANCH_HALT,
  2264. .clkr = {
  2265. .enable_reg = 0x57020,
  2266. .enable_mask = BIT(0),
  2267. .hw.init = &(struct clk_init_data) {
  2268. .name = "gcc_camss_jpeg0_clk",
  2269. .parent_hws = (const struct clk_hw *[]) {
  2270. &jpeg0_clk_src.clkr.hw,
  2271. },
  2272. .num_parents = 1,
  2273. .flags = CLK_SET_RATE_PARENT,
  2274. .ops = &clk_branch2_ops,
  2275. },
  2276. },
  2277. };
  2278. static struct clk_branch gcc_camss_jpeg_ahb_clk = {
  2279. .halt_reg = 0x57024,
  2280. .clkr = {
  2281. .enable_reg = 0x57024,
  2282. .enable_mask = BIT(0),
  2283. .hw.init = &(struct clk_init_data) {
  2284. .name = "gcc_camss_jpeg_ahb_clk",
  2285. .parent_hws = (const struct clk_hw *[]) {
  2286. &camss_top_ahb_clk_src.clkr.hw,
  2287. },
  2288. .num_parents = 1,
  2289. .flags = CLK_SET_RATE_PARENT,
  2290. .ops = &clk_branch2_ops,
  2291. },
  2292. },
  2293. };
  2294. static struct clk_branch gcc_camss_jpeg_axi_clk = {
  2295. .halt_reg = 0x57028,
  2296. .clkr = {
  2297. .enable_reg = 0x57028,
  2298. .enable_mask = BIT(0),
  2299. .hw.init = &(struct clk_init_data) {
  2300. .name = "gcc_camss_jpeg_axi_clk",
  2301. .ops = &clk_branch2_ops,
  2302. },
  2303. },
  2304. };
  2305. static struct clk_branch gcc_camss_mclk0_clk = {
  2306. .halt_reg = 0x52018,
  2307. .clkr = {
  2308. .enable_reg = 0x52018,
  2309. .enable_mask = BIT(0),
  2310. .hw.init = &(struct clk_init_data) {
  2311. .name = "gcc_camss_mclk0_clk",
  2312. .parent_hws = (const struct clk_hw *[]) {
  2313. &mclk0_clk_src.clkr.hw,
  2314. },
  2315. .num_parents = 1,
  2316. .flags = CLK_SET_RATE_PARENT,
  2317. .ops = &clk_branch2_ops,
  2318. },
  2319. },
  2320. };
  2321. static struct clk_branch gcc_camss_mclk1_clk = {
  2322. .halt_reg = 0x53018,
  2323. .clkr = {
  2324. .enable_reg = 0x53018,
  2325. .enable_mask = BIT(0),
  2326. .hw.init = &(struct clk_init_data) {
  2327. .name = "gcc_camss_mclk1_clk",
  2328. .parent_hws = (const struct clk_hw *[]) {
  2329. &mclk1_clk_src.clkr.hw,
  2330. },
  2331. .num_parents = 1,
  2332. .flags = CLK_SET_RATE_PARENT,
  2333. .ops = &clk_branch2_ops,
  2334. },
  2335. },
  2336. };
  2337. static struct clk_branch gcc_camss_mclk2_clk = {
  2338. .halt_reg = 0x5c018,
  2339. .clkr = {
  2340. .enable_reg = 0x5c018,
  2341. .enable_mask = BIT(0),
  2342. .hw.init = &(struct clk_init_data) {
  2343. .name = "gcc_camss_mclk2_clk",
  2344. .parent_hws = (const struct clk_hw *[]) {
  2345. &mclk2_clk_src.clkr.hw,
  2346. },
  2347. .num_parents = 1,
  2348. .ops = &clk_branch2_ops,
  2349. },
  2350. },
  2351. };
  2352. static struct clk_branch gcc_camss_micro_ahb_clk = {
  2353. .halt_reg = 0x5600c,
  2354. .clkr = {
  2355. .enable_reg = 0x5600c,
  2356. .enable_mask = BIT(0),
  2357. .hw.init = &(struct clk_init_data) {
  2358. .name = "gcc_camss_micro_ahb_clk",
  2359. .parent_hws = (const struct clk_hw *[]) {
  2360. &camss_top_ahb_clk_src.clkr.hw,
  2361. },
  2362. .num_parents = 1,
  2363. .flags = CLK_SET_RATE_PARENT,
  2364. .ops = &clk_branch2_ops,
  2365. },
  2366. },
  2367. };
  2368. static struct clk_branch gcc_camss_csi0phytimer_clk = {
  2369. .halt_reg = 0x4e01c,
  2370. .clkr = {
  2371. .enable_reg = 0x4e01c,
  2372. .enable_mask = BIT(0),
  2373. .hw.init = &(struct clk_init_data) {
  2374. .name = "gcc_camss_csi0phytimer_clk",
  2375. .parent_hws = (const struct clk_hw *[]) {
  2376. &csi0phytimer_clk_src.clkr.hw,
  2377. },
  2378. .num_parents = 1,
  2379. .flags = CLK_SET_RATE_PARENT,
  2380. .ops = &clk_branch2_ops,
  2381. },
  2382. },
  2383. };
  2384. static struct clk_branch gcc_camss_csi1phytimer_clk = {
  2385. .halt_reg = 0x4f01c,
  2386. .clkr = {
  2387. .enable_reg = 0x4f01c,
  2388. .enable_mask = BIT(0),
  2389. .hw.init = &(struct clk_init_data) {
  2390. .name = "gcc_camss_csi1phytimer_clk",
  2391. .parent_hws = (const struct clk_hw *[]) {
  2392. &csi1phytimer_clk_src.clkr.hw,
  2393. },
  2394. .num_parents = 1,
  2395. .flags = CLK_SET_RATE_PARENT,
  2396. .ops = &clk_branch2_ops,
  2397. },
  2398. },
  2399. };
  2400. static struct clk_branch gcc_camss_ahb_clk = {
  2401. .halt_reg = 0x56004,
  2402. .clkr = {
  2403. .enable_reg = 0x56004,
  2404. .enable_mask = BIT(0),
  2405. .hw.init = &(struct clk_init_data) {
  2406. .name = "gcc_camss_ahb_clk",
  2407. .ops = &clk_branch2_ops,
  2408. },
  2409. },
  2410. };
  2411. static struct clk_branch gcc_camss_top_ahb_clk = {
  2412. .halt_reg = 0x5a014,
  2413. .clkr = {
  2414. .enable_reg = 0x5a014,
  2415. .enable_mask = BIT(0),
  2416. .hw.init = &(struct clk_init_data) {
  2417. .name = "gcc_camss_top_ahb_clk",
  2418. .parent_hws = (const struct clk_hw *[]) {
  2419. &camss_top_ahb_clk_src.clkr.hw,
  2420. },
  2421. .num_parents = 1,
  2422. .flags = CLK_SET_RATE_PARENT,
  2423. .ops = &clk_branch2_ops,
  2424. },
  2425. },
  2426. };
  2427. static struct clk_branch gcc_camss_vfe0_clk = {
  2428. .halt_reg = 0x58038,
  2429. .clkr = {
  2430. .enable_reg = 0x58038,
  2431. .enable_mask = BIT(0),
  2432. .hw.init = &(struct clk_init_data) {
  2433. .name = "gcc_camss_vfe0_clk",
  2434. .parent_hws = (const struct clk_hw *[]) {
  2435. &vfe0_clk_src.clkr.hw,
  2436. },
  2437. .num_parents = 1,
  2438. .flags = CLK_SET_RATE_PARENT,
  2439. .ops = &clk_branch2_ops,
  2440. },
  2441. },
  2442. };
  2443. static struct clk_branch gcc_camss_vfe_ahb_clk = {
  2444. .halt_reg = 0x58044,
  2445. .clkr = {
  2446. .enable_reg = 0x58044,
  2447. .enable_mask = BIT(0),
  2448. .hw.init = &(struct clk_init_data) {
  2449. .name = "gcc_camss_vfe_ahb_clk",
  2450. .parent_hws = (const struct clk_hw *[]) {
  2451. &camss_top_ahb_clk_src.clkr.hw,
  2452. },
  2453. .num_parents = 1,
  2454. .flags = CLK_SET_RATE_PARENT,
  2455. .ops = &clk_branch2_ops,
  2456. },
  2457. },
  2458. };
  2459. static struct clk_branch gcc_camss_vfe_axi_clk = {
  2460. .halt_reg = 0x58048,
  2461. .clkr = {
  2462. .enable_reg = 0x58048,
  2463. .enable_mask = BIT(0),
  2464. .hw.init = &(struct clk_init_data) {
  2465. .name = "gcc_camss_vfe_axi_clk",
  2466. .ops = &clk_branch2_ops,
  2467. },
  2468. },
  2469. };
  2470. static struct clk_branch gcc_camss_vfe1_ahb_clk = {
  2471. .halt_reg = 0x58060,
  2472. .clkr = {
  2473. .enable_reg = 0x58060,
  2474. .enable_mask = BIT(0),
  2475. .hw.init = &(struct clk_init_data) {
  2476. .name = "gcc_camss_vfe1_ahb_clk",
  2477. .parent_hws = (const struct clk_hw *[]) {
  2478. &camss_top_ahb_clk_src.clkr.hw,
  2479. },
  2480. .num_parents = 1,
  2481. .flags = CLK_SET_RATE_PARENT,
  2482. .ops = &clk_branch2_ops,
  2483. },
  2484. },
  2485. };
  2486. static struct clk_branch gcc_camss_vfe1_axi_clk = {
  2487. .halt_reg = 0x58068,
  2488. .clkr = {
  2489. .enable_reg = 0x58068,
  2490. .enable_mask = BIT(0),
  2491. .hw.init = &(struct clk_init_data) {
  2492. .name = "gcc_camss_vfe1_axi_clk",
  2493. .ops = &clk_branch2_ops,
  2494. },
  2495. },
  2496. };
  2497. static struct clk_branch gcc_camss_vfe1_clk = {
  2498. .halt_reg = 0x5805c,
  2499. .clkr = {
  2500. .enable_reg = 0x5805c,
  2501. .enable_mask = BIT(0),
  2502. .hw.init = &(struct clk_init_data) {
  2503. .name = "gcc_camss_vfe1_clk",
  2504. .parent_hws = (const struct clk_hw *[]) {
  2505. &vfe1_clk_src.clkr.hw,
  2506. },
  2507. .num_parents = 1,
  2508. .flags = CLK_SET_RATE_PARENT,
  2509. .ops = &clk_branch2_ops,
  2510. },
  2511. },
  2512. };
  2513. static struct clk_branch gcc_dcc_clk = {
  2514. .halt_reg = 0x77004,
  2515. .clkr = {
  2516. .enable_reg = 0x77004,
  2517. .enable_mask = BIT(0),
  2518. .hw.init = &(struct clk_init_data) {
  2519. .name = "gcc_dcc_clk",
  2520. .ops = &clk_branch2_ops,
  2521. },
  2522. },
  2523. };
  2524. static struct clk_branch gcc_oxili_gmem_clk = {
  2525. .halt_reg = 0x59024,
  2526. .clkr = {
  2527. .enable_reg = 0x59024,
  2528. .enable_mask = BIT(0),
  2529. .hw.init = &(struct clk_init_data) {
  2530. .name = "gcc_oxili_gmem_clk",
  2531. .parent_hws = (const struct clk_hw *[]) {
  2532. &gfx3d_clk_src.clkr.hw,
  2533. },
  2534. .num_parents = 1,
  2535. .flags = CLK_SET_RATE_PARENT,
  2536. .ops = &clk_branch2_ops,
  2537. },
  2538. },
  2539. };
  2540. static struct clk_branch gcc_gp1_clk = {
  2541. .halt_reg = 0x8000,
  2542. .halt_check = BRANCH_HALT,
  2543. .clkr = {
  2544. .enable_reg = 0x8000,
  2545. .enable_mask = BIT(0),
  2546. .hw.init = &(struct clk_init_data) {
  2547. .name = "gcc_gp1_clk",
  2548. .parent_hws = (const struct clk_hw *[]) {
  2549. &gp1_clk_src.clkr.hw,
  2550. },
  2551. .num_parents = 1,
  2552. .flags = CLK_SET_RATE_PARENT,
  2553. .ops = &clk_branch2_ops,
  2554. },
  2555. },
  2556. };
  2557. static struct clk_branch gcc_gp2_clk = {
  2558. .halt_reg = 0x9000,
  2559. .halt_check = BRANCH_HALT,
  2560. .clkr = {
  2561. .enable_reg = 0x9000,
  2562. .enable_mask = BIT(0),
  2563. .hw.init = &(struct clk_init_data) {
  2564. .name = "gcc_gp2_clk",
  2565. .parent_hws = (const struct clk_hw *[]) {
  2566. &gp2_clk_src.clkr.hw,
  2567. },
  2568. .num_parents = 1,
  2569. .flags = CLK_SET_RATE_PARENT,
  2570. .ops = &clk_branch2_ops,
  2571. },
  2572. },
  2573. };
  2574. static struct clk_branch gcc_gp3_clk = {
  2575. .halt_reg = 0xa000,
  2576. .halt_check = BRANCH_HALT,
  2577. .clkr = {
  2578. .enable_reg = 0xa000,
  2579. .enable_mask = BIT(0),
  2580. .hw.init = &(struct clk_init_data) {
  2581. .name = "gcc_gp3_clk",
  2582. .parent_hws = (const struct clk_hw *[]) {
  2583. &gp3_clk_src.clkr.hw,
  2584. },
  2585. .num_parents = 1,
  2586. .flags = CLK_SET_RATE_PARENT,
  2587. .ops = &clk_branch2_ops,
  2588. },
  2589. },
  2590. };
  2591. static struct clk_branch gcc_mdss_ahb_clk = {
  2592. .halt_reg = 0x4d07c,
  2593. .halt_check = BRANCH_HALT,
  2594. .clkr = {
  2595. .enable_reg = 0x4d07c,
  2596. .enable_mask = BIT(0),
  2597. .hw.init = &(struct clk_init_data) {
  2598. .name = "gcc_mdss_ahb_clk",
  2599. .ops = &clk_branch2_ops,
  2600. },
  2601. },
  2602. };
  2603. static struct clk_branch gcc_mdss_axi_clk = {
  2604. .halt_reg = 0x4d080,
  2605. .halt_check = BRANCH_HALT,
  2606. .clkr = {
  2607. .enable_reg = 0x4d080,
  2608. .enable_mask = BIT(0),
  2609. .hw.init = &(struct clk_init_data) {
  2610. .name = "gcc_mdss_axi_clk",
  2611. .ops = &clk_branch2_ops,
  2612. },
  2613. },
  2614. };
  2615. static struct clk_branch gcc_mdss_byte0_clk = {
  2616. .halt_reg = 0x4d094,
  2617. .halt_check = BRANCH_HALT,
  2618. .clkr = {
  2619. .enable_reg = 0x4d094,
  2620. .enable_mask = BIT(0),
  2621. .hw.init = &(struct clk_init_data) {
  2622. .name = "gcc_mdss_byte0_clk",
  2623. .parent_hws = (const struct clk_hw *[]) {
  2624. &byte0_clk_src.clkr.hw,
  2625. },
  2626. .num_parents = 1,
  2627. .flags = CLK_SET_RATE_PARENT,
  2628. .ops = &clk_branch2_ops,
  2629. },
  2630. },
  2631. };
  2632. static struct clk_branch gcc_mdss_byte1_clk = {
  2633. .halt_reg = 0x4d0a0,
  2634. .halt_check = BRANCH_HALT,
  2635. .clkr = {
  2636. .enable_reg = 0x4d0a0,
  2637. .enable_mask = BIT(0),
  2638. .hw.init = &(struct clk_init_data) {
  2639. .name = "gcc_mdss_byte1_clk",
  2640. .parent_hws = (const struct clk_hw *[]) {
  2641. &byte1_clk_src.clkr.hw,
  2642. },
  2643. .num_parents = 1,
  2644. .flags = CLK_SET_RATE_PARENT,
  2645. .ops = &clk_branch2_ops,
  2646. },
  2647. },
  2648. };
  2649. static struct clk_branch gcc_mdss_esc0_clk = {
  2650. .halt_reg = 0x4d098,
  2651. .halt_check = BRANCH_HALT,
  2652. .clkr = {
  2653. .enable_reg = 0x4d098,
  2654. .enable_mask = BIT(0),
  2655. .hw.init = &(struct clk_init_data) {
  2656. .name = "gcc_mdss_esc0_clk",
  2657. .parent_hws = (const struct clk_hw *[]) {
  2658. &esc0_clk_src.clkr.hw,
  2659. },
  2660. .num_parents = 1,
  2661. .flags = CLK_SET_RATE_PARENT,
  2662. .ops = &clk_branch2_ops,
  2663. },
  2664. },
  2665. };
  2666. static struct clk_branch gcc_mdss_esc1_clk = {
  2667. .halt_reg = 0x4d09c,
  2668. .halt_check = BRANCH_HALT,
  2669. .clkr = {
  2670. .enable_reg = 0x4d09c,
  2671. .enable_mask = BIT(0),
  2672. .hw.init = &(struct clk_init_data) {
  2673. .name = "gcc_mdss_esc1_clk",
  2674. .parent_hws = (const struct clk_hw *[]) {
  2675. &esc1_clk_src.clkr.hw,
  2676. },
  2677. .num_parents = 1,
  2678. .flags = CLK_SET_RATE_PARENT,
  2679. .ops = &clk_branch2_ops,
  2680. },
  2681. },
  2682. };
  2683. static struct clk_branch gcc_mdss_mdp_clk = {
  2684. .halt_reg = 0x4d088,
  2685. .halt_check = BRANCH_HALT,
  2686. .clkr = {
  2687. .enable_reg = 0x4d088,
  2688. .enable_mask = BIT(0),
  2689. .hw.init = &(struct clk_init_data) {
  2690. .name = "gcc_mdss_mdp_clk",
  2691. .parent_hws = (const struct clk_hw *[]) {
  2692. &mdp_clk_src.clkr.hw,
  2693. },
  2694. .num_parents = 1,
  2695. .flags = CLK_SET_RATE_PARENT,
  2696. .ops = &clk_branch2_ops,
  2697. },
  2698. },
  2699. };
  2700. static struct clk_branch gcc_mdss_pclk0_clk = {
  2701. .halt_reg = 0x4d084,
  2702. .halt_check = BRANCH_HALT,
  2703. .clkr = {
  2704. .enable_reg = 0x4d084,
  2705. .enable_mask = BIT(0),
  2706. .hw.init = &(struct clk_init_data) {
  2707. .name = "gcc_mdss_pclk0_clk",
  2708. .parent_hws = (const struct clk_hw *[]) {
  2709. &pclk0_clk_src.clkr.hw,
  2710. },
  2711. .num_parents = 1,
  2712. .flags = CLK_SET_RATE_PARENT,
  2713. .ops = &clk_branch2_ops,
  2714. },
  2715. },
  2716. };
  2717. static struct clk_branch gcc_mdss_pclk1_clk = {
  2718. .halt_reg = 0x4d0a4,
  2719. .halt_check = BRANCH_HALT,
  2720. .clkr = {
  2721. .enable_reg = 0x4d0a4,
  2722. .enable_mask = BIT(0),
  2723. .hw.init = &(struct clk_init_data) {
  2724. .name = "gcc_mdss_pclk1_clk",
  2725. .parent_hws = (const struct clk_hw *[]) {
  2726. &pclk1_clk_src.clkr.hw,
  2727. },
  2728. .num_parents = 1,
  2729. .flags = CLK_SET_RATE_PARENT,
  2730. .ops = &clk_branch2_ops,
  2731. },
  2732. },
  2733. };
  2734. static struct clk_branch gcc_mdss_vsync_clk = {
  2735. .halt_reg = 0x4d090,
  2736. .halt_check = BRANCH_HALT,
  2737. .clkr = {
  2738. .enable_reg = 0x4d090,
  2739. .enable_mask = BIT(0),
  2740. .hw.init = &(struct clk_init_data) {
  2741. .name = "gcc_mdss_vsync_clk",
  2742. .parent_hws = (const struct clk_hw *[]) {
  2743. &vsync_clk_src.clkr.hw,
  2744. },
  2745. .num_parents = 1,
  2746. .flags = CLK_SET_RATE_PARENT,
  2747. .ops = &clk_branch2_ops,
  2748. },
  2749. },
  2750. };
  2751. static struct clk_branch gcc_mss_cfg_ahb_clk = {
  2752. .halt_reg = 0x49000,
  2753. .clkr = {
  2754. .enable_reg = 0x49000,
  2755. .enable_mask = BIT(0),
  2756. .hw.init = &(struct clk_init_data) {
  2757. .name = "gcc_mss_cfg_ahb_clk",
  2758. .ops = &clk_branch2_ops,
  2759. },
  2760. },
  2761. };
  2762. static struct clk_branch gcc_mss_q6_bimc_axi_clk = {
  2763. .halt_reg = 0x49004,
  2764. .halt_check = BRANCH_HALT,
  2765. .clkr = {
  2766. .enable_reg = 0x49004,
  2767. .enable_mask = BIT(0),
  2768. .hw.init = &(struct clk_init_data) {
  2769. .name = "gcc_mss_q6_bimc_axi_clk",
  2770. .ops = &clk_branch2_ops,
  2771. },
  2772. },
  2773. };
  2774. static struct clk_branch gcc_bimc_gfx_clk = {
  2775. .halt_reg = 0x59048,
  2776. .clkr = {
  2777. .enable_reg = 0x59048,
  2778. .enable_mask = BIT(0),
  2779. .hw.init = &(struct clk_init_data) {
  2780. .name = "gcc_bimc_gfx_clk",
  2781. .ops = &clk_branch2_ops,
  2782. },
  2783. },
  2784. };
  2785. static struct clk_branch gcc_oxili_ahb_clk = {
  2786. .halt_reg = 0x59028,
  2787. .clkr = {
  2788. .enable_reg = 0x59028,
  2789. .enable_mask = BIT(0),
  2790. .hw.init = &(struct clk_init_data) {
  2791. .name = "gcc_oxili_ahb_clk",
  2792. .ops = &clk_branch2_ops,
  2793. },
  2794. },
  2795. };
  2796. static struct clk_branch gcc_oxili_aon_clk = {
  2797. .halt_reg = 0x59044,
  2798. .clkr = {
  2799. .enable_reg = 0x59044,
  2800. .enable_mask = BIT(0),
  2801. .hw.init = &(struct clk_init_data) {
  2802. .name = "gcc_oxili_aon_clk",
  2803. .parent_hws = (const struct clk_hw *[]) {
  2804. &gfx3d_clk_src.clkr.hw,
  2805. },
  2806. .num_parents = 1,
  2807. .flags = CLK_SET_RATE_PARENT,
  2808. .ops = &clk_branch2_ops,
  2809. },
  2810. },
  2811. };
  2812. static struct clk_branch gcc_oxili_gfx3d_clk = {
  2813. .halt_reg = 0x59020,
  2814. .clkr = {
  2815. .enable_reg = 0x59020,
  2816. .enable_mask = BIT(0),
  2817. .hw.init = &(struct clk_init_data) {
  2818. .name = "gcc_oxili_gfx3d_clk",
  2819. .parent_hws = (const struct clk_hw *[]) {
  2820. &gfx3d_clk_src.clkr.hw,
  2821. },
  2822. .num_parents = 1,
  2823. .flags = CLK_SET_RATE_PARENT,
  2824. .ops = &clk_branch2_ops,
  2825. },
  2826. },
  2827. };
  2828. static struct clk_branch gcc_oxili_timer_clk = {
  2829. .halt_reg = 0x59040,
  2830. .clkr = {
  2831. .enable_reg = 0x59040,
  2832. .enable_mask = BIT(0),
  2833. .hw.init = &(struct clk_init_data) {
  2834. .name = "gcc_oxili_timer_clk",
  2835. .parent_data = &(const struct clk_parent_data){
  2836. .fw_name = "xo",
  2837. },
  2838. .num_parents = 1,
  2839. .ops = &clk_branch2_ops,
  2840. },
  2841. },
  2842. };
  2843. static struct clk_branch gcc_pdm2_clk = {
  2844. .halt_reg = 0x4400c,
  2845. .halt_check = BRANCH_HALT,
  2846. .clkr = {
  2847. .enable_reg = 0x4400c,
  2848. .enable_mask = BIT(0),
  2849. .hw.init = &(struct clk_init_data) {
  2850. .name = "gcc_pdm2_clk",
  2851. .parent_hws = (const struct clk_hw *[]) {
  2852. &pdm2_clk_src.clkr.hw,
  2853. },
  2854. .num_parents = 1,
  2855. .flags = CLK_SET_RATE_PARENT,
  2856. .ops = &clk_branch2_ops,
  2857. },
  2858. },
  2859. };
  2860. static struct clk_branch gcc_pdm_ahb_clk = {
  2861. .halt_reg = 0x44004,
  2862. .halt_check = BRANCH_HALT,
  2863. .clkr = {
  2864. .enable_reg = 0x44004,
  2865. .enable_mask = BIT(0),
  2866. .hw.init = &(struct clk_init_data) {
  2867. .name = "gcc_pdm_ahb_clk",
  2868. .ops = &clk_branch2_ops,
  2869. },
  2870. },
  2871. };
  2872. static struct clk_branch gcc_rbcpr_gfx_ahb_clk = {
  2873. .halt_reg = 0x3a008,
  2874. .clkr = {
  2875. .enable_reg = 0x3a008,
  2876. .enable_mask = BIT(0),
  2877. .hw.init = &(struct clk_init_data) {
  2878. .name = "gcc_rbcpr_gfx_ahb_clk",
  2879. .ops = &clk_branch2_ops,
  2880. },
  2881. },
  2882. };
  2883. static struct clk_branch gcc_rbcpr_gfx_clk = {
  2884. .halt_reg = 0x3a004,
  2885. .clkr = {
  2886. .enable_reg = 0x3a004,
  2887. .enable_mask = BIT(0),
  2888. .hw.init = &(struct clk_init_data) {
  2889. .name = "gcc_rbcpr_gfx_clk",
  2890. .parent_hws = (const struct clk_hw *[]) {
  2891. &rbcpr_gfx_clk_src.clkr.hw,
  2892. },
  2893. .num_parents = 1,
  2894. .flags = CLK_SET_RATE_PARENT,
  2895. .ops = &clk_branch2_ops,
  2896. },
  2897. },
  2898. };
  2899. static struct clk_branch gcc_sdcc1_ahb_clk = {
  2900. .halt_reg = 0x4201c,
  2901. .halt_check = BRANCH_HALT,
  2902. .clkr = {
  2903. .enable_reg = 0x4201c,
  2904. .enable_mask = BIT(0),
  2905. .hw.init = &(struct clk_init_data) {
  2906. .name = "gcc_sdcc1_ahb_clk",
  2907. .ops = &clk_branch2_ops,
  2908. },
  2909. },
  2910. };
  2911. static struct clk_branch gcc_sdcc1_apps_clk = {
  2912. .halt_reg = 0x42018,
  2913. .halt_check = BRANCH_HALT,
  2914. .clkr = {
  2915. .enable_reg = 0x42018,
  2916. .enable_mask = BIT(0),
  2917. .hw.init = &(struct clk_init_data) {
  2918. .name = "gcc_sdcc1_apps_clk",
  2919. .parent_hws = (const struct clk_hw *[]) {
  2920. &sdcc1_apps_clk_src.clkr.hw,
  2921. },
  2922. .num_parents = 1,
  2923. .flags = CLK_SET_RATE_PARENT,
  2924. .ops = &clk_branch2_ops,
  2925. },
  2926. },
  2927. };
  2928. static struct clk_branch gcc_sdcc1_ice_core_clk = {
  2929. .halt_reg = 0x5d014,
  2930. .halt_check = BRANCH_HALT,
  2931. .clkr = {
  2932. .enable_reg = 0x5d014,
  2933. .enable_mask = BIT(0),
  2934. .hw.init = &(struct clk_init_data) {
  2935. .name = "gcc_sdcc1_ice_core_clk",
  2936. .parent_hws = (const struct clk_hw *[]) {
  2937. &sdcc1_ice_core_clk_src.clkr.hw,
  2938. },
  2939. .num_parents = 1,
  2940. .flags = CLK_SET_RATE_PARENT,
  2941. .ops = &clk_branch2_ops,
  2942. },
  2943. },
  2944. };
  2945. static struct clk_branch gcc_sdcc2_ahb_clk = {
  2946. .halt_reg = 0x4301c,
  2947. .halt_check = BRANCH_HALT,
  2948. .clkr = {
  2949. .enable_reg = 0x4301c,
  2950. .enable_mask = BIT(0),
  2951. .hw.init = &(struct clk_init_data) {
  2952. .name = "gcc_sdcc2_ahb_clk",
  2953. .ops = &clk_branch2_ops,
  2954. },
  2955. },
  2956. };
  2957. static struct clk_branch gcc_sdcc2_apps_clk = {
  2958. .halt_reg = 0x43018,
  2959. .halt_check = BRANCH_HALT,
  2960. .clkr = {
  2961. .enable_reg = 0x43018,
  2962. .enable_mask = BIT(0),
  2963. .hw.init = &(struct clk_init_data) {
  2964. .name = "gcc_sdcc2_apps_clk",
  2965. .parent_hws = (const struct clk_hw *[]) {
  2966. &sdcc2_apps_clk_src.clkr.hw,
  2967. },
  2968. .num_parents = 1,
  2969. .flags = CLK_SET_RATE_PARENT,
  2970. .ops = &clk_branch2_ops,
  2971. },
  2972. },
  2973. };
  2974. static struct clk_branch gcc_sdcc3_ahb_clk = {
  2975. .halt_reg = 0x3901c,
  2976. .halt_check = BRANCH_HALT,
  2977. .clkr = {
  2978. .enable_reg = 0x3901c,
  2979. .enable_mask = BIT(0),
  2980. .hw.init = &(struct clk_init_data) {
  2981. .name = "gcc_sdcc3_ahb_clk",
  2982. .ops = &clk_branch2_ops,
  2983. },
  2984. },
  2985. };
  2986. static struct clk_branch gcc_sdcc3_apps_clk = {
  2987. .halt_reg = 0x39018,
  2988. .halt_check = BRANCH_HALT,
  2989. .clkr = {
  2990. .enable_reg = 0x39018,
  2991. .enable_mask = BIT(0),
  2992. .hw.init = &(struct clk_init_data) {
  2993. .name = "gcc_sdcc3_apps_clk",
  2994. .parent_hws = (const struct clk_hw *[]) {
  2995. &sdcc3_apps_clk_src.clkr.hw,
  2996. },
  2997. .num_parents = 1,
  2998. .flags = CLK_SET_RATE_PARENT,
  2999. .ops = &clk_branch2_ops,
  3000. },
  3001. },
  3002. };
  3003. static struct clk_branch gcc_usb2a_phy_sleep_clk = {
  3004. .halt_reg = 0x4102c,
  3005. .clkr = {
  3006. .enable_reg = 0x4102c,
  3007. .enable_mask = BIT(0),
  3008. .hw.init = &(struct clk_init_data) {
  3009. .name = "gcc_usb2a_phy_sleep_clk",
  3010. .ops = &clk_branch2_ops,
  3011. },
  3012. },
  3013. };
  3014. static struct clk_branch gcc_usb_hs_phy_cfg_ahb_clk = {
  3015. .halt_reg = 0x41030,
  3016. .clkr = {
  3017. .enable_reg = 0x41030,
  3018. .enable_mask = BIT(0),
  3019. .hw.init = &(struct clk_init_data) {
  3020. .name = "gcc_usb_hs_phy_cfg_ahb_clk",
  3021. .ops = &clk_branch2_ops,
  3022. },
  3023. },
  3024. };
  3025. static struct clk_branch gcc_usb_fs_ahb_clk = {
  3026. .halt_reg = 0x3f008,
  3027. .clkr = {
  3028. .enable_reg = 0x3f008,
  3029. .enable_mask = BIT(0),
  3030. .hw.init = &(struct clk_init_data) {
  3031. .name = "gcc_usb_fs_ahb_clk",
  3032. .ops = &clk_branch2_ops,
  3033. },
  3034. },
  3035. };
  3036. static struct clk_branch gcc_usb_fs_ic_clk = {
  3037. .halt_reg = 0x3f030,
  3038. .clkr = {
  3039. .enable_reg = 0x3f030,
  3040. .enable_mask = BIT(0),
  3041. .hw.init = &(struct clk_init_data) {
  3042. .name = "gcc_usb_fs_ic_clk",
  3043. .parent_hws = (const struct clk_hw *[]) {
  3044. &usb_fs_ic_clk_src.clkr.hw,
  3045. },
  3046. .num_parents = 1,
  3047. .flags = CLK_SET_RATE_PARENT,
  3048. .ops = &clk_branch2_ops,
  3049. },
  3050. },
  3051. };
  3052. static struct clk_branch gcc_usb_fs_system_clk = {
  3053. .halt_reg = 0x3f004,
  3054. .clkr = {
  3055. .enable_reg = 0x3f004,
  3056. .enable_mask = BIT(0),
  3057. .hw.init = &(struct clk_init_data) {
  3058. .name = "gcc_usb_fs_system_clk",
  3059. .parent_hws = (const struct clk_hw *[]) {
  3060. &usb_fs_system_clk_src.clkr.hw,
  3061. },
  3062. .num_parents = 1,
  3063. .flags = CLK_SET_RATE_PARENT,
  3064. .ops = &clk_branch2_ops,
  3065. },
  3066. },
  3067. };
  3068. static struct clk_branch gcc_usb_hs_ahb_clk = {
  3069. .halt_reg = 0x41008,
  3070. .clkr = {
  3071. .enable_reg = 0x41008,
  3072. .enable_mask = BIT(0),
  3073. .hw.init = &(struct clk_init_data) {
  3074. .name = "gcc_usb_hs_ahb_clk",
  3075. .ops = &clk_branch2_ops,
  3076. },
  3077. },
  3078. };
  3079. static struct clk_branch gcc_usb_hs_system_clk = {
  3080. .halt_reg = 0x41004,
  3081. .clkr = {
  3082. .enable_reg = 0x41004,
  3083. .enable_mask = BIT(0),
  3084. .hw.init = &(struct clk_init_data) {
  3085. .name = "gcc_usb_hs_system_clk",
  3086. .parent_hws = (const struct clk_hw *[]) {
  3087. &usb_hs_system_clk_src.clkr.hw,
  3088. },
  3089. .num_parents = 1,
  3090. .flags = CLK_SET_RATE_PARENT,
  3091. .ops = &clk_branch2_ops,
  3092. },
  3093. },
  3094. };
  3095. static struct clk_branch gcc_venus0_ahb_clk = {
  3096. .halt_reg = 0x4c020,
  3097. .clkr = {
  3098. .enable_reg = 0x4c020,
  3099. .enable_mask = BIT(0),
  3100. .hw.init = &(struct clk_init_data) {
  3101. .name = "gcc_venus0_ahb_clk",
  3102. .ops = &clk_branch2_ops,
  3103. },
  3104. },
  3105. };
  3106. static struct clk_branch gcc_venus0_axi_clk = {
  3107. .halt_reg = 0x4c024,
  3108. .clkr = {
  3109. .enable_reg = 0x4c024,
  3110. .enable_mask = BIT(0),
  3111. .hw.init = &(struct clk_init_data) {
  3112. .name = "gcc_venus0_axi_clk",
  3113. .ops = &clk_branch2_ops,
  3114. },
  3115. },
  3116. };
  3117. static struct clk_branch gcc_venus0_core0_vcodec0_clk = {
  3118. .halt_reg = 0x4c02c,
  3119. .clkr = {
  3120. .enable_reg = 0x4c02c,
  3121. .enable_mask = BIT(0),
  3122. .hw.init = &(struct clk_init_data) {
  3123. .name = "gcc_venus0_core0_vcodec0_clk",
  3124. .parent_hws = (const struct clk_hw *[]) {
  3125. &vcodec0_clk_src.clkr.hw,
  3126. },
  3127. .num_parents = 1,
  3128. .flags = CLK_SET_RATE_PARENT,
  3129. .ops = &clk_branch2_ops,
  3130. },
  3131. },
  3132. };
  3133. static struct clk_branch gcc_venus0_core1_vcodec0_clk = {
  3134. .halt_reg = 0x4c034,
  3135. .clkr = {
  3136. .enable_reg = 0x4c034,
  3137. .enable_mask = BIT(0),
  3138. .hw.init = &(struct clk_init_data) {
  3139. .name = "gcc_venus0_core1_vcodec0_clk",
  3140. .parent_hws = (const struct clk_hw *[]) {
  3141. &vcodec0_clk_src.clkr.hw,
  3142. },
  3143. .num_parents = 1,
  3144. .flags = CLK_SET_RATE_PARENT,
  3145. .ops = &clk_branch2_ops,
  3146. },
  3147. },
  3148. };
  3149. static struct clk_branch gcc_venus0_vcodec0_clk = {
  3150. .halt_reg = 0x4c01c,
  3151. .clkr = {
  3152. .enable_reg = 0x4c01c,
  3153. .enable_mask = BIT(0),
  3154. .hw.init = &(struct clk_init_data) {
  3155. .name = "gcc_venus0_vcodec0_clk",
  3156. .parent_hws = (const struct clk_hw *[]) {
  3157. &vcodec0_clk_src.clkr.hw,
  3158. },
  3159. .num_parents = 1,
  3160. .flags = CLK_SET_RATE_PARENT,
  3161. .ops = &clk_branch2_ops,
  3162. },
  3163. },
  3164. };
  3165. /* Vote clocks */
  3166. static struct clk_branch gcc_apss_ahb_clk = {
  3167. .halt_reg = 0x4601c,
  3168. .halt_check = BRANCH_HALT_VOTED,
  3169. .clkr = {
  3170. .enable_reg = 0x45004,
  3171. .enable_mask = BIT(14),
  3172. .hw.init = &(struct clk_init_data){
  3173. .name = "gcc_apss_ahb_clk",
  3174. .ops = &clk_branch2_ops,
  3175. },
  3176. },
  3177. };
  3178. static struct clk_branch gcc_apss_axi_clk = {
  3179. .halt_reg = 0x46020,
  3180. .halt_check = BRANCH_HALT_VOTED,
  3181. .clkr = {
  3182. .enable_reg = 0x45004,
  3183. .enable_mask = BIT(13),
  3184. .hw.init = &(struct clk_init_data){
  3185. .name = "gcc_apss_axi_clk",
  3186. .ops = &clk_branch2_ops,
  3187. },
  3188. },
  3189. };
  3190. static struct clk_branch gcc_blsp1_ahb_clk = {
  3191. .halt_reg = 0x1008,
  3192. .halt_check = BRANCH_HALT_VOTED,
  3193. .clkr = {
  3194. .enable_reg = 0x45004,
  3195. .enable_mask = BIT(10),
  3196. .hw.init = &(struct clk_init_data){
  3197. .name = "gcc_blsp1_ahb_clk",
  3198. .ops = &clk_branch2_ops,
  3199. },
  3200. },
  3201. };
  3202. static struct clk_branch gcc_blsp2_ahb_clk = {
  3203. .halt_reg = 0xb008,
  3204. .halt_check = BRANCH_HALT_VOTED,
  3205. .clkr = {
  3206. .enable_reg = 0x45004,
  3207. .enable_mask = BIT(20),
  3208. .hw.init = &(struct clk_init_data){
  3209. .name = "gcc_blsp2_ahb_clk",
  3210. .ops = &clk_branch2_ops,
  3211. },
  3212. },
  3213. };
  3214. static struct clk_branch gcc_prng_ahb_clk = {
  3215. .halt_reg = 0x13004,
  3216. .halt_check = BRANCH_HALT_VOTED,
  3217. .clkr = {
  3218. .enable_reg = 0x45004,
  3219. .enable_mask = BIT(8),
  3220. .hw.init = &(struct clk_init_data){
  3221. .name = "gcc_prng_ahb_clk",
  3222. .ops = &clk_branch2_ops,
  3223. },
  3224. },
  3225. };
  3226. static struct clk_branch gcc_boot_rom_ahb_clk = {
  3227. .halt_reg = 0x1300c,
  3228. .halt_check = BRANCH_HALT_VOTED,
  3229. .clkr = {
  3230. .enable_reg = 0x45004,
  3231. .enable_mask = BIT(7),
  3232. .hw.init = &(struct clk_init_data){
  3233. .name = "gcc_boot_rom_ahb_clk",
  3234. .ops = &clk_branch2_ops,
  3235. },
  3236. },
  3237. };
  3238. static struct clk_branch gcc_crypto_ahb_clk = {
  3239. .halt_reg = 0x16024,
  3240. .halt_check = BRANCH_HALT_VOTED,
  3241. .clkr = {
  3242. .enable_reg = 0x45004,
  3243. .enable_mask = BIT(0),
  3244. .hw.init = &(struct clk_init_data){
  3245. .name = "gcc_crypto_ahb_clk",
  3246. .ops = &clk_branch2_ops,
  3247. },
  3248. },
  3249. };
  3250. static struct clk_branch gcc_crypto_axi_clk = {
  3251. .halt_reg = 0x16020,
  3252. .halt_check = BRANCH_HALT_VOTED,
  3253. .clkr = {
  3254. .enable_reg = 0x45004,
  3255. .enable_mask = BIT(1),
  3256. .hw.init = &(struct clk_init_data){
  3257. .name = "gcc_crypto_axi_clk",
  3258. .ops = &clk_branch2_ops,
  3259. },
  3260. },
  3261. };
  3262. static struct clk_branch gcc_crypto_clk = {
  3263. .halt_reg = 0x1601c,
  3264. .halt_check = BRANCH_HALT_VOTED,
  3265. .clkr = {
  3266. .enable_reg = 0x45004,
  3267. .enable_mask = BIT(2),
  3268. .hw.init = &(struct clk_init_data){
  3269. .name = "gcc_crypto_clk",
  3270. .parent_hws = (const struct clk_hw *[]) {
  3271. &crypto_clk_src.clkr.hw,
  3272. },
  3273. .num_parents = 1,
  3274. .flags = CLK_SET_RATE_PARENT,
  3275. .ops = &clk_branch2_ops,
  3276. },
  3277. },
  3278. };
  3279. static struct clk_branch gcc_cpp_tbu_clk = {
  3280. .halt_reg = 0x12040,
  3281. .halt_check = BRANCH_HALT_VOTED,
  3282. .clkr = {
  3283. .enable_reg = 0x4500c,
  3284. .enable_mask = BIT(14),
  3285. .hw.init = &(struct clk_init_data){
  3286. .name = "gcc_cpp_tbu_clk",
  3287. .ops = &clk_branch2_ops,
  3288. },
  3289. },
  3290. };
  3291. static struct clk_branch gcc_gfx_1_tbu_clk = {
  3292. .halt_reg = 0x12098,
  3293. .halt_check = BRANCH_HALT_VOTED,
  3294. .clkr = {
  3295. .enable_reg = 0x4500c,
  3296. .enable_mask = BIT(19),
  3297. .hw.init = &(struct clk_init_data){
  3298. .name = "gcc_gfx_1_tbu_clk",
  3299. .ops = &clk_branch2_ops,
  3300. },
  3301. },
  3302. };
  3303. static struct clk_branch gcc_gfx_tbu_clk = {
  3304. .halt_reg = 0x12010,
  3305. .halt_check = BRANCH_HALT_VOTED,
  3306. .clkr = {
  3307. .enable_reg = 0x4500c,
  3308. .enable_mask = BIT(3),
  3309. .hw.init = &(struct clk_init_data){
  3310. .name = "gcc_gfx_tbu_clk",
  3311. .ops = &clk_branch2_ops,
  3312. },
  3313. },
  3314. };
  3315. static struct clk_branch gcc_gfx_tcu_clk = {
  3316. .halt_reg = 0x12020,
  3317. .halt_check = BRANCH_HALT_VOTED,
  3318. .clkr = {
  3319. .enable_reg = 0x4500c,
  3320. .enable_mask = BIT(2),
  3321. .hw.init = &(struct clk_init_data){
  3322. .name = "gcc_gfx_tcu_clk",
  3323. .ops = &clk_branch2_ops,
  3324. },
  3325. },
  3326. };
  3327. static struct clk_branch gcc_apss_tcu_clk = {
  3328. .halt_reg = 0x12018,
  3329. .halt_check = BRANCH_HALT_VOTED,
  3330. .clkr = {
  3331. .enable_reg = 0x4500c,
  3332. .enable_mask = BIT(1),
  3333. .hw.init = &(struct clk_init_data){
  3334. .name = "gcc_apss_tcu_clk",
  3335. .ops = &clk_branch2_ops,
  3336. },
  3337. },
  3338. };
  3339. static struct clk_branch gcc_gtcu_ahb_clk = {
  3340. .halt_reg = 0x12044,
  3341. .halt_check = BRANCH_HALT_VOTED,
  3342. .clkr = {
  3343. .enable_reg = 0x4500c,
  3344. .enable_mask = BIT(13),
  3345. .hw.init = &(struct clk_init_data){
  3346. .name = "gcc_gtcu_ahb_clk",
  3347. .ops = &clk_branch2_ops,
  3348. },
  3349. },
  3350. };
  3351. static struct clk_branch gcc_jpeg_tbu_clk = {
  3352. .halt_reg = 0x12034,
  3353. .halt_check = BRANCH_HALT_VOTED,
  3354. .clkr = {
  3355. .enable_reg = 0x4500c,
  3356. .enable_mask = BIT(10),
  3357. .hw.init = &(struct clk_init_data){
  3358. .name = "gcc_jpeg_tbu_clk",
  3359. .ops = &clk_branch2_ops,
  3360. },
  3361. },
  3362. };
  3363. static struct clk_branch gcc_mdp_rt_tbu_clk = {
  3364. .halt_reg = 0x1204c,
  3365. .halt_check = BRANCH_HALT_VOTED,
  3366. .clkr = {
  3367. .enable_reg = 0x4500c,
  3368. .enable_mask = BIT(15),
  3369. .hw.init = &(struct clk_init_data){
  3370. .name = "gcc_mdp_rt_tbu_clk",
  3371. .ops = &clk_branch2_ops,
  3372. },
  3373. },
  3374. };
  3375. static struct clk_branch gcc_mdp_tbu_clk = {
  3376. .halt_reg = 0x1201c,
  3377. .halt_check = BRANCH_HALT_VOTED,
  3378. .clkr = {
  3379. .enable_reg = 0x4500c,
  3380. .enable_mask = BIT(4),
  3381. .hw.init = &(struct clk_init_data){
  3382. .name = "gcc_mdp_tbu_clk",
  3383. .ops = &clk_branch2_ops,
  3384. },
  3385. },
  3386. };
  3387. static struct clk_branch gcc_smmu_cfg_clk = {
  3388. .halt_reg = 0x12038,
  3389. .halt_check = BRANCH_HALT_VOTED,
  3390. .clkr = {
  3391. .enable_reg = 0x4500c,
  3392. .enable_mask = BIT(12),
  3393. .hw.init = &(struct clk_init_data){
  3394. .name = "gcc_smmu_cfg_clk",
  3395. .ops = &clk_branch2_ops,
  3396. },
  3397. },
  3398. };
  3399. static struct clk_branch gcc_venus_1_tbu_clk = {
  3400. .halt_reg = 0x1209c,
  3401. .halt_check = BRANCH_HALT_VOTED,
  3402. .clkr = {
  3403. .enable_reg = 0x4500c,
  3404. .enable_mask = BIT(20),
  3405. .hw.init = &(struct clk_init_data){
  3406. .name = "gcc_venus_1_tbu_clk",
  3407. .ops = &clk_branch2_ops,
  3408. },
  3409. },
  3410. };
  3411. static struct clk_branch gcc_venus_tbu_clk = {
  3412. .halt_reg = 0x12014,
  3413. .halt_check = BRANCH_HALT_VOTED,
  3414. .clkr = {
  3415. .enable_reg = 0x4500c,
  3416. .enable_mask = BIT(5),
  3417. .hw.init = &(struct clk_init_data){
  3418. .name = "gcc_venus_tbu_clk",
  3419. .ops = &clk_branch2_ops,
  3420. },
  3421. },
  3422. };
  3423. static struct clk_branch gcc_vfe1_tbu_clk = {
  3424. .halt_reg = 0x12090,
  3425. .halt_check = BRANCH_HALT_VOTED,
  3426. .clkr = {
  3427. .enable_reg = 0x4500c,
  3428. .enable_mask = BIT(17),
  3429. .hw.init = &(struct clk_init_data){
  3430. .name = "gcc_vfe1_tbu_clk",
  3431. .ops = &clk_branch2_ops,
  3432. },
  3433. },
  3434. };
  3435. static struct clk_branch gcc_vfe_tbu_clk = {
  3436. .halt_reg = 0x1203c,
  3437. .halt_check = BRANCH_HALT_VOTED,
  3438. .clkr = {
  3439. .enable_reg = 0x4500c,
  3440. .enable_mask = BIT(9),
  3441. .hw.init = &(struct clk_init_data){
  3442. .name = "gcc_vfe_tbu_clk",
  3443. .ops = &clk_branch2_ops,
  3444. },
  3445. },
  3446. };
  3447. static struct gdsc venus_gdsc = {
  3448. .gdscr = 0x4c018,
  3449. .cxcs = (unsigned int []){ 0x4c024, 0x4c01c },
  3450. .cxc_count = 2,
  3451. .pd = {
  3452. .name = "venus_gdsc",
  3453. },
  3454. .pwrsts = PWRSTS_OFF_ON,
  3455. };
  3456. static struct gdsc venus_core0_gdsc = {
  3457. .gdscr = 0x4c028,
  3458. .cxcs = (unsigned int []){ 0x4c02c },
  3459. .cxc_count = 1,
  3460. .pd = {
  3461. .name = "venus_core0_gdsc",
  3462. },
  3463. .pwrsts = PWRSTS_OFF_ON,
  3464. };
  3465. static struct gdsc venus_core1_gdsc = {
  3466. .gdscr = 0x4c030,
  3467. .pd = {
  3468. .name = "venus_core1_gdsc",
  3469. },
  3470. .pwrsts = PWRSTS_OFF_ON,
  3471. };
  3472. static struct gdsc mdss_gdsc = {
  3473. .gdscr = 0x4d078,
  3474. .cxcs = (unsigned int []){ 0x4d080, 0x4d088 },
  3475. .cxc_count = 2,
  3476. .pd = {
  3477. .name = "mdss_gdsc",
  3478. },
  3479. .pwrsts = PWRSTS_OFF_ON,
  3480. };
  3481. static struct gdsc jpeg_gdsc = {
  3482. .gdscr = 0x5701c,
  3483. .cxcs = (unsigned int []){ 0x57020, 0x57028 },
  3484. .cxc_count = 2,
  3485. .pd = {
  3486. .name = "jpeg_gdsc",
  3487. },
  3488. .pwrsts = PWRSTS_OFF_ON,
  3489. };
  3490. static struct gdsc vfe0_gdsc = {
  3491. .gdscr = 0x58034,
  3492. .cxcs = (unsigned int []){ 0x58038, 0x58048, 0x5600c, 0x58050 },
  3493. .cxc_count = 4,
  3494. .pd = {
  3495. .name = "vfe0_gdsc",
  3496. },
  3497. .pwrsts = PWRSTS_OFF_ON,
  3498. };
  3499. static struct gdsc vfe1_gdsc = {
  3500. .gdscr = 0x5806c,
  3501. .cxcs = (unsigned int []){ 0x5805c, 0x58068, 0x5600c, 0x58074 },
  3502. .cxc_count = 4,
  3503. .pd = {
  3504. .name = "vfe1_gdsc",
  3505. },
  3506. .pwrsts = PWRSTS_OFF_ON,
  3507. };
  3508. static struct gdsc cpp_gdsc = {
  3509. .gdscr = 0x58078,
  3510. .cxcs = (unsigned int []){ 0x5803c, 0x58064 },
  3511. .cxc_count = 2,
  3512. .pd = {
  3513. .name = "cpp_gdsc",
  3514. },
  3515. .pwrsts = PWRSTS_OFF_ON,
  3516. };
  3517. static struct gdsc oxili_cx_gdsc = {
  3518. .gdscr = 0x5904c,
  3519. .cxcs = (unsigned int []){ 0x59020 },
  3520. .cxc_count = 1,
  3521. .pd = {
  3522. .name = "oxili_cx_gdsc",
  3523. },
  3524. .pwrsts = PWRSTS_OFF_ON,
  3525. .flags = VOTABLE,
  3526. };
  3527. static struct gdsc oxili_gx_gdsc = {
  3528. .gdscr = 0x5901c,
  3529. .clamp_io_ctrl = 0x5b00c,
  3530. .cxcs = (unsigned int []){ 0x59000, 0x59024 },
  3531. .cxc_count = 2,
  3532. .pd = {
  3533. .name = "oxili_gx_gdsc",
  3534. },
  3535. .pwrsts = PWRSTS_OFF_ON,
  3536. .supply = "vdd_gfx",
  3537. .flags = CLAMP_IO,
  3538. };
  3539. static struct clk_regmap *gcc_msm8976_clocks[] = {
  3540. [GPLL0] = &gpll0.clkr,
  3541. [GPLL2] = &gpll2.clkr,
  3542. [GPLL3] = &gpll3.clkr,
  3543. [GPLL4] = &gpll4.clkr,
  3544. [GPLL6] = &gpll6.clkr,
  3545. [GPLL0_CLK_SRC] = &gpll0_vote,
  3546. [GPLL2_CLK_SRC] = &gpll2_vote,
  3547. [GPLL3_CLK_SRC] = &gpll3_vote,
  3548. [GPLL4_CLK_SRC] = &gpll4_vote,
  3549. [GPLL6_CLK_SRC] = &gpll6_vote,
  3550. [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
  3551. [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
  3552. [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
  3553. [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
  3554. [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
  3555. [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
  3556. [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
  3557. [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
  3558. [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
  3559. [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
  3560. [GCC_BLSP2_QUP1_I2C_APPS_CLK] = &gcc_blsp2_qup1_i2c_apps_clk.clkr,
  3561. [GCC_BLSP2_QUP1_SPI_APPS_CLK] = &gcc_blsp2_qup1_spi_apps_clk.clkr,
  3562. [GCC_BLSP2_QUP2_I2C_APPS_CLK] = &gcc_blsp2_qup2_i2c_apps_clk.clkr,
  3563. [GCC_BLSP2_QUP2_SPI_APPS_CLK] = &gcc_blsp2_qup2_spi_apps_clk.clkr,
  3564. [GCC_BLSP2_QUP3_I2C_APPS_CLK] = &gcc_blsp2_qup3_i2c_apps_clk.clkr,
  3565. [GCC_BLSP2_QUP3_SPI_APPS_CLK] = &gcc_blsp2_qup3_spi_apps_clk.clkr,
  3566. [GCC_BLSP2_QUP4_I2C_APPS_CLK] = &gcc_blsp2_qup4_i2c_apps_clk.clkr,
  3567. [GCC_BLSP2_QUP4_SPI_APPS_CLK] = &gcc_blsp2_qup4_spi_apps_clk.clkr,
  3568. [GCC_BLSP2_UART1_APPS_CLK] = &gcc_blsp2_uart1_apps_clk.clkr,
  3569. [GCC_BLSP2_UART2_APPS_CLK] = &gcc_blsp2_uart2_apps_clk.clkr,
  3570. [GCC_CAMSS_CCI_AHB_CLK] = &gcc_camss_cci_ahb_clk.clkr,
  3571. [GCC_CAMSS_CCI_CLK] = &gcc_camss_cci_clk.clkr,
  3572. [GCC_CAMSS_CPP_AHB_CLK] = &gcc_camss_cpp_ahb_clk.clkr,
  3573. [GCC_CAMSS_CPP_AXI_CLK] = &gcc_camss_cpp_axi_clk.clkr,
  3574. [GCC_CAMSS_CPP_CLK] = &gcc_camss_cpp_clk.clkr,
  3575. [GCC_CAMSS_CSI0_AHB_CLK] = &gcc_camss_csi0_ahb_clk.clkr,
  3576. [GCC_CAMSS_CSI0_CLK] = &gcc_camss_csi0_clk.clkr,
  3577. [GCC_CAMSS_CSI0PHY_CLK] = &gcc_camss_csi0phy_clk.clkr,
  3578. [GCC_CAMSS_CSI0PIX_CLK] = &gcc_camss_csi0pix_clk.clkr,
  3579. [GCC_CAMSS_CSI0RDI_CLK] = &gcc_camss_csi0rdi_clk.clkr,
  3580. [GCC_CAMSS_CSI1_AHB_CLK] = &gcc_camss_csi1_ahb_clk.clkr,
  3581. [GCC_CAMSS_CSI1_CLK] = &gcc_camss_csi1_clk.clkr,
  3582. [GCC_CAMSS_CSI1PHY_CLK] = &gcc_camss_csi1phy_clk.clkr,
  3583. [GCC_CAMSS_CSI1PIX_CLK] = &gcc_camss_csi1pix_clk.clkr,
  3584. [GCC_CAMSS_CSI1RDI_CLK] = &gcc_camss_csi1rdi_clk.clkr,
  3585. [GCC_CAMSS_CSI2_AHB_CLK] = &gcc_camss_csi2_ahb_clk.clkr,
  3586. [GCC_CAMSS_CSI2_CLK] = &gcc_camss_csi2_clk.clkr,
  3587. [GCC_CAMSS_CSI2PHY_CLK] = &gcc_camss_csi2phy_clk.clkr,
  3588. [GCC_CAMSS_CSI2PIX_CLK] = &gcc_camss_csi2pix_clk.clkr,
  3589. [GCC_CAMSS_CSI2RDI_CLK] = &gcc_camss_csi2rdi_clk.clkr,
  3590. [GCC_CAMSS_CSI_VFE0_CLK] = &gcc_camss_csi_vfe0_clk.clkr,
  3591. [GCC_CAMSS_CSI_VFE1_CLK] = &gcc_camss_csi_vfe1_clk.clkr,
  3592. [GCC_CAMSS_GP0_CLK] = &gcc_camss_gp0_clk.clkr,
  3593. [GCC_CAMSS_GP1_CLK] = &gcc_camss_gp1_clk.clkr,
  3594. [GCC_CAMSS_ISPIF_AHB_CLK] = &gcc_camss_ispif_ahb_clk.clkr,
  3595. [GCC_CAMSS_JPEG0_CLK] = &gcc_camss_jpeg0_clk.clkr,
  3596. [GCC_CAMSS_JPEG_AHB_CLK] = &gcc_camss_jpeg_ahb_clk.clkr,
  3597. [GCC_CAMSS_JPEG_AXI_CLK] = &gcc_camss_jpeg_axi_clk.clkr,
  3598. [GCC_CAMSS_MCLK0_CLK] = &gcc_camss_mclk0_clk.clkr,
  3599. [GCC_CAMSS_MCLK1_CLK] = &gcc_camss_mclk1_clk.clkr,
  3600. [GCC_CAMSS_MCLK2_CLK] = &gcc_camss_mclk2_clk.clkr,
  3601. [GCC_CAMSS_MICRO_AHB_CLK] = &gcc_camss_micro_ahb_clk.clkr,
  3602. [GCC_CAMSS_CSI0PHYTIMER_CLK] = &gcc_camss_csi0phytimer_clk.clkr,
  3603. [GCC_CAMSS_CSI1PHYTIMER_CLK] = &gcc_camss_csi1phytimer_clk.clkr,
  3604. [GCC_CAMSS_AHB_CLK] = &gcc_camss_ahb_clk.clkr,
  3605. [GCC_CAMSS_TOP_AHB_CLK] = &gcc_camss_top_ahb_clk.clkr,
  3606. [GCC_CAMSS_VFE0_CLK] = &gcc_camss_vfe0_clk.clkr,
  3607. [GCC_CAMSS_VFE_AHB_CLK] = &gcc_camss_vfe_ahb_clk.clkr,
  3608. [GCC_CAMSS_VFE_AXI_CLK] = &gcc_camss_vfe_axi_clk.clkr,
  3609. [GCC_CAMSS_VFE1_AHB_CLK] = &gcc_camss_vfe1_ahb_clk.clkr,
  3610. [GCC_CAMSS_VFE1_AXI_CLK] = &gcc_camss_vfe1_axi_clk.clkr,
  3611. [GCC_CAMSS_VFE1_CLK] = &gcc_camss_vfe1_clk.clkr,
  3612. [GCC_DCC_CLK] = &gcc_dcc_clk.clkr,
  3613. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  3614. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  3615. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  3616. [GCC_MDSS_AHB_CLK] = &gcc_mdss_ahb_clk.clkr,
  3617. [GCC_MDSS_AXI_CLK] = &gcc_mdss_axi_clk.clkr,
  3618. [GCC_MDSS_ESC0_CLK] = &gcc_mdss_esc0_clk.clkr,
  3619. [GCC_MDSS_ESC1_CLK] = &gcc_mdss_esc1_clk.clkr,
  3620. [GCC_MDSS_MDP_CLK] = &gcc_mdss_mdp_clk.clkr,
  3621. [GCC_MDSS_VSYNC_CLK] = &gcc_mdss_vsync_clk.clkr,
  3622. [GCC_MSS_CFG_AHB_CLK] = &gcc_mss_cfg_ahb_clk.clkr,
  3623. [GCC_MSS_Q6_BIMC_AXI_CLK] = &gcc_mss_q6_bimc_axi_clk.clkr,
  3624. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  3625. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  3626. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  3627. [GCC_RBCPR_GFX_AHB_CLK] = &gcc_rbcpr_gfx_ahb_clk.clkr,
  3628. [GCC_RBCPR_GFX_CLK] = &gcc_rbcpr_gfx_clk.clkr,
  3629. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  3630. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  3631. [GCC_SDCC1_ICE_CORE_CLK] = &gcc_sdcc1_ice_core_clk.clkr,
  3632. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  3633. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  3634. [GCC_SDCC3_AHB_CLK] = &gcc_sdcc3_ahb_clk.clkr,
  3635. [GCC_SDCC3_APPS_CLK] = &gcc_sdcc3_apps_clk.clkr,
  3636. [GCC_USB2A_PHY_SLEEP_CLK] = &gcc_usb2a_phy_sleep_clk.clkr,
  3637. [GCC_USB_HS_PHY_CFG_AHB_CLK] = &gcc_usb_hs_phy_cfg_ahb_clk.clkr,
  3638. [GCC_USB_FS_AHB_CLK] = &gcc_usb_fs_ahb_clk.clkr,
  3639. [GCC_USB_FS_IC_CLK] = &gcc_usb_fs_ic_clk.clkr,
  3640. [GCC_USB_FS_SYSTEM_CLK] = &gcc_usb_fs_system_clk.clkr,
  3641. [GCC_USB_HS_AHB_CLK] = &gcc_usb_hs_ahb_clk.clkr,
  3642. [GCC_USB_HS_SYSTEM_CLK] = &gcc_usb_hs_system_clk.clkr,
  3643. [GCC_VENUS0_AHB_CLK] = &gcc_venus0_ahb_clk.clkr,
  3644. [GCC_VENUS0_AXI_CLK] = &gcc_venus0_axi_clk.clkr,
  3645. [GCC_VENUS0_CORE0_VCODEC0_CLK] = &gcc_venus0_core0_vcodec0_clk.clkr,
  3646. [GCC_VENUS0_CORE1_VCODEC0_CLK] = &gcc_venus0_core1_vcodec0_clk.clkr,
  3647. [GCC_VENUS0_VCODEC0_CLK] = &gcc_venus0_vcodec0_clk.clkr,
  3648. [GCC_APSS_AHB_CLK] = &gcc_apss_ahb_clk.clkr,
  3649. [GCC_APSS_AXI_CLK] = &gcc_apss_axi_clk.clkr,
  3650. [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
  3651. [GCC_BLSP2_AHB_CLK] = &gcc_blsp2_ahb_clk.clkr,
  3652. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  3653. [GCC_CRYPTO_AHB_CLK] = &gcc_crypto_ahb_clk.clkr,
  3654. [GCC_CRYPTO_AXI_CLK] = &gcc_crypto_axi_clk.clkr,
  3655. [GCC_CRYPTO_CLK] = &gcc_crypto_clk.clkr,
  3656. [GCC_CPP_TBU_CLK] = &gcc_cpp_tbu_clk.clkr,
  3657. [GCC_APSS_TCU_CLK] = &gcc_apss_tcu_clk.clkr,
  3658. [GCC_JPEG_TBU_CLK] = &gcc_jpeg_tbu_clk.clkr,
  3659. [GCC_MDP_RT_TBU_CLK] = &gcc_mdp_rt_tbu_clk.clkr,
  3660. [GCC_MDP_TBU_CLK] = &gcc_mdp_tbu_clk.clkr,
  3661. [GCC_SMMU_CFG_CLK] = &gcc_smmu_cfg_clk.clkr,
  3662. [GCC_VENUS_1_TBU_CLK] = &gcc_venus_1_tbu_clk.clkr,
  3663. [GCC_VENUS_TBU_CLK] = &gcc_venus_tbu_clk.clkr,
  3664. [GCC_VFE1_TBU_CLK] = &gcc_vfe1_tbu_clk.clkr,
  3665. [GCC_VFE_TBU_CLK] = &gcc_vfe_tbu_clk.clkr,
  3666. [GCC_APS_0_CLK] = &gcc_aps_0_clk.clkr,
  3667. [GCC_APS_1_CLK] = &gcc_aps_1_clk.clkr,
  3668. [APS_0_CLK_SRC] = &aps_0_clk_src.clkr,
  3669. [APS_1_CLK_SRC] = &aps_1_clk_src.clkr,
  3670. [APSS_AHB_CLK_SRC] = &apss_ahb_clk_src.clkr,
  3671. [BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
  3672. [BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
  3673. [BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
  3674. [BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
  3675. [BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
  3676. [BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
  3677. [BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
  3678. [BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
  3679. [BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
  3680. [BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
  3681. [BLSP2_QUP1_I2C_APPS_CLK_SRC] = &blsp2_qup1_i2c_apps_clk_src.clkr,
  3682. [BLSP2_QUP1_SPI_APPS_CLK_SRC] = &blsp2_qup1_spi_apps_clk_src.clkr,
  3683. [BLSP2_QUP2_I2C_APPS_CLK_SRC] = &blsp2_qup2_i2c_apps_clk_src.clkr,
  3684. [BLSP2_QUP2_SPI_APPS_CLK_SRC] = &blsp2_qup2_spi_apps_clk_src.clkr,
  3685. [BLSP2_QUP3_I2C_APPS_CLK_SRC] = &blsp2_qup3_i2c_apps_clk_src.clkr,
  3686. [BLSP2_QUP3_SPI_APPS_CLK_SRC] = &blsp2_qup3_spi_apps_clk_src.clkr,
  3687. [BLSP2_QUP4_I2C_APPS_CLK_SRC] = &blsp2_qup4_i2c_apps_clk_src.clkr,
  3688. [BLSP2_QUP4_SPI_APPS_CLK_SRC] = &blsp2_qup4_spi_apps_clk_src.clkr,
  3689. [BLSP2_UART1_APPS_CLK_SRC] = &blsp2_uart1_apps_clk_src.clkr,
  3690. [BLSP2_UART2_APPS_CLK_SRC] = &blsp2_uart2_apps_clk_src.clkr,
  3691. [CCI_CLK_SRC] = &cci_clk_src.clkr,
  3692. [CPP_CLK_SRC] = &cpp_clk_src.clkr,
  3693. [CSI0_CLK_SRC] = &csi0_clk_src.clkr,
  3694. [CSI1_CLK_SRC] = &csi1_clk_src.clkr,
  3695. [CSI2_CLK_SRC] = &csi2_clk_src.clkr,
  3696. [CAMSS_GP0_CLK_SRC] = &camss_gp0_clk_src.clkr,
  3697. [CAMSS_GP1_CLK_SRC] = &camss_gp1_clk_src.clkr,
  3698. [JPEG0_CLK_SRC] = &jpeg0_clk_src.clkr,
  3699. [MCLK0_CLK_SRC] = &mclk0_clk_src.clkr,
  3700. [MCLK1_CLK_SRC] = &mclk1_clk_src.clkr,
  3701. [MCLK2_CLK_SRC] = &mclk2_clk_src.clkr,
  3702. [CSI0PHYTIMER_CLK_SRC] = &csi0phytimer_clk_src.clkr,
  3703. [CSI1PHYTIMER_CLK_SRC] = &csi1phytimer_clk_src.clkr,
  3704. [CAMSS_TOP_AHB_CLK_SRC] = &camss_top_ahb_clk_src.clkr,
  3705. [VFE0_CLK_SRC] = &vfe0_clk_src.clkr,
  3706. [VFE1_CLK_SRC] = &vfe1_clk_src.clkr,
  3707. [CRYPTO_CLK_SRC] = &crypto_clk_src.clkr,
  3708. [GP1_CLK_SRC] = &gp1_clk_src.clkr,
  3709. [GP2_CLK_SRC] = &gp2_clk_src.clkr,
  3710. [GP3_CLK_SRC] = &gp3_clk_src.clkr,
  3711. [ESC0_CLK_SRC] = &esc0_clk_src.clkr,
  3712. [ESC1_CLK_SRC] = &esc1_clk_src.clkr,
  3713. [MDP_CLK_SRC] = &mdp_clk_src.clkr,
  3714. [VSYNC_CLK_SRC] = &vsync_clk_src.clkr,
  3715. [PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
  3716. [RBCPR_GFX_CLK_SRC] = &rbcpr_gfx_clk_src.clkr,
  3717. [SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
  3718. [SDCC1_ICE_CORE_CLK_SRC] = &sdcc1_ice_core_clk_src.clkr,
  3719. [SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
  3720. [SDCC3_APPS_CLK_SRC] = &sdcc3_apps_clk_src.clkr,
  3721. [USB_FS_IC_CLK_SRC] = &usb_fs_ic_clk_src.clkr,
  3722. [USB_FS_SYSTEM_CLK_SRC] = &usb_fs_system_clk_src.clkr,
  3723. [USB_HS_SYSTEM_CLK_SRC] = &usb_hs_system_clk_src.clkr,
  3724. [VCODEC0_CLK_SRC] = &vcodec0_clk_src.clkr,
  3725. [GCC_MDSS_BYTE0_CLK_SRC] = &byte0_clk_src.clkr,
  3726. [GCC_MDSS_BYTE1_CLK_SRC] = &byte1_clk_src.clkr,
  3727. [GCC_MDSS_BYTE0_CLK] = &gcc_mdss_byte0_clk.clkr,
  3728. [GCC_MDSS_BYTE1_CLK] = &gcc_mdss_byte1_clk.clkr,
  3729. [GCC_MDSS_PCLK0_CLK_SRC] = &pclk0_clk_src.clkr,
  3730. [GCC_MDSS_PCLK1_CLK_SRC] = &pclk1_clk_src.clkr,
  3731. [GCC_MDSS_PCLK0_CLK] = &gcc_mdss_pclk0_clk.clkr,
  3732. [GCC_MDSS_PCLK1_CLK] = &gcc_mdss_pclk1_clk.clkr,
  3733. [GCC_GFX3D_CLK_SRC] = &gfx3d_clk_src.clkr,
  3734. [GCC_GFX3D_OXILI_CLK] = &gcc_oxili_gfx3d_clk.clkr,
  3735. [GCC_GFX3D_BIMC_CLK] = &gcc_bimc_gfx_clk.clkr,
  3736. [GCC_GFX3D_OXILI_AHB_CLK] = &gcc_oxili_ahb_clk.clkr,
  3737. [GCC_GFX3D_OXILI_AON_CLK] = &gcc_oxili_aon_clk.clkr,
  3738. [GCC_GFX3D_OXILI_GMEM_CLK] = &gcc_oxili_gmem_clk.clkr,
  3739. [GCC_GFX3D_OXILI_TIMER_CLK] = &gcc_oxili_timer_clk.clkr,
  3740. [GCC_GFX3D_TBU0_CLK] = &gcc_gfx_tbu_clk.clkr,
  3741. [GCC_GFX3D_TBU1_CLK] = &gcc_gfx_1_tbu_clk.clkr,
  3742. [GCC_GFX3D_TCU_CLK] = &gcc_gfx_tcu_clk.clkr,
  3743. [GCC_GFX3D_GTCU_AHB_CLK] = &gcc_gtcu_ahb_clk.clkr,
  3744. };
  3745. static const struct qcom_reset_map gcc_msm8976_resets[] = {
  3746. [RST_CAMSS_MICRO_BCR] = { 0x56008 },
  3747. [RST_USB_HS_BCR] = { 0x41000 },
  3748. [RST_QUSB2_PHY_BCR] = { 0x4103c },
  3749. [RST_USB2_HS_PHY_ONLY_BCR] = { 0x41034 },
  3750. [RST_USB_HS_PHY_CFG_AHB_BCR] = { 0x41038 },
  3751. [RST_USB_FS_BCR] = { 0x3f000 },
  3752. [RST_CAMSS_CSI1PIX_BCR] = { 0x4f054 },
  3753. [RST_CAMSS_CSI_VFE1_BCR] = { 0x58070 },
  3754. [RST_CAMSS_VFE1_BCR] = { 0x5807c },
  3755. [RST_CAMSS_CPP_BCR] = { 0x58080 },
  3756. [RST_MSS_BCR] = { 0x71000 },
  3757. };
  3758. static struct gdsc *gcc_msm8976_gdscs[] = {
  3759. [VENUS_GDSC] = &venus_gdsc,
  3760. [VENUS_CORE0_GDSC] = &venus_core0_gdsc,
  3761. [VENUS_CORE1_GDSC] = &venus_core1_gdsc,
  3762. [MDSS_GDSC] = &mdss_gdsc,
  3763. [JPEG_GDSC] = &jpeg_gdsc,
  3764. [VFE0_GDSC] = &vfe0_gdsc,
  3765. [VFE1_GDSC] = &vfe1_gdsc,
  3766. [CPP_GDSC] = &cpp_gdsc,
  3767. [OXILI_GX_GDSC] = &oxili_gx_gdsc,
  3768. [OXILI_CX_GDSC] = &oxili_cx_gdsc,
  3769. };
  3770. static const struct regmap_config gcc_msm8976_regmap_config = {
  3771. .reg_bits = 32,
  3772. .reg_stride = 4,
  3773. .val_bits = 32,
  3774. .max_register = 0x7fffc,
  3775. .fast_io = true,
  3776. };
  3777. static const struct qcom_cc_desc gcc_msm8976_desc = {
  3778. .config = &gcc_msm8976_regmap_config,
  3779. .clks = gcc_msm8976_clocks,
  3780. .num_clks = ARRAY_SIZE(gcc_msm8976_clocks),
  3781. .resets = gcc_msm8976_resets,
  3782. .num_resets = ARRAY_SIZE(gcc_msm8976_resets),
  3783. .gdscs = gcc_msm8976_gdscs,
  3784. .num_gdscs = ARRAY_SIZE(gcc_msm8976_gdscs),
  3785. };
  3786. static const struct of_device_id gcc_msm8976_match_table[] = {
  3787. { .compatible = "qcom,gcc-msm8976" }, /* Also valid for 8x56 */
  3788. { .compatible = "qcom,gcc-msm8976-v1.1" },
  3789. { }
  3790. };
  3791. MODULE_DEVICE_TABLE(of, gcc_msm8976_match_table);
  3792. static int gcc_msm8976_probe(struct platform_device *pdev)
  3793. {
  3794. struct regmap *regmap;
  3795. int ret;
  3796. if (of_device_is_compatible(pdev->dev.of_node, "qcom,gcc-msm8976-v1.1")) {
  3797. sdcc1_apps_clk_src.parent_map = gcc_parent_map_v1_1;
  3798. sdcc1_apps_clk_src.freq_tbl = ftbl_sdcc1_8976_v1_1_apps_clk_src;
  3799. sdcc1_apps_clk_src.clkr.hw.init = &sdcc1_apps_clk_src_8976v1_1_init;
  3800. }
  3801. regmap = qcom_cc_map(pdev, &gcc_msm8976_desc);
  3802. if (IS_ERR(regmap))
  3803. return PTR_ERR(regmap);
  3804. /* Set Sleep and Wakeup cycles to 0 for GMEM clock */
  3805. ret = regmap_update_bits(regmap, gcc_oxili_gmem_clk.clkr.enable_reg, 0xff0, 0);
  3806. if (ret)
  3807. return ret;
  3808. clk_pll_configure_sr_hpm_lp(&gpll3, regmap, &gpll3_config, true);
  3809. /* Enable AUX2 clock for APSS */
  3810. ret = regmap_update_bits(regmap, 0x60000, BIT(2), BIT(2));
  3811. if (ret)
  3812. return ret;
  3813. /* Set Sleep cycles to 0 for OXILI clock */
  3814. ret = regmap_update_bits(regmap, gcc_oxili_gfx3d_clk.clkr.enable_reg, 0xf0, 0);
  3815. if (ret)
  3816. return ret;
  3817. return qcom_cc_really_probe(pdev, &gcc_msm8976_desc, regmap);
  3818. }
  3819. static struct platform_driver gcc_msm8976_driver = {
  3820. .probe = gcc_msm8976_probe,
  3821. .driver = {
  3822. .name = "qcom,gcc-msm8976",
  3823. .of_match_table = gcc_msm8976_match_table,
  3824. },
  3825. };
  3826. static int __init gcc_msm8976_init(void)
  3827. {
  3828. return platform_driver_register(&gcc_msm8976_driver);
  3829. }
  3830. core_initcall(gcc_msm8976_init);
  3831. static void __exit gcc_msm8976_exit(void)
  3832. {
  3833. platform_driver_unregister(&gcc_msm8976_driver);
  3834. }
  3835. module_exit(gcc_msm8976_exit);
  3836. MODULE_AUTHOR("AngeloGioacchino Del Regno <[email protected]>");
  3837. MODULE_LICENSE("GPL v2");