gcc-msm8974.c 74 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2013, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/kernel.h>
  6. #include <linux/bitops.h>
  7. #include <linux/err.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/module.h>
  10. #include <linux/of.h>
  11. #include <linux/of_device.h>
  12. #include <linux/clk-provider.h>
  13. #include <linux/regmap.h>
  14. #include <linux/reset-controller.h>
  15. #include <dt-bindings/clock/qcom,gcc-msm8974.h>
  16. #include <dt-bindings/reset/qcom,gcc-msm8974.h>
  17. #include "common.h"
  18. #include "clk-regmap.h"
  19. #include "clk-pll.h"
  20. #include "clk-rcg.h"
  21. #include "clk-branch.h"
  22. #include "reset.h"
  23. #include "gdsc.h"
  24. enum {
  25. P_XO,
  26. P_GPLL0,
  27. P_GPLL1,
  28. P_GPLL4,
  29. };
  30. static const struct parent_map gcc_xo_gpll0_map[] = {
  31. { P_XO, 0 },
  32. { P_GPLL0, 1 }
  33. };
  34. static const char * const gcc_xo_gpll0[] = {
  35. "xo",
  36. "gpll0_vote",
  37. };
  38. static const struct parent_map gcc_xo_gpll0_gpll4_map[] = {
  39. { P_XO, 0 },
  40. { P_GPLL0, 1 },
  41. { P_GPLL4, 5 }
  42. };
  43. static const char * const gcc_xo_gpll0_gpll4[] = {
  44. "xo",
  45. "gpll0_vote",
  46. "gpll4_vote",
  47. };
  48. static struct clk_pll gpll0 = {
  49. .l_reg = 0x0004,
  50. .m_reg = 0x0008,
  51. .n_reg = 0x000c,
  52. .config_reg = 0x0014,
  53. .mode_reg = 0x0000,
  54. .status_reg = 0x001c,
  55. .status_bit = 17,
  56. .clkr.hw.init = &(struct clk_init_data){
  57. .name = "gpll0",
  58. .parent_names = (const char *[]){ "xo" },
  59. .num_parents = 1,
  60. .ops = &clk_pll_ops,
  61. },
  62. };
  63. static struct clk_regmap gpll0_vote = {
  64. .enable_reg = 0x1480,
  65. .enable_mask = BIT(0),
  66. .hw.init = &(struct clk_init_data){
  67. .name = "gpll0_vote",
  68. .parent_names = (const char *[]){ "gpll0" },
  69. .num_parents = 1,
  70. .ops = &clk_pll_vote_ops,
  71. },
  72. };
  73. static struct clk_rcg2 config_noc_clk_src = {
  74. .cmd_rcgr = 0x0150,
  75. .hid_width = 5,
  76. .parent_map = gcc_xo_gpll0_map,
  77. .clkr.hw.init = &(struct clk_init_data){
  78. .name = "config_noc_clk_src",
  79. .parent_names = gcc_xo_gpll0,
  80. .num_parents = 2,
  81. .ops = &clk_rcg2_ops,
  82. },
  83. };
  84. static struct clk_rcg2 periph_noc_clk_src = {
  85. .cmd_rcgr = 0x0190,
  86. .hid_width = 5,
  87. .parent_map = gcc_xo_gpll0_map,
  88. .clkr.hw.init = &(struct clk_init_data){
  89. .name = "periph_noc_clk_src",
  90. .parent_names = gcc_xo_gpll0,
  91. .num_parents = 2,
  92. .ops = &clk_rcg2_ops,
  93. },
  94. };
  95. static struct clk_rcg2 system_noc_clk_src = {
  96. .cmd_rcgr = 0x0120,
  97. .hid_width = 5,
  98. .parent_map = gcc_xo_gpll0_map,
  99. .clkr.hw.init = &(struct clk_init_data){
  100. .name = "system_noc_clk_src",
  101. .parent_names = gcc_xo_gpll0,
  102. .num_parents = 2,
  103. .ops = &clk_rcg2_ops,
  104. },
  105. };
  106. static struct clk_pll gpll1 = {
  107. .l_reg = 0x0044,
  108. .m_reg = 0x0048,
  109. .n_reg = 0x004c,
  110. .config_reg = 0x0054,
  111. .mode_reg = 0x0040,
  112. .status_reg = 0x005c,
  113. .status_bit = 17,
  114. .clkr.hw.init = &(struct clk_init_data){
  115. .name = "gpll1",
  116. .parent_names = (const char *[]){ "xo" },
  117. .num_parents = 1,
  118. .ops = &clk_pll_ops,
  119. },
  120. };
  121. static struct clk_regmap gpll1_vote = {
  122. .enable_reg = 0x1480,
  123. .enable_mask = BIT(1),
  124. .hw.init = &(struct clk_init_data){
  125. .name = "gpll1_vote",
  126. .parent_names = (const char *[]){ "gpll1" },
  127. .num_parents = 1,
  128. .ops = &clk_pll_vote_ops,
  129. },
  130. };
  131. static struct clk_pll gpll4 = {
  132. .l_reg = 0x1dc4,
  133. .m_reg = 0x1dc8,
  134. .n_reg = 0x1dcc,
  135. .config_reg = 0x1dd4,
  136. .mode_reg = 0x1dc0,
  137. .status_reg = 0x1ddc,
  138. .status_bit = 17,
  139. .clkr.hw.init = &(struct clk_init_data){
  140. .name = "gpll4",
  141. .parent_names = (const char *[]){ "xo" },
  142. .num_parents = 1,
  143. .ops = &clk_pll_ops,
  144. },
  145. };
  146. static struct clk_regmap gpll4_vote = {
  147. .enable_reg = 0x1480,
  148. .enable_mask = BIT(4),
  149. .hw.init = &(struct clk_init_data){
  150. .name = "gpll4_vote",
  151. .parent_names = (const char *[]){ "gpll4" },
  152. .num_parents = 1,
  153. .ops = &clk_pll_vote_ops,
  154. },
  155. };
  156. static const struct freq_tbl ftbl_gcc_usb30_master_clk[] = {
  157. F(125000000, P_GPLL0, 1, 5, 24),
  158. { }
  159. };
  160. static struct clk_rcg2 usb30_master_clk_src = {
  161. .cmd_rcgr = 0x03d4,
  162. .mnd_width = 8,
  163. .hid_width = 5,
  164. .parent_map = gcc_xo_gpll0_map,
  165. .freq_tbl = ftbl_gcc_usb30_master_clk,
  166. .clkr.hw.init = &(struct clk_init_data){
  167. .name = "usb30_master_clk_src",
  168. .parent_names = gcc_xo_gpll0,
  169. .num_parents = 2,
  170. .ops = &clk_rcg2_ops,
  171. },
  172. };
  173. static const struct freq_tbl ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk[] = {
  174. F(19200000, P_XO, 1, 0, 0),
  175. F(37500000, P_GPLL0, 16, 0, 0),
  176. F(50000000, P_GPLL0, 12, 0, 0),
  177. { }
  178. };
  179. static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
  180. .cmd_rcgr = 0x0660,
  181. .hid_width = 5,
  182. .parent_map = gcc_xo_gpll0_map,
  183. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  184. .clkr.hw.init = &(struct clk_init_data){
  185. .name = "blsp1_qup1_i2c_apps_clk_src",
  186. .parent_names = gcc_xo_gpll0,
  187. .num_parents = 2,
  188. .ops = &clk_rcg2_ops,
  189. },
  190. };
  191. static const struct freq_tbl ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk[] = {
  192. F(960000, P_XO, 10, 1, 2),
  193. F(4800000, P_XO, 4, 0, 0),
  194. F(9600000, P_XO, 2, 0, 0),
  195. F(15000000, P_GPLL0, 10, 1, 4),
  196. F(19200000, P_XO, 1, 0, 0),
  197. F(25000000, P_GPLL0, 12, 1, 2),
  198. F(50000000, P_GPLL0, 12, 0, 0),
  199. { }
  200. };
  201. static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
  202. .cmd_rcgr = 0x064c,
  203. .mnd_width = 8,
  204. .hid_width = 5,
  205. .parent_map = gcc_xo_gpll0_map,
  206. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  207. .clkr.hw.init = &(struct clk_init_data){
  208. .name = "blsp1_qup1_spi_apps_clk_src",
  209. .parent_names = gcc_xo_gpll0,
  210. .num_parents = 2,
  211. .ops = &clk_rcg2_ops,
  212. },
  213. };
  214. static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
  215. .cmd_rcgr = 0x06e0,
  216. .hid_width = 5,
  217. .parent_map = gcc_xo_gpll0_map,
  218. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  219. .clkr.hw.init = &(struct clk_init_data){
  220. .name = "blsp1_qup2_i2c_apps_clk_src",
  221. .parent_names = gcc_xo_gpll0,
  222. .num_parents = 2,
  223. .ops = &clk_rcg2_ops,
  224. },
  225. };
  226. static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
  227. .cmd_rcgr = 0x06cc,
  228. .mnd_width = 8,
  229. .hid_width = 5,
  230. .parent_map = gcc_xo_gpll0_map,
  231. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  232. .clkr.hw.init = &(struct clk_init_data){
  233. .name = "blsp1_qup2_spi_apps_clk_src",
  234. .parent_names = gcc_xo_gpll0,
  235. .num_parents = 2,
  236. .ops = &clk_rcg2_ops,
  237. },
  238. };
  239. static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
  240. .cmd_rcgr = 0x0760,
  241. .hid_width = 5,
  242. .parent_map = gcc_xo_gpll0_map,
  243. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  244. .clkr.hw.init = &(struct clk_init_data){
  245. .name = "blsp1_qup3_i2c_apps_clk_src",
  246. .parent_names = gcc_xo_gpll0,
  247. .num_parents = 2,
  248. .ops = &clk_rcg2_ops,
  249. },
  250. };
  251. static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
  252. .cmd_rcgr = 0x074c,
  253. .mnd_width = 8,
  254. .hid_width = 5,
  255. .parent_map = gcc_xo_gpll0_map,
  256. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  257. .clkr.hw.init = &(struct clk_init_data){
  258. .name = "blsp1_qup3_spi_apps_clk_src",
  259. .parent_names = gcc_xo_gpll0,
  260. .num_parents = 2,
  261. .ops = &clk_rcg2_ops,
  262. },
  263. };
  264. static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
  265. .cmd_rcgr = 0x07e0,
  266. .hid_width = 5,
  267. .parent_map = gcc_xo_gpll0_map,
  268. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  269. .clkr.hw.init = &(struct clk_init_data){
  270. .name = "blsp1_qup4_i2c_apps_clk_src",
  271. .parent_names = gcc_xo_gpll0,
  272. .num_parents = 2,
  273. .ops = &clk_rcg2_ops,
  274. },
  275. };
  276. static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
  277. .cmd_rcgr = 0x07cc,
  278. .mnd_width = 8,
  279. .hid_width = 5,
  280. .parent_map = gcc_xo_gpll0_map,
  281. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  282. .clkr.hw.init = &(struct clk_init_data){
  283. .name = "blsp1_qup4_spi_apps_clk_src",
  284. .parent_names = gcc_xo_gpll0,
  285. .num_parents = 2,
  286. .ops = &clk_rcg2_ops,
  287. },
  288. };
  289. static struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = {
  290. .cmd_rcgr = 0x0860,
  291. .hid_width = 5,
  292. .parent_map = gcc_xo_gpll0_map,
  293. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  294. .clkr.hw.init = &(struct clk_init_data){
  295. .name = "blsp1_qup5_i2c_apps_clk_src",
  296. .parent_names = gcc_xo_gpll0,
  297. .num_parents = 2,
  298. .ops = &clk_rcg2_ops,
  299. },
  300. };
  301. static struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = {
  302. .cmd_rcgr = 0x084c,
  303. .mnd_width = 8,
  304. .hid_width = 5,
  305. .parent_map = gcc_xo_gpll0_map,
  306. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  307. .clkr.hw.init = &(struct clk_init_data){
  308. .name = "blsp1_qup5_spi_apps_clk_src",
  309. .parent_names = gcc_xo_gpll0,
  310. .num_parents = 2,
  311. .ops = &clk_rcg2_ops,
  312. },
  313. };
  314. static struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = {
  315. .cmd_rcgr = 0x08e0,
  316. .hid_width = 5,
  317. .parent_map = gcc_xo_gpll0_map,
  318. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  319. .clkr.hw.init = &(struct clk_init_data){
  320. .name = "blsp1_qup6_i2c_apps_clk_src",
  321. .parent_names = gcc_xo_gpll0,
  322. .num_parents = 2,
  323. .ops = &clk_rcg2_ops,
  324. },
  325. };
  326. static struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = {
  327. .cmd_rcgr = 0x08cc,
  328. .mnd_width = 8,
  329. .hid_width = 5,
  330. .parent_map = gcc_xo_gpll0_map,
  331. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  332. .clkr.hw.init = &(struct clk_init_data){
  333. .name = "blsp1_qup6_spi_apps_clk_src",
  334. .parent_names = gcc_xo_gpll0,
  335. .num_parents = 2,
  336. .ops = &clk_rcg2_ops,
  337. },
  338. };
  339. static const struct freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] = {
  340. F(3686400, P_GPLL0, 1, 96, 15625),
  341. F(7372800, P_GPLL0, 1, 192, 15625),
  342. F(14745600, P_GPLL0, 1, 384, 15625),
  343. F(16000000, P_GPLL0, 5, 2, 15),
  344. F(19200000, P_XO, 1, 0, 0),
  345. F(24000000, P_GPLL0, 5, 1, 5),
  346. F(32000000, P_GPLL0, 1, 4, 75),
  347. F(40000000, P_GPLL0, 15, 0, 0),
  348. F(46400000, P_GPLL0, 1, 29, 375),
  349. F(48000000, P_GPLL0, 12.5, 0, 0),
  350. F(51200000, P_GPLL0, 1, 32, 375),
  351. F(56000000, P_GPLL0, 1, 7, 75),
  352. F(58982400, P_GPLL0, 1, 1536, 15625),
  353. F(60000000, P_GPLL0, 10, 0, 0),
  354. F(63160000, P_GPLL0, 9.5, 0, 0),
  355. { }
  356. };
  357. static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
  358. .cmd_rcgr = 0x068c,
  359. .mnd_width = 16,
  360. .hid_width = 5,
  361. .parent_map = gcc_xo_gpll0_map,
  362. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  363. .clkr.hw.init = &(struct clk_init_data){
  364. .name = "blsp1_uart1_apps_clk_src",
  365. .parent_names = gcc_xo_gpll0,
  366. .num_parents = 2,
  367. .ops = &clk_rcg2_ops,
  368. },
  369. };
  370. static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
  371. .cmd_rcgr = 0x070c,
  372. .mnd_width = 16,
  373. .hid_width = 5,
  374. .parent_map = gcc_xo_gpll0_map,
  375. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  376. .clkr.hw.init = &(struct clk_init_data){
  377. .name = "blsp1_uart2_apps_clk_src",
  378. .parent_names = gcc_xo_gpll0,
  379. .num_parents = 2,
  380. .ops = &clk_rcg2_ops,
  381. },
  382. };
  383. static struct clk_rcg2 blsp1_uart3_apps_clk_src = {
  384. .cmd_rcgr = 0x078c,
  385. .mnd_width = 16,
  386. .hid_width = 5,
  387. .parent_map = gcc_xo_gpll0_map,
  388. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  389. .clkr.hw.init = &(struct clk_init_data){
  390. .name = "blsp1_uart3_apps_clk_src",
  391. .parent_names = gcc_xo_gpll0,
  392. .num_parents = 2,
  393. .ops = &clk_rcg2_ops,
  394. },
  395. };
  396. static struct clk_rcg2 blsp1_uart4_apps_clk_src = {
  397. .cmd_rcgr = 0x080c,
  398. .mnd_width = 16,
  399. .hid_width = 5,
  400. .parent_map = gcc_xo_gpll0_map,
  401. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  402. .clkr.hw.init = &(struct clk_init_data){
  403. .name = "blsp1_uart4_apps_clk_src",
  404. .parent_names = gcc_xo_gpll0,
  405. .num_parents = 2,
  406. .ops = &clk_rcg2_ops,
  407. },
  408. };
  409. static struct clk_rcg2 blsp1_uart5_apps_clk_src = {
  410. .cmd_rcgr = 0x088c,
  411. .mnd_width = 16,
  412. .hid_width = 5,
  413. .parent_map = gcc_xo_gpll0_map,
  414. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  415. .clkr.hw.init = &(struct clk_init_data){
  416. .name = "blsp1_uart5_apps_clk_src",
  417. .parent_names = gcc_xo_gpll0,
  418. .num_parents = 2,
  419. .ops = &clk_rcg2_ops,
  420. },
  421. };
  422. static struct clk_rcg2 blsp1_uart6_apps_clk_src = {
  423. .cmd_rcgr = 0x090c,
  424. .mnd_width = 16,
  425. .hid_width = 5,
  426. .parent_map = gcc_xo_gpll0_map,
  427. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  428. .clkr.hw.init = &(struct clk_init_data){
  429. .name = "blsp1_uart6_apps_clk_src",
  430. .parent_names = gcc_xo_gpll0,
  431. .num_parents = 2,
  432. .ops = &clk_rcg2_ops,
  433. },
  434. };
  435. static struct clk_rcg2 blsp2_qup1_i2c_apps_clk_src = {
  436. .cmd_rcgr = 0x09a0,
  437. .hid_width = 5,
  438. .parent_map = gcc_xo_gpll0_map,
  439. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  440. .clkr.hw.init = &(struct clk_init_data){
  441. .name = "blsp2_qup1_i2c_apps_clk_src",
  442. .parent_names = gcc_xo_gpll0,
  443. .num_parents = 2,
  444. .ops = &clk_rcg2_ops,
  445. },
  446. };
  447. static struct clk_rcg2 blsp2_qup1_spi_apps_clk_src = {
  448. .cmd_rcgr = 0x098c,
  449. .mnd_width = 8,
  450. .hid_width = 5,
  451. .parent_map = gcc_xo_gpll0_map,
  452. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  453. .clkr.hw.init = &(struct clk_init_data){
  454. .name = "blsp2_qup1_spi_apps_clk_src",
  455. .parent_names = gcc_xo_gpll0,
  456. .num_parents = 2,
  457. .ops = &clk_rcg2_ops,
  458. },
  459. };
  460. static struct clk_rcg2 blsp2_qup2_i2c_apps_clk_src = {
  461. .cmd_rcgr = 0x0a20,
  462. .hid_width = 5,
  463. .parent_map = gcc_xo_gpll0_map,
  464. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  465. .clkr.hw.init = &(struct clk_init_data){
  466. .name = "blsp2_qup2_i2c_apps_clk_src",
  467. .parent_names = gcc_xo_gpll0,
  468. .num_parents = 2,
  469. .ops = &clk_rcg2_ops,
  470. },
  471. };
  472. static struct clk_rcg2 blsp2_qup2_spi_apps_clk_src = {
  473. .cmd_rcgr = 0x0a0c,
  474. .mnd_width = 8,
  475. .hid_width = 5,
  476. .parent_map = gcc_xo_gpll0_map,
  477. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  478. .clkr.hw.init = &(struct clk_init_data){
  479. .name = "blsp2_qup2_spi_apps_clk_src",
  480. .parent_names = gcc_xo_gpll0,
  481. .num_parents = 2,
  482. .ops = &clk_rcg2_ops,
  483. },
  484. };
  485. static struct clk_rcg2 blsp2_qup3_i2c_apps_clk_src = {
  486. .cmd_rcgr = 0x0aa0,
  487. .hid_width = 5,
  488. .parent_map = gcc_xo_gpll0_map,
  489. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  490. .clkr.hw.init = &(struct clk_init_data){
  491. .name = "blsp2_qup3_i2c_apps_clk_src",
  492. .parent_names = gcc_xo_gpll0,
  493. .num_parents = 2,
  494. .ops = &clk_rcg2_ops,
  495. },
  496. };
  497. static struct clk_rcg2 blsp2_qup3_spi_apps_clk_src = {
  498. .cmd_rcgr = 0x0a8c,
  499. .mnd_width = 8,
  500. .hid_width = 5,
  501. .parent_map = gcc_xo_gpll0_map,
  502. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  503. .clkr.hw.init = &(struct clk_init_data){
  504. .name = "blsp2_qup3_spi_apps_clk_src",
  505. .parent_names = gcc_xo_gpll0,
  506. .num_parents = 2,
  507. .ops = &clk_rcg2_ops,
  508. },
  509. };
  510. static struct clk_rcg2 blsp2_qup4_i2c_apps_clk_src = {
  511. .cmd_rcgr = 0x0b20,
  512. .hid_width = 5,
  513. .parent_map = gcc_xo_gpll0_map,
  514. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  515. .clkr.hw.init = &(struct clk_init_data){
  516. .name = "blsp2_qup4_i2c_apps_clk_src",
  517. .parent_names = gcc_xo_gpll0,
  518. .num_parents = 2,
  519. .ops = &clk_rcg2_ops,
  520. },
  521. };
  522. static struct clk_rcg2 blsp2_qup4_spi_apps_clk_src = {
  523. .cmd_rcgr = 0x0b0c,
  524. .mnd_width = 8,
  525. .hid_width = 5,
  526. .parent_map = gcc_xo_gpll0_map,
  527. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  528. .clkr.hw.init = &(struct clk_init_data){
  529. .name = "blsp2_qup4_spi_apps_clk_src",
  530. .parent_names = gcc_xo_gpll0,
  531. .num_parents = 2,
  532. .ops = &clk_rcg2_ops,
  533. },
  534. };
  535. static struct clk_rcg2 blsp2_qup5_i2c_apps_clk_src = {
  536. .cmd_rcgr = 0x0ba0,
  537. .hid_width = 5,
  538. .parent_map = gcc_xo_gpll0_map,
  539. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  540. .clkr.hw.init = &(struct clk_init_data){
  541. .name = "blsp2_qup5_i2c_apps_clk_src",
  542. .parent_names = gcc_xo_gpll0,
  543. .num_parents = 2,
  544. .ops = &clk_rcg2_ops,
  545. },
  546. };
  547. static struct clk_rcg2 blsp2_qup5_spi_apps_clk_src = {
  548. .cmd_rcgr = 0x0b8c,
  549. .mnd_width = 8,
  550. .hid_width = 5,
  551. .parent_map = gcc_xo_gpll0_map,
  552. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  553. .clkr.hw.init = &(struct clk_init_data){
  554. .name = "blsp2_qup5_spi_apps_clk_src",
  555. .parent_names = gcc_xo_gpll0,
  556. .num_parents = 2,
  557. .ops = &clk_rcg2_ops,
  558. },
  559. };
  560. static struct clk_rcg2 blsp2_qup6_i2c_apps_clk_src = {
  561. .cmd_rcgr = 0x0c20,
  562. .hid_width = 5,
  563. .parent_map = gcc_xo_gpll0_map,
  564. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  565. .clkr.hw.init = &(struct clk_init_data){
  566. .name = "blsp2_qup6_i2c_apps_clk_src",
  567. .parent_names = gcc_xo_gpll0,
  568. .num_parents = 2,
  569. .ops = &clk_rcg2_ops,
  570. },
  571. };
  572. static struct clk_rcg2 blsp2_qup6_spi_apps_clk_src = {
  573. .cmd_rcgr = 0x0c0c,
  574. .mnd_width = 8,
  575. .hid_width = 5,
  576. .parent_map = gcc_xo_gpll0_map,
  577. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  578. .clkr.hw.init = &(struct clk_init_data){
  579. .name = "blsp2_qup6_spi_apps_clk_src",
  580. .parent_names = gcc_xo_gpll0,
  581. .num_parents = 2,
  582. .ops = &clk_rcg2_ops,
  583. },
  584. };
  585. static struct clk_rcg2 blsp2_uart1_apps_clk_src = {
  586. .cmd_rcgr = 0x09cc,
  587. .mnd_width = 16,
  588. .hid_width = 5,
  589. .parent_map = gcc_xo_gpll0_map,
  590. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  591. .clkr.hw.init = &(struct clk_init_data){
  592. .name = "blsp2_uart1_apps_clk_src",
  593. .parent_names = gcc_xo_gpll0,
  594. .num_parents = 2,
  595. .ops = &clk_rcg2_ops,
  596. },
  597. };
  598. static struct clk_rcg2 blsp2_uart2_apps_clk_src = {
  599. .cmd_rcgr = 0x0a4c,
  600. .mnd_width = 16,
  601. .hid_width = 5,
  602. .parent_map = gcc_xo_gpll0_map,
  603. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  604. .clkr.hw.init = &(struct clk_init_data){
  605. .name = "blsp2_uart2_apps_clk_src",
  606. .parent_names = gcc_xo_gpll0,
  607. .num_parents = 2,
  608. .ops = &clk_rcg2_ops,
  609. },
  610. };
  611. static struct clk_rcg2 blsp2_uart3_apps_clk_src = {
  612. .cmd_rcgr = 0x0acc,
  613. .mnd_width = 16,
  614. .hid_width = 5,
  615. .parent_map = gcc_xo_gpll0_map,
  616. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  617. .clkr.hw.init = &(struct clk_init_data){
  618. .name = "blsp2_uart3_apps_clk_src",
  619. .parent_names = gcc_xo_gpll0,
  620. .num_parents = 2,
  621. .ops = &clk_rcg2_ops,
  622. },
  623. };
  624. static struct clk_rcg2 blsp2_uart4_apps_clk_src = {
  625. .cmd_rcgr = 0x0b4c,
  626. .mnd_width = 16,
  627. .hid_width = 5,
  628. .parent_map = gcc_xo_gpll0_map,
  629. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  630. .clkr.hw.init = &(struct clk_init_data){
  631. .name = "blsp2_uart4_apps_clk_src",
  632. .parent_names = gcc_xo_gpll0,
  633. .num_parents = 2,
  634. .ops = &clk_rcg2_ops,
  635. },
  636. };
  637. static struct clk_rcg2 blsp2_uart5_apps_clk_src = {
  638. .cmd_rcgr = 0x0bcc,
  639. .mnd_width = 16,
  640. .hid_width = 5,
  641. .parent_map = gcc_xo_gpll0_map,
  642. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  643. .clkr.hw.init = &(struct clk_init_data){
  644. .name = "blsp2_uart5_apps_clk_src",
  645. .parent_names = gcc_xo_gpll0,
  646. .num_parents = 2,
  647. .ops = &clk_rcg2_ops,
  648. },
  649. };
  650. static struct clk_rcg2 blsp2_uart6_apps_clk_src = {
  651. .cmd_rcgr = 0x0c4c,
  652. .mnd_width = 16,
  653. .hid_width = 5,
  654. .parent_map = gcc_xo_gpll0_map,
  655. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  656. .clkr.hw.init = &(struct clk_init_data){
  657. .name = "blsp2_uart6_apps_clk_src",
  658. .parent_names = gcc_xo_gpll0,
  659. .num_parents = 2,
  660. .ops = &clk_rcg2_ops,
  661. },
  662. };
  663. static const struct freq_tbl ftbl_gcc_ce1_clk_msm8226[] = {
  664. F(50000000, P_GPLL0, 12, 0, 0),
  665. F(100000000, P_GPLL0, 6, 0, 0),
  666. { }
  667. };
  668. static const struct freq_tbl ftbl_gcc_ce1_clk[] = {
  669. F(50000000, P_GPLL0, 12, 0, 0),
  670. F(75000000, P_GPLL0, 8, 0, 0),
  671. F(100000000, P_GPLL0, 6, 0, 0),
  672. F(150000000, P_GPLL0, 4, 0, 0),
  673. { }
  674. };
  675. static struct clk_rcg2 ce1_clk_src = {
  676. .cmd_rcgr = 0x1050,
  677. .hid_width = 5,
  678. .parent_map = gcc_xo_gpll0_map,
  679. .freq_tbl = ftbl_gcc_ce1_clk,
  680. .clkr.hw.init = &(struct clk_init_data){
  681. .name = "ce1_clk_src",
  682. .parent_names = gcc_xo_gpll0,
  683. .num_parents = 2,
  684. .ops = &clk_rcg2_ops,
  685. },
  686. };
  687. static const struct freq_tbl ftbl_gcc_ce2_clk[] = {
  688. F(50000000, P_GPLL0, 12, 0, 0),
  689. F(75000000, P_GPLL0, 8, 0, 0),
  690. F(100000000, P_GPLL0, 6, 0, 0),
  691. F(150000000, P_GPLL0, 4, 0, 0),
  692. { }
  693. };
  694. static struct clk_rcg2 ce2_clk_src = {
  695. .cmd_rcgr = 0x1090,
  696. .hid_width = 5,
  697. .parent_map = gcc_xo_gpll0_map,
  698. .freq_tbl = ftbl_gcc_ce2_clk,
  699. .clkr.hw.init = &(struct clk_init_data){
  700. .name = "ce2_clk_src",
  701. .parent_names = gcc_xo_gpll0,
  702. .num_parents = 2,
  703. .ops = &clk_rcg2_ops,
  704. },
  705. };
  706. static const struct freq_tbl ftbl_gcc_gp_clk_msm8226[] = {
  707. F(19200000, P_XO, 1, 0, 0),
  708. { }
  709. };
  710. static const struct freq_tbl ftbl_gcc_gp_clk[] = {
  711. F(4800000, P_XO, 4, 0, 0),
  712. F(6000000, P_GPLL0, 10, 1, 10),
  713. F(6750000, P_GPLL0, 1, 1, 89),
  714. F(8000000, P_GPLL0, 15, 1, 5),
  715. F(9600000, P_XO, 2, 0, 0),
  716. F(16000000, P_GPLL0, 1, 2, 75),
  717. F(19200000, P_XO, 1, 0, 0),
  718. F(24000000, P_GPLL0, 5, 1, 5),
  719. { }
  720. };
  721. static struct clk_rcg2 gp1_clk_src = {
  722. .cmd_rcgr = 0x1904,
  723. .mnd_width = 8,
  724. .hid_width = 5,
  725. .parent_map = gcc_xo_gpll0_map,
  726. .freq_tbl = ftbl_gcc_gp_clk,
  727. .clkr.hw.init = &(struct clk_init_data){
  728. .name = "gp1_clk_src",
  729. .parent_names = gcc_xo_gpll0,
  730. .num_parents = 2,
  731. .ops = &clk_rcg2_ops,
  732. },
  733. };
  734. static struct clk_rcg2 gp2_clk_src = {
  735. .cmd_rcgr = 0x1944,
  736. .mnd_width = 8,
  737. .hid_width = 5,
  738. .parent_map = gcc_xo_gpll0_map,
  739. .freq_tbl = ftbl_gcc_gp_clk,
  740. .clkr.hw.init = &(struct clk_init_data){
  741. .name = "gp2_clk_src",
  742. .parent_names = gcc_xo_gpll0,
  743. .num_parents = 2,
  744. .ops = &clk_rcg2_ops,
  745. },
  746. };
  747. static struct clk_rcg2 gp3_clk_src = {
  748. .cmd_rcgr = 0x1984,
  749. .mnd_width = 8,
  750. .hid_width = 5,
  751. .parent_map = gcc_xo_gpll0_map,
  752. .freq_tbl = ftbl_gcc_gp_clk,
  753. .clkr.hw.init = &(struct clk_init_data){
  754. .name = "gp3_clk_src",
  755. .parent_names = gcc_xo_gpll0,
  756. .num_parents = 2,
  757. .ops = &clk_rcg2_ops,
  758. },
  759. };
  760. static const struct freq_tbl ftbl_gcc_pdm2_clk[] = {
  761. F(60000000, P_GPLL0, 10, 0, 0),
  762. { }
  763. };
  764. static struct clk_rcg2 pdm2_clk_src = {
  765. .cmd_rcgr = 0x0cd0,
  766. .hid_width = 5,
  767. .parent_map = gcc_xo_gpll0_map,
  768. .freq_tbl = ftbl_gcc_pdm2_clk,
  769. .clkr.hw.init = &(struct clk_init_data){
  770. .name = "pdm2_clk_src",
  771. .parent_names = gcc_xo_gpll0,
  772. .num_parents = 2,
  773. .ops = &clk_rcg2_ops,
  774. },
  775. };
  776. static const struct freq_tbl ftbl_gcc_sdcc1_4_apps_clk[] = {
  777. F(144000, P_XO, 16, 3, 25),
  778. F(400000, P_XO, 12, 1, 4),
  779. F(20000000, P_GPLL0, 15, 1, 2),
  780. F(25000000, P_GPLL0, 12, 1, 2),
  781. F(50000000, P_GPLL0, 12, 0, 0),
  782. F(100000000, P_GPLL0, 6, 0, 0),
  783. F(200000000, P_GPLL0, 3, 0, 0),
  784. { }
  785. };
  786. static const struct freq_tbl ftbl_gcc_sdcc1_apps_clk_pro[] = {
  787. F(144000, P_XO, 16, 3, 25),
  788. F(400000, P_XO, 12, 1, 4),
  789. F(20000000, P_GPLL0, 15, 1, 2),
  790. F(25000000, P_GPLL0, 12, 1, 2),
  791. F(50000000, P_GPLL0, 12, 0, 0),
  792. F(100000000, P_GPLL0, 6, 0, 0),
  793. F(192000000, P_GPLL4, 4, 0, 0),
  794. F(200000000, P_GPLL0, 3, 0, 0),
  795. F(384000000, P_GPLL4, 2, 0, 0),
  796. { }
  797. };
  798. static struct clk_init_data sdcc1_apps_clk_src_init = {
  799. .name = "sdcc1_apps_clk_src",
  800. .parent_names = gcc_xo_gpll0,
  801. .num_parents = 2,
  802. .ops = &clk_rcg2_floor_ops,
  803. };
  804. static struct clk_rcg2 sdcc1_apps_clk_src = {
  805. .cmd_rcgr = 0x04d0,
  806. .mnd_width = 8,
  807. .hid_width = 5,
  808. .parent_map = gcc_xo_gpll0_map,
  809. .freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
  810. .clkr.hw.init = &sdcc1_apps_clk_src_init,
  811. };
  812. static struct clk_rcg2 sdcc2_apps_clk_src = {
  813. .cmd_rcgr = 0x0510,
  814. .mnd_width = 8,
  815. .hid_width = 5,
  816. .parent_map = gcc_xo_gpll0_map,
  817. .freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
  818. .clkr.hw.init = &(struct clk_init_data){
  819. .name = "sdcc2_apps_clk_src",
  820. .parent_names = gcc_xo_gpll0,
  821. .num_parents = 2,
  822. .ops = &clk_rcg2_floor_ops,
  823. },
  824. };
  825. static struct clk_rcg2 sdcc3_apps_clk_src = {
  826. .cmd_rcgr = 0x0550,
  827. .mnd_width = 8,
  828. .hid_width = 5,
  829. .parent_map = gcc_xo_gpll0_map,
  830. .freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
  831. .clkr.hw.init = &(struct clk_init_data){
  832. .name = "sdcc3_apps_clk_src",
  833. .parent_names = gcc_xo_gpll0,
  834. .num_parents = 2,
  835. .ops = &clk_rcg2_floor_ops,
  836. },
  837. };
  838. static struct clk_rcg2 sdcc4_apps_clk_src = {
  839. .cmd_rcgr = 0x0590,
  840. .mnd_width = 8,
  841. .hid_width = 5,
  842. .parent_map = gcc_xo_gpll0_map,
  843. .freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
  844. .clkr.hw.init = &(struct clk_init_data){
  845. .name = "sdcc4_apps_clk_src",
  846. .parent_names = gcc_xo_gpll0,
  847. .num_parents = 2,
  848. .ops = &clk_rcg2_floor_ops,
  849. },
  850. };
  851. static const struct freq_tbl ftbl_gcc_tsif_ref_clk[] = {
  852. F(105000, P_XO, 2, 1, 91),
  853. { }
  854. };
  855. static struct clk_rcg2 tsif_ref_clk_src = {
  856. .cmd_rcgr = 0x0d90,
  857. .mnd_width = 8,
  858. .hid_width = 5,
  859. .parent_map = gcc_xo_gpll0_map,
  860. .freq_tbl = ftbl_gcc_tsif_ref_clk,
  861. .clkr.hw.init = &(struct clk_init_data){
  862. .name = "tsif_ref_clk_src",
  863. .parent_names = gcc_xo_gpll0,
  864. .num_parents = 2,
  865. .ops = &clk_rcg2_ops,
  866. },
  867. };
  868. static const struct freq_tbl ftbl_gcc_usb30_mock_utmi_clk[] = {
  869. F(60000000, P_GPLL0, 10, 0, 0),
  870. { }
  871. };
  872. static struct clk_rcg2 usb30_mock_utmi_clk_src = {
  873. .cmd_rcgr = 0x03e8,
  874. .hid_width = 5,
  875. .parent_map = gcc_xo_gpll0_map,
  876. .freq_tbl = ftbl_gcc_usb30_mock_utmi_clk,
  877. .clkr.hw.init = &(struct clk_init_data){
  878. .name = "usb30_mock_utmi_clk_src",
  879. .parent_names = gcc_xo_gpll0,
  880. .num_parents = 2,
  881. .ops = &clk_rcg2_ops,
  882. },
  883. };
  884. static const struct freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
  885. F(60000000, P_GPLL0, 10, 0, 0),
  886. F(75000000, P_GPLL0, 8, 0, 0),
  887. { }
  888. };
  889. static struct clk_rcg2 usb_hs_system_clk_src = {
  890. .cmd_rcgr = 0x0490,
  891. .hid_width = 5,
  892. .parent_map = gcc_xo_gpll0_map,
  893. .freq_tbl = ftbl_gcc_usb_hs_system_clk,
  894. .clkr.hw.init = &(struct clk_init_data){
  895. .name = "usb_hs_system_clk_src",
  896. .parent_names = gcc_xo_gpll0,
  897. .num_parents = 2,
  898. .ops = &clk_rcg2_ops,
  899. },
  900. };
  901. static const struct freq_tbl ftbl_gcc_usb_hsic_clk[] = {
  902. F(480000000, P_GPLL1, 1, 0, 0),
  903. { }
  904. };
  905. static const struct parent_map usb_hsic_clk_src_map[] = {
  906. { P_XO, 0 },
  907. { P_GPLL1, 4 }
  908. };
  909. static struct clk_rcg2 usb_hsic_clk_src = {
  910. .cmd_rcgr = 0x0440,
  911. .hid_width = 5,
  912. .parent_map = usb_hsic_clk_src_map,
  913. .freq_tbl = ftbl_gcc_usb_hsic_clk,
  914. .clkr.hw.init = &(struct clk_init_data){
  915. .name = "usb_hsic_clk_src",
  916. .parent_names = (const char *[]){
  917. "xo",
  918. "gpll1_vote",
  919. },
  920. .num_parents = 2,
  921. .ops = &clk_rcg2_ops,
  922. },
  923. };
  924. static const struct freq_tbl ftbl_gcc_usb_hsic_io_cal_clk[] = {
  925. F(9600000, P_XO, 2, 0, 0),
  926. { }
  927. };
  928. static struct clk_rcg2 usb_hsic_io_cal_clk_src = {
  929. .cmd_rcgr = 0x0458,
  930. .hid_width = 5,
  931. .parent_map = gcc_xo_gpll0_map,
  932. .freq_tbl = ftbl_gcc_usb_hsic_io_cal_clk,
  933. .clkr.hw.init = &(struct clk_init_data){
  934. .name = "usb_hsic_io_cal_clk_src",
  935. .parent_names = gcc_xo_gpll0,
  936. .num_parents = 1,
  937. .ops = &clk_rcg2_ops,
  938. },
  939. };
  940. static const struct freq_tbl ftbl_gcc_usb_hsic_system_clk[] = {
  941. F(60000000, P_GPLL0, 10, 0, 0),
  942. F(75000000, P_GPLL0, 8, 0, 0),
  943. { }
  944. };
  945. static struct clk_rcg2 usb_hsic_system_clk_src = {
  946. .cmd_rcgr = 0x041c,
  947. .hid_width = 5,
  948. .parent_map = gcc_xo_gpll0_map,
  949. .freq_tbl = ftbl_gcc_usb_hsic_system_clk,
  950. .clkr.hw.init = &(struct clk_init_data){
  951. .name = "usb_hsic_system_clk_src",
  952. .parent_names = gcc_xo_gpll0,
  953. .num_parents = 2,
  954. .ops = &clk_rcg2_ops,
  955. },
  956. };
  957. static struct clk_regmap gcc_mmss_gpll0_clk_src = {
  958. .enable_reg = 0x1484,
  959. .enable_mask = BIT(26),
  960. .hw.init = &(struct clk_init_data){
  961. .name = "mmss_gpll0_vote",
  962. .parent_names = (const char *[]){
  963. "gpll0_vote",
  964. },
  965. .num_parents = 1,
  966. .ops = &clk_branch_simple_ops,
  967. },
  968. };
  969. static struct clk_branch gcc_bam_dma_ahb_clk = {
  970. .halt_reg = 0x0d44,
  971. .halt_check = BRANCH_HALT_VOTED,
  972. .clkr = {
  973. .enable_reg = 0x1484,
  974. .enable_mask = BIT(12),
  975. .hw.init = &(struct clk_init_data){
  976. .name = "gcc_bam_dma_ahb_clk",
  977. .parent_names = (const char *[]){
  978. "periph_noc_clk_src",
  979. },
  980. .num_parents = 1,
  981. .ops = &clk_branch2_ops,
  982. },
  983. },
  984. };
  985. static struct clk_branch gcc_blsp1_ahb_clk = {
  986. .halt_reg = 0x05c4,
  987. .halt_check = BRANCH_HALT_VOTED,
  988. .clkr = {
  989. .enable_reg = 0x1484,
  990. .enable_mask = BIT(17),
  991. .hw.init = &(struct clk_init_data){
  992. .name = "gcc_blsp1_ahb_clk",
  993. .parent_names = (const char *[]){
  994. "periph_noc_clk_src",
  995. },
  996. .num_parents = 1,
  997. .ops = &clk_branch2_ops,
  998. },
  999. },
  1000. };
  1001. static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
  1002. .halt_reg = 0x0648,
  1003. .clkr = {
  1004. .enable_reg = 0x0648,
  1005. .enable_mask = BIT(0),
  1006. .hw.init = &(struct clk_init_data){
  1007. .name = "gcc_blsp1_qup1_i2c_apps_clk",
  1008. .parent_names = (const char *[]){
  1009. "blsp1_qup1_i2c_apps_clk_src",
  1010. },
  1011. .num_parents = 1,
  1012. .flags = CLK_SET_RATE_PARENT,
  1013. .ops = &clk_branch2_ops,
  1014. },
  1015. },
  1016. };
  1017. static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
  1018. .halt_reg = 0x0644,
  1019. .clkr = {
  1020. .enable_reg = 0x0644,
  1021. .enable_mask = BIT(0),
  1022. .hw.init = &(struct clk_init_data){
  1023. .name = "gcc_blsp1_qup1_spi_apps_clk",
  1024. .parent_names = (const char *[]){
  1025. "blsp1_qup1_spi_apps_clk_src",
  1026. },
  1027. .num_parents = 1,
  1028. .flags = CLK_SET_RATE_PARENT,
  1029. .ops = &clk_branch2_ops,
  1030. },
  1031. },
  1032. };
  1033. static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
  1034. .halt_reg = 0x06c8,
  1035. .clkr = {
  1036. .enable_reg = 0x06c8,
  1037. .enable_mask = BIT(0),
  1038. .hw.init = &(struct clk_init_data){
  1039. .name = "gcc_blsp1_qup2_i2c_apps_clk",
  1040. .parent_names = (const char *[]){
  1041. "blsp1_qup2_i2c_apps_clk_src",
  1042. },
  1043. .num_parents = 1,
  1044. .flags = CLK_SET_RATE_PARENT,
  1045. .ops = &clk_branch2_ops,
  1046. },
  1047. },
  1048. };
  1049. static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
  1050. .halt_reg = 0x06c4,
  1051. .clkr = {
  1052. .enable_reg = 0x06c4,
  1053. .enable_mask = BIT(0),
  1054. .hw.init = &(struct clk_init_data){
  1055. .name = "gcc_blsp1_qup2_spi_apps_clk",
  1056. .parent_names = (const char *[]){
  1057. "blsp1_qup2_spi_apps_clk_src",
  1058. },
  1059. .num_parents = 1,
  1060. .flags = CLK_SET_RATE_PARENT,
  1061. .ops = &clk_branch2_ops,
  1062. },
  1063. },
  1064. };
  1065. static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
  1066. .halt_reg = 0x0748,
  1067. .clkr = {
  1068. .enable_reg = 0x0748,
  1069. .enable_mask = BIT(0),
  1070. .hw.init = &(struct clk_init_data){
  1071. .name = "gcc_blsp1_qup3_i2c_apps_clk",
  1072. .parent_names = (const char *[]){
  1073. "blsp1_qup3_i2c_apps_clk_src",
  1074. },
  1075. .num_parents = 1,
  1076. .flags = CLK_SET_RATE_PARENT,
  1077. .ops = &clk_branch2_ops,
  1078. },
  1079. },
  1080. };
  1081. static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
  1082. .halt_reg = 0x0744,
  1083. .clkr = {
  1084. .enable_reg = 0x0744,
  1085. .enable_mask = BIT(0),
  1086. .hw.init = &(struct clk_init_data){
  1087. .name = "gcc_blsp1_qup3_spi_apps_clk",
  1088. .parent_names = (const char *[]){
  1089. "blsp1_qup3_spi_apps_clk_src",
  1090. },
  1091. .num_parents = 1,
  1092. .flags = CLK_SET_RATE_PARENT,
  1093. .ops = &clk_branch2_ops,
  1094. },
  1095. },
  1096. };
  1097. static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
  1098. .halt_reg = 0x07c8,
  1099. .clkr = {
  1100. .enable_reg = 0x07c8,
  1101. .enable_mask = BIT(0),
  1102. .hw.init = &(struct clk_init_data){
  1103. .name = "gcc_blsp1_qup4_i2c_apps_clk",
  1104. .parent_names = (const char *[]){
  1105. "blsp1_qup4_i2c_apps_clk_src",
  1106. },
  1107. .num_parents = 1,
  1108. .flags = CLK_SET_RATE_PARENT,
  1109. .ops = &clk_branch2_ops,
  1110. },
  1111. },
  1112. };
  1113. static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
  1114. .halt_reg = 0x07c4,
  1115. .clkr = {
  1116. .enable_reg = 0x07c4,
  1117. .enable_mask = BIT(0),
  1118. .hw.init = &(struct clk_init_data){
  1119. .name = "gcc_blsp1_qup4_spi_apps_clk",
  1120. .parent_names = (const char *[]){
  1121. "blsp1_qup4_spi_apps_clk_src",
  1122. },
  1123. .num_parents = 1,
  1124. .flags = CLK_SET_RATE_PARENT,
  1125. .ops = &clk_branch2_ops,
  1126. },
  1127. },
  1128. };
  1129. static struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = {
  1130. .halt_reg = 0x0848,
  1131. .clkr = {
  1132. .enable_reg = 0x0848,
  1133. .enable_mask = BIT(0),
  1134. .hw.init = &(struct clk_init_data){
  1135. .name = "gcc_blsp1_qup5_i2c_apps_clk",
  1136. .parent_names = (const char *[]){
  1137. "blsp1_qup5_i2c_apps_clk_src",
  1138. },
  1139. .num_parents = 1,
  1140. .flags = CLK_SET_RATE_PARENT,
  1141. .ops = &clk_branch2_ops,
  1142. },
  1143. },
  1144. };
  1145. static struct clk_branch gcc_blsp1_qup5_spi_apps_clk = {
  1146. .halt_reg = 0x0844,
  1147. .clkr = {
  1148. .enable_reg = 0x0844,
  1149. .enable_mask = BIT(0),
  1150. .hw.init = &(struct clk_init_data){
  1151. .name = "gcc_blsp1_qup5_spi_apps_clk",
  1152. .parent_names = (const char *[]){
  1153. "blsp1_qup5_spi_apps_clk_src",
  1154. },
  1155. .num_parents = 1,
  1156. .flags = CLK_SET_RATE_PARENT,
  1157. .ops = &clk_branch2_ops,
  1158. },
  1159. },
  1160. };
  1161. static struct clk_branch gcc_blsp1_qup6_i2c_apps_clk = {
  1162. .halt_reg = 0x08c8,
  1163. .clkr = {
  1164. .enable_reg = 0x08c8,
  1165. .enable_mask = BIT(0),
  1166. .hw.init = &(struct clk_init_data){
  1167. .name = "gcc_blsp1_qup6_i2c_apps_clk",
  1168. .parent_names = (const char *[]){
  1169. "blsp1_qup6_i2c_apps_clk_src",
  1170. },
  1171. .num_parents = 1,
  1172. .flags = CLK_SET_RATE_PARENT,
  1173. .ops = &clk_branch2_ops,
  1174. },
  1175. },
  1176. };
  1177. static struct clk_branch gcc_blsp1_qup6_spi_apps_clk = {
  1178. .halt_reg = 0x08c4,
  1179. .clkr = {
  1180. .enable_reg = 0x08c4,
  1181. .enable_mask = BIT(0),
  1182. .hw.init = &(struct clk_init_data){
  1183. .name = "gcc_blsp1_qup6_spi_apps_clk",
  1184. .parent_names = (const char *[]){
  1185. "blsp1_qup6_spi_apps_clk_src",
  1186. },
  1187. .num_parents = 1,
  1188. .flags = CLK_SET_RATE_PARENT,
  1189. .ops = &clk_branch2_ops,
  1190. },
  1191. },
  1192. };
  1193. static struct clk_branch gcc_blsp1_uart1_apps_clk = {
  1194. .halt_reg = 0x0684,
  1195. .clkr = {
  1196. .enable_reg = 0x0684,
  1197. .enable_mask = BIT(0),
  1198. .hw.init = &(struct clk_init_data){
  1199. .name = "gcc_blsp1_uart1_apps_clk",
  1200. .parent_names = (const char *[]){
  1201. "blsp1_uart1_apps_clk_src",
  1202. },
  1203. .num_parents = 1,
  1204. .flags = CLK_SET_RATE_PARENT,
  1205. .ops = &clk_branch2_ops,
  1206. },
  1207. },
  1208. };
  1209. static struct clk_branch gcc_blsp1_uart2_apps_clk = {
  1210. .halt_reg = 0x0704,
  1211. .clkr = {
  1212. .enable_reg = 0x0704,
  1213. .enable_mask = BIT(0),
  1214. .hw.init = &(struct clk_init_data){
  1215. .name = "gcc_blsp1_uart2_apps_clk",
  1216. .parent_names = (const char *[]){
  1217. "blsp1_uart2_apps_clk_src",
  1218. },
  1219. .num_parents = 1,
  1220. .flags = CLK_SET_RATE_PARENT,
  1221. .ops = &clk_branch2_ops,
  1222. },
  1223. },
  1224. };
  1225. static struct clk_branch gcc_blsp1_uart3_apps_clk = {
  1226. .halt_reg = 0x0784,
  1227. .clkr = {
  1228. .enable_reg = 0x0784,
  1229. .enable_mask = BIT(0),
  1230. .hw.init = &(struct clk_init_data){
  1231. .name = "gcc_blsp1_uart3_apps_clk",
  1232. .parent_names = (const char *[]){
  1233. "blsp1_uart3_apps_clk_src",
  1234. },
  1235. .num_parents = 1,
  1236. .flags = CLK_SET_RATE_PARENT,
  1237. .ops = &clk_branch2_ops,
  1238. },
  1239. },
  1240. };
  1241. static struct clk_branch gcc_blsp1_uart4_apps_clk = {
  1242. .halt_reg = 0x0804,
  1243. .clkr = {
  1244. .enable_reg = 0x0804,
  1245. .enable_mask = BIT(0),
  1246. .hw.init = &(struct clk_init_data){
  1247. .name = "gcc_blsp1_uart4_apps_clk",
  1248. .parent_names = (const char *[]){
  1249. "blsp1_uart4_apps_clk_src",
  1250. },
  1251. .num_parents = 1,
  1252. .flags = CLK_SET_RATE_PARENT,
  1253. .ops = &clk_branch2_ops,
  1254. },
  1255. },
  1256. };
  1257. static struct clk_branch gcc_blsp1_uart5_apps_clk = {
  1258. .halt_reg = 0x0884,
  1259. .clkr = {
  1260. .enable_reg = 0x0884,
  1261. .enable_mask = BIT(0),
  1262. .hw.init = &(struct clk_init_data){
  1263. .name = "gcc_blsp1_uart5_apps_clk",
  1264. .parent_names = (const char *[]){
  1265. "blsp1_uart5_apps_clk_src",
  1266. },
  1267. .num_parents = 1,
  1268. .flags = CLK_SET_RATE_PARENT,
  1269. .ops = &clk_branch2_ops,
  1270. },
  1271. },
  1272. };
  1273. static struct clk_branch gcc_blsp1_uart6_apps_clk = {
  1274. .halt_reg = 0x0904,
  1275. .clkr = {
  1276. .enable_reg = 0x0904,
  1277. .enable_mask = BIT(0),
  1278. .hw.init = &(struct clk_init_data){
  1279. .name = "gcc_blsp1_uart6_apps_clk",
  1280. .parent_names = (const char *[]){
  1281. "blsp1_uart6_apps_clk_src",
  1282. },
  1283. .num_parents = 1,
  1284. .flags = CLK_SET_RATE_PARENT,
  1285. .ops = &clk_branch2_ops,
  1286. },
  1287. },
  1288. };
  1289. static struct clk_branch gcc_blsp2_ahb_clk = {
  1290. .halt_reg = 0x0944,
  1291. .halt_check = BRANCH_HALT_VOTED,
  1292. .clkr = {
  1293. .enable_reg = 0x1484,
  1294. .enable_mask = BIT(15),
  1295. .hw.init = &(struct clk_init_data){
  1296. .name = "gcc_blsp2_ahb_clk",
  1297. .parent_names = (const char *[]){
  1298. "periph_noc_clk_src",
  1299. },
  1300. .num_parents = 1,
  1301. .ops = &clk_branch2_ops,
  1302. },
  1303. },
  1304. };
  1305. static struct clk_branch gcc_blsp2_qup1_i2c_apps_clk = {
  1306. .halt_reg = 0x0988,
  1307. .clkr = {
  1308. .enable_reg = 0x0988,
  1309. .enable_mask = BIT(0),
  1310. .hw.init = &(struct clk_init_data){
  1311. .name = "gcc_blsp2_qup1_i2c_apps_clk",
  1312. .parent_names = (const char *[]){
  1313. "blsp2_qup1_i2c_apps_clk_src",
  1314. },
  1315. .num_parents = 1,
  1316. .flags = CLK_SET_RATE_PARENT,
  1317. .ops = &clk_branch2_ops,
  1318. },
  1319. },
  1320. };
  1321. static struct clk_branch gcc_blsp2_qup1_spi_apps_clk = {
  1322. .halt_reg = 0x0984,
  1323. .clkr = {
  1324. .enable_reg = 0x0984,
  1325. .enable_mask = BIT(0),
  1326. .hw.init = &(struct clk_init_data){
  1327. .name = "gcc_blsp2_qup1_spi_apps_clk",
  1328. .parent_names = (const char *[]){
  1329. "blsp2_qup1_spi_apps_clk_src",
  1330. },
  1331. .num_parents = 1,
  1332. .flags = CLK_SET_RATE_PARENT,
  1333. .ops = &clk_branch2_ops,
  1334. },
  1335. },
  1336. };
  1337. static struct clk_branch gcc_blsp2_qup2_i2c_apps_clk = {
  1338. .halt_reg = 0x0a08,
  1339. .clkr = {
  1340. .enable_reg = 0x0a08,
  1341. .enable_mask = BIT(0),
  1342. .hw.init = &(struct clk_init_data){
  1343. .name = "gcc_blsp2_qup2_i2c_apps_clk",
  1344. .parent_names = (const char *[]){
  1345. "blsp2_qup2_i2c_apps_clk_src",
  1346. },
  1347. .num_parents = 1,
  1348. .flags = CLK_SET_RATE_PARENT,
  1349. .ops = &clk_branch2_ops,
  1350. },
  1351. },
  1352. };
  1353. static struct clk_branch gcc_blsp2_qup2_spi_apps_clk = {
  1354. .halt_reg = 0x0a04,
  1355. .clkr = {
  1356. .enable_reg = 0x0a04,
  1357. .enable_mask = BIT(0),
  1358. .hw.init = &(struct clk_init_data){
  1359. .name = "gcc_blsp2_qup2_spi_apps_clk",
  1360. .parent_names = (const char *[]){
  1361. "blsp2_qup2_spi_apps_clk_src",
  1362. },
  1363. .num_parents = 1,
  1364. .flags = CLK_SET_RATE_PARENT,
  1365. .ops = &clk_branch2_ops,
  1366. },
  1367. },
  1368. };
  1369. static struct clk_branch gcc_blsp2_qup3_i2c_apps_clk = {
  1370. .halt_reg = 0x0a88,
  1371. .clkr = {
  1372. .enable_reg = 0x0a88,
  1373. .enable_mask = BIT(0),
  1374. .hw.init = &(struct clk_init_data){
  1375. .name = "gcc_blsp2_qup3_i2c_apps_clk",
  1376. .parent_names = (const char *[]){
  1377. "blsp2_qup3_i2c_apps_clk_src",
  1378. },
  1379. .num_parents = 1,
  1380. .flags = CLK_SET_RATE_PARENT,
  1381. .ops = &clk_branch2_ops,
  1382. },
  1383. },
  1384. };
  1385. static struct clk_branch gcc_blsp2_qup3_spi_apps_clk = {
  1386. .halt_reg = 0x0a84,
  1387. .clkr = {
  1388. .enable_reg = 0x0a84,
  1389. .enable_mask = BIT(0),
  1390. .hw.init = &(struct clk_init_data){
  1391. .name = "gcc_blsp2_qup3_spi_apps_clk",
  1392. .parent_names = (const char *[]){
  1393. "blsp2_qup3_spi_apps_clk_src",
  1394. },
  1395. .num_parents = 1,
  1396. .flags = CLK_SET_RATE_PARENT,
  1397. .ops = &clk_branch2_ops,
  1398. },
  1399. },
  1400. };
  1401. static struct clk_branch gcc_blsp2_qup4_i2c_apps_clk = {
  1402. .halt_reg = 0x0b08,
  1403. .clkr = {
  1404. .enable_reg = 0x0b08,
  1405. .enable_mask = BIT(0),
  1406. .hw.init = &(struct clk_init_data){
  1407. .name = "gcc_blsp2_qup4_i2c_apps_clk",
  1408. .parent_names = (const char *[]){
  1409. "blsp2_qup4_i2c_apps_clk_src",
  1410. },
  1411. .num_parents = 1,
  1412. .flags = CLK_SET_RATE_PARENT,
  1413. .ops = &clk_branch2_ops,
  1414. },
  1415. },
  1416. };
  1417. static struct clk_branch gcc_blsp2_qup4_spi_apps_clk = {
  1418. .halt_reg = 0x0b04,
  1419. .clkr = {
  1420. .enable_reg = 0x0b04,
  1421. .enable_mask = BIT(0),
  1422. .hw.init = &(struct clk_init_data){
  1423. .name = "gcc_blsp2_qup4_spi_apps_clk",
  1424. .parent_names = (const char *[]){
  1425. "blsp2_qup4_spi_apps_clk_src",
  1426. },
  1427. .num_parents = 1,
  1428. .flags = CLK_SET_RATE_PARENT,
  1429. .ops = &clk_branch2_ops,
  1430. },
  1431. },
  1432. };
  1433. static struct clk_branch gcc_blsp2_qup5_i2c_apps_clk = {
  1434. .halt_reg = 0x0b88,
  1435. .clkr = {
  1436. .enable_reg = 0x0b88,
  1437. .enable_mask = BIT(0),
  1438. .hw.init = &(struct clk_init_data){
  1439. .name = "gcc_blsp2_qup5_i2c_apps_clk",
  1440. .parent_names = (const char *[]){
  1441. "blsp2_qup5_i2c_apps_clk_src",
  1442. },
  1443. .num_parents = 1,
  1444. .flags = CLK_SET_RATE_PARENT,
  1445. .ops = &clk_branch2_ops,
  1446. },
  1447. },
  1448. };
  1449. static struct clk_branch gcc_blsp2_qup5_spi_apps_clk = {
  1450. .halt_reg = 0x0b84,
  1451. .clkr = {
  1452. .enable_reg = 0x0b84,
  1453. .enable_mask = BIT(0),
  1454. .hw.init = &(struct clk_init_data){
  1455. .name = "gcc_blsp2_qup5_spi_apps_clk",
  1456. .parent_names = (const char *[]){
  1457. "blsp2_qup5_spi_apps_clk_src",
  1458. },
  1459. .num_parents = 1,
  1460. .flags = CLK_SET_RATE_PARENT,
  1461. .ops = &clk_branch2_ops,
  1462. },
  1463. },
  1464. };
  1465. static struct clk_branch gcc_blsp2_qup6_i2c_apps_clk = {
  1466. .halt_reg = 0x0c08,
  1467. .clkr = {
  1468. .enable_reg = 0x0c08,
  1469. .enable_mask = BIT(0),
  1470. .hw.init = &(struct clk_init_data){
  1471. .name = "gcc_blsp2_qup6_i2c_apps_clk",
  1472. .parent_names = (const char *[]){
  1473. "blsp2_qup6_i2c_apps_clk_src",
  1474. },
  1475. .num_parents = 1,
  1476. .flags = CLK_SET_RATE_PARENT,
  1477. .ops = &clk_branch2_ops,
  1478. },
  1479. },
  1480. };
  1481. static struct clk_branch gcc_blsp2_qup6_spi_apps_clk = {
  1482. .halt_reg = 0x0c04,
  1483. .clkr = {
  1484. .enable_reg = 0x0c04,
  1485. .enable_mask = BIT(0),
  1486. .hw.init = &(struct clk_init_data){
  1487. .name = "gcc_blsp2_qup6_spi_apps_clk",
  1488. .parent_names = (const char *[]){
  1489. "blsp2_qup6_spi_apps_clk_src",
  1490. },
  1491. .num_parents = 1,
  1492. .flags = CLK_SET_RATE_PARENT,
  1493. .ops = &clk_branch2_ops,
  1494. },
  1495. },
  1496. };
  1497. static struct clk_branch gcc_blsp2_uart1_apps_clk = {
  1498. .halt_reg = 0x09c4,
  1499. .clkr = {
  1500. .enable_reg = 0x09c4,
  1501. .enable_mask = BIT(0),
  1502. .hw.init = &(struct clk_init_data){
  1503. .name = "gcc_blsp2_uart1_apps_clk",
  1504. .parent_names = (const char *[]){
  1505. "blsp2_uart1_apps_clk_src",
  1506. },
  1507. .num_parents = 1,
  1508. .flags = CLK_SET_RATE_PARENT,
  1509. .ops = &clk_branch2_ops,
  1510. },
  1511. },
  1512. };
  1513. static struct clk_branch gcc_blsp2_uart2_apps_clk = {
  1514. .halt_reg = 0x0a44,
  1515. .clkr = {
  1516. .enable_reg = 0x0a44,
  1517. .enable_mask = BIT(0),
  1518. .hw.init = &(struct clk_init_data){
  1519. .name = "gcc_blsp2_uart2_apps_clk",
  1520. .parent_names = (const char *[]){
  1521. "blsp2_uart2_apps_clk_src",
  1522. },
  1523. .num_parents = 1,
  1524. .flags = CLK_SET_RATE_PARENT,
  1525. .ops = &clk_branch2_ops,
  1526. },
  1527. },
  1528. };
  1529. static struct clk_branch gcc_blsp2_uart3_apps_clk = {
  1530. .halt_reg = 0x0ac4,
  1531. .clkr = {
  1532. .enable_reg = 0x0ac4,
  1533. .enable_mask = BIT(0),
  1534. .hw.init = &(struct clk_init_data){
  1535. .name = "gcc_blsp2_uart3_apps_clk",
  1536. .parent_names = (const char *[]){
  1537. "blsp2_uart3_apps_clk_src",
  1538. },
  1539. .num_parents = 1,
  1540. .flags = CLK_SET_RATE_PARENT,
  1541. .ops = &clk_branch2_ops,
  1542. },
  1543. },
  1544. };
  1545. static struct clk_branch gcc_blsp2_uart4_apps_clk = {
  1546. .halt_reg = 0x0b44,
  1547. .clkr = {
  1548. .enable_reg = 0x0b44,
  1549. .enable_mask = BIT(0),
  1550. .hw.init = &(struct clk_init_data){
  1551. .name = "gcc_blsp2_uart4_apps_clk",
  1552. .parent_names = (const char *[]){
  1553. "blsp2_uart4_apps_clk_src",
  1554. },
  1555. .num_parents = 1,
  1556. .flags = CLK_SET_RATE_PARENT,
  1557. .ops = &clk_branch2_ops,
  1558. },
  1559. },
  1560. };
  1561. static struct clk_branch gcc_blsp2_uart5_apps_clk = {
  1562. .halt_reg = 0x0bc4,
  1563. .clkr = {
  1564. .enable_reg = 0x0bc4,
  1565. .enable_mask = BIT(0),
  1566. .hw.init = &(struct clk_init_data){
  1567. .name = "gcc_blsp2_uart5_apps_clk",
  1568. .parent_names = (const char *[]){
  1569. "blsp2_uart5_apps_clk_src",
  1570. },
  1571. .num_parents = 1,
  1572. .flags = CLK_SET_RATE_PARENT,
  1573. .ops = &clk_branch2_ops,
  1574. },
  1575. },
  1576. };
  1577. static struct clk_branch gcc_blsp2_uart6_apps_clk = {
  1578. .halt_reg = 0x0c44,
  1579. .clkr = {
  1580. .enable_reg = 0x0c44,
  1581. .enable_mask = BIT(0),
  1582. .hw.init = &(struct clk_init_data){
  1583. .name = "gcc_blsp2_uart6_apps_clk",
  1584. .parent_names = (const char *[]){
  1585. "blsp2_uart6_apps_clk_src",
  1586. },
  1587. .num_parents = 1,
  1588. .flags = CLK_SET_RATE_PARENT,
  1589. .ops = &clk_branch2_ops,
  1590. },
  1591. },
  1592. };
  1593. static struct clk_branch gcc_boot_rom_ahb_clk = {
  1594. .halt_reg = 0x0e04,
  1595. .halt_check = BRANCH_HALT_VOTED,
  1596. .clkr = {
  1597. .enable_reg = 0x1484,
  1598. .enable_mask = BIT(10),
  1599. .hw.init = &(struct clk_init_data){
  1600. .name = "gcc_boot_rom_ahb_clk",
  1601. .parent_names = (const char *[]){
  1602. "config_noc_clk_src",
  1603. },
  1604. .num_parents = 1,
  1605. .ops = &clk_branch2_ops,
  1606. },
  1607. },
  1608. };
  1609. static struct clk_branch gcc_ce1_ahb_clk = {
  1610. .halt_reg = 0x104c,
  1611. .halt_check = BRANCH_HALT_VOTED,
  1612. .clkr = {
  1613. .enable_reg = 0x1484,
  1614. .enable_mask = BIT(3),
  1615. .hw.init = &(struct clk_init_data){
  1616. .name = "gcc_ce1_ahb_clk",
  1617. .parent_names = (const char *[]){
  1618. "config_noc_clk_src",
  1619. },
  1620. .num_parents = 1,
  1621. .ops = &clk_branch2_ops,
  1622. },
  1623. },
  1624. };
  1625. static struct clk_branch gcc_ce1_axi_clk = {
  1626. .halt_reg = 0x1048,
  1627. .halt_check = BRANCH_HALT_VOTED,
  1628. .clkr = {
  1629. .enable_reg = 0x1484,
  1630. .enable_mask = BIT(4),
  1631. .hw.init = &(struct clk_init_data){
  1632. .name = "gcc_ce1_axi_clk",
  1633. .parent_names = (const char *[]){
  1634. "system_noc_clk_src",
  1635. },
  1636. .num_parents = 1,
  1637. .ops = &clk_branch2_ops,
  1638. },
  1639. },
  1640. };
  1641. static struct clk_branch gcc_ce1_clk = {
  1642. .halt_reg = 0x1050,
  1643. .halt_check = BRANCH_HALT_VOTED,
  1644. .clkr = {
  1645. .enable_reg = 0x1484,
  1646. .enable_mask = BIT(5),
  1647. .hw.init = &(struct clk_init_data){
  1648. .name = "gcc_ce1_clk",
  1649. .parent_names = (const char *[]){
  1650. "ce1_clk_src",
  1651. },
  1652. .num_parents = 1,
  1653. .flags = CLK_SET_RATE_PARENT,
  1654. .ops = &clk_branch2_ops,
  1655. },
  1656. },
  1657. };
  1658. static struct clk_branch gcc_ce2_ahb_clk = {
  1659. .halt_reg = 0x108c,
  1660. .halt_check = BRANCH_HALT_VOTED,
  1661. .clkr = {
  1662. .enable_reg = 0x1484,
  1663. .enable_mask = BIT(0),
  1664. .hw.init = &(struct clk_init_data){
  1665. .name = "gcc_ce2_ahb_clk",
  1666. .parent_names = (const char *[]){
  1667. "config_noc_clk_src",
  1668. },
  1669. .num_parents = 1,
  1670. .ops = &clk_branch2_ops,
  1671. },
  1672. },
  1673. };
  1674. static struct clk_branch gcc_ce2_axi_clk = {
  1675. .halt_reg = 0x1088,
  1676. .halt_check = BRANCH_HALT_VOTED,
  1677. .clkr = {
  1678. .enable_reg = 0x1484,
  1679. .enable_mask = BIT(1),
  1680. .hw.init = &(struct clk_init_data){
  1681. .name = "gcc_ce2_axi_clk",
  1682. .parent_names = (const char *[]){
  1683. "system_noc_clk_src",
  1684. },
  1685. .num_parents = 1,
  1686. .ops = &clk_branch2_ops,
  1687. },
  1688. },
  1689. };
  1690. static struct clk_branch gcc_ce2_clk = {
  1691. .halt_reg = 0x1090,
  1692. .halt_check = BRANCH_HALT_VOTED,
  1693. .clkr = {
  1694. .enable_reg = 0x1484,
  1695. .enable_mask = BIT(2),
  1696. .hw.init = &(struct clk_init_data){
  1697. .name = "gcc_ce2_clk",
  1698. .parent_names = (const char *[]){
  1699. "ce2_clk_src",
  1700. },
  1701. .num_parents = 1,
  1702. .flags = CLK_SET_RATE_PARENT,
  1703. .ops = &clk_branch2_ops,
  1704. },
  1705. },
  1706. };
  1707. static struct clk_branch gcc_gp1_clk = {
  1708. .halt_reg = 0x1900,
  1709. .clkr = {
  1710. .enable_reg = 0x1900,
  1711. .enable_mask = BIT(0),
  1712. .hw.init = &(struct clk_init_data){
  1713. .name = "gcc_gp1_clk",
  1714. .parent_names = (const char *[]){
  1715. "gp1_clk_src",
  1716. },
  1717. .num_parents = 1,
  1718. .flags = CLK_SET_RATE_PARENT,
  1719. .ops = &clk_branch2_ops,
  1720. },
  1721. },
  1722. };
  1723. static struct clk_branch gcc_gp2_clk = {
  1724. .halt_reg = 0x1940,
  1725. .clkr = {
  1726. .enable_reg = 0x1940,
  1727. .enable_mask = BIT(0),
  1728. .hw.init = &(struct clk_init_data){
  1729. .name = "gcc_gp2_clk",
  1730. .parent_names = (const char *[]){
  1731. "gp2_clk_src",
  1732. },
  1733. .num_parents = 1,
  1734. .flags = CLK_SET_RATE_PARENT,
  1735. .ops = &clk_branch2_ops,
  1736. },
  1737. },
  1738. };
  1739. static struct clk_branch gcc_gp3_clk = {
  1740. .halt_reg = 0x1980,
  1741. .clkr = {
  1742. .enable_reg = 0x1980,
  1743. .enable_mask = BIT(0),
  1744. .hw.init = &(struct clk_init_data){
  1745. .name = "gcc_gp3_clk",
  1746. .parent_names = (const char *[]){
  1747. "gp3_clk_src",
  1748. },
  1749. .num_parents = 1,
  1750. .flags = CLK_SET_RATE_PARENT,
  1751. .ops = &clk_branch2_ops,
  1752. },
  1753. },
  1754. };
  1755. static struct clk_branch gcc_lpass_q6_axi_clk = {
  1756. .halt_reg = 0x11c0,
  1757. .clkr = {
  1758. .enable_reg = 0x11c0,
  1759. .enable_mask = BIT(0),
  1760. .hw.init = &(struct clk_init_data){
  1761. .name = "gcc_lpass_q6_axi_clk",
  1762. .parent_names = (const char *[]){
  1763. "system_noc_clk_src",
  1764. },
  1765. .num_parents = 1,
  1766. .ops = &clk_branch2_ops,
  1767. },
  1768. },
  1769. };
  1770. static struct clk_branch gcc_mmss_noc_cfg_ahb_clk = {
  1771. .halt_reg = 0x024c,
  1772. .clkr = {
  1773. .enable_reg = 0x024c,
  1774. .enable_mask = BIT(0),
  1775. .hw.init = &(struct clk_init_data){
  1776. .name = "gcc_mmss_noc_cfg_ahb_clk",
  1777. .parent_names = (const char *[]){
  1778. "config_noc_clk_src",
  1779. },
  1780. .num_parents = 1,
  1781. .ops = &clk_branch2_ops,
  1782. .flags = CLK_IGNORE_UNUSED,
  1783. },
  1784. },
  1785. };
  1786. static struct clk_branch gcc_ocmem_noc_cfg_ahb_clk = {
  1787. .halt_reg = 0x0248,
  1788. .clkr = {
  1789. .enable_reg = 0x0248,
  1790. .enable_mask = BIT(0),
  1791. .hw.init = &(struct clk_init_data){
  1792. .name = "gcc_ocmem_noc_cfg_ahb_clk",
  1793. .parent_names = (const char *[]){
  1794. "config_noc_clk_src",
  1795. },
  1796. .num_parents = 1,
  1797. .ops = &clk_branch2_ops,
  1798. },
  1799. },
  1800. };
  1801. static struct clk_branch gcc_mss_cfg_ahb_clk = {
  1802. .halt_reg = 0x0280,
  1803. .clkr = {
  1804. .enable_reg = 0x0280,
  1805. .enable_mask = BIT(0),
  1806. .hw.init = &(struct clk_init_data){
  1807. .name = "gcc_mss_cfg_ahb_clk",
  1808. .parent_names = (const char *[]){
  1809. "config_noc_clk_src",
  1810. },
  1811. .num_parents = 1,
  1812. .ops = &clk_branch2_ops,
  1813. },
  1814. },
  1815. };
  1816. static struct clk_branch gcc_mss_q6_bimc_axi_clk = {
  1817. .halt_reg = 0x0284,
  1818. .clkr = {
  1819. .enable_reg = 0x0284,
  1820. .enable_mask = BIT(0),
  1821. .hw.init = &(struct clk_init_data){
  1822. .name = "gcc_mss_q6_bimc_axi_clk",
  1823. .parent_names = (const char *[]){
  1824. "system_noc_clk_src",
  1825. },
  1826. .num_parents = 1,
  1827. .ops = &clk_branch2_ops,
  1828. },
  1829. },
  1830. };
  1831. static struct clk_branch gcc_pdm2_clk = {
  1832. .halt_reg = 0x0ccc,
  1833. .clkr = {
  1834. .enable_reg = 0x0ccc,
  1835. .enable_mask = BIT(0),
  1836. .hw.init = &(struct clk_init_data){
  1837. .name = "gcc_pdm2_clk",
  1838. .parent_names = (const char *[]){
  1839. "pdm2_clk_src",
  1840. },
  1841. .num_parents = 1,
  1842. .flags = CLK_SET_RATE_PARENT,
  1843. .ops = &clk_branch2_ops,
  1844. },
  1845. },
  1846. };
  1847. static struct clk_branch gcc_pdm_ahb_clk = {
  1848. .halt_reg = 0x0cc4,
  1849. .clkr = {
  1850. .enable_reg = 0x0cc4,
  1851. .enable_mask = BIT(0),
  1852. .hw.init = &(struct clk_init_data){
  1853. .name = "gcc_pdm_ahb_clk",
  1854. .parent_names = (const char *[]){
  1855. "periph_noc_clk_src",
  1856. },
  1857. .num_parents = 1,
  1858. .ops = &clk_branch2_ops,
  1859. },
  1860. },
  1861. };
  1862. static struct clk_branch gcc_pdm_xo4_clk = {
  1863. .halt_reg = 0x0cc8,
  1864. .clkr = {
  1865. .enable_reg = 0x0cc8,
  1866. .enable_mask = BIT(0),
  1867. .hw.init = &(struct clk_init_data){
  1868. .name = "gcc_pdm_xo4_clk",
  1869. .parent_names = (const char *[]){ "xo" },
  1870. .num_parents = 1,
  1871. .ops = &clk_branch2_ops,
  1872. },
  1873. },
  1874. };
  1875. static struct clk_branch gcc_prng_ahb_clk = {
  1876. .halt_reg = 0x0d04,
  1877. .halt_check = BRANCH_HALT_VOTED,
  1878. .clkr = {
  1879. .enable_reg = 0x1484,
  1880. .enable_mask = BIT(13),
  1881. .hw.init = &(struct clk_init_data){
  1882. .name = "gcc_prng_ahb_clk",
  1883. .parent_names = (const char *[]){
  1884. "periph_noc_clk_src",
  1885. },
  1886. .num_parents = 1,
  1887. .ops = &clk_branch2_ops,
  1888. },
  1889. },
  1890. };
  1891. static struct clk_branch gcc_sdcc1_ahb_clk = {
  1892. .halt_reg = 0x04c8,
  1893. .clkr = {
  1894. .enable_reg = 0x04c8,
  1895. .enable_mask = BIT(0),
  1896. .hw.init = &(struct clk_init_data){
  1897. .name = "gcc_sdcc1_ahb_clk",
  1898. .parent_names = (const char *[]){
  1899. "periph_noc_clk_src",
  1900. },
  1901. .num_parents = 1,
  1902. .ops = &clk_branch2_ops,
  1903. },
  1904. },
  1905. };
  1906. static struct clk_branch gcc_sdcc1_apps_clk = {
  1907. .halt_reg = 0x04c4,
  1908. .clkr = {
  1909. .enable_reg = 0x04c4,
  1910. .enable_mask = BIT(0),
  1911. .hw.init = &(struct clk_init_data){
  1912. .name = "gcc_sdcc1_apps_clk",
  1913. .parent_names = (const char *[]){
  1914. "sdcc1_apps_clk_src",
  1915. },
  1916. .num_parents = 1,
  1917. .flags = CLK_SET_RATE_PARENT,
  1918. .ops = &clk_branch2_ops,
  1919. },
  1920. },
  1921. };
  1922. static struct clk_branch gcc_sdcc1_cdccal_ff_clk = {
  1923. .halt_reg = 0x04e8,
  1924. .clkr = {
  1925. .enable_reg = 0x04e8,
  1926. .enable_mask = BIT(0),
  1927. .hw.init = &(struct clk_init_data){
  1928. .name = "gcc_sdcc1_cdccal_ff_clk",
  1929. .parent_names = (const char *[]){
  1930. "xo"
  1931. },
  1932. .num_parents = 1,
  1933. .ops = &clk_branch2_ops,
  1934. },
  1935. },
  1936. };
  1937. static struct clk_branch gcc_sdcc1_cdccal_sleep_clk = {
  1938. .halt_reg = 0x04e4,
  1939. .clkr = {
  1940. .enable_reg = 0x04e4,
  1941. .enable_mask = BIT(0),
  1942. .hw.init = &(struct clk_init_data){
  1943. .name = "gcc_sdcc1_cdccal_sleep_clk",
  1944. .parent_names = (const char *[]){
  1945. "sleep_clk_src"
  1946. },
  1947. .num_parents = 1,
  1948. .ops = &clk_branch2_ops,
  1949. },
  1950. },
  1951. };
  1952. static struct clk_branch gcc_sdcc2_ahb_clk = {
  1953. .halt_reg = 0x0508,
  1954. .clkr = {
  1955. .enable_reg = 0x0508,
  1956. .enable_mask = BIT(0),
  1957. .hw.init = &(struct clk_init_data){
  1958. .name = "gcc_sdcc2_ahb_clk",
  1959. .parent_names = (const char *[]){
  1960. "periph_noc_clk_src",
  1961. },
  1962. .num_parents = 1,
  1963. .ops = &clk_branch2_ops,
  1964. },
  1965. },
  1966. };
  1967. static struct clk_branch gcc_sdcc2_apps_clk = {
  1968. .halt_reg = 0x0504,
  1969. .clkr = {
  1970. .enable_reg = 0x0504,
  1971. .enable_mask = BIT(0),
  1972. .hw.init = &(struct clk_init_data){
  1973. .name = "gcc_sdcc2_apps_clk",
  1974. .parent_names = (const char *[]){
  1975. "sdcc2_apps_clk_src",
  1976. },
  1977. .num_parents = 1,
  1978. .flags = CLK_SET_RATE_PARENT,
  1979. .ops = &clk_branch2_ops,
  1980. },
  1981. },
  1982. };
  1983. static struct clk_branch gcc_sdcc3_ahb_clk = {
  1984. .halt_reg = 0x0548,
  1985. .clkr = {
  1986. .enable_reg = 0x0548,
  1987. .enable_mask = BIT(0),
  1988. .hw.init = &(struct clk_init_data){
  1989. .name = "gcc_sdcc3_ahb_clk",
  1990. .parent_names = (const char *[]){
  1991. "periph_noc_clk_src",
  1992. },
  1993. .num_parents = 1,
  1994. .ops = &clk_branch2_ops,
  1995. },
  1996. },
  1997. };
  1998. static struct clk_branch gcc_sdcc3_apps_clk = {
  1999. .halt_reg = 0x0544,
  2000. .clkr = {
  2001. .enable_reg = 0x0544,
  2002. .enable_mask = BIT(0),
  2003. .hw.init = &(struct clk_init_data){
  2004. .name = "gcc_sdcc3_apps_clk",
  2005. .parent_names = (const char *[]){
  2006. "sdcc3_apps_clk_src",
  2007. },
  2008. .num_parents = 1,
  2009. .flags = CLK_SET_RATE_PARENT,
  2010. .ops = &clk_branch2_ops,
  2011. },
  2012. },
  2013. };
  2014. static struct clk_branch gcc_sdcc4_ahb_clk = {
  2015. .halt_reg = 0x0588,
  2016. .clkr = {
  2017. .enable_reg = 0x0588,
  2018. .enable_mask = BIT(0),
  2019. .hw.init = &(struct clk_init_data){
  2020. .name = "gcc_sdcc4_ahb_clk",
  2021. .parent_names = (const char *[]){
  2022. "periph_noc_clk_src",
  2023. },
  2024. .num_parents = 1,
  2025. .ops = &clk_branch2_ops,
  2026. },
  2027. },
  2028. };
  2029. static struct clk_branch gcc_sdcc4_apps_clk = {
  2030. .halt_reg = 0x0584,
  2031. .clkr = {
  2032. .enable_reg = 0x0584,
  2033. .enable_mask = BIT(0),
  2034. .hw.init = &(struct clk_init_data){
  2035. .name = "gcc_sdcc4_apps_clk",
  2036. .parent_names = (const char *[]){
  2037. "sdcc4_apps_clk_src",
  2038. },
  2039. .num_parents = 1,
  2040. .flags = CLK_SET_RATE_PARENT,
  2041. .ops = &clk_branch2_ops,
  2042. },
  2043. },
  2044. };
  2045. static struct clk_branch gcc_sys_noc_usb3_axi_clk = {
  2046. .halt_reg = 0x0108,
  2047. .clkr = {
  2048. .enable_reg = 0x0108,
  2049. .enable_mask = BIT(0),
  2050. .hw.init = &(struct clk_init_data){
  2051. .name = "gcc_sys_noc_usb3_axi_clk",
  2052. .parent_names = (const char *[]){
  2053. "usb30_master_clk_src",
  2054. },
  2055. .num_parents = 1,
  2056. .flags = CLK_SET_RATE_PARENT,
  2057. .ops = &clk_branch2_ops,
  2058. },
  2059. },
  2060. };
  2061. static struct clk_branch gcc_tsif_ahb_clk = {
  2062. .halt_reg = 0x0d84,
  2063. .clkr = {
  2064. .enable_reg = 0x0d84,
  2065. .enable_mask = BIT(0),
  2066. .hw.init = &(struct clk_init_data){
  2067. .name = "gcc_tsif_ahb_clk",
  2068. .parent_names = (const char *[]){
  2069. "periph_noc_clk_src",
  2070. },
  2071. .num_parents = 1,
  2072. .ops = &clk_branch2_ops,
  2073. },
  2074. },
  2075. };
  2076. static struct clk_branch gcc_tsif_ref_clk = {
  2077. .halt_reg = 0x0d88,
  2078. .clkr = {
  2079. .enable_reg = 0x0d88,
  2080. .enable_mask = BIT(0),
  2081. .hw.init = &(struct clk_init_data){
  2082. .name = "gcc_tsif_ref_clk",
  2083. .parent_names = (const char *[]){
  2084. "tsif_ref_clk_src",
  2085. },
  2086. .num_parents = 1,
  2087. .flags = CLK_SET_RATE_PARENT,
  2088. .ops = &clk_branch2_ops,
  2089. },
  2090. },
  2091. };
  2092. static struct clk_branch gcc_usb2a_phy_sleep_clk = {
  2093. .halt_reg = 0x04ac,
  2094. .clkr = {
  2095. .enable_reg = 0x04ac,
  2096. .enable_mask = BIT(0),
  2097. .hw.init = &(struct clk_init_data){
  2098. .name = "gcc_usb2a_phy_sleep_clk",
  2099. .parent_names = (const char *[]){
  2100. "sleep_clk_src",
  2101. },
  2102. .num_parents = 1,
  2103. .ops = &clk_branch2_ops,
  2104. },
  2105. },
  2106. };
  2107. static struct clk_branch gcc_usb2b_phy_sleep_clk = {
  2108. .halt_reg = 0x04b4,
  2109. .clkr = {
  2110. .enable_reg = 0x04b4,
  2111. .enable_mask = BIT(0),
  2112. .hw.init = &(struct clk_init_data){
  2113. .name = "gcc_usb2b_phy_sleep_clk",
  2114. .parent_names = (const char *[]){
  2115. "sleep_clk_src",
  2116. },
  2117. .num_parents = 1,
  2118. .ops = &clk_branch2_ops,
  2119. },
  2120. },
  2121. };
  2122. static struct clk_branch gcc_usb30_master_clk = {
  2123. .halt_reg = 0x03c8,
  2124. .clkr = {
  2125. .enable_reg = 0x03c8,
  2126. .enable_mask = BIT(0),
  2127. .hw.init = &(struct clk_init_data){
  2128. .name = "gcc_usb30_master_clk",
  2129. .parent_names = (const char *[]){
  2130. "usb30_master_clk_src",
  2131. },
  2132. .num_parents = 1,
  2133. .flags = CLK_SET_RATE_PARENT,
  2134. .ops = &clk_branch2_ops,
  2135. },
  2136. },
  2137. };
  2138. static struct clk_branch gcc_usb30_mock_utmi_clk = {
  2139. .halt_reg = 0x03d0,
  2140. .clkr = {
  2141. .enable_reg = 0x03d0,
  2142. .enable_mask = BIT(0),
  2143. .hw.init = &(struct clk_init_data){
  2144. .name = "gcc_usb30_mock_utmi_clk",
  2145. .parent_names = (const char *[]){
  2146. "usb30_mock_utmi_clk_src",
  2147. },
  2148. .num_parents = 1,
  2149. .flags = CLK_SET_RATE_PARENT,
  2150. .ops = &clk_branch2_ops,
  2151. },
  2152. },
  2153. };
  2154. static struct clk_branch gcc_usb30_sleep_clk = {
  2155. .halt_reg = 0x03cc,
  2156. .clkr = {
  2157. .enable_reg = 0x03cc,
  2158. .enable_mask = BIT(0),
  2159. .hw.init = &(struct clk_init_data){
  2160. .name = "gcc_usb30_sleep_clk",
  2161. .parent_names = (const char *[]){
  2162. "sleep_clk_src",
  2163. },
  2164. .num_parents = 1,
  2165. .ops = &clk_branch2_ops,
  2166. },
  2167. },
  2168. };
  2169. static struct clk_branch gcc_usb_hs_ahb_clk = {
  2170. .halt_reg = 0x0488,
  2171. .clkr = {
  2172. .enable_reg = 0x0488,
  2173. .enable_mask = BIT(0),
  2174. .hw.init = &(struct clk_init_data){
  2175. .name = "gcc_usb_hs_ahb_clk",
  2176. .parent_names = (const char *[]){
  2177. "periph_noc_clk_src",
  2178. },
  2179. .num_parents = 1,
  2180. .ops = &clk_branch2_ops,
  2181. },
  2182. },
  2183. };
  2184. static struct clk_branch gcc_usb_hs_system_clk = {
  2185. .halt_reg = 0x0484,
  2186. .clkr = {
  2187. .enable_reg = 0x0484,
  2188. .enable_mask = BIT(0),
  2189. .hw.init = &(struct clk_init_data){
  2190. .name = "gcc_usb_hs_system_clk",
  2191. .parent_names = (const char *[]){
  2192. "usb_hs_system_clk_src",
  2193. },
  2194. .num_parents = 1,
  2195. .flags = CLK_SET_RATE_PARENT,
  2196. .ops = &clk_branch2_ops,
  2197. },
  2198. },
  2199. };
  2200. static struct clk_branch gcc_usb_hsic_ahb_clk = {
  2201. .halt_reg = 0x0408,
  2202. .clkr = {
  2203. .enable_reg = 0x0408,
  2204. .enable_mask = BIT(0),
  2205. .hw.init = &(struct clk_init_data){
  2206. .name = "gcc_usb_hsic_ahb_clk",
  2207. .parent_names = (const char *[]){
  2208. "periph_noc_clk_src",
  2209. },
  2210. .num_parents = 1,
  2211. .ops = &clk_branch2_ops,
  2212. },
  2213. },
  2214. };
  2215. static struct clk_branch gcc_usb_hsic_clk = {
  2216. .halt_reg = 0x0410,
  2217. .clkr = {
  2218. .enable_reg = 0x0410,
  2219. .enable_mask = BIT(0),
  2220. .hw.init = &(struct clk_init_data){
  2221. .name = "gcc_usb_hsic_clk",
  2222. .parent_names = (const char *[]){
  2223. "usb_hsic_clk_src",
  2224. },
  2225. .num_parents = 1,
  2226. .flags = CLK_SET_RATE_PARENT,
  2227. .ops = &clk_branch2_ops,
  2228. },
  2229. },
  2230. };
  2231. static struct clk_branch gcc_usb_hsic_io_cal_clk = {
  2232. .halt_reg = 0x0414,
  2233. .clkr = {
  2234. .enable_reg = 0x0414,
  2235. .enable_mask = BIT(0),
  2236. .hw.init = &(struct clk_init_data){
  2237. .name = "gcc_usb_hsic_io_cal_clk",
  2238. .parent_names = (const char *[]){
  2239. "usb_hsic_io_cal_clk_src",
  2240. },
  2241. .num_parents = 1,
  2242. .flags = CLK_SET_RATE_PARENT,
  2243. .ops = &clk_branch2_ops,
  2244. },
  2245. },
  2246. };
  2247. static struct clk_branch gcc_usb_hsic_io_cal_sleep_clk = {
  2248. .halt_reg = 0x0418,
  2249. .clkr = {
  2250. .enable_reg = 0x0418,
  2251. .enable_mask = BIT(0),
  2252. .hw.init = &(struct clk_init_data){
  2253. .name = "gcc_usb_hsic_io_cal_sleep_clk",
  2254. .parent_names = (const char *[]){
  2255. "sleep_clk_src",
  2256. },
  2257. .num_parents = 1,
  2258. .ops = &clk_branch2_ops,
  2259. },
  2260. },
  2261. };
  2262. static struct clk_branch gcc_usb_hsic_system_clk = {
  2263. .halt_reg = 0x040c,
  2264. .clkr = {
  2265. .enable_reg = 0x040c,
  2266. .enable_mask = BIT(0),
  2267. .hw.init = &(struct clk_init_data){
  2268. .name = "gcc_usb_hsic_system_clk",
  2269. .parent_names = (const char *[]){
  2270. "usb_hsic_system_clk_src",
  2271. },
  2272. .num_parents = 1,
  2273. .flags = CLK_SET_RATE_PARENT,
  2274. .ops = &clk_branch2_ops,
  2275. },
  2276. },
  2277. };
  2278. static struct gdsc usb_hs_hsic_gdsc = {
  2279. .gdscr = 0x404,
  2280. .pd = {
  2281. .name = "usb_hs_hsic",
  2282. },
  2283. .pwrsts = PWRSTS_OFF_ON,
  2284. };
  2285. static struct clk_regmap *gcc_msm8226_clocks[] = {
  2286. [GPLL0] = &gpll0.clkr,
  2287. [GPLL0_VOTE] = &gpll0_vote,
  2288. [GPLL1] = &gpll1.clkr,
  2289. [GPLL1_VOTE] = &gpll1_vote,
  2290. [CONFIG_NOC_CLK_SRC] = &config_noc_clk_src.clkr,
  2291. [PERIPH_NOC_CLK_SRC] = &periph_noc_clk_src.clkr,
  2292. [SYSTEM_NOC_CLK_SRC] = &system_noc_clk_src.clkr,
  2293. [BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
  2294. [BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
  2295. [BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
  2296. [BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
  2297. [BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
  2298. [BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
  2299. [BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
  2300. [BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
  2301. [BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
  2302. [BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
  2303. [BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
  2304. [BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
  2305. [BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
  2306. [BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
  2307. [BLSP1_UART3_APPS_CLK_SRC] = &blsp1_uart3_apps_clk_src.clkr,
  2308. [BLSP1_UART4_APPS_CLK_SRC] = &blsp1_uart4_apps_clk_src.clkr,
  2309. [BLSP1_UART5_APPS_CLK_SRC] = &blsp1_uart5_apps_clk_src.clkr,
  2310. [BLSP1_UART6_APPS_CLK_SRC] = &blsp1_uart6_apps_clk_src.clkr,
  2311. [CE1_CLK_SRC] = &ce1_clk_src.clkr,
  2312. [GP1_CLK_SRC] = &gp1_clk_src.clkr,
  2313. [GP2_CLK_SRC] = &gp2_clk_src.clkr,
  2314. [GP3_CLK_SRC] = &gp3_clk_src.clkr,
  2315. [PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
  2316. [SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
  2317. [SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
  2318. [SDCC3_APPS_CLK_SRC] = &sdcc3_apps_clk_src.clkr,
  2319. [USB_HS_SYSTEM_CLK_SRC] = &usb_hs_system_clk_src.clkr,
  2320. [USB_HSIC_CLK_SRC] = &usb_hsic_clk_src.clkr,
  2321. [USB_HSIC_IO_CAL_CLK_SRC] = &usb_hsic_io_cal_clk_src.clkr,
  2322. [USB_HSIC_SYSTEM_CLK_SRC] = &usb_hsic_system_clk_src.clkr,
  2323. [GCC_BAM_DMA_AHB_CLK] = &gcc_bam_dma_ahb_clk.clkr,
  2324. [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
  2325. [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
  2326. [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
  2327. [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
  2328. [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
  2329. [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
  2330. [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
  2331. [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
  2332. [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
  2333. [GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
  2334. [GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
  2335. [GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
  2336. [GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
  2337. [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
  2338. [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
  2339. [GCC_BLSP1_UART3_APPS_CLK] = &gcc_blsp1_uart3_apps_clk.clkr,
  2340. [GCC_BLSP1_UART4_APPS_CLK] = &gcc_blsp1_uart4_apps_clk.clkr,
  2341. [GCC_BLSP1_UART5_APPS_CLK] = &gcc_blsp1_uart5_apps_clk.clkr,
  2342. [GCC_BLSP1_UART6_APPS_CLK] = &gcc_blsp1_uart6_apps_clk.clkr,
  2343. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  2344. [GCC_CE1_AHB_CLK] = &gcc_ce1_ahb_clk.clkr,
  2345. [GCC_CE1_AXI_CLK] = &gcc_ce1_axi_clk.clkr,
  2346. [GCC_CE1_CLK] = &gcc_ce1_clk.clkr,
  2347. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  2348. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  2349. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  2350. [GCC_LPASS_Q6_AXI_CLK] = &gcc_lpass_q6_axi_clk.clkr,
  2351. [GCC_MSS_CFG_AHB_CLK] = &gcc_mss_cfg_ahb_clk.clkr,
  2352. [GCC_MSS_Q6_BIMC_AXI_CLK] = &gcc_mss_q6_bimc_axi_clk.clkr,
  2353. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  2354. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  2355. [GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr,
  2356. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  2357. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  2358. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  2359. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  2360. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  2361. [GCC_SDCC3_AHB_CLK] = &gcc_sdcc3_ahb_clk.clkr,
  2362. [GCC_SDCC3_APPS_CLK] = &gcc_sdcc3_apps_clk.clkr,
  2363. [GCC_USB2A_PHY_SLEEP_CLK] = &gcc_usb2a_phy_sleep_clk.clkr,
  2364. [GCC_USB_HS_AHB_CLK] = &gcc_usb_hs_ahb_clk.clkr,
  2365. [GCC_USB_HS_SYSTEM_CLK] = &gcc_usb_hs_system_clk.clkr,
  2366. [GCC_USB_HSIC_AHB_CLK] = &gcc_usb_hsic_ahb_clk.clkr,
  2367. [GCC_USB_HSIC_CLK] = &gcc_usb_hsic_clk.clkr,
  2368. [GCC_USB_HSIC_IO_CAL_CLK] = &gcc_usb_hsic_io_cal_clk.clkr,
  2369. [GCC_USB_HSIC_SYSTEM_CLK] = &gcc_usb_hsic_system_clk.clkr,
  2370. };
  2371. static const struct qcom_reset_map gcc_msm8226_resets[] = {
  2372. [GCC_USB_HS_HSIC_BCR] = { 0x0400 },
  2373. [GCC_USB_HS_BCR] = { 0x0480 },
  2374. [GCC_USB2A_PHY_BCR] = { 0x04a8 },
  2375. };
  2376. static struct gdsc *gcc_msm8226_gdscs[] = {
  2377. [USB_HS_HSIC_GDSC] = &usb_hs_hsic_gdsc,
  2378. };
  2379. static const struct regmap_config gcc_msm8226_regmap_config = {
  2380. .reg_bits = 32,
  2381. .reg_stride = 4,
  2382. .val_bits = 32,
  2383. .max_register = 0x1a80,
  2384. .fast_io = true,
  2385. };
  2386. static const struct qcom_cc_desc gcc_msm8226_desc = {
  2387. .config = &gcc_msm8226_regmap_config,
  2388. .clks = gcc_msm8226_clocks,
  2389. .num_clks = ARRAY_SIZE(gcc_msm8226_clocks),
  2390. .resets = gcc_msm8226_resets,
  2391. .num_resets = ARRAY_SIZE(gcc_msm8226_resets),
  2392. .gdscs = gcc_msm8226_gdscs,
  2393. .num_gdscs = ARRAY_SIZE(gcc_msm8226_gdscs),
  2394. };
  2395. static struct clk_regmap *gcc_msm8974_clocks[] = {
  2396. [GPLL0] = &gpll0.clkr,
  2397. [GPLL0_VOTE] = &gpll0_vote,
  2398. [CONFIG_NOC_CLK_SRC] = &config_noc_clk_src.clkr,
  2399. [PERIPH_NOC_CLK_SRC] = &periph_noc_clk_src.clkr,
  2400. [SYSTEM_NOC_CLK_SRC] = &system_noc_clk_src.clkr,
  2401. [GPLL1] = &gpll1.clkr,
  2402. [GPLL1_VOTE] = &gpll1_vote,
  2403. [USB30_MASTER_CLK_SRC] = &usb30_master_clk_src.clkr,
  2404. [BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
  2405. [BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
  2406. [BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
  2407. [BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
  2408. [BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
  2409. [BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
  2410. [BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
  2411. [BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
  2412. [BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
  2413. [BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
  2414. [BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
  2415. [BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
  2416. [BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
  2417. [BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
  2418. [BLSP1_UART3_APPS_CLK_SRC] = &blsp1_uart3_apps_clk_src.clkr,
  2419. [BLSP1_UART4_APPS_CLK_SRC] = &blsp1_uart4_apps_clk_src.clkr,
  2420. [BLSP1_UART5_APPS_CLK_SRC] = &blsp1_uart5_apps_clk_src.clkr,
  2421. [BLSP1_UART6_APPS_CLK_SRC] = &blsp1_uart6_apps_clk_src.clkr,
  2422. [BLSP2_QUP1_I2C_APPS_CLK_SRC] = &blsp2_qup1_i2c_apps_clk_src.clkr,
  2423. [BLSP2_QUP1_SPI_APPS_CLK_SRC] = &blsp2_qup1_spi_apps_clk_src.clkr,
  2424. [BLSP2_QUP2_I2C_APPS_CLK_SRC] = &blsp2_qup2_i2c_apps_clk_src.clkr,
  2425. [BLSP2_QUP2_SPI_APPS_CLK_SRC] = &blsp2_qup2_spi_apps_clk_src.clkr,
  2426. [BLSP2_QUP3_I2C_APPS_CLK_SRC] = &blsp2_qup3_i2c_apps_clk_src.clkr,
  2427. [BLSP2_QUP3_SPI_APPS_CLK_SRC] = &blsp2_qup3_spi_apps_clk_src.clkr,
  2428. [BLSP2_QUP4_I2C_APPS_CLK_SRC] = &blsp2_qup4_i2c_apps_clk_src.clkr,
  2429. [BLSP2_QUP4_SPI_APPS_CLK_SRC] = &blsp2_qup4_spi_apps_clk_src.clkr,
  2430. [BLSP2_QUP5_I2C_APPS_CLK_SRC] = &blsp2_qup5_i2c_apps_clk_src.clkr,
  2431. [BLSP2_QUP5_SPI_APPS_CLK_SRC] = &blsp2_qup5_spi_apps_clk_src.clkr,
  2432. [BLSP2_QUP6_I2C_APPS_CLK_SRC] = &blsp2_qup6_i2c_apps_clk_src.clkr,
  2433. [BLSP2_QUP6_SPI_APPS_CLK_SRC] = &blsp2_qup6_spi_apps_clk_src.clkr,
  2434. [BLSP2_UART1_APPS_CLK_SRC] = &blsp2_uart1_apps_clk_src.clkr,
  2435. [BLSP2_UART2_APPS_CLK_SRC] = &blsp2_uart2_apps_clk_src.clkr,
  2436. [BLSP2_UART3_APPS_CLK_SRC] = &blsp2_uart3_apps_clk_src.clkr,
  2437. [BLSP2_UART4_APPS_CLK_SRC] = &blsp2_uart4_apps_clk_src.clkr,
  2438. [BLSP2_UART5_APPS_CLK_SRC] = &blsp2_uart5_apps_clk_src.clkr,
  2439. [BLSP2_UART6_APPS_CLK_SRC] = &blsp2_uart6_apps_clk_src.clkr,
  2440. [CE1_CLK_SRC] = &ce1_clk_src.clkr,
  2441. [CE2_CLK_SRC] = &ce2_clk_src.clkr,
  2442. [GP1_CLK_SRC] = &gp1_clk_src.clkr,
  2443. [GP2_CLK_SRC] = &gp2_clk_src.clkr,
  2444. [GP3_CLK_SRC] = &gp3_clk_src.clkr,
  2445. [PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
  2446. [SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
  2447. [SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
  2448. [SDCC3_APPS_CLK_SRC] = &sdcc3_apps_clk_src.clkr,
  2449. [SDCC4_APPS_CLK_SRC] = &sdcc4_apps_clk_src.clkr,
  2450. [TSIF_REF_CLK_SRC] = &tsif_ref_clk_src.clkr,
  2451. [USB30_MOCK_UTMI_CLK_SRC] = &usb30_mock_utmi_clk_src.clkr,
  2452. [USB_HS_SYSTEM_CLK_SRC] = &usb_hs_system_clk_src.clkr,
  2453. [USB_HSIC_CLK_SRC] = &usb_hsic_clk_src.clkr,
  2454. [USB_HSIC_IO_CAL_CLK_SRC] = &usb_hsic_io_cal_clk_src.clkr,
  2455. [USB_HSIC_SYSTEM_CLK_SRC] = &usb_hsic_system_clk_src.clkr,
  2456. [GCC_BAM_DMA_AHB_CLK] = &gcc_bam_dma_ahb_clk.clkr,
  2457. [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
  2458. [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
  2459. [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
  2460. [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
  2461. [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
  2462. [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
  2463. [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
  2464. [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
  2465. [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
  2466. [GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
  2467. [GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
  2468. [GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
  2469. [GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
  2470. [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
  2471. [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
  2472. [GCC_BLSP1_UART3_APPS_CLK] = &gcc_blsp1_uart3_apps_clk.clkr,
  2473. [GCC_BLSP1_UART4_APPS_CLK] = &gcc_blsp1_uart4_apps_clk.clkr,
  2474. [GCC_BLSP1_UART5_APPS_CLK] = &gcc_blsp1_uart5_apps_clk.clkr,
  2475. [GCC_BLSP1_UART6_APPS_CLK] = &gcc_blsp1_uart6_apps_clk.clkr,
  2476. [GCC_BLSP2_AHB_CLK] = &gcc_blsp2_ahb_clk.clkr,
  2477. [GCC_BLSP2_QUP1_I2C_APPS_CLK] = &gcc_blsp2_qup1_i2c_apps_clk.clkr,
  2478. [GCC_BLSP2_QUP1_SPI_APPS_CLK] = &gcc_blsp2_qup1_spi_apps_clk.clkr,
  2479. [GCC_BLSP2_QUP2_I2C_APPS_CLK] = &gcc_blsp2_qup2_i2c_apps_clk.clkr,
  2480. [GCC_BLSP2_QUP2_SPI_APPS_CLK] = &gcc_blsp2_qup2_spi_apps_clk.clkr,
  2481. [GCC_BLSP2_QUP3_I2C_APPS_CLK] = &gcc_blsp2_qup3_i2c_apps_clk.clkr,
  2482. [GCC_BLSP2_QUP3_SPI_APPS_CLK] = &gcc_blsp2_qup3_spi_apps_clk.clkr,
  2483. [GCC_BLSP2_QUP4_I2C_APPS_CLK] = &gcc_blsp2_qup4_i2c_apps_clk.clkr,
  2484. [GCC_BLSP2_QUP4_SPI_APPS_CLK] = &gcc_blsp2_qup4_spi_apps_clk.clkr,
  2485. [GCC_BLSP2_QUP5_I2C_APPS_CLK] = &gcc_blsp2_qup5_i2c_apps_clk.clkr,
  2486. [GCC_BLSP2_QUP5_SPI_APPS_CLK] = &gcc_blsp2_qup5_spi_apps_clk.clkr,
  2487. [GCC_BLSP2_QUP6_I2C_APPS_CLK] = &gcc_blsp2_qup6_i2c_apps_clk.clkr,
  2488. [GCC_BLSP2_QUP6_SPI_APPS_CLK] = &gcc_blsp2_qup6_spi_apps_clk.clkr,
  2489. [GCC_BLSP2_UART1_APPS_CLK] = &gcc_blsp2_uart1_apps_clk.clkr,
  2490. [GCC_BLSP2_UART2_APPS_CLK] = &gcc_blsp2_uart2_apps_clk.clkr,
  2491. [GCC_BLSP2_UART3_APPS_CLK] = &gcc_blsp2_uart3_apps_clk.clkr,
  2492. [GCC_BLSP2_UART4_APPS_CLK] = &gcc_blsp2_uart4_apps_clk.clkr,
  2493. [GCC_BLSP2_UART5_APPS_CLK] = &gcc_blsp2_uart5_apps_clk.clkr,
  2494. [GCC_BLSP2_UART6_APPS_CLK] = &gcc_blsp2_uart6_apps_clk.clkr,
  2495. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  2496. [GCC_CE1_AHB_CLK] = &gcc_ce1_ahb_clk.clkr,
  2497. [GCC_CE1_AXI_CLK] = &gcc_ce1_axi_clk.clkr,
  2498. [GCC_CE1_CLK] = &gcc_ce1_clk.clkr,
  2499. [GCC_CE2_AHB_CLK] = &gcc_ce2_ahb_clk.clkr,
  2500. [GCC_CE2_AXI_CLK] = &gcc_ce2_axi_clk.clkr,
  2501. [GCC_CE2_CLK] = &gcc_ce2_clk.clkr,
  2502. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  2503. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  2504. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  2505. [GCC_LPASS_Q6_AXI_CLK] = &gcc_lpass_q6_axi_clk.clkr,
  2506. [GCC_MMSS_NOC_CFG_AHB_CLK] = &gcc_mmss_noc_cfg_ahb_clk.clkr,
  2507. [GCC_OCMEM_NOC_CFG_AHB_CLK] = &gcc_ocmem_noc_cfg_ahb_clk.clkr,
  2508. [GCC_MSS_CFG_AHB_CLK] = &gcc_mss_cfg_ahb_clk.clkr,
  2509. [GCC_MSS_Q6_BIMC_AXI_CLK] = &gcc_mss_q6_bimc_axi_clk.clkr,
  2510. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  2511. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  2512. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  2513. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  2514. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  2515. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  2516. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  2517. [GCC_SDCC3_AHB_CLK] = &gcc_sdcc3_ahb_clk.clkr,
  2518. [GCC_SDCC3_APPS_CLK] = &gcc_sdcc3_apps_clk.clkr,
  2519. [GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr,
  2520. [GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr,
  2521. [GCC_SYS_NOC_USB3_AXI_CLK] = &gcc_sys_noc_usb3_axi_clk.clkr,
  2522. [GCC_TSIF_AHB_CLK] = &gcc_tsif_ahb_clk.clkr,
  2523. [GCC_TSIF_REF_CLK] = &gcc_tsif_ref_clk.clkr,
  2524. [GCC_USB2A_PHY_SLEEP_CLK] = &gcc_usb2a_phy_sleep_clk.clkr,
  2525. [GCC_USB2B_PHY_SLEEP_CLK] = &gcc_usb2b_phy_sleep_clk.clkr,
  2526. [GCC_USB30_MASTER_CLK] = &gcc_usb30_master_clk.clkr,
  2527. [GCC_USB30_MOCK_UTMI_CLK] = &gcc_usb30_mock_utmi_clk.clkr,
  2528. [GCC_USB30_SLEEP_CLK] = &gcc_usb30_sleep_clk.clkr,
  2529. [GCC_USB_HS_AHB_CLK] = &gcc_usb_hs_ahb_clk.clkr,
  2530. [GCC_USB_HS_SYSTEM_CLK] = &gcc_usb_hs_system_clk.clkr,
  2531. [GCC_USB_HSIC_AHB_CLK] = &gcc_usb_hsic_ahb_clk.clkr,
  2532. [GCC_USB_HSIC_CLK] = &gcc_usb_hsic_clk.clkr,
  2533. [GCC_USB_HSIC_IO_CAL_CLK] = &gcc_usb_hsic_io_cal_clk.clkr,
  2534. [GCC_USB_HSIC_IO_CAL_SLEEP_CLK] = &gcc_usb_hsic_io_cal_sleep_clk.clkr,
  2535. [GCC_USB_HSIC_SYSTEM_CLK] = &gcc_usb_hsic_system_clk.clkr,
  2536. [GCC_MMSS_GPLL0_CLK_SRC] = &gcc_mmss_gpll0_clk_src,
  2537. [GPLL4] = NULL,
  2538. [GPLL4_VOTE] = NULL,
  2539. [GCC_SDCC1_CDCCAL_SLEEP_CLK] = NULL,
  2540. [GCC_SDCC1_CDCCAL_FF_CLK] = NULL,
  2541. };
  2542. static const struct qcom_reset_map gcc_msm8974_resets[] = {
  2543. [GCC_SYSTEM_NOC_BCR] = { 0x0100 },
  2544. [GCC_CONFIG_NOC_BCR] = { 0x0140 },
  2545. [GCC_PERIPH_NOC_BCR] = { 0x0180 },
  2546. [GCC_IMEM_BCR] = { 0x0200 },
  2547. [GCC_MMSS_BCR] = { 0x0240 },
  2548. [GCC_QDSS_BCR] = { 0x0300 },
  2549. [GCC_USB_30_BCR] = { 0x03c0 },
  2550. [GCC_USB3_PHY_BCR] = { 0x03fc },
  2551. [GCC_USB_HS_HSIC_BCR] = { 0x0400 },
  2552. [GCC_USB_HS_BCR] = { 0x0480 },
  2553. [GCC_USB2A_PHY_BCR] = { 0x04a8 },
  2554. [GCC_USB2B_PHY_BCR] = { 0x04b0 },
  2555. [GCC_SDCC1_BCR] = { 0x04c0 },
  2556. [GCC_SDCC2_BCR] = { 0x0500 },
  2557. [GCC_SDCC3_BCR] = { 0x0540 },
  2558. [GCC_SDCC4_BCR] = { 0x0580 },
  2559. [GCC_BLSP1_BCR] = { 0x05c0 },
  2560. [GCC_BLSP1_QUP1_BCR] = { 0x0640 },
  2561. [GCC_BLSP1_UART1_BCR] = { 0x0680 },
  2562. [GCC_BLSP1_QUP2_BCR] = { 0x06c0 },
  2563. [GCC_BLSP1_UART2_BCR] = { 0x0700 },
  2564. [GCC_BLSP1_QUP3_BCR] = { 0x0740 },
  2565. [GCC_BLSP1_UART3_BCR] = { 0x0780 },
  2566. [GCC_BLSP1_QUP4_BCR] = { 0x07c0 },
  2567. [GCC_BLSP1_UART4_BCR] = { 0x0800 },
  2568. [GCC_BLSP1_QUP5_BCR] = { 0x0840 },
  2569. [GCC_BLSP1_UART5_BCR] = { 0x0880 },
  2570. [GCC_BLSP1_QUP6_BCR] = { 0x08c0 },
  2571. [GCC_BLSP1_UART6_BCR] = { 0x0900 },
  2572. [GCC_BLSP2_BCR] = { 0x0940 },
  2573. [GCC_BLSP2_QUP1_BCR] = { 0x0980 },
  2574. [GCC_BLSP2_UART1_BCR] = { 0x09c0 },
  2575. [GCC_BLSP2_QUP2_BCR] = { 0x0a00 },
  2576. [GCC_BLSP2_UART2_BCR] = { 0x0a40 },
  2577. [GCC_BLSP2_QUP3_BCR] = { 0x0a80 },
  2578. [GCC_BLSP2_UART3_BCR] = { 0x0ac0 },
  2579. [GCC_BLSP2_QUP4_BCR] = { 0x0b00 },
  2580. [GCC_BLSP2_UART4_BCR] = { 0x0b40 },
  2581. [GCC_BLSP2_QUP5_BCR] = { 0x0b80 },
  2582. [GCC_BLSP2_UART5_BCR] = { 0x0bc0 },
  2583. [GCC_BLSP2_QUP6_BCR] = { 0x0c00 },
  2584. [GCC_BLSP2_UART6_BCR] = { 0x0c40 },
  2585. [GCC_PDM_BCR] = { 0x0cc0 },
  2586. [GCC_BAM_DMA_BCR] = { 0x0d40 },
  2587. [GCC_TSIF_BCR] = { 0x0d80 },
  2588. [GCC_TCSR_BCR] = { 0x0dc0 },
  2589. [GCC_BOOT_ROM_BCR] = { 0x0e00 },
  2590. [GCC_MSG_RAM_BCR] = { 0x0e40 },
  2591. [GCC_TLMM_BCR] = { 0x0e80 },
  2592. [GCC_MPM_BCR] = { 0x0ec0 },
  2593. [GCC_SEC_CTRL_BCR] = { 0x0f40 },
  2594. [GCC_SPMI_BCR] = { 0x0fc0 },
  2595. [GCC_SPDM_BCR] = { 0x1000 },
  2596. [GCC_CE1_BCR] = { 0x1040 },
  2597. [GCC_CE2_BCR] = { 0x1080 },
  2598. [GCC_BIMC_BCR] = { 0x1100 },
  2599. [GCC_MPM_NON_AHB_RESET] = { 0x0ec4, 2 },
  2600. [GCC_MPM_AHB_RESET] = { 0x0ec4, 1 },
  2601. [GCC_SNOC_BUS_TIMEOUT0_BCR] = { 0x1240 },
  2602. [GCC_SNOC_BUS_TIMEOUT2_BCR] = { 0x1248 },
  2603. [GCC_PNOC_BUS_TIMEOUT0_BCR] = { 0x1280 },
  2604. [GCC_PNOC_BUS_TIMEOUT1_BCR] = { 0x1288 },
  2605. [GCC_PNOC_BUS_TIMEOUT2_BCR] = { 0x1290 },
  2606. [GCC_PNOC_BUS_TIMEOUT3_BCR] = { 0x1298 },
  2607. [GCC_PNOC_BUS_TIMEOUT4_BCR] = { 0x12a0 },
  2608. [GCC_CNOC_BUS_TIMEOUT0_BCR] = { 0x12c0 },
  2609. [GCC_CNOC_BUS_TIMEOUT1_BCR] = { 0x12c8 },
  2610. [GCC_CNOC_BUS_TIMEOUT2_BCR] = { 0x12d0 },
  2611. [GCC_CNOC_BUS_TIMEOUT3_BCR] = { 0x12d8 },
  2612. [GCC_CNOC_BUS_TIMEOUT4_BCR] = { 0x12e0 },
  2613. [GCC_CNOC_BUS_TIMEOUT5_BCR] = { 0x12e8 },
  2614. [GCC_CNOC_BUS_TIMEOUT6_BCR] = { 0x12f0 },
  2615. [GCC_DEHR_BCR] = { 0x1300 },
  2616. [GCC_RBCPR_BCR] = { 0x1380 },
  2617. [GCC_MSS_RESTART] = { 0x1680 },
  2618. [GCC_LPASS_RESTART] = { 0x16c0 },
  2619. [GCC_WCSS_RESTART] = { 0x1700 },
  2620. [GCC_VENUS_RESTART] = { 0x1740 },
  2621. };
  2622. static struct gdsc *gcc_msm8974_gdscs[] = {
  2623. [USB_HS_HSIC_GDSC] = &usb_hs_hsic_gdsc,
  2624. };
  2625. static const struct regmap_config gcc_msm8974_regmap_config = {
  2626. .reg_bits = 32,
  2627. .reg_stride = 4,
  2628. .val_bits = 32,
  2629. .max_register = 0x1fc0,
  2630. .fast_io = true,
  2631. };
  2632. static const struct qcom_cc_desc gcc_msm8974_desc = {
  2633. .config = &gcc_msm8974_regmap_config,
  2634. .clks = gcc_msm8974_clocks,
  2635. .num_clks = ARRAY_SIZE(gcc_msm8974_clocks),
  2636. .resets = gcc_msm8974_resets,
  2637. .num_resets = ARRAY_SIZE(gcc_msm8974_resets),
  2638. .gdscs = gcc_msm8974_gdscs,
  2639. .num_gdscs = ARRAY_SIZE(gcc_msm8974_gdscs),
  2640. };
  2641. static const struct of_device_id gcc_msm8974_match_table[] = {
  2642. { .compatible = "qcom,gcc-msm8226", .data = &gcc_msm8226_desc },
  2643. { .compatible = "qcom,gcc-msm8974", .data = &gcc_msm8974_desc },
  2644. { .compatible = "qcom,gcc-msm8974pro", .data = &gcc_msm8974_desc },
  2645. { .compatible = "qcom,gcc-msm8974pro-ac", .data = &gcc_msm8974_desc },
  2646. { }
  2647. };
  2648. MODULE_DEVICE_TABLE(of, gcc_msm8974_match_table);
  2649. static void msm8226_clock_override(void)
  2650. {
  2651. ce1_clk_src.freq_tbl = ftbl_gcc_ce1_clk_msm8226;
  2652. gp1_clk_src.freq_tbl = ftbl_gcc_gp_clk_msm8226;
  2653. gp2_clk_src.freq_tbl = ftbl_gcc_gp_clk_msm8226;
  2654. gp3_clk_src.freq_tbl = ftbl_gcc_gp_clk_msm8226;
  2655. }
  2656. static void msm8974_pro_clock_override(void)
  2657. {
  2658. sdcc1_apps_clk_src_init.parent_names = gcc_xo_gpll0_gpll4;
  2659. sdcc1_apps_clk_src_init.num_parents = 3;
  2660. sdcc1_apps_clk_src.freq_tbl = ftbl_gcc_sdcc1_apps_clk_pro;
  2661. sdcc1_apps_clk_src.parent_map = gcc_xo_gpll0_gpll4_map;
  2662. gcc_msm8974_clocks[GPLL4] = &gpll4.clkr;
  2663. gcc_msm8974_clocks[GPLL4_VOTE] = &gpll4_vote;
  2664. gcc_msm8974_clocks[GCC_SDCC1_CDCCAL_SLEEP_CLK] =
  2665. &gcc_sdcc1_cdccal_sleep_clk.clkr;
  2666. gcc_msm8974_clocks[GCC_SDCC1_CDCCAL_FF_CLK] =
  2667. &gcc_sdcc1_cdccal_ff_clk.clkr;
  2668. }
  2669. static int gcc_msm8974_probe(struct platform_device *pdev)
  2670. {
  2671. int ret;
  2672. struct device *dev = &pdev->dev;
  2673. const struct of_device_id *id;
  2674. id = of_match_device(gcc_msm8974_match_table, dev);
  2675. if (!id)
  2676. return -ENODEV;
  2677. if (!of_device_is_compatible(dev->of_node, "qcom,gcc-msm8974")) {
  2678. if (id->data == &gcc_msm8226_desc)
  2679. msm8226_clock_override();
  2680. else
  2681. msm8974_pro_clock_override();
  2682. }
  2683. ret = qcom_cc_register_board_clk(dev, "xo_board", "xo", 19200000);
  2684. if (ret)
  2685. return ret;
  2686. ret = qcom_cc_register_sleep_clk(dev);
  2687. if (ret)
  2688. return ret;
  2689. return qcom_cc_probe(pdev, &gcc_msm8974_desc);
  2690. }
  2691. static struct platform_driver gcc_msm8974_driver = {
  2692. .probe = gcc_msm8974_probe,
  2693. .driver = {
  2694. .name = "gcc-msm8974",
  2695. .of_match_table = gcc_msm8974_match_table,
  2696. },
  2697. };
  2698. static int __init gcc_msm8974_init(void)
  2699. {
  2700. return platform_driver_register(&gcc_msm8974_driver);
  2701. }
  2702. core_initcall(gcc_msm8974_init);
  2703. static void __exit gcc_msm8974_exit(void)
  2704. {
  2705. platform_driver_unregister(&gcc_msm8974_driver);
  2706. }
  2707. module_exit(gcc_msm8974_exit);
  2708. MODULE_DESCRIPTION("QCOM GCC MSM8974 Driver");
  2709. MODULE_LICENSE("GPL v2");
  2710. MODULE_ALIAS("platform:gcc-msm8974");