gcc-msm8960.c 82 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2013-2014, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/kernel.h>
  6. #include <linux/bitops.h>
  7. #include <linux/err.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/module.h>
  10. #include <linux/of.h>
  11. #include <linux/of_device.h>
  12. #include <linux/clk-provider.h>
  13. #include <linux/regmap.h>
  14. #include <linux/reset-controller.h>
  15. #include <dt-bindings/clock/qcom,gcc-msm8960.h>
  16. #include <dt-bindings/reset/qcom,gcc-msm8960.h>
  17. #include "common.h"
  18. #include "clk-regmap.h"
  19. #include "clk-pll.h"
  20. #include "clk-rcg.h"
  21. #include "clk-branch.h"
  22. #include "clk-hfpll.h"
  23. #include "reset.h"
  24. static struct clk_pll pll3 = {
  25. .l_reg = 0x3164,
  26. .m_reg = 0x3168,
  27. .n_reg = 0x316c,
  28. .config_reg = 0x3174,
  29. .mode_reg = 0x3160,
  30. .status_reg = 0x3178,
  31. .status_bit = 16,
  32. .clkr.hw.init = &(struct clk_init_data){
  33. .name = "pll3",
  34. .parent_data = &(const struct clk_parent_data){
  35. .fw_name = "pxo", .name = "pxo_board",
  36. },
  37. .num_parents = 1,
  38. .ops = &clk_pll_ops,
  39. },
  40. };
  41. static struct clk_regmap pll4_vote = {
  42. .enable_reg = 0x34c0,
  43. .enable_mask = BIT(4),
  44. .hw.init = &(struct clk_init_data){
  45. .name = "pll4_vote",
  46. .parent_data = &(const struct clk_parent_data){
  47. .fw_name = "pll4", .name = "pll4",
  48. },
  49. .num_parents = 1,
  50. .ops = &clk_pll_vote_ops,
  51. },
  52. };
  53. static struct clk_pll pll8 = {
  54. .l_reg = 0x3144,
  55. .m_reg = 0x3148,
  56. .n_reg = 0x314c,
  57. .config_reg = 0x3154,
  58. .mode_reg = 0x3140,
  59. .status_reg = 0x3158,
  60. .status_bit = 16,
  61. .clkr.hw.init = &(struct clk_init_data){
  62. .name = "pll8",
  63. .parent_data = &(const struct clk_parent_data){
  64. .fw_name = "pxo", .name = "pxo_board",
  65. },
  66. .num_parents = 1,
  67. .ops = &clk_pll_ops,
  68. },
  69. };
  70. static struct clk_regmap pll8_vote = {
  71. .enable_reg = 0x34c0,
  72. .enable_mask = BIT(8),
  73. .hw.init = &(struct clk_init_data){
  74. .name = "pll8_vote",
  75. .parent_hws = (const struct clk_hw*[]){
  76. &pll8.clkr.hw
  77. },
  78. .num_parents = 1,
  79. .ops = &clk_pll_vote_ops,
  80. },
  81. };
  82. static struct hfpll_data hfpll0_data = {
  83. .mode_reg = 0x3200,
  84. .l_reg = 0x3208,
  85. .m_reg = 0x320c,
  86. .n_reg = 0x3210,
  87. .config_reg = 0x3204,
  88. .status_reg = 0x321c,
  89. .config_val = 0x7845c665,
  90. .droop_reg = 0x3214,
  91. .droop_val = 0x0108c000,
  92. .min_rate = 600000000UL,
  93. .max_rate = 1800000000UL,
  94. };
  95. static struct clk_hfpll hfpll0 = {
  96. .d = &hfpll0_data,
  97. .clkr.hw.init = &(struct clk_init_data){
  98. .parent_data = &(const struct clk_parent_data){
  99. .fw_name = "pxo", .name = "pxo_board",
  100. },
  101. .num_parents = 1,
  102. .name = "hfpll0",
  103. .ops = &clk_ops_hfpll,
  104. .flags = CLK_IGNORE_UNUSED,
  105. },
  106. .lock = __SPIN_LOCK_UNLOCKED(hfpll0.lock),
  107. };
  108. static struct hfpll_data hfpll1_8064_data = {
  109. .mode_reg = 0x3240,
  110. .l_reg = 0x3248,
  111. .m_reg = 0x324c,
  112. .n_reg = 0x3250,
  113. .config_reg = 0x3244,
  114. .status_reg = 0x325c,
  115. .config_val = 0x7845c665,
  116. .droop_reg = 0x3254,
  117. .droop_val = 0x0108c000,
  118. .min_rate = 600000000UL,
  119. .max_rate = 1800000000UL,
  120. };
  121. static struct hfpll_data hfpll1_data = {
  122. .mode_reg = 0x3300,
  123. .l_reg = 0x3308,
  124. .m_reg = 0x330c,
  125. .n_reg = 0x3310,
  126. .config_reg = 0x3304,
  127. .status_reg = 0x331c,
  128. .config_val = 0x7845c665,
  129. .droop_reg = 0x3314,
  130. .droop_val = 0x0108c000,
  131. .min_rate = 600000000UL,
  132. .max_rate = 1800000000UL,
  133. };
  134. static struct clk_hfpll hfpll1 = {
  135. .d = &hfpll1_data,
  136. .clkr.hw.init = &(struct clk_init_data){
  137. .parent_data = &(const struct clk_parent_data){
  138. .fw_name = "pxo", .name = "pxo_board",
  139. },
  140. .num_parents = 1,
  141. .name = "hfpll1",
  142. .ops = &clk_ops_hfpll,
  143. .flags = CLK_IGNORE_UNUSED,
  144. },
  145. .lock = __SPIN_LOCK_UNLOCKED(hfpll1.lock),
  146. };
  147. static struct hfpll_data hfpll2_data = {
  148. .mode_reg = 0x3280,
  149. .l_reg = 0x3288,
  150. .m_reg = 0x328c,
  151. .n_reg = 0x3290,
  152. .config_reg = 0x3284,
  153. .status_reg = 0x329c,
  154. .config_val = 0x7845c665,
  155. .droop_reg = 0x3294,
  156. .droop_val = 0x0108c000,
  157. .min_rate = 600000000UL,
  158. .max_rate = 1800000000UL,
  159. };
  160. static struct clk_hfpll hfpll2 = {
  161. .d = &hfpll2_data,
  162. .clkr.hw.init = &(struct clk_init_data){
  163. .parent_data = &(const struct clk_parent_data){
  164. .fw_name = "pxo", .name = "pxo_board",
  165. },
  166. .num_parents = 1,
  167. .name = "hfpll2",
  168. .ops = &clk_ops_hfpll,
  169. .flags = CLK_IGNORE_UNUSED,
  170. },
  171. .lock = __SPIN_LOCK_UNLOCKED(hfpll2.lock),
  172. };
  173. static struct hfpll_data hfpll3_data = {
  174. .mode_reg = 0x32c0,
  175. .l_reg = 0x32c8,
  176. .m_reg = 0x32cc,
  177. .n_reg = 0x32d0,
  178. .config_reg = 0x32c4,
  179. .status_reg = 0x32dc,
  180. .config_val = 0x7845c665,
  181. .droop_reg = 0x32d4,
  182. .droop_val = 0x0108c000,
  183. .min_rate = 600000000UL,
  184. .max_rate = 1800000000UL,
  185. };
  186. static struct clk_hfpll hfpll3 = {
  187. .d = &hfpll3_data,
  188. .clkr.hw.init = &(struct clk_init_data){
  189. .parent_data = &(const struct clk_parent_data){
  190. .fw_name = "pxo", .name = "pxo_board",
  191. },
  192. .num_parents = 1,
  193. .name = "hfpll3",
  194. .ops = &clk_ops_hfpll,
  195. .flags = CLK_IGNORE_UNUSED,
  196. },
  197. .lock = __SPIN_LOCK_UNLOCKED(hfpll3.lock),
  198. };
  199. static struct hfpll_data hfpll_l2_8064_data = {
  200. .mode_reg = 0x3300,
  201. .l_reg = 0x3308,
  202. .m_reg = 0x330c,
  203. .n_reg = 0x3310,
  204. .config_reg = 0x3304,
  205. .status_reg = 0x331c,
  206. .config_val = 0x7845c665,
  207. .droop_reg = 0x3314,
  208. .droop_val = 0x0108c000,
  209. .min_rate = 600000000UL,
  210. .max_rate = 1800000000UL,
  211. };
  212. static struct hfpll_data hfpll_l2_data = {
  213. .mode_reg = 0x3400,
  214. .l_reg = 0x3408,
  215. .m_reg = 0x340c,
  216. .n_reg = 0x3410,
  217. .config_reg = 0x3404,
  218. .status_reg = 0x341c,
  219. .config_val = 0x7845c665,
  220. .droop_reg = 0x3414,
  221. .droop_val = 0x0108c000,
  222. .min_rate = 600000000UL,
  223. .max_rate = 1800000000UL,
  224. };
  225. static struct clk_hfpll hfpll_l2 = {
  226. .d = &hfpll_l2_data,
  227. .clkr.hw.init = &(struct clk_init_data){
  228. .parent_data = &(const struct clk_parent_data){
  229. .fw_name = "pxo", .name = "pxo_board",
  230. },
  231. .num_parents = 1,
  232. .name = "hfpll_l2",
  233. .ops = &clk_ops_hfpll,
  234. .flags = CLK_IGNORE_UNUSED,
  235. },
  236. .lock = __SPIN_LOCK_UNLOCKED(hfpll_l2.lock),
  237. };
  238. static struct clk_pll pll14 = {
  239. .l_reg = 0x31c4,
  240. .m_reg = 0x31c8,
  241. .n_reg = 0x31cc,
  242. .config_reg = 0x31d4,
  243. .mode_reg = 0x31c0,
  244. .status_reg = 0x31d8,
  245. .status_bit = 16,
  246. .clkr.hw.init = &(struct clk_init_data){
  247. .name = "pll14",
  248. .parent_data = &(const struct clk_parent_data){
  249. .fw_name = "pxo", .name = "pxo_board",
  250. },
  251. .num_parents = 1,
  252. .ops = &clk_pll_ops,
  253. },
  254. };
  255. static struct clk_regmap pll14_vote = {
  256. .enable_reg = 0x34c0,
  257. .enable_mask = BIT(14),
  258. .hw.init = &(struct clk_init_data){
  259. .name = "pll14_vote",
  260. .parent_hws = (const struct clk_hw*[]){
  261. &pll14.clkr.hw
  262. },
  263. .num_parents = 1,
  264. .ops = &clk_pll_vote_ops,
  265. },
  266. };
  267. enum {
  268. P_PXO,
  269. P_PLL8,
  270. P_PLL3,
  271. P_CXO,
  272. };
  273. static const struct parent_map gcc_pxo_pll8_map[] = {
  274. { P_PXO, 0 },
  275. { P_PLL8, 3 }
  276. };
  277. static const struct clk_parent_data gcc_pxo_pll8[] = {
  278. { .fw_name = "pxo", .name = "pxo_board" },
  279. { .hw = &pll8_vote.hw },
  280. };
  281. static const struct parent_map gcc_pxo_pll8_cxo_map[] = {
  282. { P_PXO, 0 },
  283. { P_PLL8, 3 },
  284. { P_CXO, 5 }
  285. };
  286. static const struct clk_parent_data gcc_pxo_pll8_cxo[] = {
  287. { .fw_name = "pxo", .name = "pxo_board" },
  288. { .hw = &pll8_vote.hw },
  289. { .fw_name = "cxo", .name = "cxo_board" },
  290. };
  291. static const struct parent_map gcc_pxo_pll8_pll3_map[] = {
  292. { P_PXO, 0 },
  293. { P_PLL8, 3 },
  294. { P_PLL3, 6 }
  295. };
  296. static const struct clk_parent_data gcc_pxo_pll8_pll3[] = {
  297. { .fw_name = "pxo", .name = "pxo_board" },
  298. { .hw = &pll8_vote.hw },
  299. { .hw = &pll3.clkr.hw },
  300. };
  301. static struct freq_tbl clk_tbl_gsbi_uart[] = {
  302. { 1843200, P_PLL8, 2, 6, 625 },
  303. { 3686400, P_PLL8, 2, 12, 625 },
  304. { 7372800, P_PLL8, 2, 24, 625 },
  305. { 14745600, P_PLL8, 2, 48, 625 },
  306. { 16000000, P_PLL8, 4, 1, 6 },
  307. { 24000000, P_PLL8, 4, 1, 4 },
  308. { 32000000, P_PLL8, 4, 1, 3 },
  309. { 40000000, P_PLL8, 1, 5, 48 },
  310. { 46400000, P_PLL8, 1, 29, 240 },
  311. { 48000000, P_PLL8, 4, 1, 2 },
  312. { 51200000, P_PLL8, 1, 2, 15 },
  313. { 56000000, P_PLL8, 1, 7, 48 },
  314. { 58982400, P_PLL8, 1, 96, 625 },
  315. { 64000000, P_PLL8, 2, 1, 3 },
  316. { }
  317. };
  318. static struct clk_rcg gsbi1_uart_src = {
  319. .ns_reg = 0x29d4,
  320. .md_reg = 0x29d0,
  321. .mn = {
  322. .mnctr_en_bit = 8,
  323. .mnctr_reset_bit = 7,
  324. .mnctr_mode_shift = 5,
  325. .n_val_shift = 16,
  326. .m_val_shift = 16,
  327. .width = 16,
  328. },
  329. .p = {
  330. .pre_div_shift = 3,
  331. .pre_div_width = 2,
  332. },
  333. .s = {
  334. .src_sel_shift = 0,
  335. .parent_map = gcc_pxo_pll8_map,
  336. },
  337. .freq_tbl = clk_tbl_gsbi_uart,
  338. .clkr = {
  339. .enable_reg = 0x29d4,
  340. .enable_mask = BIT(11),
  341. .hw.init = &(struct clk_init_data){
  342. .name = "gsbi1_uart_src",
  343. .parent_data = gcc_pxo_pll8,
  344. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  345. .ops = &clk_rcg_ops,
  346. .flags = CLK_SET_PARENT_GATE,
  347. },
  348. },
  349. };
  350. static struct clk_branch gsbi1_uart_clk = {
  351. .halt_reg = 0x2fcc,
  352. .halt_bit = 10,
  353. .clkr = {
  354. .enable_reg = 0x29d4,
  355. .enable_mask = BIT(9),
  356. .hw.init = &(struct clk_init_data){
  357. .name = "gsbi1_uart_clk",
  358. .parent_hws = (const struct clk_hw*[]){
  359. &gsbi1_uart_src.clkr.hw
  360. },
  361. .num_parents = 1,
  362. .ops = &clk_branch_ops,
  363. .flags = CLK_SET_RATE_PARENT,
  364. },
  365. },
  366. };
  367. static struct clk_rcg gsbi2_uart_src = {
  368. .ns_reg = 0x29f4,
  369. .md_reg = 0x29f0,
  370. .mn = {
  371. .mnctr_en_bit = 8,
  372. .mnctr_reset_bit = 7,
  373. .mnctr_mode_shift = 5,
  374. .n_val_shift = 16,
  375. .m_val_shift = 16,
  376. .width = 16,
  377. },
  378. .p = {
  379. .pre_div_shift = 3,
  380. .pre_div_width = 2,
  381. },
  382. .s = {
  383. .src_sel_shift = 0,
  384. .parent_map = gcc_pxo_pll8_map,
  385. },
  386. .freq_tbl = clk_tbl_gsbi_uart,
  387. .clkr = {
  388. .enable_reg = 0x29f4,
  389. .enable_mask = BIT(11),
  390. .hw.init = &(struct clk_init_data){
  391. .name = "gsbi2_uart_src",
  392. .parent_data = gcc_pxo_pll8,
  393. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  394. .ops = &clk_rcg_ops,
  395. .flags = CLK_SET_PARENT_GATE,
  396. },
  397. },
  398. };
  399. static struct clk_branch gsbi2_uart_clk = {
  400. .halt_reg = 0x2fcc,
  401. .halt_bit = 6,
  402. .clkr = {
  403. .enable_reg = 0x29f4,
  404. .enable_mask = BIT(9),
  405. .hw.init = &(struct clk_init_data){
  406. .name = "gsbi2_uart_clk",
  407. .parent_hws = (const struct clk_hw*[]){
  408. &gsbi2_uart_src.clkr.hw
  409. },
  410. .num_parents = 1,
  411. .ops = &clk_branch_ops,
  412. .flags = CLK_SET_RATE_PARENT,
  413. },
  414. },
  415. };
  416. static struct clk_rcg gsbi3_uart_src = {
  417. .ns_reg = 0x2a14,
  418. .md_reg = 0x2a10,
  419. .mn = {
  420. .mnctr_en_bit = 8,
  421. .mnctr_reset_bit = 7,
  422. .mnctr_mode_shift = 5,
  423. .n_val_shift = 16,
  424. .m_val_shift = 16,
  425. .width = 16,
  426. },
  427. .p = {
  428. .pre_div_shift = 3,
  429. .pre_div_width = 2,
  430. },
  431. .s = {
  432. .src_sel_shift = 0,
  433. .parent_map = gcc_pxo_pll8_map,
  434. },
  435. .freq_tbl = clk_tbl_gsbi_uart,
  436. .clkr = {
  437. .enable_reg = 0x2a14,
  438. .enable_mask = BIT(11),
  439. .hw.init = &(struct clk_init_data){
  440. .name = "gsbi3_uart_src",
  441. .parent_data = gcc_pxo_pll8,
  442. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  443. .ops = &clk_rcg_ops,
  444. .flags = CLK_SET_PARENT_GATE,
  445. },
  446. },
  447. };
  448. static struct clk_branch gsbi3_uart_clk = {
  449. .halt_reg = 0x2fcc,
  450. .halt_bit = 2,
  451. .clkr = {
  452. .enable_reg = 0x2a14,
  453. .enable_mask = BIT(9),
  454. .hw.init = &(struct clk_init_data){
  455. .name = "gsbi3_uart_clk",
  456. .parent_hws = (const struct clk_hw*[]){
  457. &gsbi3_uart_src.clkr.hw
  458. },
  459. .num_parents = 1,
  460. .ops = &clk_branch_ops,
  461. .flags = CLK_SET_RATE_PARENT,
  462. },
  463. },
  464. };
  465. static struct clk_rcg gsbi4_uart_src = {
  466. .ns_reg = 0x2a34,
  467. .md_reg = 0x2a30,
  468. .mn = {
  469. .mnctr_en_bit = 8,
  470. .mnctr_reset_bit = 7,
  471. .mnctr_mode_shift = 5,
  472. .n_val_shift = 16,
  473. .m_val_shift = 16,
  474. .width = 16,
  475. },
  476. .p = {
  477. .pre_div_shift = 3,
  478. .pre_div_width = 2,
  479. },
  480. .s = {
  481. .src_sel_shift = 0,
  482. .parent_map = gcc_pxo_pll8_map,
  483. },
  484. .freq_tbl = clk_tbl_gsbi_uart,
  485. .clkr = {
  486. .enable_reg = 0x2a34,
  487. .enable_mask = BIT(11),
  488. .hw.init = &(struct clk_init_data){
  489. .name = "gsbi4_uart_src",
  490. .parent_data = gcc_pxo_pll8,
  491. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  492. .ops = &clk_rcg_ops,
  493. .flags = CLK_SET_PARENT_GATE,
  494. },
  495. },
  496. };
  497. static struct clk_branch gsbi4_uart_clk = {
  498. .halt_reg = 0x2fd0,
  499. .halt_bit = 26,
  500. .clkr = {
  501. .enable_reg = 0x2a34,
  502. .enable_mask = BIT(9),
  503. .hw.init = &(struct clk_init_data){
  504. .name = "gsbi4_uart_clk",
  505. .parent_hws = (const struct clk_hw*[]){
  506. &gsbi4_uart_src.clkr.hw
  507. },
  508. .num_parents = 1,
  509. .ops = &clk_branch_ops,
  510. .flags = CLK_SET_RATE_PARENT,
  511. },
  512. },
  513. };
  514. static struct clk_rcg gsbi5_uart_src = {
  515. .ns_reg = 0x2a54,
  516. .md_reg = 0x2a50,
  517. .mn = {
  518. .mnctr_en_bit = 8,
  519. .mnctr_reset_bit = 7,
  520. .mnctr_mode_shift = 5,
  521. .n_val_shift = 16,
  522. .m_val_shift = 16,
  523. .width = 16,
  524. },
  525. .p = {
  526. .pre_div_shift = 3,
  527. .pre_div_width = 2,
  528. },
  529. .s = {
  530. .src_sel_shift = 0,
  531. .parent_map = gcc_pxo_pll8_map,
  532. },
  533. .freq_tbl = clk_tbl_gsbi_uart,
  534. .clkr = {
  535. .enable_reg = 0x2a54,
  536. .enable_mask = BIT(11),
  537. .hw.init = &(struct clk_init_data){
  538. .name = "gsbi5_uart_src",
  539. .parent_data = gcc_pxo_pll8,
  540. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  541. .ops = &clk_rcg_ops,
  542. .flags = CLK_SET_PARENT_GATE,
  543. },
  544. },
  545. };
  546. static struct clk_branch gsbi5_uart_clk = {
  547. .halt_reg = 0x2fd0,
  548. .halt_bit = 22,
  549. .clkr = {
  550. .enable_reg = 0x2a54,
  551. .enable_mask = BIT(9),
  552. .hw.init = &(struct clk_init_data){
  553. .name = "gsbi5_uart_clk",
  554. .parent_hws = (const struct clk_hw*[]){
  555. &gsbi5_uart_src.clkr.hw
  556. },
  557. .num_parents = 1,
  558. .ops = &clk_branch_ops,
  559. .flags = CLK_SET_RATE_PARENT,
  560. },
  561. },
  562. };
  563. static struct clk_rcg gsbi6_uart_src = {
  564. .ns_reg = 0x2a74,
  565. .md_reg = 0x2a70,
  566. .mn = {
  567. .mnctr_en_bit = 8,
  568. .mnctr_reset_bit = 7,
  569. .mnctr_mode_shift = 5,
  570. .n_val_shift = 16,
  571. .m_val_shift = 16,
  572. .width = 16,
  573. },
  574. .p = {
  575. .pre_div_shift = 3,
  576. .pre_div_width = 2,
  577. },
  578. .s = {
  579. .src_sel_shift = 0,
  580. .parent_map = gcc_pxo_pll8_map,
  581. },
  582. .freq_tbl = clk_tbl_gsbi_uart,
  583. .clkr = {
  584. .enable_reg = 0x2a74,
  585. .enable_mask = BIT(11),
  586. .hw.init = &(struct clk_init_data){
  587. .name = "gsbi6_uart_src",
  588. .parent_data = gcc_pxo_pll8,
  589. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  590. .ops = &clk_rcg_ops,
  591. .flags = CLK_SET_PARENT_GATE,
  592. },
  593. },
  594. };
  595. static struct clk_branch gsbi6_uart_clk = {
  596. .halt_reg = 0x2fd0,
  597. .halt_bit = 18,
  598. .clkr = {
  599. .enable_reg = 0x2a74,
  600. .enable_mask = BIT(9),
  601. .hw.init = &(struct clk_init_data){
  602. .name = "gsbi6_uart_clk",
  603. .parent_hws = (const struct clk_hw*[]){
  604. &gsbi6_uart_src.clkr.hw
  605. },
  606. .num_parents = 1,
  607. .ops = &clk_branch_ops,
  608. .flags = CLK_SET_RATE_PARENT,
  609. },
  610. },
  611. };
  612. static struct clk_rcg gsbi7_uart_src = {
  613. .ns_reg = 0x2a94,
  614. .md_reg = 0x2a90,
  615. .mn = {
  616. .mnctr_en_bit = 8,
  617. .mnctr_reset_bit = 7,
  618. .mnctr_mode_shift = 5,
  619. .n_val_shift = 16,
  620. .m_val_shift = 16,
  621. .width = 16,
  622. },
  623. .p = {
  624. .pre_div_shift = 3,
  625. .pre_div_width = 2,
  626. },
  627. .s = {
  628. .src_sel_shift = 0,
  629. .parent_map = gcc_pxo_pll8_map,
  630. },
  631. .freq_tbl = clk_tbl_gsbi_uart,
  632. .clkr = {
  633. .enable_reg = 0x2a94,
  634. .enable_mask = BIT(11),
  635. .hw.init = &(struct clk_init_data){
  636. .name = "gsbi7_uart_src",
  637. .parent_data = gcc_pxo_pll8,
  638. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  639. .ops = &clk_rcg_ops,
  640. .flags = CLK_SET_PARENT_GATE,
  641. },
  642. },
  643. };
  644. static struct clk_branch gsbi7_uart_clk = {
  645. .halt_reg = 0x2fd0,
  646. .halt_bit = 14,
  647. .clkr = {
  648. .enable_reg = 0x2a94,
  649. .enable_mask = BIT(9),
  650. .hw.init = &(struct clk_init_data){
  651. .name = "gsbi7_uart_clk",
  652. .parent_hws = (const struct clk_hw*[]){
  653. &gsbi7_uart_src.clkr.hw
  654. },
  655. .num_parents = 1,
  656. .ops = &clk_branch_ops,
  657. .flags = CLK_SET_RATE_PARENT,
  658. },
  659. },
  660. };
  661. static struct clk_rcg gsbi8_uart_src = {
  662. .ns_reg = 0x2ab4,
  663. .md_reg = 0x2ab0,
  664. .mn = {
  665. .mnctr_en_bit = 8,
  666. .mnctr_reset_bit = 7,
  667. .mnctr_mode_shift = 5,
  668. .n_val_shift = 16,
  669. .m_val_shift = 16,
  670. .width = 16,
  671. },
  672. .p = {
  673. .pre_div_shift = 3,
  674. .pre_div_width = 2,
  675. },
  676. .s = {
  677. .src_sel_shift = 0,
  678. .parent_map = gcc_pxo_pll8_map,
  679. },
  680. .freq_tbl = clk_tbl_gsbi_uart,
  681. .clkr = {
  682. .enable_reg = 0x2ab4,
  683. .enable_mask = BIT(11),
  684. .hw.init = &(struct clk_init_data){
  685. .name = "gsbi8_uart_src",
  686. .parent_data = gcc_pxo_pll8,
  687. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  688. .ops = &clk_rcg_ops,
  689. .flags = CLK_SET_PARENT_GATE,
  690. },
  691. },
  692. };
  693. static struct clk_branch gsbi8_uart_clk = {
  694. .halt_reg = 0x2fd0,
  695. .halt_bit = 10,
  696. .clkr = {
  697. .enable_reg = 0x2ab4,
  698. .enable_mask = BIT(9),
  699. .hw.init = &(struct clk_init_data){
  700. .name = "gsbi8_uart_clk",
  701. .parent_hws = (const struct clk_hw*[]){
  702. &gsbi8_uart_src.clkr.hw
  703. },
  704. .num_parents = 1,
  705. .ops = &clk_branch_ops,
  706. .flags = CLK_SET_RATE_PARENT,
  707. },
  708. },
  709. };
  710. static struct clk_rcg gsbi9_uart_src = {
  711. .ns_reg = 0x2ad4,
  712. .md_reg = 0x2ad0,
  713. .mn = {
  714. .mnctr_en_bit = 8,
  715. .mnctr_reset_bit = 7,
  716. .mnctr_mode_shift = 5,
  717. .n_val_shift = 16,
  718. .m_val_shift = 16,
  719. .width = 16,
  720. },
  721. .p = {
  722. .pre_div_shift = 3,
  723. .pre_div_width = 2,
  724. },
  725. .s = {
  726. .src_sel_shift = 0,
  727. .parent_map = gcc_pxo_pll8_map,
  728. },
  729. .freq_tbl = clk_tbl_gsbi_uart,
  730. .clkr = {
  731. .enable_reg = 0x2ad4,
  732. .enable_mask = BIT(11),
  733. .hw.init = &(struct clk_init_data){
  734. .name = "gsbi9_uart_src",
  735. .parent_data = gcc_pxo_pll8,
  736. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  737. .ops = &clk_rcg_ops,
  738. .flags = CLK_SET_PARENT_GATE,
  739. },
  740. },
  741. };
  742. static struct clk_branch gsbi9_uart_clk = {
  743. .halt_reg = 0x2fd0,
  744. .halt_bit = 6,
  745. .clkr = {
  746. .enable_reg = 0x2ad4,
  747. .enable_mask = BIT(9),
  748. .hw.init = &(struct clk_init_data){
  749. .name = "gsbi9_uart_clk",
  750. .parent_hws = (const struct clk_hw*[]){
  751. &gsbi9_uart_src.clkr.hw
  752. },
  753. .num_parents = 1,
  754. .ops = &clk_branch_ops,
  755. .flags = CLK_SET_RATE_PARENT,
  756. },
  757. },
  758. };
  759. static struct clk_rcg gsbi10_uart_src = {
  760. .ns_reg = 0x2af4,
  761. .md_reg = 0x2af0,
  762. .mn = {
  763. .mnctr_en_bit = 8,
  764. .mnctr_reset_bit = 7,
  765. .mnctr_mode_shift = 5,
  766. .n_val_shift = 16,
  767. .m_val_shift = 16,
  768. .width = 16,
  769. },
  770. .p = {
  771. .pre_div_shift = 3,
  772. .pre_div_width = 2,
  773. },
  774. .s = {
  775. .src_sel_shift = 0,
  776. .parent_map = gcc_pxo_pll8_map,
  777. },
  778. .freq_tbl = clk_tbl_gsbi_uart,
  779. .clkr = {
  780. .enable_reg = 0x2af4,
  781. .enable_mask = BIT(11),
  782. .hw.init = &(struct clk_init_data){
  783. .name = "gsbi10_uart_src",
  784. .parent_data = gcc_pxo_pll8,
  785. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  786. .ops = &clk_rcg_ops,
  787. .flags = CLK_SET_PARENT_GATE,
  788. },
  789. },
  790. };
  791. static struct clk_branch gsbi10_uart_clk = {
  792. .halt_reg = 0x2fd0,
  793. .halt_bit = 2,
  794. .clkr = {
  795. .enable_reg = 0x2af4,
  796. .enable_mask = BIT(9),
  797. .hw.init = &(struct clk_init_data){
  798. .name = "gsbi10_uart_clk",
  799. .parent_hws = (const struct clk_hw*[]){
  800. &gsbi10_uart_src.clkr.hw
  801. },
  802. .num_parents = 1,
  803. .ops = &clk_branch_ops,
  804. .flags = CLK_SET_RATE_PARENT,
  805. },
  806. },
  807. };
  808. static struct clk_rcg gsbi11_uart_src = {
  809. .ns_reg = 0x2b14,
  810. .md_reg = 0x2b10,
  811. .mn = {
  812. .mnctr_en_bit = 8,
  813. .mnctr_reset_bit = 7,
  814. .mnctr_mode_shift = 5,
  815. .n_val_shift = 16,
  816. .m_val_shift = 16,
  817. .width = 16,
  818. },
  819. .p = {
  820. .pre_div_shift = 3,
  821. .pre_div_width = 2,
  822. },
  823. .s = {
  824. .src_sel_shift = 0,
  825. .parent_map = gcc_pxo_pll8_map,
  826. },
  827. .freq_tbl = clk_tbl_gsbi_uart,
  828. .clkr = {
  829. .enable_reg = 0x2b14,
  830. .enable_mask = BIT(11),
  831. .hw.init = &(struct clk_init_data){
  832. .name = "gsbi11_uart_src",
  833. .parent_data = gcc_pxo_pll8,
  834. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  835. .ops = &clk_rcg_ops,
  836. .flags = CLK_SET_PARENT_GATE,
  837. },
  838. },
  839. };
  840. static struct clk_branch gsbi11_uart_clk = {
  841. .halt_reg = 0x2fd4,
  842. .halt_bit = 17,
  843. .clkr = {
  844. .enable_reg = 0x2b14,
  845. .enable_mask = BIT(9),
  846. .hw.init = &(struct clk_init_data){
  847. .name = "gsbi11_uart_clk",
  848. .parent_hws = (const struct clk_hw*[]){
  849. &gsbi11_uart_src.clkr.hw
  850. },
  851. .num_parents = 1,
  852. .ops = &clk_branch_ops,
  853. .flags = CLK_SET_RATE_PARENT,
  854. },
  855. },
  856. };
  857. static struct clk_rcg gsbi12_uart_src = {
  858. .ns_reg = 0x2b34,
  859. .md_reg = 0x2b30,
  860. .mn = {
  861. .mnctr_en_bit = 8,
  862. .mnctr_reset_bit = 7,
  863. .mnctr_mode_shift = 5,
  864. .n_val_shift = 16,
  865. .m_val_shift = 16,
  866. .width = 16,
  867. },
  868. .p = {
  869. .pre_div_shift = 3,
  870. .pre_div_width = 2,
  871. },
  872. .s = {
  873. .src_sel_shift = 0,
  874. .parent_map = gcc_pxo_pll8_map,
  875. },
  876. .freq_tbl = clk_tbl_gsbi_uart,
  877. .clkr = {
  878. .enable_reg = 0x2b34,
  879. .enable_mask = BIT(11),
  880. .hw.init = &(struct clk_init_data){
  881. .name = "gsbi12_uart_src",
  882. .parent_data = gcc_pxo_pll8,
  883. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  884. .ops = &clk_rcg_ops,
  885. .flags = CLK_SET_PARENT_GATE,
  886. },
  887. },
  888. };
  889. static struct clk_branch gsbi12_uart_clk = {
  890. .halt_reg = 0x2fd4,
  891. .halt_bit = 13,
  892. .clkr = {
  893. .enable_reg = 0x2b34,
  894. .enable_mask = BIT(9),
  895. .hw.init = &(struct clk_init_data){
  896. .name = "gsbi12_uart_clk",
  897. .parent_hws = (const struct clk_hw*[]){
  898. &gsbi12_uart_src.clkr.hw
  899. },
  900. .num_parents = 1,
  901. .ops = &clk_branch_ops,
  902. .flags = CLK_SET_RATE_PARENT,
  903. },
  904. },
  905. };
  906. static struct freq_tbl clk_tbl_gsbi_qup[] = {
  907. { 1100000, P_PXO, 1, 2, 49 },
  908. { 5400000, P_PXO, 1, 1, 5 },
  909. { 10800000, P_PXO, 1, 2, 5 },
  910. { 15060000, P_PLL8, 1, 2, 51 },
  911. { 24000000, P_PLL8, 4, 1, 4 },
  912. { 25600000, P_PLL8, 1, 1, 15 },
  913. { 27000000, P_PXO, 1, 0, 0 },
  914. { 48000000, P_PLL8, 4, 1, 2 },
  915. { 51200000, P_PLL8, 1, 2, 15 },
  916. { }
  917. };
  918. static struct clk_rcg gsbi1_qup_src = {
  919. .ns_reg = 0x29cc,
  920. .md_reg = 0x29c8,
  921. .mn = {
  922. .mnctr_en_bit = 8,
  923. .mnctr_reset_bit = 7,
  924. .mnctr_mode_shift = 5,
  925. .n_val_shift = 16,
  926. .m_val_shift = 16,
  927. .width = 8,
  928. },
  929. .p = {
  930. .pre_div_shift = 3,
  931. .pre_div_width = 2,
  932. },
  933. .s = {
  934. .src_sel_shift = 0,
  935. .parent_map = gcc_pxo_pll8_map,
  936. },
  937. .freq_tbl = clk_tbl_gsbi_qup,
  938. .clkr = {
  939. .enable_reg = 0x29cc,
  940. .enable_mask = BIT(11),
  941. .hw.init = &(struct clk_init_data){
  942. .name = "gsbi1_qup_src",
  943. .parent_data = gcc_pxo_pll8,
  944. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  945. .ops = &clk_rcg_ops,
  946. .flags = CLK_SET_PARENT_GATE,
  947. },
  948. },
  949. };
  950. static struct clk_branch gsbi1_qup_clk = {
  951. .halt_reg = 0x2fcc,
  952. .halt_bit = 9,
  953. .clkr = {
  954. .enable_reg = 0x29cc,
  955. .enable_mask = BIT(9),
  956. .hw.init = &(struct clk_init_data){
  957. .name = "gsbi1_qup_clk",
  958. .parent_hws = (const struct clk_hw*[]){
  959. &gsbi1_qup_src.clkr.hw
  960. },
  961. .num_parents = 1,
  962. .ops = &clk_branch_ops,
  963. .flags = CLK_SET_RATE_PARENT,
  964. },
  965. },
  966. };
  967. static struct clk_rcg gsbi2_qup_src = {
  968. .ns_reg = 0x29ec,
  969. .md_reg = 0x29e8,
  970. .mn = {
  971. .mnctr_en_bit = 8,
  972. .mnctr_reset_bit = 7,
  973. .mnctr_mode_shift = 5,
  974. .n_val_shift = 16,
  975. .m_val_shift = 16,
  976. .width = 8,
  977. },
  978. .p = {
  979. .pre_div_shift = 3,
  980. .pre_div_width = 2,
  981. },
  982. .s = {
  983. .src_sel_shift = 0,
  984. .parent_map = gcc_pxo_pll8_map,
  985. },
  986. .freq_tbl = clk_tbl_gsbi_qup,
  987. .clkr = {
  988. .enable_reg = 0x29ec,
  989. .enable_mask = BIT(11),
  990. .hw.init = &(struct clk_init_data){
  991. .name = "gsbi2_qup_src",
  992. .parent_data = gcc_pxo_pll8,
  993. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  994. .ops = &clk_rcg_ops,
  995. .flags = CLK_SET_PARENT_GATE,
  996. },
  997. },
  998. };
  999. static struct clk_branch gsbi2_qup_clk = {
  1000. .halt_reg = 0x2fcc,
  1001. .halt_bit = 4,
  1002. .clkr = {
  1003. .enable_reg = 0x29ec,
  1004. .enable_mask = BIT(9),
  1005. .hw.init = &(struct clk_init_data){
  1006. .name = "gsbi2_qup_clk",
  1007. .parent_hws = (const struct clk_hw*[]){
  1008. &gsbi2_qup_src.clkr.hw
  1009. },
  1010. .num_parents = 1,
  1011. .ops = &clk_branch_ops,
  1012. .flags = CLK_SET_RATE_PARENT,
  1013. },
  1014. },
  1015. };
  1016. static struct clk_rcg gsbi3_qup_src = {
  1017. .ns_reg = 0x2a0c,
  1018. .md_reg = 0x2a08,
  1019. .mn = {
  1020. .mnctr_en_bit = 8,
  1021. .mnctr_reset_bit = 7,
  1022. .mnctr_mode_shift = 5,
  1023. .n_val_shift = 16,
  1024. .m_val_shift = 16,
  1025. .width = 8,
  1026. },
  1027. .p = {
  1028. .pre_div_shift = 3,
  1029. .pre_div_width = 2,
  1030. },
  1031. .s = {
  1032. .src_sel_shift = 0,
  1033. .parent_map = gcc_pxo_pll8_map,
  1034. },
  1035. .freq_tbl = clk_tbl_gsbi_qup,
  1036. .clkr = {
  1037. .enable_reg = 0x2a0c,
  1038. .enable_mask = BIT(11),
  1039. .hw.init = &(struct clk_init_data){
  1040. .name = "gsbi3_qup_src",
  1041. .parent_data = gcc_pxo_pll8,
  1042. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1043. .ops = &clk_rcg_ops,
  1044. .flags = CLK_SET_PARENT_GATE,
  1045. },
  1046. },
  1047. };
  1048. static struct clk_branch gsbi3_qup_clk = {
  1049. .halt_reg = 0x2fcc,
  1050. .halt_bit = 0,
  1051. .clkr = {
  1052. .enable_reg = 0x2a0c,
  1053. .enable_mask = BIT(9),
  1054. .hw.init = &(struct clk_init_data){
  1055. .name = "gsbi3_qup_clk",
  1056. .parent_hws = (const struct clk_hw*[]){
  1057. &gsbi3_qup_src.clkr.hw
  1058. },
  1059. .num_parents = 1,
  1060. .ops = &clk_branch_ops,
  1061. .flags = CLK_SET_RATE_PARENT,
  1062. },
  1063. },
  1064. };
  1065. static struct clk_rcg gsbi4_qup_src = {
  1066. .ns_reg = 0x2a2c,
  1067. .md_reg = 0x2a28,
  1068. .mn = {
  1069. .mnctr_en_bit = 8,
  1070. .mnctr_reset_bit = 7,
  1071. .mnctr_mode_shift = 5,
  1072. .n_val_shift = 16,
  1073. .m_val_shift = 16,
  1074. .width = 8,
  1075. },
  1076. .p = {
  1077. .pre_div_shift = 3,
  1078. .pre_div_width = 2,
  1079. },
  1080. .s = {
  1081. .src_sel_shift = 0,
  1082. .parent_map = gcc_pxo_pll8_map,
  1083. },
  1084. .freq_tbl = clk_tbl_gsbi_qup,
  1085. .clkr = {
  1086. .enable_reg = 0x2a2c,
  1087. .enable_mask = BIT(11),
  1088. .hw.init = &(struct clk_init_data){
  1089. .name = "gsbi4_qup_src",
  1090. .parent_data = gcc_pxo_pll8,
  1091. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1092. .ops = &clk_rcg_ops,
  1093. .flags = CLK_SET_PARENT_GATE,
  1094. },
  1095. },
  1096. };
  1097. static struct clk_branch gsbi4_qup_clk = {
  1098. .halt_reg = 0x2fd0,
  1099. .halt_bit = 24,
  1100. .clkr = {
  1101. .enable_reg = 0x2a2c,
  1102. .enable_mask = BIT(9),
  1103. .hw.init = &(struct clk_init_data){
  1104. .name = "gsbi4_qup_clk",
  1105. .parent_hws = (const struct clk_hw*[]){
  1106. &gsbi4_qup_src.clkr.hw
  1107. },
  1108. .num_parents = 1,
  1109. .ops = &clk_branch_ops,
  1110. .flags = CLK_SET_RATE_PARENT,
  1111. },
  1112. },
  1113. };
  1114. static struct clk_rcg gsbi5_qup_src = {
  1115. .ns_reg = 0x2a4c,
  1116. .md_reg = 0x2a48,
  1117. .mn = {
  1118. .mnctr_en_bit = 8,
  1119. .mnctr_reset_bit = 7,
  1120. .mnctr_mode_shift = 5,
  1121. .n_val_shift = 16,
  1122. .m_val_shift = 16,
  1123. .width = 8,
  1124. },
  1125. .p = {
  1126. .pre_div_shift = 3,
  1127. .pre_div_width = 2,
  1128. },
  1129. .s = {
  1130. .src_sel_shift = 0,
  1131. .parent_map = gcc_pxo_pll8_map,
  1132. },
  1133. .freq_tbl = clk_tbl_gsbi_qup,
  1134. .clkr = {
  1135. .enable_reg = 0x2a4c,
  1136. .enable_mask = BIT(11),
  1137. .hw.init = &(struct clk_init_data){
  1138. .name = "gsbi5_qup_src",
  1139. .parent_data = gcc_pxo_pll8,
  1140. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1141. .ops = &clk_rcg_ops,
  1142. .flags = CLK_SET_PARENT_GATE,
  1143. },
  1144. },
  1145. };
  1146. static struct clk_branch gsbi5_qup_clk = {
  1147. .halt_reg = 0x2fd0,
  1148. .halt_bit = 20,
  1149. .clkr = {
  1150. .enable_reg = 0x2a4c,
  1151. .enable_mask = BIT(9),
  1152. .hw.init = &(struct clk_init_data){
  1153. .name = "gsbi5_qup_clk",
  1154. .parent_hws = (const struct clk_hw*[]){
  1155. &gsbi5_qup_src.clkr.hw
  1156. },
  1157. .num_parents = 1,
  1158. .ops = &clk_branch_ops,
  1159. .flags = CLK_SET_RATE_PARENT,
  1160. },
  1161. },
  1162. };
  1163. static struct clk_rcg gsbi6_qup_src = {
  1164. .ns_reg = 0x2a6c,
  1165. .md_reg = 0x2a68,
  1166. .mn = {
  1167. .mnctr_en_bit = 8,
  1168. .mnctr_reset_bit = 7,
  1169. .mnctr_mode_shift = 5,
  1170. .n_val_shift = 16,
  1171. .m_val_shift = 16,
  1172. .width = 8,
  1173. },
  1174. .p = {
  1175. .pre_div_shift = 3,
  1176. .pre_div_width = 2,
  1177. },
  1178. .s = {
  1179. .src_sel_shift = 0,
  1180. .parent_map = gcc_pxo_pll8_map,
  1181. },
  1182. .freq_tbl = clk_tbl_gsbi_qup,
  1183. .clkr = {
  1184. .enable_reg = 0x2a6c,
  1185. .enable_mask = BIT(11),
  1186. .hw.init = &(struct clk_init_data){
  1187. .name = "gsbi6_qup_src",
  1188. .parent_data = gcc_pxo_pll8,
  1189. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1190. .ops = &clk_rcg_ops,
  1191. .flags = CLK_SET_PARENT_GATE,
  1192. },
  1193. },
  1194. };
  1195. static struct clk_branch gsbi6_qup_clk = {
  1196. .halt_reg = 0x2fd0,
  1197. .halt_bit = 16,
  1198. .clkr = {
  1199. .enable_reg = 0x2a6c,
  1200. .enable_mask = BIT(9),
  1201. .hw.init = &(struct clk_init_data){
  1202. .name = "gsbi6_qup_clk",
  1203. .parent_hws = (const struct clk_hw*[]){
  1204. &gsbi6_qup_src.clkr.hw
  1205. },
  1206. .num_parents = 1,
  1207. .ops = &clk_branch_ops,
  1208. .flags = CLK_SET_RATE_PARENT,
  1209. },
  1210. },
  1211. };
  1212. static struct clk_rcg gsbi7_qup_src = {
  1213. .ns_reg = 0x2a8c,
  1214. .md_reg = 0x2a88,
  1215. .mn = {
  1216. .mnctr_en_bit = 8,
  1217. .mnctr_reset_bit = 7,
  1218. .mnctr_mode_shift = 5,
  1219. .n_val_shift = 16,
  1220. .m_val_shift = 16,
  1221. .width = 8,
  1222. },
  1223. .p = {
  1224. .pre_div_shift = 3,
  1225. .pre_div_width = 2,
  1226. },
  1227. .s = {
  1228. .src_sel_shift = 0,
  1229. .parent_map = gcc_pxo_pll8_map,
  1230. },
  1231. .freq_tbl = clk_tbl_gsbi_qup,
  1232. .clkr = {
  1233. .enable_reg = 0x2a8c,
  1234. .enable_mask = BIT(11),
  1235. .hw.init = &(struct clk_init_data){
  1236. .name = "gsbi7_qup_src",
  1237. .parent_data = gcc_pxo_pll8,
  1238. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1239. .ops = &clk_rcg_ops,
  1240. .flags = CLK_SET_PARENT_GATE,
  1241. },
  1242. },
  1243. };
  1244. static struct clk_branch gsbi7_qup_clk = {
  1245. .halt_reg = 0x2fd0,
  1246. .halt_bit = 12,
  1247. .clkr = {
  1248. .enable_reg = 0x2a8c,
  1249. .enable_mask = BIT(9),
  1250. .hw.init = &(struct clk_init_data){
  1251. .name = "gsbi7_qup_clk",
  1252. .parent_hws = (const struct clk_hw*[]){
  1253. &gsbi7_qup_src.clkr.hw
  1254. },
  1255. .num_parents = 1,
  1256. .ops = &clk_branch_ops,
  1257. .flags = CLK_SET_RATE_PARENT,
  1258. },
  1259. },
  1260. };
  1261. static struct clk_rcg gsbi8_qup_src = {
  1262. .ns_reg = 0x2aac,
  1263. .md_reg = 0x2aa8,
  1264. .mn = {
  1265. .mnctr_en_bit = 8,
  1266. .mnctr_reset_bit = 7,
  1267. .mnctr_mode_shift = 5,
  1268. .n_val_shift = 16,
  1269. .m_val_shift = 16,
  1270. .width = 8,
  1271. },
  1272. .p = {
  1273. .pre_div_shift = 3,
  1274. .pre_div_width = 2,
  1275. },
  1276. .s = {
  1277. .src_sel_shift = 0,
  1278. .parent_map = gcc_pxo_pll8_map,
  1279. },
  1280. .freq_tbl = clk_tbl_gsbi_qup,
  1281. .clkr = {
  1282. .enable_reg = 0x2aac,
  1283. .enable_mask = BIT(11),
  1284. .hw.init = &(struct clk_init_data){
  1285. .name = "gsbi8_qup_src",
  1286. .parent_data = gcc_pxo_pll8,
  1287. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1288. .ops = &clk_rcg_ops,
  1289. .flags = CLK_SET_PARENT_GATE,
  1290. },
  1291. },
  1292. };
  1293. static struct clk_branch gsbi8_qup_clk = {
  1294. .halt_reg = 0x2fd0,
  1295. .halt_bit = 8,
  1296. .clkr = {
  1297. .enable_reg = 0x2aac,
  1298. .enable_mask = BIT(9),
  1299. .hw.init = &(struct clk_init_data){
  1300. .name = "gsbi8_qup_clk",
  1301. .parent_hws = (const struct clk_hw*[]){
  1302. &gsbi8_qup_src.clkr.hw
  1303. },
  1304. .num_parents = 1,
  1305. .ops = &clk_branch_ops,
  1306. .flags = CLK_SET_RATE_PARENT,
  1307. },
  1308. },
  1309. };
  1310. static struct clk_rcg gsbi9_qup_src = {
  1311. .ns_reg = 0x2acc,
  1312. .md_reg = 0x2ac8,
  1313. .mn = {
  1314. .mnctr_en_bit = 8,
  1315. .mnctr_reset_bit = 7,
  1316. .mnctr_mode_shift = 5,
  1317. .n_val_shift = 16,
  1318. .m_val_shift = 16,
  1319. .width = 8,
  1320. },
  1321. .p = {
  1322. .pre_div_shift = 3,
  1323. .pre_div_width = 2,
  1324. },
  1325. .s = {
  1326. .src_sel_shift = 0,
  1327. .parent_map = gcc_pxo_pll8_map,
  1328. },
  1329. .freq_tbl = clk_tbl_gsbi_qup,
  1330. .clkr = {
  1331. .enable_reg = 0x2acc,
  1332. .enable_mask = BIT(11),
  1333. .hw.init = &(struct clk_init_data){
  1334. .name = "gsbi9_qup_src",
  1335. .parent_data = gcc_pxo_pll8,
  1336. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1337. .ops = &clk_rcg_ops,
  1338. .flags = CLK_SET_PARENT_GATE,
  1339. },
  1340. },
  1341. };
  1342. static struct clk_branch gsbi9_qup_clk = {
  1343. .halt_reg = 0x2fd0,
  1344. .halt_bit = 4,
  1345. .clkr = {
  1346. .enable_reg = 0x2acc,
  1347. .enable_mask = BIT(9),
  1348. .hw.init = &(struct clk_init_data){
  1349. .name = "gsbi9_qup_clk",
  1350. .parent_hws = (const struct clk_hw*[]){
  1351. &gsbi9_qup_src.clkr.hw
  1352. },
  1353. .num_parents = 1,
  1354. .ops = &clk_branch_ops,
  1355. .flags = CLK_SET_RATE_PARENT,
  1356. },
  1357. },
  1358. };
  1359. static struct clk_rcg gsbi10_qup_src = {
  1360. .ns_reg = 0x2aec,
  1361. .md_reg = 0x2ae8,
  1362. .mn = {
  1363. .mnctr_en_bit = 8,
  1364. .mnctr_reset_bit = 7,
  1365. .mnctr_mode_shift = 5,
  1366. .n_val_shift = 16,
  1367. .m_val_shift = 16,
  1368. .width = 8,
  1369. },
  1370. .p = {
  1371. .pre_div_shift = 3,
  1372. .pre_div_width = 2,
  1373. },
  1374. .s = {
  1375. .src_sel_shift = 0,
  1376. .parent_map = gcc_pxo_pll8_map,
  1377. },
  1378. .freq_tbl = clk_tbl_gsbi_qup,
  1379. .clkr = {
  1380. .enable_reg = 0x2aec,
  1381. .enable_mask = BIT(11),
  1382. .hw.init = &(struct clk_init_data){
  1383. .name = "gsbi10_qup_src",
  1384. .parent_data = gcc_pxo_pll8,
  1385. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1386. .ops = &clk_rcg_ops,
  1387. .flags = CLK_SET_PARENT_GATE,
  1388. },
  1389. },
  1390. };
  1391. static struct clk_branch gsbi10_qup_clk = {
  1392. .halt_reg = 0x2fd0,
  1393. .halt_bit = 0,
  1394. .clkr = {
  1395. .enable_reg = 0x2aec,
  1396. .enable_mask = BIT(9),
  1397. .hw.init = &(struct clk_init_data){
  1398. .name = "gsbi10_qup_clk",
  1399. .parent_hws = (const struct clk_hw*[]){
  1400. &gsbi10_qup_src.clkr.hw
  1401. },
  1402. .num_parents = 1,
  1403. .ops = &clk_branch_ops,
  1404. .flags = CLK_SET_RATE_PARENT,
  1405. },
  1406. },
  1407. };
  1408. static struct clk_rcg gsbi11_qup_src = {
  1409. .ns_reg = 0x2b0c,
  1410. .md_reg = 0x2b08,
  1411. .mn = {
  1412. .mnctr_en_bit = 8,
  1413. .mnctr_reset_bit = 7,
  1414. .mnctr_mode_shift = 5,
  1415. .n_val_shift = 16,
  1416. .m_val_shift = 16,
  1417. .width = 8,
  1418. },
  1419. .p = {
  1420. .pre_div_shift = 3,
  1421. .pre_div_width = 2,
  1422. },
  1423. .s = {
  1424. .src_sel_shift = 0,
  1425. .parent_map = gcc_pxo_pll8_map,
  1426. },
  1427. .freq_tbl = clk_tbl_gsbi_qup,
  1428. .clkr = {
  1429. .enable_reg = 0x2b0c,
  1430. .enable_mask = BIT(11),
  1431. .hw.init = &(struct clk_init_data){
  1432. .name = "gsbi11_qup_src",
  1433. .parent_data = gcc_pxo_pll8,
  1434. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1435. .ops = &clk_rcg_ops,
  1436. .flags = CLK_SET_PARENT_GATE,
  1437. },
  1438. },
  1439. };
  1440. static struct clk_branch gsbi11_qup_clk = {
  1441. .halt_reg = 0x2fd4,
  1442. .halt_bit = 15,
  1443. .clkr = {
  1444. .enable_reg = 0x2b0c,
  1445. .enable_mask = BIT(9),
  1446. .hw.init = &(struct clk_init_data){
  1447. .name = "gsbi11_qup_clk",
  1448. .parent_hws = (const struct clk_hw*[]){
  1449. &gsbi11_qup_src.clkr.hw
  1450. },
  1451. .num_parents = 1,
  1452. .ops = &clk_branch_ops,
  1453. .flags = CLK_SET_RATE_PARENT,
  1454. },
  1455. },
  1456. };
  1457. static struct clk_rcg gsbi12_qup_src = {
  1458. .ns_reg = 0x2b2c,
  1459. .md_reg = 0x2b28,
  1460. .mn = {
  1461. .mnctr_en_bit = 8,
  1462. .mnctr_reset_bit = 7,
  1463. .mnctr_mode_shift = 5,
  1464. .n_val_shift = 16,
  1465. .m_val_shift = 16,
  1466. .width = 8,
  1467. },
  1468. .p = {
  1469. .pre_div_shift = 3,
  1470. .pre_div_width = 2,
  1471. },
  1472. .s = {
  1473. .src_sel_shift = 0,
  1474. .parent_map = gcc_pxo_pll8_map,
  1475. },
  1476. .freq_tbl = clk_tbl_gsbi_qup,
  1477. .clkr = {
  1478. .enable_reg = 0x2b2c,
  1479. .enable_mask = BIT(11),
  1480. .hw.init = &(struct clk_init_data){
  1481. .name = "gsbi12_qup_src",
  1482. .parent_data = gcc_pxo_pll8,
  1483. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1484. .ops = &clk_rcg_ops,
  1485. .flags = CLK_SET_PARENT_GATE,
  1486. },
  1487. },
  1488. };
  1489. static struct clk_branch gsbi12_qup_clk = {
  1490. .halt_reg = 0x2fd4,
  1491. .halt_bit = 11,
  1492. .clkr = {
  1493. .enable_reg = 0x2b2c,
  1494. .enable_mask = BIT(9),
  1495. .hw.init = &(struct clk_init_data){
  1496. .name = "gsbi12_qup_clk",
  1497. .parent_hws = (const struct clk_hw*[]){
  1498. &gsbi12_qup_src.clkr.hw
  1499. },
  1500. .num_parents = 1,
  1501. .ops = &clk_branch_ops,
  1502. .flags = CLK_SET_RATE_PARENT,
  1503. },
  1504. },
  1505. };
  1506. static const struct freq_tbl clk_tbl_gp[] = {
  1507. { 9600000, P_CXO, 2, 0, 0 },
  1508. { 13500000, P_PXO, 2, 0, 0 },
  1509. { 19200000, P_CXO, 1, 0, 0 },
  1510. { 27000000, P_PXO, 1, 0, 0 },
  1511. { 64000000, P_PLL8, 2, 1, 3 },
  1512. { 76800000, P_PLL8, 1, 1, 5 },
  1513. { 96000000, P_PLL8, 4, 0, 0 },
  1514. { 128000000, P_PLL8, 3, 0, 0 },
  1515. { 192000000, P_PLL8, 2, 0, 0 },
  1516. { }
  1517. };
  1518. static struct clk_rcg gp0_src = {
  1519. .ns_reg = 0x2d24,
  1520. .md_reg = 0x2d00,
  1521. .mn = {
  1522. .mnctr_en_bit = 8,
  1523. .mnctr_reset_bit = 7,
  1524. .mnctr_mode_shift = 5,
  1525. .n_val_shift = 16,
  1526. .m_val_shift = 16,
  1527. .width = 8,
  1528. },
  1529. .p = {
  1530. .pre_div_shift = 3,
  1531. .pre_div_width = 2,
  1532. },
  1533. .s = {
  1534. .src_sel_shift = 0,
  1535. .parent_map = gcc_pxo_pll8_cxo_map,
  1536. },
  1537. .freq_tbl = clk_tbl_gp,
  1538. .clkr = {
  1539. .enable_reg = 0x2d24,
  1540. .enable_mask = BIT(11),
  1541. .hw.init = &(struct clk_init_data){
  1542. .name = "gp0_src",
  1543. .parent_data = gcc_pxo_pll8_cxo,
  1544. .num_parents = ARRAY_SIZE(gcc_pxo_pll8_cxo),
  1545. .ops = &clk_rcg_ops,
  1546. .flags = CLK_SET_PARENT_GATE,
  1547. },
  1548. }
  1549. };
  1550. static struct clk_branch gp0_clk = {
  1551. .halt_reg = 0x2fd8,
  1552. .halt_bit = 7,
  1553. .clkr = {
  1554. .enable_reg = 0x2d24,
  1555. .enable_mask = BIT(9),
  1556. .hw.init = &(struct clk_init_data){
  1557. .name = "gp0_clk",
  1558. .parent_hws = (const struct clk_hw*[]){
  1559. &gp0_src.clkr.hw
  1560. },
  1561. .num_parents = 1,
  1562. .ops = &clk_branch_ops,
  1563. .flags = CLK_SET_RATE_PARENT,
  1564. },
  1565. },
  1566. };
  1567. static struct clk_rcg gp1_src = {
  1568. .ns_reg = 0x2d44,
  1569. .md_reg = 0x2d40,
  1570. .mn = {
  1571. .mnctr_en_bit = 8,
  1572. .mnctr_reset_bit = 7,
  1573. .mnctr_mode_shift = 5,
  1574. .n_val_shift = 16,
  1575. .m_val_shift = 16,
  1576. .width = 8,
  1577. },
  1578. .p = {
  1579. .pre_div_shift = 3,
  1580. .pre_div_width = 2,
  1581. },
  1582. .s = {
  1583. .src_sel_shift = 0,
  1584. .parent_map = gcc_pxo_pll8_cxo_map,
  1585. },
  1586. .freq_tbl = clk_tbl_gp,
  1587. .clkr = {
  1588. .enable_reg = 0x2d44,
  1589. .enable_mask = BIT(11),
  1590. .hw.init = &(struct clk_init_data){
  1591. .name = "gp1_src",
  1592. .parent_data = gcc_pxo_pll8_cxo,
  1593. .num_parents = ARRAY_SIZE(gcc_pxo_pll8_cxo),
  1594. .ops = &clk_rcg_ops,
  1595. .flags = CLK_SET_RATE_GATE,
  1596. },
  1597. }
  1598. };
  1599. static struct clk_branch gp1_clk = {
  1600. .halt_reg = 0x2fd8,
  1601. .halt_bit = 6,
  1602. .clkr = {
  1603. .enable_reg = 0x2d44,
  1604. .enable_mask = BIT(9),
  1605. .hw.init = &(struct clk_init_data){
  1606. .name = "gp1_clk",
  1607. .parent_hws = (const struct clk_hw*[]){
  1608. &gp1_src.clkr.hw
  1609. },
  1610. .num_parents = 1,
  1611. .ops = &clk_branch_ops,
  1612. .flags = CLK_SET_RATE_PARENT,
  1613. },
  1614. },
  1615. };
  1616. static struct clk_rcg gp2_src = {
  1617. .ns_reg = 0x2d64,
  1618. .md_reg = 0x2d60,
  1619. .mn = {
  1620. .mnctr_en_bit = 8,
  1621. .mnctr_reset_bit = 7,
  1622. .mnctr_mode_shift = 5,
  1623. .n_val_shift = 16,
  1624. .m_val_shift = 16,
  1625. .width = 8,
  1626. },
  1627. .p = {
  1628. .pre_div_shift = 3,
  1629. .pre_div_width = 2,
  1630. },
  1631. .s = {
  1632. .src_sel_shift = 0,
  1633. .parent_map = gcc_pxo_pll8_cxo_map,
  1634. },
  1635. .freq_tbl = clk_tbl_gp,
  1636. .clkr = {
  1637. .enable_reg = 0x2d64,
  1638. .enable_mask = BIT(11),
  1639. .hw.init = &(struct clk_init_data){
  1640. .name = "gp2_src",
  1641. .parent_data = gcc_pxo_pll8_cxo,
  1642. .num_parents = ARRAY_SIZE(gcc_pxo_pll8_cxo),
  1643. .ops = &clk_rcg_ops,
  1644. .flags = CLK_SET_RATE_GATE,
  1645. },
  1646. }
  1647. };
  1648. static struct clk_branch gp2_clk = {
  1649. .halt_reg = 0x2fd8,
  1650. .halt_bit = 5,
  1651. .clkr = {
  1652. .enable_reg = 0x2d64,
  1653. .enable_mask = BIT(9),
  1654. .hw.init = &(struct clk_init_data){
  1655. .name = "gp2_clk",
  1656. .parent_hws = (const struct clk_hw*[]){
  1657. &gp2_src.clkr.hw
  1658. },
  1659. .num_parents = 1,
  1660. .ops = &clk_branch_ops,
  1661. .flags = CLK_SET_RATE_PARENT,
  1662. },
  1663. },
  1664. };
  1665. static struct clk_branch pmem_clk = {
  1666. .hwcg_reg = 0x25a0,
  1667. .hwcg_bit = 6,
  1668. .halt_reg = 0x2fc8,
  1669. .halt_bit = 20,
  1670. .clkr = {
  1671. .enable_reg = 0x25a0,
  1672. .enable_mask = BIT(4),
  1673. .hw.init = &(struct clk_init_data){
  1674. .name = "pmem_clk",
  1675. .ops = &clk_branch_ops,
  1676. },
  1677. },
  1678. };
  1679. static struct clk_rcg prng_src = {
  1680. .ns_reg = 0x2e80,
  1681. .p = {
  1682. .pre_div_shift = 3,
  1683. .pre_div_width = 4,
  1684. },
  1685. .s = {
  1686. .src_sel_shift = 0,
  1687. .parent_map = gcc_pxo_pll8_map,
  1688. },
  1689. .clkr = {
  1690. .hw.init = &(struct clk_init_data){
  1691. .name = "prng_src",
  1692. .parent_data = gcc_pxo_pll8,
  1693. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1694. .ops = &clk_rcg_ops,
  1695. },
  1696. },
  1697. };
  1698. static struct clk_branch prng_clk = {
  1699. .halt_reg = 0x2fd8,
  1700. .halt_check = BRANCH_HALT_VOTED,
  1701. .halt_bit = 10,
  1702. .clkr = {
  1703. .enable_reg = 0x3080,
  1704. .enable_mask = BIT(10),
  1705. .hw.init = &(struct clk_init_data){
  1706. .name = "prng_clk",
  1707. .parent_hws = (const struct clk_hw*[]){
  1708. &prng_src.clkr.hw
  1709. },
  1710. .num_parents = 1,
  1711. .ops = &clk_branch_ops,
  1712. },
  1713. },
  1714. };
  1715. static const struct freq_tbl clk_tbl_sdc[] = {
  1716. { 144000, P_PXO, 3, 2, 125 },
  1717. { 400000, P_PLL8, 4, 1, 240 },
  1718. { 16000000, P_PLL8, 4, 1, 6 },
  1719. { 17070000, P_PLL8, 1, 2, 45 },
  1720. { 20210000, P_PLL8, 1, 1, 19 },
  1721. { 24000000, P_PLL8, 4, 1, 4 },
  1722. { 48000000, P_PLL8, 4, 1, 2 },
  1723. { 64000000, P_PLL8, 3, 1, 2 },
  1724. { 96000000, P_PLL8, 4, 0, 0 },
  1725. { 192000000, P_PLL8, 2, 0, 0 },
  1726. { }
  1727. };
  1728. static struct clk_rcg sdc1_src = {
  1729. .ns_reg = 0x282c,
  1730. .md_reg = 0x2828,
  1731. .mn = {
  1732. .mnctr_en_bit = 8,
  1733. .mnctr_reset_bit = 7,
  1734. .mnctr_mode_shift = 5,
  1735. .n_val_shift = 16,
  1736. .m_val_shift = 16,
  1737. .width = 8,
  1738. },
  1739. .p = {
  1740. .pre_div_shift = 3,
  1741. .pre_div_width = 2,
  1742. },
  1743. .s = {
  1744. .src_sel_shift = 0,
  1745. .parent_map = gcc_pxo_pll8_map,
  1746. },
  1747. .freq_tbl = clk_tbl_sdc,
  1748. .clkr = {
  1749. .enable_reg = 0x282c,
  1750. .enable_mask = BIT(11),
  1751. .hw.init = &(struct clk_init_data){
  1752. .name = "sdc1_src",
  1753. .parent_data = gcc_pxo_pll8,
  1754. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1755. .ops = &clk_rcg_ops,
  1756. },
  1757. }
  1758. };
  1759. static struct clk_branch sdc1_clk = {
  1760. .halt_reg = 0x2fc8,
  1761. .halt_bit = 6,
  1762. .clkr = {
  1763. .enable_reg = 0x282c,
  1764. .enable_mask = BIT(9),
  1765. .hw.init = &(struct clk_init_data){
  1766. .name = "sdc1_clk",
  1767. .parent_hws = (const struct clk_hw*[]){
  1768. &sdc1_src.clkr.hw
  1769. },
  1770. .num_parents = 1,
  1771. .ops = &clk_branch_ops,
  1772. .flags = CLK_SET_RATE_PARENT,
  1773. },
  1774. },
  1775. };
  1776. static struct clk_rcg sdc2_src = {
  1777. .ns_reg = 0x284c,
  1778. .md_reg = 0x2848,
  1779. .mn = {
  1780. .mnctr_en_bit = 8,
  1781. .mnctr_reset_bit = 7,
  1782. .mnctr_mode_shift = 5,
  1783. .n_val_shift = 16,
  1784. .m_val_shift = 16,
  1785. .width = 8,
  1786. },
  1787. .p = {
  1788. .pre_div_shift = 3,
  1789. .pre_div_width = 2,
  1790. },
  1791. .s = {
  1792. .src_sel_shift = 0,
  1793. .parent_map = gcc_pxo_pll8_map,
  1794. },
  1795. .freq_tbl = clk_tbl_sdc,
  1796. .clkr = {
  1797. .enable_reg = 0x284c,
  1798. .enable_mask = BIT(11),
  1799. .hw.init = &(struct clk_init_data){
  1800. .name = "sdc2_src",
  1801. .parent_data = gcc_pxo_pll8,
  1802. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1803. .ops = &clk_rcg_ops,
  1804. },
  1805. }
  1806. };
  1807. static struct clk_branch sdc2_clk = {
  1808. .halt_reg = 0x2fc8,
  1809. .halt_bit = 5,
  1810. .clkr = {
  1811. .enable_reg = 0x284c,
  1812. .enable_mask = BIT(9),
  1813. .hw.init = &(struct clk_init_data){
  1814. .name = "sdc2_clk",
  1815. .parent_hws = (const struct clk_hw*[]){
  1816. &sdc2_src.clkr.hw
  1817. },
  1818. .num_parents = 1,
  1819. .ops = &clk_branch_ops,
  1820. .flags = CLK_SET_RATE_PARENT,
  1821. },
  1822. },
  1823. };
  1824. static struct clk_rcg sdc3_src = {
  1825. .ns_reg = 0x286c,
  1826. .md_reg = 0x2868,
  1827. .mn = {
  1828. .mnctr_en_bit = 8,
  1829. .mnctr_reset_bit = 7,
  1830. .mnctr_mode_shift = 5,
  1831. .n_val_shift = 16,
  1832. .m_val_shift = 16,
  1833. .width = 8,
  1834. },
  1835. .p = {
  1836. .pre_div_shift = 3,
  1837. .pre_div_width = 2,
  1838. },
  1839. .s = {
  1840. .src_sel_shift = 0,
  1841. .parent_map = gcc_pxo_pll8_map,
  1842. },
  1843. .freq_tbl = clk_tbl_sdc,
  1844. .clkr = {
  1845. .enable_reg = 0x286c,
  1846. .enable_mask = BIT(11),
  1847. .hw.init = &(struct clk_init_data){
  1848. .name = "sdc3_src",
  1849. .parent_data = gcc_pxo_pll8,
  1850. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1851. .ops = &clk_rcg_ops,
  1852. },
  1853. }
  1854. };
  1855. static struct clk_branch sdc3_clk = {
  1856. .halt_reg = 0x2fc8,
  1857. .halt_bit = 4,
  1858. .clkr = {
  1859. .enable_reg = 0x286c,
  1860. .enable_mask = BIT(9),
  1861. .hw.init = &(struct clk_init_data){
  1862. .name = "sdc3_clk",
  1863. .parent_hws = (const struct clk_hw*[]){
  1864. &sdc3_src.clkr.hw
  1865. },
  1866. .num_parents = 1,
  1867. .ops = &clk_branch_ops,
  1868. .flags = CLK_SET_RATE_PARENT,
  1869. },
  1870. },
  1871. };
  1872. static struct clk_rcg sdc4_src = {
  1873. .ns_reg = 0x288c,
  1874. .md_reg = 0x2888,
  1875. .mn = {
  1876. .mnctr_en_bit = 8,
  1877. .mnctr_reset_bit = 7,
  1878. .mnctr_mode_shift = 5,
  1879. .n_val_shift = 16,
  1880. .m_val_shift = 16,
  1881. .width = 8,
  1882. },
  1883. .p = {
  1884. .pre_div_shift = 3,
  1885. .pre_div_width = 2,
  1886. },
  1887. .s = {
  1888. .src_sel_shift = 0,
  1889. .parent_map = gcc_pxo_pll8_map,
  1890. },
  1891. .freq_tbl = clk_tbl_sdc,
  1892. .clkr = {
  1893. .enable_reg = 0x288c,
  1894. .enable_mask = BIT(11),
  1895. .hw.init = &(struct clk_init_data){
  1896. .name = "sdc4_src",
  1897. .parent_data = gcc_pxo_pll8,
  1898. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1899. .ops = &clk_rcg_ops,
  1900. },
  1901. }
  1902. };
  1903. static struct clk_branch sdc4_clk = {
  1904. .halt_reg = 0x2fc8,
  1905. .halt_bit = 3,
  1906. .clkr = {
  1907. .enable_reg = 0x288c,
  1908. .enable_mask = BIT(9),
  1909. .hw.init = &(struct clk_init_data){
  1910. .name = "sdc4_clk",
  1911. .parent_hws = (const struct clk_hw*[]){
  1912. &sdc4_src.clkr.hw
  1913. },
  1914. .num_parents = 1,
  1915. .ops = &clk_branch_ops,
  1916. .flags = CLK_SET_RATE_PARENT,
  1917. },
  1918. },
  1919. };
  1920. static struct clk_rcg sdc5_src = {
  1921. .ns_reg = 0x28ac,
  1922. .md_reg = 0x28a8,
  1923. .mn = {
  1924. .mnctr_en_bit = 8,
  1925. .mnctr_reset_bit = 7,
  1926. .mnctr_mode_shift = 5,
  1927. .n_val_shift = 16,
  1928. .m_val_shift = 16,
  1929. .width = 8,
  1930. },
  1931. .p = {
  1932. .pre_div_shift = 3,
  1933. .pre_div_width = 2,
  1934. },
  1935. .s = {
  1936. .src_sel_shift = 0,
  1937. .parent_map = gcc_pxo_pll8_map,
  1938. },
  1939. .freq_tbl = clk_tbl_sdc,
  1940. .clkr = {
  1941. .enable_reg = 0x28ac,
  1942. .enable_mask = BIT(11),
  1943. .hw.init = &(struct clk_init_data){
  1944. .name = "sdc5_src",
  1945. .parent_data = gcc_pxo_pll8,
  1946. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1947. .ops = &clk_rcg_ops,
  1948. },
  1949. }
  1950. };
  1951. static struct clk_branch sdc5_clk = {
  1952. .halt_reg = 0x2fc8,
  1953. .halt_bit = 2,
  1954. .clkr = {
  1955. .enable_reg = 0x28ac,
  1956. .enable_mask = BIT(9),
  1957. .hw.init = &(struct clk_init_data){
  1958. .name = "sdc5_clk",
  1959. .parent_hws = (const struct clk_hw*[]){
  1960. &sdc5_src.clkr.hw
  1961. },
  1962. .num_parents = 1,
  1963. .ops = &clk_branch_ops,
  1964. .flags = CLK_SET_RATE_PARENT,
  1965. },
  1966. },
  1967. };
  1968. static const struct freq_tbl clk_tbl_tsif_ref[] = {
  1969. { 105000, P_PXO, 1, 1, 256 },
  1970. { }
  1971. };
  1972. static struct clk_rcg tsif_ref_src = {
  1973. .ns_reg = 0x2710,
  1974. .md_reg = 0x270c,
  1975. .mn = {
  1976. .mnctr_en_bit = 8,
  1977. .mnctr_reset_bit = 7,
  1978. .mnctr_mode_shift = 5,
  1979. .n_val_shift = 16,
  1980. .m_val_shift = 16,
  1981. .width = 16,
  1982. },
  1983. .p = {
  1984. .pre_div_shift = 3,
  1985. .pre_div_width = 2,
  1986. },
  1987. .s = {
  1988. .src_sel_shift = 0,
  1989. .parent_map = gcc_pxo_pll8_map,
  1990. },
  1991. .freq_tbl = clk_tbl_tsif_ref,
  1992. .clkr = {
  1993. .enable_reg = 0x2710,
  1994. .enable_mask = BIT(11),
  1995. .hw.init = &(struct clk_init_data){
  1996. .name = "tsif_ref_src",
  1997. .parent_data = gcc_pxo_pll8,
  1998. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1999. .ops = &clk_rcg_ops,
  2000. .flags = CLK_SET_RATE_GATE,
  2001. },
  2002. }
  2003. };
  2004. static struct clk_branch tsif_ref_clk = {
  2005. .halt_reg = 0x2fd4,
  2006. .halt_bit = 5,
  2007. .clkr = {
  2008. .enable_reg = 0x2710,
  2009. .enable_mask = BIT(9),
  2010. .hw.init = &(struct clk_init_data){
  2011. .name = "tsif_ref_clk",
  2012. .parent_hws = (const struct clk_hw*[]){
  2013. &tsif_ref_src.clkr.hw
  2014. },
  2015. .num_parents = 1,
  2016. .ops = &clk_branch_ops,
  2017. .flags = CLK_SET_RATE_PARENT,
  2018. },
  2019. },
  2020. };
  2021. static const struct freq_tbl clk_tbl_usb[] = {
  2022. { 60000000, P_PLL8, 1, 5, 32 },
  2023. { }
  2024. };
  2025. static struct clk_rcg usb_hs1_xcvr_src = {
  2026. .ns_reg = 0x290c,
  2027. .md_reg = 0x2908,
  2028. .mn = {
  2029. .mnctr_en_bit = 8,
  2030. .mnctr_reset_bit = 7,
  2031. .mnctr_mode_shift = 5,
  2032. .n_val_shift = 16,
  2033. .m_val_shift = 16,
  2034. .width = 8,
  2035. },
  2036. .p = {
  2037. .pre_div_shift = 3,
  2038. .pre_div_width = 2,
  2039. },
  2040. .s = {
  2041. .src_sel_shift = 0,
  2042. .parent_map = gcc_pxo_pll8_map,
  2043. },
  2044. .freq_tbl = clk_tbl_usb,
  2045. .clkr = {
  2046. .enable_reg = 0x290c,
  2047. .enable_mask = BIT(11),
  2048. .hw.init = &(struct clk_init_data){
  2049. .name = "usb_hs1_xcvr_src",
  2050. .parent_data = gcc_pxo_pll8,
  2051. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  2052. .ops = &clk_rcg_ops,
  2053. .flags = CLK_SET_RATE_GATE,
  2054. },
  2055. }
  2056. };
  2057. static struct clk_branch usb_hs1_xcvr_clk = {
  2058. .halt_reg = 0x2fc8,
  2059. .halt_bit = 0,
  2060. .clkr = {
  2061. .enable_reg = 0x290c,
  2062. .enable_mask = BIT(9),
  2063. .hw.init = &(struct clk_init_data){
  2064. .name = "usb_hs1_xcvr_clk",
  2065. .parent_hws = (const struct clk_hw*[]){
  2066. &usb_hs1_xcvr_src.clkr.hw
  2067. },
  2068. .num_parents = 1,
  2069. .ops = &clk_branch_ops,
  2070. .flags = CLK_SET_RATE_PARENT,
  2071. },
  2072. },
  2073. };
  2074. static struct clk_rcg usb_hs3_xcvr_src = {
  2075. .ns_reg = 0x370c,
  2076. .md_reg = 0x3708,
  2077. .mn = {
  2078. .mnctr_en_bit = 8,
  2079. .mnctr_reset_bit = 7,
  2080. .mnctr_mode_shift = 5,
  2081. .n_val_shift = 16,
  2082. .m_val_shift = 16,
  2083. .width = 8,
  2084. },
  2085. .p = {
  2086. .pre_div_shift = 3,
  2087. .pre_div_width = 2,
  2088. },
  2089. .s = {
  2090. .src_sel_shift = 0,
  2091. .parent_map = gcc_pxo_pll8_map,
  2092. },
  2093. .freq_tbl = clk_tbl_usb,
  2094. .clkr = {
  2095. .enable_reg = 0x370c,
  2096. .enable_mask = BIT(11),
  2097. .hw.init = &(struct clk_init_data){
  2098. .name = "usb_hs3_xcvr_src",
  2099. .parent_data = gcc_pxo_pll8,
  2100. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  2101. .ops = &clk_rcg_ops,
  2102. .flags = CLK_SET_RATE_GATE,
  2103. },
  2104. }
  2105. };
  2106. static struct clk_branch usb_hs3_xcvr_clk = {
  2107. .halt_reg = 0x2fc8,
  2108. .halt_bit = 30,
  2109. .clkr = {
  2110. .enable_reg = 0x370c,
  2111. .enable_mask = BIT(9),
  2112. .hw.init = &(struct clk_init_data){
  2113. .name = "usb_hs3_xcvr_clk",
  2114. .parent_hws = (const struct clk_hw*[]){
  2115. &usb_hs3_xcvr_src.clkr.hw
  2116. },
  2117. .num_parents = 1,
  2118. .ops = &clk_branch_ops,
  2119. .flags = CLK_SET_RATE_PARENT,
  2120. },
  2121. },
  2122. };
  2123. static struct clk_rcg usb_hs4_xcvr_src = {
  2124. .ns_reg = 0x372c,
  2125. .md_reg = 0x3728,
  2126. .mn = {
  2127. .mnctr_en_bit = 8,
  2128. .mnctr_reset_bit = 7,
  2129. .mnctr_mode_shift = 5,
  2130. .n_val_shift = 16,
  2131. .m_val_shift = 16,
  2132. .width = 8,
  2133. },
  2134. .p = {
  2135. .pre_div_shift = 3,
  2136. .pre_div_width = 2,
  2137. },
  2138. .s = {
  2139. .src_sel_shift = 0,
  2140. .parent_map = gcc_pxo_pll8_map,
  2141. },
  2142. .freq_tbl = clk_tbl_usb,
  2143. .clkr = {
  2144. .enable_reg = 0x372c,
  2145. .enable_mask = BIT(11),
  2146. .hw.init = &(struct clk_init_data){
  2147. .name = "usb_hs4_xcvr_src",
  2148. .parent_data = gcc_pxo_pll8,
  2149. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  2150. .ops = &clk_rcg_ops,
  2151. .flags = CLK_SET_RATE_GATE,
  2152. },
  2153. }
  2154. };
  2155. static struct clk_branch usb_hs4_xcvr_clk = {
  2156. .halt_reg = 0x2fc8,
  2157. .halt_bit = 2,
  2158. .clkr = {
  2159. .enable_reg = 0x372c,
  2160. .enable_mask = BIT(9),
  2161. .hw.init = &(struct clk_init_data){
  2162. .name = "usb_hs4_xcvr_clk",
  2163. .parent_hws = (const struct clk_hw*[]){
  2164. &usb_hs4_xcvr_src.clkr.hw
  2165. },
  2166. .num_parents = 1,
  2167. .ops = &clk_branch_ops,
  2168. .flags = CLK_SET_RATE_PARENT,
  2169. },
  2170. },
  2171. };
  2172. static struct clk_rcg usb_hsic_xcvr_fs_src = {
  2173. .ns_reg = 0x2928,
  2174. .md_reg = 0x2924,
  2175. .mn = {
  2176. .mnctr_en_bit = 8,
  2177. .mnctr_reset_bit = 7,
  2178. .mnctr_mode_shift = 5,
  2179. .n_val_shift = 16,
  2180. .m_val_shift = 16,
  2181. .width = 8,
  2182. },
  2183. .p = {
  2184. .pre_div_shift = 3,
  2185. .pre_div_width = 2,
  2186. },
  2187. .s = {
  2188. .src_sel_shift = 0,
  2189. .parent_map = gcc_pxo_pll8_map,
  2190. },
  2191. .freq_tbl = clk_tbl_usb,
  2192. .clkr = {
  2193. .enable_reg = 0x2928,
  2194. .enable_mask = BIT(11),
  2195. .hw.init = &(struct clk_init_data){
  2196. .name = "usb_hsic_xcvr_fs_src",
  2197. .parent_data = gcc_pxo_pll8,
  2198. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  2199. .ops = &clk_rcg_ops,
  2200. .flags = CLK_SET_RATE_GATE,
  2201. },
  2202. }
  2203. };
  2204. static struct clk_branch usb_hsic_xcvr_fs_clk = {
  2205. .halt_reg = 0x2fc8,
  2206. .halt_bit = 2,
  2207. .clkr = {
  2208. .enable_reg = 0x2928,
  2209. .enable_mask = BIT(9),
  2210. .hw.init = &(struct clk_init_data){
  2211. .name = "usb_hsic_xcvr_fs_clk",
  2212. .parent_hws = (const struct clk_hw*[]){
  2213. &usb_hsic_xcvr_fs_src.clkr.hw,
  2214. },
  2215. .num_parents = 1,
  2216. .ops = &clk_branch_ops,
  2217. .flags = CLK_SET_RATE_PARENT,
  2218. },
  2219. },
  2220. };
  2221. static struct clk_branch usb_hsic_system_clk = {
  2222. .halt_reg = 0x2fcc,
  2223. .halt_bit = 24,
  2224. .clkr = {
  2225. .enable_reg = 0x292c,
  2226. .enable_mask = BIT(4),
  2227. .hw.init = &(struct clk_init_data){
  2228. .parent_hws = (const struct clk_hw*[]){
  2229. &usb_hsic_xcvr_fs_src.clkr.hw,
  2230. },
  2231. .num_parents = 1,
  2232. .name = "usb_hsic_system_clk",
  2233. .ops = &clk_branch_ops,
  2234. .flags = CLK_SET_RATE_PARENT,
  2235. },
  2236. },
  2237. };
  2238. static struct clk_branch usb_hsic_hsic_clk = {
  2239. .halt_reg = 0x2fcc,
  2240. .halt_bit = 19,
  2241. .clkr = {
  2242. .enable_reg = 0x2b44,
  2243. .enable_mask = BIT(0),
  2244. .hw.init = &(struct clk_init_data){
  2245. .parent_hws = (const struct clk_hw*[]){
  2246. &pll14_vote.hw
  2247. },
  2248. .num_parents = 1,
  2249. .name = "usb_hsic_hsic_clk",
  2250. .ops = &clk_branch_ops,
  2251. },
  2252. },
  2253. };
  2254. static struct clk_branch usb_hsic_hsio_cal_clk = {
  2255. .halt_reg = 0x2fcc,
  2256. .halt_bit = 23,
  2257. .clkr = {
  2258. .enable_reg = 0x2b48,
  2259. .enable_mask = BIT(0),
  2260. .hw.init = &(struct clk_init_data){
  2261. .name = "usb_hsic_hsio_cal_clk",
  2262. .ops = &clk_branch_ops,
  2263. },
  2264. },
  2265. };
  2266. static struct clk_rcg usb_fs1_xcvr_fs_src = {
  2267. .ns_reg = 0x2968,
  2268. .md_reg = 0x2964,
  2269. .mn = {
  2270. .mnctr_en_bit = 8,
  2271. .mnctr_reset_bit = 7,
  2272. .mnctr_mode_shift = 5,
  2273. .n_val_shift = 16,
  2274. .m_val_shift = 16,
  2275. .width = 8,
  2276. },
  2277. .p = {
  2278. .pre_div_shift = 3,
  2279. .pre_div_width = 2,
  2280. },
  2281. .s = {
  2282. .src_sel_shift = 0,
  2283. .parent_map = gcc_pxo_pll8_map,
  2284. },
  2285. .freq_tbl = clk_tbl_usb,
  2286. .clkr = {
  2287. .enable_reg = 0x2968,
  2288. .enable_mask = BIT(11),
  2289. .hw.init = &(struct clk_init_data){
  2290. .name = "usb_fs1_xcvr_fs_src",
  2291. .parent_data = gcc_pxo_pll8,
  2292. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  2293. .ops = &clk_rcg_ops,
  2294. .flags = CLK_SET_RATE_GATE,
  2295. },
  2296. }
  2297. };
  2298. static struct clk_branch usb_fs1_xcvr_fs_clk = {
  2299. .halt_reg = 0x2fcc,
  2300. .halt_bit = 15,
  2301. .clkr = {
  2302. .enable_reg = 0x2968,
  2303. .enable_mask = BIT(9),
  2304. .hw.init = &(struct clk_init_data){
  2305. .name = "usb_fs1_xcvr_fs_clk",
  2306. .parent_hws = (const struct clk_hw*[]){
  2307. &usb_fs1_xcvr_fs_src.clkr.hw,
  2308. },
  2309. .num_parents = 1,
  2310. .ops = &clk_branch_ops,
  2311. .flags = CLK_SET_RATE_PARENT,
  2312. },
  2313. },
  2314. };
  2315. static struct clk_branch usb_fs1_system_clk = {
  2316. .halt_reg = 0x2fcc,
  2317. .halt_bit = 16,
  2318. .clkr = {
  2319. .enable_reg = 0x296c,
  2320. .enable_mask = BIT(4),
  2321. .hw.init = &(struct clk_init_data){
  2322. .parent_hws = (const struct clk_hw*[]){
  2323. &usb_fs1_xcvr_fs_src.clkr.hw,
  2324. },
  2325. .num_parents = 1,
  2326. .name = "usb_fs1_system_clk",
  2327. .ops = &clk_branch_ops,
  2328. .flags = CLK_SET_RATE_PARENT,
  2329. },
  2330. },
  2331. };
  2332. static struct clk_rcg usb_fs2_xcvr_fs_src = {
  2333. .ns_reg = 0x2988,
  2334. .md_reg = 0x2984,
  2335. .mn = {
  2336. .mnctr_en_bit = 8,
  2337. .mnctr_reset_bit = 7,
  2338. .mnctr_mode_shift = 5,
  2339. .n_val_shift = 16,
  2340. .m_val_shift = 16,
  2341. .width = 8,
  2342. },
  2343. .p = {
  2344. .pre_div_shift = 3,
  2345. .pre_div_width = 2,
  2346. },
  2347. .s = {
  2348. .src_sel_shift = 0,
  2349. .parent_map = gcc_pxo_pll8_map,
  2350. },
  2351. .freq_tbl = clk_tbl_usb,
  2352. .clkr = {
  2353. .enable_reg = 0x2988,
  2354. .enable_mask = BIT(11),
  2355. .hw.init = &(struct clk_init_data){
  2356. .name = "usb_fs2_xcvr_fs_src",
  2357. .parent_data = gcc_pxo_pll8,
  2358. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  2359. .ops = &clk_rcg_ops,
  2360. .flags = CLK_SET_RATE_GATE,
  2361. },
  2362. }
  2363. };
  2364. static struct clk_branch usb_fs2_xcvr_fs_clk = {
  2365. .halt_reg = 0x2fcc,
  2366. .halt_bit = 12,
  2367. .clkr = {
  2368. .enable_reg = 0x2988,
  2369. .enable_mask = BIT(9),
  2370. .hw.init = &(struct clk_init_data){
  2371. .name = "usb_fs2_xcvr_fs_clk",
  2372. .parent_hws = (const struct clk_hw*[]){
  2373. &usb_fs2_xcvr_fs_src.clkr.hw,
  2374. },
  2375. .num_parents = 1,
  2376. .ops = &clk_branch_ops,
  2377. .flags = CLK_SET_RATE_PARENT,
  2378. },
  2379. },
  2380. };
  2381. static struct clk_branch usb_fs2_system_clk = {
  2382. .halt_reg = 0x2fcc,
  2383. .halt_bit = 13,
  2384. .clkr = {
  2385. .enable_reg = 0x298c,
  2386. .enable_mask = BIT(4),
  2387. .hw.init = &(struct clk_init_data){
  2388. .name = "usb_fs2_system_clk",
  2389. .parent_hws = (const struct clk_hw*[]){
  2390. &usb_fs2_xcvr_fs_src.clkr.hw,
  2391. },
  2392. .num_parents = 1,
  2393. .ops = &clk_branch_ops,
  2394. .flags = CLK_SET_RATE_PARENT,
  2395. },
  2396. },
  2397. };
  2398. static struct clk_branch ce1_core_clk = {
  2399. .hwcg_reg = 0x2724,
  2400. .hwcg_bit = 6,
  2401. .halt_reg = 0x2fd4,
  2402. .halt_bit = 27,
  2403. .clkr = {
  2404. .enable_reg = 0x2724,
  2405. .enable_mask = BIT(4),
  2406. .hw.init = &(struct clk_init_data){
  2407. .name = "ce1_core_clk",
  2408. .ops = &clk_branch_ops,
  2409. },
  2410. },
  2411. };
  2412. static struct clk_branch ce1_h_clk = {
  2413. .halt_reg = 0x2fd4,
  2414. .halt_bit = 1,
  2415. .clkr = {
  2416. .enable_reg = 0x2720,
  2417. .enable_mask = BIT(4),
  2418. .hw.init = &(struct clk_init_data){
  2419. .name = "ce1_h_clk",
  2420. .ops = &clk_branch_ops,
  2421. },
  2422. },
  2423. };
  2424. static struct clk_branch dma_bam_h_clk = {
  2425. .hwcg_reg = 0x25c0,
  2426. .hwcg_bit = 6,
  2427. .halt_reg = 0x2fc8,
  2428. .halt_bit = 12,
  2429. .clkr = {
  2430. .enable_reg = 0x25c0,
  2431. .enable_mask = BIT(4),
  2432. .hw.init = &(struct clk_init_data){
  2433. .name = "dma_bam_h_clk",
  2434. .ops = &clk_branch_ops,
  2435. },
  2436. },
  2437. };
  2438. static struct clk_branch gsbi1_h_clk = {
  2439. .hwcg_reg = 0x29c0,
  2440. .hwcg_bit = 6,
  2441. .halt_reg = 0x2fcc,
  2442. .halt_bit = 11,
  2443. .clkr = {
  2444. .enable_reg = 0x29c0,
  2445. .enable_mask = BIT(4),
  2446. .hw.init = &(struct clk_init_data){
  2447. .name = "gsbi1_h_clk",
  2448. .ops = &clk_branch_ops,
  2449. },
  2450. },
  2451. };
  2452. static struct clk_branch gsbi2_h_clk = {
  2453. .hwcg_reg = 0x29e0,
  2454. .hwcg_bit = 6,
  2455. .halt_reg = 0x2fcc,
  2456. .halt_bit = 7,
  2457. .clkr = {
  2458. .enable_reg = 0x29e0,
  2459. .enable_mask = BIT(4),
  2460. .hw.init = &(struct clk_init_data){
  2461. .name = "gsbi2_h_clk",
  2462. .ops = &clk_branch_ops,
  2463. },
  2464. },
  2465. };
  2466. static struct clk_branch gsbi3_h_clk = {
  2467. .hwcg_reg = 0x2a00,
  2468. .hwcg_bit = 6,
  2469. .halt_reg = 0x2fcc,
  2470. .halt_bit = 3,
  2471. .clkr = {
  2472. .enable_reg = 0x2a00,
  2473. .enable_mask = BIT(4),
  2474. .hw.init = &(struct clk_init_data){
  2475. .name = "gsbi3_h_clk",
  2476. .ops = &clk_branch_ops,
  2477. },
  2478. },
  2479. };
  2480. static struct clk_branch gsbi4_h_clk = {
  2481. .hwcg_reg = 0x2a20,
  2482. .hwcg_bit = 6,
  2483. .halt_reg = 0x2fd0,
  2484. .halt_bit = 27,
  2485. .clkr = {
  2486. .enable_reg = 0x2a20,
  2487. .enable_mask = BIT(4),
  2488. .hw.init = &(struct clk_init_data){
  2489. .name = "gsbi4_h_clk",
  2490. .ops = &clk_branch_ops,
  2491. },
  2492. },
  2493. };
  2494. static struct clk_branch gsbi5_h_clk = {
  2495. .hwcg_reg = 0x2a40,
  2496. .hwcg_bit = 6,
  2497. .halt_reg = 0x2fd0,
  2498. .halt_bit = 23,
  2499. .clkr = {
  2500. .enable_reg = 0x2a40,
  2501. .enable_mask = BIT(4),
  2502. .hw.init = &(struct clk_init_data){
  2503. .name = "gsbi5_h_clk",
  2504. .ops = &clk_branch_ops,
  2505. },
  2506. },
  2507. };
  2508. static struct clk_branch gsbi6_h_clk = {
  2509. .hwcg_reg = 0x2a60,
  2510. .hwcg_bit = 6,
  2511. .halt_reg = 0x2fd0,
  2512. .halt_bit = 19,
  2513. .clkr = {
  2514. .enable_reg = 0x2a60,
  2515. .enable_mask = BIT(4),
  2516. .hw.init = &(struct clk_init_data){
  2517. .name = "gsbi6_h_clk",
  2518. .ops = &clk_branch_ops,
  2519. },
  2520. },
  2521. };
  2522. static struct clk_branch gsbi7_h_clk = {
  2523. .hwcg_reg = 0x2a80,
  2524. .hwcg_bit = 6,
  2525. .halt_reg = 0x2fd0,
  2526. .halt_bit = 15,
  2527. .clkr = {
  2528. .enable_reg = 0x2a80,
  2529. .enable_mask = BIT(4),
  2530. .hw.init = &(struct clk_init_data){
  2531. .name = "gsbi7_h_clk",
  2532. .ops = &clk_branch_ops,
  2533. },
  2534. },
  2535. };
  2536. static struct clk_branch gsbi8_h_clk = {
  2537. .hwcg_reg = 0x2aa0,
  2538. .hwcg_bit = 6,
  2539. .halt_reg = 0x2fd0,
  2540. .halt_bit = 11,
  2541. .clkr = {
  2542. .enable_reg = 0x2aa0,
  2543. .enable_mask = BIT(4),
  2544. .hw.init = &(struct clk_init_data){
  2545. .name = "gsbi8_h_clk",
  2546. .ops = &clk_branch_ops,
  2547. },
  2548. },
  2549. };
  2550. static struct clk_branch gsbi9_h_clk = {
  2551. .hwcg_reg = 0x2ac0,
  2552. .hwcg_bit = 6,
  2553. .halt_reg = 0x2fd0,
  2554. .halt_bit = 7,
  2555. .clkr = {
  2556. .enable_reg = 0x2ac0,
  2557. .enable_mask = BIT(4),
  2558. .hw.init = &(struct clk_init_data){
  2559. .name = "gsbi9_h_clk",
  2560. .ops = &clk_branch_ops,
  2561. },
  2562. },
  2563. };
  2564. static struct clk_branch gsbi10_h_clk = {
  2565. .hwcg_reg = 0x2ae0,
  2566. .hwcg_bit = 6,
  2567. .halt_reg = 0x2fd0,
  2568. .halt_bit = 3,
  2569. .clkr = {
  2570. .enable_reg = 0x2ae0,
  2571. .enable_mask = BIT(4),
  2572. .hw.init = &(struct clk_init_data){
  2573. .name = "gsbi10_h_clk",
  2574. .ops = &clk_branch_ops,
  2575. },
  2576. },
  2577. };
  2578. static struct clk_branch gsbi11_h_clk = {
  2579. .hwcg_reg = 0x2b00,
  2580. .hwcg_bit = 6,
  2581. .halt_reg = 0x2fd4,
  2582. .halt_bit = 18,
  2583. .clkr = {
  2584. .enable_reg = 0x2b00,
  2585. .enable_mask = BIT(4),
  2586. .hw.init = &(struct clk_init_data){
  2587. .name = "gsbi11_h_clk",
  2588. .ops = &clk_branch_ops,
  2589. },
  2590. },
  2591. };
  2592. static struct clk_branch gsbi12_h_clk = {
  2593. .hwcg_reg = 0x2b20,
  2594. .hwcg_bit = 6,
  2595. .halt_reg = 0x2fd4,
  2596. .halt_bit = 14,
  2597. .clkr = {
  2598. .enable_reg = 0x2b20,
  2599. .enable_mask = BIT(4),
  2600. .hw.init = &(struct clk_init_data){
  2601. .name = "gsbi12_h_clk",
  2602. .ops = &clk_branch_ops,
  2603. },
  2604. },
  2605. };
  2606. static struct clk_branch tsif_h_clk = {
  2607. .hwcg_reg = 0x2700,
  2608. .hwcg_bit = 6,
  2609. .halt_reg = 0x2fd4,
  2610. .halt_bit = 7,
  2611. .clkr = {
  2612. .enable_reg = 0x2700,
  2613. .enable_mask = BIT(4),
  2614. .hw.init = &(struct clk_init_data){
  2615. .name = "tsif_h_clk",
  2616. .ops = &clk_branch_ops,
  2617. },
  2618. },
  2619. };
  2620. static struct clk_branch usb_fs1_h_clk = {
  2621. .halt_reg = 0x2fcc,
  2622. .halt_bit = 17,
  2623. .clkr = {
  2624. .enable_reg = 0x2960,
  2625. .enable_mask = BIT(4),
  2626. .hw.init = &(struct clk_init_data){
  2627. .name = "usb_fs1_h_clk",
  2628. .ops = &clk_branch_ops,
  2629. },
  2630. },
  2631. };
  2632. static struct clk_branch usb_fs2_h_clk = {
  2633. .halt_reg = 0x2fcc,
  2634. .halt_bit = 14,
  2635. .clkr = {
  2636. .enable_reg = 0x2980,
  2637. .enable_mask = BIT(4),
  2638. .hw.init = &(struct clk_init_data){
  2639. .name = "usb_fs2_h_clk",
  2640. .ops = &clk_branch_ops,
  2641. },
  2642. },
  2643. };
  2644. static struct clk_branch usb_hs1_h_clk = {
  2645. .hwcg_reg = 0x2900,
  2646. .hwcg_bit = 6,
  2647. .halt_reg = 0x2fc8,
  2648. .halt_bit = 1,
  2649. .clkr = {
  2650. .enable_reg = 0x2900,
  2651. .enable_mask = BIT(4),
  2652. .hw.init = &(struct clk_init_data){
  2653. .name = "usb_hs1_h_clk",
  2654. .ops = &clk_branch_ops,
  2655. },
  2656. },
  2657. };
  2658. static struct clk_branch usb_hs3_h_clk = {
  2659. .halt_reg = 0x2fc8,
  2660. .halt_bit = 31,
  2661. .clkr = {
  2662. .enable_reg = 0x3700,
  2663. .enable_mask = BIT(4),
  2664. .hw.init = &(struct clk_init_data){
  2665. .name = "usb_hs3_h_clk",
  2666. .ops = &clk_branch_ops,
  2667. },
  2668. },
  2669. };
  2670. static struct clk_branch usb_hs4_h_clk = {
  2671. .halt_reg = 0x2fc8,
  2672. .halt_bit = 7,
  2673. .clkr = {
  2674. .enable_reg = 0x3720,
  2675. .enable_mask = BIT(4),
  2676. .hw.init = &(struct clk_init_data){
  2677. .name = "usb_hs4_h_clk",
  2678. .ops = &clk_branch_ops,
  2679. },
  2680. },
  2681. };
  2682. static struct clk_branch usb_hsic_h_clk = {
  2683. .halt_reg = 0x2fcc,
  2684. .halt_bit = 28,
  2685. .clkr = {
  2686. .enable_reg = 0x2920,
  2687. .enable_mask = BIT(4),
  2688. .hw.init = &(struct clk_init_data){
  2689. .name = "usb_hsic_h_clk",
  2690. .ops = &clk_branch_ops,
  2691. },
  2692. },
  2693. };
  2694. static struct clk_branch sdc1_h_clk = {
  2695. .hwcg_reg = 0x2820,
  2696. .hwcg_bit = 6,
  2697. .halt_reg = 0x2fc8,
  2698. .halt_bit = 11,
  2699. .clkr = {
  2700. .enable_reg = 0x2820,
  2701. .enable_mask = BIT(4),
  2702. .hw.init = &(struct clk_init_data){
  2703. .name = "sdc1_h_clk",
  2704. .ops = &clk_branch_ops,
  2705. },
  2706. },
  2707. };
  2708. static struct clk_branch sdc2_h_clk = {
  2709. .hwcg_reg = 0x2840,
  2710. .hwcg_bit = 6,
  2711. .halt_reg = 0x2fc8,
  2712. .halt_bit = 10,
  2713. .clkr = {
  2714. .enable_reg = 0x2840,
  2715. .enable_mask = BIT(4),
  2716. .hw.init = &(struct clk_init_data){
  2717. .name = "sdc2_h_clk",
  2718. .ops = &clk_branch_ops,
  2719. },
  2720. },
  2721. };
  2722. static struct clk_branch sdc3_h_clk = {
  2723. .hwcg_reg = 0x2860,
  2724. .hwcg_bit = 6,
  2725. .halt_reg = 0x2fc8,
  2726. .halt_bit = 9,
  2727. .clkr = {
  2728. .enable_reg = 0x2860,
  2729. .enable_mask = BIT(4),
  2730. .hw.init = &(struct clk_init_data){
  2731. .name = "sdc3_h_clk",
  2732. .ops = &clk_branch_ops,
  2733. },
  2734. },
  2735. };
  2736. static struct clk_branch sdc4_h_clk = {
  2737. .hwcg_reg = 0x2880,
  2738. .hwcg_bit = 6,
  2739. .halt_reg = 0x2fc8,
  2740. .halt_bit = 8,
  2741. .clkr = {
  2742. .enable_reg = 0x2880,
  2743. .enable_mask = BIT(4),
  2744. .hw.init = &(struct clk_init_data){
  2745. .name = "sdc4_h_clk",
  2746. .ops = &clk_branch_ops,
  2747. },
  2748. },
  2749. };
  2750. static struct clk_branch sdc5_h_clk = {
  2751. .hwcg_reg = 0x28a0,
  2752. .hwcg_bit = 6,
  2753. .halt_reg = 0x2fc8,
  2754. .halt_bit = 7,
  2755. .clkr = {
  2756. .enable_reg = 0x28a0,
  2757. .enable_mask = BIT(4),
  2758. .hw.init = &(struct clk_init_data){
  2759. .name = "sdc5_h_clk",
  2760. .ops = &clk_branch_ops,
  2761. },
  2762. },
  2763. };
  2764. static struct clk_branch adm0_clk = {
  2765. .halt_reg = 0x2fdc,
  2766. .halt_check = BRANCH_HALT_VOTED,
  2767. .halt_bit = 14,
  2768. .clkr = {
  2769. .enable_reg = 0x3080,
  2770. .enable_mask = BIT(2),
  2771. .hw.init = &(struct clk_init_data){
  2772. .name = "adm0_clk",
  2773. .ops = &clk_branch_ops,
  2774. },
  2775. },
  2776. };
  2777. static struct clk_branch adm0_pbus_clk = {
  2778. .hwcg_reg = 0x2208,
  2779. .hwcg_bit = 6,
  2780. .halt_reg = 0x2fdc,
  2781. .halt_check = BRANCH_HALT_VOTED,
  2782. .halt_bit = 13,
  2783. .clkr = {
  2784. .enable_reg = 0x3080,
  2785. .enable_mask = BIT(3),
  2786. .hw.init = &(struct clk_init_data){
  2787. .name = "adm0_pbus_clk",
  2788. .ops = &clk_branch_ops,
  2789. },
  2790. },
  2791. };
  2792. static struct freq_tbl clk_tbl_ce3[] = {
  2793. { 48000000, P_PLL8, 8 },
  2794. { 100000000, P_PLL3, 12 },
  2795. { 120000000, P_PLL3, 10 },
  2796. { }
  2797. };
  2798. static struct clk_rcg ce3_src = {
  2799. .ns_reg = 0x36c0,
  2800. .p = {
  2801. .pre_div_shift = 3,
  2802. .pre_div_width = 4,
  2803. },
  2804. .s = {
  2805. .src_sel_shift = 0,
  2806. .parent_map = gcc_pxo_pll8_pll3_map,
  2807. },
  2808. .freq_tbl = clk_tbl_ce3,
  2809. .clkr = {
  2810. .enable_reg = 0x36c0,
  2811. .enable_mask = BIT(7),
  2812. .hw.init = &(struct clk_init_data){
  2813. .name = "ce3_src",
  2814. .parent_data = gcc_pxo_pll8_pll3,
  2815. .num_parents = ARRAY_SIZE(gcc_pxo_pll8_pll3),
  2816. .ops = &clk_rcg_ops,
  2817. .flags = CLK_SET_RATE_GATE,
  2818. },
  2819. },
  2820. };
  2821. static struct clk_branch ce3_core_clk = {
  2822. .halt_reg = 0x2fdc,
  2823. .halt_bit = 5,
  2824. .clkr = {
  2825. .enable_reg = 0x36cc,
  2826. .enable_mask = BIT(4),
  2827. .hw.init = &(struct clk_init_data){
  2828. .name = "ce3_core_clk",
  2829. .parent_hws = (const struct clk_hw*[]){
  2830. &ce3_src.clkr.hw
  2831. },
  2832. .num_parents = 1,
  2833. .ops = &clk_branch_ops,
  2834. .flags = CLK_SET_RATE_PARENT,
  2835. },
  2836. },
  2837. };
  2838. static struct clk_branch ce3_h_clk = {
  2839. .halt_reg = 0x2fc4,
  2840. .halt_bit = 16,
  2841. .clkr = {
  2842. .enable_reg = 0x36c4,
  2843. .enable_mask = BIT(4),
  2844. .hw.init = &(struct clk_init_data){
  2845. .name = "ce3_h_clk",
  2846. .parent_hws = (const struct clk_hw*[]){
  2847. &ce3_src.clkr.hw
  2848. },
  2849. .num_parents = 1,
  2850. .ops = &clk_branch_ops,
  2851. .flags = CLK_SET_RATE_PARENT,
  2852. },
  2853. },
  2854. };
  2855. static const struct freq_tbl clk_tbl_sata_ref[] = {
  2856. { 48000000, P_PLL8, 8, 0, 0 },
  2857. { 100000000, P_PLL3, 12, 0, 0 },
  2858. { }
  2859. };
  2860. static struct clk_rcg sata_clk_src = {
  2861. .ns_reg = 0x2c08,
  2862. .p = {
  2863. .pre_div_shift = 3,
  2864. .pre_div_width = 4,
  2865. },
  2866. .s = {
  2867. .src_sel_shift = 0,
  2868. .parent_map = gcc_pxo_pll8_pll3_map,
  2869. },
  2870. .freq_tbl = clk_tbl_sata_ref,
  2871. .clkr = {
  2872. .enable_reg = 0x2c08,
  2873. .enable_mask = BIT(7),
  2874. .hw.init = &(struct clk_init_data){
  2875. .name = "sata_clk_src",
  2876. .parent_data = gcc_pxo_pll8_pll3,
  2877. .num_parents = ARRAY_SIZE(gcc_pxo_pll8_pll3),
  2878. .ops = &clk_rcg_ops,
  2879. .flags = CLK_SET_RATE_GATE,
  2880. },
  2881. },
  2882. };
  2883. static struct clk_branch sata_rxoob_clk = {
  2884. .halt_reg = 0x2fdc,
  2885. .halt_bit = 26,
  2886. .clkr = {
  2887. .enable_reg = 0x2c0c,
  2888. .enable_mask = BIT(4),
  2889. .hw.init = &(struct clk_init_data){
  2890. .name = "sata_rxoob_clk",
  2891. .parent_hws = (const struct clk_hw*[]){
  2892. &sata_clk_src.clkr.hw,
  2893. },
  2894. .num_parents = 1,
  2895. .ops = &clk_branch_ops,
  2896. .flags = CLK_SET_RATE_PARENT,
  2897. },
  2898. },
  2899. };
  2900. static struct clk_branch sata_pmalive_clk = {
  2901. .halt_reg = 0x2fdc,
  2902. .halt_bit = 25,
  2903. .clkr = {
  2904. .enable_reg = 0x2c10,
  2905. .enable_mask = BIT(4),
  2906. .hw.init = &(struct clk_init_data){
  2907. .name = "sata_pmalive_clk",
  2908. .parent_hws = (const struct clk_hw*[]){
  2909. &sata_clk_src.clkr.hw,
  2910. },
  2911. .num_parents = 1,
  2912. .ops = &clk_branch_ops,
  2913. .flags = CLK_SET_RATE_PARENT,
  2914. },
  2915. },
  2916. };
  2917. static struct clk_branch sata_phy_ref_clk = {
  2918. .halt_reg = 0x2fdc,
  2919. .halt_bit = 24,
  2920. .clkr = {
  2921. .enable_reg = 0x2c14,
  2922. .enable_mask = BIT(4),
  2923. .hw.init = &(struct clk_init_data){
  2924. .name = "sata_phy_ref_clk",
  2925. .parent_data = &(const struct clk_parent_data){
  2926. .fw_name = "pxo", .name = "pxo_board",
  2927. },
  2928. .num_parents = 1,
  2929. .ops = &clk_branch_ops,
  2930. },
  2931. },
  2932. };
  2933. static struct clk_branch sata_a_clk = {
  2934. .halt_reg = 0x2fc0,
  2935. .halt_bit = 12,
  2936. .clkr = {
  2937. .enable_reg = 0x2c20,
  2938. .enable_mask = BIT(4),
  2939. .hw.init = &(struct clk_init_data){
  2940. .name = "sata_a_clk",
  2941. .ops = &clk_branch_ops,
  2942. },
  2943. },
  2944. };
  2945. static struct clk_branch sata_h_clk = {
  2946. .halt_reg = 0x2fdc,
  2947. .halt_bit = 27,
  2948. .clkr = {
  2949. .enable_reg = 0x2c00,
  2950. .enable_mask = BIT(4),
  2951. .hw.init = &(struct clk_init_data){
  2952. .name = "sata_h_clk",
  2953. .ops = &clk_branch_ops,
  2954. },
  2955. },
  2956. };
  2957. static struct clk_branch sfab_sata_s_h_clk = {
  2958. .halt_reg = 0x2fc4,
  2959. .halt_bit = 14,
  2960. .clkr = {
  2961. .enable_reg = 0x2480,
  2962. .enable_mask = BIT(4),
  2963. .hw.init = &(struct clk_init_data){
  2964. .name = "sfab_sata_s_h_clk",
  2965. .ops = &clk_branch_ops,
  2966. },
  2967. },
  2968. };
  2969. static struct clk_branch sata_phy_cfg_clk = {
  2970. .halt_reg = 0x2fcc,
  2971. .halt_bit = 12,
  2972. .clkr = {
  2973. .enable_reg = 0x2c40,
  2974. .enable_mask = BIT(4),
  2975. .hw.init = &(struct clk_init_data){
  2976. .name = "sata_phy_cfg_clk",
  2977. .ops = &clk_branch_ops,
  2978. },
  2979. },
  2980. };
  2981. static struct clk_branch pcie_phy_ref_clk = {
  2982. .halt_reg = 0x2fdc,
  2983. .halt_bit = 29,
  2984. .clkr = {
  2985. .enable_reg = 0x22d0,
  2986. .enable_mask = BIT(4),
  2987. .hw.init = &(struct clk_init_data){
  2988. .name = "pcie_phy_ref_clk",
  2989. .ops = &clk_branch_ops,
  2990. },
  2991. },
  2992. };
  2993. static struct clk_branch pcie_h_clk = {
  2994. .halt_reg = 0x2fd4,
  2995. .halt_bit = 8,
  2996. .clkr = {
  2997. .enable_reg = 0x22cc,
  2998. .enable_mask = BIT(4),
  2999. .hw.init = &(struct clk_init_data){
  3000. .name = "pcie_h_clk",
  3001. .ops = &clk_branch_ops,
  3002. },
  3003. },
  3004. };
  3005. static struct clk_branch pcie_a_clk = {
  3006. .halt_reg = 0x2fc0,
  3007. .halt_bit = 13,
  3008. .clkr = {
  3009. .enable_reg = 0x22c0,
  3010. .enable_mask = BIT(4),
  3011. .hw.init = &(struct clk_init_data){
  3012. .name = "pcie_a_clk",
  3013. .ops = &clk_branch_ops,
  3014. },
  3015. },
  3016. };
  3017. static struct clk_branch pmic_arb0_h_clk = {
  3018. .halt_reg = 0x2fd8,
  3019. .halt_check = BRANCH_HALT_VOTED,
  3020. .halt_bit = 22,
  3021. .clkr = {
  3022. .enable_reg = 0x3080,
  3023. .enable_mask = BIT(8),
  3024. .hw.init = &(struct clk_init_data){
  3025. .name = "pmic_arb0_h_clk",
  3026. .ops = &clk_branch_ops,
  3027. },
  3028. },
  3029. };
  3030. static struct clk_branch pmic_arb1_h_clk = {
  3031. .halt_reg = 0x2fd8,
  3032. .halt_check = BRANCH_HALT_VOTED,
  3033. .halt_bit = 21,
  3034. .clkr = {
  3035. .enable_reg = 0x3080,
  3036. .enable_mask = BIT(9),
  3037. .hw.init = &(struct clk_init_data){
  3038. .name = "pmic_arb1_h_clk",
  3039. .ops = &clk_branch_ops,
  3040. },
  3041. },
  3042. };
  3043. static struct clk_branch pmic_ssbi2_clk = {
  3044. .halt_reg = 0x2fd8,
  3045. .halt_check = BRANCH_HALT_VOTED,
  3046. .halt_bit = 23,
  3047. .clkr = {
  3048. .enable_reg = 0x3080,
  3049. .enable_mask = BIT(7),
  3050. .hw.init = &(struct clk_init_data){
  3051. .name = "pmic_ssbi2_clk",
  3052. .ops = &clk_branch_ops,
  3053. },
  3054. },
  3055. };
  3056. static struct clk_branch rpm_msg_ram_h_clk = {
  3057. .hwcg_reg = 0x27e0,
  3058. .hwcg_bit = 6,
  3059. .halt_reg = 0x2fd8,
  3060. .halt_check = BRANCH_HALT_VOTED,
  3061. .halt_bit = 12,
  3062. .clkr = {
  3063. .enable_reg = 0x3080,
  3064. .enable_mask = BIT(6),
  3065. .hw.init = &(struct clk_init_data){
  3066. .name = "rpm_msg_ram_h_clk",
  3067. .ops = &clk_branch_ops,
  3068. },
  3069. },
  3070. };
  3071. static struct clk_regmap *gcc_msm8960_clks[] = {
  3072. [PLL3] = &pll3.clkr,
  3073. [PLL4_VOTE] = &pll4_vote,
  3074. [PLL8] = &pll8.clkr,
  3075. [PLL8_VOTE] = &pll8_vote,
  3076. [PLL14] = &pll14.clkr,
  3077. [PLL14_VOTE] = &pll14_vote,
  3078. [GSBI1_UART_SRC] = &gsbi1_uart_src.clkr,
  3079. [GSBI1_UART_CLK] = &gsbi1_uart_clk.clkr,
  3080. [GSBI2_UART_SRC] = &gsbi2_uart_src.clkr,
  3081. [GSBI2_UART_CLK] = &gsbi2_uart_clk.clkr,
  3082. [GSBI3_UART_SRC] = &gsbi3_uart_src.clkr,
  3083. [GSBI3_UART_CLK] = &gsbi3_uart_clk.clkr,
  3084. [GSBI4_UART_SRC] = &gsbi4_uart_src.clkr,
  3085. [GSBI4_UART_CLK] = &gsbi4_uart_clk.clkr,
  3086. [GSBI5_UART_SRC] = &gsbi5_uart_src.clkr,
  3087. [GSBI5_UART_CLK] = &gsbi5_uart_clk.clkr,
  3088. [GSBI6_UART_SRC] = &gsbi6_uart_src.clkr,
  3089. [GSBI6_UART_CLK] = &gsbi6_uart_clk.clkr,
  3090. [GSBI7_UART_SRC] = &gsbi7_uart_src.clkr,
  3091. [GSBI7_UART_CLK] = &gsbi7_uart_clk.clkr,
  3092. [GSBI8_UART_SRC] = &gsbi8_uart_src.clkr,
  3093. [GSBI8_UART_CLK] = &gsbi8_uart_clk.clkr,
  3094. [GSBI9_UART_SRC] = &gsbi9_uart_src.clkr,
  3095. [GSBI9_UART_CLK] = &gsbi9_uart_clk.clkr,
  3096. [GSBI10_UART_SRC] = &gsbi10_uart_src.clkr,
  3097. [GSBI10_UART_CLK] = &gsbi10_uart_clk.clkr,
  3098. [GSBI11_UART_SRC] = &gsbi11_uart_src.clkr,
  3099. [GSBI11_UART_CLK] = &gsbi11_uart_clk.clkr,
  3100. [GSBI12_UART_SRC] = &gsbi12_uart_src.clkr,
  3101. [GSBI12_UART_CLK] = &gsbi12_uart_clk.clkr,
  3102. [GSBI1_QUP_SRC] = &gsbi1_qup_src.clkr,
  3103. [GSBI1_QUP_CLK] = &gsbi1_qup_clk.clkr,
  3104. [GSBI2_QUP_SRC] = &gsbi2_qup_src.clkr,
  3105. [GSBI2_QUP_CLK] = &gsbi2_qup_clk.clkr,
  3106. [GSBI3_QUP_SRC] = &gsbi3_qup_src.clkr,
  3107. [GSBI3_QUP_CLK] = &gsbi3_qup_clk.clkr,
  3108. [GSBI4_QUP_SRC] = &gsbi4_qup_src.clkr,
  3109. [GSBI4_QUP_CLK] = &gsbi4_qup_clk.clkr,
  3110. [GSBI5_QUP_SRC] = &gsbi5_qup_src.clkr,
  3111. [GSBI5_QUP_CLK] = &gsbi5_qup_clk.clkr,
  3112. [GSBI6_QUP_SRC] = &gsbi6_qup_src.clkr,
  3113. [GSBI6_QUP_CLK] = &gsbi6_qup_clk.clkr,
  3114. [GSBI7_QUP_SRC] = &gsbi7_qup_src.clkr,
  3115. [GSBI7_QUP_CLK] = &gsbi7_qup_clk.clkr,
  3116. [GSBI8_QUP_SRC] = &gsbi8_qup_src.clkr,
  3117. [GSBI8_QUP_CLK] = &gsbi8_qup_clk.clkr,
  3118. [GSBI9_QUP_SRC] = &gsbi9_qup_src.clkr,
  3119. [GSBI9_QUP_CLK] = &gsbi9_qup_clk.clkr,
  3120. [GSBI10_QUP_SRC] = &gsbi10_qup_src.clkr,
  3121. [GSBI10_QUP_CLK] = &gsbi10_qup_clk.clkr,
  3122. [GSBI11_QUP_SRC] = &gsbi11_qup_src.clkr,
  3123. [GSBI11_QUP_CLK] = &gsbi11_qup_clk.clkr,
  3124. [GSBI12_QUP_SRC] = &gsbi12_qup_src.clkr,
  3125. [GSBI12_QUP_CLK] = &gsbi12_qup_clk.clkr,
  3126. [GP0_SRC] = &gp0_src.clkr,
  3127. [GP0_CLK] = &gp0_clk.clkr,
  3128. [GP1_SRC] = &gp1_src.clkr,
  3129. [GP1_CLK] = &gp1_clk.clkr,
  3130. [GP2_SRC] = &gp2_src.clkr,
  3131. [GP2_CLK] = &gp2_clk.clkr,
  3132. [PMEM_A_CLK] = &pmem_clk.clkr,
  3133. [PRNG_SRC] = &prng_src.clkr,
  3134. [PRNG_CLK] = &prng_clk.clkr,
  3135. [SDC1_SRC] = &sdc1_src.clkr,
  3136. [SDC1_CLK] = &sdc1_clk.clkr,
  3137. [SDC2_SRC] = &sdc2_src.clkr,
  3138. [SDC2_CLK] = &sdc2_clk.clkr,
  3139. [SDC3_SRC] = &sdc3_src.clkr,
  3140. [SDC3_CLK] = &sdc3_clk.clkr,
  3141. [SDC4_SRC] = &sdc4_src.clkr,
  3142. [SDC4_CLK] = &sdc4_clk.clkr,
  3143. [SDC5_SRC] = &sdc5_src.clkr,
  3144. [SDC5_CLK] = &sdc5_clk.clkr,
  3145. [TSIF_REF_SRC] = &tsif_ref_src.clkr,
  3146. [TSIF_REF_CLK] = &tsif_ref_clk.clkr,
  3147. [USB_HS1_XCVR_SRC] = &usb_hs1_xcvr_src.clkr,
  3148. [USB_HS1_XCVR_CLK] = &usb_hs1_xcvr_clk.clkr,
  3149. [USB_HSIC_XCVR_FS_SRC] = &usb_hsic_xcvr_fs_src.clkr,
  3150. [USB_HSIC_XCVR_FS_CLK] = &usb_hsic_xcvr_fs_clk.clkr,
  3151. [USB_HSIC_SYSTEM_CLK] = &usb_hsic_system_clk.clkr,
  3152. [USB_HSIC_HSIC_CLK] = &usb_hsic_hsic_clk.clkr,
  3153. [USB_HSIC_HSIO_CAL_CLK] = &usb_hsic_hsio_cal_clk.clkr,
  3154. [USB_FS1_XCVR_FS_SRC] = &usb_fs1_xcvr_fs_src.clkr,
  3155. [USB_FS1_XCVR_FS_CLK] = &usb_fs1_xcvr_fs_clk.clkr,
  3156. [USB_FS1_SYSTEM_CLK] = &usb_fs1_system_clk.clkr,
  3157. [USB_FS2_XCVR_FS_SRC] = &usb_fs2_xcvr_fs_src.clkr,
  3158. [USB_FS2_XCVR_FS_CLK] = &usb_fs2_xcvr_fs_clk.clkr,
  3159. [USB_FS2_SYSTEM_CLK] = &usb_fs2_system_clk.clkr,
  3160. [CE1_CORE_CLK] = &ce1_core_clk.clkr,
  3161. [CE1_H_CLK] = &ce1_h_clk.clkr,
  3162. [DMA_BAM_H_CLK] = &dma_bam_h_clk.clkr,
  3163. [GSBI1_H_CLK] = &gsbi1_h_clk.clkr,
  3164. [GSBI2_H_CLK] = &gsbi2_h_clk.clkr,
  3165. [GSBI3_H_CLK] = &gsbi3_h_clk.clkr,
  3166. [GSBI4_H_CLK] = &gsbi4_h_clk.clkr,
  3167. [GSBI5_H_CLK] = &gsbi5_h_clk.clkr,
  3168. [GSBI6_H_CLK] = &gsbi6_h_clk.clkr,
  3169. [GSBI7_H_CLK] = &gsbi7_h_clk.clkr,
  3170. [GSBI8_H_CLK] = &gsbi8_h_clk.clkr,
  3171. [GSBI9_H_CLK] = &gsbi9_h_clk.clkr,
  3172. [GSBI10_H_CLK] = &gsbi10_h_clk.clkr,
  3173. [GSBI11_H_CLK] = &gsbi11_h_clk.clkr,
  3174. [GSBI12_H_CLK] = &gsbi12_h_clk.clkr,
  3175. [TSIF_H_CLK] = &tsif_h_clk.clkr,
  3176. [USB_FS1_H_CLK] = &usb_fs1_h_clk.clkr,
  3177. [USB_FS2_H_CLK] = &usb_fs2_h_clk.clkr,
  3178. [USB_HS1_H_CLK] = &usb_hs1_h_clk.clkr,
  3179. [USB_HSIC_H_CLK] = &usb_hsic_h_clk.clkr,
  3180. [SDC1_H_CLK] = &sdc1_h_clk.clkr,
  3181. [SDC2_H_CLK] = &sdc2_h_clk.clkr,
  3182. [SDC3_H_CLK] = &sdc3_h_clk.clkr,
  3183. [SDC4_H_CLK] = &sdc4_h_clk.clkr,
  3184. [SDC5_H_CLK] = &sdc5_h_clk.clkr,
  3185. [ADM0_CLK] = &adm0_clk.clkr,
  3186. [ADM0_PBUS_CLK] = &adm0_pbus_clk.clkr,
  3187. [PMIC_ARB0_H_CLK] = &pmic_arb0_h_clk.clkr,
  3188. [PMIC_ARB1_H_CLK] = &pmic_arb1_h_clk.clkr,
  3189. [PMIC_SSBI2_CLK] = &pmic_ssbi2_clk.clkr,
  3190. [RPM_MSG_RAM_H_CLK] = &rpm_msg_ram_h_clk.clkr,
  3191. [PLL9] = &hfpll0.clkr,
  3192. [PLL10] = &hfpll1.clkr,
  3193. [PLL12] = &hfpll_l2.clkr,
  3194. };
  3195. static const struct qcom_reset_map gcc_msm8960_resets[] = {
  3196. [SFAB_MSS_Q6_SW_RESET] = { 0x2040, 7 },
  3197. [SFAB_MSS_Q6_FW_RESET] = { 0x2044, 7 },
  3198. [QDSS_STM_RESET] = { 0x2060, 6 },
  3199. [AFAB_SMPSS_S_RESET] = { 0x20b8, 2 },
  3200. [AFAB_SMPSS_M1_RESET] = { 0x20b8, 1 },
  3201. [AFAB_SMPSS_M0_RESET] = { 0x20b8 },
  3202. [AFAB_EBI1_CH0_RESET] = { 0x20c0, 7 },
  3203. [AFAB_EBI1_CH1_RESET] = { 0x20c4, 7},
  3204. [SFAB_ADM0_M0_RESET] = { 0x21e0, 7 },
  3205. [SFAB_ADM0_M1_RESET] = { 0x21e4, 7 },
  3206. [SFAB_ADM0_M2_RESET] = { 0x21e8, 7 },
  3207. [ADM0_C2_RESET] = { 0x220c, 4},
  3208. [ADM0_C1_RESET] = { 0x220c, 3},
  3209. [ADM0_C0_RESET] = { 0x220c, 2},
  3210. [ADM0_PBUS_RESET] = { 0x220c, 1 },
  3211. [ADM0_RESET] = { 0x220c },
  3212. [QDSS_CLKS_SW_RESET] = { 0x2260, 5 },
  3213. [QDSS_POR_RESET] = { 0x2260, 4 },
  3214. [QDSS_TSCTR_RESET] = { 0x2260, 3 },
  3215. [QDSS_HRESET_RESET] = { 0x2260, 2 },
  3216. [QDSS_AXI_RESET] = { 0x2260, 1 },
  3217. [QDSS_DBG_RESET] = { 0x2260 },
  3218. [PCIE_A_RESET] = { 0x22c0, 7 },
  3219. [PCIE_AUX_RESET] = { 0x22c8, 7 },
  3220. [PCIE_H_RESET] = { 0x22d0, 7 },
  3221. [SFAB_PCIE_M_RESET] = { 0x22d4, 1 },
  3222. [SFAB_PCIE_S_RESET] = { 0x22d4 },
  3223. [SFAB_MSS_M_RESET] = { 0x2340, 7 },
  3224. [SFAB_USB3_M_RESET] = { 0x2360, 7 },
  3225. [SFAB_RIVA_M_RESET] = { 0x2380, 7 },
  3226. [SFAB_LPASS_RESET] = { 0x23a0, 7 },
  3227. [SFAB_AFAB_M_RESET] = { 0x23e0, 7 },
  3228. [AFAB_SFAB_M0_RESET] = { 0x2420, 7 },
  3229. [AFAB_SFAB_M1_RESET] = { 0x2424, 7 },
  3230. [SFAB_SATA_S_RESET] = { 0x2480, 7 },
  3231. [SFAB_DFAB_M_RESET] = { 0x2500, 7 },
  3232. [DFAB_SFAB_M_RESET] = { 0x2520, 7 },
  3233. [DFAB_SWAY0_RESET] = { 0x2540, 7 },
  3234. [DFAB_SWAY1_RESET] = { 0x2544, 7 },
  3235. [DFAB_ARB0_RESET] = { 0x2560, 7 },
  3236. [DFAB_ARB1_RESET] = { 0x2564, 7 },
  3237. [PPSS_PROC_RESET] = { 0x2594, 1 },
  3238. [PPSS_RESET] = { 0x2594},
  3239. [DMA_BAM_RESET] = { 0x25c0, 7 },
  3240. [SPS_TIC_H_RESET] = { 0x2600, 7 },
  3241. [SLIMBUS_H_RESET] = { 0x2620, 7 },
  3242. [SFAB_CFPB_M_RESET] = { 0x2680, 7 },
  3243. [SFAB_CFPB_S_RESET] = { 0x26c0, 7 },
  3244. [TSIF_H_RESET] = { 0x2700, 7 },
  3245. [CE1_H_RESET] = { 0x2720, 7 },
  3246. [CE1_CORE_RESET] = { 0x2724, 7 },
  3247. [CE1_SLEEP_RESET] = { 0x2728, 7 },
  3248. [CE2_H_RESET] = { 0x2740, 7 },
  3249. [CE2_CORE_RESET] = { 0x2744, 7 },
  3250. [SFAB_SFPB_M_RESET] = { 0x2780, 7 },
  3251. [SFAB_SFPB_S_RESET] = { 0x27a0, 7 },
  3252. [RPM_PROC_RESET] = { 0x27c0, 7 },
  3253. [PMIC_SSBI2_RESET] = { 0x280c, 12 },
  3254. [SDC1_RESET] = { 0x2830 },
  3255. [SDC2_RESET] = { 0x2850 },
  3256. [SDC3_RESET] = { 0x2870 },
  3257. [SDC4_RESET] = { 0x2890 },
  3258. [SDC5_RESET] = { 0x28b0 },
  3259. [DFAB_A2_RESET] = { 0x28c0, 7 },
  3260. [USB_HS1_RESET] = { 0x2910 },
  3261. [USB_HSIC_RESET] = { 0x2934 },
  3262. [USB_FS1_XCVR_RESET] = { 0x2974, 1 },
  3263. [USB_FS1_RESET] = { 0x2974 },
  3264. [USB_FS2_XCVR_RESET] = { 0x2994, 1 },
  3265. [USB_FS2_RESET] = { 0x2994 },
  3266. [GSBI1_RESET] = { 0x29dc },
  3267. [GSBI2_RESET] = { 0x29fc },
  3268. [GSBI3_RESET] = { 0x2a1c },
  3269. [GSBI4_RESET] = { 0x2a3c },
  3270. [GSBI5_RESET] = { 0x2a5c },
  3271. [GSBI6_RESET] = { 0x2a7c },
  3272. [GSBI7_RESET] = { 0x2a9c },
  3273. [GSBI8_RESET] = { 0x2abc },
  3274. [GSBI9_RESET] = { 0x2adc },
  3275. [GSBI10_RESET] = { 0x2afc },
  3276. [GSBI11_RESET] = { 0x2b1c },
  3277. [GSBI12_RESET] = { 0x2b3c },
  3278. [SPDM_RESET] = { 0x2b6c },
  3279. [TLMM_H_RESET] = { 0x2ba0, 7 },
  3280. [SFAB_MSS_S_RESET] = { 0x2c00, 7 },
  3281. [MSS_SLP_RESET] = { 0x2c60, 7 },
  3282. [MSS_Q6SW_JTAG_RESET] = { 0x2c68, 7 },
  3283. [MSS_Q6FW_JTAG_RESET] = { 0x2c6c, 7 },
  3284. [MSS_RESET] = { 0x2c64 },
  3285. [SATA_H_RESET] = { 0x2c80, 7 },
  3286. [SATA_RXOOB_RESE] = { 0x2c8c, 7 },
  3287. [SATA_PMALIVE_RESET] = { 0x2c90, 7 },
  3288. [SATA_SFAB_M_RESET] = { 0x2c98, 7 },
  3289. [TSSC_RESET] = { 0x2ca0, 7 },
  3290. [PDM_RESET] = { 0x2cc0, 12 },
  3291. [MPM_H_RESET] = { 0x2da0, 7 },
  3292. [MPM_RESET] = { 0x2da4 },
  3293. [SFAB_SMPSS_S_RESET] = { 0x2e00, 7 },
  3294. [PRNG_RESET] = { 0x2e80, 12 },
  3295. [RIVA_RESET] = { 0x35e0 },
  3296. };
  3297. static struct clk_regmap *gcc_apq8064_clks[] = {
  3298. [PLL3] = &pll3.clkr,
  3299. [PLL4_VOTE] = &pll4_vote,
  3300. [PLL8] = &pll8.clkr,
  3301. [PLL8_VOTE] = &pll8_vote,
  3302. [PLL14] = &pll14.clkr,
  3303. [PLL14_VOTE] = &pll14_vote,
  3304. [GSBI1_UART_SRC] = &gsbi1_uart_src.clkr,
  3305. [GSBI1_UART_CLK] = &gsbi1_uart_clk.clkr,
  3306. [GSBI2_UART_SRC] = &gsbi2_uart_src.clkr,
  3307. [GSBI2_UART_CLK] = &gsbi2_uart_clk.clkr,
  3308. [GSBI3_UART_SRC] = &gsbi3_uart_src.clkr,
  3309. [GSBI3_UART_CLK] = &gsbi3_uart_clk.clkr,
  3310. [GSBI4_UART_SRC] = &gsbi4_uart_src.clkr,
  3311. [GSBI4_UART_CLK] = &gsbi4_uart_clk.clkr,
  3312. [GSBI5_UART_SRC] = &gsbi5_uart_src.clkr,
  3313. [GSBI5_UART_CLK] = &gsbi5_uart_clk.clkr,
  3314. [GSBI6_UART_SRC] = &gsbi6_uart_src.clkr,
  3315. [GSBI6_UART_CLK] = &gsbi6_uart_clk.clkr,
  3316. [GSBI7_UART_SRC] = &gsbi7_uart_src.clkr,
  3317. [GSBI7_UART_CLK] = &gsbi7_uart_clk.clkr,
  3318. [GSBI1_QUP_SRC] = &gsbi1_qup_src.clkr,
  3319. [GSBI1_QUP_CLK] = &gsbi1_qup_clk.clkr,
  3320. [GSBI2_QUP_SRC] = &gsbi2_qup_src.clkr,
  3321. [GSBI2_QUP_CLK] = &gsbi2_qup_clk.clkr,
  3322. [GSBI3_QUP_SRC] = &gsbi3_qup_src.clkr,
  3323. [GSBI3_QUP_CLK] = &gsbi3_qup_clk.clkr,
  3324. [GSBI4_QUP_SRC] = &gsbi4_qup_src.clkr,
  3325. [GSBI4_QUP_CLK] = &gsbi4_qup_clk.clkr,
  3326. [GSBI5_QUP_SRC] = &gsbi5_qup_src.clkr,
  3327. [GSBI5_QUP_CLK] = &gsbi5_qup_clk.clkr,
  3328. [GSBI6_QUP_SRC] = &gsbi6_qup_src.clkr,
  3329. [GSBI6_QUP_CLK] = &gsbi6_qup_clk.clkr,
  3330. [GSBI7_QUP_SRC] = &gsbi7_qup_src.clkr,
  3331. [GSBI7_QUP_CLK] = &gsbi7_qup_clk.clkr,
  3332. [GP0_SRC] = &gp0_src.clkr,
  3333. [GP0_CLK] = &gp0_clk.clkr,
  3334. [GP1_SRC] = &gp1_src.clkr,
  3335. [GP1_CLK] = &gp1_clk.clkr,
  3336. [GP2_SRC] = &gp2_src.clkr,
  3337. [GP2_CLK] = &gp2_clk.clkr,
  3338. [PMEM_A_CLK] = &pmem_clk.clkr,
  3339. [PRNG_SRC] = &prng_src.clkr,
  3340. [PRNG_CLK] = &prng_clk.clkr,
  3341. [SDC1_SRC] = &sdc1_src.clkr,
  3342. [SDC1_CLK] = &sdc1_clk.clkr,
  3343. [SDC2_SRC] = &sdc2_src.clkr,
  3344. [SDC2_CLK] = &sdc2_clk.clkr,
  3345. [SDC3_SRC] = &sdc3_src.clkr,
  3346. [SDC3_CLK] = &sdc3_clk.clkr,
  3347. [SDC4_SRC] = &sdc4_src.clkr,
  3348. [SDC4_CLK] = &sdc4_clk.clkr,
  3349. [TSIF_REF_SRC] = &tsif_ref_src.clkr,
  3350. [TSIF_REF_CLK] = &tsif_ref_clk.clkr,
  3351. [USB_HS1_XCVR_SRC] = &usb_hs1_xcvr_src.clkr,
  3352. [USB_HS1_XCVR_CLK] = &usb_hs1_xcvr_clk.clkr,
  3353. [USB_HS3_XCVR_SRC] = &usb_hs3_xcvr_src.clkr,
  3354. [USB_HS3_XCVR_CLK] = &usb_hs3_xcvr_clk.clkr,
  3355. [USB_HS4_XCVR_SRC] = &usb_hs4_xcvr_src.clkr,
  3356. [USB_HS4_XCVR_CLK] = &usb_hs4_xcvr_clk.clkr,
  3357. [USB_HSIC_XCVR_FS_SRC] = &usb_hsic_xcvr_fs_src.clkr,
  3358. [USB_HSIC_XCVR_FS_CLK] = &usb_hsic_xcvr_fs_clk.clkr,
  3359. [USB_HSIC_SYSTEM_CLK] = &usb_hsic_system_clk.clkr,
  3360. [USB_HSIC_HSIC_CLK] = &usb_hsic_hsic_clk.clkr,
  3361. [USB_HSIC_HSIO_CAL_CLK] = &usb_hsic_hsio_cal_clk.clkr,
  3362. [USB_FS1_XCVR_FS_SRC] = &usb_fs1_xcvr_fs_src.clkr,
  3363. [USB_FS1_XCVR_FS_CLK] = &usb_fs1_xcvr_fs_clk.clkr,
  3364. [USB_FS1_SYSTEM_CLK] = &usb_fs1_system_clk.clkr,
  3365. [SATA_H_CLK] = &sata_h_clk.clkr,
  3366. [SATA_CLK_SRC] = &sata_clk_src.clkr,
  3367. [SATA_RXOOB_CLK] = &sata_rxoob_clk.clkr,
  3368. [SATA_PMALIVE_CLK] = &sata_pmalive_clk.clkr,
  3369. [SATA_PHY_REF_CLK] = &sata_phy_ref_clk.clkr,
  3370. [SATA_PHY_CFG_CLK] = &sata_phy_cfg_clk.clkr,
  3371. [SATA_A_CLK] = &sata_a_clk.clkr,
  3372. [SFAB_SATA_S_H_CLK] = &sfab_sata_s_h_clk.clkr,
  3373. [CE3_SRC] = &ce3_src.clkr,
  3374. [CE3_CORE_CLK] = &ce3_core_clk.clkr,
  3375. [CE3_H_CLK] = &ce3_h_clk.clkr,
  3376. [DMA_BAM_H_CLK] = &dma_bam_h_clk.clkr,
  3377. [GSBI1_H_CLK] = &gsbi1_h_clk.clkr,
  3378. [GSBI2_H_CLK] = &gsbi2_h_clk.clkr,
  3379. [GSBI3_H_CLK] = &gsbi3_h_clk.clkr,
  3380. [GSBI4_H_CLK] = &gsbi4_h_clk.clkr,
  3381. [GSBI5_H_CLK] = &gsbi5_h_clk.clkr,
  3382. [GSBI6_H_CLK] = &gsbi6_h_clk.clkr,
  3383. [GSBI7_H_CLK] = &gsbi7_h_clk.clkr,
  3384. [TSIF_H_CLK] = &tsif_h_clk.clkr,
  3385. [USB_FS1_H_CLK] = &usb_fs1_h_clk.clkr,
  3386. [USB_HS1_H_CLK] = &usb_hs1_h_clk.clkr,
  3387. [USB_HSIC_H_CLK] = &usb_hsic_h_clk.clkr,
  3388. [USB_HS3_H_CLK] = &usb_hs3_h_clk.clkr,
  3389. [USB_HS4_H_CLK] = &usb_hs4_h_clk.clkr,
  3390. [SDC1_H_CLK] = &sdc1_h_clk.clkr,
  3391. [SDC2_H_CLK] = &sdc2_h_clk.clkr,
  3392. [SDC3_H_CLK] = &sdc3_h_clk.clkr,
  3393. [SDC4_H_CLK] = &sdc4_h_clk.clkr,
  3394. [ADM0_CLK] = &adm0_clk.clkr,
  3395. [ADM0_PBUS_CLK] = &adm0_pbus_clk.clkr,
  3396. [PCIE_A_CLK] = &pcie_a_clk.clkr,
  3397. [PCIE_PHY_REF_CLK] = &pcie_phy_ref_clk.clkr,
  3398. [PCIE_H_CLK] = &pcie_h_clk.clkr,
  3399. [PMIC_ARB0_H_CLK] = &pmic_arb0_h_clk.clkr,
  3400. [PMIC_ARB1_H_CLK] = &pmic_arb1_h_clk.clkr,
  3401. [PMIC_SSBI2_CLK] = &pmic_ssbi2_clk.clkr,
  3402. [RPM_MSG_RAM_H_CLK] = &rpm_msg_ram_h_clk.clkr,
  3403. [PLL9] = &hfpll0.clkr,
  3404. [PLL10] = &hfpll1.clkr,
  3405. [PLL12] = &hfpll_l2.clkr,
  3406. [PLL16] = &hfpll2.clkr,
  3407. [PLL17] = &hfpll3.clkr,
  3408. };
  3409. static const struct qcom_reset_map gcc_apq8064_resets[] = {
  3410. [QDSS_STM_RESET] = { 0x2060, 6 },
  3411. [AFAB_SMPSS_S_RESET] = { 0x20b8, 2 },
  3412. [AFAB_SMPSS_M1_RESET] = { 0x20b8, 1 },
  3413. [AFAB_SMPSS_M0_RESET] = { 0x20b8 },
  3414. [AFAB_EBI1_CH0_RESET] = { 0x20c0, 7 },
  3415. [AFAB_EBI1_CH1_RESET] = { 0x20c4, 7},
  3416. [SFAB_ADM0_M0_RESET] = { 0x21e0, 7 },
  3417. [SFAB_ADM0_M1_RESET] = { 0x21e4, 7 },
  3418. [SFAB_ADM0_M2_RESET] = { 0x21e8, 7 },
  3419. [ADM0_C2_RESET] = { 0x220c, 4},
  3420. [ADM0_C1_RESET] = { 0x220c, 3},
  3421. [ADM0_C0_RESET] = { 0x220c, 2},
  3422. [ADM0_PBUS_RESET] = { 0x220c, 1 },
  3423. [ADM0_RESET] = { 0x220c },
  3424. [QDSS_CLKS_SW_RESET] = { 0x2260, 5 },
  3425. [QDSS_POR_RESET] = { 0x2260, 4 },
  3426. [QDSS_TSCTR_RESET] = { 0x2260, 3 },
  3427. [QDSS_HRESET_RESET] = { 0x2260, 2 },
  3428. [QDSS_AXI_RESET] = { 0x2260, 1 },
  3429. [QDSS_DBG_RESET] = { 0x2260 },
  3430. [SFAB_PCIE_M_RESET] = { 0x22d8, 1 },
  3431. [SFAB_PCIE_S_RESET] = { 0x22d8 },
  3432. [PCIE_EXT_PCI_RESET] = { 0x22dc, 6 },
  3433. [PCIE_PHY_RESET] = { 0x22dc, 5 },
  3434. [PCIE_PCI_RESET] = { 0x22dc, 4 },
  3435. [PCIE_POR_RESET] = { 0x22dc, 3 },
  3436. [PCIE_HCLK_RESET] = { 0x22dc, 2 },
  3437. [PCIE_ACLK_RESET] = { 0x22dc },
  3438. [SFAB_USB3_M_RESET] = { 0x2360, 7 },
  3439. [SFAB_RIVA_M_RESET] = { 0x2380, 7 },
  3440. [SFAB_LPASS_RESET] = { 0x23a0, 7 },
  3441. [SFAB_AFAB_M_RESET] = { 0x23e0, 7 },
  3442. [AFAB_SFAB_M0_RESET] = { 0x2420, 7 },
  3443. [AFAB_SFAB_M1_RESET] = { 0x2424, 7 },
  3444. [SFAB_SATA_S_RESET] = { 0x2480, 7 },
  3445. [SFAB_DFAB_M_RESET] = { 0x2500, 7 },
  3446. [DFAB_SFAB_M_RESET] = { 0x2520, 7 },
  3447. [DFAB_SWAY0_RESET] = { 0x2540, 7 },
  3448. [DFAB_SWAY1_RESET] = { 0x2544, 7 },
  3449. [DFAB_ARB0_RESET] = { 0x2560, 7 },
  3450. [DFAB_ARB1_RESET] = { 0x2564, 7 },
  3451. [PPSS_PROC_RESET] = { 0x2594, 1 },
  3452. [PPSS_RESET] = { 0x2594},
  3453. [DMA_BAM_RESET] = { 0x25c0, 7 },
  3454. [SPS_TIC_H_RESET] = { 0x2600, 7 },
  3455. [SFAB_CFPB_M_RESET] = { 0x2680, 7 },
  3456. [SFAB_CFPB_S_RESET] = { 0x26c0, 7 },
  3457. [TSIF_H_RESET] = { 0x2700, 7 },
  3458. [CE1_H_RESET] = { 0x2720, 7 },
  3459. [CE1_CORE_RESET] = { 0x2724, 7 },
  3460. [CE1_SLEEP_RESET] = { 0x2728, 7 },
  3461. [CE2_H_RESET] = { 0x2740, 7 },
  3462. [CE2_CORE_RESET] = { 0x2744, 7 },
  3463. [SFAB_SFPB_M_RESET] = { 0x2780, 7 },
  3464. [SFAB_SFPB_S_RESET] = { 0x27a0, 7 },
  3465. [RPM_PROC_RESET] = { 0x27c0, 7 },
  3466. [PMIC_SSBI2_RESET] = { 0x280c, 12 },
  3467. [SDC1_RESET] = { 0x2830 },
  3468. [SDC2_RESET] = { 0x2850 },
  3469. [SDC3_RESET] = { 0x2870 },
  3470. [SDC4_RESET] = { 0x2890 },
  3471. [USB_HS1_RESET] = { 0x2910 },
  3472. [USB_HSIC_RESET] = { 0x2934 },
  3473. [USB_FS1_XCVR_RESET] = { 0x2974, 1 },
  3474. [USB_FS1_RESET] = { 0x2974 },
  3475. [GSBI1_RESET] = { 0x29dc },
  3476. [GSBI2_RESET] = { 0x29fc },
  3477. [GSBI3_RESET] = { 0x2a1c },
  3478. [GSBI4_RESET] = { 0x2a3c },
  3479. [GSBI5_RESET] = { 0x2a5c },
  3480. [GSBI6_RESET] = { 0x2a7c },
  3481. [GSBI7_RESET] = { 0x2a9c },
  3482. [SPDM_RESET] = { 0x2b6c },
  3483. [TLMM_H_RESET] = { 0x2ba0, 7 },
  3484. [SATA_SFAB_M_RESET] = { 0x2c18 },
  3485. [SATA_RESET] = { 0x2c1c },
  3486. [GSS_SLP_RESET] = { 0x2c60, 7 },
  3487. [GSS_RESET] = { 0x2c64 },
  3488. [TSSC_RESET] = { 0x2ca0, 7 },
  3489. [PDM_RESET] = { 0x2cc0, 12 },
  3490. [MPM_H_RESET] = { 0x2da0, 7 },
  3491. [MPM_RESET] = { 0x2da4 },
  3492. [SFAB_SMPSS_S_RESET] = { 0x2e00, 7 },
  3493. [PRNG_RESET] = { 0x2e80, 12 },
  3494. [RIVA_RESET] = { 0x35e0 },
  3495. [CE3_H_RESET] = { 0x36c4, 7 },
  3496. [SFAB_CE3_M_RESET] = { 0x36c8, 1 },
  3497. [SFAB_CE3_S_RESET] = { 0x36c8 },
  3498. [CE3_RESET] = { 0x36cc, 7 },
  3499. [CE3_SLEEP_RESET] = { 0x36d0, 7 },
  3500. [USB_HS3_RESET] = { 0x3710 },
  3501. [USB_HS4_RESET] = { 0x3730 },
  3502. };
  3503. static const struct regmap_config gcc_msm8960_regmap_config = {
  3504. .reg_bits = 32,
  3505. .reg_stride = 4,
  3506. .val_bits = 32,
  3507. .max_register = 0x3660,
  3508. .fast_io = true,
  3509. };
  3510. static const struct regmap_config gcc_apq8064_regmap_config = {
  3511. .reg_bits = 32,
  3512. .reg_stride = 4,
  3513. .val_bits = 32,
  3514. .max_register = 0x3880,
  3515. .fast_io = true,
  3516. };
  3517. static const struct qcom_cc_desc gcc_msm8960_desc = {
  3518. .config = &gcc_msm8960_regmap_config,
  3519. .clks = gcc_msm8960_clks,
  3520. .num_clks = ARRAY_SIZE(gcc_msm8960_clks),
  3521. .resets = gcc_msm8960_resets,
  3522. .num_resets = ARRAY_SIZE(gcc_msm8960_resets),
  3523. };
  3524. static const struct qcom_cc_desc gcc_apq8064_desc = {
  3525. .config = &gcc_apq8064_regmap_config,
  3526. .clks = gcc_apq8064_clks,
  3527. .num_clks = ARRAY_SIZE(gcc_apq8064_clks),
  3528. .resets = gcc_apq8064_resets,
  3529. .num_resets = ARRAY_SIZE(gcc_apq8064_resets),
  3530. };
  3531. static const struct of_device_id gcc_msm8960_match_table[] = {
  3532. { .compatible = "qcom,gcc-msm8960", .data = &gcc_msm8960_desc },
  3533. { .compatible = "qcom,gcc-apq8064", .data = &gcc_apq8064_desc },
  3534. { }
  3535. };
  3536. MODULE_DEVICE_TABLE(of, gcc_msm8960_match_table);
  3537. static int gcc_msm8960_probe(struct platform_device *pdev)
  3538. {
  3539. struct device *dev = &pdev->dev;
  3540. const struct of_device_id *match;
  3541. struct platform_device *tsens;
  3542. int ret;
  3543. match = of_match_device(gcc_msm8960_match_table, &pdev->dev);
  3544. if (!match)
  3545. return -EINVAL;
  3546. ret = qcom_cc_register_board_clk(dev, "cxo_board", "cxo", 19200000);
  3547. if (ret)
  3548. return ret;
  3549. ret = qcom_cc_register_board_clk(dev, "pxo_board", "pxo", 27000000);
  3550. if (ret)
  3551. return ret;
  3552. ret = qcom_cc_probe(pdev, match->data);
  3553. if (ret)
  3554. return ret;
  3555. if (match->data == &gcc_apq8064_desc) {
  3556. hfpll1.d = &hfpll1_8064_data;
  3557. hfpll_l2.d = &hfpll_l2_8064_data;
  3558. }
  3559. if (of_get_available_child_count(pdev->dev.of_node) != 0)
  3560. return devm_of_platform_populate(&pdev->dev);
  3561. tsens = platform_device_register_data(&pdev->dev, "qcom-tsens", -1,
  3562. NULL, 0);
  3563. if (IS_ERR(tsens))
  3564. return PTR_ERR(tsens);
  3565. platform_set_drvdata(pdev, tsens);
  3566. return 0;
  3567. }
  3568. static int gcc_msm8960_remove(struct platform_device *pdev)
  3569. {
  3570. struct platform_device *tsens = platform_get_drvdata(pdev);
  3571. if (tsens)
  3572. platform_device_unregister(tsens);
  3573. return 0;
  3574. }
  3575. static struct platform_driver gcc_msm8960_driver = {
  3576. .probe = gcc_msm8960_probe,
  3577. .remove = gcc_msm8960_remove,
  3578. .driver = {
  3579. .name = "gcc-msm8960",
  3580. .of_match_table = gcc_msm8960_match_table,
  3581. },
  3582. };
  3583. static int __init gcc_msm8960_init(void)
  3584. {
  3585. return platform_driver_register(&gcc_msm8960_driver);
  3586. }
  3587. core_initcall(gcc_msm8960_init);
  3588. static void __exit gcc_msm8960_exit(void)
  3589. {
  3590. platform_driver_unregister(&gcc_msm8960_driver);
  3591. }
  3592. module_exit(gcc_msm8960_exit);
  3593. MODULE_DESCRIPTION("QCOM GCC MSM8960 Driver");
  3594. MODULE_LICENSE("GPL v2");
  3595. MODULE_ALIAS("platform:gcc-msm8960");