gcc-msm8953.c 104 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. // Copyright (c) 2021, The Linux Foundation. All rights reserved.
  3. #include <linux/kernel.h>
  4. #include <linux/bitops.h>
  5. #include <linux/err.h>
  6. #include <linux/module.h>
  7. #include <linux/platform_device.h>
  8. #include <linux/of.h>
  9. #include <linux/of_device.h>
  10. #include <linux/clk-provider.h>
  11. #include <linux/regmap.h>
  12. #include <linux/reset-controller.h>
  13. #include <dt-bindings/clock/qcom,gcc-msm8953.h>
  14. #include "clk-alpha-pll.h"
  15. #include "clk-branch.h"
  16. #include "clk-rcg.h"
  17. #include "common.h"
  18. #include "gdsc.h"
  19. #include "reset.h"
  20. enum {
  21. P_XO,
  22. P_SLEEP_CLK,
  23. P_GPLL0,
  24. P_GPLL0_DIV2,
  25. P_GPLL2,
  26. P_GPLL3,
  27. P_GPLL4,
  28. P_GPLL6,
  29. P_GPLL6_DIV2,
  30. P_DSI0PLL,
  31. P_DSI0PLL_BYTE,
  32. P_DSI1PLL,
  33. P_DSI1PLL_BYTE,
  34. };
  35. static struct clk_alpha_pll gpll0_early = {
  36. .offset = 0x21000,
  37. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  38. .clkr = {
  39. .enable_reg = 0x45000,
  40. .enable_mask = BIT(0),
  41. .hw.init = &(struct clk_init_data) {
  42. .name = "gpll0_early",
  43. .parent_data = &(const struct clk_parent_data) {
  44. .fw_name = "xo",
  45. },
  46. .num_parents = 1,
  47. .ops = &clk_alpha_pll_fixed_ops,
  48. },
  49. },
  50. };
  51. static struct clk_fixed_factor gpll0_early_div = {
  52. .mult = 1,
  53. .div = 2,
  54. .hw.init = &(struct clk_init_data){
  55. .name = "gpll0_early_div",
  56. .parent_hws = (const struct clk_hw*[]){
  57. &gpll0_early.clkr.hw,
  58. },
  59. .num_parents = 1,
  60. .ops = &clk_fixed_factor_ops,
  61. },
  62. };
  63. static struct clk_alpha_pll_postdiv gpll0 = {
  64. .offset = 0x21000,
  65. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  66. .clkr.hw.init = &(struct clk_init_data){
  67. .name = "gpll0",
  68. .parent_hws = (const struct clk_hw*[]){
  69. &gpll0_early.clkr.hw,
  70. },
  71. .num_parents = 1,
  72. .ops = &clk_alpha_pll_postdiv_ro_ops,
  73. },
  74. };
  75. static struct clk_alpha_pll gpll2_early = {
  76. .offset = 0x4a000,
  77. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  78. .clkr = {
  79. .enable_reg = 0x45000,
  80. .enable_mask = BIT(2),
  81. .hw.init = &(struct clk_init_data){
  82. .name = "gpll2_early",
  83. .parent_data = &(const struct clk_parent_data) {
  84. .fw_name = "xo",
  85. },
  86. .num_parents = 1,
  87. .ops = &clk_alpha_pll_fixed_ops,
  88. },
  89. },
  90. };
  91. static struct clk_alpha_pll_postdiv gpll2 = {
  92. .offset = 0x4a000,
  93. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  94. .clkr.hw.init = &(struct clk_init_data){
  95. .name = "gpll2",
  96. .parent_hws = (const struct clk_hw*[]){
  97. &gpll2_early.clkr.hw,
  98. },
  99. .num_parents = 1,
  100. .ops = &clk_alpha_pll_postdiv_ro_ops,
  101. },
  102. };
  103. static const struct pll_vco gpll3_p_vco[] = {
  104. { 1000000000, 2000000000, 0 },
  105. };
  106. static const struct alpha_pll_config gpll3_early_config = {
  107. .l = 63,
  108. .config_ctl_val = 0x4001055b,
  109. .early_output_mask = 0,
  110. .post_div_mask = GENMASK(11, 8),
  111. .post_div_val = BIT(8),
  112. };
  113. static struct clk_alpha_pll gpll3_early = {
  114. .offset = 0x22000,
  115. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  116. .vco_table = gpll3_p_vco,
  117. .num_vco = ARRAY_SIZE(gpll3_p_vco),
  118. .flags = SUPPORTS_DYNAMIC_UPDATE,
  119. .clkr = {
  120. .hw.init = &(struct clk_init_data){
  121. .name = "gpll3_early",
  122. .parent_data = &(const struct clk_parent_data) {
  123. .fw_name = "xo",
  124. },
  125. .num_parents = 1,
  126. .ops = &clk_alpha_pll_ops,
  127. },
  128. },
  129. };
  130. static struct clk_alpha_pll_postdiv gpll3 = {
  131. .offset = 0x22000,
  132. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  133. .clkr.hw.init = &(struct clk_init_data){
  134. .name = "gpll3",
  135. .parent_hws = (const struct clk_hw*[]){
  136. &gpll3_early.clkr.hw,
  137. },
  138. .num_parents = 1,
  139. .ops = &clk_alpha_pll_postdiv_ops,
  140. .flags = CLK_SET_RATE_PARENT,
  141. },
  142. };
  143. static struct clk_alpha_pll gpll4_early = {
  144. .offset = 0x24000,
  145. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  146. .clkr = {
  147. .enable_reg = 0x45000,
  148. .enable_mask = BIT(5),
  149. .hw.init = &(struct clk_init_data){
  150. .name = "gpll4_early",
  151. .parent_data = &(const struct clk_parent_data) {
  152. .fw_name = "xo",
  153. },
  154. .num_parents = 1,
  155. .ops = &clk_alpha_pll_fixed_ops,
  156. },
  157. },
  158. };
  159. static struct clk_alpha_pll_postdiv gpll4 = {
  160. .offset = 0x24000,
  161. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  162. .clkr.hw.init = &(struct clk_init_data){
  163. .name = "gpll4",
  164. .parent_hws = (const struct clk_hw*[]){
  165. &gpll4_early.clkr.hw,
  166. },
  167. .num_parents = 1,
  168. .ops = &clk_alpha_pll_postdiv_ro_ops,
  169. },
  170. };
  171. static struct clk_alpha_pll gpll6_early = {
  172. .offset = 0x37000,
  173. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  174. .clkr = {
  175. .enable_reg = 0x45000,
  176. .enable_mask = BIT(7),
  177. .hw.init = &(struct clk_init_data){
  178. .name = "gpll6_early",
  179. .parent_data = &(const struct clk_parent_data) {
  180. .fw_name = "xo",
  181. },
  182. .num_parents = 1,
  183. .ops = &clk_alpha_pll_fixed_ops,
  184. },
  185. },
  186. };
  187. static struct clk_fixed_factor gpll6_early_div = {
  188. .mult = 1,
  189. .div = 2,
  190. .hw.init = &(struct clk_init_data){
  191. .name = "gpll6_early_div",
  192. .parent_hws = (const struct clk_hw*[]){
  193. &gpll6_early.clkr.hw,
  194. },
  195. .num_parents = 1,
  196. .ops = &clk_fixed_factor_ops,
  197. },
  198. };
  199. static struct clk_alpha_pll_postdiv gpll6 = {
  200. .offset = 0x37000,
  201. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  202. .clkr.hw.init = &(struct clk_init_data){
  203. .name = "gpll6",
  204. .parent_hws = (const struct clk_hw*[]){
  205. &gpll6_early.clkr.hw,
  206. },
  207. .num_parents = 1,
  208. .ops = &clk_alpha_pll_postdiv_ro_ops,
  209. },
  210. };
  211. static const struct parent_map gcc_xo_gpll0_gpll0div2_2_map[] = {
  212. { P_XO, 0 },
  213. { P_GPLL0, 1 },
  214. { P_GPLL0_DIV2, 2 },
  215. };
  216. static const struct parent_map gcc_xo_gpll0_gpll0div2_4_map[] = {
  217. { P_XO, 0 },
  218. { P_GPLL0, 1 },
  219. { P_GPLL0_DIV2, 4 },
  220. };
  221. static const struct clk_parent_data gcc_xo_gpll0_gpll0div2_data[] = {
  222. { .fw_name = "xo" },
  223. { .hw = &gpll0.clkr.hw },
  224. { .hw = &gpll0_early_div.hw },
  225. };
  226. static const struct parent_map gcc_apc_droop_detector_map[] = {
  227. { P_XO, 0 },
  228. { P_GPLL0, 1 },
  229. { P_GPLL4, 2 },
  230. };
  231. static const struct clk_parent_data gcc_apc_droop_detector_data[] = {
  232. { .fw_name = "xo" },
  233. { .hw = &gpll0.clkr.hw },
  234. { .hw = &gpll4.clkr.hw },
  235. };
  236. static const struct freq_tbl ftbl_apc_droop_detector_clk_src[] = {
  237. F(19200000, P_XO, 1, 0, 0),
  238. F(400000000, P_GPLL0, 2, 0, 0),
  239. F(576000000, P_GPLL4, 2, 0, 0),
  240. { }
  241. };
  242. static struct clk_rcg2 apc0_droop_detector_clk_src = {
  243. .cmd_rcgr = 0x78008,
  244. .hid_width = 5,
  245. .freq_tbl = ftbl_apc_droop_detector_clk_src,
  246. .parent_map = gcc_apc_droop_detector_map,
  247. .clkr.hw.init = &(struct clk_init_data) {
  248. .name = "apc0_droop_detector_clk_src",
  249. .parent_data = gcc_apc_droop_detector_data,
  250. .num_parents = ARRAY_SIZE(gcc_apc_droop_detector_data),
  251. .ops = &clk_rcg2_ops,
  252. }
  253. };
  254. static struct clk_rcg2 apc1_droop_detector_clk_src = {
  255. .cmd_rcgr = 0x79008,
  256. .hid_width = 5,
  257. .freq_tbl = ftbl_apc_droop_detector_clk_src,
  258. .parent_map = gcc_apc_droop_detector_map,
  259. .clkr.hw.init = &(struct clk_init_data) {
  260. .name = "apc1_droop_detector_clk_src",
  261. .parent_data = gcc_apc_droop_detector_data,
  262. .num_parents = ARRAY_SIZE(gcc_apc_droop_detector_data),
  263. .ops = &clk_rcg2_ops,
  264. }
  265. };
  266. static const struct freq_tbl ftbl_apss_ahb_clk_src[] = {
  267. F(19200000, P_XO, 1, 0, 0),
  268. F(25000000, P_GPLL0_DIV2, 16, 0, 0),
  269. F(50000000, P_GPLL0, 16, 0, 0),
  270. F(100000000, P_GPLL0, 8, 0, 0),
  271. F(133330000, P_GPLL0, 6, 0, 0),
  272. { }
  273. };
  274. static struct clk_rcg2 apss_ahb_clk_src = {
  275. .cmd_rcgr = 0x46000,
  276. .hid_width = 5,
  277. .freq_tbl = ftbl_apss_ahb_clk_src,
  278. .parent_map = gcc_xo_gpll0_gpll0div2_4_map,
  279. .clkr.hw.init = &(struct clk_init_data) {
  280. .name = "apss_ahb_clk_src",
  281. .parent_data = gcc_xo_gpll0_gpll0div2_data,
  282. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
  283. .ops = &clk_rcg2_ops,
  284. }
  285. };
  286. static const struct freq_tbl ftbl_blsp_i2c_apps_clk_src[] = {
  287. F(19200000, P_XO, 1, 0, 0),
  288. F(25000000, P_GPLL0_DIV2, 16, 0, 0),
  289. F(50000000, P_GPLL0, 16, 0, 0),
  290. { }
  291. };
  292. static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
  293. .cmd_rcgr = 0x0200c,
  294. .hid_width = 5,
  295. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  296. .parent_map = gcc_xo_gpll0_gpll0div2_2_map,
  297. .clkr.hw.init = &(struct clk_init_data) {
  298. .name = "blsp1_qup1_i2c_apps_clk_src",
  299. .parent_data = gcc_xo_gpll0_gpll0div2_data,
  300. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
  301. .ops = &clk_rcg2_ops,
  302. }
  303. };
  304. static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
  305. .cmd_rcgr = 0x03000,
  306. .hid_width = 5,
  307. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  308. .parent_map = gcc_xo_gpll0_gpll0div2_2_map,
  309. .clkr.hw.init = &(struct clk_init_data) {
  310. .name = "blsp1_qup2_i2c_apps_clk_src",
  311. .parent_data = gcc_xo_gpll0_gpll0div2_data,
  312. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
  313. .ops = &clk_rcg2_ops,
  314. }
  315. };
  316. static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
  317. .cmd_rcgr = 0x04000,
  318. .hid_width = 5,
  319. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  320. .parent_map = gcc_xo_gpll0_gpll0div2_2_map,
  321. .clkr.hw.init = &(struct clk_init_data) {
  322. .name = "blsp1_qup3_i2c_apps_clk_src",
  323. .parent_data = gcc_xo_gpll0_gpll0div2_data,
  324. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
  325. .ops = &clk_rcg2_ops,
  326. }
  327. };
  328. static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
  329. .cmd_rcgr = 0x05000,
  330. .hid_width = 5,
  331. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  332. .parent_map = gcc_xo_gpll0_gpll0div2_2_map,
  333. .clkr.hw.init = &(struct clk_init_data) {
  334. .name = "blsp1_qup4_i2c_apps_clk_src",
  335. .parent_data = gcc_xo_gpll0_gpll0div2_data,
  336. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
  337. .ops = &clk_rcg2_ops,
  338. }
  339. };
  340. static struct clk_rcg2 blsp2_qup1_i2c_apps_clk_src = {
  341. .cmd_rcgr = 0x0c00c,
  342. .hid_width = 5,
  343. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  344. .parent_map = gcc_xo_gpll0_gpll0div2_2_map,
  345. .clkr.hw.init = &(struct clk_init_data) {
  346. .name = "blsp2_qup1_i2c_apps_clk_src",
  347. .parent_data = gcc_xo_gpll0_gpll0div2_data,
  348. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
  349. .ops = &clk_rcg2_ops,
  350. }
  351. };
  352. static struct clk_rcg2 blsp2_qup2_i2c_apps_clk_src = {
  353. .cmd_rcgr = 0x0d000,
  354. .hid_width = 5,
  355. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  356. .parent_map = gcc_xo_gpll0_gpll0div2_2_map,
  357. .clkr.hw.init = &(struct clk_init_data) {
  358. .name = "blsp2_qup2_i2c_apps_clk_src",
  359. .parent_data = gcc_xo_gpll0_gpll0div2_data,
  360. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
  361. .ops = &clk_rcg2_ops,
  362. }
  363. };
  364. static struct clk_rcg2 blsp2_qup3_i2c_apps_clk_src = {
  365. .cmd_rcgr = 0x0f000,
  366. .hid_width = 5,
  367. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  368. .parent_map = gcc_xo_gpll0_gpll0div2_2_map,
  369. .clkr.hw.init = &(struct clk_init_data) {
  370. .name = "blsp2_qup3_i2c_apps_clk_src",
  371. .parent_data = gcc_xo_gpll0_gpll0div2_data,
  372. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
  373. .ops = &clk_rcg2_ops,
  374. }
  375. };
  376. static struct clk_rcg2 blsp2_qup4_i2c_apps_clk_src = {
  377. .cmd_rcgr = 0x18000,
  378. .hid_width = 5,
  379. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  380. .parent_map = gcc_xo_gpll0_gpll0div2_2_map,
  381. .clkr.hw.init = &(struct clk_init_data) {
  382. .name = "blsp2_qup4_i2c_apps_clk_src",
  383. .parent_data = gcc_xo_gpll0_gpll0div2_data,
  384. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
  385. .ops = &clk_rcg2_ops,
  386. }
  387. };
  388. static const struct freq_tbl ftbl_blsp_spi_apps_clk_src[] = {
  389. F(960000, P_XO, 10, 1, 2),
  390. F(4800000, P_XO, 4, 0, 0),
  391. F(9600000, P_XO, 2, 0, 0),
  392. F(12500000, P_GPLL0_DIV2, 16, 1, 2),
  393. F(16000000, P_GPLL0, 10, 1, 5),
  394. F(19200000, P_XO, 1, 0, 0),
  395. F(25000000, P_GPLL0, 16, 1, 2),
  396. F(50000000, P_GPLL0, 16, 0, 0),
  397. { }
  398. };
  399. static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
  400. .cmd_rcgr = 0x02024,
  401. .hid_width = 5,
  402. .mnd_width = 8,
  403. .freq_tbl = ftbl_blsp_spi_apps_clk_src,
  404. .parent_map = gcc_xo_gpll0_gpll0div2_2_map,
  405. .clkr.hw.init = &(struct clk_init_data) {
  406. .name = "blsp1_qup1_spi_apps_clk_src",
  407. .parent_data = gcc_xo_gpll0_gpll0div2_data,
  408. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
  409. .ops = &clk_rcg2_ops,
  410. }
  411. };
  412. static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
  413. .cmd_rcgr = 0x03014,
  414. .hid_width = 5,
  415. .mnd_width = 8,
  416. .freq_tbl = ftbl_blsp_spi_apps_clk_src,
  417. .parent_map = gcc_xo_gpll0_gpll0div2_2_map,
  418. .clkr.hw.init = &(struct clk_init_data) {
  419. .name = "blsp1_qup2_spi_apps_clk_src",
  420. .parent_data = gcc_xo_gpll0_gpll0div2_data,
  421. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
  422. .ops = &clk_rcg2_ops,
  423. }
  424. };
  425. static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
  426. .cmd_rcgr = 0x04024,
  427. .hid_width = 5,
  428. .mnd_width = 8,
  429. .freq_tbl = ftbl_blsp_spi_apps_clk_src,
  430. .parent_map = gcc_xo_gpll0_gpll0div2_2_map,
  431. .clkr.hw.init = &(struct clk_init_data) {
  432. .name = "blsp1_qup3_spi_apps_clk_src",
  433. .parent_data = gcc_xo_gpll0_gpll0div2_data,
  434. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
  435. .ops = &clk_rcg2_ops,
  436. }
  437. };
  438. static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
  439. .cmd_rcgr = 0x05024,
  440. .hid_width = 5,
  441. .mnd_width = 8,
  442. .freq_tbl = ftbl_blsp_spi_apps_clk_src,
  443. .parent_map = gcc_xo_gpll0_gpll0div2_2_map,
  444. .clkr.hw.init = &(struct clk_init_data) {
  445. .name = "blsp1_qup4_spi_apps_clk_src",
  446. .parent_data = gcc_xo_gpll0_gpll0div2_data,
  447. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
  448. .ops = &clk_rcg2_ops,
  449. }
  450. };
  451. static struct clk_rcg2 blsp2_qup1_spi_apps_clk_src = {
  452. .cmd_rcgr = 0x0c024,
  453. .hid_width = 5,
  454. .mnd_width = 8,
  455. .freq_tbl = ftbl_blsp_spi_apps_clk_src,
  456. .parent_map = gcc_xo_gpll0_gpll0div2_2_map,
  457. .clkr.hw.init = &(struct clk_init_data) {
  458. .name = "blsp2_qup1_spi_apps_clk_src",
  459. .parent_data = gcc_xo_gpll0_gpll0div2_data,
  460. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
  461. .ops = &clk_rcg2_ops,
  462. }
  463. };
  464. static struct clk_rcg2 blsp2_qup2_spi_apps_clk_src = {
  465. .cmd_rcgr = 0x0d014,
  466. .hid_width = 5,
  467. .mnd_width = 8,
  468. .freq_tbl = ftbl_blsp_spi_apps_clk_src,
  469. .parent_map = gcc_xo_gpll0_gpll0div2_2_map,
  470. .clkr.hw.init = &(struct clk_init_data) {
  471. .name = "blsp2_qup2_spi_apps_clk_src",
  472. .parent_data = gcc_xo_gpll0_gpll0div2_data,
  473. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
  474. .ops = &clk_rcg2_ops,
  475. }
  476. };
  477. static struct clk_rcg2 blsp2_qup3_spi_apps_clk_src = {
  478. .cmd_rcgr = 0x0f024,
  479. .hid_width = 5,
  480. .mnd_width = 8,
  481. .freq_tbl = ftbl_blsp_spi_apps_clk_src,
  482. .parent_map = gcc_xo_gpll0_gpll0div2_2_map,
  483. .clkr.hw.init = &(struct clk_init_data) {
  484. .name = "blsp2_qup3_spi_apps_clk_src",
  485. .parent_data = gcc_xo_gpll0_gpll0div2_data,
  486. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
  487. .ops = &clk_rcg2_ops,
  488. }
  489. };
  490. static struct clk_rcg2 blsp2_qup4_spi_apps_clk_src = {
  491. .cmd_rcgr = 0x18024,
  492. .hid_width = 5,
  493. .mnd_width = 8,
  494. .freq_tbl = ftbl_blsp_spi_apps_clk_src,
  495. .parent_map = gcc_xo_gpll0_gpll0div2_2_map,
  496. .clkr.hw.init = &(struct clk_init_data) {
  497. .name = "blsp2_qup4_spi_apps_clk_src",
  498. .parent_data = gcc_xo_gpll0_gpll0div2_data,
  499. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
  500. .ops = &clk_rcg2_ops,
  501. }
  502. };
  503. static const struct freq_tbl ftbl_blsp_uart_apps_clk_src[] = {
  504. F(3686400, P_GPLL0_DIV2, 1, 144, 15625),
  505. F(7372800, P_GPLL0_DIV2, 1, 288, 15625),
  506. F(14745600, P_GPLL0_DIV2, 1, 576, 15625),
  507. F(16000000, P_GPLL0_DIV2, 5, 1, 5),
  508. F(19200000, P_XO, 1, 0, 0),
  509. F(24000000, P_GPLL0, 1, 3, 100),
  510. F(25000000, P_GPLL0, 16, 1, 2),
  511. F(32000000, P_GPLL0, 1, 1, 25),
  512. F(40000000, P_GPLL0, 1, 1, 20),
  513. F(46400000, P_GPLL0, 1, 29, 500),
  514. F(48000000, P_GPLL0, 1, 3, 50),
  515. F(51200000, P_GPLL0, 1, 8, 125),
  516. F(56000000, P_GPLL0, 1, 7, 100),
  517. F(58982400, P_GPLL0, 1, 1152, 15625),
  518. F(60000000, P_GPLL0, 1, 3, 40),
  519. F(64000000, P_GPLL0, 1, 2, 25),
  520. { }
  521. };
  522. static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
  523. .cmd_rcgr = 0x02044,
  524. .hid_width = 5,
  525. .mnd_width = 16,
  526. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  527. .parent_map = gcc_xo_gpll0_gpll0div2_4_map,
  528. .clkr.hw.init = &(struct clk_init_data) {
  529. .name = "blsp1_uart1_apps_clk_src",
  530. .parent_data = gcc_xo_gpll0_gpll0div2_data,
  531. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
  532. .ops = &clk_rcg2_ops,
  533. }
  534. };
  535. static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
  536. .cmd_rcgr = 0x03034,
  537. .hid_width = 5,
  538. .mnd_width = 16,
  539. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  540. .parent_map = gcc_xo_gpll0_gpll0div2_4_map,
  541. .clkr.hw.init = &(struct clk_init_data) {
  542. .name = "blsp1_uart2_apps_clk_src",
  543. .parent_data = gcc_xo_gpll0_gpll0div2_data,
  544. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
  545. .ops = &clk_rcg2_ops,
  546. }
  547. };
  548. static struct clk_rcg2 blsp2_uart1_apps_clk_src = {
  549. .cmd_rcgr = 0x0c044,
  550. .hid_width = 5,
  551. .mnd_width = 16,
  552. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  553. .parent_map = gcc_xo_gpll0_gpll0div2_4_map,
  554. .clkr.hw.init = &(struct clk_init_data) {
  555. .name = "blsp2_uart1_apps_clk_src",
  556. .parent_data = gcc_xo_gpll0_gpll0div2_data,
  557. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
  558. .ops = &clk_rcg2_ops,
  559. }
  560. };
  561. static struct clk_rcg2 blsp2_uart2_apps_clk_src = {
  562. .cmd_rcgr = 0x0d034,
  563. .hid_width = 5,
  564. .mnd_width = 16,
  565. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  566. .parent_map = gcc_xo_gpll0_gpll0div2_4_map,
  567. .clkr.hw.init = &(struct clk_init_data) {
  568. .name = "blsp2_uart2_apps_clk_src",
  569. .parent_data = gcc_xo_gpll0_gpll0div2_data,
  570. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
  571. .ops = &clk_rcg2_ops,
  572. }
  573. };
  574. static const struct parent_map gcc_byte0_map[] = {
  575. { P_XO, 0 },
  576. { P_DSI0PLL_BYTE, 1 },
  577. { P_DSI1PLL_BYTE, 3 },
  578. };
  579. static const struct parent_map gcc_byte1_map[] = {
  580. { P_XO, 0 },
  581. { P_DSI0PLL_BYTE, 3 },
  582. { P_DSI1PLL_BYTE, 1 },
  583. };
  584. static const struct clk_parent_data gcc_byte_data[] = {
  585. { .fw_name = "xo" },
  586. { .fw_name = "dsi0pllbyte", .name = "dsi0pllbyte" },
  587. { .fw_name = "dsi1pllbyte", .name = "dsi1pllbyte" },
  588. };
  589. static struct clk_rcg2 byte0_clk_src = {
  590. .cmd_rcgr = 0x4d044,
  591. .hid_width = 5,
  592. .parent_map = gcc_byte0_map,
  593. .clkr.hw.init = &(struct clk_init_data) {
  594. .name = "byte0_clk_src",
  595. .parent_data = gcc_byte_data,
  596. .num_parents = ARRAY_SIZE(gcc_byte_data),
  597. .ops = &clk_byte2_ops,
  598. .flags = CLK_SET_RATE_PARENT,
  599. }
  600. };
  601. static struct clk_rcg2 byte1_clk_src = {
  602. .cmd_rcgr = 0x4d0b0,
  603. .hid_width = 5,
  604. .parent_map = gcc_byte1_map,
  605. .clkr.hw.init = &(struct clk_init_data) {
  606. .name = "byte1_clk_src",
  607. .parent_data = gcc_byte_data,
  608. .num_parents = ARRAY_SIZE(gcc_byte_data),
  609. .ops = &clk_byte2_ops,
  610. .flags = CLK_SET_RATE_PARENT,
  611. }
  612. };
  613. static const struct parent_map gcc_gp_map[] = {
  614. { P_XO, 0 },
  615. { P_GPLL0, 1 },
  616. { P_GPLL6, 2 },
  617. { P_GPLL0_DIV2, 4 },
  618. { P_SLEEP_CLK, 6 },
  619. };
  620. static const struct clk_parent_data gcc_gp_data[] = {
  621. { .fw_name = "xo" },
  622. { .hw = &gpll0.clkr.hw },
  623. { .hw = &gpll6.clkr.hw },
  624. { .hw = &gpll0_early_div.hw },
  625. { .fw_name = "sleep", .name = "sleep" },
  626. };
  627. static const struct freq_tbl ftbl_camss_gp_clk_src[] = {
  628. F(50000000, P_GPLL0_DIV2, 8, 0, 0),
  629. F(100000000, P_GPLL0, 8, 0, 0),
  630. F(200000000, P_GPLL0, 4, 0, 0),
  631. F(266670000, P_GPLL0, 3, 0, 0),
  632. { }
  633. };
  634. static struct clk_rcg2 camss_gp0_clk_src = {
  635. .cmd_rcgr = 0x54000,
  636. .hid_width = 5,
  637. .mnd_width = 8,
  638. .freq_tbl = ftbl_camss_gp_clk_src,
  639. .parent_map = gcc_gp_map,
  640. .clkr.hw.init = &(struct clk_init_data) {
  641. .name = "camss_gp0_clk_src",
  642. .parent_data = gcc_gp_data,
  643. .num_parents = ARRAY_SIZE(gcc_gp_data),
  644. .ops = &clk_rcg2_ops,
  645. }
  646. };
  647. static struct clk_rcg2 camss_gp1_clk_src = {
  648. .cmd_rcgr = 0x55000,
  649. .hid_width = 5,
  650. .mnd_width = 8,
  651. .freq_tbl = ftbl_camss_gp_clk_src,
  652. .parent_map = gcc_gp_map,
  653. .clkr.hw.init = &(struct clk_init_data) {
  654. .name = "camss_gp1_clk_src",
  655. .parent_data = gcc_gp_data,
  656. .num_parents = ARRAY_SIZE(gcc_gp_data),
  657. .ops = &clk_rcg2_ops,
  658. }
  659. };
  660. static const struct freq_tbl ftbl_camss_top_ahb_clk_src[] = {
  661. F(40000000, P_GPLL0_DIV2, 10, 0, 0),
  662. F(80000000, P_GPLL0, 10, 0, 0),
  663. { }
  664. };
  665. static struct clk_rcg2 camss_top_ahb_clk_src = {
  666. .cmd_rcgr = 0x5a000,
  667. .hid_width = 5,
  668. .freq_tbl = ftbl_camss_top_ahb_clk_src,
  669. .parent_map = gcc_xo_gpll0_gpll0div2_2_map,
  670. .clkr.hw.init = &(struct clk_init_data) {
  671. .name = "camss_top_ahb_clk_src",
  672. .parent_data = gcc_xo_gpll0_gpll0div2_data,
  673. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
  674. .ops = &clk_rcg2_ops,
  675. }
  676. };
  677. static const struct parent_map gcc_cci_map[] = {
  678. { P_XO, 0 },
  679. { P_GPLL0, 2 },
  680. { P_GPLL0_DIV2, 3 },
  681. { P_SLEEP_CLK, 6 },
  682. };
  683. static const struct clk_parent_data gcc_cci_data[] = {
  684. { .fw_name = "xo" },
  685. { .hw = &gpll0.clkr.hw },
  686. { .hw = &gpll0_early_div.hw },
  687. { .fw_name = "sleep", .name = "sleep" },
  688. };
  689. static const struct freq_tbl ftbl_cci_clk_src[] = {
  690. F(19200000, P_XO, 1, 0, 0),
  691. F(37500000, P_GPLL0_DIV2, 1, 3, 32),
  692. { }
  693. };
  694. static struct clk_rcg2 cci_clk_src = {
  695. .cmd_rcgr = 0x51000,
  696. .hid_width = 5,
  697. .mnd_width = 8,
  698. .freq_tbl = ftbl_cci_clk_src,
  699. .parent_map = gcc_cci_map,
  700. .clkr.hw.init = &(struct clk_init_data) {
  701. .name = "cci_clk_src",
  702. .parent_data = gcc_cci_data,
  703. .num_parents = ARRAY_SIZE(gcc_cci_data),
  704. .ops = &clk_rcg2_ops,
  705. }
  706. };
  707. static const struct parent_map gcc_cpp_map[] = {
  708. { P_XO, 0 },
  709. { P_GPLL0, 1 },
  710. { P_GPLL6, 3 },
  711. { P_GPLL2, 4 },
  712. { P_GPLL0_DIV2, 5 },
  713. };
  714. static const struct clk_parent_data gcc_cpp_data[] = {
  715. { .fw_name = "xo" },
  716. { .hw = &gpll0.clkr.hw },
  717. { .hw = &gpll6.clkr.hw },
  718. { .hw = &gpll2.clkr.hw },
  719. { .hw = &gpll0_early_div.hw },
  720. };
  721. static const struct freq_tbl ftbl_cpp_clk_src[] = {
  722. F(100000000, P_GPLL0_DIV2, 4, 0, 0),
  723. F(200000000, P_GPLL0, 4, 0, 0),
  724. F(266670000, P_GPLL0, 3, 0, 0),
  725. F(320000000, P_GPLL0, 2.5, 0, 0),
  726. F(400000000, P_GPLL0, 2, 0, 0),
  727. F(465000000, P_GPLL2, 2, 0, 0),
  728. { }
  729. };
  730. static struct clk_rcg2 cpp_clk_src = {
  731. .cmd_rcgr = 0x58018,
  732. .hid_width = 5,
  733. .freq_tbl = ftbl_cpp_clk_src,
  734. .parent_map = gcc_cpp_map,
  735. .clkr.hw.init = &(struct clk_init_data) {
  736. .name = "cpp_clk_src",
  737. .parent_data = gcc_cpp_data,
  738. .num_parents = ARRAY_SIZE(gcc_cpp_data),
  739. .ops = &clk_rcg2_ops,
  740. }
  741. };
  742. static const struct freq_tbl ftbl_crypto_clk_src[] = {
  743. F(40000000, P_GPLL0_DIV2, 10, 0, 0),
  744. F(80000000, P_GPLL0, 10, 0, 0),
  745. F(100000000, P_GPLL0, 8, 0, 0),
  746. F(160000000, P_GPLL0, 5, 0, 0),
  747. { }
  748. };
  749. static struct clk_rcg2 crypto_clk_src = {
  750. .cmd_rcgr = 0x16004,
  751. .hid_width = 5,
  752. .freq_tbl = ftbl_crypto_clk_src,
  753. .parent_map = gcc_xo_gpll0_gpll0div2_4_map,
  754. .clkr.hw.init = &(struct clk_init_data) {
  755. .name = "crypto_clk_src",
  756. .parent_data = gcc_xo_gpll0_gpll0div2_data,
  757. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
  758. .ops = &clk_rcg2_ops,
  759. }
  760. };
  761. static const struct parent_map gcc_csi0_map[] = {
  762. { P_XO, 0 },
  763. { P_GPLL0, 1 },
  764. { P_GPLL2, 4 },
  765. { P_GPLL0_DIV2, 5 },
  766. };
  767. static const struct parent_map gcc_csi12_map[] = {
  768. { P_XO, 0 },
  769. { P_GPLL0, 1 },
  770. { P_GPLL2, 5 },
  771. { P_GPLL0_DIV2, 4 },
  772. };
  773. static const struct clk_parent_data gcc_csi_data[] = {
  774. { .fw_name = "xo" },
  775. { .hw = &gpll0.clkr.hw },
  776. { .hw = &gpll2.clkr.hw },
  777. { .hw = &gpll0_early_div.hw },
  778. };
  779. static const struct freq_tbl ftbl_csi_clk_src[] = {
  780. F(100000000, P_GPLL0_DIV2, 4, 0, 0),
  781. F(200000000, P_GPLL0, 4, 0, 0),
  782. F(310000000, P_GPLL2, 3, 0, 0),
  783. F(400000000, P_GPLL0, 2, 0, 0),
  784. F(465000000, P_GPLL2, 2, 0, 0),
  785. { }
  786. };
  787. static struct clk_rcg2 csi0_clk_src = {
  788. .cmd_rcgr = 0x4e020,
  789. .hid_width = 5,
  790. .freq_tbl = ftbl_csi_clk_src,
  791. .parent_map = gcc_csi0_map,
  792. .clkr.hw.init = &(struct clk_init_data) {
  793. .name = "csi0_clk_src",
  794. .parent_data = gcc_csi_data,
  795. .num_parents = ARRAY_SIZE(gcc_csi_data),
  796. .ops = &clk_rcg2_ops,
  797. }
  798. };
  799. static struct clk_rcg2 csi1_clk_src = {
  800. .cmd_rcgr = 0x4f020,
  801. .hid_width = 5,
  802. .freq_tbl = ftbl_csi_clk_src,
  803. .parent_map = gcc_csi12_map,
  804. .clkr.hw.init = &(struct clk_init_data) {
  805. .name = "csi1_clk_src",
  806. .parent_data = gcc_csi_data,
  807. .num_parents = ARRAY_SIZE(gcc_csi_data),
  808. .ops = &clk_rcg2_ops,
  809. }
  810. };
  811. static struct clk_rcg2 csi2_clk_src = {
  812. .cmd_rcgr = 0x3c020,
  813. .hid_width = 5,
  814. .freq_tbl = ftbl_csi_clk_src,
  815. .parent_map = gcc_csi12_map,
  816. .clkr.hw.init = &(struct clk_init_data) {
  817. .name = "csi2_clk_src",
  818. .parent_data = gcc_csi_data,
  819. .num_parents = ARRAY_SIZE(gcc_csi_data),
  820. .ops = &clk_rcg2_ops,
  821. }
  822. };
  823. static const struct parent_map gcc_csip_map[] = {
  824. { P_XO, 0 },
  825. { P_GPLL0, 1 },
  826. { P_GPLL4, 3 },
  827. { P_GPLL2, 4 },
  828. { P_GPLL0_DIV2, 5 },
  829. };
  830. static const struct clk_parent_data gcc_csip_data[] = {
  831. { .fw_name = "xo" },
  832. { .hw = &gpll0.clkr.hw },
  833. { .hw = &gpll4.clkr.hw },
  834. { .hw = &gpll2.clkr.hw },
  835. { .hw = &gpll0_early_div.hw },
  836. };
  837. static const struct freq_tbl ftbl_csi_p_clk_src[] = {
  838. F(66670000, P_GPLL0_DIV2, 6, 0, 0),
  839. F(133330000, P_GPLL0, 6, 0, 0),
  840. F(200000000, P_GPLL0, 4, 0, 0),
  841. F(266670000, P_GPLL0, 3, 0, 0),
  842. F(310000000, P_GPLL2, 3, 0, 0),
  843. { }
  844. };
  845. static struct clk_rcg2 csi0p_clk_src = {
  846. .cmd_rcgr = 0x58084,
  847. .hid_width = 5,
  848. .freq_tbl = ftbl_csi_p_clk_src,
  849. .parent_map = gcc_csip_map,
  850. .clkr.hw.init = &(struct clk_init_data) {
  851. .name = "csi0p_clk_src",
  852. .parent_data = gcc_csip_data,
  853. .num_parents = ARRAY_SIZE(gcc_csip_data),
  854. .ops = &clk_rcg2_ops,
  855. }
  856. };
  857. static struct clk_rcg2 csi1p_clk_src = {
  858. .cmd_rcgr = 0x58094,
  859. .hid_width = 5,
  860. .freq_tbl = ftbl_csi_p_clk_src,
  861. .parent_map = gcc_csip_map,
  862. .clkr.hw.init = &(struct clk_init_data) {
  863. .name = "csi1p_clk_src",
  864. .parent_data = gcc_csip_data,
  865. .num_parents = ARRAY_SIZE(gcc_csip_data),
  866. .ops = &clk_rcg2_ops,
  867. }
  868. };
  869. static struct clk_rcg2 csi2p_clk_src = {
  870. .cmd_rcgr = 0x580a4,
  871. .hid_width = 5,
  872. .freq_tbl = ftbl_csi_p_clk_src,
  873. .parent_map = gcc_csip_map,
  874. .clkr.hw.init = &(struct clk_init_data) {
  875. .name = "csi2p_clk_src",
  876. .parent_data = gcc_csip_data,
  877. .num_parents = ARRAY_SIZE(gcc_csip_data),
  878. .ops = &clk_rcg2_ops,
  879. }
  880. };
  881. static const struct freq_tbl ftbl_csi_phytimer_clk_src[] = {
  882. F(100000000, P_GPLL0_DIV2, 4, 0, 0),
  883. F(200000000, P_GPLL0, 4, 0, 0),
  884. F(266670000, P_GPLL0, 3, 0, 0),
  885. { }
  886. };
  887. static struct clk_rcg2 csi0phytimer_clk_src = {
  888. .cmd_rcgr = 0x4e000,
  889. .hid_width = 5,
  890. .freq_tbl = ftbl_csi_phytimer_clk_src,
  891. .parent_map = gcc_xo_gpll0_gpll0div2_2_map,
  892. .clkr.hw.init = &(struct clk_init_data) {
  893. .name = "csi0phytimer_clk_src",
  894. .parent_data = gcc_xo_gpll0_gpll0div2_data,
  895. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
  896. .ops = &clk_rcg2_ops,
  897. }
  898. };
  899. static struct clk_rcg2 csi1phytimer_clk_src = {
  900. .cmd_rcgr = 0x4f000,
  901. .hid_width = 5,
  902. .freq_tbl = ftbl_csi_phytimer_clk_src,
  903. .parent_map = gcc_xo_gpll0_gpll0div2_2_map,
  904. .clkr.hw.init = &(struct clk_init_data) {
  905. .name = "csi1phytimer_clk_src",
  906. .parent_data = gcc_xo_gpll0_gpll0div2_data,
  907. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
  908. .ops = &clk_rcg2_ops,
  909. }
  910. };
  911. static struct clk_rcg2 csi2phytimer_clk_src = {
  912. .cmd_rcgr = 0x4f05c,
  913. .hid_width = 5,
  914. .freq_tbl = ftbl_csi_phytimer_clk_src,
  915. .parent_map = gcc_xo_gpll0_gpll0div2_2_map,
  916. .clkr.hw.init = &(struct clk_init_data) {
  917. .name = "csi2phytimer_clk_src",
  918. .parent_data = gcc_xo_gpll0_gpll0div2_data,
  919. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
  920. .ops = &clk_rcg2_ops,
  921. }
  922. };
  923. static const struct parent_map gcc_esc_map[] = {
  924. { P_XO, 0 },
  925. { P_GPLL0, 3 },
  926. };
  927. static const struct clk_parent_data gcc_esc_vsync_data[] = {
  928. { .fw_name = "xo" },
  929. { .hw = &gpll0.clkr.hw },
  930. };
  931. static const struct freq_tbl ftbl_esc0_1_clk_src[] = {
  932. F(19200000, P_XO, 1, 0, 0),
  933. { }
  934. };
  935. static struct clk_rcg2 esc0_clk_src = {
  936. .cmd_rcgr = 0x4d05c,
  937. .hid_width = 5,
  938. .freq_tbl = ftbl_esc0_1_clk_src,
  939. .parent_map = gcc_esc_map,
  940. .clkr.hw.init = &(struct clk_init_data) {
  941. .name = "esc0_clk_src",
  942. .parent_data = gcc_esc_vsync_data,
  943. .num_parents = ARRAY_SIZE(gcc_esc_vsync_data),
  944. .ops = &clk_rcg2_ops,
  945. }
  946. };
  947. static struct clk_rcg2 esc1_clk_src = {
  948. .cmd_rcgr = 0x4d0a8,
  949. .hid_width = 5,
  950. .freq_tbl = ftbl_esc0_1_clk_src,
  951. .parent_map = gcc_esc_map,
  952. .clkr.hw.init = &(struct clk_init_data) {
  953. .name = "esc1_clk_src",
  954. .parent_data = gcc_esc_vsync_data,
  955. .num_parents = ARRAY_SIZE(gcc_esc_vsync_data),
  956. .ops = &clk_rcg2_ops,
  957. }
  958. };
  959. static const struct parent_map gcc_gfx3d_map[] = {
  960. { P_XO, 0 },
  961. { P_GPLL0, 1 },
  962. { P_GPLL3, 2 },
  963. { P_GPLL6, 3 },
  964. { P_GPLL4, 4 },
  965. { P_GPLL0_DIV2, 5 },
  966. { P_GPLL6_DIV2, 6 },
  967. };
  968. static const struct clk_parent_data gcc_gfx3d_data[] = {
  969. { .fw_name = "xo" },
  970. { .hw = &gpll0.clkr.hw },
  971. { .hw = &gpll3.clkr.hw },
  972. { .hw = &gpll6.clkr.hw },
  973. { .hw = &gpll4.clkr.hw },
  974. { .hw = &gpll0_early_div.hw },
  975. { .hw = &gpll6_early_div.hw },
  976. };
  977. static const struct freq_tbl ftbl_gfx3d_clk_src[] = {
  978. F(19200000, P_XO, 1, 0, 0),
  979. F(50000000, P_GPLL0_DIV2, 8, 0, 0),
  980. F(80000000, P_GPLL0_DIV2, 5, 0, 0),
  981. F(100000000, P_GPLL0_DIV2, 4, 0, 0),
  982. F(133330000, P_GPLL0_DIV2, 3, 0, 0),
  983. F(160000000, P_GPLL0_DIV2, 2.5, 0, 0),
  984. F(200000000, P_GPLL0_DIV2, 2, 0, 0),
  985. F(266670000, P_GPLL0, 3.0, 0, 0),
  986. F(320000000, P_GPLL0, 2.5, 0, 0),
  987. F(400000000, P_GPLL0, 2, 0, 0),
  988. F(460800000, P_GPLL4, 2.5, 0, 0),
  989. F(510000000, P_GPLL3, 2, 0, 0),
  990. F(560000000, P_GPLL3, 2, 0, 0),
  991. F(600000000, P_GPLL3, 2, 0, 0),
  992. F(650000000, P_GPLL3, 2, 0, 0),
  993. F(685000000, P_GPLL3, 2, 0, 0),
  994. F(725000000, P_GPLL3, 2, 0, 0),
  995. { }
  996. };
  997. static struct clk_rcg2 gfx3d_clk_src = {
  998. .cmd_rcgr = 0x59000,
  999. .hid_width = 5,
  1000. .freq_tbl = ftbl_gfx3d_clk_src,
  1001. .parent_map = gcc_gfx3d_map,
  1002. .clkr.hw.init = &(struct clk_init_data) {
  1003. .name = "gfx3d_clk_src",
  1004. .parent_data = gcc_gfx3d_data,
  1005. .num_parents = ARRAY_SIZE(gcc_gfx3d_data),
  1006. .ops = &clk_rcg2_floor_ops,
  1007. .flags = CLK_SET_RATE_PARENT,
  1008. }
  1009. };
  1010. static const struct freq_tbl ftbl_gp_clk_src[] = {
  1011. F(19200000, P_XO, 1, 0, 0),
  1012. { }
  1013. };
  1014. static struct clk_rcg2 gp1_clk_src = {
  1015. .cmd_rcgr = 0x08004,
  1016. .hid_width = 5,
  1017. .mnd_width = 8,
  1018. .freq_tbl = ftbl_gp_clk_src,
  1019. .parent_map = gcc_gp_map,
  1020. .clkr.hw.init = &(struct clk_init_data) {
  1021. .name = "gp1_clk_src",
  1022. .parent_data = gcc_gp_data,
  1023. .num_parents = ARRAY_SIZE(gcc_gp_data),
  1024. .ops = &clk_rcg2_ops,
  1025. }
  1026. };
  1027. static struct clk_rcg2 gp2_clk_src = {
  1028. .cmd_rcgr = 0x09004,
  1029. .hid_width = 5,
  1030. .mnd_width = 8,
  1031. .freq_tbl = ftbl_gp_clk_src,
  1032. .parent_map = gcc_gp_map,
  1033. .clkr.hw.init = &(struct clk_init_data) {
  1034. .name = "gp2_clk_src",
  1035. .parent_data = gcc_gp_data,
  1036. .num_parents = ARRAY_SIZE(gcc_gp_data),
  1037. .ops = &clk_rcg2_ops,
  1038. }
  1039. };
  1040. static struct clk_rcg2 gp3_clk_src = {
  1041. .cmd_rcgr = 0x0a004,
  1042. .hid_width = 5,
  1043. .mnd_width = 8,
  1044. .freq_tbl = ftbl_gp_clk_src,
  1045. .parent_map = gcc_gp_map,
  1046. .clkr.hw.init = &(struct clk_init_data) {
  1047. .name = "gp3_clk_src",
  1048. .parent_data = gcc_gp_data,
  1049. .num_parents = ARRAY_SIZE(gcc_gp_data),
  1050. .ops = &clk_rcg2_ops,
  1051. }
  1052. };
  1053. static const struct parent_map gcc_jpeg0_map[] = {
  1054. { P_XO, 0 },
  1055. { P_GPLL0, 1 },
  1056. { P_GPLL6, 2 },
  1057. { P_GPLL0_DIV2, 4 },
  1058. { P_GPLL2, 5 },
  1059. };
  1060. static const struct clk_parent_data gcc_jpeg0_data[] = {
  1061. { .fw_name = "xo" },
  1062. { .hw = &gpll0.clkr.hw },
  1063. { .hw = &gpll6.clkr.hw },
  1064. { .hw = &gpll0_early_div.hw },
  1065. { .hw = &gpll2.clkr.hw },
  1066. };
  1067. static const struct freq_tbl ftbl_jpeg0_clk_src[] = {
  1068. F(66670000, P_GPLL0_DIV2, 6, 0, 0),
  1069. F(133330000, P_GPLL0, 6, 0, 0),
  1070. F(200000000, P_GPLL0, 4, 0, 0),
  1071. F(266670000, P_GPLL0, 3, 0, 0),
  1072. F(310000000, P_GPLL2, 3, 0, 0),
  1073. F(320000000, P_GPLL0, 2.5, 0, 0),
  1074. { }
  1075. };
  1076. static struct clk_rcg2 jpeg0_clk_src = {
  1077. .cmd_rcgr = 0x57000,
  1078. .hid_width = 5,
  1079. .freq_tbl = ftbl_jpeg0_clk_src,
  1080. .parent_map = gcc_jpeg0_map,
  1081. .clkr.hw.init = &(struct clk_init_data) {
  1082. .name = "jpeg0_clk_src",
  1083. .parent_data = gcc_jpeg0_data,
  1084. .num_parents = ARRAY_SIZE(gcc_jpeg0_data),
  1085. .ops = &clk_rcg2_ops,
  1086. }
  1087. };
  1088. static const struct parent_map gcc_mclk_map[] = {
  1089. { P_XO, 0 },
  1090. { P_GPLL0, 1 },
  1091. { P_GPLL6, 2 },
  1092. { P_GPLL0_DIV2, 4 },
  1093. { P_GPLL6_DIV2, 5 },
  1094. { P_SLEEP_CLK, 6 },
  1095. };
  1096. static const struct clk_parent_data gcc_mclk_data[] = {
  1097. { .fw_name = "xo" },
  1098. { .hw = &gpll0.clkr.hw },
  1099. { .hw = &gpll6.clkr.hw },
  1100. { .hw = &gpll0_early_div.hw },
  1101. { .hw = &gpll6_early_div.hw },
  1102. { .fw_name = "sleep", .name = "sleep" },
  1103. };
  1104. static const struct freq_tbl ftbl_mclk_clk_src[] = {
  1105. F(19200000, P_GPLL6, 5, 4, 45),
  1106. F(24000000, P_GPLL6_DIV2, 1, 2, 45),
  1107. F(26000000, P_GPLL0, 1, 4, 123),
  1108. F(33330000, P_GPLL0_DIV2, 12, 0, 0),
  1109. F(36610000, P_GPLL6, 1, 2, 59),
  1110. F(66667000, P_GPLL0, 12, 0, 0),
  1111. { }
  1112. };
  1113. static struct clk_rcg2 mclk0_clk_src = {
  1114. .cmd_rcgr = 0x52000,
  1115. .hid_width = 5,
  1116. .mnd_width = 8,
  1117. .freq_tbl = ftbl_mclk_clk_src,
  1118. .parent_map = gcc_mclk_map,
  1119. .clkr.hw.init = &(struct clk_init_data) {
  1120. .name = "mclk0_clk_src",
  1121. .parent_data = gcc_mclk_data,
  1122. .num_parents = ARRAY_SIZE(gcc_mclk_data),
  1123. .ops = &clk_rcg2_ops,
  1124. }
  1125. };
  1126. static struct clk_rcg2 mclk1_clk_src = {
  1127. .cmd_rcgr = 0x53000,
  1128. .hid_width = 5,
  1129. .mnd_width = 8,
  1130. .freq_tbl = ftbl_mclk_clk_src,
  1131. .parent_map = gcc_mclk_map,
  1132. .clkr.hw.init = &(struct clk_init_data) {
  1133. .name = "mclk1_clk_src",
  1134. .parent_data = gcc_mclk_data,
  1135. .num_parents = ARRAY_SIZE(gcc_mclk_data),
  1136. .ops = &clk_rcg2_ops,
  1137. }
  1138. };
  1139. static struct clk_rcg2 mclk2_clk_src = {
  1140. .cmd_rcgr = 0x5c000,
  1141. .hid_width = 5,
  1142. .mnd_width = 8,
  1143. .freq_tbl = ftbl_mclk_clk_src,
  1144. .parent_map = gcc_mclk_map,
  1145. .clkr.hw.init = &(struct clk_init_data) {
  1146. .name = "mclk2_clk_src",
  1147. .parent_data = gcc_mclk_data,
  1148. .num_parents = ARRAY_SIZE(gcc_mclk_data),
  1149. .ops = &clk_rcg2_ops,
  1150. }
  1151. };
  1152. static struct clk_rcg2 mclk3_clk_src = {
  1153. .cmd_rcgr = 0x5e000,
  1154. .hid_width = 5,
  1155. .mnd_width = 8,
  1156. .freq_tbl = ftbl_mclk_clk_src,
  1157. .parent_map = gcc_mclk_map,
  1158. .clkr.hw.init = &(struct clk_init_data) {
  1159. .name = "mclk3_clk_src",
  1160. .parent_data = gcc_mclk_data,
  1161. .num_parents = ARRAY_SIZE(gcc_mclk_data),
  1162. .ops = &clk_rcg2_ops,
  1163. }
  1164. };
  1165. static const struct parent_map gcc_mdp_map[] = {
  1166. { P_XO, 0 },
  1167. { P_GPLL0, 1 },
  1168. { P_GPLL6, 3 },
  1169. { P_GPLL0_DIV2, 4 },
  1170. };
  1171. static const struct clk_parent_data gcc_mdp_data[] = {
  1172. { .fw_name = "xo" },
  1173. { .hw = &gpll0.clkr.hw },
  1174. { .hw = &gpll6.clkr.hw },
  1175. { .hw = &gpll0_early_div.hw },
  1176. };
  1177. static const struct freq_tbl ftbl_mdp_clk_src[] = {
  1178. F(50000000, P_GPLL0_DIV2, 8, 0, 0),
  1179. F(80000000, P_GPLL0_DIV2, 5, 0, 0),
  1180. F(160000000, P_GPLL0_DIV2, 2.5, 0, 0),
  1181. F(200000000, P_GPLL0, 4, 0, 0),
  1182. F(266670000, P_GPLL0, 3, 0, 0),
  1183. F(320000000, P_GPLL0, 2.5, 0, 0),
  1184. F(400000000, P_GPLL0, 2, 0, 0),
  1185. { }
  1186. };
  1187. static struct clk_rcg2 mdp_clk_src = {
  1188. .cmd_rcgr = 0x4d014,
  1189. .hid_width = 5,
  1190. .freq_tbl = ftbl_mdp_clk_src,
  1191. .parent_map = gcc_mdp_map,
  1192. .clkr.hw.init = &(struct clk_init_data) {
  1193. .name = "mdp_clk_src",
  1194. .parent_data = gcc_mdp_data,
  1195. .num_parents = ARRAY_SIZE(gcc_mdp_data),
  1196. .ops = &clk_rcg2_ops,
  1197. }
  1198. };
  1199. static const struct parent_map gcc_pclk0_map[] = {
  1200. { P_XO, 0 },
  1201. { P_DSI0PLL, 1 },
  1202. { P_DSI1PLL, 3 },
  1203. };
  1204. static const struct parent_map gcc_pclk1_map[] = {
  1205. { P_XO, 0 },
  1206. { P_DSI0PLL, 3 },
  1207. { P_DSI1PLL, 1 },
  1208. };
  1209. static const struct clk_parent_data gcc_pclk_data[] = {
  1210. { .fw_name = "xo" },
  1211. { .fw_name = "dsi0pll", .name = "dsi0pll" },
  1212. { .fw_name = "dsi1pll", .name = "dsi1pll" },
  1213. };
  1214. static struct clk_rcg2 pclk0_clk_src = {
  1215. .cmd_rcgr = 0x4d000,
  1216. .hid_width = 5,
  1217. .mnd_width = 8,
  1218. .parent_map = gcc_pclk0_map,
  1219. .clkr.hw.init = &(struct clk_init_data) {
  1220. .name = "pclk0_clk_src",
  1221. .parent_data = gcc_pclk_data,
  1222. .num_parents = ARRAY_SIZE(gcc_pclk_data),
  1223. .ops = &clk_pixel_ops,
  1224. .flags = CLK_SET_RATE_PARENT,
  1225. }
  1226. };
  1227. static struct clk_rcg2 pclk1_clk_src = {
  1228. .cmd_rcgr = 0x4d0b8,
  1229. .hid_width = 5,
  1230. .mnd_width = 8,
  1231. .parent_map = gcc_pclk1_map,
  1232. .clkr.hw.init = &(struct clk_init_data) {
  1233. .name = "pclk1_clk_src",
  1234. .parent_data = gcc_pclk_data,
  1235. .num_parents = ARRAY_SIZE(gcc_pclk_data),
  1236. .ops = &clk_pixel_ops,
  1237. .flags = CLK_SET_RATE_PARENT,
  1238. }
  1239. };
  1240. static const struct freq_tbl ftbl_pdm2_clk_src[] = {
  1241. F(32000000, P_GPLL0_DIV2, 12.5, 0, 0),
  1242. F(64000000, P_GPLL0, 12.5, 0, 0),
  1243. { }
  1244. };
  1245. static struct clk_rcg2 pdm2_clk_src = {
  1246. .cmd_rcgr = 0x44010,
  1247. .hid_width = 5,
  1248. .freq_tbl = ftbl_pdm2_clk_src,
  1249. .parent_map = gcc_xo_gpll0_gpll0div2_2_map,
  1250. .clkr.hw.init = &(struct clk_init_data) {
  1251. .name = "pdm2_clk_src",
  1252. .parent_data = gcc_xo_gpll0_gpll0div2_data,
  1253. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
  1254. .ops = &clk_rcg2_ops,
  1255. }
  1256. };
  1257. static const struct freq_tbl ftbl_rbcpr_gfx_clk_src[] = {
  1258. F(19200000, P_XO, 1, 0, 0),
  1259. F(50000000, P_GPLL0, 16, 0, 0),
  1260. { }
  1261. };
  1262. static struct clk_rcg2 rbcpr_gfx_clk_src = {
  1263. .cmd_rcgr = 0x3a00c,
  1264. .hid_width = 5,
  1265. .freq_tbl = ftbl_rbcpr_gfx_clk_src,
  1266. .parent_map = gcc_xo_gpll0_gpll0div2_4_map,
  1267. .clkr.hw.init = &(struct clk_init_data) {
  1268. .name = "rbcpr_gfx_clk_src",
  1269. .parent_data = gcc_xo_gpll0_gpll0div2_data,
  1270. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
  1271. .ops = &clk_rcg2_ops,
  1272. }
  1273. };
  1274. static const struct parent_map gcc_sdcc1_ice_core_map[] = {
  1275. { P_XO, 0 },
  1276. { P_GPLL0, 1 },
  1277. { P_GPLL6, 2 },
  1278. { P_GPLL0_DIV2, 4 },
  1279. };
  1280. static const struct clk_parent_data gcc_sdcc1_ice_core_data[] = {
  1281. { .fw_name = "xo" },
  1282. { .hw = &gpll0.clkr.hw },
  1283. { .hw = &gpll6.clkr.hw },
  1284. { .hw = &gpll0_early_div.hw },
  1285. };
  1286. static const struct freq_tbl ftbl_sdcc1_ice_core_clk_src[] = {
  1287. F(80000000, P_GPLL0_DIV2, 5, 0, 0),
  1288. F(160000000, P_GPLL0, 5, 0, 0),
  1289. F(270000000, P_GPLL6, 4, 0, 0),
  1290. { }
  1291. };
  1292. static struct clk_rcg2 sdcc1_ice_core_clk_src = {
  1293. .cmd_rcgr = 0x5d000,
  1294. .hid_width = 5,
  1295. .freq_tbl = ftbl_sdcc1_ice_core_clk_src,
  1296. .parent_map = gcc_sdcc1_ice_core_map,
  1297. .clkr.hw.init = &(struct clk_init_data) {
  1298. .name = "sdcc1_ice_core_clk_src",
  1299. .parent_data = gcc_sdcc1_ice_core_data,
  1300. .num_parents = ARRAY_SIZE(gcc_sdcc1_ice_core_data),
  1301. .ops = &clk_rcg2_ops,
  1302. }
  1303. };
  1304. static const struct parent_map gcc_sdcc_apps_map[] = {
  1305. { P_XO, 0 },
  1306. { P_GPLL0, 1 },
  1307. { P_GPLL4, 2 },
  1308. { P_GPLL0_DIV2, 4 },
  1309. };
  1310. static const struct clk_parent_data gcc_sdcc_apss_data[] = {
  1311. { .fw_name = "xo" },
  1312. { .hw = &gpll0.clkr.hw },
  1313. { .hw = &gpll4.clkr.hw },
  1314. { .hw = &gpll0_early_div.hw },
  1315. };
  1316. static const struct freq_tbl ftbl_sdcc1_apps_clk_src[] = {
  1317. F(144000, P_XO, 16, 3, 25),
  1318. F(400000, P_XO, 12, 1, 4),
  1319. F(20000000, P_GPLL0_DIV2, 5, 1, 4),
  1320. F(25000000, P_GPLL0_DIV2, 16, 0, 0),
  1321. F(50000000, P_GPLL0, 16, 0, 0),
  1322. F(100000000, P_GPLL0, 8, 0, 0),
  1323. F(177770000, P_GPLL0, 4.5, 0, 0),
  1324. F(192000000, P_GPLL4, 6, 0, 0),
  1325. F(384000000, P_GPLL4, 3, 0, 0),
  1326. { }
  1327. };
  1328. static struct clk_rcg2 sdcc1_apps_clk_src = {
  1329. .cmd_rcgr = 0x42004,
  1330. .hid_width = 5,
  1331. .mnd_width = 8,
  1332. .freq_tbl = ftbl_sdcc1_apps_clk_src,
  1333. .parent_map = gcc_sdcc_apps_map,
  1334. .clkr.hw.init = &(struct clk_init_data) {
  1335. .name = "sdcc1_apps_clk_src",
  1336. .parent_data = gcc_sdcc_apss_data,
  1337. .num_parents = ARRAY_SIZE(gcc_sdcc_apss_data),
  1338. .ops = &clk_rcg2_floor_ops,
  1339. }
  1340. };
  1341. static const struct freq_tbl ftbl_sdcc2_apps_clk_src[] = {
  1342. F(144000, P_XO, 16, 3, 25),
  1343. F(400000, P_XO, 12, 1, 4),
  1344. F(20000000, P_GPLL0_DIV2, 5, 1, 4),
  1345. F(25000000, P_GPLL0_DIV2, 16, 0, 0),
  1346. F(50000000, P_GPLL0, 16, 0, 0),
  1347. F(100000000, P_GPLL0, 8, 0, 0),
  1348. F(177770000, P_GPLL0, 4.5, 0, 0),
  1349. F(192000000, P_GPLL4, 6, 0, 0),
  1350. F(200000000, P_GPLL0, 4, 0, 0),
  1351. { }
  1352. };
  1353. static struct clk_rcg2 sdcc2_apps_clk_src = {
  1354. .cmd_rcgr = 0x43004,
  1355. .hid_width = 5,
  1356. .mnd_width = 8,
  1357. .freq_tbl = ftbl_sdcc2_apps_clk_src,
  1358. .parent_map = gcc_sdcc_apps_map,
  1359. .clkr.hw.init = &(struct clk_init_data) {
  1360. .name = "sdcc2_apps_clk_src",
  1361. .parent_data = gcc_sdcc_apss_data,
  1362. .num_parents = ARRAY_SIZE(gcc_sdcc_apss_data),
  1363. .ops = &clk_rcg2_floor_ops,
  1364. }
  1365. };
  1366. static const struct freq_tbl ftbl_usb30_master_clk_src[] = {
  1367. F(80000000, P_GPLL0_DIV2, 5, 0, 0),
  1368. F(100000000, P_GPLL0, 8, 0, 0),
  1369. F(133330000, P_GPLL0, 6, 0, 0),
  1370. { }
  1371. };
  1372. static struct clk_rcg2 usb30_master_clk_src = {
  1373. .cmd_rcgr = 0x3f00c,
  1374. .hid_width = 5,
  1375. .freq_tbl = ftbl_usb30_master_clk_src,
  1376. .parent_map = gcc_xo_gpll0_gpll0div2_2_map,
  1377. .clkr.hw.init = &(struct clk_init_data) {
  1378. .name = "usb30_master_clk_src",
  1379. .parent_data = gcc_xo_gpll0_gpll0div2_data,
  1380. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
  1381. .ops = &clk_rcg2_ops,
  1382. }
  1383. };
  1384. static const struct parent_map gcc_usb30_mock_utmi_map[] = {
  1385. { P_XO, 0 },
  1386. { P_GPLL6, 1 },
  1387. { P_GPLL6_DIV2, 2 },
  1388. { P_GPLL0, 3 },
  1389. { P_GPLL0_DIV2, 4 },
  1390. };
  1391. static const struct clk_parent_data gcc_usb30_mock_utmi_data[] = {
  1392. { .fw_name = "xo" },
  1393. { .hw = &gpll6.clkr.hw },
  1394. { .hw = &gpll6_early_div.hw },
  1395. { .hw = &gpll0.clkr.hw },
  1396. { .hw = &gpll0_early_div.hw },
  1397. };
  1398. static const struct freq_tbl ftbl_usb30_mock_utmi_clk_src[] = {
  1399. F(19200000, P_XO, 1, 0, 0),
  1400. F(60000000, P_GPLL6_DIV2, 9, 1, 1),
  1401. { }
  1402. };
  1403. static struct clk_rcg2 usb30_mock_utmi_clk_src = {
  1404. .cmd_rcgr = 0x3f020,
  1405. .hid_width = 5,
  1406. .mnd_width = 8,
  1407. .freq_tbl = ftbl_usb30_mock_utmi_clk_src,
  1408. .parent_map = gcc_usb30_mock_utmi_map,
  1409. .clkr.hw.init = &(struct clk_init_data) {
  1410. .name = "usb30_mock_utmi_clk_src",
  1411. .parent_data = gcc_usb30_mock_utmi_data,
  1412. .num_parents = ARRAY_SIZE(gcc_usb30_mock_utmi_data),
  1413. .ops = &clk_rcg2_ops,
  1414. }
  1415. };
  1416. static const struct parent_map gcc_usb3_aux_map[] = {
  1417. { P_XO, 0 },
  1418. { P_SLEEP_CLK, 6 },
  1419. };
  1420. static const struct clk_parent_data gcc_usb3_aux_data[] = {
  1421. { .fw_name = "xo" },
  1422. { .fw_name = "sleep", .name = "sleep" },
  1423. };
  1424. static const struct freq_tbl ftbl_usb3_aux_clk_src[] = {
  1425. F(19200000, P_XO, 1, 0, 0),
  1426. { }
  1427. };
  1428. static struct clk_rcg2 usb3_aux_clk_src = {
  1429. .cmd_rcgr = 0x3f05c,
  1430. .hid_width = 5,
  1431. .mnd_width = 8,
  1432. .freq_tbl = ftbl_usb3_aux_clk_src,
  1433. .parent_map = gcc_usb3_aux_map,
  1434. .clkr.hw.init = &(struct clk_init_data) {
  1435. .name = "usb3_aux_clk_src",
  1436. .parent_data = gcc_usb3_aux_data,
  1437. .num_parents = ARRAY_SIZE(gcc_usb3_aux_data),
  1438. .ops = &clk_rcg2_ops,
  1439. }
  1440. };
  1441. static const struct parent_map gcc_vcodec0_map[] = {
  1442. { P_XO, 0 },
  1443. { P_GPLL0, 1 },
  1444. { P_GPLL6, 2 },
  1445. { P_GPLL2, 3 },
  1446. { P_GPLL0_DIV2, 4 },
  1447. };
  1448. static const struct clk_parent_data gcc_vcodec0_data[] = {
  1449. { .fw_name = "xo" },
  1450. { .hw = &gpll0.clkr.hw },
  1451. { .hw = &gpll6.clkr.hw },
  1452. { .hw = &gpll2.clkr.hw },
  1453. { .hw = &gpll0_early_div.hw },
  1454. };
  1455. static const struct freq_tbl ftbl_vcodec0_clk_src[] = {
  1456. F(114290000, P_GPLL0_DIV2, 3.5, 0, 0),
  1457. F(228570000, P_GPLL0, 3.5, 0, 0),
  1458. F(310000000, P_GPLL2, 3, 0, 0),
  1459. F(360000000, P_GPLL6, 3, 0, 0),
  1460. F(400000000, P_GPLL0, 2, 0, 0),
  1461. F(465000000, P_GPLL2, 2, 0, 0),
  1462. F(540000000, P_GPLL6, 2, 0, 0),
  1463. { }
  1464. };
  1465. static struct clk_rcg2 vcodec0_clk_src = {
  1466. .cmd_rcgr = 0x4c000,
  1467. .hid_width = 5,
  1468. .freq_tbl = ftbl_vcodec0_clk_src,
  1469. .parent_map = gcc_vcodec0_map,
  1470. .clkr.hw.init = &(struct clk_init_data) {
  1471. .name = "vcodec0_clk_src",
  1472. .parent_data = gcc_vcodec0_data,
  1473. .num_parents = ARRAY_SIZE(gcc_vcodec0_data),
  1474. .ops = &clk_rcg2_ops,
  1475. }
  1476. };
  1477. static const struct parent_map gcc_vfe_map[] = {
  1478. { P_XO, 0 },
  1479. { P_GPLL0, 1 },
  1480. { P_GPLL6, 2 },
  1481. { P_GPLL4, 3 },
  1482. { P_GPLL2, 4 },
  1483. { P_GPLL0_DIV2, 5 },
  1484. };
  1485. static const struct clk_parent_data gcc_vfe_data[] = {
  1486. { .fw_name = "xo" },
  1487. { .hw = &gpll0.clkr.hw },
  1488. { .hw = &gpll6.clkr.hw },
  1489. { .hw = &gpll4.clkr.hw },
  1490. { .hw = &gpll2.clkr.hw },
  1491. { .hw = &gpll0_early_div.hw },
  1492. };
  1493. static const struct freq_tbl ftbl_vfe_clk_src[] = {
  1494. F(50000000, P_GPLL0_DIV2, 8, 0, 0),
  1495. F(100000000, P_GPLL0_DIV2, 4, 0, 0),
  1496. F(133330000, P_GPLL0, 6, 0, 0),
  1497. F(160000000, P_GPLL0, 5, 0, 0),
  1498. F(200000000, P_GPLL0, 4, 0, 0),
  1499. F(266670000, P_GPLL0, 3, 0, 0),
  1500. F(310000000, P_GPLL2, 3, 0, 0),
  1501. F(400000000, P_GPLL0, 2, 0, 0),
  1502. F(465000000, P_GPLL2, 2, 0, 0),
  1503. { }
  1504. };
  1505. static struct clk_rcg2 vfe0_clk_src = {
  1506. .cmd_rcgr = 0x58000,
  1507. .hid_width = 5,
  1508. .freq_tbl = ftbl_vfe_clk_src,
  1509. .parent_map = gcc_vfe_map,
  1510. .clkr.hw.init = &(struct clk_init_data) {
  1511. .name = "vfe0_clk_src",
  1512. .parent_data = gcc_vfe_data,
  1513. .num_parents = ARRAY_SIZE(gcc_vfe_data),
  1514. .ops = &clk_rcg2_ops,
  1515. }
  1516. };
  1517. static struct clk_rcg2 vfe1_clk_src = {
  1518. .cmd_rcgr = 0x58054,
  1519. .hid_width = 5,
  1520. .freq_tbl = ftbl_vfe_clk_src,
  1521. .parent_map = gcc_vfe_map,
  1522. .clkr.hw.init = &(struct clk_init_data) {
  1523. .name = "vfe1_clk_src",
  1524. .parent_data = gcc_vfe_data,
  1525. .num_parents = ARRAY_SIZE(gcc_vfe_data),
  1526. .ops = &clk_rcg2_ops,
  1527. }
  1528. };
  1529. static const struct parent_map gcc_vsync_map[] = {
  1530. { P_XO, 0 },
  1531. { P_GPLL0, 2 },
  1532. };
  1533. static const struct freq_tbl ftbl_vsync_clk_src[] = {
  1534. F(19200000, P_XO, 1, 0, 0),
  1535. { }
  1536. };
  1537. static struct clk_rcg2 vsync_clk_src = {
  1538. .cmd_rcgr = 0x4d02c,
  1539. .hid_width = 5,
  1540. .freq_tbl = ftbl_vsync_clk_src,
  1541. .parent_map = gcc_vsync_map,
  1542. .clkr.hw.init = &(struct clk_init_data) {
  1543. .name = "vsync_clk_src",
  1544. .parent_data = gcc_esc_vsync_data,
  1545. .num_parents = ARRAY_SIZE(gcc_esc_vsync_data),
  1546. .ops = &clk_rcg2_ops,
  1547. }
  1548. };
  1549. static struct clk_branch gcc_apc0_droop_detector_gpll0_clk = {
  1550. .halt_reg = 0x78004,
  1551. .halt_check = BRANCH_HALT,
  1552. .clkr = {
  1553. .enable_reg = 0x78004,
  1554. .enable_mask = BIT(0),
  1555. .hw.init = &(struct clk_init_data) {
  1556. .name = "gcc_apc0_droop_detector_gpll0_clk",
  1557. .parent_hws = (const struct clk_hw*[]){
  1558. &apc0_droop_detector_clk_src.clkr.hw,
  1559. },
  1560. .num_parents = 1,
  1561. .ops = &clk_branch2_ops,
  1562. .flags = CLK_SET_RATE_PARENT,
  1563. }
  1564. }
  1565. };
  1566. static struct clk_branch gcc_apc1_droop_detector_gpll0_clk = {
  1567. .halt_reg = 0x79004,
  1568. .halt_check = BRANCH_HALT,
  1569. .clkr = {
  1570. .enable_reg = 0x79004,
  1571. .enable_mask = BIT(0),
  1572. .hw.init = &(struct clk_init_data) {
  1573. .name = "gcc_apc1_droop_detector_gpll0_clk",
  1574. .parent_hws = (const struct clk_hw*[]){
  1575. &apc1_droop_detector_clk_src.clkr.hw,
  1576. },
  1577. .num_parents = 1,
  1578. .ops = &clk_branch2_ops,
  1579. .flags = CLK_SET_RATE_PARENT,
  1580. }
  1581. }
  1582. };
  1583. static struct clk_branch gcc_apss_ahb_clk = {
  1584. .halt_reg = 0x4601c,
  1585. .halt_check = BRANCH_HALT_VOTED,
  1586. .clkr = {
  1587. .enable_reg = 0x45004,
  1588. .enable_mask = BIT(14),
  1589. .hw.init = &(struct clk_init_data) {
  1590. .name = "gcc_apss_ahb_clk",
  1591. .parent_hws = (const struct clk_hw*[]){
  1592. &apss_ahb_clk_src.clkr.hw,
  1593. },
  1594. .num_parents = 1,
  1595. .ops = &clk_branch2_ops,
  1596. .flags = CLK_SET_RATE_PARENT,
  1597. }
  1598. }
  1599. };
  1600. static struct clk_branch gcc_apss_axi_clk = {
  1601. .halt_reg = 0x46020,
  1602. .halt_check = BRANCH_HALT_VOTED,
  1603. .clkr = {
  1604. .enable_reg = 0x45004,
  1605. .enable_mask = BIT(13),
  1606. .hw.init = &(struct clk_init_data) {
  1607. .name = "gcc_apss_axi_clk",
  1608. .ops = &clk_branch2_ops,
  1609. }
  1610. }
  1611. };
  1612. static struct clk_branch gcc_apss_tcu_async_clk = {
  1613. .halt_reg = 0x12018,
  1614. .halt_check = BRANCH_HALT_VOTED,
  1615. .clkr = {
  1616. .enable_reg = 0x4500c,
  1617. .enable_mask = BIT(1),
  1618. .hw.init = &(struct clk_init_data) {
  1619. .name = "gcc_apss_tcu_async_clk",
  1620. .ops = &clk_branch2_ops,
  1621. }
  1622. }
  1623. };
  1624. static struct clk_branch gcc_bimc_gfx_clk = {
  1625. .halt_reg = 0x59034,
  1626. .halt_check = BRANCH_HALT,
  1627. .clkr = {
  1628. .enable_reg = 0x59034,
  1629. .enable_mask = BIT(0),
  1630. .hw.init = &(struct clk_init_data) {
  1631. .name = "gcc_bimc_gfx_clk",
  1632. .ops = &clk_branch2_ops,
  1633. }
  1634. }
  1635. };
  1636. static struct clk_branch gcc_bimc_gpu_clk = {
  1637. .halt_reg = 0x59030,
  1638. .halt_check = BRANCH_HALT,
  1639. .clkr = {
  1640. .enable_reg = 0x59030,
  1641. .enable_mask = BIT(0),
  1642. .hw.init = &(struct clk_init_data) {
  1643. .name = "gcc_bimc_gpu_clk",
  1644. .ops = &clk_branch2_ops,
  1645. }
  1646. }
  1647. };
  1648. static struct clk_branch gcc_blsp1_ahb_clk = {
  1649. .halt_reg = 0x01008,
  1650. .halt_check = BRANCH_HALT_VOTED,
  1651. .clkr = {
  1652. .enable_reg = 0x45004,
  1653. .enable_mask = BIT(10),
  1654. .hw.init = &(struct clk_init_data) {
  1655. .name = "gcc_blsp1_ahb_clk",
  1656. .ops = &clk_branch2_ops,
  1657. }
  1658. }
  1659. };
  1660. static struct clk_branch gcc_blsp2_ahb_clk = {
  1661. .halt_reg = 0x0b008,
  1662. .halt_check = BRANCH_HALT_VOTED,
  1663. .clkr = {
  1664. .enable_reg = 0x45004,
  1665. .enable_mask = BIT(20),
  1666. .hw.init = &(struct clk_init_data) {
  1667. .name = "gcc_blsp2_ahb_clk",
  1668. .ops = &clk_branch2_ops,
  1669. }
  1670. }
  1671. };
  1672. static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
  1673. .halt_reg = 0x02008,
  1674. .halt_check = BRANCH_HALT,
  1675. .clkr = {
  1676. .enable_reg = 0x02008,
  1677. .enable_mask = BIT(0),
  1678. .hw.init = &(struct clk_init_data) {
  1679. .name = "gcc_blsp1_qup1_i2c_apps_clk",
  1680. .parent_hws = (const struct clk_hw*[]){
  1681. &blsp1_qup1_i2c_apps_clk_src.clkr.hw,
  1682. },
  1683. .num_parents = 1,
  1684. .ops = &clk_branch2_ops,
  1685. .flags = CLK_SET_RATE_PARENT,
  1686. }
  1687. }
  1688. };
  1689. static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
  1690. .halt_reg = 0x03010,
  1691. .halt_check = BRANCH_HALT,
  1692. .clkr = {
  1693. .enable_reg = 0x03010,
  1694. .enable_mask = BIT(0),
  1695. .hw.init = &(struct clk_init_data) {
  1696. .name = "gcc_blsp1_qup2_i2c_apps_clk",
  1697. .parent_hws = (const struct clk_hw*[]){
  1698. &blsp1_qup2_i2c_apps_clk_src.clkr.hw,
  1699. },
  1700. .num_parents = 1,
  1701. .ops = &clk_branch2_ops,
  1702. .flags = CLK_SET_RATE_PARENT,
  1703. }
  1704. }
  1705. };
  1706. static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
  1707. .halt_reg = 0x04020,
  1708. .halt_check = BRANCH_HALT,
  1709. .clkr = {
  1710. .enable_reg = 0x04020,
  1711. .enable_mask = BIT(0),
  1712. .hw.init = &(struct clk_init_data) {
  1713. .name = "gcc_blsp1_qup3_i2c_apps_clk",
  1714. .parent_hws = (const struct clk_hw*[]){
  1715. &blsp1_qup3_i2c_apps_clk_src.clkr.hw,
  1716. },
  1717. .num_parents = 1,
  1718. .ops = &clk_branch2_ops,
  1719. .flags = CLK_SET_RATE_PARENT,
  1720. }
  1721. }
  1722. };
  1723. static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
  1724. .halt_reg = 0x05020,
  1725. .halt_check = BRANCH_HALT,
  1726. .clkr = {
  1727. .enable_reg = 0x05020,
  1728. .enable_mask = BIT(0),
  1729. .hw.init = &(struct clk_init_data) {
  1730. .name = "gcc_blsp1_qup4_i2c_apps_clk",
  1731. .parent_hws = (const struct clk_hw*[]){
  1732. &blsp1_qup4_i2c_apps_clk_src.clkr.hw,
  1733. },
  1734. .num_parents = 1,
  1735. .ops = &clk_branch2_ops,
  1736. .flags = CLK_SET_RATE_PARENT,
  1737. }
  1738. }
  1739. };
  1740. static struct clk_branch gcc_blsp2_qup1_i2c_apps_clk = {
  1741. .halt_reg = 0x0c008,
  1742. .halt_check = BRANCH_HALT,
  1743. .clkr = {
  1744. .enable_reg = 0x0c008,
  1745. .enable_mask = BIT(0),
  1746. .hw.init = &(struct clk_init_data) {
  1747. .name = "gcc_blsp2_qup1_i2c_apps_clk",
  1748. .parent_hws = (const struct clk_hw*[]){
  1749. &blsp2_qup1_i2c_apps_clk_src.clkr.hw,
  1750. },
  1751. .num_parents = 1,
  1752. .ops = &clk_branch2_ops,
  1753. .flags = CLK_SET_RATE_PARENT,
  1754. }
  1755. }
  1756. };
  1757. static struct clk_branch gcc_blsp2_qup2_i2c_apps_clk = {
  1758. .halt_reg = 0x0d010,
  1759. .halt_check = BRANCH_HALT,
  1760. .clkr = {
  1761. .enable_reg = 0x0d010,
  1762. .enable_mask = BIT(0),
  1763. .hw.init = &(struct clk_init_data) {
  1764. .name = "gcc_blsp2_qup2_i2c_apps_clk",
  1765. .parent_hws = (const struct clk_hw*[]){
  1766. &blsp2_qup2_i2c_apps_clk_src.clkr.hw,
  1767. },
  1768. .num_parents = 1,
  1769. .ops = &clk_branch2_ops,
  1770. .flags = CLK_SET_RATE_PARENT,
  1771. }
  1772. }
  1773. };
  1774. static struct clk_branch gcc_blsp2_qup3_i2c_apps_clk = {
  1775. .halt_reg = 0x0f020,
  1776. .halt_check = BRANCH_HALT,
  1777. .clkr = {
  1778. .enable_reg = 0x0f020,
  1779. .enable_mask = BIT(0),
  1780. .hw.init = &(struct clk_init_data) {
  1781. .name = "gcc_blsp2_qup3_i2c_apps_clk",
  1782. .parent_hws = (const struct clk_hw*[]){
  1783. &blsp2_qup3_i2c_apps_clk_src.clkr.hw,
  1784. },
  1785. .num_parents = 1,
  1786. .ops = &clk_branch2_ops,
  1787. .flags = CLK_SET_RATE_PARENT,
  1788. }
  1789. }
  1790. };
  1791. static struct clk_branch gcc_blsp2_qup4_i2c_apps_clk = {
  1792. .halt_reg = 0x18020,
  1793. .halt_check = BRANCH_HALT,
  1794. .clkr = {
  1795. .enable_reg = 0x18020,
  1796. .enable_mask = BIT(0),
  1797. .hw.init = &(struct clk_init_data) {
  1798. .name = "gcc_blsp2_qup4_i2c_apps_clk",
  1799. .parent_hws = (const struct clk_hw*[]){
  1800. &blsp2_qup4_i2c_apps_clk_src.clkr.hw,
  1801. },
  1802. .num_parents = 1,
  1803. .ops = &clk_branch2_ops,
  1804. .flags = CLK_SET_RATE_PARENT,
  1805. }
  1806. }
  1807. };
  1808. static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
  1809. .halt_reg = 0x02004,
  1810. .halt_check = BRANCH_HALT,
  1811. .clkr = {
  1812. .enable_reg = 0x02004,
  1813. .enable_mask = BIT(0),
  1814. .hw.init = &(struct clk_init_data) {
  1815. .name = "gcc_blsp1_qup1_spi_apps_clk",
  1816. .parent_hws = (const struct clk_hw*[]){
  1817. &blsp1_qup1_spi_apps_clk_src.clkr.hw,
  1818. },
  1819. .num_parents = 1,
  1820. .ops = &clk_branch2_ops,
  1821. .flags = CLK_SET_RATE_PARENT,
  1822. }
  1823. }
  1824. };
  1825. static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
  1826. .halt_reg = 0x0300c,
  1827. .halt_check = BRANCH_HALT,
  1828. .clkr = {
  1829. .enable_reg = 0x0300c,
  1830. .enable_mask = BIT(0),
  1831. .hw.init = &(struct clk_init_data) {
  1832. .name = "gcc_blsp1_qup2_spi_apps_clk",
  1833. .parent_hws = (const struct clk_hw*[]){
  1834. &blsp1_qup2_spi_apps_clk_src.clkr.hw,
  1835. },
  1836. .num_parents = 1,
  1837. .ops = &clk_branch2_ops,
  1838. .flags = CLK_SET_RATE_PARENT,
  1839. }
  1840. }
  1841. };
  1842. static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
  1843. .halt_reg = 0x0401c,
  1844. .halt_check = BRANCH_HALT,
  1845. .clkr = {
  1846. .enable_reg = 0x0401c,
  1847. .enable_mask = BIT(0),
  1848. .hw.init = &(struct clk_init_data) {
  1849. .name = "gcc_blsp1_qup3_spi_apps_clk",
  1850. .parent_hws = (const struct clk_hw*[]){
  1851. &blsp1_qup3_spi_apps_clk_src.clkr.hw,
  1852. },
  1853. .num_parents = 1,
  1854. .ops = &clk_branch2_ops,
  1855. .flags = CLK_SET_RATE_PARENT,
  1856. }
  1857. }
  1858. };
  1859. static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
  1860. .halt_reg = 0x0501c,
  1861. .halt_check = BRANCH_HALT,
  1862. .clkr = {
  1863. .enable_reg = 0x0501c,
  1864. .enable_mask = BIT(0),
  1865. .hw.init = &(struct clk_init_data) {
  1866. .name = "gcc_blsp1_qup4_spi_apps_clk",
  1867. .parent_hws = (const struct clk_hw*[]){
  1868. &blsp1_qup4_spi_apps_clk_src.clkr.hw,
  1869. },
  1870. .num_parents = 1,
  1871. .ops = &clk_branch2_ops,
  1872. .flags = CLK_SET_RATE_PARENT,
  1873. }
  1874. }
  1875. };
  1876. static struct clk_branch gcc_blsp2_qup1_spi_apps_clk = {
  1877. .halt_reg = 0x0c004,
  1878. .halt_check = BRANCH_HALT,
  1879. .clkr = {
  1880. .enable_reg = 0x0c004,
  1881. .enable_mask = BIT(0),
  1882. .hw.init = &(struct clk_init_data) {
  1883. .name = "gcc_blsp2_qup1_spi_apps_clk",
  1884. .parent_hws = (const struct clk_hw*[]){
  1885. &blsp2_qup1_spi_apps_clk_src.clkr.hw,
  1886. },
  1887. .num_parents = 1,
  1888. .ops = &clk_branch2_ops,
  1889. .flags = CLK_SET_RATE_PARENT,
  1890. }
  1891. }
  1892. };
  1893. static struct clk_branch gcc_blsp2_qup2_spi_apps_clk = {
  1894. .halt_reg = 0x0d00c,
  1895. .halt_check = BRANCH_HALT,
  1896. .clkr = {
  1897. .enable_reg = 0x0d00c,
  1898. .enable_mask = BIT(0),
  1899. .hw.init = &(struct clk_init_data) {
  1900. .name = "gcc_blsp2_qup2_spi_apps_clk",
  1901. .parent_hws = (const struct clk_hw*[]){
  1902. &blsp2_qup2_spi_apps_clk_src.clkr.hw,
  1903. },
  1904. .num_parents = 1,
  1905. .ops = &clk_branch2_ops,
  1906. .flags = CLK_SET_RATE_PARENT,
  1907. }
  1908. }
  1909. };
  1910. static struct clk_branch gcc_blsp2_qup3_spi_apps_clk = {
  1911. .halt_reg = 0x0f01c,
  1912. .halt_check = BRANCH_HALT,
  1913. .clkr = {
  1914. .enable_reg = 0x0f01c,
  1915. .enable_mask = BIT(0),
  1916. .hw.init = &(struct clk_init_data) {
  1917. .name = "gcc_blsp2_qup3_spi_apps_clk",
  1918. .parent_hws = (const struct clk_hw*[]){
  1919. &blsp2_qup3_spi_apps_clk_src.clkr.hw,
  1920. },
  1921. .num_parents = 1,
  1922. .ops = &clk_branch2_ops,
  1923. .flags = CLK_SET_RATE_PARENT,
  1924. }
  1925. }
  1926. };
  1927. static struct clk_branch gcc_blsp2_qup4_spi_apps_clk = {
  1928. .halt_reg = 0x1801c,
  1929. .halt_check = BRANCH_HALT,
  1930. .clkr = {
  1931. .enable_reg = 0x1801c,
  1932. .enable_mask = BIT(0),
  1933. .hw.init = &(struct clk_init_data) {
  1934. .name = "gcc_blsp2_qup4_spi_apps_clk",
  1935. .parent_hws = (const struct clk_hw*[]){
  1936. &blsp2_qup4_spi_apps_clk_src.clkr.hw,
  1937. },
  1938. .num_parents = 1,
  1939. .ops = &clk_branch2_ops,
  1940. .flags = CLK_SET_RATE_PARENT,
  1941. }
  1942. }
  1943. };
  1944. static struct clk_branch gcc_blsp1_uart1_apps_clk = {
  1945. .halt_reg = 0x0203c,
  1946. .halt_check = BRANCH_HALT,
  1947. .clkr = {
  1948. .enable_reg = 0x0203c,
  1949. .enable_mask = BIT(0),
  1950. .hw.init = &(struct clk_init_data) {
  1951. .name = "gcc_blsp1_uart1_apps_clk",
  1952. .parent_hws = (const struct clk_hw*[]){
  1953. &blsp1_uart1_apps_clk_src.clkr.hw,
  1954. },
  1955. .num_parents = 1,
  1956. .ops = &clk_branch2_ops,
  1957. .flags = CLK_SET_RATE_PARENT,
  1958. }
  1959. }
  1960. };
  1961. static struct clk_branch gcc_blsp1_uart2_apps_clk = {
  1962. .halt_reg = 0x0302c,
  1963. .halt_check = BRANCH_HALT,
  1964. .clkr = {
  1965. .enable_reg = 0x0302c,
  1966. .enable_mask = BIT(0),
  1967. .hw.init = &(struct clk_init_data) {
  1968. .name = "gcc_blsp1_uart2_apps_clk",
  1969. .parent_hws = (const struct clk_hw*[]){
  1970. &blsp1_uart2_apps_clk_src.clkr.hw,
  1971. },
  1972. .num_parents = 1,
  1973. .ops = &clk_branch2_ops,
  1974. .flags = CLK_SET_RATE_PARENT,
  1975. }
  1976. }
  1977. };
  1978. static struct clk_branch gcc_blsp2_uart1_apps_clk = {
  1979. .halt_reg = 0x0c03c,
  1980. .halt_check = BRANCH_HALT,
  1981. .clkr = {
  1982. .enable_reg = 0x0c03c,
  1983. .enable_mask = BIT(0),
  1984. .hw.init = &(struct clk_init_data) {
  1985. .name = "gcc_blsp2_uart1_apps_clk",
  1986. .parent_hws = (const struct clk_hw*[]){
  1987. &blsp2_uart1_apps_clk_src.clkr.hw,
  1988. },
  1989. .num_parents = 1,
  1990. .ops = &clk_branch2_ops,
  1991. .flags = CLK_SET_RATE_PARENT,
  1992. }
  1993. }
  1994. };
  1995. static struct clk_branch gcc_blsp2_uart2_apps_clk = {
  1996. .halt_reg = 0x0d02c,
  1997. .halt_check = BRANCH_HALT,
  1998. .clkr = {
  1999. .enable_reg = 0x0d02c,
  2000. .enable_mask = BIT(0),
  2001. .hw.init = &(struct clk_init_data) {
  2002. .name = "gcc_blsp2_uart2_apps_clk",
  2003. .parent_hws = (const struct clk_hw*[]){
  2004. &blsp2_uart2_apps_clk_src.clkr.hw,
  2005. },
  2006. .num_parents = 1,
  2007. .ops = &clk_branch2_ops,
  2008. .flags = CLK_SET_RATE_PARENT,
  2009. }
  2010. }
  2011. };
  2012. static struct clk_branch gcc_boot_rom_ahb_clk = {
  2013. .halt_reg = 0x1300c,
  2014. .halt_check = BRANCH_HALT_VOTED,
  2015. .clkr = {
  2016. .enable_reg = 0x45004,
  2017. .enable_mask = BIT(7),
  2018. .hw.init = &(struct clk_init_data) {
  2019. .name = "gcc_boot_rom_ahb_clk",
  2020. .ops = &clk_branch2_ops,
  2021. }
  2022. }
  2023. };
  2024. static struct clk_branch gcc_camss_ahb_clk = {
  2025. .halt_reg = 0x56004,
  2026. .halt_check = BRANCH_HALT,
  2027. .clkr = {
  2028. .enable_reg = 0x56004,
  2029. .enable_mask = BIT(0),
  2030. .hw.init = &(struct clk_init_data) {
  2031. .name = "gcc_camss_ahb_clk",
  2032. .ops = &clk_branch2_ops,
  2033. }
  2034. }
  2035. };
  2036. static struct clk_branch gcc_camss_cci_ahb_clk = {
  2037. .halt_reg = 0x5101c,
  2038. .halt_check = BRANCH_HALT,
  2039. .clkr = {
  2040. .enable_reg = 0x5101c,
  2041. .enable_mask = BIT(0),
  2042. .hw.init = &(struct clk_init_data) {
  2043. .name = "gcc_camss_cci_ahb_clk",
  2044. .parent_hws = (const struct clk_hw*[]){
  2045. &camss_top_ahb_clk_src.clkr.hw,
  2046. },
  2047. .num_parents = 1,
  2048. .ops = &clk_branch2_ops,
  2049. .flags = CLK_SET_RATE_PARENT,
  2050. }
  2051. }
  2052. };
  2053. static struct clk_branch gcc_camss_cci_clk = {
  2054. .halt_reg = 0x51018,
  2055. .halt_check = BRANCH_HALT,
  2056. .clkr = {
  2057. .enable_reg = 0x51018,
  2058. .enable_mask = BIT(0),
  2059. .hw.init = &(struct clk_init_data) {
  2060. .name = "gcc_camss_cci_clk",
  2061. .parent_hws = (const struct clk_hw*[]){
  2062. &cci_clk_src.clkr.hw,
  2063. },
  2064. .num_parents = 1,
  2065. .ops = &clk_branch2_ops,
  2066. .flags = CLK_SET_RATE_PARENT,
  2067. }
  2068. }
  2069. };
  2070. static struct clk_branch gcc_camss_cpp_ahb_clk = {
  2071. .halt_reg = 0x58040,
  2072. .halt_check = BRANCH_HALT,
  2073. .clkr = {
  2074. .enable_reg = 0x58040,
  2075. .enable_mask = BIT(0),
  2076. .hw.init = &(struct clk_init_data) {
  2077. .name = "gcc_camss_cpp_ahb_clk",
  2078. .parent_hws = (const struct clk_hw*[]){
  2079. &camss_top_ahb_clk_src.clkr.hw,
  2080. },
  2081. .num_parents = 1,
  2082. .ops = &clk_branch2_ops,
  2083. .flags = CLK_SET_RATE_PARENT,
  2084. }
  2085. }
  2086. };
  2087. static struct clk_branch gcc_camss_cpp_axi_clk = {
  2088. .halt_reg = 0x58064,
  2089. .halt_check = BRANCH_HALT,
  2090. .clkr = {
  2091. .enable_reg = 0x58064,
  2092. .enable_mask = BIT(0),
  2093. .hw.init = &(struct clk_init_data) {
  2094. .name = "gcc_camss_cpp_axi_clk",
  2095. .ops = &clk_branch2_ops,
  2096. }
  2097. }
  2098. };
  2099. static struct clk_branch gcc_camss_cpp_clk = {
  2100. .halt_reg = 0x5803c,
  2101. .halt_check = BRANCH_HALT,
  2102. .clkr = {
  2103. .enable_reg = 0x5803c,
  2104. .enable_mask = BIT(0),
  2105. .hw.init = &(struct clk_init_data) {
  2106. .name = "gcc_camss_cpp_clk",
  2107. .parent_hws = (const struct clk_hw*[]){
  2108. &cpp_clk_src.clkr.hw,
  2109. },
  2110. .num_parents = 1,
  2111. .ops = &clk_branch2_ops,
  2112. .flags = CLK_SET_RATE_PARENT,
  2113. }
  2114. }
  2115. };
  2116. static struct clk_branch gcc_camss_csi0_ahb_clk = {
  2117. .halt_reg = 0x4e040,
  2118. .halt_check = BRANCH_HALT,
  2119. .clkr = {
  2120. .enable_reg = 0x4e040,
  2121. .enable_mask = BIT(0),
  2122. .hw.init = &(struct clk_init_data) {
  2123. .name = "gcc_camss_csi0_ahb_clk",
  2124. .parent_hws = (const struct clk_hw*[]){
  2125. &camss_top_ahb_clk_src.clkr.hw,
  2126. },
  2127. .num_parents = 1,
  2128. .ops = &clk_branch2_ops,
  2129. .flags = CLK_SET_RATE_PARENT,
  2130. }
  2131. }
  2132. };
  2133. static struct clk_branch gcc_camss_csi1_ahb_clk = {
  2134. .halt_reg = 0x4f040,
  2135. .halt_check = BRANCH_HALT,
  2136. .clkr = {
  2137. .enable_reg = 0x4f040,
  2138. .enable_mask = BIT(0),
  2139. .hw.init = &(struct clk_init_data) {
  2140. .name = "gcc_camss_csi1_ahb_clk",
  2141. .parent_hws = (const struct clk_hw*[]){
  2142. &camss_top_ahb_clk_src.clkr.hw,
  2143. },
  2144. .num_parents = 1,
  2145. .ops = &clk_branch2_ops,
  2146. .flags = CLK_SET_RATE_PARENT,
  2147. }
  2148. }
  2149. };
  2150. static struct clk_branch gcc_camss_csi2_ahb_clk = {
  2151. .halt_reg = 0x3c040,
  2152. .halt_check = BRANCH_HALT,
  2153. .clkr = {
  2154. .enable_reg = 0x3c040,
  2155. .enable_mask = BIT(0),
  2156. .hw.init = &(struct clk_init_data) {
  2157. .name = "gcc_camss_csi2_ahb_clk",
  2158. .parent_hws = (const struct clk_hw*[]){
  2159. &camss_top_ahb_clk_src.clkr.hw,
  2160. },
  2161. .num_parents = 1,
  2162. .ops = &clk_branch2_ops,
  2163. .flags = CLK_SET_RATE_PARENT,
  2164. }
  2165. }
  2166. };
  2167. static struct clk_branch gcc_camss_csi0_clk = {
  2168. .halt_reg = 0x4e03c,
  2169. .halt_check = BRANCH_HALT,
  2170. .clkr = {
  2171. .enable_reg = 0x4e03c,
  2172. .enable_mask = BIT(0),
  2173. .hw.init = &(struct clk_init_data) {
  2174. .name = "gcc_camss_csi0_clk",
  2175. .parent_hws = (const struct clk_hw*[]){
  2176. &csi0_clk_src.clkr.hw,
  2177. },
  2178. .num_parents = 1,
  2179. .ops = &clk_branch2_ops,
  2180. .flags = CLK_SET_RATE_PARENT,
  2181. }
  2182. }
  2183. };
  2184. static struct clk_branch gcc_camss_csi1_clk = {
  2185. .halt_reg = 0x4f03c,
  2186. .halt_check = BRANCH_HALT,
  2187. .clkr = {
  2188. .enable_reg = 0x4f03c,
  2189. .enable_mask = BIT(0),
  2190. .hw.init = &(struct clk_init_data) {
  2191. .name = "gcc_camss_csi1_clk",
  2192. .parent_hws = (const struct clk_hw*[]){
  2193. &csi1_clk_src.clkr.hw,
  2194. },
  2195. .num_parents = 1,
  2196. .ops = &clk_branch2_ops,
  2197. .flags = CLK_SET_RATE_PARENT,
  2198. }
  2199. }
  2200. };
  2201. static struct clk_branch gcc_camss_csi2_clk = {
  2202. .halt_reg = 0x3c03c,
  2203. .halt_check = BRANCH_HALT,
  2204. .clkr = {
  2205. .enable_reg = 0x3c03c,
  2206. .enable_mask = BIT(0),
  2207. .hw.init = &(struct clk_init_data) {
  2208. .name = "gcc_camss_csi2_clk",
  2209. .parent_hws = (const struct clk_hw*[]){
  2210. &csi2_clk_src.clkr.hw,
  2211. },
  2212. .num_parents = 1,
  2213. .ops = &clk_branch2_ops,
  2214. .flags = CLK_SET_RATE_PARENT,
  2215. }
  2216. }
  2217. };
  2218. static struct clk_branch gcc_camss_csi0_csiphy_3p_clk = {
  2219. .halt_reg = 0x58090,
  2220. .halt_check = BRANCH_HALT,
  2221. .clkr = {
  2222. .enable_reg = 0x58090,
  2223. .enable_mask = BIT(0),
  2224. .hw.init = &(struct clk_init_data) {
  2225. .name = "gcc_camss_csi0_csiphy_3p_clk",
  2226. .parent_hws = (const struct clk_hw*[]){
  2227. &csi0p_clk_src.clkr.hw,
  2228. },
  2229. .num_parents = 1,
  2230. .ops = &clk_branch2_ops,
  2231. .flags = CLK_SET_RATE_PARENT,
  2232. }
  2233. }
  2234. };
  2235. static struct clk_branch gcc_camss_csi1_csiphy_3p_clk = {
  2236. .halt_reg = 0x580a0,
  2237. .halt_check = BRANCH_HALT,
  2238. .clkr = {
  2239. .enable_reg = 0x580a0,
  2240. .enable_mask = BIT(0),
  2241. .hw.init = &(struct clk_init_data) {
  2242. .name = "gcc_camss_csi1_csiphy_3p_clk",
  2243. .parent_hws = (const struct clk_hw*[]){
  2244. &csi1p_clk_src.clkr.hw,
  2245. },
  2246. .num_parents = 1,
  2247. .ops = &clk_branch2_ops,
  2248. .flags = CLK_SET_RATE_PARENT,
  2249. }
  2250. }
  2251. };
  2252. static struct clk_branch gcc_camss_csi2_csiphy_3p_clk = {
  2253. .halt_reg = 0x580b0,
  2254. .halt_check = BRANCH_HALT,
  2255. .clkr = {
  2256. .enable_reg = 0x580b0,
  2257. .enable_mask = BIT(0),
  2258. .hw.init = &(struct clk_init_data) {
  2259. .name = "gcc_camss_csi2_csiphy_3p_clk",
  2260. .parent_hws = (const struct clk_hw*[]){
  2261. &csi2p_clk_src.clkr.hw,
  2262. },
  2263. .num_parents = 1,
  2264. .ops = &clk_branch2_ops,
  2265. .flags = CLK_SET_RATE_PARENT,
  2266. }
  2267. }
  2268. };
  2269. static struct clk_branch gcc_camss_csi0phy_clk = {
  2270. .halt_reg = 0x4e048,
  2271. .halt_check = BRANCH_HALT,
  2272. .clkr = {
  2273. .enable_reg = 0x4e048,
  2274. .enable_mask = BIT(0),
  2275. .hw.init = &(struct clk_init_data) {
  2276. .name = "gcc_camss_csi0phy_clk",
  2277. .parent_hws = (const struct clk_hw*[]){
  2278. &csi0_clk_src.clkr.hw,
  2279. },
  2280. .num_parents = 1,
  2281. .ops = &clk_branch2_ops,
  2282. .flags = CLK_SET_RATE_PARENT,
  2283. }
  2284. }
  2285. };
  2286. static struct clk_branch gcc_camss_csi1phy_clk = {
  2287. .halt_reg = 0x4f048,
  2288. .halt_check = BRANCH_HALT,
  2289. .clkr = {
  2290. .enable_reg = 0x4f048,
  2291. .enable_mask = BIT(0),
  2292. .hw.init = &(struct clk_init_data) {
  2293. .name = "gcc_camss_csi1phy_clk",
  2294. .parent_hws = (const struct clk_hw*[]){
  2295. &csi1_clk_src.clkr.hw,
  2296. },
  2297. .num_parents = 1,
  2298. .ops = &clk_branch2_ops,
  2299. .flags = CLK_SET_RATE_PARENT,
  2300. }
  2301. }
  2302. };
  2303. static struct clk_branch gcc_camss_csi2phy_clk = {
  2304. .halt_reg = 0x3c048,
  2305. .halt_check = BRANCH_HALT,
  2306. .clkr = {
  2307. .enable_reg = 0x3c048,
  2308. .enable_mask = BIT(0),
  2309. .hw.init = &(struct clk_init_data) {
  2310. .name = "gcc_camss_csi2phy_clk",
  2311. .parent_hws = (const struct clk_hw*[]){
  2312. &csi2_clk_src.clkr.hw,
  2313. },
  2314. .num_parents = 1,
  2315. .ops = &clk_branch2_ops,
  2316. .flags = CLK_SET_RATE_PARENT,
  2317. }
  2318. }
  2319. };
  2320. static struct clk_branch gcc_camss_csi0phytimer_clk = {
  2321. .halt_reg = 0x4e01c,
  2322. .halt_check = BRANCH_HALT,
  2323. .clkr = {
  2324. .enable_reg = 0x4e01c,
  2325. .enable_mask = BIT(0),
  2326. .hw.init = &(struct clk_init_data) {
  2327. .name = "gcc_camss_csi0phytimer_clk",
  2328. .parent_hws = (const struct clk_hw*[]){
  2329. &csi0phytimer_clk_src.clkr.hw,
  2330. },
  2331. .num_parents = 1,
  2332. .ops = &clk_branch2_ops,
  2333. .flags = CLK_SET_RATE_PARENT,
  2334. }
  2335. }
  2336. };
  2337. static struct clk_branch gcc_camss_csi1phytimer_clk = {
  2338. .halt_reg = 0x4f01c,
  2339. .halt_check = BRANCH_HALT,
  2340. .clkr = {
  2341. .enable_reg = 0x4f01c,
  2342. .enable_mask = BIT(0),
  2343. .hw.init = &(struct clk_init_data) {
  2344. .name = "gcc_camss_csi1phytimer_clk",
  2345. .parent_hws = (const struct clk_hw*[]){
  2346. &csi1phytimer_clk_src.clkr.hw,
  2347. },
  2348. .num_parents = 1,
  2349. .ops = &clk_branch2_ops,
  2350. .flags = CLK_SET_RATE_PARENT,
  2351. }
  2352. }
  2353. };
  2354. static struct clk_branch gcc_camss_csi2phytimer_clk = {
  2355. .halt_reg = 0x4f068,
  2356. .halt_check = BRANCH_HALT,
  2357. .clkr = {
  2358. .enable_reg = 0x4f068,
  2359. .enable_mask = BIT(0),
  2360. .hw.init = &(struct clk_init_data) {
  2361. .name = "gcc_camss_csi2phytimer_clk",
  2362. .parent_hws = (const struct clk_hw*[]){
  2363. &csi2phytimer_clk_src.clkr.hw,
  2364. },
  2365. .num_parents = 1,
  2366. .ops = &clk_branch2_ops,
  2367. .flags = CLK_SET_RATE_PARENT,
  2368. }
  2369. }
  2370. };
  2371. static struct clk_branch gcc_camss_csi0pix_clk = {
  2372. .halt_reg = 0x4e058,
  2373. .halt_check = BRANCH_HALT,
  2374. .clkr = {
  2375. .enable_reg = 0x4e058,
  2376. .enable_mask = BIT(0),
  2377. .hw.init = &(struct clk_init_data) {
  2378. .name = "gcc_camss_csi0pix_clk",
  2379. .parent_hws = (const struct clk_hw*[]){
  2380. &csi0_clk_src.clkr.hw,
  2381. },
  2382. .num_parents = 1,
  2383. .ops = &clk_branch2_ops,
  2384. .flags = CLK_SET_RATE_PARENT,
  2385. }
  2386. }
  2387. };
  2388. static struct clk_branch gcc_camss_csi1pix_clk = {
  2389. .halt_reg = 0x4f058,
  2390. .halt_check = BRANCH_HALT,
  2391. .clkr = {
  2392. .enable_reg = 0x4f058,
  2393. .enable_mask = BIT(0),
  2394. .hw.init = &(struct clk_init_data) {
  2395. .name = "gcc_camss_csi1pix_clk",
  2396. .parent_hws = (const struct clk_hw*[]){
  2397. &csi1_clk_src.clkr.hw,
  2398. },
  2399. .num_parents = 1,
  2400. .ops = &clk_branch2_ops,
  2401. .flags = CLK_SET_RATE_PARENT,
  2402. }
  2403. }
  2404. };
  2405. static struct clk_branch gcc_camss_csi2pix_clk = {
  2406. .halt_reg = 0x3c058,
  2407. .halt_check = BRANCH_HALT,
  2408. .clkr = {
  2409. .enable_reg = 0x3c058,
  2410. .enable_mask = BIT(0),
  2411. .hw.init = &(struct clk_init_data) {
  2412. .name = "gcc_camss_csi2pix_clk",
  2413. .parent_hws = (const struct clk_hw*[]){
  2414. &csi2_clk_src.clkr.hw,
  2415. },
  2416. .num_parents = 1,
  2417. .ops = &clk_branch2_ops,
  2418. .flags = CLK_SET_RATE_PARENT,
  2419. }
  2420. }
  2421. };
  2422. static struct clk_branch gcc_camss_csi0rdi_clk = {
  2423. .halt_reg = 0x4e050,
  2424. .halt_check = BRANCH_HALT,
  2425. .clkr = {
  2426. .enable_reg = 0x4e050,
  2427. .enable_mask = BIT(0),
  2428. .hw.init = &(struct clk_init_data) {
  2429. .name = "gcc_camss_csi0rdi_clk",
  2430. .parent_hws = (const struct clk_hw*[]){
  2431. &csi0_clk_src.clkr.hw,
  2432. },
  2433. .num_parents = 1,
  2434. .ops = &clk_branch2_ops,
  2435. .flags = CLK_SET_RATE_PARENT,
  2436. }
  2437. }
  2438. };
  2439. static struct clk_branch gcc_camss_csi1rdi_clk = {
  2440. .halt_reg = 0x4f050,
  2441. .halt_check = BRANCH_HALT,
  2442. .clkr = {
  2443. .enable_reg = 0x4f050,
  2444. .enable_mask = BIT(0),
  2445. .hw.init = &(struct clk_init_data) {
  2446. .name = "gcc_camss_csi1rdi_clk",
  2447. .parent_hws = (const struct clk_hw*[]){
  2448. &csi1_clk_src.clkr.hw,
  2449. },
  2450. .num_parents = 1,
  2451. .ops = &clk_branch2_ops,
  2452. .flags = CLK_SET_RATE_PARENT,
  2453. }
  2454. }
  2455. };
  2456. static struct clk_branch gcc_camss_csi2rdi_clk = {
  2457. .halt_reg = 0x3c050,
  2458. .halt_check = BRANCH_HALT,
  2459. .clkr = {
  2460. .enable_reg = 0x3c050,
  2461. .enable_mask = BIT(0),
  2462. .hw.init = &(struct clk_init_data) {
  2463. .name = "gcc_camss_csi2rdi_clk",
  2464. .parent_hws = (const struct clk_hw*[]){
  2465. &csi2_clk_src.clkr.hw,
  2466. },
  2467. .num_parents = 1,
  2468. .ops = &clk_branch2_ops,
  2469. .flags = CLK_SET_RATE_PARENT,
  2470. }
  2471. }
  2472. };
  2473. static struct clk_branch gcc_camss_csi_vfe0_clk = {
  2474. .halt_reg = 0x58050,
  2475. .halt_check = BRANCH_HALT,
  2476. .clkr = {
  2477. .enable_reg = 0x58050,
  2478. .enable_mask = BIT(0),
  2479. .hw.init = &(struct clk_init_data) {
  2480. .name = "gcc_camss_csi_vfe0_clk",
  2481. .parent_hws = (const struct clk_hw*[]){
  2482. &vfe0_clk_src.clkr.hw,
  2483. },
  2484. .num_parents = 1,
  2485. .ops = &clk_branch2_ops,
  2486. .flags = CLK_SET_RATE_PARENT,
  2487. }
  2488. }
  2489. };
  2490. static struct clk_branch gcc_camss_csi_vfe1_clk = {
  2491. .halt_reg = 0x58074,
  2492. .halt_check = BRANCH_HALT,
  2493. .clkr = {
  2494. .enable_reg = 0x58074,
  2495. .enable_mask = BIT(0),
  2496. .hw.init = &(struct clk_init_data) {
  2497. .name = "gcc_camss_csi_vfe1_clk",
  2498. .parent_hws = (const struct clk_hw*[]){
  2499. &vfe1_clk_src.clkr.hw,
  2500. },
  2501. .num_parents = 1,
  2502. .ops = &clk_branch2_ops,
  2503. .flags = CLK_SET_RATE_PARENT,
  2504. }
  2505. }
  2506. };
  2507. static struct clk_branch gcc_camss_gp0_clk = {
  2508. .halt_reg = 0x54018,
  2509. .halt_check = BRANCH_HALT,
  2510. .clkr = {
  2511. .enable_reg = 0x54018,
  2512. .enable_mask = BIT(0),
  2513. .hw.init = &(struct clk_init_data) {
  2514. .name = "gcc_camss_gp0_clk",
  2515. .parent_hws = (const struct clk_hw*[]){
  2516. &camss_gp0_clk_src.clkr.hw,
  2517. },
  2518. .num_parents = 1,
  2519. .ops = &clk_branch2_ops,
  2520. .flags = CLK_SET_RATE_PARENT,
  2521. }
  2522. }
  2523. };
  2524. static struct clk_branch gcc_camss_gp1_clk = {
  2525. .halt_reg = 0x55018,
  2526. .halt_check = BRANCH_HALT,
  2527. .clkr = {
  2528. .enable_reg = 0x55018,
  2529. .enable_mask = BIT(0),
  2530. .hw.init = &(struct clk_init_data) {
  2531. .name = "gcc_camss_gp1_clk",
  2532. .parent_hws = (const struct clk_hw*[]){
  2533. &camss_gp1_clk_src.clkr.hw,
  2534. },
  2535. .num_parents = 1,
  2536. .ops = &clk_branch2_ops,
  2537. .flags = CLK_SET_RATE_PARENT,
  2538. }
  2539. }
  2540. };
  2541. static struct clk_branch gcc_camss_ispif_ahb_clk = {
  2542. .halt_reg = 0x50004,
  2543. .halt_check = BRANCH_HALT,
  2544. .clkr = {
  2545. .enable_reg = 0x50004,
  2546. .enable_mask = BIT(0),
  2547. .hw.init = &(struct clk_init_data) {
  2548. .name = "gcc_camss_ispif_ahb_clk",
  2549. .parent_hws = (const struct clk_hw*[]){
  2550. &camss_top_ahb_clk_src.clkr.hw,
  2551. },
  2552. .num_parents = 1,
  2553. .ops = &clk_branch2_ops,
  2554. .flags = CLK_SET_RATE_PARENT,
  2555. }
  2556. }
  2557. };
  2558. static struct clk_branch gcc_camss_jpeg0_clk = {
  2559. .halt_reg = 0x57020,
  2560. .halt_check = BRANCH_HALT,
  2561. .clkr = {
  2562. .enable_reg = 0x57020,
  2563. .enable_mask = BIT(0),
  2564. .hw.init = &(struct clk_init_data) {
  2565. .name = "gcc_camss_jpeg0_clk",
  2566. .parent_hws = (const struct clk_hw*[]){
  2567. &jpeg0_clk_src.clkr.hw,
  2568. },
  2569. .num_parents = 1,
  2570. .ops = &clk_branch2_ops,
  2571. .flags = CLK_SET_RATE_PARENT,
  2572. }
  2573. }
  2574. };
  2575. static struct clk_branch gcc_camss_jpeg_ahb_clk = {
  2576. .halt_reg = 0x57024,
  2577. .halt_check = BRANCH_HALT,
  2578. .clkr = {
  2579. .enable_reg = 0x57024,
  2580. .enable_mask = BIT(0),
  2581. .hw.init = &(struct clk_init_data) {
  2582. .name = "gcc_camss_jpeg_ahb_clk",
  2583. .parent_hws = (const struct clk_hw*[]){
  2584. &camss_top_ahb_clk_src.clkr.hw,
  2585. },
  2586. .num_parents = 1,
  2587. .ops = &clk_branch2_ops,
  2588. .flags = CLK_SET_RATE_PARENT,
  2589. }
  2590. }
  2591. };
  2592. static struct clk_branch gcc_camss_jpeg_axi_clk = {
  2593. .halt_reg = 0x57028,
  2594. .halt_check = BRANCH_HALT,
  2595. .clkr = {
  2596. .enable_reg = 0x57028,
  2597. .enable_mask = BIT(0),
  2598. .hw.init = &(struct clk_init_data) {
  2599. .name = "gcc_camss_jpeg_axi_clk",
  2600. .ops = &clk_branch2_ops,
  2601. }
  2602. }
  2603. };
  2604. static struct clk_branch gcc_camss_mclk0_clk = {
  2605. .halt_reg = 0x52018,
  2606. .halt_check = BRANCH_HALT,
  2607. .clkr = {
  2608. .enable_reg = 0x52018,
  2609. .enable_mask = BIT(0),
  2610. .hw.init = &(struct clk_init_data) {
  2611. .name = "gcc_camss_mclk0_clk",
  2612. .parent_hws = (const struct clk_hw*[]){
  2613. &mclk0_clk_src.clkr.hw,
  2614. },
  2615. .num_parents = 1,
  2616. .ops = &clk_branch2_ops,
  2617. .flags = CLK_SET_RATE_PARENT,
  2618. }
  2619. }
  2620. };
  2621. static struct clk_branch gcc_camss_mclk1_clk = {
  2622. .halt_reg = 0x53018,
  2623. .halt_check = BRANCH_HALT,
  2624. .clkr = {
  2625. .enable_reg = 0x53018,
  2626. .enable_mask = BIT(0),
  2627. .hw.init = &(struct clk_init_data) {
  2628. .name = "gcc_camss_mclk1_clk",
  2629. .parent_hws = (const struct clk_hw*[]){
  2630. &mclk1_clk_src.clkr.hw,
  2631. },
  2632. .num_parents = 1,
  2633. .ops = &clk_branch2_ops,
  2634. .flags = CLK_SET_RATE_PARENT,
  2635. }
  2636. }
  2637. };
  2638. static struct clk_branch gcc_camss_mclk2_clk = {
  2639. .halt_reg = 0x5c018,
  2640. .halt_check = BRANCH_HALT,
  2641. .clkr = {
  2642. .enable_reg = 0x5c018,
  2643. .enable_mask = BIT(0),
  2644. .hw.init = &(struct clk_init_data) {
  2645. .name = "gcc_camss_mclk2_clk",
  2646. .parent_hws = (const struct clk_hw*[]){
  2647. &mclk2_clk_src.clkr.hw,
  2648. },
  2649. .num_parents = 1,
  2650. .ops = &clk_branch2_ops,
  2651. .flags = CLK_SET_RATE_PARENT,
  2652. }
  2653. }
  2654. };
  2655. static struct clk_branch gcc_camss_mclk3_clk = {
  2656. .halt_reg = 0x5e018,
  2657. .halt_check = BRANCH_HALT,
  2658. .clkr = {
  2659. .enable_reg = 0x5e018,
  2660. .enable_mask = BIT(0),
  2661. .hw.init = &(struct clk_init_data) {
  2662. .name = "gcc_camss_mclk3_clk",
  2663. .parent_hws = (const struct clk_hw*[]){
  2664. &mclk3_clk_src.clkr.hw,
  2665. },
  2666. .num_parents = 1,
  2667. .ops = &clk_branch2_ops,
  2668. .flags = CLK_SET_RATE_PARENT,
  2669. }
  2670. }
  2671. };
  2672. static struct clk_branch gcc_camss_micro_ahb_clk = {
  2673. .halt_reg = 0x5600c,
  2674. .halt_check = BRANCH_HALT,
  2675. .clkr = {
  2676. .enable_reg = 0x5600c,
  2677. .enable_mask = BIT(0),
  2678. .hw.init = &(struct clk_init_data) {
  2679. .name = "gcc_camss_micro_ahb_clk",
  2680. .parent_hws = (const struct clk_hw*[]){
  2681. &camss_top_ahb_clk_src.clkr.hw,
  2682. },
  2683. .num_parents = 1,
  2684. .ops = &clk_branch2_ops,
  2685. .flags = CLK_SET_RATE_PARENT,
  2686. }
  2687. }
  2688. };
  2689. static struct clk_branch gcc_camss_top_ahb_clk = {
  2690. .halt_reg = 0x5a014,
  2691. .halt_check = BRANCH_HALT,
  2692. .clkr = {
  2693. .enable_reg = 0x5a014,
  2694. .enable_mask = BIT(0),
  2695. .hw.init = &(struct clk_init_data) {
  2696. .name = "gcc_camss_top_ahb_clk",
  2697. .parent_hws = (const struct clk_hw*[]){
  2698. &camss_top_ahb_clk_src.clkr.hw,
  2699. },
  2700. .num_parents = 1,
  2701. .ops = &clk_branch2_ops,
  2702. .flags = CLK_SET_RATE_PARENT,
  2703. }
  2704. }
  2705. };
  2706. static struct clk_branch gcc_camss_vfe0_ahb_clk = {
  2707. .halt_reg = 0x58044,
  2708. .halt_check = BRANCH_HALT,
  2709. .clkr = {
  2710. .enable_reg = 0x58044,
  2711. .enable_mask = BIT(0),
  2712. .hw.init = &(struct clk_init_data) {
  2713. .name = "gcc_camss_vfe0_ahb_clk",
  2714. .parent_hws = (const struct clk_hw*[]){
  2715. &camss_top_ahb_clk_src.clkr.hw,
  2716. },
  2717. .num_parents = 1,
  2718. .ops = &clk_branch2_ops,
  2719. .flags = CLK_SET_RATE_PARENT,
  2720. }
  2721. }
  2722. };
  2723. static struct clk_branch gcc_camss_vfe0_axi_clk = {
  2724. .halt_reg = 0x58048,
  2725. .halt_check = BRANCH_HALT,
  2726. .clkr = {
  2727. .enable_reg = 0x58048,
  2728. .enable_mask = BIT(0),
  2729. .hw.init = &(struct clk_init_data) {
  2730. .name = "gcc_camss_vfe0_axi_clk",
  2731. .ops = &clk_branch2_ops,
  2732. }
  2733. }
  2734. };
  2735. static struct clk_branch gcc_camss_vfe0_clk = {
  2736. .halt_reg = 0x58038,
  2737. .halt_check = BRANCH_HALT,
  2738. .clkr = {
  2739. .enable_reg = 0x58038,
  2740. .enable_mask = BIT(0),
  2741. .hw.init = &(struct clk_init_data) {
  2742. .name = "gcc_camss_vfe0_clk",
  2743. .parent_hws = (const struct clk_hw*[]){
  2744. &vfe0_clk_src.clkr.hw,
  2745. },
  2746. .num_parents = 1,
  2747. .ops = &clk_branch2_ops,
  2748. .flags = CLK_SET_RATE_PARENT,
  2749. }
  2750. }
  2751. };
  2752. static struct clk_branch gcc_camss_vfe1_ahb_clk = {
  2753. .halt_reg = 0x58060,
  2754. .halt_check = BRANCH_HALT,
  2755. .clkr = {
  2756. .enable_reg = 0x58060,
  2757. .enable_mask = BIT(0),
  2758. .hw.init = &(struct clk_init_data) {
  2759. .name = "gcc_camss_vfe1_ahb_clk",
  2760. .parent_hws = (const struct clk_hw*[]){
  2761. &camss_top_ahb_clk_src.clkr.hw,
  2762. },
  2763. .num_parents = 1,
  2764. .ops = &clk_branch2_ops,
  2765. .flags = CLK_SET_RATE_PARENT,
  2766. }
  2767. }
  2768. };
  2769. static struct clk_branch gcc_camss_vfe1_axi_clk = {
  2770. .halt_reg = 0x58068,
  2771. .halt_check = BRANCH_HALT,
  2772. .clkr = {
  2773. .enable_reg = 0x58068,
  2774. .enable_mask = BIT(0),
  2775. .hw.init = &(struct clk_init_data) {
  2776. .name = "gcc_camss_vfe1_axi_clk",
  2777. .ops = &clk_branch2_ops,
  2778. }
  2779. }
  2780. };
  2781. static struct clk_branch gcc_camss_vfe1_clk = {
  2782. .halt_reg = 0x5805c,
  2783. .halt_check = BRANCH_HALT,
  2784. .clkr = {
  2785. .enable_reg = 0x5805c,
  2786. .enable_mask = BIT(0),
  2787. .hw.init = &(struct clk_init_data) {
  2788. .name = "gcc_camss_vfe1_clk",
  2789. .parent_hws = (const struct clk_hw*[]){
  2790. &vfe1_clk_src.clkr.hw,
  2791. },
  2792. .num_parents = 1,
  2793. .ops = &clk_branch2_ops,
  2794. .flags = CLK_SET_RATE_PARENT,
  2795. }
  2796. }
  2797. };
  2798. static struct clk_branch gcc_cpp_tbu_clk = {
  2799. .halt_reg = 0x12040,
  2800. .halt_check = BRANCH_HALT_VOTED,
  2801. .clkr = {
  2802. .enable_reg = 0x4500c,
  2803. .enable_mask = BIT(14),
  2804. .hw.init = &(struct clk_init_data) {
  2805. .name = "gcc_cpp_tbu_clk",
  2806. .ops = &clk_branch2_ops,
  2807. }
  2808. }
  2809. };
  2810. static struct clk_branch gcc_crypto_ahb_clk = {
  2811. .halt_reg = 0x16024,
  2812. .halt_check = BRANCH_HALT_VOTED,
  2813. .clkr = {
  2814. .enable_reg = 0x45004,
  2815. .enable_mask = BIT(0),
  2816. .hw.init = &(struct clk_init_data) {
  2817. .name = "gcc_crypto_ahb_clk",
  2818. .ops = &clk_branch2_ops,
  2819. }
  2820. }
  2821. };
  2822. static struct clk_branch gcc_crypto_axi_clk = {
  2823. .halt_reg = 0x16020,
  2824. .halt_check = BRANCH_HALT_VOTED,
  2825. .clkr = {
  2826. .enable_reg = 0x45004,
  2827. .enable_mask = BIT(1),
  2828. .hw.init = &(struct clk_init_data) {
  2829. .name = "gcc_crypto_axi_clk",
  2830. .ops = &clk_branch2_ops,
  2831. }
  2832. }
  2833. };
  2834. static struct clk_branch gcc_crypto_clk = {
  2835. .halt_reg = 0x1601c,
  2836. .halt_check = BRANCH_HALT_VOTED,
  2837. .clkr = {
  2838. .enable_reg = 0x45004,
  2839. .enable_mask = BIT(2),
  2840. .hw.init = &(struct clk_init_data) {
  2841. .name = "gcc_crypto_clk",
  2842. .parent_hws = (const struct clk_hw*[]){
  2843. &crypto_clk_src.clkr.hw,
  2844. },
  2845. .num_parents = 1,
  2846. .ops = &clk_branch2_ops,
  2847. .flags = CLK_SET_RATE_PARENT,
  2848. }
  2849. }
  2850. };
  2851. static struct clk_branch gcc_dcc_clk = {
  2852. .halt_reg = 0x77004,
  2853. .halt_check = BRANCH_HALT,
  2854. .clkr = {
  2855. .enable_reg = 0x77004,
  2856. .enable_mask = BIT(0),
  2857. .hw.init = &(struct clk_init_data) {
  2858. .name = "gcc_dcc_clk",
  2859. .ops = &clk_branch2_ops,
  2860. }
  2861. }
  2862. };
  2863. static struct clk_branch gcc_gp1_clk = {
  2864. .halt_reg = 0x08000,
  2865. .halt_check = BRANCH_HALT,
  2866. .clkr = {
  2867. .enable_reg = 0x08000,
  2868. .enable_mask = BIT(0),
  2869. .hw.init = &(struct clk_init_data) {
  2870. .name = "gcc_gp1_clk",
  2871. .parent_hws = (const struct clk_hw*[]){
  2872. &gp1_clk_src.clkr.hw,
  2873. },
  2874. .num_parents = 1,
  2875. .ops = &clk_branch2_ops,
  2876. .flags = CLK_SET_RATE_PARENT,
  2877. }
  2878. }
  2879. };
  2880. static struct clk_branch gcc_gp2_clk = {
  2881. .halt_reg = 0x09000,
  2882. .halt_check = BRANCH_HALT,
  2883. .clkr = {
  2884. .enable_reg = 0x09000,
  2885. .enable_mask = BIT(0),
  2886. .hw.init = &(struct clk_init_data) {
  2887. .name = "gcc_gp2_clk",
  2888. .parent_hws = (const struct clk_hw*[]){
  2889. &gp2_clk_src.clkr.hw,
  2890. },
  2891. .num_parents = 1,
  2892. .ops = &clk_branch2_ops,
  2893. .flags = CLK_SET_RATE_PARENT,
  2894. }
  2895. }
  2896. };
  2897. static struct clk_branch gcc_gp3_clk = {
  2898. .halt_reg = 0x0a000,
  2899. .halt_check = BRANCH_HALT,
  2900. .clkr = {
  2901. .enable_reg = 0x0a000,
  2902. .enable_mask = BIT(0),
  2903. .hw.init = &(struct clk_init_data) {
  2904. .name = "gcc_gp3_clk",
  2905. .parent_hws = (const struct clk_hw*[]){
  2906. &gp3_clk_src.clkr.hw,
  2907. },
  2908. .num_parents = 1,
  2909. .ops = &clk_branch2_ops,
  2910. .flags = CLK_SET_RATE_PARENT,
  2911. }
  2912. }
  2913. };
  2914. static struct clk_branch gcc_jpeg_tbu_clk = {
  2915. .halt_reg = 0x12034,
  2916. .halt_check = BRANCH_HALT_VOTED,
  2917. .clkr = {
  2918. .enable_reg = 0x4500c,
  2919. .enable_mask = BIT(10),
  2920. .hw.init = &(struct clk_init_data) {
  2921. .name = "gcc_jpeg_tbu_clk",
  2922. .ops = &clk_branch2_ops,
  2923. }
  2924. }
  2925. };
  2926. static struct clk_branch gcc_mdp_tbu_clk = {
  2927. .halt_reg = 0x1201c,
  2928. .halt_check = BRANCH_HALT_VOTED,
  2929. .clkr = {
  2930. .enable_reg = 0x4500c,
  2931. .enable_mask = BIT(4),
  2932. .hw.init = &(struct clk_init_data) {
  2933. .name = "gcc_mdp_tbu_clk",
  2934. .ops = &clk_branch2_ops,
  2935. }
  2936. }
  2937. };
  2938. static struct clk_branch gcc_mdss_ahb_clk = {
  2939. .halt_reg = 0x4d07c,
  2940. .halt_check = BRANCH_HALT,
  2941. .clkr = {
  2942. .enable_reg = 0x4d07c,
  2943. .enable_mask = BIT(0),
  2944. .hw.init = &(struct clk_init_data) {
  2945. .name = "gcc_mdss_ahb_clk",
  2946. .ops = &clk_branch2_ops,
  2947. }
  2948. }
  2949. };
  2950. static struct clk_branch gcc_mdss_axi_clk = {
  2951. .halt_reg = 0x4d080,
  2952. .halt_check = BRANCH_HALT,
  2953. .clkr = {
  2954. .enable_reg = 0x4d080,
  2955. .enable_mask = BIT(0),
  2956. .hw.init = &(struct clk_init_data) {
  2957. .name = "gcc_mdss_axi_clk",
  2958. .ops = &clk_branch2_ops,
  2959. }
  2960. }
  2961. };
  2962. static struct clk_branch gcc_mdss_byte0_clk = {
  2963. .halt_reg = 0x4d094,
  2964. .halt_check = BRANCH_HALT,
  2965. .clkr = {
  2966. .enable_reg = 0x4d094,
  2967. .enable_mask = BIT(0),
  2968. .hw.init = &(struct clk_init_data) {
  2969. .name = "gcc_mdss_byte0_clk",
  2970. .parent_hws = (const struct clk_hw*[]){
  2971. &byte0_clk_src.clkr.hw,
  2972. },
  2973. .num_parents = 1,
  2974. .ops = &clk_branch2_ops,
  2975. .flags = CLK_SET_RATE_PARENT,
  2976. }
  2977. }
  2978. };
  2979. static struct clk_branch gcc_mdss_byte1_clk = {
  2980. .halt_reg = 0x4d0a0,
  2981. .halt_check = BRANCH_HALT,
  2982. .clkr = {
  2983. .enable_reg = 0x4d0a0,
  2984. .enable_mask = BIT(0),
  2985. .hw.init = &(struct clk_init_data) {
  2986. .name = "gcc_mdss_byte1_clk",
  2987. .parent_hws = (const struct clk_hw*[]){
  2988. &byte1_clk_src.clkr.hw,
  2989. },
  2990. .num_parents = 1,
  2991. .ops = &clk_branch2_ops,
  2992. .flags = CLK_SET_RATE_PARENT,
  2993. }
  2994. }
  2995. };
  2996. static struct clk_branch gcc_mdss_esc0_clk = {
  2997. .halt_reg = 0x4d098,
  2998. .halt_check = BRANCH_HALT,
  2999. .clkr = {
  3000. .enable_reg = 0x4d098,
  3001. .enable_mask = BIT(0),
  3002. .hw.init = &(struct clk_init_data) {
  3003. .name = "gcc_mdss_esc0_clk",
  3004. .parent_hws = (const struct clk_hw*[]){
  3005. &esc0_clk_src.clkr.hw,
  3006. },
  3007. .num_parents = 1,
  3008. .ops = &clk_branch2_ops,
  3009. .flags = CLK_SET_RATE_PARENT,
  3010. }
  3011. }
  3012. };
  3013. static struct clk_branch gcc_mdss_esc1_clk = {
  3014. .halt_reg = 0x4d09c,
  3015. .halt_check = BRANCH_HALT,
  3016. .clkr = {
  3017. .enable_reg = 0x4d09c,
  3018. .enable_mask = BIT(0),
  3019. .hw.init = &(struct clk_init_data) {
  3020. .name = "gcc_mdss_esc1_clk",
  3021. .parent_hws = (const struct clk_hw*[]){
  3022. &esc1_clk_src.clkr.hw,
  3023. },
  3024. .num_parents = 1,
  3025. .ops = &clk_branch2_ops,
  3026. .flags = CLK_SET_RATE_PARENT,
  3027. }
  3028. }
  3029. };
  3030. static struct clk_branch gcc_mdss_mdp_clk = {
  3031. .halt_reg = 0x4d088,
  3032. .halt_check = BRANCH_HALT,
  3033. .clkr = {
  3034. .enable_reg = 0x4d088,
  3035. .enable_mask = BIT(0),
  3036. .hw.init = &(struct clk_init_data) {
  3037. .name = "gcc_mdss_mdp_clk",
  3038. .parent_hws = (const struct clk_hw*[]){
  3039. &mdp_clk_src.clkr.hw,
  3040. },
  3041. .num_parents = 1,
  3042. .ops = &clk_branch2_ops,
  3043. .flags = CLK_SET_RATE_PARENT,
  3044. }
  3045. }
  3046. };
  3047. static struct clk_branch gcc_mdss_pclk0_clk = {
  3048. .halt_reg = 0x4d084,
  3049. .halt_check = BRANCH_HALT,
  3050. .clkr = {
  3051. .enable_reg = 0x4d084,
  3052. .enable_mask = BIT(0),
  3053. .hw.init = &(struct clk_init_data) {
  3054. .name = "gcc_mdss_pclk0_clk",
  3055. .parent_hws = (const struct clk_hw*[]){
  3056. &pclk0_clk_src.clkr.hw,
  3057. },
  3058. .num_parents = 1,
  3059. .ops = &clk_branch2_ops,
  3060. .flags = CLK_SET_RATE_PARENT,
  3061. }
  3062. }
  3063. };
  3064. static struct clk_branch gcc_mdss_pclk1_clk = {
  3065. .halt_reg = 0x4d0a4,
  3066. .halt_check = BRANCH_HALT,
  3067. .clkr = {
  3068. .enable_reg = 0x4d0a4,
  3069. .enable_mask = BIT(0),
  3070. .hw.init = &(struct clk_init_data) {
  3071. .name = "gcc_mdss_pclk1_clk",
  3072. .parent_hws = (const struct clk_hw*[]){
  3073. &pclk1_clk_src.clkr.hw,
  3074. },
  3075. .num_parents = 1,
  3076. .ops = &clk_branch2_ops,
  3077. .flags = CLK_SET_RATE_PARENT,
  3078. }
  3079. }
  3080. };
  3081. static struct clk_branch gcc_mdss_vsync_clk = {
  3082. .halt_reg = 0x4d090,
  3083. .halt_check = BRANCH_HALT,
  3084. .clkr = {
  3085. .enable_reg = 0x4d090,
  3086. .enable_mask = BIT(0),
  3087. .hw.init = &(struct clk_init_data) {
  3088. .name = "gcc_mdss_vsync_clk",
  3089. .parent_hws = (const struct clk_hw*[]){
  3090. &vsync_clk_src.clkr.hw,
  3091. },
  3092. .num_parents = 1,
  3093. .ops = &clk_branch2_ops,
  3094. .flags = CLK_SET_RATE_PARENT,
  3095. }
  3096. }
  3097. };
  3098. static struct clk_branch gcc_mss_cfg_ahb_clk = {
  3099. .halt_reg = 0x49000,
  3100. .halt_check = BRANCH_HALT,
  3101. .clkr = {
  3102. .enable_reg = 0x49000,
  3103. .enable_mask = BIT(0),
  3104. .hw.init = &(struct clk_init_data) {
  3105. .name = "gcc_mss_cfg_ahb_clk",
  3106. .ops = &clk_branch2_ops,
  3107. }
  3108. }
  3109. };
  3110. static struct clk_branch gcc_mss_q6_bimc_axi_clk = {
  3111. .halt_reg = 0x49004,
  3112. .halt_check = BRANCH_HALT,
  3113. .clkr = {
  3114. .enable_reg = 0x49004,
  3115. .enable_mask = BIT(0),
  3116. .hw.init = &(struct clk_init_data) {
  3117. .name = "gcc_mss_q6_bimc_axi_clk",
  3118. .ops = &clk_branch2_ops,
  3119. }
  3120. }
  3121. };
  3122. static struct clk_branch gcc_oxili_ahb_clk = {
  3123. .halt_reg = 0x59028,
  3124. .halt_check = BRANCH_HALT,
  3125. .clkr = {
  3126. .enable_reg = 0x59028,
  3127. .enable_mask = BIT(0),
  3128. .hw.init = &(struct clk_init_data) {
  3129. .name = "gcc_oxili_ahb_clk",
  3130. .ops = &clk_branch2_ops,
  3131. }
  3132. }
  3133. };
  3134. static struct clk_branch gcc_oxili_aon_clk = {
  3135. .halt_reg = 0x59044,
  3136. .halt_check = BRANCH_HALT,
  3137. .clkr = {
  3138. .enable_reg = 0x59044,
  3139. .enable_mask = BIT(0),
  3140. .hw.init = &(struct clk_init_data) {
  3141. .name = "gcc_oxili_aon_clk",
  3142. .parent_hws = (const struct clk_hw*[]){
  3143. &gfx3d_clk_src.clkr.hw,
  3144. },
  3145. .num_parents = 1,
  3146. .ops = &clk_branch2_ops,
  3147. }
  3148. }
  3149. };
  3150. static struct clk_branch gcc_oxili_gfx3d_clk = {
  3151. .halt_reg = 0x59020,
  3152. .halt_check = BRANCH_HALT,
  3153. .clkr = {
  3154. .enable_reg = 0x59020,
  3155. .enable_mask = BIT(0),
  3156. .hw.init = &(struct clk_init_data) {
  3157. .name = "gcc_oxili_gfx3d_clk",
  3158. .parent_hws = (const struct clk_hw*[]){
  3159. &gfx3d_clk_src.clkr.hw,
  3160. },
  3161. .num_parents = 1,
  3162. .ops = &clk_branch2_ops,
  3163. .flags = CLK_SET_RATE_PARENT,
  3164. }
  3165. }
  3166. };
  3167. static struct clk_branch gcc_oxili_timer_clk = {
  3168. .halt_reg = 0x59040,
  3169. .halt_check = BRANCH_HALT,
  3170. .clkr = {
  3171. .enable_reg = 0x59040,
  3172. .enable_mask = BIT(0),
  3173. .hw.init = &(struct clk_init_data) {
  3174. .name = "gcc_oxili_timer_clk",
  3175. .ops = &clk_branch2_ops,
  3176. }
  3177. }
  3178. };
  3179. static struct clk_branch gcc_pcnoc_usb3_axi_clk = {
  3180. .halt_reg = 0x3f038,
  3181. .halt_check = BRANCH_HALT,
  3182. .clkr = {
  3183. .enable_reg = 0x3f038,
  3184. .enable_mask = BIT(0),
  3185. .hw.init = &(struct clk_init_data) {
  3186. .name = "gcc_pcnoc_usb3_axi_clk",
  3187. .parent_hws = (const struct clk_hw*[]){
  3188. &usb30_master_clk_src.clkr.hw,
  3189. },
  3190. .num_parents = 1,
  3191. .ops = &clk_branch2_ops,
  3192. .flags = CLK_SET_RATE_PARENT,
  3193. }
  3194. }
  3195. };
  3196. static struct clk_branch gcc_pdm2_clk = {
  3197. .halt_reg = 0x4400c,
  3198. .halt_check = BRANCH_HALT,
  3199. .clkr = {
  3200. .enable_reg = 0x4400c,
  3201. .enable_mask = BIT(0),
  3202. .hw.init = &(struct clk_init_data) {
  3203. .name = "gcc_pdm2_clk",
  3204. .parent_hws = (const struct clk_hw*[]){
  3205. &pdm2_clk_src.clkr.hw,
  3206. },
  3207. .num_parents = 1,
  3208. .ops = &clk_branch2_ops,
  3209. .flags = CLK_SET_RATE_PARENT,
  3210. }
  3211. }
  3212. };
  3213. static struct clk_branch gcc_pdm_ahb_clk = {
  3214. .halt_reg = 0x44004,
  3215. .halt_check = BRANCH_HALT,
  3216. .clkr = {
  3217. .enable_reg = 0x44004,
  3218. .enable_mask = BIT(0),
  3219. .hw.init = &(struct clk_init_data) {
  3220. .name = "gcc_pdm_ahb_clk",
  3221. .ops = &clk_branch2_ops,
  3222. }
  3223. }
  3224. };
  3225. static struct clk_branch gcc_prng_ahb_clk = {
  3226. .halt_reg = 0x13004,
  3227. .halt_check = BRANCH_HALT_VOTED,
  3228. .clkr = {
  3229. .enable_reg = 0x45004,
  3230. .enable_mask = BIT(8),
  3231. .hw.init = &(struct clk_init_data) {
  3232. .name = "gcc_prng_ahb_clk",
  3233. .ops = &clk_branch2_ops,
  3234. }
  3235. }
  3236. };
  3237. static struct clk_branch gcc_qdss_dap_clk = {
  3238. .halt_reg = 0x29084,
  3239. .halt_check = BRANCH_HALT_VOTED,
  3240. .clkr = {
  3241. .enable_reg = 0x45004,
  3242. .enable_mask = BIT(11),
  3243. .hw.init = &(struct clk_init_data) {
  3244. .name = "gcc_qdss_dap_clk",
  3245. .ops = &clk_branch2_ops,
  3246. }
  3247. }
  3248. };
  3249. static struct clk_branch gcc_qusb_ref_clk = {
  3250. .halt_reg = 0,
  3251. .halt_check = BRANCH_HALT_SKIP,
  3252. .clkr = {
  3253. .enable_reg = 0x41030,
  3254. .enable_mask = BIT(0),
  3255. .hw.init = &(struct clk_init_data) {
  3256. .name = "gcc_qusb_ref_clk",
  3257. .ops = &clk_branch2_ops,
  3258. }
  3259. }
  3260. };
  3261. static struct clk_branch gcc_rbcpr_gfx_clk = {
  3262. .halt_reg = 0x3a004,
  3263. .halt_check = BRANCH_HALT,
  3264. .clkr = {
  3265. .enable_reg = 0x3a004,
  3266. .enable_mask = BIT(0),
  3267. .hw.init = &(struct clk_init_data) {
  3268. .name = "gcc_rbcpr_gfx_clk",
  3269. .parent_hws = (const struct clk_hw*[]){
  3270. &rbcpr_gfx_clk_src.clkr.hw,
  3271. },
  3272. .num_parents = 1,
  3273. .ops = &clk_branch2_ops,
  3274. .flags = CLK_SET_RATE_PARENT,
  3275. }
  3276. }
  3277. };
  3278. static struct clk_branch gcc_sdcc1_ice_core_clk = {
  3279. .halt_reg = 0x5d014,
  3280. .halt_check = BRANCH_HALT,
  3281. .clkr = {
  3282. .enable_reg = 0x5d014,
  3283. .enable_mask = BIT(0),
  3284. .hw.init = &(struct clk_init_data) {
  3285. .name = "gcc_sdcc1_ice_core_clk",
  3286. .parent_hws = (const struct clk_hw*[]){
  3287. &sdcc1_ice_core_clk_src.clkr.hw,
  3288. },
  3289. .num_parents = 1,
  3290. .ops = &clk_branch2_ops,
  3291. .flags = CLK_SET_RATE_PARENT,
  3292. }
  3293. }
  3294. };
  3295. static struct clk_branch gcc_sdcc1_ahb_clk = {
  3296. .halt_reg = 0x4201c,
  3297. .halt_check = BRANCH_HALT,
  3298. .clkr = {
  3299. .enable_reg = 0x4201c,
  3300. .enable_mask = BIT(0),
  3301. .hw.init = &(struct clk_init_data) {
  3302. .name = "gcc_sdcc1_ahb_clk",
  3303. .ops = &clk_branch2_ops,
  3304. }
  3305. }
  3306. };
  3307. static struct clk_branch gcc_sdcc2_ahb_clk = {
  3308. .halt_reg = 0x4301c,
  3309. .halt_check = BRANCH_HALT,
  3310. .clkr = {
  3311. .enable_reg = 0x4301c,
  3312. .enable_mask = BIT(0),
  3313. .hw.init = &(struct clk_init_data) {
  3314. .name = "gcc_sdcc2_ahb_clk",
  3315. .ops = &clk_branch2_ops,
  3316. }
  3317. }
  3318. };
  3319. static struct clk_branch gcc_sdcc1_apps_clk = {
  3320. .halt_reg = 0x42018,
  3321. .halt_check = BRANCH_HALT,
  3322. .clkr = {
  3323. .enable_reg = 0x42018,
  3324. .enable_mask = BIT(0),
  3325. .hw.init = &(struct clk_init_data) {
  3326. .name = "gcc_sdcc1_apps_clk",
  3327. .parent_hws = (const struct clk_hw*[]){
  3328. &sdcc1_apps_clk_src.clkr.hw,
  3329. },
  3330. .num_parents = 1,
  3331. .ops = &clk_branch2_ops,
  3332. .flags = CLK_SET_RATE_PARENT,
  3333. }
  3334. }
  3335. };
  3336. static struct clk_branch gcc_sdcc2_apps_clk = {
  3337. .halt_reg = 0x43018,
  3338. .halt_check = BRANCH_HALT,
  3339. .clkr = {
  3340. .enable_reg = 0x43018,
  3341. .enable_mask = BIT(0),
  3342. .hw.init = &(struct clk_init_data) {
  3343. .name = "gcc_sdcc2_apps_clk",
  3344. .parent_hws = (const struct clk_hw*[]){
  3345. &sdcc2_apps_clk_src.clkr.hw,
  3346. },
  3347. .num_parents = 1,
  3348. .ops = &clk_branch2_ops,
  3349. .flags = CLK_SET_RATE_PARENT,
  3350. }
  3351. }
  3352. };
  3353. static struct clk_branch gcc_smmu_cfg_clk = {
  3354. .halt_reg = 0x12038,
  3355. .halt_check = BRANCH_HALT_VOTED,
  3356. .clkr = {
  3357. .enable_reg = 0x4500c,
  3358. .enable_mask = BIT(12),
  3359. .hw.init = &(struct clk_init_data) {
  3360. .name = "gcc_smmu_cfg_clk",
  3361. .ops = &clk_branch2_ops,
  3362. }
  3363. }
  3364. };
  3365. static struct clk_branch gcc_usb30_master_clk = {
  3366. .halt_reg = 0x3f000,
  3367. .halt_check = BRANCH_HALT,
  3368. .clkr = {
  3369. .enable_reg = 0x3f000,
  3370. .enable_mask = BIT(0),
  3371. .hw.init = &(struct clk_init_data) {
  3372. .name = "gcc_usb30_master_clk",
  3373. .parent_hws = (const struct clk_hw*[]){
  3374. &usb30_master_clk_src.clkr.hw,
  3375. },
  3376. .num_parents = 1,
  3377. .ops = &clk_branch2_ops,
  3378. .flags = CLK_SET_RATE_PARENT,
  3379. }
  3380. }
  3381. };
  3382. static struct clk_branch gcc_usb30_mock_utmi_clk = {
  3383. .halt_reg = 0x3f008,
  3384. .halt_check = BRANCH_HALT,
  3385. .clkr = {
  3386. .enable_reg = 0x3f008,
  3387. .enable_mask = BIT(0),
  3388. .hw.init = &(struct clk_init_data) {
  3389. .name = "gcc_usb30_mock_utmi_clk",
  3390. .parent_hws = (const struct clk_hw*[]){
  3391. &usb30_mock_utmi_clk_src.clkr.hw,
  3392. },
  3393. .num_parents = 1,
  3394. .ops = &clk_branch2_ops,
  3395. .flags = CLK_SET_RATE_PARENT,
  3396. }
  3397. }
  3398. };
  3399. static struct clk_branch gcc_usb30_sleep_clk = {
  3400. .halt_reg = 0x3f004,
  3401. .halt_check = BRANCH_HALT,
  3402. .clkr = {
  3403. .enable_reg = 0x3f004,
  3404. .enable_mask = BIT(0),
  3405. .hw.init = &(struct clk_init_data) {
  3406. .name = "gcc_usb30_sleep_clk",
  3407. .ops = &clk_branch2_ops,
  3408. }
  3409. }
  3410. };
  3411. static struct clk_branch gcc_usb3_aux_clk = {
  3412. .halt_reg = 0x3f044,
  3413. .halt_check = BRANCH_HALT,
  3414. .clkr = {
  3415. .enable_reg = 0x3f044,
  3416. .enable_mask = BIT(0),
  3417. .hw.init = &(struct clk_init_data) {
  3418. .name = "gcc_usb3_aux_clk",
  3419. .parent_hws = (const struct clk_hw*[]){
  3420. &usb3_aux_clk_src.clkr.hw,
  3421. },
  3422. .num_parents = 1,
  3423. .ops = &clk_branch2_ops,
  3424. .flags = CLK_SET_RATE_PARENT,
  3425. }
  3426. }
  3427. };
  3428. static struct clk_branch gcc_usb3_pipe_clk = {
  3429. .halt_reg = 0,
  3430. .halt_check = BRANCH_HALT_DELAY,
  3431. .clkr = {
  3432. .enable_reg = 0x3f040,
  3433. .enable_mask = BIT(0),
  3434. .hw.init = &(struct clk_init_data) {
  3435. .name = "gcc_usb3_pipe_clk",
  3436. .ops = &clk_branch2_ops,
  3437. }
  3438. }
  3439. };
  3440. static struct clk_branch gcc_usb_phy_cfg_ahb_clk = {
  3441. .halt_reg = 0x3f080,
  3442. .halt_check = BRANCH_VOTED,
  3443. .clkr = {
  3444. .enable_reg = 0x3f080,
  3445. .enable_mask = BIT(0),
  3446. .hw.init = &(struct clk_init_data) {
  3447. .name = "gcc_usb_phy_cfg_ahb_clk",
  3448. .ops = &clk_branch2_ops,
  3449. }
  3450. }
  3451. };
  3452. static struct clk_branch gcc_usb_ss_ref_clk = {
  3453. .halt_reg = 0,
  3454. .halt_check = BRANCH_HALT_SKIP,
  3455. .clkr = {
  3456. .enable_reg = 0x3f07c,
  3457. .enable_mask = BIT(0),
  3458. .hw.init = &(struct clk_init_data) {
  3459. .name = "gcc_usb_ss_ref_clk",
  3460. .ops = &clk_branch2_ops,
  3461. }
  3462. }
  3463. };
  3464. static struct clk_branch gcc_venus0_ahb_clk = {
  3465. .halt_reg = 0x4c020,
  3466. .halt_check = BRANCH_HALT,
  3467. .clkr = {
  3468. .enable_reg = 0x4c020,
  3469. .enable_mask = BIT(0),
  3470. .hw.init = &(struct clk_init_data) {
  3471. .name = "gcc_venus0_ahb_clk",
  3472. .ops = &clk_branch2_ops,
  3473. }
  3474. }
  3475. };
  3476. static struct clk_branch gcc_venus0_axi_clk = {
  3477. .halt_reg = 0x4c024,
  3478. .halt_check = BRANCH_HALT,
  3479. .clkr = {
  3480. .enable_reg = 0x4c024,
  3481. .enable_mask = BIT(0),
  3482. .hw.init = &(struct clk_init_data) {
  3483. .name = "gcc_venus0_axi_clk",
  3484. .ops = &clk_branch2_ops,
  3485. }
  3486. }
  3487. };
  3488. static struct clk_branch gcc_venus0_core0_vcodec0_clk = {
  3489. .halt_reg = 0x4c02c,
  3490. .halt_check = BRANCH_HALT,
  3491. .clkr = {
  3492. .enable_reg = 0x4c02c,
  3493. .enable_mask = BIT(0),
  3494. .hw.init = &(struct clk_init_data) {
  3495. .name = "gcc_venus0_core0_vcodec0_clk",
  3496. .parent_hws = (const struct clk_hw*[]){
  3497. &vcodec0_clk_src.clkr.hw,
  3498. },
  3499. .num_parents = 1,
  3500. .ops = &clk_branch2_ops,
  3501. .flags = CLK_SET_RATE_PARENT,
  3502. }
  3503. }
  3504. };
  3505. static struct clk_branch gcc_venus0_vcodec0_clk = {
  3506. .halt_reg = 0x4c01c,
  3507. .halt_check = BRANCH_HALT,
  3508. .clkr = {
  3509. .enable_reg = 0x4c01c,
  3510. .enable_mask = BIT(0),
  3511. .hw.init = &(struct clk_init_data) {
  3512. .name = "gcc_venus0_vcodec0_clk",
  3513. .parent_hws = (const struct clk_hw*[]){
  3514. &vcodec0_clk_src.clkr.hw,
  3515. },
  3516. .num_parents = 1,
  3517. .ops = &clk_branch2_ops,
  3518. .flags = CLK_SET_RATE_PARENT,
  3519. }
  3520. }
  3521. };
  3522. static struct clk_branch gcc_venus_tbu_clk = {
  3523. .halt_reg = 0x12014,
  3524. .halt_check = BRANCH_HALT_VOTED,
  3525. .clkr = {
  3526. .enable_reg = 0x4500c,
  3527. .enable_mask = BIT(5),
  3528. .hw.init = &(struct clk_init_data) {
  3529. .name = "gcc_venus_tbu_clk",
  3530. .ops = &clk_branch2_ops,
  3531. }
  3532. }
  3533. };
  3534. static struct clk_branch gcc_vfe1_tbu_clk = {
  3535. .halt_reg = 0x12090,
  3536. .halt_check = BRANCH_HALT_VOTED,
  3537. .clkr = {
  3538. .enable_reg = 0x4500c,
  3539. .enable_mask = BIT(17),
  3540. .hw.init = &(struct clk_init_data) {
  3541. .name = "gcc_vfe1_tbu_clk",
  3542. .ops = &clk_branch2_ops,
  3543. }
  3544. }
  3545. };
  3546. static struct clk_branch gcc_vfe_tbu_clk = {
  3547. .halt_reg = 0x1203c,
  3548. .halt_check = BRANCH_HALT_VOTED,
  3549. .clkr = {
  3550. .enable_reg = 0x4500c,
  3551. .enable_mask = BIT(9),
  3552. .hw.init = &(struct clk_init_data) {
  3553. .name = "gcc_vfe_tbu_clk",
  3554. .ops = &clk_branch2_ops,
  3555. }
  3556. }
  3557. };
  3558. static struct gdsc usb30_gdsc = {
  3559. .gdscr = 0x3f078,
  3560. .pd = {
  3561. .name = "usb30_gdsc",
  3562. },
  3563. .pwrsts = PWRSTS_OFF_ON,
  3564. /*
  3565. * FIXME: dwc3 usb gadget cannot resume after GDSC power off
  3566. * dwc3 7000000.dwc3: failed to enable ep0out
  3567. */
  3568. .flags = ALWAYS_ON,
  3569. };
  3570. static struct gdsc venus_gdsc = {
  3571. .gdscr = 0x4c018,
  3572. .cxcs = (unsigned int []){ 0x4c024, 0x4c01c },
  3573. .cxc_count = 2,
  3574. .pd = {
  3575. .name = "venus_gdsc",
  3576. },
  3577. .pwrsts = PWRSTS_OFF_ON,
  3578. };
  3579. static struct gdsc venus_core0_gdsc = {
  3580. .gdscr = 0x4c028,
  3581. .cxcs = (unsigned int []){ 0x4c02c },
  3582. .cxc_count = 1,
  3583. .pd = {
  3584. .name = "venus_core0",
  3585. },
  3586. .flags = HW_CTRL,
  3587. .pwrsts = PWRSTS_OFF_ON,
  3588. };
  3589. static struct gdsc mdss_gdsc = {
  3590. .gdscr = 0x4d078,
  3591. .cxcs = (unsigned int []){ 0x4d080, 0x4d088 },
  3592. .cxc_count = 2,
  3593. .pd = {
  3594. .name = "mdss_gdsc",
  3595. },
  3596. .pwrsts = PWRSTS_OFF_ON,
  3597. };
  3598. static struct gdsc jpeg_gdsc = {
  3599. .gdscr = 0x5701c,
  3600. .cxcs = (unsigned int []){ 0x57020, 0x57028 },
  3601. .cxc_count = 2,
  3602. .pd = {
  3603. .name = "jpeg_gdsc",
  3604. },
  3605. .pwrsts = PWRSTS_OFF_ON,
  3606. };
  3607. static struct gdsc vfe0_gdsc = {
  3608. .gdscr = 0x58034,
  3609. .cxcs = (unsigned int []){ 0x58038, 0x58048, 0x5600c, 0x58050 },
  3610. .cxc_count = 4,
  3611. .pd = {
  3612. .name = "vfe0_gdsc",
  3613. },
  3614. .pwrsts = PWRSTS_OFF_ON,
  3615. };
  3616. static struct gdsc vfe1_gdsc = {
  3617. .gdscr = 0x5806c,
  3618. .cxcs = (unsigned int []){ 0x5805c, 0x58068, 0x5600c, 0x58074 },
  3619. .cxc_count = 4,
  3620. .pd = {
  3621. .name = "vfe1_gdsc",
  3622. },
  3623. .pwrsts = PWRSTS_OFF_ON,
  3624. };
  3625. static struct gdsc oxili_gx_gdsc = {
  3626. .gdscr = 0x5901c,
  3627. .clamp_io_ctrl = 0x5b00c,
  3628. .cxcs = (unsigned int []){ 0x59000, 0x59024 },
  3629. .cxc_count = 2,
  3630. .pd = {
  3631. .name = "oxili_gx_gdsc",
  3632. },
  3633. .pwrsts = PWRSTS_OFF_ON,
  3634. .flags = CLAMP_IO,
  3635. };
  3636. static struct gdsc oxili_cx_gdsc = {
  3637. .gdscr = 0x5904c,
  3638. .cxcs = (unsigned int []){ 0x59020 },
  3639. .cxc_count = 1,
  3640. .pd = {
  3641. .name = "oxili_cx_gdsc",
  3642. },
  3643. .pwrsts = PWRSTS_OFF_ON,
  3644. };
  3645. static struct gdsc cpp_gdsc = {
  3646. .gdscr = 0x58078,
  3647. .cxcs = (unsigned int []){ 0x5803c, 0x58064 },
  3648. .cxc_count = 2,
  3649. .pd = {
  3650. .name = "cpp_gdsc",
  3651. },
  3652. .flags = ALWAYS_ON,
  3653. .pwrsts = PWRSTS_OFF_ON,
  3654. };
  3655. static struct clk_hw *gcc_msm8953_hws[] = {
  3656. &gpll0_early_div.hw,
  3657. &gpll6_early_div.hw,
  3658. };
  3659. static struct clk_regmap *gcc_msm8953_clocks[] = {
  3660. [GPLL0] = &gpll0.clkr,
  3661. [GPLL0_EARLY] = &gpll0_early.clkr,
  3662. [GPLL2] = &gpll2.clkr,
  3663. [GPLL2_EARLY] = &gpll2_early.clkr,
  3664. [GPLL3] = &gpll3.clkr,
  3665. [GPLL3_EARLY] = &gpll3_early.clkr,
  3666. [GPLL4] = &gpll4.clkr,
  3667. [GPLL4_EARLY] = &gpll4_early.clkr,
  3668. [GPLL6] = &gpll6.clkr,
  3669. [GPLL6_EARLY] = &gpll6_early.clkr,
  3670. [GCC_APSS_AHB_CLK] = &gcc_apss_ahb_clk.clkr,
  3671. [GCC_APSS_AXI_CLK] = &gcc_apss_axi_clk.clkr,
  3672. [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
  3673. [GCC_BLSP2_AHB_CLK] = &gcc_blsp2_ahb_clk.clkr,
  3674. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  3675. [GCC_CRYPTO_AHB_CLK] = &gcc_crypto_ahb_clk.clkr,
  3676. [GCC_CRYPTO_AXI_CLK] = &gcc_crypto_axi_clk.clkr,
  3677. [GCC_CRYPTO_CLK] = &gcc_crypto_clk.clkr,
  3678. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  3679. [GCC_QDSS_DAP_CLK] = &gcc_qdss_dap_clk.clkr,
  3680. [GCC_APSS_TCU_ASYNC_CLK] = &gcc_apss_tcu_async_clk.clkr,
  3681. [GCC_CPP_TBU_CLK] = &gcc_cpp_tbu_clk.clkr,
  3682. [GCC_JPEG_TBU_CLK] = &gcc_jpeg_tbu_clk.clkr,
  3683. [GCC_MDP_TBU_CLK] = &gcc_mdp_tbu_clk.clkr,
  3684. [GCC_SMMU_CFG_CLK] = &gcc_smmu_cfg_clk.clkr,
  3685. [GCC_VENUS_TBU_CLK] = &gcc_venus_tbu_clk.clkr,
  3686. [GCC_VFE1_TBU_CLK] = &gcc_vfe1_tbu_clk.clkr,
  3687. [GCC_VFE_TBU_CLK] = &gcc_vfe_tbu_clk.clkr,
  3688. [CAMSS_TOP_AHB_CLK_SRC] = &camss_top_ahb_clk_src.clkr,
  3689. [CSI0_CLK_SRC] = &csi0_clk_src.clkr,
  3690. [APSS_AHB_CLK_SRC] = &apss_ahb_clk_src.clkr,
  3691. [CSI1_CLK_SRC] = &csi1_clk_src.clkr,
  3692. [CSI2_CLK_SRC] = &csi2_clk_src.clkr,
  3693. [VFE0_CLK_SRC] = &vfe0_clk_src.clkr,
  3694. [VCODEC0_CLK_SRC] = &vcodec0_clk_src.clkr,
  3695. [CPP_CLK_SRC] = &cpp_clk_src.clkr,
  3696. [JPEG0_CLK_SRC] = &jpeg0_clk_src.clkr,
  3697. [USB30_MASTER_CLK_SRC] = &usb30_master_clk_src.clkr,
  3698. [VFE1_CLK_SRC] = &vfe1_clk_src.clkr,
  3699. [APC0_DROOP_DETECTOR_CLK_SRC] = &apc0_droop_detector_clk_src.clkr,
  3700. [APC1_DROOP_DETECTOR_CLK_SRC] = &apc1_droop_detector_clk_src.clkr,
  3701. [BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
  3702. [BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
  3703. [BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
  3704. [BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
  3705. [BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
  3706. [BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
  3707. [BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
  3708. [BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
  3709. [BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
  3710. [BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
  3711. [BLSP2_QUP1_I2C_APPS_CLK_SRC] = &blsp2_qup1_i2c_apps_clk_src.clkr,
  3712. [BLSP2_QUP1_SPI_APPS_CLK_SRC] = &blsp2_qup1_spi_apps_clk_src.clkr,
  3713. [BLSP2_QUP2_I2C_APPS_CLK_SRC] = &blsp2_qup2_i2c_apps_clk_src.clkr,
  3714. [BLSP2_QUP2_SPI_APPS_CLK_SRC] = &blsp2_qup2_spi_apps_clk_src.clkr,
  3715. [BLSP2_QUP3_I2C_APPS_CLK_SRC] = &blsp2_qup3_i2c_apps_clk_src.clkr,
  3716. [BLSP2_QUP3_SPI_APPS_CLK_SRC] = &blsp2_qup3_spi_apps_clk_src.clkr,
  3717. [BLSP2_QUP4_I2C_APPS_CLK_SRC] = &blsp2_qup4_i2c_apps_clk_src.clkr,
  3718. [BLSP2_QUP4_SPI_APPS_CLK_SRC] = &blsp2_qup4_spi_apps_clk_src.clkr,
  3719. [BLSP2_UART1_APPS_CLK_SRC] = &blsp2_uart1_apps_clk_src.clkr,
  3720. [BLSP2_UART2_APPS_CLK_SRC] = &blsp2_uart2_apps_clk_src.clkr,
  3721. [CCI_CLK_SRC] = &cci_clk_src.clkr,
  3722. [CSI0P_CLK_SRC] = &csi0p_clk_src.clkr,
  3723. [CSI1P_CLK_SRC] = &csi1p_clk_src.clkr,
  3724. [CSI2P_CLK_SRC] = &csi2p_clk_src.clkr,
  3725. [CAMSS_GP0_CLK_SRC] = &camss_gp0_clk_src.clkr,
  3726. [CAMSS_GP1_CLK_SRC] = &camss_gp1_clk_src.clkr,
  3727. [MCLK0_CLK_SRC] = &mclk0_clk_src.clkr,
  3728. [MCLK1_CLK_SRC] = &mclk1_clk_src.clkr,
  3729. [MCLK2_CLK_SRC] = &mclk2_clk_src.clkr,
  3730. [MCLK3_CLK_SRC] = &mclk3_clk_src.clkr,
  3731. [CSI0PHYTIMER_CLK_SRC] = &csi0phytimer_clk_src.clkr,
  3732. [CSI1PHYTIMER_CLK_SRC] = &csi1phytimer_clk_src.clkr,
  3733. [CSI2PHYTIMER_CLK_SRC] = &csi2phytimer_clk_src.clkr,
  3734. [CRYPTO_CLK_SRC] = &crypto_clk_src.clkr,
  3735. [GP1_CLK_SRC] = &gp1_clk_src.clkr,
  3736. [GP2_CLK_SRC] = &gp2_clk_src.clkr,
  3737. [GP3_CLK_SRC] = &gp3_clk_src.clkr,
  3738. [PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
  3739. [RBCPR_GFX_CLK_SRC] = &rbcpr_gfx_clk_src.clkr,
  3740. [SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
  3741. [SDCC1_ICE_CORE_CLK_SRC] = &sdcc1_ice_core_clk_src.clkr,
  3742. [SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
  3743. [USB30_MOCK_UTMI_CLK_SRC] = &usb30_mock_utmi_clk_src.clkr,
  3744. [USB3_AUX_CLK_SRC] = &usb3_aux_clk_src.clkr,
  3745. [GCC_APC0_DROOP_DETECTOR_GPLL0_CLK] = &gcc_apc0_droop_detector_gpll0_clk.clkr,
  3746. [GCC_APC1_DROOP_DETECTOR_GPLL0_CLK] = &gcc_apc1_droop_detector_gpll0_clk.clkr,
  3747. [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
  3748. [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
  3749. [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
  3750. [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
  3751. [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
  3752. [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
  3753. [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
  3754. [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
  3755. [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
  3756. [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
  3757. [GCC_BLSP2_QUP1_I2C_APPS_CLK] = &gcc_blsp2_qup1_i2c_apps_clk.clkr,
  3758. [GCC_BLSP2_QUP1_SPI_APPS_CLK] = &gcc_blsp2_qup1_spi_apps_clk.clkr,
  3759. [GCC_BLSP2_QUP2_I2C_APPS_CLK] = &gcc_blsp2_qup2_i2c_apps_clk.clkr,
  3760. [GCC_BLSP2_QUP2_SPI_APPS_CLK] = &gcc_blsp2_qup2_spi_apps_clk.clkr,
  3761. [GCC_BLSP2_QUP3_I2C_APPS_CLK] = &gcc_blsp2_qup3_i2c_apps_clk.clkr,
  3762. [GCC_BLSP2_QUP3_SPI_APPS_CLK] = &gcc_blsp2_qup3_spi_apps_clk.clkr,
  3763. [GCC_BLSP2_QUP4_I2C_APPS_CLK] = &gcc_blsp2_qup4_i2c_apps_clk.clkr,
  3764. [GCC_BLSP2_QUP4_SPI_APPS_CLK] = &gcc_blsp2_qup4_spi_apps_clk.clkr,
  3765. [GCC_BLSP2_UART1_APPS_CLK] = &gcc_blsp2_uart1_apps_clk.clkr,
  3766. [GCC_BLSP2_UART2_APPS_CLK] = &gcc_blsp2_uart2_apps_clk.clkr,
  3767. [GCC_CAMSS_CCI_AHB_CLK] = &gcc_camss_cci_ahb_clk.clkr,
  3768. [GCC_CAMSS_CCI_CLK] = &gcc_camss_cci_clk.clkr,
  3769. [GCC_CAMSS_CPP_AHB_CLK] = &gcc_camss_cpp_ahb_clk.clkr,
  3770. [GCC_CAMSS_CPP_AXI_CLK] = &gcc_camss_cpp_axi_clk.clkr,
  3771. [GCC_CAMSS_CPP_CLK] = &gcc_camss_cpp_clk.clkr,
  3772. [GCC_CAMSS_CSI0_AHB_CLK] = &gcc_camss_csi0_ahb_clk.clkr,
  3773. [GCC_CAMSS_CSI0_CLK] = &gcc_camss_csi0_clk.clkr,
  3774. [GCC_CAMSS_CSI0_CSIPHY_3P_CLK] = &gcc_camss_csi0_csiphy_3p_clk.clkr,
  3775. [GCC_CAMSS_CSI0PHY_CLK] = &gcc_camss_csi0phy_clk.clkr,
  3776. [GCC_CAMSS_CSI0PIX_CLK] = &gcc_camss_csi0pix_clk.clkr,
  3777. [GCC_CAMSS_CSI0RDI_CLK] = &gcc_camss_csi0rdi_clk.clkr,
  3778. [GCC_CAMSS_CSI1_AHB_CLK] = &gcc_camss_csi1_ahb_clk.clkr,
  3779. [GCC_CAMSS_CSI1_CLK] = &gcc_camss_csi1_clk.clkr,
  3780. [GCC_CAMSS_CSI1_CSIPHY_3P_CLK] = &gcc_camss_csi1_csiphy_3p_clk.clkr,
  3781. [GCC_CAMSS_CSI1PHY_CLK] = &gcc_camss_csi1phy_clk.clkr,
  3782. [GCC_CAMSS_CSI1PIX_CLK] = &gcc_camss_csi1pix_clk.clkr,
  3783. [GCC_CAMSS_CSI1RDI_CLK] = &gcc_camss_csi1rdi_clk.clkr,
  3784. [GCC_CAMSS_CSI2_AHB_CLK] = &gcc_camss_csi2_ahb_clk.clkr,
  3785. [GCC_CAMSS_CSI2_CLK] = &gcc_camss_csi2_clk.clkr,
  3786. [GCC_CAMSS_CSI2_CSIPHY_3P_CLK] = &gcc_camss_csi2_csiphy_3p_clk.clkr,
  3787. [GCC_CAMSS_CSI2PHY_CLK] = &gcc_camss_csi2phy_clk.clkr,
  3788. [GCC_CAMSS_CSI2PIX_CLK] = &gcc_camss_csi2pix_clk.clkr,
  3789. [GCC_CAMSS_CSI2RDI_CLK] = &gcc_camss_csi2rdi_clk.clkr,
  3790. [GCC_CAMSS_CSI_VFE0_CLK] = &gcc_camss_csi_vfe0_clk.clkr,
  3791. [GCC_CAMSS_CSI_VFE1_CLK] = &gcc_camss_csi_vfe1_clk.clkr,
  3792. [GCC_CAMSS_GP0_CLK] = &gcc_camss_gp0_clk.clkr,
  3793. [GCC_CAMSS_GP1_CLK] = &gcc_camss_gp1_clk.clkr,
  3794. [GCC_CAMSS_ISPIF_AHB_CLK] = &gcc_camss_ispif_ahb_clk.clkr,
  3795. [GCC_CAMSS_JPEG0_CLK] = &gcc_camss_jpeg0_clk.clkr,
  3796. [GCC_CAMSS_JPEG_AHB_CLK] = &gcc_camss_jpeg_ahb_clk.clkr,
  3797. [GCC_CAMSS_JPEG_AXI_CLK] = &gcc_camss_jpeg_axi_clk.clkr,
  3798. [GCC_CAMSS_MCLK0_CLK] = &gcc_camss_mclk0_clk.clkr,
  3799. [GCC_CAMSS_MCLK1_CLK] = &gcc_camss_mclk1_clk.clkr,
  3800. [GCC_CAMSS_MCLK2_CLK] = &gcc_camss_mclk2_clk.clkr,
  3801. [GCC_CAMSS_MCLK3_CLK] = &gcc_camss_mclk3_clk.clkr,
  3802. [GCC_CAMSS_MICRO_AHB_CLK] = &gcc_camss_micro_ahb_clk.clkr,
  3803. [GCC_CAMSS_CSI0PHYTIMER_CLK] = &gcc_camss_csi0phytimer_clk.clkr,
  3804. [GCC_CAMSS_CSI1PHYTIMER_CLK] = &gcc_camss_csi1phytimer_clk.clkr,
  3805. [GCC_CAMSS_CSI2PHYTIMER_CLK] = &gcc_camss_csi2phytimer_clk.clkr,
  3806. [GCC_CAMSS_AHB_CLK] = &gcc_camss_ahb_clk.clkr,
  3807. [GCC_CAMSS_TOP_AHB_CLK] = &gcc_camss_top_ahb_clk.clkr,
  3808. [GCC_CAMSS_VFE0_CLK] = &gcc_camss_vfe0_clk.clkr,
  3809. [GCC_CAMSS_VFE0_AHB_CLK] = &gcc_camss_vfe0_ahb_clk.clkr,
  3810. [GCC_CAMSS_VFE0_AXI_CLK] = &gcc_camss_vfe0_axi_clk.clkr,
  3811. [GCC_CAMSS_VFE1_AHB_CLK] = &gcc_camss_vfe1_ahb_clk.clkr,
  3812. [GCC_CAMSS_VFE1_AXI_CLK] = &gcc_camss_vfe1_axi_clk.clkr,
  3813. [GCC_CAMSS_VFE1_CLK] = &gcc_camss_vfe1_clk.clkr,
  3814. [GCC_DCC_CLK] = &gcc_dcc_clk.clkr,
  3815. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  3816. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  3817. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  3818. [GCC_MSS_CFG_AHB_CLK] = &gcc_mss_cfg_ahb_clk.clkr,
  3819. [GCC_MSS_Q6_BIMC_AXI_CLK] = &gcc_mss_q6_bimc_axi_clk.clkr,
  3820. [GCC_PCNOC_USB3_AXI_CLK] = &gcc_pcnoc_usb3_axi_clk.clkr,
  3821. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  3822. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  3823. [GCC_RBCPR_GFX_CLK] = &gcc_rbcpr_gfx_clk.clkr,
  3824. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  3825. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  3826. [GCC_SDCC1_ICE_CORE_CLK] = &gcc_sdcc1_ice_core_clk.clkr,
  3827. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  3828. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  3829. [GCC_USB30_MASTER_CLK] = &gcc_usb30_master_clk.clkr,
  3830. [GCC_USB30_MOCK_UTMI_CLK] = &gcc_usb30_mock_utmi_clk.clkr,
  3831. [GCC_USB30_SLEEP_CLK] = &gcc_usb30_sleep_clk.clkr,
  3832. [GCC_USB3_AUX_CLK] = &gcc_usb3_aux_clk.clkr,
  3833. [GCC_USB_PHY_CFG_AHB_CLK] = &gcc_usb_phy_cfg_ahb_clk.clkr,
  3834. [GCC_VENUS0_AHB_CLK] = &gcc_venus0_ahb_clk.clkr,
  3835. [GCC_VENUS0_AXI_CLK] = &gcc_venus0_axi_clk.clkr,
  3836. [GCC_VENUS0_CORE0_VCODEC0_CLK] = &gcc_venus0_core0_vcodec0_clk.clkr,
  3837. [GCC_VENUS0_VCODEC0_CLK] = &gcc_venus0_vcodec0_clk.clkr,
  3838. [GCC_QUSB_REF_CLK] = &gcc_qusb_ref_clk.clkr,
  3839. [GCC_USB_SS_REF_CLK] = &gcc_usb_ss_ref_clk.clkr,
  3840. [GCC_USB3_PIPE_CLK] = &gcc_usb3_pipe_clk.clkr,
  3841. [MDP_CLK_SRC] = &mdp_clk_src.clkr,
  3842. [PCLK0_CLK_SRC] = &pclk0_clk_src.clkr,
  3843. [BYTE0_CLK_SRC] = &byte0_clk_src.clkr,
  3844. [ESC0_CLK_SRC] = &esc0_clk_src.clkr,
  3845. [PCLK1_CLK_SRC] = &pclk1_clk_src.clkr,
  3846. [BYTE1_CLK_SRC] = &byte1_clk_src.clkr,
  3847. [ESC1_CLK_SRC] = &esc1_clk_src.clkr,
  3848. [VSYNC_CLK_SRC] = &vsync_clk_src.clkr,
  3849. [GCC_MDSS_AHB_CLK] = &gcc_mdss_ahb_clk.clkr,
  3850. [GCC_MDSS_AXI_CLK] = &gcc_mdss_axi_clk.clkr,
  3851. [GCC_MDSS_PCLK0_CLK] = &gcc_mdss_pclk0_clk.clkr,
  3852. [GCC_MDSS_BYTE0_CLK] = &gcc_mdss_byte0_clk.clkr,
  3853. [GCC_MDSS_ESC0_CLK] = &gcc_mdss_esc0_clk.clkr,
  3854. [GCC_MDSS_PCLK1_CLK] = &gcc_mdss_pclk1_clk.clkr,
  3855. [GCC_MDSS_BYTE1_CLK] = &gcc_mdss_byte1_clk.clkr,
  3856. [GCC_MDSS_ESC1_CLK] = &gcc_mdss_esc1_clk.clkr,
  3857. [GCC_MDSS_MDP_CLK] = &gcc_mdss_mdp_clk.clkr,
  3858. [GCC_MDSS_VSYNC_CLK] = &gcc_mdss_vsync_clk.clkr,
  3859. [GCC_OXILI_TIMER_CLK] = &gcc_oxili_timer_clk.clkr,
  3860. [GCC_OXILI_GFX3D_CLK] = &gcc_oxili_gfx3d_clk.clkr,
  3861. [GCC_OXILI_AON_CLK] = &gcc_oxili_aon_clk.clkr,
  3862. [GCC_OXILI_AHB_CLK] = &gcc_oxili_ahb_clk.clkr,
  3863. [GCC_BIMC_GFX_CLK] = &gcc_bimc_gfx_clk.clkr,
  3864. [GCC_BIMC_GPU_CLK] = &gcc_bimc_gpu_clk.clkr,
  3865. [GFX3D_CLK_SRC] = &gfx3d_clk_src.clkr,
  3866. };
  3867. static const struct qcom_reset_map gcc_msm8953_resets[] = {
  3868. [GCC_CAMSS_MICRO_BCR] = { 0x56008 },
  3869. [GCC_MSS_BCR] = { 0x71000 },
  3870. [GCC_QUSB2_PHY_BCR] = { 0x4103c },
  3871. [GCC_USB3PHY_PHY_BCR] = { 0x3f03c },
  3872. [GCC_USB3_PHY_BCR] = { 0x3f034 },
  3873. [GCC_USB_30_BCR] = { 0x3f070 },
  3874. };
  3875. static const struct regmap_config gcc_msm8953_regmap_config = {
  3876. .reg_bits = 32,
  3877. .reg_stride = 4,
  3878. .val_bits = 32,
  3879. .max_register = 0x80000,
  3880. .fast_io = true,
  3881. };
  3882. static struct gdsc *gcc_msm8953_gdscs[] = {
  3883. [CPP_GDSC] = &cpp_gdsc,
  3884. [JPEG_GDSC] = &jpeg_gdsc,
  3885. [MDSS_GDSC] = &mdss_gdsc,
  3886. [OXILI_CX_GDSC] = &oxili_cx_gdsc,
  3887. [OXILI_GX_GDSC] = &oxili_gx_gdsc,
  3888. [USB30_GDSC] = &usb30_gdsc,
  3889. [VENUS_CORE0_GDSC] = &venus_core0_gdsc,
  3890. [VENUS_GDSC] = &venus_gdsc,
  3891. [VFE0_GDSC] = &vfe0_gdsc,
  3892. [VFE1_GDSC] = &vfe1_gdsc,
  3893. };
  3894. static const struct qcom_cc_desc gcc_msm8953_desc = {
  3895. .config = &gcc_msm8953_regmap_config,
  3896. .clks = gcc_msm8953_clocks,
  3897. .num_clks = ARRAY_SIZE(gcc_msm8953_clocks),
  3898. .resets = gcc_msm8953_resets,
  3899. .num_resets = ARRAY_SIZE(gcc_msm8953_resets),
  3900. .gdscs = gcc_msm8953_gdscs,
  3901. .num_gdscs = ARRAY_SIZE(gcc_msm8953_gdscs),
  3902. .clk_hws = gcc_msm8953_hws,
  3903. .num_clk_hws = ARRAY_SIZE(gcc_msm8953_hws),
  3904. };
  3905. static int gcc_msm8953_probe(struct platform_device *pdev)
  3906. {
  3907. struct regmap *regmap;
  3908. regmap = qcom_cc_map(pdev, &gcc_msm8953_desc);
  3909. if (IS_ERR(regmap))
  3910. return PTR_ERR(regmap);
  3911. clk_alpha_pll_configure(&gpll3_early, regmap, &gpll3_early_config);
  3912. return qcom_cc_really_probe(pdev, &gcc_msm8953_desc, regmap);
  3913. }
  3914. static const struct of_device_id gcc_msm8953_match_table[] = {
  3915. { .compatible = "qcom,gcc-msm8953" },
  3916. {},
  3917. };
  3918. static struct platform_driver gcc_msm8953_driver = {
  3919. .probe = gcc_msm8953_probe,
  3920. .driver = {
  3921. .name = "gcc-msm8953",
  3922. .of_match_table = gcc_msm8953_match_table,
  3923. },
  3924. };
  3925. static int __init gcc_msm8953_init(void)
  3926. {
  3927. return platform_driver_register(&gcc_msm8953_driver);
  3928. }
  3929. core_initcall(gcc_msm8953_init);
  3930. static void __exit gcc_msm8953_exit(void)
  3931. {
  3932. platform_driver_unregister(&gcc_msm8953_driver);
  3933. }
  3934. module_exit(gcc_msm8953_exit);
  3935. MODULE_DESCRIPTION("Qualcomm GCC MSM8953 Driver");
  3936. MODULE_LICENSE("GPL v2");