123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468 |
- // SPDX-License-Identifier: GPL-2.0-only
- /*
- * Copyright 2015 Linaro Limited
- */
- #include <linux/kernel.h>
- #include <linux/bitops.h>
- #include <linux/err.h>
- #include <linux/platform_device.h>
- #include <linux/module.h>
- #include <linux/of.h>
- #include <linux/of_device.h>
- #include <linux/clk-provider.h>
- #include <linux/regmap.h>
- #include <linux/reset-controller.h>
- #include <dt-bindings/clock/qcom,gcc-msm8916.h>
- #include <dt-bindings/reset/qcom,gcc-msm8916.h>
- #include "common.h"
- #include "clk-regmap.h"
- #include "clk-pll.h"
- #include "clk-rcg.h"
- #include "clk-branch.h"
- #include "reset.h"
- #include "gdsc.h"
- enum {
- P_XO,
- P_GPLL0,
- P_GPLL0_AUX,
- P_BIMC,
- P_GPLL1,
- P_GPLL1_AUX,
- P_GPLL2,
- P_GPLL2_AUX,
- P_SLEEP_CLK,
- P_DSI0_PHYPLL_BYTE,
- P_DSI0_PHYPLL_DSI,
- P_EXT_PRI_I2S,
- P_EXT_SEC_I2S,
- P_EXT_MCLK,
- };
- static struct clk_pll gpll0 = {
- .l_reg = 0x21004,
- .m_reg = 0x21008,
- .n_reg = 0x2100c,
- .config_reg = 0x21010,
- .mode_reg = 0x21000,
- .status_reg = 0x2101c,
- .status_bit = 17,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gpll0",
- .parent_data = &(const struct clk_parent_data){
- .fw_name = "xo", .name = "xo_board",
- },
- .num_parents = 1,
- .ops = &clk_pll_ops,
- },
- };
- static struct clk_regmap gpll0_vote = {
- .enable_reg = 0x45000,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gpll0_vote",
- .parent_hws = (const struct clk_hw*[]){
- &gpll0.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_pll_vote_ops,
- },
- };
- static struct clk_pll gpll1 = {
- .l_reg = 0x20004,
- .m_reg = 0x20008,
- .n_reg = 0x2000c,
- .config_reg = 0x20010,
- .mode_reg = 0x20000,
- .status_reg = 0x2001c,
- .status_bit = 17,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gpll1",
- .parent_data = &(const struct clk_parent_data){
- .fw_name = "xo", .name = "xo_board",
- },
- .num_parents = 1,
- .ops = &clk_pll_ops,
- },
- };
- static struct clk_regmap gpll1_vote = {
- .enable_reg = 0x45000,
- .enable_mask = BIT(1),
- .hw.init = &(struct clk_init_data){
- .name = "gpll1_vote",
- .parent_hws = (const struct clk_hw*[]){
- &gpll1.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_pll_vote_ops,
- },
- };
- static struct clk_pll gpll2 = {
- .l_reg = 0x4a004,
- .m_reg = 0x4a008,
- .n_reg = 0x4a00c,
- .config_reg = 0x4a010,
- .mode_reg = 0x4a000,
- .status_reg = 0x4a01c,
- .status_bit = 17,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gpll2",
- .parent_data = &(const struct clk_parent_data){
- .fw_name = "xo", .name = "xo_board",
- },
- .num_parents = 1,
- .ops = &clk_pll_ops,
- },
- };
- static struct clk_regmap gpll2_vote = {
- .enable_reg = 0x45000,
- .enable_mask = BIT(2),
- .hw.init = &(struct clk_init_data){
- .name = "gpll2_vote",
- .parent_hws = (const struct clk_hw*[]){
- &gpll2.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_pll_vote_ops,
- },
- };
- static struct clk_pll bimc_pll = {
- .l_reg = 0x23004,
- .m_reg = 0x23008,
- .n_reg = 0x2300c,
- .config_reg = 0x23010,
- .mode_reg = 0x23000,
- .status_reg = 0x2301c,
- .status_bit = 17,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "bimc_pll",
- .parent_data = &(const struct clk_parent_data){
- .fw_name = "xo", .name = "xo_board",
- },
- .num_parents = 1,
- .ops = &clk_pll_ops,
- },
- };
- static struct clk_regmap bimc_pll_vote = {
- .enable_reg = 0x45000,
- .enable_mask = BIT(3),
- .hw.init = &(struct clk_init_data){
- .name = "bimc_pll_vote",
- .parent_hws = (const struct clk_hw*[]){
- &bimc_pll.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_pll_vote_ops,
- },
- };
- static const struct parent_map gcc_xo_gpll0_map[] = {
- { P_XO, 0 },
- { P_GPLL0, 1 },
- };
- static const struct clk_parent_data gcc_xo_gpll0[] = {
- { .fw_name = "xo", .name = "xo_board" },
- { .hw = &gpll0_vote.hw },
- };
- static const struct parent_map gcc_xo_gpll0_bimc_map[] = {
- { P_XO, 0 },
- { P_GPLL0, 1 },
- { P_BIMC, 2 },
- };
- static const struct clk_parent_data gcc_xo_gpll0_bimc[] = {
- { .fw_name = "xo", .name = "xo_board" },
- { .hw = &gpll0_vote.hw },
- { .hw = &bimc_pll_vote.hw },
- };
- static const struct parent_map gcc_xo_gpll0a_gpll1_gpll2a_map[] = {
- { P_XO, 0 },
- { P_GPLL0_AUX, 3 },
- { P_GPLL1, 1 },
- { P_GPLL2_AUX, 2 },
- };
- static const struct clk_parent_data gcc_xo_gpll0a_gpll1_gpll2a[] = {
- { .fw_name = "xo", .name = "xo_board" },
- { .hw = &gpll0_vote.hw },
- { .hw = &gpll1_vote.hw },
- { .hw = &gpll2_vote.hw },
- };
- static const struct parent_map gcc_xo_gpll0_gpll2_map[] = {
- { P_XO, 0 },
- { P_GPLL0, 1 },
- { P_GPLL2, 2 },
- };
- static const struct clk_parent_data gcc_xo_gpll0_gpll2[] = {
- { .fw_name = "xo", .name = "xo_board" },
- { .hw = &gpll0_vote.hw },
- { .hw = &gpll2_vote.hw },
- };
- static const struct parent_map gcc_xo_gpll0a_map[] = {
- { P_XO, 0 },
- { P_GPLL0_AUX, 2 },
- };
- static const struct clk_parent_data gcc_xo_gpll0a[] = {
- { .fw_name = "xo", .name = "xo_board" },
- { .hw = &gpll0_vote.hw },
- };
- static const struct parent_map gcc_xo_gpll0_gpll1a_sleep_map[] = {
- { P_XO, 0 },
- { P_GPLL0, 1 },
- { P_GPLL1_AUX, 2 },
- { P_SLEEP_CLK, 6 },
- };
- static const struct clk_parent_data gcc_xo_gpll0_gpll1a_sleep[] = {
- { .fw_name = "xo", .name = "xo_board" },
- { .hw = &gpll0_vote.hw },
- { .hw = &gpll1_vote.hw },
- { .fw_name = "sleep_clk", .name = "sleep_clk" },
- };
- static const struct parent_map gcc_xo_gpll0_gpll1a_map[] = {
- { P_XO, 0 },
- { P_GPLL0, 1 },
- { P_GPLL1_AUX, 2 },
- };
- static const struct clk_parent_data gcc_xo_gpll0_gpll1a[] = {
- { .fw_name = "xo", .name = "xo_board" },
- { .hw = &gpll0_vote.hw },
- { .hw = &gpll1_vote.hw },
- };
- static const struct parent_map gcc_xo_dsibyte_map[] = {
- { P_XO, 0, },
- { P_DSI0_PHYPLL_BYTE, 2 },
- };
- static const struct clk_parent_data gcc_xo_dsibyte[] = {
- { .fw_name = "xo", .name = "xo_board" },
- { .fw_name = "dsi0pllbyte", .name = "dsi0pllbyte" },
- };
- static const struct parent_map gcc_xo_gpll0a_dsibyte_map[] = {
- { P_XO, 0 },
- { P_GPLL0_AUX, 2 },
- { P_DSI0_PHYPLL_BYTE, 1 },
- };
- static const struct clk_parent_data gcc_xo_gpll0a_dsibyte[] = {
- { .fw_name = "xo", .name = "xo_board" },
- { .hw = &gpll0_vote.hw },
- { .fw_name = "dsi0pllbyte", .name = "dsi0pllbyte" },
- };
- static const struct parent_map gcc_xo_gpll0_dsiphy_map[] = {
- { P_XO, 0 },
- { P_GPLL0, 1 },
- { P_DSI0_PHYPLL_DSI, 2 },
- };
- static const struct clk_parent_data gcc_xo_gpll0_dsiphy[] = {
- { .fw_name = "xo", .name = "xo_board" },
- { .hw = &gpll0_vote.hw },
- { .fw_name = "dsi0pll", .name = "dsi0pll" },
- };
- static const struct parent_map gcc_xo_gpll0a_dsiphy_map[] = {
- { P_XO, 0 },
- { P_GPLL0_AUX, 2 },
- { P_DSI0_PHYPLL_DSI, 1 },
- };
- static const struct clk_parent_data gcc_xo_gpll0a_dsiphy[] = {
- { .fw_name = "xo", .name = "xo_board" },
- { .hw = &gpll0_vote.hw },
- { .fw_name = "dsi0pll", .name = "dsi0pll" },
- };
- static const struct parent_map gcc_xo_gpll0a_gpll1_gpll2_map[] = {
- { P_XO, 0 },
- { P_GPLL0_AUX, 1 },
- { P_GPLL1, 3 },
- { P_GPLL2, 2 },
- };
- static const struct clk_parent_data gcc_xo_gpll0a_gpll1_gpll2[] = {
- { .fw_name = "xo", .name = "xo_board" },
- { .hw = &gpll0_vote.hw },
- { .hw = &gpll1_vote.hw },
- { .hw = &gpll2_vote.hw },
- };
- static const struct parent_map gcc_xo_gpll0_gpll1_sleep_map[] = {
- { P_XO, 0 },
- { P_GPLL0, 1 },
- { P_GPLL1, 2 },
- { P_SLEEP_CLK, 6 }
- };
- static const struct clk_parent_data gcc_xo_gpll0_gpll1_sleep[] = {
- { .fw_name = "xo", .name = "xo_board" },
- { .hw = &gpll0_vote.hw },
- { .hw = &gpll1_vote.hw },
- { .fw_name = "sleep_clk", .name = "sleep_clk" },
- };
- static const struct parent_map gcc_xo_gpll1_epi2s_emclk_sleep_map[] = {
- { P_XO, 0 },
- { P_GPLL1, 1 },
- { P_EXT_PRI_I2S, 2 },
- { P_EXT_MCLK, 3 },
- { P_SLEEP_CLK, 6 }
- };
- static const struct clk_parent_data gcc_xo_gpll1_epi2s_emclk_sleep[] = {
- { .fw_name = "xo", .name = "xo_board" },
- { .hw = &gpll1_vote.hw },
- { .fw_name = "ext_pri_i2s", .name = "ext_pri_i2s" },
- { .fw_name = "ext_mclk", .name = "ext_mclk" },
- { .fw_name = "sleep_clk", .name = "sleep_clk" },
- };
- static const struct parent_map gcc_xo_gpll1_esi2s_emclk_sleep_map[] = {
- { P_XO, 0 },
- { P_GPLL1, 1 },
- { P_EXT_SEC_I2S, 2 },
- { P_EXT_MCLK, 3 },
- { P_SLEEP_CLK, 6 }
- };
- static const struct clk_parent_data gcc_xo_gpll1_esi2s_emclk_sleep[] = {
- { .fw_name = "xo", .name = "xo_board" },
- { .hw = &gpll1_vote.hw },
- { .fw_name = "ext_sec_i2s", .name = "ext_sec_i2s" },
- { .fw_name = "ext_mclk", .name = "ext_mclk" },
- { .fw_name = "sleep_clk", .name = "sleep_clk" },
- };
- static const struct parent_map gcc_xo_sleep_map[] = {
- { P_XO, 0 },
- { P_SLEEP_CLK, 6 }
- };
- static const struct clk_parent_data gcc_xo_sleep[] = {
- { .fw_name = "xo", .name = "xo_board" },
- { .fw_name = "sleep_clk", .name = "sleep_clk" },
- };
- static const struct parent_map gcc_xo_gpll1_emclk_sleep_map[] = {
- { P_XO, 0 },
- { P_GPLL1, 1 },
- { P_EXT_MCLK, 2 },
- { P_SLEEP_CLK, 6 }
- };
- static const struct clk_parent_data gcc_xo_gpll1_emclk_sleep[] = {
- { .fw_name = "xo", .name = "xo_board" },
- { .hw = &gpll1_vote.hw },
- { .fw_name = "ext_mclk", .name = "ext_mclk" },
- { .fw_name = "sleep_clk", .name = "sleep_clk" },
- };
- static struct clk_rcg2 pcnoc_bfdcd_clk_src = {
- .cmd_rcgr = 0x27000,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_bimc_map,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "pcnoc_bfdcd_clk_src",
- .parent_data = gcc_xo_gpll0_bimc,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0_bimc),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 system_noc_bfdcd_clk_src = {
- .cmd_rcgr = 0x26004,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_bimc_map,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "system_noc_bfdcd_clk_src",
- .parent_data = gcc_xo_gpll0_bimc,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0_bimc),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_camss_ahb_clk[] = {
- F(40000000, P_GPLL0, 10, 1, 2),
- F(80000000, P_GPLL0, 10, 0, 0),
- { }
- };
- static struct clk_rcg2 camss_ahb_clk_src = {
- .cmd_rcgr = 0x5a000,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_map,
- .freq_tbl = ftbl_gcc_camss_ahb_clk,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "camss_ahb_clk_src",
- .parent_data = gcc_xo_gpll0,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_apss_ahb_clk[] = {
- F(19200000, P_XO, 1, 0, 0),
- F(50000000, P_GPLL0, 16, 0, 0),
- F(100000000, P_GPLL0, 8, 0, 0),
- F(133330000, P_GPLL0, 6, 0, 0),
- { }
- };
- static struct clk_rcg2 apss_ahb_clk_src = {
- .cmd_rcgr = 0x46000,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_map,
- .freq_tbl = ftbl_apss_ahb_clk,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "apss_ahb_clk_src",
- .parent_data = gcc_xo_gpll0,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_camss_csi0_1_clk[] = {
- F(100000000, P_GPLL0, 8, 0, 0),
- F(200000000, P_GPLL0, 4, 0, 0),
- { }
- };
- static struct clk_rcg2 csi0_clk_src = {
- .cmd_rcgr = 0x4e020,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_map,
- .freq_tbl = ftbl_gcc_camss_csi0_1_clk,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "csi0_clk_src",
- .parent_data = gcc_xo_gpll0,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 csi1_clk_src = {
- .cmd_rcgr = 0x4f020,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_map,
- .freq_tbl = ftbl_gcc_camss_csi0_1_clk,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "csi1_clk_src",
- .parent_data = gcc_xo_gpll0,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_oxili_gfx3d_clk[] = {
- F(19200000, P_XO, 1, 0, 0),
- F(50000000, P_GPLL0_AUX, 16, 0, 0),
- F(80000000, P_GPLL0_AUX, 10, 0, 0),
- F(100000000, P_GPLL0_AUX, 8, 0, 0),
- F(160000000, P_GPLL0_AUX, 5, 0, 0),
- F(177780000, P_GPLL0_AUX, 4.5, 0, 0),
- F(200000000, P_GPLL0_AUX, 4, 0, 0),
- F(266670000, P_GPLL0_AUX, 3, 0, 0),
- F(294912000, P_GPLL1, 3, 0, 0),
- F(310000000, P_GPLL2, 3, 0, 0),
- F(400000000, P_GPLL0_AUX, 2, 0, 0),
- { }
- };
- static struct clk_rcg2 gfx3d_clk_src = {
- .cmd_rcgr = 0x59000,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0a_gpll1_gpll2a_map,
- .freq_tbl = ftbl_gcc_oxili_gfx3d_clk,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gfx3d_clk_src",
- .parent_data = gcc_xo_gpll0a_gpll1_gpll2a,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0a_gpll1_gpll2a),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_camss_vfe0_clk[] = {
- F(50000000, P_GPLL0, 16, 0, 0),
- F(80000000, P_GPLL0, 10, 0, 0),
- F(100000000, P_GPLL0, 8, 0, 0),
- F(160000000, P_GPLL0, 5, 0, 0),
- F(177780000, P_GPLL0, 4.5, 0, 0),
- F(200000000, P_GPLL0, 4, 0, 0),
- F(266670000, P_GPLL0, 3, 0, 0),
- F(320000000, P_GPLL0, 2.5, 0, 0),
- F(400000000, P_GPLL0, 2, 0, 0),
- F(465000000, P_GPLL2, 2, 0, 0),
- { }
- };
- static struct clk_rcg2 vfe0_clk_src = {
- .cmd_rcgr = 0x58000,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_gpll2_map,
- .freq_tbl = ftbl_gcc_camss_vfe0_clk,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "vfe0_clk_src",
- .parent_data = gcc_xo_gpll0_gpll2,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll2),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_blsp1_qup1_6_i2c_apps_clk[] = {
- F(19200000, P_XO, 1, 0, 0),
- F(50000000, P_GPLL0, 16, 0, 0),
- { }
- };
- static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
- .cmd_rcgr = 0x0200c,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_map,
- .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "blsp1_qup1_i2c_apps_clk_src",
- .parent_data = gcc_xo_gpll0,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_blsp1_qup1_6_spi_apps_clk[] = {
- F(100000, P_XO, 16, 2, 24),
- F(250000, P_XO, 16, 5, 24),
- F(500000, P_XO, 8, 5, 24),
- F(960000, P_XO, 10, 1, 2),
- F(1000000, P_XO, 4, 5, 24),
- F(4800000, P_XO, 4, 0, 0),
- F(9600000, P_XO, 2, 0, 0),
- F(16000000, P_GPLL0, 10, 1, 5),
- F(19200000, P_XO, 1, 0, 0),
- F(25000000, P_GPLL0, 16, 1, 2),
- F(50000000, P_GPLL0, 16, 0, 0),
- { }
- };
- static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
- .cmd_rcgr = 0x02024,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_map,
- .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "blsp1_qup1_spi_apps_clk_src",
- .parent_data = gcc_xo_gpll0,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
- .cmd_rcgr = 0x03000,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_map,
- .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "blsp1_qup2_i2c_apps_clk_src",
- .parent_data = gcc_xo_gpll0,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
- .cmd_rcgr = 0x03014,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_map,
- .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "blsp1_qup2_spi_apps_clk_src",
- .parent_data = gcc_xo_gpll0,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
- .cmd_rcgr = 0x04000,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_map,
- .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "blsp1_qup3_i2c_apps_clk_src",
- .parent_data = gcc_xo_gpll0,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
- .cmd_rcgr = 0x04024,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_map,
- .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "blsp1_qup3_spi_apps_clk_src",
- .parent_data = gcc_xo_gpll0,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
- .cmd_rcgr = 0x05000,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_map,
- .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "blsp1_qup4_i2c_apps_clk_src",
- .parent_data = gcc_xo_gpll0,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
- .cmd_rcgr = 0x05024,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_map,
- .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "blsp1_qup4_spi_apps_clk_src",
- .parent_data = gcc_xo_gpll0,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = {
- .cmd_rcgr = 0x06000,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_map,
- .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "blsp1_qup5_i2c_apps_clk_src",
- .parent_data = gcc_xo_gpll0,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = {
- .cmd_rcgr = 0x06024,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_map,
- .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "blsp1_qup5_spi_apps_clk_src",
- .parent_data = gcc_xo_gpll0,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = {
- .cmd_rcgr = 0x07000,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_map,
- .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "blsp1_qup6_i2c_apps_clk_src",
- .parent_data = gcc_xo_gpll0,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = {
- .cmd_rcgr = 0x07024,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_map,
- .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "blsp1_qup6_spi_apps_clk_src",
- .parent_data = gcc_xo_gpll0,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_blsp1_uart1_6_apps_clk[] = {
- F(3686400, P_GPLL0, 1, 72, 15625),
- F(7372800, P_GPLL0, 1, 144, 15625),
- F(14745600, P_GPLL0, 1, 288, 15625),
- F(16000000, P_GPLL0, 10, 1, 5),
- F(19200000, P_XO, 1, 0, 0),
- F(24000000, P_GPLL0, 1, 3, 100),
- F(25000000, P_GPLL0, 16, 1, 2),
- F(32000000, P_GPLL0, 1, 1, 25),
- F(40000000, P_GPLL0, 1, 1, 20),
- F(46400000, P_GPLL0, 1, 29, 500),
- F(48000000, P_GPLL0, 1, 3, 50),
- F(51200000, P_GPLL0, 1, 8, 125),
- F(56000000, P_GPLL0, 1, 7, 100),
- F(58982400, P_GPLL0, 1, 1152, 15625),
- F(60000000, P_GPLL0, 1, 3, 40),
- { }
- };
- static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
- .cmd_rcgr = 0x02044,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_map,
- .freq_tbl = ftbl_gcc_blsp1_uart1_6_apps_clk,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "blsp1_uart1_apps_clk_src",
- .parent_data = gcc_xo_gpll0,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
- .cmd_rcgr = 0x03034,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_map,
- .freq_tbl = ftbl_gcc_blsp1_uart1_6_apps_clk,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "blsp1_uart2_apps_clk_src",
- .parent_data = gcc_xo_gpll0,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_camss_cci_clk[] = {
- F(19200000, P_XO, 1, 0, 0),
- { }
- };
- static struct clk_rcg2 cci_clk_src = {
- .cmd_rcgr = 0x51000,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0a_map,
- .freq_tbl = ftbl_gcc_camss_cci_clk,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cci_clk_src",
- .parent_data = gcc_xo_gpll0a,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0a),
- .ops = &clk_rcg2_ops,
- },
- };
- /*
- * This is a frequency table for "General Purpose" clocks.
- * These clocks can be muxed to the SoC pins and may be used by
- * external devices. They're often used as PWM source.
- *
- * See comment at ftbl_gcc_gp1_3_clk.
- */
- static const struct freq_tbl ftbl_gcc_camss_gp0_1_clk[] = {
- F(10000, P_XO, 16, 1, 120),
- F(100000, P_XO, 16, 1, 12),
- F(500000, P_GPLL0, 16, 1, 100),
- F(1000000, P_GPLL0, 16, 1, 50),
- F(2500000, P_GPLL0, 16, 1, 20),
- F(5000000, P_GPLL0, 16, 1, 10),
- F(100000000, P_GPLL0, 8, 0, 0),
- F(200000000, P_GPLL0, 4, 0, 0),
- { }
- };
- static struct clk_rcg2 camss_gp0_clk_src = {
- .cmd_rcgr = 0x54000,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
- .freq_tbl = ftbl_gcc_camss_gp0_1_clk,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "camss_gp0_clk_src",
- .parent_data = gcc_xo_gpll0_gpll1a_sleep,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a_sleep),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 camss_gp1_clk_src = {
- .cmd_rcgr = 0x55000,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
- .freq_tbl = ftbl_gcc_camss_gp0_1_clk,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "camss_gp1_clk_src",
- .parent_data = gcc_xo_gpll0_gpll1a_sleep,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a_sleep),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_camss_jpeg0_clk[] = {
- F(133330000, P_GPLL0, 6, 0, 0),
- F(266670000, P_GPLL0, 3, 0, 0),
- F(320000000, P_GPLL0, 2.5, 0, 0),
- { }
- };
- static struct clk_rcg2 jpeg0_clk_src = {
- .cmd_rcgr = 0x57000,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_map,
- .freq_tbl = ftbl_gcc_camss_jpeg0_clk,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "jpeg0_clk_src",
- .parent_data = gcc_xo_gpll0,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_camss_mclk0_1_clk[] = {
- F(9600000, P_XO, 2, 0, 0),
- F(23880000, P_GPLL0, 1, 2, 67),
- F(66670000, P_GPLL0, 12, 0, 0),
- { }
- };
- static struct clk_rcg2 mclk0_clk_src = {
- .cmd_rcgr = 0x52000,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
- .freq_tbl = ftbl_gcc_camss_mclk0_1_clk,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "mclk0_clk_src",
- .parent_data = gcc_xo_gpll0_gpll1a_sleep,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a_sleep),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 mclk1_clk_src = {
- .cmd_rcgr = 0x53000,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
- .freq_tbl = ftbl_gcc_camss_mclk0_1_clk,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "mclk1_clk_src",
- .parent_data = gcc_xo_gpll0_gpll1a_sleep,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a_sleep),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_camss_csi0_1phytimer_clk[] = {
- F(100000000, P_GPLL0, 8, 0, 0),
- F(200000000, P_GPLL0, 4, 0, 0),
- { }
- };
- static struct clk_rcg2 csi0phytimer_clk_src = {
- .cmd_rcgr = 0x4e000,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_gpll1a_map,
- .freq_tbl = ftbl_gcc_camss_csi0_1phytimer_clk,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "csi0phytimer_clk_src",
- .parent_data = gcc_xo_gpll0_gpll1a,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 csi1phytimer_clk_src = {
- .cmd_rcgr = 0x4f000,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_gpll1a_map,
- .freq_tbl = ftbl_gcc_camss_csi0_1phytimer_clk,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "csi1phytimer_clk_src",
- .parent_data = gcc_xo_gpll0_gpll1a,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_camss_cpp_clk[] = {
- F(160000000, P_GPLL0, 5, 0, 0),
- F(320000000, P_GPLL0, 2.5, 0, 0),
- F(465000000, P_GPLL2, 2, 0, 0),
- { }
- };
- static struct clk_rcg2 cpp_clk_src = {
- .cmd_rcgr = 0x58018,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_gpll2_map,
- .freq_tbl = ftbl_gcc_camss_cpp_clk,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cpp_clk_src",
- .parent_data = gcc_xo_gpll0_gpll2,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll2),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_crypto_clk[] = {
- F(50000000, P_GPLL0, 16, 0, 0),
- F(80000000, P_GPLL0, 10, 0, 0),
- F(100000000, P_GPLL0, 8, 0, 0),
- F(160000000, P_GPLL0, 5, 0, 0),
- { }
- };
- static struct clk_rcg2 crypto_clk_src = {
- .cmd_rcgr = 0x16004,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_map,
- .freq_tbl = ftbl_gcc_crypto_clk,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "crypto_clk_src",
- .parent_data = gcc_xo_gpll0,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
- .ops = &clk_rcg2_ops,
- },
- };
- /*
- * This is a frequency table for "General Purpose" clocks.
- * These clocks can be muxed to the SoC pins and may be used by
- * external devices. They're often used as PWM source.
- *
- * Please note that MND divider must be enabled for duty-cycle
- * control to be possible. (M != N) Also since D register is configured
- * with a value multiplied by 2, and duty cycle is calculated as
- * (2 * D) % 2^W
- * DutyCycle = ----------------
- * 2 * (N % 2^W)
- * (where W = .mnd_width)
- * N must be half or less than maximum value for the register.
- * Otherwise duty-cycle control would be limited.
- * (e.g. for 8-bit NMD N should be less than 128)
- */
- static const struct freq_tbl ftbl_gcc_gp1_3_clk[] = {
- F(10000, P_XO, 16, 1, 120),
- F(100000, P_XO, 16, 1, 12),
- F(500000, P_GPLL0, 16, 1, 100),
- F(1000000, P_GPLL0, 16, 1, 50),
- F(2500000, P_GPLL0, 16, 1, 20),
- F(5000000, P_GPLL0, 16, 1, 10),
- F(19200000, P_XO, 1, 0, 0),
- { }
- };
- static struct clk_rcg2 gp1_clk_src = {
- .cmd_rcgr = 0x08004,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
- .freq_tbl = ftbl_gcc_gp1_3_clk,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gp1_clk_src",
- .parent_data = gcc_xo_gpll0_gpll1a_sleep,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a_sleep),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 gp2_clk_src = {
- .cmd_rcgr = 0x09004,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
- .freq_tbl = ftbl_gcc_gp1_3_clk,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gp2_clk_src",
- .parent_data = gcc_xo_gpll0_gpll1a_sleep,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a_sleep),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 gp3_clk_src = {
- .cmd_rcgr = 0x0a004,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
- .freq_tbl = ftbl_gcc_gp1_3_clk,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gp3_clk_src",
- .parent_data = gcc_xo_gpll0_gpll1a_sleep,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a_sleep),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 byte0_clk_src = {
- .cmd_rcgr = 0x4d044,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0a_dsibyte_map,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "byte0_clk_src",
- .parent_data = gcc_xo_gpll0a_dsibyte,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0a_dsibyte),
- .ops = &clk_byte2_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- };
- static const struct freq_tbl ftbl_gcc_mdss_esc0_clk[] = {
- F(19200000, P_XO, 1, 0, 0),
- { }
- };
- static struct clk_rcg2 esc0_clk_src = {
- .cmd_rcgr = 0x4d05c,
- .hid_width = 5,
- .parent_map = gcc_xo_dsibyte_map,
- .freq_tbl = ftbl_gcc_mdss_esc0_clk,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "esc0_clk_src",
- .parent_data = gcc_xo_dsibyte,
- .num_parents = ARRAY_SIZE(gcc_xo_dsibyte),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_mdss_mdp_clk[] = {
- F(50000000, P_GPLL0, 16, 0, 0),
- F(80000000, P_GPLL0, 10, 0, 0),
- F(100000000, P_GPLL0, 8, 0, 0),
- F(160000000, P_GPLL0, 5, 0, 0),
- F(177780000, P_GPLL0, 4.5, 0, 0),
- F(200000000, P_GPLL0, 4, 0, 0),
- F(266670000, P_GPLL0, 3, 0, 0),
- F(320000000, P_GPLL0, 2.5, 0, 0),
- { }
- };
- static struct clk_rcg2 mdp_clk_src = {
- .cmd_rcgr = 0x4d014,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_dsiphy_map,
- .freq_tbl = ftbl_gcc_mdss_mdp_clk,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "mdp_clk_src",
- .parent_data = gcc_xo_gpll0_dsiphy,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0_dsiphy),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 pclk0_clk_src = {
- .cmd_rcgr = 0x4d000,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0a_dsiphy_map,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "pclk0_clk_src",
- .parent_data = gcc_xo_gpll0a_dsiphy,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0a_dsiphy),
- .ops = &clk_pixel_ops,
- .flags = CLK_SET_RATE_PARENT,
- },
- };
- static const struct freq_tbl ftbl_gcc_mdss_vsync_clk[] = {
- F(19200000, P_XO, 1, 0, 0),
- { }
- };
- static struct clk_rcg2 vsync_clk_src = {
- .cmd_rcgr = 0x4d02c,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0a_map,
- .freq_tbl = ftbl_gcc_mdss_vsync_clk,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "vsync_clk_src",
- .parent_data = gcc_xo_gpll0a,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0a),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_pdm2_clk[] = {
- F(64000000, P_GPLL0, 12.5, 0, 0),
- { }
- };
- static struct clk_rcg2 pdm2_clk_src = {
- .cmd_rcgr = 0x44010,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_map,
- .freq_tbl = ftbl_gcc_pdm2_clk,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "pdm2_clk_src",
- .parent_data = gcc_xo_gpll0,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_sdcc1_apps_clk[] = {
- F(144000, P_XO, 16, 3, 25),
- F(400000, P_XO, 12, 1, 4),
- F(20000000, P_GPLL0, 10, 1, 4),
- F(25000000, P_GPLL0, 16, 1, 2),
- F(50000000, P_GPLL0, 16, 0, 0),
- F(100000000, P_GPLL0, 8, 0, 0),
- F(177770000, P_GPLL0, 4.5, 0, 0),
- { }
- };
- static struct clk_rcg2 sdcc1_apps_clk_src = {
- .cmd_rcgr = 0x42004,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_map,
- .freq_tbl = ftbl_gcc_sdcc1_apps_clk,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "sdcc1_apps_clk_src",
- .parent_data = gcc_xo_gpll0,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
- .ops = &clk_rcg2_floor_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_sdcc2_apps_clk[] = {
- F(144000, P_XO, 16, 3, 25),
- F(400000, P_XO, 12, 1, 4),
- F(20000000, P_GPLL0, 10, 1, 4),
- F(25000000, P_GPLL0, 16, 1, 2),
- F(50000000, P_GPLL0, 16, 0, 0),
- F(100000000, P_GPLL0, 8, 0, 0),
- F(200000000, P_GPLL0, 4, 0, 0),
- { }
- };
- static struct clk_rcg2 sdcc2_apps_clk_src = {
- .cmd_rcgr = 0x43004,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_map,
- .freq_tbl = ftbl_gcc_sdcc2_apps_clk,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "sdcc2_apps_clk_src",
- .parent_data = gcc_xo_gpll0,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
- .ops = &clk_rcg2_floor_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_apss_tcu_clk[] = {
- F(155000000, P_GPLL2, 6, 0, 0),
- F(310000000, P_GPLL2, 3, 0, 0),
- F(400000000, P_GPLL0, 2, 0, 0),
- { }
- };
- static struct clk_rcg2 apss_tcu_clk_src = {
- .cmd_rcgr = 0x1207c,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0a_gpll1_gpll2_map,
- .freq_tbl = ftbl_gcc_apss_tcu_clk,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "apss_tcu_clk_src",
- .parent_data = gcc_xo_gpll0a_gpll1_gpll2,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0a_gpll1_gpll2),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_bimc_gpu_clk[] = {
- F(19200000, P_XO, 1, 0, 0),
- F(100000000, P_GPLL0, 8, 0, 0),
- F(200000000, P_GPLL0, 4, 0, 0),
- F(266500000, P_BIMC, 4, 0, 0),
- F(400000000, P_GPLL0, 2, 0, 0),
- F(533000000, P_BIMC, 2, 0, 0),
- { }
- };
- static struct clk_rcg2 bimc_gpu_clk_src = {
- .cmd_rcgr = 0x31028,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_bimc_map,
- .freq_tbl = ftbl_gcc_bimc_gpu_clk,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "bimc_gpu_clk_src",
- .parent_data = gcc_xo_gpll0_bimc,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0_bimc),
- .flags = CLK_GET_RATE_NOCACHE,
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
- F(80000000, P_GPLL0, 10, 0, 0),
- { }
- };
- static struct clk_rcg2 usb_hs_system_clk_src = {
- .cmd_rcgr = 0x41010,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_map,
- .freq_tbl = ftbl_gcc_usb_hs_system_clk,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "usb_hs_system_clk_src",
- .parent_data = gcc_xo_gpll0,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_ultaudio_ahb_clk[] = {
- F(3200000, P_XO, 6, 0, 0),
- F(6400000, P_XO, 3, 0, 0),
- F(9600000, P_XO, 2, 0, 0),
- F(19200000, P_XO, 1, 0, 0),
- F(40000000, P_GPLL0, 10, 1, 2),
- F(66670000, P_GPLL0, 12, 0, 0),
- F(80000000, P_GPLL0, 10, 0, 0),
- F(100000000, P_GPLL0, 8, 0, 0),
- { }
- };
- static struct clk_rcg2 ultaudio_ahbfabric_clk_src = {
- .cmd_rcgr = 0x1c010,
- .hid_width = 5,
- .mnd_width = 8,
- .parent_map = gcc_xo_gpll0_gpll1_sleep_map,
- .freq_tbl = ftbl_gcc_ultaudio_ahb_clk,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "ultaudio_ahbfabric_clk_src",
- .parent_data = gcc_xo_gpll0_gpll1_sleep,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1_sleep),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_branch gcc_ultaudio_ahbfabric_ixfabric_clk = {
- .halt_reg = 0x1c028,
- .clkr = {
- .enable_reg = 0x1c028,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_ultaudio_ahbfabric_ixfabric_clk",
- .parent_hws = (const struct clk_hw*[]){
- &ultaudio_ahbfabric_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ultaudio_ahbfabric_ixfabric_lpm_clk = {
- .halt_reg = 0x1c024,
- .clkr = {
- .enable_reg = 0x1c024,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_ultaudio_ahbfabric_ixfabric_lpm_clk",
- .parent_hws = (const struct clk_hw*[]){
- &ultaudio_ahbfabric_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static const struct freq_tbl ftbl_gcc_ultaudio_lpaif_i2s_clk[] = {
- F(128000, P_XO, 10, 1, 15),
- F(256000, P_XO, 5, 1, 15),
- F(384000, P_XO, 5, 1, 10),
- F(512000, P_XO, 5, 2, 15),
- F(576000, P_XO, 5, 3, 20),
- F(705600, P_GPLL1, 16, 1, 80),
- F(768000, P_XO, 5, 1, 5),
- F(800000, P_XO, 5, 5, 24),
- F(1024000, P_XO, 5, 4, 15),
- F(1152000, P_XO, 1, 3, 50),
- F(1411200, P_GPLL1, 16, 1, 40),
- F(1536000, P_XO, 1, 2, 25),
- F(1600000, P_XO, 12, 0, 0),
- F(1728000, P_XO, 5, 9, 20),
- F(2048000, P_XO, 5, 8, 15),
- F(2304000, P_XO, 5, 3, 5),
- F(2400000, P_XO, 8, 0, 0),
- F(2822400, P_GPLL1, 16, 1, 20),
- F(3072000, P_XO, 5, 4, 5),
- F(4096000, P_GPLL1, 9, 2, 49),
- F(4800000, P_XO, 4, 0, 0),
- F(5644800, P_GPLL1, 16, 1, 10),
- F(6144000, P_GPLL1, 7, 1, 21),
- F(8192000, P_GPLL1, 9, 4, 49),
- F(9600000, P_XO, 2, 0, 0),
- F(11289600, P_GPLL1, 16, 1, 5),
- F(12288000, P_GPLL1, 7, 2, 21),
- { }
- };
- static struct clk_rcg2 ultaudio_lpaif_pri_i2s_clk_src = {
- .cmd_rcgr = 0x1c054,
- .hid_width = 5,
- .mnd_width = 8,
- .parent_map = gcc_xo_gpll1_epi2s_emclk_sleep_map,
- .freq_tbl = ftbl_gcc_ultaudio_lpaif_i2s_clk,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "ultaudio_lpaif_pri_i2s_clk_src",
- .parent_data = gcc_xo_gpll1_epi2s_emclk_sleep,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll1_epi2s_emclk_sleep),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_branch gcc_ultaudio_lpaif_pri_i2s_clk = {
- .halt_reg = 0x1c068,
- .clkr = {
- .enable_reg = 0x1c068,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_ultaudio_lpaif_pri_i2s_clk",
- .parent_hws = (const struct clk_hw*[]){
- &ultaudio_lpaif_pri_i2s_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_rcg2 ultaudio_lpaif_sec_i2s_clk_src = {
- .cmd_rcgr = 0x1c06c,
- .hid_width = 5,
- .mnd_width = 8,
- .parent_map = gcc_xo_gpll1_esi2s_emclk_sleep_map,
- .freq_tbl = ftbl_gcc_ultaudio_lpaif_i2s_clk,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "ultaudio_lpaif_sec_i2s_clk_src",
- .parent_data = gcc_xo_gpll1_esi2s_emclk_sleep,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll1_esi2s_emclk_sleep),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_branch gcc_ultaudio_lpaif_sec_i2s_clk = {
- .halt_reg = 0x1c080,
- .clkr = {
- .enable_reg = 0x1c080,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_ultaudio_lpaif_sec_i2s_clk",
- .parent_hws = (const struct clk_hw*[]){
- &ultaudio_lpaif_sec_i2s_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_rcg2 ultaudio_lpaif_aux_i2s_clk_src = {
- .cmd_rcgr = 0x1c084,
- .hid_width = 5,
- .mnd_width = 8,
- .parent_map = gcc_xo_gpll1_emclk_sleep_map,
- .freq_tbl = ftbl_gcc_ultaudio_lpaif_i2s_clk,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "ultaudio_lpaif_aux_i2s_clk_src",
- .parent_data = gcc_xo_gpll1_esi2s_emclk_sleep,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll1_esi2s_emclk_sleep),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_branch gcc_ultaudio_lpaif_aux_i2s_clk = {
- .halt_reg = 0x1c098,
- .clkr = {
- .enable_reg = 0x1c098,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_ultaudio_lpaif_aux_i2s_clk",
- .parent_hws = (const struct clk_hw*[]){
- &ultaudio_lpaif_aux_i2s_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static const struct freq_tbl ftbl_gcc_ultaudio_xo_clk[] = {
- F(19200000, P_XO, 1, 0, 0),
- { }
- };
- static struct clk_rcg2 ultaudio_xo_clk_src = {
- .cmd_rcgr = 0x1c034,
- .hid_width = 5,
- .parent_map = gcc_xo_sleep_map,
- .freq_tbl = ftbl_gcc_ultaudio_xo_clk,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "ultaudio_xo_clk_src",
- .parent_data = gcc_xo_sleep,
- .num_parents = ARRAY_SIZE(gcc_xo_sleep),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_branch gcc_ultaudio_avsync_xo_clk = {
- .halt_reg = 0x1c04c,
- .clkr = {
- .enable_reg = 0x1c04c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_ultaudio_avsync_xo_clk",
- .parent_hws = (const struct clk_hw*[]){
- &ultaudio_xo_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ultaudio_stc_xo_clk = {
- .halt_reg = 0x1c050,
- .clkr = {
- .enable_reg = 0x1c050,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_ultaudio_stc_xo_clk",
- .parent_hws = (const struct clk_hw*[]){
- &ultaudio_xo_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static const struct freq_tbl ftbl_codec_clk[] = {
- F(9600000, P_XO, 2, 0, 0),
- F(12288000, P_XO, 1, 16, 25),
- F(19200000, P_XO, 1, 0, 0),
- F(11289600, P_EXT_MCLK, 1, 0, 0),
- { }
- };
- static struct clk_rcg2 codec_digcodec_clk_src = {
- .cmd_rcgr = 0x1c09c,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll1_emclk_sleep_map,
- .freq_tbl = ftbl_codec_clk,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "codec_digcodec_clk_src",
- .parent_data = gcc_xo_gpll1_emclk_sleep,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll1_emclk_sleep),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_branch gcc_codec_digcodec_clk = {
- .halt_reg = 0x1c0b0,
- .clkr = {
- .enable_reg = 0x1c0b0,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_ultaudio_codec_digcodec_clk",
- .parent_hws = (const struct clk_hw*[]){
- &codec_digcodec_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ultaudio_pcnoc_mport_clk = {
- .halt_reg = 0x1c000,
- .clkr = {
- .enable_reg = 0x1c000,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_ultaudio_pcnoc_mport_clk",
- .parent_hws = (const struct clk_hw*[]){
- &pcnoc_bfdcd_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ultaudio_pcnoc_sway_clk = {
- .halt_reg = 0x1c004,
- .clkr = {
- .enable_reg = 0x1c004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_ultaudio_pcnoc_sway_clk",
- .parent_hws = (const struct clk_hw*[]){
- &pcnoc_bfdcd_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static const struct freq_tbl ftbl_gcc_venus0_vcodec0_clk[] = {
- F(100000000, P_GPLL0, 8, 0, 0),
- F(160000000, P_GPLL0, 5, 0, 0),
- F(228570000, P_GPLL0, 3.5, 0, 0),
- { }
- };
- static struct clk_rcg2 vcodec0_clk_src = {
- .cmd_rcgr = 0x4C000,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_map,
- .freq_tbl = ftbl_gcc_venus0_vcodec0_clk,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "vcodec0_clk_src",
- .parent_data = gcc_xo_gpll0,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_branch gcc_blsp1_ahb_clk = {
- .halt_reg = 0x01008,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x45004,
- .enable_mask = BIT(10),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_blsp1_ahb_clk",
- .parent_hws = (const struct clk_hw*[]){
- &pcnoc_bfdcd_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_sleep_clk = {
- .halt_reg = 0x01004,
- .clkr = {
- .enable_reg = 0x01004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_blsp1_sleep_clk",
- .parent_data = &(const struct clk_parent_data){
- .fw_name = "sleep_clk", .name = "sleep_clk_src",
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
- .halt_reg = 0x02008,
- .clkr = {
- .enable_reg = 0x02008,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_blsp1_qup1_i2c_apps_clk",
- .parent_hws = (const struct clk_hw*[]){
- &blsp1_qup1_i2c_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
- .halt_reg = 0x02004,
- .clkr = {
- .enable_reg = 0x02004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_blsp1_qup1_spi_apps_clk",
- .parent_hws = (const struct clk_hw*[]){
- &blsp1_qup1_spi_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
- .halt_reg = 0x03010,
- .clkr = {
- .enable_reg = 0x03010,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_blsp1_qup2_i2c_apps_clk",
- .parent_hws = (const struct clk_hw*[]){
- &blsp1_qup2_i2c_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
- .halt_reg = 0x0300c,
- .clkr = {
- .enable_reg = 0x0300c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_blsp1_qup2_spi_apps_clk",
- .parent_hws = (const struct clk_hw*[]){
- &blsp1_qup2_spi_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
- .halt_reg = 0x04020,
- .clkr = {
- .enable_reg = 0x04020,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_blsp1_qup3_i2c_apps_clk",
- .parent_hws = (const struct clk_hw*[]){
- &blsp1_qup3_i2c_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
- .halt_reg = 0x0401c,
- .clkr = {
- .enable_reg = 0x0401c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_blsp1_qup3_spi_apps_clk",
- .parent_hws = (const struct clk_hw*[]){
- &blsp1_qup3_spi_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
- .halt_reg = 0x05020,
- .clkr = {
- .enable_reg = 0x05020,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_blsp1_qup4_i2c_apps_clk",
- .parent_hws = (const struct clk_hw*[]){
- &blsp1_qup4_i2c_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
- .halt_reg = 0x0501c,
- .clkr = {
- .enable_reg = 0x0501c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_blsp1_qup4_spi_apps_clk",
- .parent_hws = (const struct clk_hw*[]){
- &blsp1_qup4_spi_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = {
- .halt_reg = 0x06020,
- .clkr = {
- .enable_reg = 0x06020,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_blsp1_qup5_i2c_apps_clk",
- .parent_hws = (const struct clk_hw*[]){
- &blsp1_qup5_i2c_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_qup5_spi_apps_clk = {
- .halt_reg = 0x0601c,
- .clkr = {
- .enable_reg = 0x0601c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_blsp1_qup5_spi_apps_clk",
- .parent_hws = (const struct clk_hw*[]){
- &blsp1_qup5_spi_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_qup6_i2c_apps_clk = {
- .halt_reg = 0x07020,
- .clkr = {
- .enable_reg = 0x07020,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_blsp1_qup6_i2c_apps_clk",
- .parent_hws = (const struct clk_hw*[]){
- &blsp1_qup6_i2c_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_qup6_spi_apps_clk = {
- .halt_reg = 0x0701c,
- .clkr = {
- .enable_reg = 0x0701c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_blsp1_qup6_spi_apps_clk",
- .parent_hws = (const struct clk_hw*[]){
- &blsp1_qup6_spi_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_uart1_apps_clk = {
- .halt_reg = 0x0203c,
- .clkr = {
- .enable_reg = 0x0203c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_blsp1_uart1_apps_clk",
- .parent_hws = (const struct clk_hw*[]){
- &blsp1_uart1_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_uart2_apps_clk = {
- .halt_reg = 0x0302c,
- .clkr = {
- .enable_reg = 0x0302c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_blsp1_uart2_apps_clk",
- .parent_hws = (const struct clk_hw*[]){
- &blsp1_uart2_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_boot_rom_ahb_clk = {
- .halt_reg = 0x1300c,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x45004,
- .enable_mask = BIT(7),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_boot_rom_ahb_clk",
- .parent_hws = (const struct clk_hw*[]){
- &pcnoc_bfdcd_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_cci_ahb_clk = {
- .halt_reg = 0x5101c,
- .clkr = {
- .enable_reg = 0x5101c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_camss_cci_ahb_clk",
- .parent_hws = (const struct clk_hw*[]){
- &camss_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_cci_clk = {
- .halt_reg = 0x51018,
- .clkr = {
- .enable_reg = 0x51018,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_camss_cci_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cci_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_csi0_ahb_clk = {
- .halt_reg = 0x4e040,
- .clkr = {
- .enable_reg = 0x4e040,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_camss_csi0_ahb_clk",
- .parent_hws = (const struct clk_hw*[]){
- &camss_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_csi0_clk = {
- .halt_reg = 0x4e03c,
- .clkr = {
- .enable_reg = 0x4e03c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_camss_csi0_clk",
- .parent_hws = (const struct clk_hw*[]){
- &csi0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_csi0phy_clk = {
- .halt_reg = 0x4e048,
- .clkr = {
- .enable_reg = 0x4e048,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_camss_csi0phy_clk",
- .parent_hws = (const struct clk_hw*[]){
- &csi0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_csi0pix_clk = {
- .halt_reg = 0x4e058,
- .clkr = {
- .enable_reg = 0x4e058,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_camss_csi0pix_clk",
- .parent_hws = (const struct clk_hw*[]){
- &csi0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_csi0rdi_clk = {
- .halt_reg = 0x4e050,
- .clkr = {
- .enable_reg = 0x4e050,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_camss_csi0rdi_clk",
- .parent_hws = (const struct clk_hw*[]){
- &csi0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_csi1_ahb_clk = {
- .halt_reg = 0x4f040,
- .clkr = {
- .enable_reg = 0x4f040,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_camss_csi1_ahb_clk",
- .parent_hws = (const struct clk_hw*[]){
- &camss_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_csi1_clk = {
- .halt_reg = 0x4f03c,
- .clkr = {
- .enable_reg = 0x4f03c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_camss_csi1_clk",
- .parent_hws = (const struct clk_hw*[]){
- &csi1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_csi1phy_clk = {
- .halt_reg = 0x4f048,
- .clkr = {
- .enable_reg = 0x4f048,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_camss_csi1phy_clk",
- .parent_hws = (const struct clk_hw*[]){
- &csi1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_csi1pix_clk = {
- .halt_reg = 0x4f058,
- .clkr = {
- .enable_reg = 0x4f058,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_camss_csi1pix_clk",
- .parent_hws = (const struct clk_hw*[]){
- &csi1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_csi1rdi_clk = {
- .halt_reg = 0x4f050,
- .clkr = {
- .enable_reg = 0x4f050,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_camss_csi1rdi_clk",
- .parent_hws = (const struct clk_hw*[]){
- &csi1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_csi_vfe0_clk = {
- .halt_reg = 0x58050,
- .clkr = {
- .enable_reg = 0x58050,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_camss_csi_vfe0_clk",
- .parent_hws = (const struct clk_hw*[]){
- &vfe0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_gp0_clk = {
- .halt_reg = 0x54018,
- .clkr = {
- .enable_reg = 0x54018,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_camss_gp0_clk",
- .parent_hws = (const struct clk_hw*[]){
- &camss_gp0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_gp1_clk = {
- .halt_reg = 0x55018,
- .clkr = {
- .enable_reg = 0x55018,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_camss_gp1_clk",
- .parent_hws = (const struct clk_hw*[]){
- &camss_gp1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_ispif_ahb_clk = {
- .halt_reg = 0x50004,
- .clkr = {
- .enable_reg = 0x50004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_camss_ispif_ahb_clk",
- .parent_hws = (const struct clk_hw*[]){
- &camss_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_jpeg0_clk = {
- .halt_reg = 0x57020,
- .clkr = {
- .enable_reg = 0x57020,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_camss_jpeg0_clk",
- .parent_hws = (const struct clk_hw*[]){
- &jpeg0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_jpeg_ahb_clk = {
- .halt_reg = 0x57024,
- .clkr = {
- .enable_reg = 0x57024,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_camss_jpeg_ahb_clk",
- .parent_hws = (const struct clk_hw*[]){
- &camss_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_jpeg_axi_clk = {
- .halt_reg = 0x57028,
- .clkr = {
- .enable_reg = 0x57028,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_camss_jpeg_axi_clk",
- .parent_hws = (const struct clk_hw*[]){
- &system_noc_bfdcd_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_mclk0_clk = {
- .halt_reg = 0x52018,
- .clkr = {
- .enable_reg = 0x52018,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_camss_mclk0_clk",
- .parent_hws = (const struct clk_hw*[]){
- &mclk0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_mclk1_clk = {
- .halt_reg = 0x53018,
- .clkr = {
- .enable_reg = 0x53018,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_camss_mclk1_clk",
- .parent_hws = (const struct clk_hw*[]){
- &mclk1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_micro_ahb_clk = {
- .halt_reg = 0x5600c,
- .clkr = {
- .enable_reg = 0x5600c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_camss_micro_ahb_clk",
- .parent_hws = (const struct clk_hw*[]){
- &camss_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_csi0phytimer_clk = {
- .halt_reg = 0x4e01c,
- .clkr = {
- .enable_reg = 0x4e01c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_camss_csi0phytimer_clk",
- .parent_hws = (const struct clk_hw*[]){
- &csi0phytimer_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_csi1phytimer_clk = {
- .halt_reg = 0x4f01c,
- .clkr = {
- .enable_reg = 0x4f01c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_camss_csi1phytimer_clk",
- .parent_hws = (const struct clk_hw*[]){
- &csi1phytimer_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_ahb_clk = {
- .halt_reg = 0x5a014,
- .clkr = {
- .enable_reg = 0x5a014,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_camss_ahb_clk",
- .parent_hws = (const struct clk_hw*[]){
- &camss_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_top_ahb_clk = {
- .halt_reg = 0x56004,
- .clkr = {
- .enable_reg = 0x56004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_camss_top_ahb_clk",
- .parent_hws = (const struct clk_hw*[]){
- &pcnoc_bfdcd_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_cpp_ahb_clk = {
- .halt_reg = 0x58040,
- .clkr = {
- .enable_reg = 0x58040,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_camss_cpp_ahb_clk",
- .parent_hws = (const struct clk_hw*[]){
- &camss_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_cpp_clk = {
- .halt_reg = 0x5803c,
- .clkr = {
- .enable_reg = 0x5803c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_camss_cpp_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cpp_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_vfe0_clk = {
- .halt_reg = 0x58038,
- .clkr = {
- .enable_reg = 0x58038,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_camss_vfe0_clk",
- .parent_hws = (const struct clk_hw*[]){
- &vfe0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_vfe_ahb_clk = {
- .halt_reg = 0x58044,
- .clkr = {
- .enable_reg = 0x58044,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_camss_vfe_ahb_clk",
- .parent_hws = (const struct clk_hw*[]){
- &camss_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_vfe_axi_clk = {
- .halt_reg = 0x58048,
- .clkr = {
- .enable_reg = 0x58048,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_camss_vfe_axi_clk",
- .parent_hws = (const struct clk_hw*[]){
- &system_noc_bfdcd_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_crypto_ahb_clk = {
- .halt_reg = 0x16024,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x45004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_crypto_ahb_clk",
- .parent_hws = (const struct clk_hw*[]){
- &pcnoc_bfdcd_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_crypto_axi_clk = {
- .halt_reg = 0x16020,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x45004,
- .enable_mask = BIT(1),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_crypto_axi_clk",
- .parent_hws = (const struct clk_hw*[]){
- &pcnoc_bfdcd_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_crypto_clk = {
- .halt_reg = 0x1601c,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x45004,
- .enable_mask = BIT(2),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_crypto_clk",
- .parent_hws = (const struct clk_hw*[]){
- &crypto_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_oxili_gmem_clk = {
- .halt_reg = 0x59024,
- .clkr = {
- .enable_reg = 0x59024,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_oxili_gmem_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gfx3d_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gp1_clk = {
- .halt_reg = 0x08000,
- .clkr = {
- .enable_reg = 0x08000,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_gp1_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gp1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gp2_clk = {
- .halt_reg = 0x09000,
- .clkr = {
- .enable_reg = 0x09000,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_gp2_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gp2_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gp3_clk = {
- .halt_reg = 0x0a000,
- .clkr = {
- .enable_reg = 0x0a000,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_gp3_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gp3_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_mdss_ahb_clk = {
- .halt_reg = 0x4d07c,
- .clkr = {
- .enable_reg = 0x4d07c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_mdss_ahb_clk",
- .parent_hws = (const struct clk_hw*[]){
- &pcnoc_bfdcd_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_mdss_axi_clk = {
- .halt_reg = 0x4d080,
- .clkr = {
- .enable_reg = 0x4d080,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_mdss_axi_clk",
- .parent_hws = (const struct clk_hw*[]){
- &system_noc_bfdcd_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_mdss_byte0_clk = {
- .halt_reg = 0x4d094,
- .clkr = {
- .enable_reg = 0x4d094,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_mdss_byte0_clk",
- .parent_hws = (const struct clk_hw*[]){
- &byte0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_mdss_esc0_clk = {
- .halt_reg = 0x4d098,
- .clkr = {
- .enable_reg = 0x4d098,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_mdss_esc0_clk",
- .parent_hws = (const struct clk_hw*[]){
- &esc0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_mdss_mdp_clk = {
- .halt_reg = 0x4D088,
- .clkr = {
- .enable_reg = 0x4D088,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_mdss_mdp_clk",
- .parent_hws = (const struct clk_hw*[]){
- &mdp_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_mdss_pclk0_clk = {
- .halt_reg = 0x4d084,
- .clkr = {
- .enable_reg = 0x4d084,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_mdss_pclk0_clk",
- .parent_hws = (const struct clk_hw*[]){
- &pclk0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_mdss_vsync_clk = {
- .halt_reg = 0x4d090,
- .clkr = {
- .enable_reg = 0x4d090,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_mdss_vsync_clk",
- .parent_hws = (const struct clk_hw*[]){
- &vsync_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_mss_cfg_ahb_clk = {
- .halt_reg = 0x49000,
- .clkr = {
- .enable_reg = 0x49000,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_mss_cfg_ahb_clk",
- .parent_hws = (const struct clk_hw*[]){
- &pcnoc_bfdcd_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_oxili_ahb_clk = {
- .halt_reg = 0x59028,
- .clkr = {
- .enable_reg = 0x59028,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_oxili_ahb_clk",
- .parent_hws = (const struct clk_hw*[]){
- &pcnoc_bfdcd_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_oxili_gfx3d_clk = {
- .halt_reg = 0x59020,
- .clkr = {
- .enable_reg = 0x59020,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_oxili_gfx3d_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gfx3d_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pdm2_clk = {
- .halt_reg = 0x4400c,
- .clkr = {
- .enable_reg = 0x4400c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_pdm2_clk",
- .parent_hws = (const struct clk_hw*[]){
- &pdm2_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pdm_ahb_clk = {
- .halt_reg = 0x44004,
- .clkr = {
- .enable_reg = 0x44004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_pdm_ahb_clk",
- .parent_hws = (const struct clk_hw*[]){
- &pcnoc_bfdcd_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_prng_ahb_clk = {
- .halt_reg = 0x13004,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x45004,
- .enable_mask = BIT(8),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_prng_ahb_clk",
- .parent_hws = (const struct clk_hw*[]){
- &pcnoc_bfdcd_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_sdcc1_ahb_clk = {
- .halt_reg = 0x4201c,
- .clkr = {
- .enable_reg = 0x4201c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_sdcc1_ahb_clk",
- .parent_hws = (const struct clk_hw*[]){
- &pcnoc_bfdcd_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_sdcc1_apps_clk = {
- .halt_reg = 0x42018,
- .clkr = {
- .enable_reg = 0x42018,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_sdcc1_apps_clk",
- .parent_hws = (const struct clk_hw*[]){
- &sdcc1_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_sdcc2_ahb_clk = {
- .halt_reg = 0x4301c,
- .clkr = {
- .enable_reg = 0x4301c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_sdcc2_ahb_clk",
- .parent_hws = (const struct clk_hw*[]){
- &pcnoc_bfdcd_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_sdcc2_apps_clk = {
- .halt_reg = 0x43018,
- .clkr = {
- .enable_reg = 0x43018,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_sdcc2_apps_clk",
- .parent_hws = (const struct clk_hw*[]){
- &sdcc2_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_rcg2 bimc_ddr_clk_src = {
- .cmd_rcgr = 0x32004,
- .hid_width = 5,
- .parent_map = gcc_xo_gpll0_bimc_map,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "bimc_ddr_clk_src",
- .parent_data = gcc_xo_gpll0_bimc,
- .num_parents = ARRAY_SIZE(gcc_xo_gpll0_bimc),
- .ops = &clk_rcg2_ops,
- .flags = CLK_GET_RATE_NOCACHE,
- },
- };
- static struct clk_branch gcc_mss_q6_bimc_axi_clk = {
- .halt_reg = 0x49004,
- .clkr = {
- .enable_reg = 0x49004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_mss_q6_bimc_axi_clk",
- .parent_hws = (const struct clk_hw*[]){
- &bimc_ddr_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_apss_tcu_clk = {
- .halt_reg = 0x12018,
- .clkr = {
- .enable_reg = 0x4500c,
- .enable_mask = BIT(1),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_apss_tcu_clk",
- .parent_hws = (const struct clk_hw*[]){
- &bimc_ddr_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gfx_tcu_clk = {
- .halt_reg = 0x12020,
- .clkr = {
- .enable_reg = 0x4500c,
- .enable_mask = BIT(2),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_gfx_tcu_clk",
- .parent_hws = (const struct clk_hw*[]){
- &bimc_ddr_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gtcu_ahb_clk = {
- .halt_reg = 0x12044,
- .clkr = {
- .enable_reg = 0x4500c,
- .enable_mask = BIT(13),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_gtcu_ahb_clk",
- .parent_hws = (const struct clk_hw*[]){
- &pcnoc_bfdcd_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_bimc_gfx_clk = {
- .halt_reg = 0x31024,
- .clkr = {
- .enable_reg = 0x31024,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_bimc_gfx_clk",
- .parent_hws = (const struct clk_hw*[]){
- &bimc_gpu_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_bimc_gpu_clk = {
- .halt_reg = 0x31040,
- .clkr = {
- .enable_reg = 0x31040,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_bimc_gpu_clk",
- .parent_hws = (const struct clk_hw*[]){
- &bimc_gpu_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_jpeg_tbu_clk = {
- .halt_reg = 0x12034,
- .clkr = {
- .enable_reg = 0x4500c,
- .enable_mask = BIT(10),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_jpeg_tbu_clk",
- .parent_hws = (const struct clk_hw*[]){
- &system_noc_bfdcd_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_mdp_tbu_clk = {
- .halt_reg = 0x1201c,
- .clkr = {
- .enable_reg = 0x4500c,
- .enable_mask = BIT(4),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_mdp_tbu_clk",
- .parent_hws = (const struct clk_hw*[]){
- &system_noc_bfdcd_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_smmu_cfg_clk = {
- .halt_reg = 0x12038,
- .clkr = {
- .enable_reg = 0x4500c,
- .enable_mask = BIT(12),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_smmu_cfg_clk",
- .parent_hws = (const struct clk_hw*[]){
- &pcnoc_bfdcd_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_venus_tbu_clk = {
- .halt_reg = 0x12014,
- .clkr = {
- .enable_reg = 0x4500c,
- .enable_mask = BIT(5),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_venus_tbu_clk",
- .parent_hws = (const struct clk_hw*[]){
- &system_noc_bfdcd_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_vfe_tbu_clk = {
- .halt_reg = 0x1203c,
- .clkr = {
- .enable_reg = 0x4500c,
- .enable_mask = BIT(9),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_vfe_tbu_clk",
- .parent_hws = (const struct clk_hw*[]){
- &system_noc_bfdcd_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb2a_phy_sleep_clk = {
- .halt_reg = 0x4102c,
- .clkr = {
- .enable_reg = 0x4102c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_usb2a_phy_sleep_clk",
- .parent_data = &(const struct clk_parent_data){
- .fw_name = "sleep_clk", .name = "sleep_clk_src",
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb_hs_ahb_clk = {
- .halt_reg = 0x41008,
- .clkr = {
- .enable_reg = 0x41008,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_usb_hs_ahb_clk",
- .parent_hws = (const struct clk_hw*[]){
- &pcnoc_bfdcd_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb_hs_system_clk = {
- .halt_reg = 0x41004,
- .clkr = {
- .enable_reg = 0x41004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_usb_hs_system_clk",
- .parent_hws = (const struct clk_hw*[]){
- &usb_hs_system_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_venus0_ahb_clk = {
- .halt_reg = 0x4c020,
- .clkr = {
- .enable_reg = 0x4c020,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_venus0_ahb_clk",
- .parent_hws = (const struct clk_hw*[]){
- &pcnoc_bfdcd_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_venus0_axi_clk = {
- .halt_reg = 0x4c024,
- .clkr = {
- .enable_reg = 0x4c024,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_venus0_axi_clk",
- .parent_hws = (const struct clk_hw*[]){
- &system_noc_bfdcd_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_venus0_vcodec0_clk = {
- .halt_reg = 0x4c01c,
- .clkr = {
- .enable_reg = 0x4c01c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_venus0_vcodec0_clk",
- .parent_hws = (const struct clk_hw*[]){
- &vcodec0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct gdsc venus_gdsc = {
- .gdscr = 0x4c018,
- .pd = {
- .name = "venus",
- },
- .pwrsts = PWRSTS_OFF_ON,
- };
- static struct gdsc mdss_gdsc = {
- .gdscr = 0x4d078,
- .pd = {
- .name = "mdss",
- },
- .pwrsts = PWRSTS_OFF_ON,
- };
- static struct gdsc jpeg_gdsc = {
- .gdscr = 0x5701c,
- .pd = {
- .name = "jpeg",
- },
- .pwrsts = PWRSTS_OFF_ON,
- };
- static struct gdsc vfe_gdsc = {
- .gdscr = 0x58034,
- .pd = {
- .name = "vfe",
- },
- .pwrsts = PWRSTS_OFF_ON,
- };
- static struct gdsc oxili_gdsc = {
- .gdscr = 0x5901c,
- .pd = {
- .name = "oxili",
- },
- .pwrsts = PWRSTS_OFF_ON,
- };
- static struct clk_regmap *gcc_msm8916_clocks[] = {
- [GPLL0] = &gpll0.clkr,
- [GPLL0_VOTE] = &gpll0_vote,
- [BIMC_PLL] = &bimc_pll.clkr,
- [BIMC_PLL_VOTE] = &bimc_pll_vote,
- [GPLL1] = &gpll1.clkr,
- [GPLL1_VOTE] = &gpll1_vote,
- [GPLL2] = &gpll2.clkr,
- [GPLL2_VOTE] = &gpll2_vote,
- [PCNOC_BFDCD_CLK_SRC] = &pcnoc_bfdcd_clk_src.clkr,
- [SYSTEM_NOC_BFDCD_CLK_SRC] = &system_noc_bfdcd_clk_src.clkr,
- [CAMSS_AHB_CLK_SRC] = &camss_ahb_clk_src.clkr,
- [APSS_AHB_CLK_SRC] = &apss_ahb_clk_src.clkr,
- [CSI0_CLK_SRC] = &csi0_clk_src.clkr,
- [CSI1_CLK_SRC] = &csi1_clk_src.clkr,
- [GFX3D_CLK_SRC] = &gfx3d_clk_src.clkr,
- [VFE0_CLK_SRC] = &vfe0_clk_src.clkr,
- [BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
- [BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
- [BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
- [BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
- [BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
- [BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
- [BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
- [BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
- [BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
- [BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
- [BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
- [BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
- [BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
- [BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
- [CCI_CLK_SRC] = &cci_clk_src.clkr,
- [CAMSS_GP0_CLK_SRC] = &camss_gp0_clk_src.clkr,
- [CAMSS_GP1_CLK_SRC] = &camss_gp1_clk_src.clkr,
- [JPEG0_CLK_SRC] = &jpeg0_clk_src.clkr,
- [MCLK0_CLK_SRC] = &mclk0_clk_src.clkr,
- [MCLK1_CLK_SRC] = &mclk1_clk_src.clkr,
- [CSI0PHYTIMER_CLK_SRC] = &csi0phytimer_clk_src.clkr,
- [CSI1PHYTIMER_CLK_SRC] = &csi1phytimer_clk_src.clkr,
- [CPP_CLK_SRC] = &cpp_clk_src.clkr,
- [CRYPTO_CLK_SRC] = &crypto_clk_src.clkr,
- [GP1_CLK_SRC] = &gp1_clk_src.clkr,
- [GP2_CLK_SRC] = &gp2_clk_src.clkr,
- [GP3_CLK_SRC] = &gp3_clk_src.clkr,
- [BYTE0_CLK_SRC] = &byte0_clk_src.clkr,
- [ESC0_CLK_SRC] = &esc0_clk_src.clkr,
- [MDP_CLK_SRC] = &mdp_clk_src.clkr,
- [PCLK0_CLK_SRC] = &pclk0_clk_src.clkr,
- [VSYNC_CLK_SRC] = &vsync_clk_src.clkr,
- [PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
- [SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
- [SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
- [APSS_TCU_CLK_SRC] = &apss_tcu_clk_src.clkr,
- [USB_HS_SYSTEM_CLK_SRC] = &usb_hs_system_clk_src.clkr,
- [VCODEC0_CLK_SRC] = &vcodec0_clk_src.clkr,
- [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
- [GCC_BLSP1_SLEEP_CLK] = &gcc_blsp1_sleep_clk.clkr,
- [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
- [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
- [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
- [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
- [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
- [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
- [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
- [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
- [GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
- [GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
- [GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
- [GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
- [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
- [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
- [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
- [GCC_CAMSS_CCI_AHB_CLK] = &gcc_camss_cci_ahb_clk.clkr,
- [GCC_CAMSS_CCI_CLK] = &gcc_camss_cci_clk.clkr,
- [GCC_CAMSS_CSI0_AHB_CLK] = &gcc_camss_csi0_ahb_clk.clkr,
- [GCC_CAMSS_CSI0_CLK] = &gcc_camss_csi0_clk.clkr,
- [GCC_CAMSS_CSI0PHY_CLK] = &gcc_camss_csi0phy_clk.clkr,
- [GCC_CAMSS_CSI0PIX_CLK] = &gcc_camss_csi0pix_clk.clkr,
- [GCC_CAMSS_CSI0RDI_CLK] = &gcc_camss_csi0rdi_clk.clkr,
- [GCC_CAMSS_CSI1_AHB_CLK] = &gcc_camss_csi1_ahb_clk.clkr,
- [GCC_CAMSS_CSI1_CLK] = &gcc_camss_csi1_clk.clkr,
- [GCC_CAMSS_CSI1PHY_CLK] = &gcc_camss_csi1phy_clk.clkr,
- [GCC_CAMSS_CSI1PIX_CLK] = &gcc_camss_csi1pix_clk.clkr,
- [GCC_CAMSS_CSI1RDI_CLK] = &gcc_camss_csi1rdi_clk.clkr,
- [GCC_CAMSS_CSI_VFE0_CLK] = &gcc_camss_csi_vfe0_clk.clkr,
- [GCC_CAMSS_GP0_CLK] = &gcc_camss_gp0_clk.clkr,
- [GCC_CAMSS_GP1_CLK] = &gcc_camss_gp1_clk.clkr,
- [GCC_CAMSS_ISPIF_AHB_CLK] = &gcc_camss_ispif_ahb_clk.clkr,
- [GCC_CAMSS_JPEG0_CLK] = &gcc_camss_jpeg0_clk.clkr,
- [GCC_CAMSS_JPEG_AHB_CLK] = &gcc_camss_jpeg_ahb_clk.clkr,
- [GCC_CAMSS_JPEG_AXI_CLK] = &gcc_camss_jpeg_axi_clk.clkr,
- [GCC_CAMSS_MCLK0_CLK] = &gcc_camss_mclk0_clk.clkr,
- [GCC_CAMSS_MCLK1_CLK] = &gcc_camss_mclk1_clk.clkr,
- [GCC_CAMSS_MICRO_AHB_CLK] = &gcc_camss_micro_ahb_clk.clkr,
- [GCC_CAMSS_CSI0PHYTIMER_CLK] = &gcc_camss_csi0phytimer_clk.clkr,
- [GCC_CAMSS_CSI1PHYTIMER_CLK] = &gcc_camss_csi1phytimer_clk.clkr,
- [GCC_CAMSS_AHB_CLK] = &gcc_camss_ahb_clk.clkr,
- [GCC_CAMSS_TOP_AHB_CLK] = &gcc_camss_top_ahb_clk.clkr,
- [GCC_CAMSS_CPP_AHB_CLK] = &gcc_camss_cpp_ahb_clk.clkr,
- [GCC_CAMSS_CPP_CLK] = &gcc_camss_cpp_clk.clkr,
- [GCC_CAMSS_VFE0_CLK] = &gcc_camss_vfe0_clk.clkr,
- [GCC_CAMSS_VFE_AHB_CLK] = &gcc_camss_vfe_ahb_clk.clkr,
- [GCC_CAMSS_VFE_AXI_CLK] = &gcc_camss_vfe_axi_clk.clkr,
- [GCC_CRYPTO_AHB_CLK] = &gcc_crypto_ahb_clk.clkr,
- [GCC_CRYPTO_AXI_CLK] = &gcc_crypto_axi_clk.clkr,
- [GCC_CRYPTO_CLK] = &gcc_crypto_clk.clkr,
- [GCC_OXILI_GMEM_CLK] = &gcc_oxili_gmem_clk.clkr,
- [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
- [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
- [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
- [GCC_MDSS_AHB_CLK] = &gcc_mdss_ahb_clk.clkr,
- [GCC_MDSS_AXI_CLK] = &gcc_mdss_axi_clk.clkr,
- [GCC_MDSS_BYTE0_CLK] = &gcc_mdss_byte0_clk.clkr,
- [GCC_MDSS_ESC0_CLK] = &gcc_mdss_esc0_clk.clkr,
- [GCC_MDSS_MDP_CLK] = &gcc_mdss_mdp_clk.clkr,
- [GCC_MDSS_PCLK0_CLK] = &gcc_mdss_pclk0_clk.clkr,
- [GCC_MDSS_VSYNC_CLK] = &gcc_mdss_vsync_clk.clkr,
- [GCC_MSS_CFG_AHB_CLK] = &gcc_mss_cfg_ahb_clk.clkr,
- [GCC_OXILI_AHB_CLK] = &gcc_oxili_ahb_clk.clkr,
- [GCC_OXILI_GFX3D_CLK] = &gcc_oxili_gfx3d_clk.clkr,
- [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
- [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
- [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
- [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
- [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
- [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
- [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
- [GCC_GTCU_AHB_CLK] = &gcc_gtcu_ahb_clk.clkr,
- [GCC_JPEG_TBU_CLK] = &gcc_jpeg_tbu_clk.clkr,
- [GCC_MDP_TBU_CLK] = &gcc_mdp_tbu_clk.clkr,
- [GCC_SMMU_CFG_CLK] = &gcc_smmu_cfg_clk.clkr,
- [GCC_VENUS_TBU_CLK] = &gcc_venus_tbu_clk.clkr,
- [GCC_VFE_TBU_CLK] = &gcc_vfe_tbu_clk.clkr,
- [GCC_USB2A_PHY_SLEEP_CLK] = &gcc_usb2a_phy_sleep_clk.clkr,
- [GCC_USB_HS_AHB_CLK] = &gcc_usb_hs_ahb_clk.clkr,
- [GCC_USB_HS_SYSTEM_CLK] = &gcc_usb_hs_system_clk.clkr,
- [GCC_VENUS0_AHB_CLK] = &gcc_venus0_ahb_clk.clkr,
- [GCC_VENUS0_AXI_CLK] = &gcc_venus0_axi_clk.clkr,
- [GCC_VENUS0_VCODEC0_CLK] = &gcc_venus0_vcodec0_clk.clkr,
- [BIMC_DDR_CLK_SRC] = &bimc_ddr_clk_src.clkr,
- [GCC_APSS_TCU_CLK] = &gcc_apss_tcu_clk.clkr,
- [GCC_GFX_TCU_CLK] = &gcc_gfx_tcu_clk.clkr,
- [BIMC_GPU_CLK_SRC] = &bimc_gpu_clk_src.clkr,
- [GCC_BIMC_GFX_CLK] = &gcc_bimc_gfx_clk.clkr,
- [GCC_BIMC_GPU_CLK] = &gcc_bimc_gpu_clk.clkr,
- [ULTAUDIO_AHBFABRIC_CLK_SRC] = &ultaudio_ahbfabric_clk_src.clkr,
- [ULTAUDIO_LPAIF_PRI_I2S_CLK_SRC] = &ultaudio_lpaif_pri_i2s_clk_src.clkr,
- [ULTAUDIO_LPAIF_SEC_I2S_CLK_SRC] = &ultaudio_lpaif_sec_i2s_clk_src.clkr,
- [ULTAUDIO_LPAIF_AUX_I2S_CLK_SRC] = &ultaudio_lpaif_aux_i2s_clk_src.clkr,
- [ULTAUDIO_XO_CLK_SRC] = &ultaudio_xo_clk_src.clkr,
- [CODEC_DIGCODEC_CLK_SRC] = &codec_digcodec_clk_src.clkr,
- [GCC_ULTAUDIO_PCNOC_MPORT_CLK] = &gcc_ultaudio_pcnoc_mport_clk.clkr,
- [GCC_ULTAUDIO_PCNOC_SWAY_CLK] = &gcc_ultaudio_pcnoc_sway_clk.clkr,
- [GCC_ULTAUDIO_AVSYNC_XO_CLK] = &gcc_ultaudio_avsync_xo_clk.clkr,
- [GCC_ULTAUDIO_STC_XO_CLK] = &gcc_ultaudio_stc_xo_clk.clkr,
- [GCC_ULTAUDIO_AHBFABRIC_IXFABRIC_CLK] = &gcc_ultaudio_ahbfabric_ixfabric_clk.clkr,
- [GCC_ULTAUDIO_AHBFABRIC_IXFABRIC_LPM_CLK] = &gcc_ultaudio_ahbfabric_ixfabric_lpm_clk.clkr,
- [GCC_ULTAUDIO_LPAIF_PRI_I2S_CLK] = &gcc_ultaudio_lpaif_pri_i2s_clk.clkr,
- [GCC_ULTAUDIO_LPAIF_SEC_I2S_CLK] = &gcc_ultaudio_lpaif_sec_i2s_clk.clkr,
- [GCC_ULTAUDIO_LPAIF_AUX_I2S_CLK] = &gcc_ultaudio_lpaif_aux_i2s_clk.clkr,
- [GCC_CODEC_DIGCODEC_CLK] = &gcc_codec_digcodec_clk.clkr,
- [GCC_MSS_Q6_BIMC_AXI_CLK] = &gcc_mss_q6_bimc_axi_clk.clkr,
- };
- static struct gdsc *gcc_msm8916_gdscs[] = {
- [VENUS_GDSC] = &venus_gdsc,
- [MDSS_GDSC] = &mdss_gdsc,
- [JPEG_GDSC] = &jpeg_gdsc,
- [VFE_GDSC] = &vfe_gdsc,
- [OXILI_GDSC] = &oxili_gdsc,
- };
- static const struct qcom_reset_map gcc_msm8916_resets[] = {
- [GCC_BLSP1_BCR] = { 0x01000 },
- [GCC_BLSP1_QUP1_BCR] = { 0x02000 },
- [GCC_BLSP1_UART1_BCR] = { 0x02038 },
- [GCC_BLSP1_QUP2_BCR] = { 0x03008 },
- [GCC_BLSP1_UART2_BCR] = { 0x03028 },
- [GCC_BLSP1_QUP3_BCR] = { 0x04018 },
- [GCC_BLSP1_QUP4_BCR] = { 0x05018 },
- [GCC_BLSP1_QUP5_BCR] = { 0x06018 },
- [GCC_BLSP1_QUP6_BCR] = { 0x07018 },
- [GCC_IMEM_BCR] = { 0x0e000 },
- [GCC_SMMU_BCR] = { 0x12000 },
- [GCC_APSS_TCU_BCR] = { 0x12050 },
- [GCC_SMMU_XPU_BCR] = { 0x12054 },
- [GCC_PCNOC_TBU_BCR] = { 0x12058 },
- [GCC_PRNG_BCR] = { 0x13000 },
- [GCC_BOOT_ROM_BCR] = { 0x13008 },
- [GCC_CRYPTO_BCR] = { 0x16000 },
- [GCC_SEC_CTRL_BCR] = { 0x1a000 },
- [GCC_AUDIO_CORE_BCR] = { 0x1c008 },
- [GCC_ULT_AUDIO_BCR] = { 0x1c0b4 },
- [GCC_DEHR_BCR] = { 0x1f000 },
- [GCC_SYSTEM_NOC_BCR] = { 0x26000 },
- [GCC_PCNOC_BCR] = { 0x27018 },
- [GCC_TCSR_BCR] = { 0x28000 },
- [GCC_QDSS_BCR] = { 0x29000 },
- [GCC_DCD_BCR] = { 0x2a000 },
- [GCC_MSG_RAM_BCR] = { 0x2b000 },
- [GCC_MPM_BCR] = { 0x2c000 },
- [GCC_SPMI_BCR] = { 0x2e000 },
- [GCC_SPDM_BCR] = { 0x2f000 },
- [GCC_MM_SPDM_BCR] = { 0x2f024 },
- [GCC_BIMC_BCR] = { 0x31000 },
- [GCC_RBCPR_BCR] = { 0x33000 },
- [GCC_TLMM_BCR] = { 0x34000 },
- [GCC_USB_HS_BCR] = { 0x41000 },
- [GCC_USB2A_PHY_BCR] = { 0x41028 },
- [GCC_SDCC1_BCR] = { 0x42000 },
- [GCC_SDCC2_BCR] = { 0x43000 },
- [GCC_PDM_BCR] = { 0x44000 },
- [GCC_SNOC_BUS_TIMEOUT0_BCR] = { 0x47000 },
- [GCC_PCNOC_BUS_TIMEOUT0_BCR] = { 0x48000 },
- [GCC_PCNOC_BUS_TIMEOUT1_BCR] = { 0x48008 },
- [GCC_PCNOC_BUS_TIMEOUT2_BCR] = { 0x48010 },
- [GCC_PCNOC_BUS_TIMEOUT3_BCR] = { 0x48018 },
- [GCC_PCNOC_BUS_TIMEOUT4_BCR] = { 0x48020 },
- [GCC_PCNOC_BUS_TIMEOUT5_BCR] = { 0x48028 },
- [GCC_PCNOC_BUS_TIMEOUT6_BCR] = { 0x48030 },
- [GCC_PCNOC_BUS_TIMEOUT7_BCR] = { 0x48038 },
- [GCC_PCNOC_BUS_TIMEOUT8_BCR] = { 0x48040 },
- [GCC_PCNOC_BUS_TIMEOUT9_BCR] = { 0x48048 },
- [GCC_MMSS_BCR] = { 0x4b000 },
- [GCC_VENUS0_BCR] = { 0x4c014 },
- [GCC_MDSS_BCR] = { 0x4d074 },
- [GCC_CAMSS_PHY0_BCR] = { 0x4e018 },
- [GCC_CAMSS_CSI0_BCR] = { 0x4e038 },
- [GCC_CAMSS_CSI0PHY_BCR] = { 0x4e044 },
- [GCC_CAMSS_CSI0RDI_BCR] = { 0x4e04c },
- [GCC_CAMSS_CSI0PIX_BCR] = { 0x4e054 },
- [GCC_CAMSS_PHY1_BCR] = { 0x4f018 },
- [GCC_CAMSS_CSI1_BCR] = { 0x4f038 },
- [GCC_CAMSS_CSI1PHY_BCR] = { 0x4f044 },
- [GCC_CAMSS_CSI1RDI_BCR] = { 0x4f04c },
- [GCC_CAMSS_CSI1PIX_BCR] = { 0x4f054 },
- [GCC_CAMSS_ISPIF_BCR] = { 0x50000 },
- [GCC_CAMSS_CCI_BCR] = { 0x51014 },
- [GCC_CAMSS_MCLK0_BCR] = { 0x52014 },
- [GCC_CAMSS_MCLK1_BCR] = { 0x53014 },
- [GCC_CAMSS_GP0_BCR] = { 0x54014 },
- [GCC_CAMSS_GP1_BCR] = { 0x55014 },
- [GCC_CAMSS_TOP_BCR] = { 0x56000 },
- [GCC_CAMSS_MICRO_BCR] = { 0x56008 },
- [GCC_CAMSS_JPEG_BCR] = { 0x57018 },
- [GCC_CAMSS_VFE_BCR] = { 0x58030 },
- [GCC_CAMSS_CSI_VFE0_BCR] = { 0x5804c },
- [GCC_OXILI_BCR] = { 0x59018 },
- [GCC_GMEM_BCR] = { 0x5902c },
- [GCC_CAMSS_AHB_BCR] = { 0x5a018 },
- [GCC_MDP_TBU_BCR] = { 0x62000 },
- [GCC_GFX_TBU_BCR] = { 0x63000 },
- [GCC_GFX_TCU_BCR] = { 0x64000 },
- [GCC_MSS_TBU_AXI_BCR] = { 0x65000 },
- [GCC_MSS_TBU_GSS_AXI_BCR] = { 0x66000 },
- [GCC_MSS_TBU_Q6_AXI_BCR] = { 0x67000 },
- [GCC_GTCU_AHB_BCR] = { 0x68000 },
- [GCC_SMMU_CFG_BCR] = { 0x69000 },
- [GCC_VFE_TBU_BCR] = { 0x6a000 },
- [GCC_VENUS_TBU_BCR] = { 0x6b000 },
- [GCC_JPEG_TBU_BCR] = { 0x6c000 },
- [GCC_PRONTO_TBU_BCR] = { 0x6d000 },
- [GCC_SMMU_CATS_BCR] = { 0x7c000 },
- };
- static const struct regmap_config gcc_msm8916_regmap_config = {
- .reg_bits = 32,
- .reg_stride = 4,
- .val_bits = 32,
- .max_register = 0x80000,
- .fast_io = true,
- };
- static const struct qcom_cc_desc gcc_msm8916_desc = {
- .config = &gcc_msm8916_regmap_config,
- .clks = gcc_msm8916_clocks,
- .num_clks = ARRAY_SIZE(gcc_msm8916_clocks),
- .resets = gcc_msm8916_resets,
- .num_resets = ARRAY_SIZE(gcc_msm8916_resets),
- .gdscs = gcc_msm8916_gdscs,
- .num_gdscs = ARRAY_SIZE(gcc_msm8916_gdscs),
- };
- static const struct of_device_id gcc_msm8916_match_table[] = {
- { .compatible = "qcom,gcc-msm8916" },
- { }
- };
- MODULE_DEVICE_TABLE(of, gcc_msm8916_match_table);
- static int gcc_msm8916_probe(struct platform_device *pdev)
- {
- int ret;
- struct device *dev = &pdev->dev;
- ret = qcom_cc_register_board_clk(dev, "xo_board", "xo", 19200000);
- if (ret)
- return ret;
- ret = qcom_cc_register_sleep_clk(dev);
- if (ret)
- return ret;
- return qcom_cc_probe(pdev, &gcc_msm8916_desc);
- }
- static struct platform_driver gcc_msm8916_driver = {
- .probe = gcc_msm8916_probe,
- .driver = {
- .name = "gcc-msm8916",
- .of_match_table = gcc_msm8916_match_table,
- },
- };
- static int __init gcc_msm8916_init(void)
- {
- return platform_driver_register(&gcc_msm8916_driver);
- }
- core_initcall(gcc_msm8916_init);
- static void __exit gcc_msm8916_exit(void)
- {
- platform_driver_unregister(&gcc_msm8916_driver);
- }
- module_exit(gcc_msm8916_exit);
- MODULE_DESCRIPTION("Qualcomm GCC MSM8916 Driver");
- MODULE_LICENSE("GPL v2");
- MODULE_ALIAS("platform:gcc-msm8916");
|