gcc-msm8916.c 87 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright 2015 Linaro Limited
  4. */
  5. #include <linux/kernel.h>
  6. #include <linux/bitops.h>
  7. #include <linux/err.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/module.h>
  10. #include <linux/of.h>
  11. #include <linux/of_device.h>
  12. #include <linux/clk-provider.h>
  13. #include <linux/regmap.h>
  14. #include <linux/reset-controller.h>
  15. #include <dt-bindings/clock/qcom,gcc-msm8916.h>
  16. #include <dt-bindings/reset/qcom,gcc-msm8916.h>
  17. #include "common.h"
  18. #include "clk-regmap.h"
  19. #include "clk-pll.h"
  20. #include "clk-rcg.h"
  21. #include "clk-branch.h"
  22. #include "reset.h"
  23. #include "gdsc.h"
  24. enum {
  25. P_XO,
  26. P_GPLL0,
  27. P_GPLL0_AUX,
  28. P_BIMC,
  29. P_GPLL1,
  30. P_GPLL1_AUX,
  31. P_GPLL2,
  32. P_GPLL2_AUX,
  33. P_SLEEP_CLK,
  34. P_DSI0_PHYPLL_BYTE,
  35. P_DSI0_PHYPLL_DSI,
  36. P_EXT_PRI_I2S,
  37. P_EXT_SEC_I2S,
  38. P_EXT_MCLK,
  39. };
  40. static struct clk_pll gpll0 = {
  41. .l_reg = 0x21004,
  42. .m_reg = 0x21008,
  43. .n_reg = 0x2100c,
  44. .config_reg = 0x21010,
  45. .mode_reg = 0x21000,
  46. .status_reg = 0x2101c,
  47. .status_bit = 17,
  48. .clkr.hw.init = &(struct clk_init_data){
  49. .name = "gpll0",
  50. .parent_data = &(const struct clk_parent_data){
  51. .fw_name = "xo", .name = "xo_board",
  52. },
  53. .num_parents = 1,
  54. .ops = &clk_pll_ops,
  55. },
  56. };
  57. static struct clk_regmap gpll0_vote = {
  58. .enable_reg = 0x45000,
  59. .enable_mask = BIT(0),
  60. .hw.init = &(struct clk_init_data){
  61. .name = "gpll0_vote",
  62. .parent_hws = (const struct clk_hw*[]){
  63. &gpll0.clkr.hw,
  64. },
  65. .num_parents = 1,
  66. .ops = &clk_pll_vote_ops,
  67. },
  68. };
  69. static struct clk_pll gpll1 = {
  70. .l_reg = 0x20004,
  71. .m_reg = 0x20008,
  72. .n_reg = 0x2000c,
  73. .config_reg = 0x20010,
  74. .mode_reg = 0x20000,
  75. .status_reg = 0x2001c,
  76. .status_bit = 17,
  77. .clkr.hw.init = &(struct clk_init_data){
  78. .name = "gpll1",
  79. .parent_data = &(const struct clk_parent_data){
  80. .fw_name = "xo", .name = "xo_board",
  81. },
  82. .num_parents = 1,
  83. .ops = &clk_pll_ops,
  84. },
  85. };
  86. static struct clk_regmap gpll1_vote = {
  87. .enable_reg = 0x45000,
  88. .enable_mask = BIT(1),
  89. .hw.init = &(struct clk_init_data){
  90. .name = "gpll1_vote",
  91. .parent_hws = (const struct clk_hw*[]){
  92. &gpll1.clkr.hw,
  93. },
  94. .num_parents = 1,
  95. .ops = &clk_pll_vote_ops,
  96. },
  97. };
  98. static struct clk_pll gpll2 = {
  99. .l_reg = 0x4a004,
  100. .m_reg = 0x4a008,
  101. .n_reg = 0x4a00c,
  102. .config_reg = 0x4a010,
  103. .mode_reg = 0x4a000,
  104. .status_reg = 0x4a01c,
  105. .status_bit = 17,
  106. .clkr.hw.init = &(struct clk_init_data){
  107. .name = "gpll2",
  108. .parent_data = &(const struct clk_parent_data){
  109. .fw_name = "xo", .name = "xo_board",
  110. },
  111. .num_parents = 1,
  112. .ops = &clk_pll_ops,
  113. },
  114. };
  115. static struct clk_regmap gpll2_vote = {
  116. .enable_reg = 0x45000,
  117. .enable_mask = BIT(2),
  118. .hw.init = &(struct clk_init_data){
  119. .name = "gpll2_vote",
  120. .parent_hws = (const struct clk_hw*[]){
  121. &gpll2.clkr.hw,
  122. },
  123. .num_parents = 1,
  124. .ops = &clk_pll_vote_ops,
  125. },
  126. };
  127. static struct clk_pll bimc_pll = {
  128. .l_reg = 0x23004,
  129. .m_reg = 0x23008,
  130. .n_reg = 0x2300c,
  131. .config_reg = 0x23010,
  132. .mode_reg = 0x23000,
  133. .status_reg = 0x2301c,
  134. .status_bit = 17,
  135. .clkr.hw.init = &(struct clk_init_data){
  136. .name = "bimc_pll",
  137. .parent_data = &(const struct clk_parent_data){
  138. .fw_name = "xo", .name = "xo_board",
  139. },
  140. .num_parents = 1,
  141. .ops = &clk_pll_ops,
  142. },
  143. };
  144. static struct clk_regmap bimc_pll_vote = {
  145. .enable_reg = 0x45000,
  146. .enable_mask = BIT(3),
  147. .hw.init = &(struct clk_init_data){
  148. .name = "bimc_pll_vote",
  149. .parent_hws = (const struct clk_hw*[]){
  150. &bimc_pll.clkr.hw,
  151. },
  152. .num_parents = 1,
  153. .ops = &clk_pll_vote_ops,
  154. },
  155. };
  156. static const struct parent_map gcc_xo_gpll0_map[] = {
  157. { P_XO, 0 },
  158. { P_GPLL0, 1 },
  159. };
  160. static const struct clk_parent_data gcc_xo_gpll0[] = {
  161. { .fw_name = "xo", .name = "xo_board" },
  162. { .hw = &gpll0_vote.hw },
  163. };
  164. static const struct parent_map gcc_xo_gpll0_bimc_map[] = {
  165. { P_XO, 0 },
  166. { P_GPLL0, 1 },
  167. { P_BIMC, 2 },
  168. };
  169. static const struct clk_parent_data gcc_xo_gpll0_bimc[] = {
  170. { .fw_name = "xo", .name = "xo_board" },
  171. { .hw = &gpll0_vote.hw },
  172. { .hw = &bimc_pll_vote.hw },
  173. };
  174. static const struct parent_map gcc_xo_gpll0a_gpll1_gpll2a_map[] = {
  175. { P_XO, 0 },
  176. { P_GPLL0_AUX, 3 },
  177. { P_GPLL1, 1 },
  178. { P_GPLL2_AUX, 2 },
  179. };
  180. static const struct clk_parent_data gcc_xo_gpll0a_gpll1_gpll2a[] = {
  181. { .fw_name = "xo", .name = "xo_board" },
  182. { .hw = &gpll0_vote.hw },
  183. { .hw = &gpll1_vote.hw },
  184. { .hw = &gpll2_vote.hw },
  185. };
  186. static const struct parent_map gcc_xo_gpll0_gpll2_map[] = {
  187. { P_XO, 0 },
  188. { P_GPLL0, 1 },
  189. { P_GPLL2, 2 },
  190. };
  191. static const struct clk_parent_data gcc_xo_gpll0_gpll2[] = {
  192. { .fw_name = "xo", .name = "xo_board" },
  193. { .hw = &gpll0_vote.hw },
  194. { .hw = &gpll2_vote.hw },
  195. };
  196. static const struct parent_map gcc_xo_gpll0a_map[] = {
  197. { P_XO, 0 },
  198. { P_GPLL0_AUX, 2 },
  199. };
  200. static const struct clk_parent_data gcc_xo_gpll0a[] = {
  201. { .fw_name = "xo", .name = "xo_board" },
  202. { .hw = &gpll0_vote.hw },
  203. };
  204. static const struct parent_map gcc_xo_gpll0_gpll1a_sleep_map[] = {
  205. { P_XO, 0 },
  206. { P_GPLL0, 1 },
  207. { P_GPLL1_AUX, 2 },
  208. { P_SLEEP_CLK, 6 },
  209. };
  210. static const struct clk_parent_data gcc_xo_gpll0_gpll1a_sleep[] = {
  211. { .fw_name = "xo", .name = "xo_board" },
  212. { .hw = &gpll0_vote.hw },
  213. { .hw = &gpll1_vote.hw },
  214. { .fw_name = "sleep_clk", .name = "sleep_clk" },
  215. };
  216. static const struct parent_map gcc_xo_gpll0_gpll1a_map[] = {
  217. { P_XO, 0 },
  218. { P_GPLL0, 1 },
  219. { P_GPLL1_AUX, 2 },
  220. };
  221. static const struct clk_parent_data gcc_xo_gpll0_gpll1a[] = {
  222. { .fw_name = "xo", .name = "xo_board" },
  223. { .hw = &gpll0_vote.hw },
  224. { .hw = &gpll1_vote.hw },
  225. };
  226. static const struct parent_map gcc_xo_dsibyte_map[] = {
  227. { P_XO, 0, },
  228. { P_DSI0_PHYPLL_BYTE, 2 },
  229. };
  230. static const struct clk_parent_data gcc_xo_dsibyte[] = {
  231. { .fw_name = "xo", .name = "xo_board" },
  232. { .fw_name = "dsi0pllbyte", .name = "dsi0pllbyte" },
  233. };
  234. static const struct parent_map gcc_xo_gpll0a_dsibyte_map[] = {
  235. { P_XO, 0 },
  236. { P_GPLL0_AUX, 2 },
  237. { P_DSI0_PHYPLL_BYTE, 1 },
  238. };
  239. static const struct clk_parent_data gcc_xo_gpll0a_dsibyte[] = {
  240. { .fw_name = "xo", .name = "xo_board" },
  241. { .hw = &gpll0_vote.hw },
  242. { .fw_name = "dsi0pllbyte", .name = "dsi0pllbyte" },
  243. };
  244. static const struct parent_map gcc_xo_gpll0_dsiphy_map[] = {
  245. { P_XO, 0 },
  246. { P_GPLL0, 1 },
  247. { P_DSI0_PHYPLL_DSI, 2 },
  248. };
  249. static const struct clk_parent_data gcc_xo_gpll0_dsiphy[] = {
  250. { .fw_name = "xo", .name = "xo_board" },
  251. { .hw = &gpll0_vote.hw },
  252. { .fw_name = "dsi0pll", .name = "dsi0pll" },
  253. };
  254. static const struct parent_map gcc_xo_gpll0a_dsiphy_map[] = {
  255. { P_XO, 0 },
  256. { P_GPLL0_AUX, 2 },
  257. { P_DSI0_PHYPLL_DSI, 1 },
  258. };
  259. static const struct clk_parent_data gcc_xo_gpll0a_dsiphy[] = {
  260. { .fw_name = "xo", .name = "xo_board" },
  261. { .hw = &gpll0_vote.hw },
  262. { .fw_name = "dsi0pll", .name = "dsi0pll" },
  263. };
  264. static const struct parent_map gcc_xo_gpll0a_gpll1_gpll2_map[] = {
  265. { P_XO, 0 },
  266. { P_GPLL0_AUX, 1 },
  267. { P_GPLL1, 3 },
  268. { P_GPLL2, 2 },
  269. };
  270. static const struct clk_parent_data gcc_xo_gpll0a_gpll1_gpll2[] = {
  271. { .fw_name = "xo", .name = "xo_board" },
  272. { .hw = &gpll0_vote.hw },
  273. { .hw = &gpll1_vote.hw },
  274. { .hw = &gpll2_vote.hw },
  275. };
  276. static const struct parent_map gcc_xo_gpll0_gpll1_sleep_map[] = {
  277. { P_XO, 0 },
  278. { P_GPLL0, 1 },
  279. { P_GPLL1, 2 },
  280. { P_SLEEP_CLK, 6 }
  281. };
  282. static const struct clk_parent_data gcc_xo_gpll0_gpll1_sleep[] = {
  283. { .fw_name = "xo", .name = "xo_board" },
  284. { .hw = &gpll0_vote.hw },
  285. { .hw = &gpll1_vote.hw },
  286. { .fw_name = "sleep_clk", .name = "sleep_clk" },
  287. };
  288. static const struct parent_map gcc_xo_gpll1_epi2s_emclk_sleep_map[] = {
  289. { P_XO, 0 },
  290. { P_GPLL1, 1 },
  291. { P_EXT_PRI_I2S, 2 },
  292. { P_EXT_MCLK, 3 },
  293. { P_SLEEP_CLK, 6 }
  294. };
  295. static const struct clk_parent_data gcc_xo_gpll1_epi2s_emclk_sleep[] = {
  296. { .fw_name = "xo", .name = "xo_board" },
  297. { .hw = &gpll1_vote.hw },
  298. { .fw_name = "ext_pri_i2s", .name = "ext_pri_i2s" },
  299. { .fw_name = "ext_mclk", .name = "ext_mclk" },
  300. { .fw_name = "sleep_clk", .name = "sleep_clk" },
  301. };
  302. static const struct parent_map gcc_xo_gpll1_esi2s_emclk_sleep_map[] = {
  303. { P_XO, 0 },
  304. { P_GPLL1, 1 },
  305. { P_EXT_SEC_I2S, 2 },
  306. { P_EXT_MCLK, 3 },
  307. { P_SLEEP_CLK, 6 }
  308. };
  309. static const struct clk_parent_data gcc_xo_gpll1_esi2s_emclk_sleep[] = {
  310. { .fw_name = "xo", .name = "xo_board" },
  311. { .hw = &gpll1_vote.hw },
  312. { .fw_name = "ext_sec_i2s", .name = "ext_sec_i2s" },
  313. { .fw_name = "ext_mclk", .name = "ext_mclk" },
  314. { .fw_name = "sleep_clk", .name = "sleep_clk" },
  315. };
  316. static const struct parent_map gcc_xo_sleep_map[] = {
  317. { P_XO, 0 },
  318. { P_SLEEP_CLK, 6 }
  319. };
  320. static const struct clk_parent_data gcc_xo_sleep[] = {
  321. { .fw_name = "xo", .name = "xo_board" },
  322. { .fw_name = "sleep_clk", .name = "sleep_clk" },
  323. };
  324. static const struct parent_map gcc_xo_gpll1_emclk_sleep_map[] = {
  325. { P_XO, 0 },
  326. { P_GPLL1, 1 },
  327. { P_EXT_MCLK, 2 },
  328. { P_SLEEP_CLK, 6 }
  329. };
  330. static const struct clk_parent_data gcc_xo_gpll1_emclk_sleep[] = {
  331. { .fw_name = "xo", .name = "xo_board" },
  332. { .hw = &gpll1_vote.hw },
  333. { .fw_name = "ext_mclk", .name = "ext_mclk" },
  334. { .fw_name = "sleep_clk", .name = "sleep_clk" },
  335. };
  336. static struct clk_rcg2 pcnoc_bfdcd_clk_src = {
  337. .cmd_rcgr = 0x27000,
  338. .hid_width = 5,
  339. .parent_map = gcc_xo_gpll0_bimc_map,
  340. .clkr.hw.init = &(struct clk_init_data){
  341. .name = "pcnoc_bfdcd_clk_src",
  342. .parent_data = gcc_xo_gpll0_bimc,
  343. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_bimc),
  344. .ops = &clk_rcg2_ops,
  345. },
  346. };
  347. static struct clk_rcg2 system_noc_bfdcd_clk_src = {
  348. .cmd_rcgr = 0x26004,
  349. .hid_width = 5,
  350. .parent_map = gcc_xo_gpll0_bimc_map,
  351. .clkr.hw.init = &(struct clk_init_data){
  352. .name = "system_noc_bfdcd_clk_src",
  353. .parent_data = gcc_xo_gpll0_bimc,
  354. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_bimc),
  355. .ops = &clk_rcg2_ops,
  356. },
  357. };
  358. static const struct freq_tbl ftbl_gcc_camss_ahb_clk[] = {
  359. F(40000000, P_GPLL0, 10, 1, 2),
  360. F(80000000, P_GPLL0, 10, 0, 0),
  361. { }
  362. };
  363. static struct clk_rcg2 camss_ahb_clk_src = {
  364. .cmd_rcgr = 0x5a000,
  365. .mnd_width = 8,
  366. .hid_width = 5,
  367. .parent_map = gcc_xo_gpll0_map,
  368. .freq_tbl = ftbl_gcc_camss_ahb_clk,
  369. .clkr.hw.init = &(struct clk_init_data){
  370. .name = "camss_ahb_clk_src",
  371. .parent_data = gcc_xo_gpll0,
  372. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  373. .ops = &clk_rcg2_ops,
  374. },
  375. };
  376. static const struct freq_tbl ftbl_apss_ahb_clk[] = {
  377. F(19200000, P_XO, 1, 0, 0),
  378. F(50000000, P_GPLL0, 16, 0, 0),
  379. F(100000000, P_GPLL0, 8, 0, 0),
  380. F(133330000, P_GPLL0, 6, 0, 0),
  381. { }
  382. };
  383. static struct clk_rcg2 apss_ahb_clk_src = {
  384. .cmd_rcgr = 0x46000,
  385. .hid_width = 5,
  386. .parent_map = gcc_xo_gpll0_map,
  387. .freq_tbl = ftbl_apss_ahb_clk,
  388. .clkr.hw.init = &(struct clk_init_data){
  389. .name = "apss_ahb_clk_src",
  390. .parent_data = gcc_xo_gpll0,
  391. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  392. .ops = &clk_rcg2_ops,
  393. },
  394. };
  395. static const struct freq_tbl ftbl_gcc_camss_csi0_1_clk[] = {
  396. F(100000000, P_GPLL0, 8, 0, 0),
  397. F(200000000, P_GPLL0, 4, 0, 0),
  398. { }
  399. };
  400. static struct clk_rcg2 csi0_clk_src = {
  401. .cmd_rcgr = 0x4e020,
  402. .hid_width = 5,
  403. .parent_map = gcc_xo_gpll0_map,
  404. .freq_tbl = ftbl_gcc_camss_csi0_1_clk,
  405. .clkr.hw.init = &(struct clk_init_data){
  406. .name = "csi0_clk_src",
  407. .parent_data = gcc_xo_gpll0,
  408. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  409. .ops = &clk_rcg2_ops,
  410. },
  411. };
  412. static struct clk_rcg2 csi1_clk_src = {
  413. .cmd_rcgr = 0x4f020,
  414. .hid_width = 5,
  415. .parent_map = gcc_xo_gpll0_map,
  416. .freq_tbl = ftbl_gcc_camss_csi0_1_clk,
  417. .clkr.hw.init = &(struct clk_init_data){
  418. .name = "csi1_clk_src",
  419. .parent_data = gcc_xo_gpll0,
  420. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  421. .ops = &clk_rcg2_ops,
  422. },
  423. };
  424. static const struct freq_tbl ftbl_gcc_oxili_gfx3d_clk[] = {
  425. F(19200000, P_XO, 1, 0, 0),
  426. F(50000000, P_GPLL0_AUX, 16, 0, 0),
  427. F(80000000, P_GPLL0_AUX, 10, 0, 0),
  428. F(100000000, P_GPLL0_AUX, 8, 0, 0),
  429. F(160000000, P_GPLL0_AUX, 5, 0, 0),
  430. F(177780000, P_GPLL0_AUX, 4.5, 0, 0),
  431. F(200000000, P_GPLL0_AUX, 4, 0, 0),
  432. F(266670000, P_GPLL0_AUX, 3, 0, 0),
  433. F(294912000, P_GPLL1, 3, 0, 0),
  434. F(310000000, P_GPLL2, 3, 0, 0),
  435. F(400000000, P_GPLL0_AUX, 2, 0, 0),
  436. { }
  437. };
  438. static struct clk_rcg2 gfx3d_clk_src = {
  439. .cmd_rcgr = 0x59000,
  440. .hid_width = 5,
  441. .parent_map = gcc_xo_gpll0a_gpll1_gpll2a_map,
  442. .freq_tbl = ftbl_gcc_oxili_gfx3d_clk,
  443. .clkr.hw.init = &(struct clk_init_data){
  444. .name = "gfx3d_clk_src",
  445. .parent_data = gcc_xo_gpll0a_gpll1_gpll2a,
  446. .num_parents = ARRAY_SIZE(gcc_xo_gpll0a_gpll1_gpll2a),
  447. .ops = &clk_rcg2_ops,
  448. },
  449. };
  450. static const struct freq_tbl ftbl_gcc_camss_vfe0_clk[] = {
  451. F(50000000, P_GPLL0, 16, 0, 0),
  452. F(80000000, P_GPLL0, 10, 0, 0),
  453. F(100000000, P_GPLL0, 8, 0, 0),
  454. F(160000000, P_GPLL0, 5, 0, 0),
  455. F(177780000, P_GPLL0, 4.5, 0, 0),
  456. F(200000000, P_GPLL0, 4, 0, 0),
  457. F(266670000, P_GPLL0, 3, 0, 0),
  458. F(320000000, P_GPLL0, 2.5, 0, 0),
  459. F(400000000, P_GPLL0, 2, 0, 0),
  460. F(465000000, P_GPLL2, 2, 0, 0),
  461. { }
  462. };
  463. static struct clk_rcg2 vfe0_clk_src = {
  464. .cmd_rcgr = 0x58000,
  465. .hid_width = 5,
  466. .parent_map = gcc_xo_gpll0_gpll2_map,
  467. .freq_tbl = ftbl_gcc_camss_vfe0_clk,
  468. .clkr.hw.init = &(struct clk_init_data){
  469. .name = "vfe0_clk_src",
  470. .parent_data = gcc_xo_gpll0_gpll2,
  471. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll2),
  472. .ops = &clk_rcg2_ops,
  473. },
  474. };
  475. static const struct freq_tbl ftbl_gcc_blsp1_qup1_6_i2c_apps_clk[] = {
  476. F(19200000, P_XO, 1, 0, 0),
  477. F(50000000, P_GPLL0, 16, 0, 0),
  478. { }
  479. };
  480. static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
  481. .cmd_rcgr = 0x0200c,
  482. .hid_width = 5,
  483. .parent_map = gcc_xo_gpll0_map,
  484. .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
  485. .clkr.hw.init = &(struct clk_init_data){
  486. .name = "blsp1_qup1_i2c_apps_clk_src",
  487. .parent_data = gcc_xo_gpll0,
  488. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  489. .ops = &clk_rcg2_ops,
  490. },
  491. };
  492. static const struct freq_tbl ftbl_gcc_blsp1_qup1_6_spi_apps_clk[] = {
  493. F(100000, P_XO, 16, 2, 24),
  494. F(250000, P_XO, 16, 5, 24),
  495. F(500000, P_XO, 8, 5, 24),
  496. F(960000, P_XO, 10, 1, 2),
  497. F(1000000, P_XO, 4, 5, 24),
  498. F(4800000, P_XO, 4, 0, 0),
  499. F(9600000, P_XO, 2, 0, 0),
  500. F(16000000, P_GPLL0, 10, 1, 5),
  501. F(19200000, P_XO, 1, 0, 0),
  502. F(25000000, P_GPLL0, 16, 1, 2),
  503. F(50000000, P_GPLL0, 16, 0, 0),
  504. { }
  505. };
  506. static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
  507. .cmd_rcgr = 0x02024,
  508. .mnd_width = 8,
  509. .hid_width = 5,
  510. .parent_map = gcc_xo_gpll0_map,
  511. .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
  512. .clkr.hw.init = &(struct clk_init_data){
  513. .name = "blsp1_qup1_spi_apps_clk_src",
  514. .parent_data = gcc_xo_gpll0,
  515. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  516. .ops = &clk_rcg2_ops,
  517. },
  518. };
  519. static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
  520. .cmd_rcgr = 0x03000,
  521. .hid_width = 5,
  522. .parent_map = gcc_xo_gpll0_map,
  523. .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
  524. .clkr.hw.init = &(struct clk_init_data){
  525. .name = "blsp1_qup2_i2c_apps_clk_src",
  526. .parent_data = gcc_xo_gpll0,
  527. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  528. .ops = &clk_rcg2_ops,
  529. },
  530. };
  531. static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
  532. .cmd_rcgr = 0x03014,
  533. .mnd_width = 8,
  534. .hid_width = 5,
  535. .parent_map = gcc_xo_gpll0_map,
  536. .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
  537. .clkr.hw.init = &(struct clk_init_data){
  538. .name = "blsp1_qup2_spi_apps_clk_src",
  539. .parent_data = gcc_xo_gpll0,
  540. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  541. .ops = &clk_rcg2_ops,
  542. },
  543. };
  544. static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
  545. .cmd_rcgr = 0x04000,
  546. .hid_width = 5,
  547. .parent_map = gcc_xo_gpll0_map,
  548. .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
  549. .clkr.hw.init = &(struct clk_init_data){
  550. .name = "blsp1_qup3_i2c_apps_clk_src",
  551. .parent_data = gcc_xo_gpll0,
  552. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  553. .ops = &clk_rcg2_ops,
  554. },
  555. };
  556. static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
  557. .cmd_rcgr = 0x04024,
  558. .mnd_width = 8,
  559. .hid_width = 5,
  560. .parent_map = gcc_xo_gpll0_map,
  561. .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
  562. .clkr.hw.init = &(struct clk_init_data){
  563. .name = "blsp1_qup3_spi_apps_clk_src",
  564. .parent_data = gcc_xo_gpll0,
  565. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  566. .ops = &clk_rcg2_ops,
  567. },
  568. };
  569. static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
  570. .cmd_rcgr = 0x05000,
  571. .hid_width = 5,
  572. .parent_map = gcc_xo_gpll0_map,
  573. .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
  574. .clkr.hw.init = &(struct clk_init_data){
  575. .name = "blsp1_qup4_i2c_apps_clk_src",
  576. .parent_data = gcc_xo_gpll0,
  577. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  578. .ops = &clk_rcg2_ops,
  579. },
  580. };
  581. static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
  582. .cmd_rcgr = 0x05024,
  583. .mnd_width = 8,
  584. .hid_width = 5,
  585. .parent_map = gcc_xo_gpll0_map,
  586. .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
  587. .clkr.hw.init = &(struct clk_init_data){
  588. .name = "blsp1_qup4_spi_apps_clk_src",
  589. .parent_data = gcc_xo_gpll0,
  590. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  591. .ops = &clk_rcg2_ops,
  592. },
  593. };
  594. static struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = {
  595. .cmd_rcgr = 0x06000,
  596. .hid_width = 5,
  597. .parent_map = gcc_xo_gpll0_map,
  598. .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
  599. .clkr.hw.init = &(struct clk_init_data){
  600. .name = "blsp1_qup5_i2c_apps_clk_src",
  601. .parent_data = gcc_xo_gpll0,
  602. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  603. .ops = &clk_rcg2_ops,
  604. },
  605. };
  606. static struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = {
  607. .cmd_rcgr = 0x06024,
  608. .mnd_width = 8,
  609. .hid_width = 5,
  610. .parent_map = gcc_xo_gpll0_map,
  611. .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
  612. .clkr.hw.init = &(struct clk_init_data){
  613. .name = "blsp1_qup5_spi_apps_clk_src",
  614. .parent_data = gcc_xo_gpll0,
  615. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  616. .ops = &clk_rcg2_ops,
  617. },
  618. };
  619. static struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = {
  620. .cmd_rcgr = 0x07000,
  621. .hid_width = 5,
  622. .parent_map = gcc_xo_gpll0_map,
  623. .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
  624. .clkr.hw.init = &(struct clk_init_data){
  625. .name = "blsp1_qup6_i2c_apps_clk_src",
  626. .parent_data = gcc_xo_gpll0,
  627. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  628. .ops = &clk_rcg2_ops,
  629. },
  630. };
  631. static struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = {
  632. .cmd_rcgr = 0x07024,
  633. .mnd_width = 8,
  634. .hid_width = 5,
  635. .parent_map = gcc_xo_gpll0_map,
  636. .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
  637. .clkr.hw.init = &(struct clk_init_data){
  638. .name = "blsp1_qup6_spi_apps_clk_src",
  639. .parent_data = gcc_xo_gpll0,
  640. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  641. .ops = &clk_rcg2_ops,
  642. },
  643. };
  644. static const struct freq_tbl ftbl_gcc_blsp1_uart1_6_apps_clk[] = {
  645. F(3686400, P_GPLL0, 1, 72, 15625),
  646. F(7372800, P_GPLL0, 1, 144, 15625),
  647. F(14745600, P_GPLL0, 1, 288, 15625),
  648. F(16000000, P_GPLL0, 10, 1, 5),
  649. F(19200000, P_XO, 1, 0, 0),
  650. F(24000000, P_GPLL0, 1, 3, 100),
  651. F(25000000, P_GPLL0, 16, 1, 2),
  652. F(32000000, P_GPLL0, 1, 1, 25),
  653. F(40000000, P_GPLL0, 1, 1, 20),
  654. F(46400000, P_GPLL0, 1, 29, 500),
  655. F(48000000, P_GPLL0, 1, 3, 50),
  656. F(51200000, P_GPLL0, 1, 8, 125),
  657. F(56000000, P_GPLL0, 1, 7, 100),
  658. F(58982400, P_GPLL0, 1, 1152, 15625),
  659. F(60000000, P_GPLL0, 1, 3, 40),
  660. { }
  661. };
  662. static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
  663. .cmd_rcgr = 0x02044,
  664. .mnd_width = 16,
  665. .hid_width = 5,
  666. .parent_map = gcc_xo_gpll0_map,
  667. .freq_tbl = ftbl_gcc_blsp1_uart1_6_apps_clk,
  668. .clkr.hw.init = &(struct clk_init_data){
  669. .name = "blsp1_uart1_apps_clk_src",
  670. .parent_data = gcc_xo_gpll0,
  671. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  672. .ops = &clk_rcg2_ops,
  673. },
  674. };
  675. static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
  676. .cmd_rcgr = 0x03034,
  677. .mnd_width = 16,
  678. .hid_width = 5,
  679. .parent_map = gcc_xo_gpll0_map,
  680. .freq_tbl = ftbl_gcc_blsp1_uart1_6_apps_clk,
  681. .clkr.hw.init = &(struct clk_init_data){
  682. .name = "blsp1_uart2_apps_clk_src",
  683. .parent_data = gcc_xo_gpll0,
  684. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  685. .ops = &clk_rcg2_ops,
  686. },
  687. };
  688. static const struct freq_tbl ftbl_gcc_camss_cci_clk[] = {
  689. F(19200000, P_XO, 1, 0, 0),
  690. { }
  691. };
  692. static struct clk_rcg2 cci_clk_src = {
  693. .cmd_rcgr = 0x51000,
  694. .mnd_width = 8,
  695. .hid_width = 5,
  696. .parent_map = gcc_xo_gpll0a_map,
  697. .freq_tbl = ftbl_gcc_camss_cci_clk,
  698. .clkr.hw.init = &(struct clk_init_data){
  699. .name = "cci_clk_src",
  700. .parent_data = gcc_xo_gpll0a,
  701. .num_parents = ARRAY_SIZE(gcc_xo_gpll0a),
  702. .ops = &clk_rcg2_ops,
  703. },
  704. };
  705. /*
  706. * This is a frequency table for "General Purpose" clocks.
  707. * These clocks can be muxed to the SoC pins and may be used by
  708. * external devices. They're often used as PWM source.
  709. *
  710. * See comment at ftbl_gcc_gp1_3_clk.
  711. */
  712. static const struct freq_tbl ftbl_gcc_camss_gp0_1_clk[] = {
  713. F(10000, P_XO, 16, 1, 120),
  714. F(100000, P_XO, 16, 1, 12),
  715. F(500000, P_GPLL0, 16, 1, 100),
  716. F(1000000, P_GPLL0, 16, 1, 50),
  717. F(2500000, P_GPLL0, 16, 1, 20),
  718. F(5000000, P_GPLL0, 16, 1, 10),
  719. F(100000000, P_GPLL0, 8, 0, 0),
  720. F(200000000, P_GPLL0, 4, 0, 0),
  721. { }
  722. };
  723. static struct clk_rcg2 camss_gp0_clk_src = {
  724. .cmd_rcgr = 0x54000,
  725. .mnd_width = 8,
  726. .hid_width = 5,
  727. .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
  728. .freq_tbl = ftbl_gcc_camss_gp0_1_clk,
  729. .clkr.hw.init = &(struct clk_init_data){
  730. .name = "camss_gp0_clk_src",
  731. .parent_data = gcc_xo_gpll0_gpll1a_sleep,
  732. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a_sleep),
  733. .ops = &clk_rcg2_ops,
  734. },
  735. };
  736. static struct clk_rcg2 camss_gp1_clk_src = {
  737. .cmd_rcgr = 0x55000,
  738. .mnd_width = 8,
  739. .hid_width = 5,
  740. .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
  741. .freq_tbl = ftbl_gcc_camss_gp0_1_clk,
  742. .clkr.hw.init = &(struct clk_init_data){
  743. .name = "camss_gp1_clk_src",
  744. .parent_data = gcc_xo_gpll0_gpll1a_sleep,
  745. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a_sleep),
  746. .ops = &clk_rcg2_ops,
  747. },
  748. };
  749. static const struct freq_tbl ftbl_gcc_camss_jpeg0_clk[] = {
  750. F(133330000, P_GPLL0, 6, 0, 0),
  751. F(266670000, P_GPLL0, 3, 0, 0),
  752. F(320000000, P_GPLL0, 2.5, 0, 0),
  753. { }
  754. };
  755. static struct clk_rcg2 jpeg0_clk_src = {
  756. .cmd_rcgr = 0x57000,
  757. .hid_width = 5,
  758. .parent_map = gcc_xo_gpll0_map,
  759. .freq_tbl = ftbl_gcc_camss_jpeg0_clk,
  760. .clkr.hw.init = &(struct clk_init_data){
  761. .name = "jpeg0_clk_src",
  762. .parent_data = gcc_xo_gpll0,
  763. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  764. .ops = &clk_rcg2_ops,
  765. },
  766. };
  767. static const struct freq_tbl ftbl_gcc_camss_mclk0_1_clk[] = {
  768. F(9600000, P_XO, 2, 0, 0),
  769. F(23880000, P_GPLL0, 1, 2, 67),
  770. F(66670000, P_GPLL0, 12, 0, 0),
  771. { }
  772. };
  773. static struct clk_rcg2 mclk0_clk_src = {
  774. .cmd_rcgr = 0x52000,
  775. .mnd_width = 8,
  776. .hid_width = 5,
  777. .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
  778. .freq_tbl = ftbl_gcc_camss_mclk0_1_clk,
  779. .clkr.hw.init = &(struct clk_init_data){
  780. .name = "mclk0_clk_src",
  781. .parent_data = gcc_xo_gpll0_gpll1a_sleep,
  782. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a_sleep),
  783. .ops = &clk_rcg2_ops,
  784. },
  785. };
  786. static struct clk_rcg2 mclk1_clk_src = {
  787. .cmd_rcgr = 0x53000,
  788. .mnd_width = 8,
  789. .hid_width = 5,
  790. .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
  791. .freq_tbl = ftbl_gcc_camss_mclk0_1_clk,
  792. .clkr.hw.init = &(struct clk_init_data){
  793. .name = "mclk1_clk_src",
  794. .parent_data = gcc_xo_gpll0_gpll1a_sleep,
  795. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a_sleep),
  796. .ops = &clk_rcg2_ops,
  797. },
  798. };
  799. static const struct freq_tbl ftbl_gcc_camss_csi0_1phytimer_clk[] = {
  800. F(100000000, P_GPLL0, 8, 0, 0),
  801. F(200000000, P_GPLL0, 4, 0, 0),
  802. { }
  803. };
  804. static struct clk_rcg2 csi0phytimer_clk_src = {
  805. .cmd_rcgr = 0x4e000,
  806. .hid_width = 5,
  807. .parent_map = gcc_xo_gpll0_gpll1a_map,
  808. .freq_tbl = ftbl_gcc_camss_csi0_1phytimer_clk,
  809. .clkr.hw.init = &(struct clk_init_data){
  810. .name = "csi0phytimer_clk_src",
  811. .parent_data = gcc_xo_gpll0_gpll1a,
  812. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a),
  813. .ops = &clk_rcg2_ops,
  814. },
  815. };
  816. static struct clk_rcg2 csi1phytimer_clk_src = {
  817. .cmd_rcgr = 0x4f000,
  818. .hid_width = 5,
  819. .parent_map = gcc_xo_gpll0_gpll1a_map,
  820. .freq_tbl = ftbl_gcc_camss_csi0_1phytimer_clk,
  821. .clkr.hw.init = &(struct clk_init_data){
  822. .name = "csi1phytimer_clk_src",
  823. .parent_data = gcc_xo_gpll0_gpll1a,
  824. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a),
  825. .ops = &clk_rcg2_ops,
  826. },
  827. };
  828. static const struct freq_tbl ftbl_gcc_camss_cpp_clk[] = {
  829. F(160000000, P_GPLL0, 5, 0, 0),
  830. F(320000000, P_GPLL0, 2.5, 0, 0),
  831. F(465000000, P_GPLL2, 2, 0, 0),
  832. { }
  833. };
  834. static struct clk_rcg2 cpp_clk_src = {
  835. .cmd_rcgr = 0x58018,
  836. .hid_width = 5,
  837. .parent_map = gcc_xo_gpll0_gpll2_map,
  838. .freq_tbl = ftbl_gcc_camss_cpp_clk,
  839. .clkr.hw.init = &(struct clk_init_data){
  840. .name = "cpp_clk_src",
  841. .parent_data = gcc_xo_gpll0_gpll2,
  842. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll2),
  843. .ops = &clk_rcg2_ops,
  844. },
  845. };
  846. static const struct freq_tbl ftbl_gcc_crypto_clk[] = {
  847. F(50000000, P_GPLL0, 16, 0, 0),
  848. F(80000000, P_GPLL0, 10, 0, 0),
  849. F(100000000, P_GPLL0, 8, 0, 0),
  850. F(160000000, P_GPLL0, 5, 0, 0),
  851. { }
  852. };
  853. static struct clk_rcg2 crypto_clk_src = {
  854. .cmd_rcgr = 0x16004,
  855. .hid_width = 5,
  856. .parent_map = gcc_xo_gpll0_map,
  857. .freq_tbl = ftbl_gcc_crypto_clk,
  858. .clkr.hw.init = &(struct clk_init_data){
  859. .name = "crypto_clk_src",
  860. .parent_data = gcc_xo_gpll0,
  861. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  862. .ops = &clk_rcg2_ops,
  863. },
  864. };
  865. /*
  866. * This is a frequency table for "General Purpose" clocks.
  867. * These clocks can be muxed to the SoC pins and may be used by
  868. * external devices. They're often used as PWM source.
  869. *
  870. * Please note that MND divider must be enabled for duty-cycle
  871. * control to be possible. (M != N) Also since D register is configured
  872. * with a value multiplied by 2, and duty cycle is calculated as
  873. * (2 * D) % 2^W
  874. * DutyCycle = ----------------
  875. * 2 * (N % 2^W)
  876. * (where W = .mnd_width)
  877. * N must be half or less than maximum value for the register.
  878. * Otherwise duty-cycle control would be limited.
  879. * (e.g. for 8-bit NMD N should be less than 128)
  880. */
  881. static const struct freq_tbl ftbl_gcc_gp1_3_clk[] = {
  882. F(10000, P_XO, 16, 1, 120),
  883. F(100000, P_XO, 16, 1, 12),
  884. F(500000, P_GPLL0, 16, 1, 100),
  885. F(1000000, P_GPLL0, 16, 1, 50),
  886. F(2500000, P_GPLL0, 16, 1, 20),
  887. F(5000000, P_GPLL0, 16, 1, 10),
  888. F(19200000, P_XO, 1, 0, 0),
  889. { }
  890. };
  891. static struct clk_rcg2 gp1_clk_src = {
  892. .cmd_rcgr = 0x08004,
  893. .mnd_width = 8,
  894. .hid_width = 5,
  895. .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
  896. .freq_tbl = ftbl_gcc_gp1_3_clk,
  897. .clkr.hw.init = &(struct clk_init_data){
  898. .name = "gp1_clk_src",
  899. .parent_data = gcc_xo_gpll0_gpll1a_sleep,
  900. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a_sleep),
  901. .ops = &clk_rcg2_ops,
  902. },
  903. };
  904. static struct clk_rcg2 gp2_clk_src = {
  905. .cmd_rcgr = 0x09004,
  906. .mnd_width = 8,
  907. .hid_width = 5,
  908. .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
  909. .freq_tbl = ftbl_gcc_gp1_3_clk,
  910. .clkr.hw.init = &(struct clk_init_data){
  911. .name = "gp2_clk_src",
  912. .parent_data = gcc_xo_gpll0_gpll1a_sleep,
  913. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a_sleep),
  914. .ops = &clk_rcg2_ops,
  915. },
  916. };
  917. static struct clk_rcg2 gp3_clk_src = {
  918. .cmd_rcgr = 0x0a004,
  919. .mnd_width = 8,
  920. .hid_width = 5,
  921. .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
  922. .freq_tbl = ftbl_gcc_gp1_3_clk,
  923. .clkr.hw.init = &(struct clk_init_data){
  924. .name = "gp3_clk_src",
  925. .parent_data = gcc_xo_gpll0_gpll1a_sleep,
  926. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a_sleep),
  927. .ops = &clk_rcg2_ops,
  928. },
  929. };
  930. static struct clk_rcg2 byte0_clk_src = {
  931. .cmd_rcgr = 0x4d044,
  932. .hid_width = 5,
  933. .parent_map = gcc_xo_gpll0a_dsibyte_map,
  934. .clkr.hw.init = &(struct clk_init_data){
  935. .name = "byte0_clk_src",
  936. .parent_data = gcc_xo_gpll0a_dsibyte,
  937. .num_parents = ARRAY_SIZE(gcc_xo_gpll0a_dsibyte),
  938. .ops = &clk_byte2_ops,
  939. .flags = CLK_SET_RATE_PARENT,
  940. },
  941. };
  942. static const struct freq_tbl ftbl_gcc_mdss_esc0_clk[] = {
  943. F(19200000, P_XO, 1, 0, 0),
  944. { }
  945. };
  946. static struct clk_rcg2 esc0_clk_src = {
  947. .cmd_rcgr = 0x4d05c,
  948. .hid_width = 5,
  949. .parent_map = gcc_xo_dsibyte_map,
  950. .freq_tbl = ftbl_gcc_mdss_esc0_clk,
  951. .clkr.hw.init = &(struct clk_init_data){
  952. .name = "esc0_clk_src",
  953. .parent_data = gcc_xo_dsibyte,
  954. .num_parents = ARRAY_SIZE(gcc_xo_dsibyte),
  955. .ops = &clk_rcg2_ops,
  956. },
  957. };
  958. static const struct freq_tbl ftbl_gcc_mdss_mdp_clk[] = {
  959. F(50000000, P_GPLL0, 16, 0, 0),
  960. F(80000000, P_GPLL0, 10, 0, 0),
  961. F(100000000, P_GPLL0, 8, 0, 0),
  962. F(160000000, P_GPLL0, 5, 0, 0),
  963. F(177780000, P_GPLL0, 4.5, 0, 0),
  964. F(200000000, P_GPLL0, 4, 0, 0),
  965. F(266670000, P_GPLL0, 3, 0, 0),
  966. F(320000000, P_GPLL0, 2.5, 0, 0),
  967. { }
  968. };
  969. static struct clk_rcg2 mdp_clk_src = {
  970. .cmd_rcgr = 0x4d014,
  971. .hid_width = 5,
  972. .parent_map = gcc_xo_gpll0_dsiphy_map,
  973. .freq_tbl = ftbl_gcc_mdss_mdp_clk,
  974. .clkr.hw.init = &(struct clk_init_data){
  975. .name = "mdp_clk_src",
  976. .parent_data = gcc_xo_gpll0_dsiphy,
  977. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_dsiphy),
  978. .ops = &clk_rcg2_ops,
  979. },
  980. };
  981. static struct clk_rcg2 pclk0_clk_src = {
  982. .cmd_rcgr = 0x4d000,
  983. .mnd_width = 8,
  984. .hid_width = 5,
  985. .parent_map = gcc_xo_gpll0a_dsiphy_map,
  986. .clkr.hw.init = &(struct clk_init_data){
  987. .name = "pclk0_clk_src",
  988. .parent_data = gcc_xo_gpll0a_dsiphy,
  989. .num_parents = ARRAY_SIZE(gcc_xo_gpll0a_dsiphy),
  990. .ops = &clk_pixel_ops,
  991. .flags = CLK_SET_RATE_PARENT,
  992. },
  993. };
  994. static const struct freq_tbl ftbl_gcc_mdss_vsync_clk[] = {
  995. F(19200000, P_XO, 1, 0, 0),
  996. { }
  997. };
  998. static struct clk_rcg2 vsync_clk_src = {
  999. .cmd_rcgr = 0x4d02c,
  1000. .hid_width = 5,
  1001. .parent_map = gcc_xo_gpll0a_map,
  1002. .freq_tbl = ftbl_gcc_mdss_vsync_clk,
  1003. .clkr.hw.init = &(struct clk_init_data){
  1004. .name = "vsync_clk_src",
  1005. .parent_data = gcc_xo_gpll0a,
  1006. .num_parents = ARRAY_SIZE(gcc_xo_gpll0a),
  1007. .ops = &clk_rcg2_ops,
  1008. },
  1009. };
  1010. static const struct freq_tbl ftbl_gcc_pdm2_clk[] = {
  1011. F(64000000, P_GPLL0, 12.5, 0, 0),
  1012. { }
  1013. };
  1014. static struct clk_rcg2 pdm2_clk_src = {
  1015. .cmd_rcgr = 0x44010,
  1016. .hid_width = 5,
  1017. .parent_map = gcc_xo_gpll0_map,
  1018. .freq_tbl = ftbl_gcc_pdm2_clk,
  1019. .clkr.hw.init = &(struct clk_init_data){
  1020. .name = "pdm2_clk_src",
  1021. .parent_data = gcc_xo_gpll0,
  1022. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  1023. .ops = &clk_rcg2_ops,
  1024. },
  1025. };
  1026. static const struct freq_tbl ftbl_gcc_sdcc1_apps_clk[] = {
  1027. F(144000, P_XO, 16, 3, 25),
  1028. F(400000, P_XO, 12, 1, 4),
  1029. F(20000000, P_GPLL0, 10, 1, 4),
  1030. F(25000000, P_GPLL0, 16, 1, 2),
  1031. F(50000000, P_GPLL0, 16, 0, 0),
  1032. F(100000000, P_GPLL0, 8, 0, 0),
  1033. F(177770000, P_GPLL0, 4.5, 0, 0),
  1034. { }
  1035. };
  1036. static struct clk_rcg2 sdcc1_apps_clk_src = {
  1037. .cmd_rcgr = 0x42004,
  1038. .mnd_width = 8,
  1039. .hid_width = 5,
  1040. .parent_map = gcc_xo_gpll0_map,
  1041. .freq_tbl = ftbl_gcc_sdcc1_apps_clk,
  1042. .clkr.hw.init = &(struct clk_init_data){
  1043. .name = "sdcc1_apps_clk_src",
  1044. .parent_data = gcc_xo_gpll0,
  1045. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  1046. .ops = &clk_rcg2_floor_ops,
  1047. },
  1048. };
  1049. static const struct freq_tbl ftbl_gcc_sdcc2_apps_clk[] = {
  1050. F(144000, P_XO, 16, 3, 25),
  1051. F(400000, P_XO, 12, 1, 4),
  1052. F(20000000, P_GPLL0, 10, 1, 4),
  1053. F(25000000, P_GPLL0, 16, 1, 2),
  1054. F(50000000, P_GPLL0, 16, 0, 0),
  1055. F(100000000, P_GPLL0, 8, 0, 0),
  1056. F(200000000, P_GPLL0, 4, 0, 0),
  1057. { }
  1058. };
  1059. static struct clk_rcg2 sdcc2_apps_clk_src = {
  1060. .cmd_rcgr = 0x43004,
  1061. .mnd_width = 8,
  1062. .hid_width = 5,
  1063. .parent_map = gcc_xo_gpll0_map,
  1064. .freq_tbl = ftbl_gcc_sdcc2_apps_clk,
  1065. .clkr.hw.init = &(struct clk_init_data){
  1066. .name = "sdcc2_apps_clk_src",
  1067. .parent_data = gcc_xo_gpll0,
  1068. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  1069. .ops = &clk_rcg2_floor_ops,
  1070. },
  1071. };
  1072. static const struct freq_tbl ftbl_gcc_apss_tcu_clk[] = {
  1073. F(155000000, P_GPLL2, 6, 0, 0),
  1074. F(310000000, P_GPLL2, 3, 0, 0),
  1075. F(400000000, P_GPLL0, 2, 0, 0),
  1076. { }
  1077. };
  1078. static struct clk_rcg2 apss_tcu_clk_src = {
  1079. .cmd_rcgr = 0x1207c,
  1080. .hid_width = 5,
  1081. .parent_map = gcc_xo_gpll0a_gpll1_gpll2_map,
  1082. .freq_tbl = ftbl_gcc_apss_tcu_clk,
  1083. .clkr.hw.init = &(struct clk_init_data){
  1084. .name = "apss_tcu_clk_src",
  1085. .parent_data = gcc_xo_gpll0a_gpll1_gpll2,
  1086. .num_parents = ARRAY_SIZE(gcc_xo_gpll0a_gpll1_gpll2),
  1087. .ops = &clk_rcg2_ops,
  1088. },
  1089. };
  1090. static const struct freq_tbl ftbl_gcc_bimc_gpu_clk[] = {
  1091. F(19200000, P_XO, 1, 0, 0),
  1092. F(100000000, P_GPLL0, 8, 0, 0),
  1093. F(200000000, P_GPLL0, 4, 0, 0),
  1094. F(266500000, P_BIMC, 4, 0, 0),
  1095. F(400000000, P_GPLL0, 2, 0, 0),
  1096. F(533000000, P_BIMC, 2, 0, 0),
  1097. { }
  1098. };
  1099. static struct clk_rcg2 bimc_gpu_clk_src = {
  1100. .cmd_rcgr = 0x31028,
  1101. .hid_width = 5,
  1102. .parent_map = gcc_xo_gpll0_bimc_map,
  1103. .freq_tbl = ftbl_gcc_bimc_gpu_clk,
  1104. .clkr.hw.init = &(struct clk_init_data){
  1105. .name = "bimc_gpu_clk_src",
  1106. .parent_data = gcc_xo_gpll0_bimc,
  1107. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_bimc),
  1108. .flags = CLK_GET_RATE_NOCACHE,
  1109. .ops = &clk_rcg2_ops,
  1110. },
  1111. };
  1112. static const struct freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
  1113. F(80000000, P_GPLL0, 10, 0, 0),
  1114. { }
  1115. };
  1116. static struct clk_rcg2 usb_hs_system_clk_src = {
  1117. .cmd_rcgr = 0x41010,
  1118. .hid_width = 5,
  1119. .parent_map = gcc_xo_gpll0_map,
  1120. .freq_tbl = ftbl_gcc_usb_hs_system_clk,
  1121. .clkr.hw.init = &(struct clk_init_data){
  1122. .name = "usb_hs_system_clk_src",
  1123. .parent_data = gcc_xo_gpll0,
  1124. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  1125. .ops = &clk_rcg2_ops,
  1126. },
  1127. };
  1128. static const struct freq_tbl ftbl_gcc_ultaudio_ahb_clk[] = {
  1129. F(3200000, P_XO, 6, 0, 0),
  1130. F(6400000, P_XO, 3, 0, 0),
  1131. F(9600000, P_XO, 2, 0, 0),
  1132. F(19200000, P_XO, 1, 0, 0),
  1133. F(40000000, P_GPLL0, 10, 1, 2),
  1134. F(66670000, P_GPLL0, 12, 0, 0),
  1135. F(80000000, P_GPLL0, 10, 0, 0),
  1136. F(100000000, P_GPLL0, 8, 0, 0),
  1137. { }
  1138. };
  1139. static struct clk_rcg2 ultaudio_ahbfabric_clk_src = {
  1140. .cmd_rcgr = 0x1c010,
  1141. .hid_width = 5,
  1142. .mnd_width = 8,
  1143. .parent_map = gcc_xo_gpll0_gpll1_sleep_map,
  1144. .freq_tbl = ftbl_gcc_ultaudio_ahb_clk,
  1145. .clkr.hw.init = &(struct clk_init_data){
  1146. .name = "ultaudio_ahbfabric_clk_src",
  1147. .parent_data = gcc_xo_gpll0_gpll1_sleep,
  1148. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1_sleep),
  1149. .ops = &clk_rcg2_ops,
  1150. },
  1151. };
  1152. static struct clk_branch gcc_ultaudio_ahbfabric_ixfabric_clk = {
  1153. .halt_reg = 0x1c028,
  1154. .clkr = {
  1155. .enable_reg = 0x1c028,
  1156. .enable_mask = BIT(0),
  1157. .hw.init = &(struct clk_init_data){
  1158. .name = "gcc_ultaudio_ahbfabric_ixfabric_clk",
  1159. .parent_hws = (const struct clk_hw*[]){
  1160. &ultaudio_ahbfabric_clk_src.clkr.hw,
  1161. },
  1162. .num_parents = 1,
  1163. .flags = CLK_SET_RATE_PARENT,
  1164. .ops = &clk_branch2_ops,
  1165. },
  1166. },
  1167. };
  1168. static struct clk_branch gcc_ultaudio_ahbfabric_ixfabric_lpm_clk = {
  1169. .halt_reg = 0x1c024,
  1170. .clkr = {
  1171. .enable_reg = 0x1c024,
  1172. .enable_mask = BIT(0),
  1173. .hw.init = &(struct clk_init_data){
  1174. .name = "gcc_ultaudio_ahbfabric_ixfabric_lpm_clk",
  1175. .parent_hws = (const struct clk_hw*[]){
  1176. &ultaudio_ahbfabric_clk_src.clkr.hw,
  1177. },
  1178. .num_parents = 1,
  1179. .flags = CLK_SET_RATE_PARENT,
  1180. .ops = &clk_branch2_ops,
  1181. },
  1182. },
  1183. };
  1184. static const struct freq_tbl ftbl_gcc_ultaudio_lpaif_i2s_clk[] = {
  1185. F(128000, P_XO, 10, 1, 15),
  1186. F(256000, P_XO, 5, 1, 15),
  1187. F(384000, P_XO, 5, 1, 10),
  1188. F(512000, P_XO, 5, 2, 15),
  1189. F(576000, P_XO, 5, 3, 20),
  1190. F(705600, P_GPLL1, 16, 1, 80),
  1191. F(768000, P_XO, 5, 1, 5),
  1192. F(800000, P_XO, 5, 5, 24),
  1193. F(1024000, P_XO, 5, 4, 15),
  1194. F(1152000, P_XO, 1, 3, 50),
  1195. F(1411200, P_GPLL1, 16, 1, 40),
  1196. F(1536000, P_XO, 1, 2, 25),
  1197. F(1600000, P_XO, 12, 0, 0),
  1198. F(1728000, P_XO, 5, 9, 20),
  1199. F(2048000, P_XO, 5, 8, 15),
  1200. F(2304000, P_XO, 5, 3, 5),
  1201. F(2400000, P_XO, 8, 0, 0),
  1202. F(2822400, P_GPLL1, 16, 1, 20),
  1203. F(3072000, P_XO, 5, 4, 5),
  1204. F(4096000, P_GPLL1, 9, 2, 49),
  1205. F(4800000, P_XO, 4, 0, 0),
  1206. F(5644800, P_GPLL1, 16, 1, 10),
  1207. F(6144000, P_GPLL1, 7, 1, 21),
  1208. F(8192000, P_GPLL1, 9, 4, 49),
  1209. F(9600000, P_XO, 2, 0, 0),
  1210. F(11289600, P_GPLL1, 16, 1, 5),
  1211. F(12288000, P_GPLL1, 7, 2, 21),
  1212. { }
  1213. };
  1214. static struct clk_rcg2 ultaudio_lpaif_pri_i2s_clk_src = {
  1215. .cmd_rcgr = 0x1c054,
  1216. .hid_width = 5,
  1217. .mnd_width = 8,
  1218. .parent_map = gcc_xo_gpll1_epi2s_emclk_sleep_map,
  1219. .freq_tbl = ftbl_gcc_ultaudio_lpaif_i2s_clk,
  1220. .clkr.hw.init = &(struct clk_init_data){
  1221. .name = "ultaudio_lpaif_pri_i2s_clk_src",
  1222. .parent_data = gcc_xo_gpll1_epi2s_emclk_sleep,
  1223. .num_parents = ARRAY_SIZE(gcc_xo_gpll1_epi2s_emclk_sleep),
  1224. .ops = &clk_rcg2_ops,
  1225. },
  1226. };
  1227. static struct clk_branch gcc_ultaudio_lpaif_pri_i2s_clk = {
  1228. .halt_reg = 0x1c068,
  1229. .clkr = {
  1230. .enable_reg = 0x1c068,
  1231. .enable_mask = BIT(0),
  1232. .hw.init = &(struct clk_init_data){
  1233. .name = "gcc_ultaudio_lpaif_pri_i2s_clk",
  1234. .parent_hws = (const struct clk_hw*[]){
  1235. &ultaudio_lpaif_pri_i2s_clk_src.clkr.hw,
  1236. },
  1237. .num_parents = 1,
  1238. .flags = CLK_SET_RATE_PARENT,
  1239. .ops = &clk_branch2_ops,
  1240. },
  1241. },
  1242. };
  1243. static struct clk_rcg2 ultaudio_lpaif_sec_i2s_clk_src = {
  1244. .cmd_rcgr = 0x1c06c,
  1245. .hid_width = 5,
  1246. .mnd_width = 8,
  1247. .parent_map = gcc_xo_gpll1_esi2s_emclk_sleep_map,
  1248. .freq_tbl = ftbl_gcc_ultaudio_lpaif_i2s_clk,
  1249. .clkr.hw.init = &(struct clk_init_data){
  1250. .name = "ultaudio_lpaif_sec_i2s_clk_src",
  1251. .parent_data = gcc_xo_gpll1_esi2s_emclk_sleep,
  1252. .num_parents = ARRAY_SIZE(gcc_xo_gpll1_esi2s_emclk_sleep),
  1253. .ops = &clk_rcg2_ops,
  1254. },
  1255. };
  1256. static struct clk_branch gcc_ultaudio_lpaif_sec_i2s_clk = {
  1257. .halt_reg = 0x1c080,
  1258. .clkr = {
  1259. .enable_reg = 0x1c080,
  1260. .enable_mask = BIT(0),
  1261. .hw.init = &(struct clk_init_data){
  1262. .name = "gcc_ultaudio_lpaif_sec_i2s_clk",
  1263. .parent_hws = (const struct clk_hw*[]){
  1264. &ultaudio_lpaif_sec_i2s_clk_src.clkr.hw,
  1265. },
  1266. .num_parents = 1,
  1267. .flags = CLK_SET_RATE_PARENT,
  1268. .ops = &clk_branch2_ops,
  1269. },
  1270. },
  1271. };
  1272. static struct clk_rcg2 ultaudio_lpaif_aux_i2s_clk_src = {
  1273. .cmd_rcgr = 0x1c084,
  1274. .hid_width = 5,
  1275. .mnd_width = 8,
  1276. .parent_map = gcc_xo_gpll1_emclk_sleep_map,
  1277. .freq_tbl = ftbl_gcc_ultaudio_lpaif_i2s_clk,
  1278. .clkr.hw.init = &(struct clk_init_data){
  1279. .name = "ultaudio_lpaif_aux_i2s_clk_src",
  1280. .parent_data = gcc_xo_gpll1_esi2s_emclk_sleep,
  1281. .num_parents = ARRAY_SIZE(gcc_xo_gpll1_esi2s_emclk_sleep),
  1282. .ops = &clk_rcg2_ops,
  1283. },
  1284. };
  1285. static struct clk_branch gcc_ultaudio_lpaif_aux_i2s_clk = {
  1286. .halt_reg = 0x1c098,
  1287. .clkr = {
  1288. .enable_reg = 0x1c098,
  1289. .enable_mask = BIT(0),
  1290. .hw.init = &(struct clk_init_data){
  1291. .name = "gcc_ultaudio_lpaif_aux_i2s_clk",
  1292. .parent_hws = (const struct clk_hw*[]){
  1293. &ultaudio_lpaif_aux_i2s_clk_src.clkr.hw,
  1294. },
  1295. .num_parents = 1,
  1296. .flags = CLK_SET_RATE_PARENT,
  1297. .ops = &clk_branch2_ops,
  1298. },
  1299. },
  1300. };
  1301. static const struct freq_tbl ftbl_gcc_ultaudio_xo_clk[] = {
  1302. F(19200000, P_XO, 1, 0, 0),
  1303. { }
  1304. };
  1305. static struct clk_rcg2 ultaudio_xo_clk_src = {
  1306. .cmd_rcgr = 0x1c034,
  1307. .hid_width = 5,
  1308. .parent_map = gcc_xo_sleep_map,
  1309. .freq_tbl = ftbl_gcc_ultaudio_xo_clk,
  1310. .clkr.hw.init = &(struct clk_init_data){
  1311. .name = "ultaudio_xo_clk_src",
  1312. .parent_data = gcc_xo_sleep,
  1313. .num_parents = ARRAY_SIZE(gcc_xo_sleep),
  1314. .ops = &clk_rcg2_ops,
  1315. },
  1316. };
  1317. static struct clk_branch gcc_ultaudio_avsync_xo_clk = {
  1318. .halt_reg = 0x1c04c,
  1319. .clkr = {
  1320. .enable_reg = 0x1c04c,
  1321. .enable_mask = BIT(0),
  1322. .hw.init = &(struct clk_init_data){
  1323. .name = "gcc_ultaudio_avsync_xo_clk",
  1324. .parent_hws = (const struct clk_hw*[]){
  1325. &ultaudio_xo_clk_src.clkr.hw,
  1326. },
  1327. .num_parents = 1,
  1328. .flags = CLK_SET_RATE_PARENT,
  1329. .ops = &clk_branch2_ops,
  1330. },
  1331. },
  1332. };
  1333. static struct clk_branch gcc_ultaudio_stc_xo_clk = {
  1334. .halt_reg = 0x1c050,
  1335. .clkr = {
  1336. .enable_reg = 0x1c050,
  1337. .enable_mask = BIT(0),
  1338. .hw.init = &(struct clk_init_data){
  1339. .name = "gcc_ultaudio_stc_xo_clk",
  1340. .parent_hws = (const struct clk_hw*[]){
  1341. &ultaudio_xo_clk_src.clkr.hw,
  1342. },
  1343. .num_parents = 1,
  1344. .flags = CLK_SET_RATE_PARENT,
  1345. .ops = &clk_branch2_ops,
  1346. },
  1347. },
  1348. };
  1349. static const struct freq_tbl ftbl_codec_clk[] = {
  1350. F(9600000, P_XO, 2, 0, 0),
  1351. F(12288000, P_XO, 1, 16, 25),
  1352. F(19200000, P_XO, 1, 0, 0),
  1353. F(11289600, P_EXT_MCLK, 1, 0, 0),
  1354. { }
  1355. };
  1356. static struct clk_rcg2 codec_digcodec_clk_src = {
  1357. .cmd_rcgr = 0x1c09c,
  1358. .mnd_width = 8,
  1359. .hid_width = 5,
  1360. .parent_map = gcc_xo_gpll1_emclk_sleep_map,
  1361. .freq_tbl = ftbl_codec_clk,
  1362. .clkr.hw.init = &(struct clk_init_data){
  1363. .name = "codec_digcodec_clk_src",
  1364. .parent_data = gcc_xo_gpll1_emclk_sleep,
  1365. .num_parents = ARRAY_SIZE(gcc_xo_gpll1_emclk_sleep),
  1366. .ops = &clk_rcg2_ops,
  1367. },
  1368. };
  1369. static struct clk_branch gcc_codec_digcodec_clk = {
  1370. .halt_reg = 0x1c0b0,
  1371. .clkr = {
  1372. .enable_reg = 0x1c0b0,
  1373. .enable_mask = BIT(0),
  1374. .hw.init = &(struct clk_init_data){
  1375. .name = "gcc_ultaudio_codec_digcodec_clk",
  1376. .parent_hws = (const struct clk_hw*[]){
  1377. &codec_digcodec_clk_src.clkr.hw,
  1378. },
  1379. .num_parents = 1,
  1380. .flags = CLK_SET_RATE_PARENT,
  1381. .ops = &clk_branch2_ops,
  1382. },
  1383. },
  1384. };
  1385. static struct clk_branch gcc_ultaudio_pcnoc_mport_clk = {
  1386. .halt_reg = 0x1c000,
  1387. .clkr = {
  1388. .enable_reg = 0x1c000,
  1389. .enable_mask = BIT(0),
  1390. .hw.init = &(struct clk_init_data){
  1391. .name = "gcc_ultaudio_pcnoc_mport_clk",
  1392. .parent_hws = (const struct clk_hw*[]){
  1393. &pcnoc_bfdcd_clk_src.clkr.hw,
  1394. },
  1395. .num_parents = 1,
  1396. .ops = &clk_branch2_ops,
  1397. },
  1398. },
  1399. };
  1400. static struct clk_branch gcc_ultaudio_pcnoc_sway_clk = {
  1401. .halt_reg = 0x1c004,
  1402. .clkr = {
  1403. .enable_reg = 0x1c004,
  1404. .enable_mask = BIT(0),
  1405. .hw.init = &(struct clk_init_data){
  1406. .name = "gcc_ultaudio_pcnoc_sway_clk",
  1407. .parent_hws = (const struct clk_hw*[]){
  1408. &pcnoc_bfdcd_clk_src.clkr.hw,
  1409. },
  1410. .num_parents = 1,
  1411. .ops = &clk_branch2_ops,
  1412. },
  1413. },
  1414. };
  1415. static const struct freq_tbl ftbl_gcc_venus0_vcodec0_clk[] = {
  1416. F(100000000, P_GPLL0, 8, 0, 0),
  1417. F(160000000, P_GPLL0, 5, 0, 0),
  1418. F(228570000, P_GPLL0, 3.5, 0, 0),
  1419. { }
  1420. };
  1421. static struct clk_rcg2 vcodec0_clk_src = {
  1422. .cmd_rcgr = 0x4C000,
  1423. .mnd_width = 8,
  1424. .hid_width = 5,
  1425. .parent_map = gcc_xo_gpll0_map,
  1426. .freq_tbl = ftbl_gcc_venus0_vcodec0_clk,
  1427. .clkr.hw.init = &(struct clk_init_data){
  1428. .name = "vcodec0_clk_src",
  1429. .parent_data = gcc_xo_gpll0,
  1430. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  1431. .ops = &clk_rcg2_ops,
  1432. },
  1433. };
  1434. static struct clk_branch gcc_blsp1_ahb_clk = {
  1435. .halt_reg = 0x01008,
  1436. .halt_check = BRANCH_HALT_VOTED,
  1437. .clkr = {
  1438. .enable_reg = 0x45004,
  1439. .enable_mask = BIT(10),
  1440. .hw.init = &(struct clk_init_data){
  1441. .name = "gcc_blsp1_ahb_clk",
  1442. .parent_hws = (const struct clk_hw*[]){
  1443. &pcnoc_bfdcd_clk_src.clkr.hw,
  1444. },
  1445. .num_parents = 1,
  1446. .ops = &clk_branch2_ops,
  1447. },
  1448. },
  1449. };
  1450. static struct clk_branch gcc_blsp1_sleep_clk = {
  1451. .halt_reg = 0x01004,
  1452. .clkr = {
  1453. .enable_reg = 0x01004,
  1454. .enable_mask = BIT(0),
  1455. .hw.init = &(struct clk_init_data){
  1456. .name = "gcc_blsp1_sleep_clk",
  1457. .parent_data = &(const struct clk_parent_data){
  1458. .fw_name = "sleep_clk", .name = "sleep_clk_src",
  1459. },
  1460. .num_parents = 1,
  1461. .flags = CLK_SET_RATE_PARENT,
  1462. .ops = &clk_branch2_ops,
  1463. },
  1464. },
  1465. };
  1466. static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
  1467. .halt_reg = 0x02008,
  1468. .clkr = {
  1469. .enable_reg = 0x02008,
  1470. .enable_mask = BIT(0),
  1471. .hw.init = &(struct clk_init_data){
  1472. .name = "gcc_blsp1_qup1_i2c_apps_clk",
  1473. .parent_hws = (const struct clk_hw*[]){
  1474. &blsp1_qup1_i2c_apps_clk_src.clkr.hw,
  1475. },
  1476. .num_parents = 1,
  1477. .flags = CLK_SET_RATE_PARENT,
  1478. .ops = &clk_branch2_ops,
  1479. },
  1480. },
  1481. };
  1482. static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
  1483. .halt_reg = 0x02004,
  1484. .clkr = {
  1485. .enable_reg = 0x02004,
  1486. .enable_mask = BIT(0),
  1487. .hw.init = &(struct clk_init_data){
  1488. .name = "gcc_blsp1_qup1_spi_apps_clk",
  1489. .parent_hws = (const struct clk_hw*[]){
  1490. &blsp1_qup1_spi_apps_clk_src.clkr.hw,
  1491. },
  1492. .num_parents = 1,
  1493. .flags = CLK_SET_RATE_PARENT,
  1494. .ops = &clk_branch2_ops,
  1495. },
  1496. },
  1497. };
  1498. static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
  1499. .halt_reg = 0x03010,
  1500. .clkr = {
  1501. .enable_reg = 0x03010,
  1502. .enable_mask = BIT(0),
  1503. .hw.init = &(struct clk_init_data){
  1504. .name = "gcc_blsp1_qup2_i2c_apps_clk",
  1505. .parent_hws = (const struct clk_hw*[]){
  1506. &blsp1_qup2_i2c_apps_clk_src.clkr.hw,
  1507. },
  1508. .num_parents = 1,
  1509. .flags = CLK_SET_RATE_PARENT,
  1510. .ops = &clk_branch2_ops,
  1511. },
  1512. },
  1513. };
  1514. static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
  1515. .halt_reg = 0x0300c,
  1516. .clkr = {
  1517. .enable_reg = 0x0300c,
  1518. .enable_mask = BIT(0),
  1519. .hw.init = &(struct clk_init_data){
  1520. .name = "gcc_blsp1_qup2_spi_apps_clk",
  1521. .parent_hws = (const struct clk_hw*[]){
  1522. &blsp1_qup2_spi_apps_clk_src.clkr.hw,
  1523. },
  1524. .num_parents = 1,
  1525. .flags = CLK_SET_RATE_PARENT,
  1526. .ops = &clk_branch2_ops,
  1527. },
  1528. },
  1529. };
  1530. static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
  1531. .halt_reg = 0x04020,
  1532. .clkr = {
  1533. .enable_reg = 0x04020,
  1534. .enable_mask = BIT(0),
  1535. .hw.init = &(struct clk_init_data){
  1536. .name = "gcc_blsp1_qup3_i2c_apps_clk",
  1537. .parent_hws = (const struct clk_hw*[]){
  1538. &blsp1_qup3_i2c_apps_clk_src.clkr.hw,
  1539. },
  1540. .num_parents = 1,
  1541. .flags = CLK_SET_RATE_PARENT,
  1542. .ops = &clk_branch2_ops,
  1543. },
  1544. },
  1545. };
  1546. static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
  1547. .halt_reg = 0x0401c,
  1548. .clkr = {
  1549. .enable_reg = 0x0401c,
  1550. .enable_mask = BIT(0),
  1551. .hw.init = &(struct clk_init_data){
  1552. .name = "gcc_blsp1_qup3_spi_apps_clk",
  1553. .parent_hws = (const struct clk_hw*[]){
  1554. &blsp1_qup3_spi_apps_clk_src.clkr.hw,
  1555. },
  1556. .num_parents = 1,
  1557. .flags = CLK_SET_RATE_PARENT,
  1558. .ops = &clk_branch2_ops,
  1559. },
  1560. },
  1561. };
  1562. static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
  1563. .halt_reg = 0x05020,
  1564. .clkr = {
  1565. .enable_reg = 0x05020,
  1566. .enable_mask = BIT(0),
  1567. .hw.init = &(struct clk_init_data){
  1568. .name = "gcc_blsp1_qup4_i2c_apps_clk",
  1569. .parent_hws = (const struct clk_hw*[]){
  1570. &blsp1_qup4_i2c_apps_clk_src.clkr.hw,
  1571. },
  1572. .num_parents = 1,
  1573. .flags = CLK_SET_RATE_PARENT,
  1574. .ops = &clk_branch2_ops,
  1575. },
  1576. },
  1577. };
  1578. static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
  1579. .halt_reg = 0x0501c,
  1580. .clkr = {
  1581. .enable_reg = 0x0501c,
  1582. .enable_mask = BIT(0),
  1583. .hw.init = &(struct clk_init_data){
  1584. .name = "gcc_blsp1_qup4_spi_apps_clk",
  1585. .parent_hws = (const struct clk_hw*[]){
  1586. &blsp1_qup4_spi_apps_clk_src.clkr.hw,
  1587. },
  1588. .num_parents = 1,
  1589. .flags = CLK_SET_RATE_PARENT,
  1590. .ops = &clk_branch2_ops,
  1591. },
  1592. },
  1593. };
  1594. static struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = {
  1595. .halt_reg = 0x06020,
  1596. .clkr = {
  1597. .enable_reg = 0x06020,
  1598. .enable_mask = BIT(0),
  1599. .hw.init = &(struct clk_init_data){
  1600. .name = "gcc_blsp1_qup5_i2c_apps_clk",
  1601. .parent_hws = (const struct clk_hw*[]){
  1602. &blsp1_qup5_i2c_apps_clk_src.clkr.hw,
  1603. },
  1604. .num_parents = 1,
  1605. .flags = CLK_SET_RATE_PARENT,
  1606. .ops = &clk_branch2_ops,
  1607. },
  1608. },
  1609. };
  1610. static struct clk_branch gcc_blsp1_qup5_spi_apps_clk = {
  1611. .halt_reg = 0x0601c,
  1612. .clkr = {
  1613. .enable_reg = 0x0601c,
  1614. .enable_mask = BIT(0),
  1615. .hw.init = &(struct clk_init_data){
  1616. .name = "gcc_blsp1_qup5_spi_apps_clk",
  1617. .parent_hws = (const struct clk_hw*[]){
  1618. &blsp1_qup5_spi_apps_clk_src.clkr.hw,
  1619. },
  1620. .num_parents = 1,
  1621. .flags = CLK_SET_RATE_PARENT,
  1622. .ops = &clk_branch2_ops,
  1623. },
  1624. },
  1625. };
  1626. static struct clk_branch gcc_blsp1_qup6_i2c_apps_clk = {
  1627. .halt_reg = 0x07020,
  1628. .clkr = {
  1629. .enable_reg = 0x07020,
  1630. .enable_mask = BIT(0),
  1631. .hw.init = &(struct clk_init_data){
  1632. .name = "gcc_blsp1_qup6_i2c_apps_clk",
  1633. .parent_hws = (const struct clk_hw*[]){
  1634. &blsp1_qup6_i2c_apps_clk_src.clkr.hw,
  1635. },
  1636. .num_parents = 1,
  1637. .flags = CLK_SET_RATE_PARENT,
  1638. .ops = &clk_branch2_ops,
  1639. },
  1640. },
  1641. };
  1642. static struct clk_branch gcc_blsp1_qup6_spi_apps_clk = {
  1643. .halt_reg = 0x0701c,
  1644. .clkr = {
  1645. .enable_reg = 0x0701c,
  1646. .enable_mask = BIT(0),
  1647. .hw.init = &(struct clk_init_data){
  1648. .name = "gcc_blsp1_qup6_spi_apps_clk",
  1649. .parent_hws = (const struct clk_hw*[]){
  1650. &blsp1_qup6_spi_apps_clk_src.clkr.hw,
  1651. },
  1652. .num_parents = 1,
  1653. .flags = CLK_SET_RATE_PARENT,
  1654. .ops = &clk_branch2_ops,
  1655. },
  1656. },
  1657. };
  1658. static struct clk_branch gcc_blsp1_uart1_apps_clk = {
  1659. .halt_reg = 0x0203c,
  1660. .clkr = {
  1661. .enable_reg = 0x0203c,
  1662. .enable_mask = BIT(0),
  1663. .hw.init = &(struct clk_init_data){
  1664. .name = "gcc_blsp1_uart1_apps_clk",
  1665. .parent_hws = (const struct clk_hw*[]){
  1666. &blsp1_uart1_apps_clk_src.clkr.hw,
  1667. },
  1668. .num_parents = 1,
  1669. .flags = CLK_SET_RATE_PARENT,
  1670. .ops = &clk_branch2_ops,
  1671. },
  1672. },
  1673. };
  1674. static struct clk_branch gcc_blsp1_uart2_apps_clk = {
  1675. .halt_reg = 0x0302c,
  1676. .clkr = {
  1677. .enable_reg = 0x0302c,
  1678. .enable_mask = BIT(0),
  1679. .hw.init = &(struct clk_init_data){
  1680. .name = "gcc_blsp1_uart2_apps_clk",
  1681. .parent_hws = (const struct clk_hw*[]){
  1682. &blsp1_uart2_apps_clk_src.clkr.hw,
  1683. },
  1684. .num_parents = 1,
  1685. .flags = CLK_SET_RATE_PARENT,
  1686. .ops = &clk_branch2_ops,
  1687. },
  1688. },
  1689. };
  1690. static struct clk_branch gcc_boot_rom_ahb_clk = {
  1691. .halt_reg = 0x1300c,
  1692. .halt_check = BRANCH_HALT_VOTED,
  1693. .clkr = {
  1694. .enable_reg = 0x45004,
  1695. .enable_mask = BIT(7),
  1696. .hw.init = &(struct clk_init_data){
  1697. .name = "gcc_boot_rom_ahb_clk",
  1698. .parent_hws = (const struct clk_hw*[]){
  1699. &pcnoc_bfdcd_clk_src.clkr.hw,
  1700. },
  1701. .num_parents = 1,
  1702. .ops = &clk_branch2_ops,
  1703. },
  1704. },
  1705. };
  1706. static struct clk_branch gcc_camss_cci_ahb_clk = {
  1707. .halt_reg = 0x5101c,
  1708. .clkr = {
  1709. .enable_reg = 0x5101c,
  1710. .enable_mask = BIT(0),
  1711. .hw.init = &(struct clk_init_data){
  1712. .name = "gcc_camss_cci_ahb_clk",
  1713. .parent_hws = (const struct clk_hw*[]){
  1714. &camss_ahb_clk_src.clkr.hw,
  1715. },
  1716. .num_parents = 1,
  1717. .flags = CLK_SET_RATE_PARENT,
  1718. .ops = &clk_branch2_ops,
  1719. },
  1720. },
  1721. };
  1722. static struct clk_branch gcc_camss_cci_clk = {
  1723. .halt_reg = 0x51018,
  1724. .clkr = {
  1725. .enable_reg = 0x51018,
  1726. .enable_mask = BIT(0),
  1727. .hw.init = &(struct clk_init_data){
  1728. .name = "gcc_camss_cci_clk",
  1729. .parent_hws = (const struct clk_hw*[]){
  1730. &cci_clk_src.clkr.hw,
  1731. },
  1732. .num_parents = 1,
  1733. .flags = CLK_SET_RATE_PARENT,
  1734. .ops = &clk_branch2_ops,
  1735. },
  1736. },
  1737. };
  1738. static struct clk_branch gcc_camss_csi0_ahb_clk = {
  1739. .halt_reg = 0x4e040,
  1740. .clkr = {
  1741. .enable_reg = 0x4e040,
  1742. .enable_mask = BIT(0),
  1743. .hw.init = &(struct clk_init_data){
  1744. .name = "gcc_camss_csi0_ahb_clk",
  1745. .parent_hws = (const struct clk_hw*[]){
  1746. &camss_ahb_clk_src.clkr.hw,
  1747. },
  1748. .num_parents = 1,
  1749. .flags = CLK_SET_RATE_PARENT,
  1750. .ops = &clk_branch2_ops,
  1751. },
  1752. },
  1753. };
  1754. static struct clk_branch gcc_camss_csi0_clk = {
  1755. .halt_reg = 0x4e03c,
  1756. .clkr = {
  1757. .enable_reg = 0x4e03c,
  1758. .enable_mask = BIT(0),
  1759. .hw.init = &(struct clk_init_data){
  1760. .name = "gcc_camss_csi0_clk",
  1761. .parent_hws = (const struct clk_hw*[]){
  1762. &csi0_clk_src.clkr.hw,
  1763. },
  1764. .num_parents = 1,
  1765. .flags = CLK_SET_RATE_PARENT,
  1766. .ops = &clk_branch2_ops,
  1767. },
  1768. },
  1769. };
  1770. static struct clk_branch gcc_camss_csi0phy_clk = {
  1771. .halt_reg = 0x4e048,
  1772. .clkr = {
  1773. .enable_reg = 0x4e048,
  1774. .enable_mask = BIT(0),
  1775. .hw.init = &(struct clk_init_data){
  1776. .name = "gcc_camss_csi0phy_clk",
  1777. .parent_hws = (const struct clk_hw*[]){
  1778. &csi0_clk_src.clkr.hw,
  1779. },
  1780. .num_parents = 1,
  1781. .flags = CLK_SET_RATE_PARENT,
  1782. .ops = &clk_branch2_ops,
  1783. },
  1784. },
  1785. };
  1786. static struct clk_branch gcc_camss_csi0pix_clk = {
  1787. .halt_reg = 0x4e058,
  1788. .clkr = {
  1789. .enable_reg = 0x4e058,
  1790. .enable_mask = BIT(0),
  1791. .hw.init = &(struct clk_init_data){
  1792. .name = "gcc_camss_csi0pix_clk",
  1793. .parent_hws = (const struct clk_hw*[]){
  1794. &csi0_clk_src.clkr.hw,
  1795. },
  1796. .num_parents = 1,
  1797. .flags = CLK_SET_RATE_PARENT,
  1798. .ops = &clk_branch2_ops,
  1799. },
  1800. },
  1801. };
  1802. static struct clk_branch gcc_camss_csi0rdi_clk = {
  1803. .halt_reg = 0x4e050,
  1804. .clkr = {
  1805. .enable_reg = 0x4e050,
  1806. .enable_mask = BIT(0),
  1807. .hw.init = &(struct clk_init_data){
  1808. .name = "gcc_camss_csi0rdi_clk",
  1809. .parent_hws = (const struct clk_hw*[]){
  1810. &csi0_clk_src.clkr.hw,
  1811. },
  1812. .num_parents = 1,
  1813. .flags = CLK_SET_RATE_PARENT,
  1814. .ops = &clk_branch2_ops,
  1815. },
  1816. },
  1817. };
  1818. static struct clk_branch gcc_camss_csi1_ahb_clk = {
  1819. .halt_reg = 0x4f040,
  1820. .clkr = {
  1821. .enable_reg = 0x4f040,
  1822. .enable_mask = BIT(0),
  1823. .hw.init = &(struct clk_init_data){
  1824. .name = "gcc_camss_csi1_ahb_clk",
  1825. .parent_hws = (const struct clk_hw*[]){
  1826. &camss_ahb_clk_src.clkr.hw,
  1827. },
  1828. .num_parents = 1,
  1829. .flags = CLK_SET_RATE_PARENT,
  1830. .ops = &clk_branch2_ops,
  1831. },
  1832. },
  1833. };
  1834. static struct clk_branch gcc_camss_csi1_clk = {
  1835. .halt_reg = 0x4f03c,
  1836. .clkr = {
  1837. .enable_reg = 0x4f03c,
  1838. .enable_mask = BIT(0),
  1839. .hw.init = &(struct clk_init_data){
  1840. .name = "gcc_camss_csi1_clk",
  1841. .parent_hws = (const struct clk_hw*[]){
  1842. &csi1_clk_src.clkr.hw,
  1843. },
  1844. .num_parents = 1,
  1845. .flags = CLK_SET_RATE_PARENT,
  1846. .ops = &clk_branch2_ops,
  1847. },
  1848. },
  1849. };
  1850. static struct clk_branch gcc_camss_csi1phy_clk = {
  1851. .halt_reg = 0x4f048,
  1852. .clkr = {
  1853. .enable_reg = 0x4f048,
  1854. .enable_mask = BIT(0),
  1855. .hw.init = &(struct clk_init_data){
  1856. .name = "gcc_camss_csi1phy_clk",
  1857. .parent_hws = (const struct clk_hw*[]){
  1858. &csi1_clk_src.clkr.hw,
  1859. },
  1860. .num_parents = 1,
  1861. .flags = CLK_SET_RATE_PARENT,
  1862. .ops = &clk_branch2_ops,
  1863. },
  1864. },
  1865. };
  1866. static struct clk_branch gcc_camss_csi1pix_clk = {
  1867. .halt_reg = 0x4f058,
  1868. .clkr = {
  1869. .enable_reg = 0x4f058,
  1870. .enable_mask = BIT(0),
  1871. .hw.init = &(struct clk_init_data){
  1872. .name = "gcc_camss_csi1pix_clk",
  1873. .parent_hws = (const struct clk_hw*[]){
  1874. &csi1_clk_src.clkr.hw,
  1875. },
  1876. .num_parents = 1,
  1877. .flags = CLK_SET_RATE_PARENT,
  1878. .ops = &clk_branch2_ops,
  1879. },
  1880. },
  1881. };
  1882. static struct clk_branch gcc_camss_csi1rdi_clk = {
  1883. .halt_reg = 0x4f050,
  1884. .clkr = {
  1885. .enable_reg = 0x4f050,
  1886. .enable_mask = BIT(0),
  1887. .hw.init = &(struct clk_init_data){
  1888. .name = "gcc_camss_csi1rdi_clk",
  1889. .parent_hws = (const struct clk_hw*[]){
  1890. &csi1_clk_src.clkr.hw,
  1891. },
  1892. .num_parents = 1,
  1893. .flags = CLK_SET_RATE_PARENT,
  1894. .ops = &clk_branch2_ops,
  1895. },
  1896. },
  1897. };
  1898. static struct clk_branch gcc_camss_csi_vfe0_clk = {
  1899. .halt_reg = 0x58050,
  1900. .clkr = {
  1901. .enable_reg = 0x58050,
  1902. .enable_mask = BIT(0),
  1903. .hw.init = &(struct clk_init_data){
  1904. .name = "gcc_camss_csi_vfe0_clk",
  1905. .parent_hws = (const struct clk_hw*[]){
  1906. &vfe0_clk_src.clkr.hw,
  1907. },
  1908. .num_parents = 1,
  1909. .flags = CLK_SET_RATE_PARENT,
  1910. .ops = &clk_branch2_ops,
  1911. },
  1912. },
  1913. };
  1914. static struct clk_branch gcc_camss_gp0_clk = {
  1915. .halt_reg = 0x54018,
  1916. .clkr = {
  1917. .enable_reg = 0x54018,
  1918. .enable_mask = BIT(0),
  1919. .hw.init = &(struct clk_init_data){
  1920. .name = "gcc_camss_gp0_clk",
  1921. .parent_hws = (const struct clk_hw*[]){
  1922. &camss_gp0_clk_src.clkr.hw,
  1923. },
  1924. .num_parents = 1,
  1925. .flags = CLK_SET_RATE_PARENT,
  1926. .ops = &clk_branch2_ops,
  1927. },
  1928. },
  1929. };
  1930. static struct clk_branch gcc_camss_gp1_clk = {
  1931. .halt_reg = 0x55018,
  1932. .clkr = {
  1933. .enable_reg = 0x55018,
  1934. .enable_mask = BIT(0),
  1935. .hw.init = &(struct clk_init_data){
  1936. .name = "gcc_camss_gp1_clk",
  1937. .parent_hws = (const struct clk_hw*[]){
  1938. &camss_gp1_clk_src.clkr.hw,
  1939. },
  1940. .num_parents = 1,
  1941. .flags = CLK_SET_RATE_PARENT,
  1942. .ops = &clk_branch2_ops,
  1943. },
  1944. },
  1945. };
  1946. static struct clk_branch gcc_camss_ispif_ahb_clk = {
  1947. .halt_reg = 0x50004,
  1948. .clkr = {
  1949. .enable_reg = 0x50004,
  1950. .enable_mask = BIT(0),
  1951. .hw.init = &(struct clk_init_data){
  1952. .name = "gcc_camss_ispif_ahb_clk",
  1953. .parent_hws = (const struct clk_hw*[]){
  1954. &camss_ahb_clk_src.clkr.hw,
  1955. },
  1956. .num_parents = 1,
  1957. .flags = CLK_SET_RATE_PARENT,
  1958. .ops = &clk_branch2_ops,
  1959. },
  1960. },
  1961. };
  1962. static struct clk_branch gcc_camss_jpeg0_clk = {
  1963. .halt_reg = 0x57020,
  1964. .clkr = {
  1965. .enable_reg = 0x57020,
  1966. .enable_mask = BIT(0),
  1967. .hw.init = &(struct clk_init_data){
  1968. .name = "gcc_camss_jpeg0_clk",
  1969. .parent_hws = (const struct clk_hw*[]){
  1970. &jpeg0_clk_src.clkr.hw,
  1971. },
  1972. .num_parents = 1,
  1973. .flags = CLK_SET_RATE_PARENT,
  1974. .ops = &clk_branch2_ops,
  1975. },
  1976. },
  1977. };
  1978. static struct clk_branch gcc_camss_jpeg_ahb_clk = {
  1979. .halt_reg = 0x57024,
  1980. .clkr = {
  1981. .enable_reg = 0x57024,
  1982. .enable_mask = BIT(0),
  1983. .hw.init = &(struct clk_init_data){
  1984. .name = "gcc_camss_jpeg_ahb_clk",
  1985. .parent_hws = (const struct clk_hw*[]){
  1986. &camss_ahb_clk_src.clkr.hw,
  1987. },
  1988. .num_parents = 1,
  1989. .flags = CLK_SET_RATE_PARENT,
  1990. .ops = &clk_branch2_ops,
  1991. },
  1992. },
  1993. };
  1994. static struct clk_branch gcc_camss_jpeg_axi_clk = {
  1995. .halt_reg = 0x57028,
  1996. .clkr = {
  1997. .enable_reg = 0x57028,
  1998. .enable_mask = BIT(0),
  1999. .hw.init = &(struct clk_init_data){
  2000. .name = "gcc_camss_jpeg_axi_clk",
  2001. .parent_hws = (const struct clk_hw*[]){
  2002. &system_noc_bfdcd_clk_src.clkr.hw,
  2003. },
  2004. .num_parents = 1,
  2005. .flags = CLK_SET_RATE_PARENT,
  2006. .ops = &clk_branch2_ops,
  2007. },
  2008. },
  2009. };
  2010. static struct clk_branch gcc_camss_mclk0_clk = {
  2011. .halt_reg = 0x52018,
  2012. .clkr = {
  2013. .enable_reg = 0x52018,
  2014. .enable_mask = BIT(0),
  2015. .hw.init = &(struct clk_init_data){
  2016. .name = "gcc_camss_mclk0_clk",
  2017. .parent_hws = (const struct clk_hw*[]){
  2018. &mclk0_clk_src.clkr.hw,
  2019. },
  2020. .num_parents = 1,
  2021. .flags = CLK_SET_RATE_PARENT,
  2022. .ops = &clk_branch2_ops,
  2023. },
  2024. },
  2025. };
  2026. static struct clk_branch gcc_camss_mclk1_clk = {
  2027. .halt_reg = 0x53018,
  2028. .clkr = {
  2029. .enable_reg = 0x53018,
  2030. .enable_mask = BIT(0),
  2031. .hw.init = &(struct clk_init_data){
  2032. .name = "gcc_camss_mclk1_clk",
  2033. .parent_hws = (const struct clk_hw*[]){
  2034. &mclk1_clk_src.clkr.hw,
  2035. },
  2036. .num_parents = 1,
  2037. .flags = CLK_SET_RATE_PARENT,
  2038. .ops = &clk_branch2_ops,
  2039. },
  2040. },
  2041. };
  2042. static struct clk_branch gcc_camss_micro_ahb_clk = {
  2043. .halt_reg = 0x5600c,
  2044. .clkr = {
  2045. .enable_reg = 0x5600c,
  2046. .enable_mask = BIT(0),
  2047. .hw.init = &(struct clk_init_data){
  2048. .name = "gcc_camss_micro_ahb_clk",
  2049. .parent_hws = (const struct clk_hw*[]){
  2050. &camss_ahb_clk_src.clkr.hw,
  2051. },
  2052. .num_parents = 1,
  2053. .flags = CLK_SET_RATE_PARENT,
  2054. .ops = &clk_branch2_ops,
  2055. },
  2056. },
  2057. };
  2058. static struct clk_branch gcc_camss_csi0phytimer_clk = {
  2059. .halt_reg = 0x4e01c,
  2060. .clkr = {
  2061. .enable_reg = 0x4e01c,
  2062. .enable_mask = BIT(0),
  2063. .hw.init = &(struct clk_init_data){
  2064. .name = "gcc_camss_csi0phytimer_clk",
  2065. .parent_hws = (const struct clk_hw*[]){
  2066. &csi0phytimer_clk_src.clkr.hw,
  2067. },
  2068. .num_parents = 1,
  2069. .flags = CLK_SET_RATE_PARENT,
  2070. .ops = &clk_branch2_ops,
  2071. },
  2072. },
  2073. };
  2074. static struct clk_branch gcc_camss_csi1phytimer_clk = {
  2075. .halt_reg = 0x4f01c,
  2076. .clkr = {
  2077. .enable_reg = 0x4f01c,
  2078. .enable_mask = BIT(0),
  2079. .hw.init = &(struct clk_init_data){
  2080. .name = "gcc_camss_csi1phytimer_clk",
  2081. .parent_hws = (const struct clk_hw*[]){
  2082. &csi1phytimer_clk_src.clkr.hw,
  2083. },
  2084. .num_parents = 1,
  2085. .flags = CLK_SET_RATE_PARENT,
  2086. .ops = &clk_branch2_ops,
  2087. },
  2088. },
  2089. };
  2090. static struct clk_branch gcc_camss_ahb_clk = {
  2091. .halt_reg = 0x5a014,
  2092. .clkr = {
  2093. .enable_reg = 0x5a014,
  2094. .enable_mask = BIT(0),
  2095. .hw.init = &(struct clk_init_data){
  2096. .name = "gcc_camss_ahb_clk",
  2097. .parent_hws = (const struct clk_hw*[]){
  2098. &camss_ahb_clk_src.clkr.hw,
  2099. },
  2100. .num_parents = 1,
  2101. .flags = CLK_SET_RATE_PARENT,
  2102. .ops = &clk_branch2_ops,
  2103. },
  2104. },
  2105. };
  2106. static struct clk_branch gcc_camss_top_ahb_clk = {
  2107. .halt_reg = 0x56004,
  2108. .clkr = {
  2109. .enable_reg = 0x56004,
  2110. .enable_mask = BIT(0),
  2111. .hw.init = &(struct clk_init_data){
  2112. .name = "gcc_camss_top_ahb_clk",
  2113. .parent_hws = (const struct clk_hw*[]){
  2114. &pcnoc_bfdcd_clk_src.clkr.hw,
  2115. },
  2116. .num_parents = 1,
  2117. .flags = CLK_SET_RATE_PARENT,
  2118. .ops = &clk_branch2_ops,
  2119. },
  2120. },
  2121. };
  2122. static struct clk_branch gcc_camss_cpp_ahb_clk = {
  2123. .halt_reg = 0x58040,
  2124. .clkr = {
  2125. .enable_reg = 0x58040,
  2126. .enable_mask = BIT(0),
  2127. .hw.init = &(struct clk_init_data){
  2128. .name = "gcc_camss_cpp_ahb_clk",
  2129. .parent_hws = (const struct clk_hw*[]){
  2130. &camss_ahb_clk_src.clkr.hw,
  2131. },
  2132. .num_parents = 1,
  2133. .flags = CLK_SET_RATE_PARENT,
  2134. .ops = &clk_branch2_ops,
  2135. },
  2136. },
  2137. };
  2138. static struct clk_branch gcc_camss_cpp_clk = {
  2139. .halt_reg = 0x5803c,
  2140. .clkr = {
  2141. .enable_reg = 0x5803c,
  2142. .enable_mask = BIT(0),
  2143. .hw.init = &(struct clk_init_data){
  2144. .name = "gcc_camss_cpp_clk",
  2145. .parent_hws = (const struct clk_hw*[]){
  2146. &cpp_clk_src.clkr.hw,
  2147. },
  2148. .num_parents = 1,
  2149. .flags = CLK_SET_RATE_PARENT,
  2150. .ops = &clk_branch2_ops,
  2151. },
  2152. },
  2153. };
  2154. static struct clk_branch gcc_camss_vfe0_clk = {
  2155. .halt_reg = 0x58038,
  2156. .clkr = {
  2157. .enable_reg = 0x58038,
  2158. .enable_mask = BIT(0),
  2159. .hw.init = &(struct clk_init_data){
  2160. .name = "gcc_camss_vfe0_clk",
  2161. .parent_hws = (const struct clk_hw*[]){
  2162. &vfe0_clk_src.clkr.hw,
  2163. },
  2164. .num_parents = 1,
  2165. .flags = CLK_SET_RATE_PARENT,
  2166. .ops = &clk_branch2_ops,
  2167. },
  2168. },
  2169. };
  2170. static struct clk_branch gcc_camss_vfe_ahb_clk = {
  2171. .halt_reg = 0x58044,
  2172. .clkr = {
  2173. .enable_reg = 0x58044,
  2174. .enable_mask = BIT(0),
  2175. .hw.init = &(struct clk_init_data){
  2176. .name = "gcc_camss_vfe_ahb_clk",
  2177. .parent_hws = (const struct clk_hw*[]){
  2178. &camss_ahb_clk_src.clkr.hw,
  2179. },
  2180. .num_parents = 1,
  2181. .flags = CLK_SET_RATE_PARENT,
  2182. .ops = &clk_branch2_ops,
  2183. },
  2184. },
  2185. };
  2186. static struct clk_branch gcc_camss_vfe_axi_clk = {
  2187. .halt_reg = 0x58048,
  2188. .clkr = {
  2189. .enable_reg = 0x58048,
  2190. .enable_mask = BIT(0),
  2191. .hw.init = &(struct clk_init_data){
  2192. .name = "gcc_camss_vfe_axi_clk",
  2193. .parent_hws = (const struct clk_hw*[]){
  2194. &system_noc_bfdcd_clk_src.clkr.hw,
  2195. },
  2196. .num_parents = 1,
  2197. .flags = CLK_SET_RATE_PARENT,
  2198. .ops = &clk_branch2_ops,
  2199. },
  2200. },
  2201. };
  2202. static struct clk_branch gcc_crypto_ahb_clk = {
  2203. .halt_reg = 0x16024,
  2204. .halt_check = BRANCH_HALT_VOTED,
  2205. .clkr = {
  2206. .enable_reg = 0x45004,
  2207. .enable_mask = BIT(0),
  2208. .hw.init = &(struct clk_init_data){
  2209. .name = "gcc_crypto_ahb_clk",
  2210. .parent_hws = (const struct clk_hw*[]){
  2211. &pcnoc_bfdcd_clk_src.clkr.hw,
  2212. },
  2213. .num_parents = 1,
  2214. .flags = CLK_SET_RATE_PARENT,
  2215. .ops = &clk_branch2_ops,
  2216. },
  2217. },
  2218. };
  2219. static struct clk_branch gcc_crypto_axi_clk = {
  2220. .halt_reg = 0x16020,
  2221. .halt_check = BRANCH_HALT_VOTED,
  2222. .clkr = {
  2223. .enable_reg = 0x45004,
  2224. .enable_mask = BIT(1),
  2225. .hw.init = &(struct clk_init_data){
  2226. .name = "gcc_crypto_axi_clk",
  2227. .parent_hws = (const struct clk_hw*[]){
  2228. &pcnoc_bfdcd_clk_src.clkr.hw,
  2229. },
  2230. .num_parents = 1,
  2231. .flags = CLK_SET_RATE_PARENT,
  2232. .ops = &clk_branch2_ops,
  2233. },
  2234. },
  2235. };
  2236. static struct clk_branch gcc_crypto_clk = {
  2237. .halt_reg = 0x1601c,
  2238. .halt_check = BRANCH_HALT_VOTED,
  2239. .clkr = {
  2240. .enable_reg = 0x45004,
  2241. .enable_mask = BIT(2),
  2242. .hw.init = &(struct clk_init_data){
  2243. .name = "gcc_crypto_clk",
  2244. .parent_hws = (const struct clk_hw*[]){
  2245. &crypto_clk_src.clkr.hw,
  2246. },
  2247. .num_parents = 1,
  2248. .flags = CLK_SET_RATE_PARENT,
  2249. .ops = &clk_branch2_ops,
  2250. },
  2251. },
  2252. };
  2253. static struct clk_branch gcc_oxili_gmem_clk = {
  2254. .halt_reg = 0x59024,
  2255. .clkr = {
  2256. .enable_reg = 0x59024,
  2257. .enable_mask = BIT(0),
  2258. .hw.init = &(struct clk_init_data){
  2259. .name = "gcc_oxili_gmem_clk",
  2260. .parent_hws = (const struct clk_hw*[]){
  2261. &gfx3d_clk_src.clkr.hw,
  2262. },
  2263. .num_parents = 1,
  2264. .flags = CLK_SET_RATE_PARENT,
  2265. .ops = &clk_branch2_ops,
  2266. },
  2267. },
  2268. };
  2269. static struct clk_branch gcc_gp1_clk = {
  2270. .halt_reg = 0x08000,
  2271. .clkr = {
  2272. .enable_reg = 0x08000,
  2273. .enable_mask = BIT(0),
  2274. .hw.init = &(struct clk_init_data){
  2275. .name = "gcc_gp1_clk",
  2276. .parent_hws = (const struct clk_hw*[]){
  2277. &gp1_clk_src.clkr.hw,
  2278. },
  2279. .num_parents = 1,
  2280. .flags = CLK_SET_RATE_PARENT,
  2281. .ops = &clk_branch2_ops,
  2282. },
  2283. },
  2284. };
  2285. static struct clk_branch gcc_gp2_clk = {
  2286. .halt_reg = 0x09000,
  2287. .clkr = {
  2288. .enable_reg = 0x09000,
  2289. .enable_mask = BIT(0),
  2290. .hw.init = &(struct clk_init_data){
  2291. .name = "gcc_gp2_clk",
  2292. .parent_hws = (const struct clk_hw*[]){
  2293. &gp2_clk_src.clkr.hw,
  2294. },
  2295. .num_parents = 1,
  2296. .flags = CLK_SET_RATE_PARENT,
  2297. .ops = &clk_branch2_ops,
  2298. },
  2299. },
  2300. };
  2301. static struct clk_branch gcc_gp3_clk = {
  2302. .halt_reg = 0x0a000,
  2303. .clkr = {
  2304. .enable_reg = 0x0a000,
  2305. .enable_mask = BIT(0),
  2306. .hw.init = &(struct clk_init_data){
  2307. .name = "gcc_gp3_clk",
  2308. .parent_hws = (const struct clk_hw*[]){
  2309. &gp3_clk_src.clkr.hw,
  2310. },
  2311. .num_parents = 1,
  2312. .flags = CLK_SET_RATE_PARENT,
  2313. .ops = &clk_branch2_ops,
  2314. },
  2315. },
  2316. };
  2317. static struct clk_branch gcc_mdss_ahb_clk = {
  2318. .halt_reg = 0x4d07c,
  2319. .clkr = {
  2320. .enable_reg = 0x4d07c,
  2321. .enable_mask = BIT(0),
  2322. .hw.init = &(struct clk_init_data){
  2323. .name = "gcc_mdss_ahb_clk",
  2324. .parent_hws = (const struct clk_hw*[]){
  2325. &pcnoc_bfdcd_clk_src.clkr.hw,
  2326. },
  2327. .num_parents = 1,
  2328. .flags = CLK_SET_RATE_PARENT,
  2329. .ops = &clk_branch2_ops,
  2330. },
  2331. },
  2332. };
  2333. static struct clk_branch gcc_mdss_axi_clk = {
  2334. .halt_reg = 0x4d080,
  2335. .clkr = {
  2336. .enable_reg = 0x4d080,
  2337. .enable_mask = BIT(0),
  2338. .hw.init = &(struct clk_init_data){
  2339. .name = "gcc_mdss_axi_clk",
  2340. .parent_hws = (const struct clk_hw*[]){
  2341. &system_noc_bfdcd_clk_src.clkr.hw,
  2342. },
  2343. .num_parents = 1,
  2344. .flags = CLK_SET_RATE_PARENT,
  2345. .ops = &clk_branch2_ops,
  2346. },
  2347. },
  2348. };
  2349. static struct clk_branch gcc_mdss_byte0_clk = {
  2350. .halt_reg = 0x4d094,
  2351. .clkr = {
  2352. .enable_reg = 0x4d094,
  2353. .enable_mask = BIT(0),
  2354. .hw.init = &(struct clk_init_data){
  2355. .name = "gcc_mdss_byte0_clk",
  2356. .parent_hws = (const struct clk_hw*[]){
  2357. &byte0_clk_src.clkr.hw,
  2358. },
  2359. .num_parents = 1,
  2360. .flags = CLK_SET_RATE_PARENT,
  2361. .ops = &clk_branch2_ops,
  2362. },
  2363. },
  2364. };
  2365. static struct clk_branch gcc_mdss_esc0_clk = {
  2366. .halt_reg = 0x4d098,
  2367. .clkr = {
  2368. .enable_reg = 0x4d098,
  2369. .enable_mask = BIT(0),
  2370. .hw.init = &(struct clk_init_data){
  2371. .name = "gcc_mdss_esc0_clk",
  2372. .parent_hws = (const struct clk_hw*[]){
  2373. &esc0_clk_src.clkr.hw,
  2374. },
  2375. .num_parents = 1,
  2376. .flags = CLK_SET_RATE_PARENT,
  2377. .ops = &clk_branch2_ops,
  2378. },
  2379. },
  2380. };
  2381. static struct clk_branch gcc_mdss_mdp_clk = {
  2382. .halt_reg = 0x4D088,
  2383. .clkr = {
  2384. .enable_reg = 0x4D088,
  2385. .enable_mask = BIT(0),
  2386. .hw.init = &(struct clk_init_data){
  2387. .name = "gcc_mdss_mdp_clk",
  2388. .parent_hws = (const struct clk_hw*[]){
  2389. &mdp_clk_src.clkr.hw,
  2390. },
  2391. .num_parents = 1,
  2392. .flags = CLK_SET_RATE_PARENT,
  2393. .ops = &clk_branch2_ops,
  2394. },
  2395. },
  2396. };
  2397. static struct clk_branch gcc_mdss_pclk0_clk = {
  2398. .halt_reg = 0x4d084,
  2399. .clkr = {
  2400. .enable_reg = 0x4d084,
  2401. .enable_mask = BIT(0),
  2402. .hw.init = &(struct clk_init_data){
  2403. .name = "gcc_mdss_pclk0_clk",
  2404. .parent_hws = (const struct clk_hw*[]){
  2405. &pclk0_clk_src.clkr.hw,
  2406. },
  2407. .num_parents = 1,
  2408. .flags = CLK_SET_RATE_PARENT,
  2409. .ops = &clk_branch2_ops,
  2410. },
  2411. },
  2412. };
  2413. static struct clk_branch gcc_mdss_vsync_clk = {
  2414. .halt_reg = 0x4d090,
  2415. .clkr = {
  2416. .enable_reg = 0x4d090,
  2417. .enable_mask = BIT(0),
  2418. .hw.init = &(struct clk_init_data){
  2419. .name = "gcc_mdss_vsync_clk",
  2420. .parent_hws = (const struct clk_hw*[]){
  2421. &vsync_clk_src.clkr.hw,
  2422. },
  2423. .num_parents = 1,
  2424. .flags = CLK_SET_RATE_PARENT,
  2425. .ops = &clk_branch2_ops,
  2426. },
  2427. },
  2428. };
  2429. static struct clk_branch gcc_mss_cfg_ahb_clk = {
  2430. .halt_reg = 0x49000,
  2431. .clkr = {
  2432. .enable_reg = 0x49000,
  2433. .enable_mask = BIT(0),
  2434. .hw.init = &(struct clk_init_data){
  2435. .name = "gcc_mss_cfg_ahb_clk",
  2436. .parent_hws = (const struct clk_hw*[]){
  2437. &pcnoc_bfdcd_clk_src.clkr.hw,
  2438. },
  2439. .num_parents = 1,
  2440. .flags = CLK_SET_RATE_PARENT,
  2441. .ops = &clk_branch2_ops,
  2442. },
  2443. },
  2444. };
  2445. static struct clk_branch gcc_oxili_ahb_clk = {
  2446. .halt_reg = 0x59028,
  2447. .clkr = {
  2448. .enable_reg = 0x59028,
  2449. .enable_mask = BIT(0),
  2450. .hw.init = &(struct clk_init_data){
  2451. .name = "gcc_oxili_ahb_clk",
  2452. .parent_hws = (const struct clk_hw*[]){
  2453. &pcnoc_bfdcd_clk_src.clkr.hw,
  2454. },
  2455. .num_parents = 1,
  2456. .flags = CLK_SET_RATE_PARENT,
  2457. .ops = &clk_branch2_ops,
  2458. },
  2459. },
  2460. };
  2461. static struct clk_branch gcc_oxili_gfx3d_clk = {
  2462. .halt_reg = 0x59020,
  2463. .clkr = {
  2464. .enable_reg = 0x59020,
  2465. .enable_mask = BIT(0),
  2466. .hw.init = &(struct clk_init_data){
  2467. .name = "gcc_oxili_gfx3d_clk",
  2468. .parent_hws = (const struct clk_hw*[]){
  2469. &gfx3d_clk_src.clkr.hw,
  2470. },
  2471. .num_parents = 1,
  2472. .flags = CLK_SET_RATE_PARENT,
  2473. .ops = &clk_branch2_ops,
  2474. },
  2475. },
  2476. };
  2477. static struct clk_branch gcc_pdm2_clk = {
  2478. .halt_reg = 0x4400c,
  2479. .clkr = {
  2480. .enable_reg = 0x4400c,
  2481. .enable_mask = BIT(0),
  2482. .hw.init = &(struct clk_init_data){
  2483. .name = "gcc_pdm2_clk",
  2484. .parent_hws = (const struct clk_hw*[]){
  2485. &pdm2_clk_src.clkr.hw,
  2486. },
  2487. .num_parents = 1,
  2488. .flags = CLK_SET_RATE_PARENT,
  2489. .ops = &clk_branch2_ops,
  2490. },
  2491. },
  2492. };
  2493. static struct clk_branch gcc_pdm_ahb_clk = {
  2494. .halt_reg = 0x44004,
  2495. .clkr = {
  2496. .enable_reg = 0x44004,
  2497. .enable_mask = BIT(0),
  2498. .hw.init = &(struct clk_init_data){
  2499. .name = "gcc_pdm_ahb_clk",
  2500. .parent_hws = (const struct clk_hw*[]){
  2501. &pcnoc_bfdcd_clk_src.clkr.hw,
  2502. },
  2503. .num_parents = 1,
  2504. .flags = CLK_SET_RATE_PARENT,
  2505. .ops = &clk_branch2_ops,
  2506. },
  2507. },
  2508. };
  2509. static struct clk_branch gcc_prng_ahb_clk = {
  2510. .halt_reg = 0x13004,
  2511. .halt_check = BRANCH_HALT_VOTED,
  2512. .clkr = {
  2513. .enable_reg = 0x45004,
  2514. .enable_mask = BIT(8),
  2515. .hw.init = &(struct clk_init_data){
  2516. .name = "gcc_prng_ahb_clk",
  2517. .parent_hws = (const struct clk_hw*[]){
  2518. &pcnoc_bfdcd_clk_src.clkr.hw,
  2519. },
  2520. .num_parents = 1,
  2521. .ops = &clk_branch2_ops,
  2522. },
  2523. },
  2524. };
  2525. static struct clk_branch gcc_sdcc1_ahb_clk = {
  2526. .halt_reg = 0x4201c,
  2527. .clkr = {
  2528. .enable_reg = 0x4201c,
  2529. .enable_mask = BIT(0),
  2530. .hw.init = &(struct clk_init_data){
  2531. .name = "gcc_sdcc1_ahb_clk",
  2532. .parent_hws = (const struct clk_hw*[]){
  2533. &pcnoc_bfdcd_clk_src.clkr.hw,
  2534. },
  2535. .num_parents = 1,
  2536. .flags = CLK_SET_RATE_PARENT,
  2537. .ops = &clk_branch2_ops,
  2538. },
  2539. },
  2540. };
  2541. static struct clk_branch gcc_sdcc1_apps_clk = {
  2542. .halt_reg = 0x42018,
  2543. .clkr = {
  2544. .enable_reg = 0x42018,
  2545. .enable_mask = BIT(0),
  2546. .hw.init = &(struct clk_init_data){
  2547. .name = "gcc_sdcc1_apps_clk",
  2548. .parent_hws = (const struct clk_hw*[]){
  2549. &sdcc1_apps_clk_src.clkr.hw,
  2550. },
  2551. .num_parents = 1,
  2552. .flags = CLK_SET_RATE_PARENT,
  2553. .ops = &clk_branch2_ops,
  2554. },
  2555. },
  2556. };
  2557. static struct clk_branch gcc_sdcc2_ahb_clk = {
  2558. .halt_reg = 0x4301c,
  2559. .clkr = {
  2560. .enable_reg = 0x4301c,
  2561. .enable_mask = BIT(0),
  2562. .hw.init = &(struct clk_init_data){
  2563. .name = "gcc_sdcc2_ahb_clk",
  2564. .parent_hws = (const struct clk_hw*[]){
  2565. &pcnoc_bfdcd_clk_src.clkr.hw,
  2566. },
  2567. .num_parents = 1,
  2568. .flags = CLK_SET_RATE_PARENT,
  2569. .ops = &clk_branch2_ops,
  2570. },
  2571. },
  2572. };
  2573. static struct clk_branch gcc_sdcc2_apps_clk = {
  2574. .halt_reg = 0x43018,
  2575. .clkr = {
  2576. .enable_reg = 0x43018,
  2577. .enable_mask = BIT(0),
  2578. .hw.init = &(struct clk_init_data){
  2579. .name = "gcc_sdcc2_apps_clk",
  2580. .parent_hws = (const struct clk_hw*[]){
  2581. &sdcc2_apps_clk_src.clkr.hw,
  2582. },
  2583. .num_parents = 1,
  2584. .flags = CLK_SET_RATE_PARENT,
  2585. .ops = &clk_branch2_ops,
  2586. },
  2587. },
  2588. };
  2589. static struct clk_rcg2 bimc_ddr_clk_src = {
  2590. .cmd_rcgr = 0x32004,
  2591. .hid_width = 5,
  2592. .parent_map = gcc_xo_gpll0_bimc_map,
  2593. .clkr.hw.init = &(struct clk_init_data){
  2594. .name = "bimc_ddr_clk_src",
  2595. .parent_data = gcc_xo_gpll0_bimc,
  2596. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_bimc),
  2597. .ops = &clk_rcg2_ops,
  2598. .flags = CLK_GET_RATE_NOCACHE,
  2599. },
  2600. };
  2601. static struct clk_branch gcc_mss_q6_bimc_axi_clk = {
  2602. .halt_reg = 0x49004,
  2603. .clkr = {
  2604. .enable_reg = 0x49004,
  2605. .enable_mask = BIT(0),
  2606. .hw.init = &(struct clk_init_data){
  2607. .name = "gcc_mss_q6_bimc_axi_clk",
  2608. .parent_hws = (const struct clk_hw*[]){
  2609. &bimc_ddr_clk_src.clkr.hw,
  2610. },
  2611. .num_parents = 1,
  2612. .flags = CLK_SET_RATE_PARENT,
  2613. .ops = &clk_branch2_ops,
  2614. },
  2615. },
  2616. };
  2617. static struct clk_branch gcc_apss_tcu_clk = {
  2618. .halt_reg = 0x12018,
  2619. .clkr = {
  2620. .enable_reg = 0x4500c,
  2621. .enable_mask = BIT(1),
  2622. .hw.init = &(struct clk_init_data){
  2623. .name = "gcc_apss_tcu_clk",
  2624. .parent_hws = (const struct clk_hw*[]){
  2625. &bimc_ddr_clk_src.clkr.hw,
  2626. },
  2627. .num_parents = 1,
  2628. .ops = &clk_branch2_ops,
  2629. },
  2630. },
  2631. };
  2632. static struct clk_branch gcc_gfx_tcu_clk = {
  2633. .halt_reg = 0x12020,
  2634. .clkr = {
  2635. .enable_reg = 0x4500c,
  2636. .enable_mask = BIT(2),
  2637. .hw.init = &(struct clk_init_data){
  2638. .name = "gcc_gfx_tcu_clk",
  2639. .parent_hws = (const struct clk_hw*[]){
  2640. &bimc_ddr_clk_src.clkr.hw,
  2641. },
  2642. .num_parents = 1,
  2643. .ops = &clk_branch2_ops,
  2644. },
  2645. },
  2646. };
  2647. static struct clk_branch gcc_gtcu_ahb_clk = {
  2648. .halt_reg = 0x12044,
  2649. .clkr = {
  2650. .enable_reg = 0x4500c,
  2651. .enable_mask = BIT(13),
  2652. .hw.init = &(struct clk_init_data){
  2653. .name = "gcc_gtcu_ahb_clk",
  2654. .parent_hws = (const struct clk_hw*[]){
  2655. &pcnoc_bfdcd_clk_src.clkr.hw,
  2656. },
  2657. .num_parents = 1,
  2658. .flags = CLK_SET_RATE_PARENT,
  2659. .ops = &clk_branch2_ops,
  2660. },
  2661. },
  2662. };
  2663. static struct clk_branch gcc_bimc_gfx_clk = {
  2664. .halt_reg = 0x31024,
  2665. .clkr = {
  2666. .enable_reg = 0x31024,
  2667. .enable_mask = BIT(0),
  2668. .hw.init = &(struct clk_init_data){
  2669. .name = "gcc_bimc_gfx_clk",
  2670. .parent_hws = (const struct clk_hw*[]){
  2671. &bimc_gpu_clk_src.clkr.hw,
  2672. },
  2673. .num_parents = 1,
  2674. .flags = CLK_SET_RATE_PARENT,
  2675. .ops = &clk_branch2_ops,
  2676. },
  2677. },
  2678. };
  2679. static struct clk_branch gcc_bimc_gpu_clk = {
  2680. .halt_reg = 0x31040,
  2681. .clkr = {
  2682. .enable_reg = 0x31040,
  2683. .enable_mask = BIT(0),
  2684. .hw.init = &(struct clk_init_data){
  2685. .name = "gcc_bimc_gpu_clk",
  2686. .parent_hws = (const struct clk_hw*[]){
  2687. &bimc_gpu_clk_src.clkr.hw,
  2688. },
  2689. .num_parents = 1,
  2690. .flags = CLK_SET_RATE_PARENT,
  2691. .ops = &clk_branch2_ops,
  2692. },
  2693. },
  2694. };
  2695. static struct clk_branch gcc_jpeg_tbu_clk = {
  2696. .halt_reg = 0x12034,
  2697. .clkr = {
  2698. .enable_reg = 0x4500c,
  2699. .enable_mask = BIT(10),
  2700. .hw.init = &(struct clk_init_data){
  2701. .name = "gcc_jpeg_tbu_clk",
  2702. .parent_hws = (const struct clk_hw*[]){
  2703. &system_noc_bfdcd_clk_src.clkr.hw,
  2704. },
  2705. .num_parents = 1,
  2706. .flags = CLK_SET_RATE_PARENT,
  2707. .ops = &clk_branch2_ops,
  2708. },
  2709. },
  2710. };
  2711. static struct clk_branch gcc_mdp_tbu_clk = {
  2712. .halt_reg = 0x1201c,
  2713. .clkr = {
  2714. .enable_reg = 0x4500c,
  2715. .enable_mask = BIT(4),
  2716. .hw.init = &(struct clk_init_data){
  2717. .name = "gcc_mdp_tbu_clk",
  2718. .parent_hws = (const struct clk_hw*[]){
  2719. &system_noc_bfdcd_clk_src.clkr.hw,
  2720. },
  2721. .num_parents = 1,
  2722. .flags = CLK_SET_RATE_PARENT,
  2723. .ops = &clk_branch2_ops,
  2724. },
  2725. },
  2726. };
  2727. static struct clk_branch gcc_smmu_cfg_clk = {
  2728. .halt_reg = 0x12038,
  2729. .clkr = {
  2730. .enable_reg = 0x4500c,
  2731. .enable_mask = BIT(12),
  2732. .hw.init = &(struct clk_init_data){
  2733. .name = "gcc_smmu_cfg_clk",
  2734. .parent_hws = (const struct clk_hw*[]){
  2735. &pcnoc_bfdcd_clk_src.clkr.hw,
  2736. },
  2737. .num_parents = 1,
  2738. .flags = CLK_SET_RATE_PARENT,
  2739. .ops = &clk_branch2_ops,
  2740. },
  2741. },
  2742. };
  2743. static struct clk_branch gcc_venus_tbu_clk = {
  2744. .halt_reg = 0x12014,
  2745. .clkr = {
  2746. .enable_reg = 0x4500c,
  2747. .enable_mask = BIT(5),
  2748. .hw.init = &(struct clk_init_data){
  2749. .name = "gcc_venus_tbu_clk",
  2750. .parent_hws = (const struct clk_hw*[]){
  2751. &system_noc_bfdcd_clk_src.clkr.hw,
  2752. },
  2753. .num_parents = 1,
  2754. .flags = CLK_SET_RATE_PARENT,
  2755. .ops = &clk_branch2_ops,
  2756. },
  2757. },
  2758. };
  2759. static struct clk_branch gcc_vfe_tbu_clk = {
  2760. .halt_reg = 0x1203c,
  2761. .clkr = {
  2762. .enable_reg = 0x4500c,
  2763. .enable_mask = BIT(9),
  2764. .hw.init = &(struct clk_init_data){
  2765. .name = "gcc_vfe_tbu_clk",
  2766. .parent_hws = (const struct clk_hw*[]){
  2767. &system_noc_bfdcd_clk_src.clkr.hw,
  2768. },
  2769. .num_parents = 1,
  2770. .flags = CLK_SET_RATE_PARENT,
  2771. .ops = &clk_branch2_ops,
  2772. },
  2773. },
  2774. };
  2775. static struct clk_branch gcc_usb2a_phy_sleep_clk = {
  2776. .halt_reg = 0x4102c,
  2777. .clkr = {
  2778. .enable_reg = 0x4102c,
  2779. .enable_mask = BIT(0),
  2780. .hw.init = &(struct clk_init_data){
  2781. .name = "gcc_usb2a_phy_sleep_clk",
  2782. .parent_data = &(const struct clk_parent_data){
  2783. .fw_name = "sleep_clk", .name = "sleep_clk_src",
  2784. },
  2785. .num_parents = 1,
  2786. .flags = CLK_SET_RATE_PARENT,
  2787. .ops = &clk_branch2_ops,
  2788. },
  2789. },
  2790. };
  2791. static struct clk_branch gcc_usb_hs_ahb_clk = {
  2792. .halt_reg = 0x41008,
  2793. .clkr = {
  2794. .enable_reg = 0x41008,
  2795. .enable_mask = BIT(0),
  2796. .hw.init = &(struct clk_init_data){
  2797. .name = "gcc_usb_hs_ahb_clk",
  2798. .parent_hws = (const struct clk_hw*[]){
  2799. &pcnoc_bfdcd_clk_src.clkr.hw,
  2800. },
  2801. .num_parents = 1,
  2802. .flags = CLK_SET_RATE_PARENT,
  2803. .ops = &clk_branch2_ops,
  2804. },
  2805. },
  2806. };
  2807. static struct clk_branch gcc_usb_hs_system_clk = {
  2808. .halt_reg = 0x41004,
  2809. .clkr = {
  2810. .enable_reg = 0x41004,
  2811. .enable_mask = BIT(0),
  2812. .hw.init = &(struct clk_init_data){
  2813. .name = "gcc_usb_hs_system_clk",
  2814. .parent_hws = (const struct clk_hw*[]){
  2815. &usb_hs_system_clk_src.clkr.hw,
  2816. },
  2817. .num_parents = 1,
  2818. .flags = CLK_SET_RATE_PARENT,
  2819. .ops = &clk_branch2_ops,
  2820. },
  2821. },
  2822. };
  2823. static struct clk_branch gcc_venus0_ahb_clk = {
  2824. .halt_reg = 0x4c020,
  2825. .clkr = {
  2826. .enable_reg = 0x4c020,
  2827. .enable_mask = BIT(0),
  2828. .hw.init = &(struct clk_init_data){
  2829. .name = "gcc_venus0_ahb_clk",
  2830. .parent_hws = (const struct clk_hw*[]){
  2831. &pcnoc_bfdcd_clk_src.clkr.hw,
  2832. },
  2833. .num_parents = 1,
  2834. .flags = CLK_SET_RATE_PARENT,
  2835. .ops = &clk_branch2_ops,
  2836. },
  2837. },
  2838. };
  2839. static struct clk_branch gcc_venus0_axi_clk = {
  2840. .halt_reg = 0x4c024,
  2841. .clkr = {
  2842. .enable_reg = 0x4c024,
  2843. .enable_mask = BIT(0),
  2844. .hw.init = &(struct clk_init_data){
  2845. .name = "gcc_venus0_axi_clk",
  2846. .parent_hws = (const struct clk_hw*[]){
  2847. &system_noc_bfdcd_clk_src.clkr.hw,
  2848. },
  2849. .num_parents = 1,
  2850. .flags = CLK_SET_RATE_PARENT,
  2851. .ops = &clk_branch2_ops,
  2852. },
  2853. },
  2854. };
  2855. static struct clk_branch gcc_venus0_vcodec0_clk = {
  2856. .halt_reg = 0x4c01c,
  2857. .clkr = {
  2858. .enable_reg = 0x4c01c,
  2859. .enable_mask = BIT(0),
  2860. .hw.init = &(struct clk_init_data){
  2861. .name = "gcc_venus0_vcodec0_clk",
  2862. .parent_hws = (const struct clk_hw*[]){
  2863. &vcodec0_clk_src.clkr.hw,
  2864. },
  2865. .num_parents = 1,
  2866. .flags = CLK_SET_RATE_PARENT,
  2867. .ops = &clk_branch2_ops,
  2868. },
  2869. },
  2870. };
  2871. static struct gdsc venus_gdsc = {
  2872. .gdscr = 0x4c018,
  2873. .pd = {
  2874. .name = "venus",
  2875. },
  2876. .pwrsts = PWRSTS_OFF_ON,
  2877. };
  2878. static struct gdsc mdss_gdsc = {
  2879. .gdscr = 0x4d078,
  2880. .pd = {
  2881. .name = "mdss",
  2882. },
  2883. .pwrsts = PWRSTS_OFF_ON,
  2884. };
  2885. static struct gdsc jpeg_gdsc = {
  2886. .gdscr = 0x5701c,
  2887. .pd = {
  2888. .name = "jpeg",
  2889. },
  2890. .pwrsts = PWRSTS_OFF_ON,
  2891. };
  2892. static struct gdsc vfe_gdsc = {
  2893. .gdscr = 0x58034,
  2894. .pd = {
  2895. .name = "vfe",
  2896. },
  2897. .pwrsts = PWRSTS_OFF_ON,
  2898. };
  2899. static struct gdsc oxili_gdsc = {
  2900. .gdscr = 0x5901c,
  2901. .pd = {
  2902. .name = "oxili",
  2903. },
  2904. .pwrsts = PWRSTS_OFF_ON,
  2905. };
  2906. static struct clk_regmap *gcc_msm8916_clocks[] = {
  2907. [GPLL0] = &gpll0.clkr,
  2908. [GPLL0_VOTE] = &gpll0_vote,
  2909. [BIMC_PLL] = &bimc_pll.clkr,
  2910. [BIMC_PLL_VOTE] = &bimc_pll_vote,
  2911. [GPLL1] = &gpll1.clkr,
  2912. [GPLL1_VOTE] = &gpll1_vote,
  2913. [GPLL2] = &gpll2.clkr,
  2914. [GPLL2_VOTE] = &gpll2_vote,
  2915. [PCNOC_BFDCD_CLK_SRC] = &pcnoc_bfdcd_clk_src.clkr,
  2916. [SYSTEM_NOC_BFDCD_CLK_SRC] = &system_noc_bfdcd_clk_src.clkr,
  2917. [CAMSS_AHB_CLK_SRC] = &camss_ahb_clk_src.clkr,
  2918. [APSS_AHB_CLK_SRC] = &apss_ahb_clk_src.clkr,
  2919. [CSI0_CLK_SRC] = &csi0_clk_src.clkr,
  2920. [CSI1_CLK_SRC] = &csi1_clk_src.clkr,
  2921. [GFX3D_CLK_SRC] = &gfx3d_clk_src.clkr,
  2922. [VFE0_CLK_SRC] = &vfe0_clk_src.clkr,
  2923. [BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
  2924. [BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
  2925. [BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
  2926. [BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
  2927. [BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
  2928. [BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
  2929. [BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
  2930. [BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
  2931. [BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
  2932. [BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
  2933. [BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
  2934. [BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
  2935. [BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
  2936. [BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
  2937. [CCI_CLK_SRC] = &cci_clk_src.clkr,
  2938. [CAMSS_GP0_CLK_SRC] = &camss_gp0_clk_src.clkr,
  2939. [CAMSS_GP1_CLK_SRC] = &camss_gp1_clk_src.clkr,
  2940. [JPEG0_CLK_SRC] = &jpeg0_clk_src.clkr,
  2941. [MCLK0_CLK_SRC] = &mclk0_clk_src.clkr,
  2942. [MCLK1_CLK_SRC] = &mclk1_clk_src.clkr,
  2943. [CSI0PHYTIMER_CLK_SRC] = &csi0phytimer_clk_src.clkr,
  2944. [CSI1PHYTIMER_CLK_SRC] = &csi1phytimer_clk_src.clkr,
  2945. [CPP_CLK_SRC] = &cpp_clk_src.clkr,
  2946. [CRYPTO_CLK_SRC] = &crypto_clk_src.clkr,
  2947. [GP1_CLK_SRC] = &gp1_clk_src.clkr,
  2948. [GP2_CLK_SRC] = &gp2_clk_src.clkr,
  2949. [GP3_CLK_SRC] = &gp3_clk_src.clkr,
  2950. [BYTE0_CLK_SRC] = &byte0_clk_src.clkr,
  2951. [ESC0_CLK_SRC] = &esc0_clk_src.clkr,
  2952. [MDP_CLK_SRC] = &mdp_clk_src.clkr,
  2953. [PCLK0_CLK_SRC] = &pclk0_clk_src.clkr,
  2954. [VSYNC_CLK_SRC] = &vsync_clk_src.clkr,
  2955. [PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
  2956. [SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
  2957. [SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
  2958. [APSS_TCU_CLK_SRC] = &apss_tcu_clk_src.clkr,
  2959. [USB_HS_SYSTEM_CLK_SRC] = &usb_hs_system_clk_src.clkr,
  2960. [VCODEC0_CLK_SRC] = &vcodec0_clk_src.clkr,
  2961. [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
  2962. [GCC_BLSP1_SLEEP_CLK] = &gcc_blsp1_sleep_clk.clkr,
  2963. [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
  2964. [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
  2965. [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
  2966. [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
  2967. [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
  2968. [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
  2969. [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
  2970. [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
  2971. [GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
  2972. [GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
  2973. [GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
  2974. [GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
  2975. [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
  2976. [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
  2977. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  2978. [GCC_CAMSS_CCI_AHB_CLK] = &gcc_camss_cci_ahb_clk.clkr,
  2979. [GCC_CAMSS_CCI_CLK] = &gcc_camss_cci_clk.clkr,
  2980. [GCC_CAMSS_CSI0_AHB_CLK] = &gcc_camss_csi0_ahb_clk.clkr,
  2981. [GCC_CAMSS_CSI0_CLK] = &gcc_camss_csi0_clk.clkr,
  2982. [GCC_CAMSS_CSI0PHY_CLK] = &gcc_camss_csi0phy_clk.clkr,
  2983. [GCC_CAMSS_CSI0PIX_CLK] = &gcc_camss_csi0pix_clk.clkr,
  2984. [GCC_CAMSS_CSI0RDI_CLK] = &gcc_camss_csi0rdi_clk.clkr,
  2985. [GCC_CAMSS_CSI1_AHB_CLK] = &gcc_camss_csi1_ahb_clk.clkr,
  2986. [GCC_CAMSS_CSI1_CLK] = &gcc_camss_csi1_clk.clkr,
  2987. [GCC_CAMSS_CSI1PHY_CLK] = &gcc_camss_csi1phy_clk.clkr,
  2988. [GCC_CAMSS_CSI1PIX_CLK] = &gcc_camss_csi1pix_clk.clkr,
  2989. [GCC_CAMSS_CSI1RDI_CLK] = &gcc_camss_csi1rdi_clk.clkr,
  2990. [GCC_CAMSS_CSI_VFE0_CLK] = &gcc_camss_csi_vfe0_clk.clkr,
  2991. [GCC_CAMSS_GP0_CLK] = &gcc_camss_gp0_clk.clkr,
  2992. [GCC_CAMSS_GP1_CLK] = &gcc_camss_gp1_clk.clkr,
  2993. [GCC_CAMSS_ISPIF_AHB_CLK] = &gcc_camss_ispif_ahb_clk.clkr,
  2994. [GCC_CAMSS_JPEG0_CLK] = &gcc_camss_jpeg0_clk.clkr,
  2995. [GCC_CAMSS_JPEG_AHB_CLK] = &gcc_camss_jpeg_ahb_clk.clkr,
  2996. [GCC_CAMSS_JPEG_AXI_CLK] = &gcc_camss_jpeg_axi_clk.clkr,
  2997. [GCC_CAMSS_MCLK0_CLK] = &gcc_camss_mclk0_clk.clkr,
  2998. [GCC_CAMSS_MCLK1_CLK] = &gcc_camss_mclk1_clk.clkr,
  2999. [GCC_CAMSS_MICRO_AHB_CLK] = &gcc_camss_micro_ahb_clk.clkr,
  3000. [GCC_CAMSS_CSI0PHYTIMER_CLK] = &gcc_camss_csi0phytimer_clk.clkr,
  3001. [GCC_CAMSS_CSI1PHYTIMER_CLK] = &gcc_camss_csi1phytimer_clk.clkr,
  3002. [GCC_CAMSS_AHB_CLK] = &gcc_camss_ahb_clk.clkr,
  3003. [GCC_CAMSS_TOP_AHB_CLK] = &gcc_camss_top_ahb_clk.clkr,
  3004. [GCC_CAMSS_CPP_AHB_CLK] = &gcc_camss_cpp_ahb_clk.clkr,
  3005. [GCC_CAMSS_CPP_CLK] = &gcc_camss_cpp_clk.clkr,
  3006. [GCC_CAMSS_VFE0_CLK] = &gcc_camss_vfe0_clk.clkr,
  3007. [GCC_CAMSS_VFE_AHB_CLK] = &gcc_camss_vfe_ahb_clk.clkr,
  3008. [GCC_CAMSS_VFE_AXI_CLK] = &gcc_camss_vfe_axi_clk.clkr,
  3009. [GCC_CRYPTO_AHB_CLK] = &gcc_crypto_ahb_clk.clkr,
  3010. [GCC_CRYPTO_AXI_CLK] = &gcc_crypto_axi_clk.clkr,
  3011. [GCC_CRYPTO_CLK] = &gcc_crypto_clk.clkr,
  3012. [GCC_OXILI_GMEM_CLK] = &gcc_oxili_gmem_clk.clkr,
  3013. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  3014. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  3015. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  3016. [GCC_MDSS_AHB_CLK] = &gcc_mdss_ahb_clk.clkr,
  3017. [GCC_MDSS_AXI_CLK] = &gcc_mdss_axi_clk.clkr,
  3018. [GCC_MDSS_BYTE0_CLK] = &gcc_mdss_byte0_clk.clkr,
  3019. [GCC_MDSS_ESC0_CLK] = &gcc_mdss_esc0_clk.clkr,
  3020. [GCC_MDSS_MDP_CLK] = &gcc_mdss_mdp_clk.clkr,
  3021. [GCC_MDSS_PCLK0_CLK] = &gcc_mdss_pclk0_clk.clkr,
  3022. [GCC_MDSS_VSYNC_CLK] = &gcc_mdss_vsync_clk.clkr,
  3023. [GCC_MSS_CFG_AHB_CLK] = &gcc_mss_cfg_ahb_clk.clkr,
  3024. [GCC_OXILI_AHB_CLK] = &gcc_oxili_ahb_clk.clkr,
  3025. [GCC_OXILI_GFX3D_CLK] = &gcc_oxili_gfx3d_clk.clkr,
  3026. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  3027. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  3028. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  3029. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  3030. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  3031. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  3032. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  3033. [GCC_GTCU_AHB_CLK] = &gcc_gtcu_ahb_clk.clkr,
  3034. [GCC_JPEG_TBU_CLK] = &gcc_jpeg_tbu_clk.clkr,
  3035. [GCC_MDP_TBU_CLK] = &gcc_mdp_tbu_clk.clkr,
  3036. [GCC_SMMU_CFG_CLK] = &gcc_smmu_cfg_clk.clkr,
  3037. [GCC_VENUS_TBU_CLK] = &gcc_venus_tbu_clk.clkr,
  3038. [GCC_VFE_TBU_CLK] = &gcc_vfe_tbu_clk.clkr,
  3039. [GCC_USB2A_PHY_SLEEP_CLK] = &gcc_usb2a_phy_sleep_clk.clkr,
  3040. [GCC_USB_HS_AHB_CLK] = &gcc_usb_hs_ahb_clk.clkr,
  3041. [GCC_USB_HS_SYSTEM_CLK] = &gcc_usb_hs_system_clk.clkr,
  3042. [GCC_VENUS0_AHB_CLK] = &gcc_venus0_ahb_clk.clkr,
  3043. [GCC_VENUS0_AXI_CLK] = &gcc_venus0_axi_clk.clkr,
  3044. [GCC_VENUS0_VCODEC0_CLK] = &gcc_venus0_vcodec0_clk.clkr,
  3045. [BIMC_DDR_CLK_SRC] = &bimc_ddr_clk_src.clkr,
  3046. [GCC_APSS_TCU_CLK] = &gcc_apss_tcu_clk.clkr,
  3047. [GCC_GFX_TCU_CLK] = &gcc_gfx_tcu_clk.clkr,
  3048. [BIMC_GPU_CLK_SRC] = &bimc_gpu_clk_src.clkr,
  3049. [GCC_BIMC_GFX_CLK] = &gcc_bimc_gfx_clk.clkr,
  3050. [GCC_BIMC_GPU_CLK] = &gcc_bimc_gpu_clk.clkr,
  3051. [ULTAUDIO_AHBFABRIC_CLK_SRC] = &ultaudio_ahbfabric_clk_src.clkr,
  3052. [ULTAUDIO_LPAIF_PRI_I2S_CLK_SRC] = &ultaudio_lpaif_pri_i2s_clk_src.clkr,
  3053. [ULTAUDIO_LPAIF_SEC_I2S_CLK_SRC] = &ultaudio_lpaif_sec_i2s_clk_src.clkr,
  3054. [ULTAUDIO_LPAIF_AUX_I2S_CLK_SRC] = &ultaudio_lpaif_aux_i2s_clk_src.clkr,
  3055. [ULTAUDIO_XO_CLK_SRC] = &ultaudio_xo_clk_src.clkr,
  3056. [CODEC_DIGCODEC_CLK_SRC] = &codec_digcodec_clk_src.clkr,
  3057. [GCC_ULTAUDIO_PCNOC_MPORT_CLK] = &gcc_ultaudio_pcnoc_mport_clk.clkr,
  3058. [GCC_ULTAUDIO_PCNOC_SWAY_CLK] = &gcc_ultaudio_pcnoc_sway_clk.clkr,
  3059. [GCC_ULTAUDIO_AVSYNC_XO_CLK] = &gcc_ultaudio_avsync_xo_clk.clkr,
  3060. [GCC_ULTAUDIO_STC_XO_CLK] = &gcc_ultaudio_stc_xo_clk.clkr,
  3061. [GCC_ULTAUDIO_AHBFABRIC_IXFABRIC_CLK] = &gcc_ultaudio_ahbfabric_ixfabric_clk.clkr,
  3062. [GCC_ULTAUDIO_AHBFABRIC_IXFABRIC_LPM_CLK] = &gcc_ultaudio_ahbfabric_ixfabric_lpm_clk.clkr,
  3063. [GCC_ULTAUDIO_LPAIF_PRI_I2S_CLK] = &gcc_ultaudio_lpaif_pri_i2s_clk.clkr,
  3064. [GCC_ULTAUDIO_LPAIF_SEC_I2S_CLK] = &gcc_ultaudio_lpaif_sec_i2s_clk.clkr,
  3065. [GCC_ULTAUDIO_LPAIF_AUX_I2S_CLK] = &gcc_ultaudio_lpaif_aux_i2s_clk.clkr,
  3066. [GCC_CODEC_DIGCODEC_CLK] = &gcc_codec_digcodec_clk.clkr,
  3067. [GCC_MSS_Q6_BIMC_AXI_CLK] = &gcc_mss_q6_bimc_axi_clk.clkr,
  3068. };
  3069. static struct gdsc *gcc_msm8916_gdscs[] = {
  3070. [VENUS_GDSC] = &venus_gdsc,
  3071. [MDSS_GDSC] = &mdss_gdsc,
  3072. [JPEG_GDSC] = &jpeg_gdsc,
  3073. [VFE_GDSC] = &vfe_gdsc,
  3074. [OXILI_GDSC] = &oxili_gdsc,
  3075. };
  3076. static const struct qcom_reset_map gcc_msm8916_resets[] = {
  3077. [GCC_BLSP1_BCR] = { 0x01000 },
  3078. [GCC_BLSP1_QUP1_BCR] = { 0x02000 },
  3079. [GCC_BLSP1_UART1_BCR] = { 0x02038 },
  3080. [GCC_BLSP1_QUP2_BCR] = { 0x03008 },
  3081. [GCC_BLSP1_UART2_BCR] = { 0x03028 },
  3082. [GCC_BLSP1_QUP3_BCR] = { 0x04018 },
  3083. [GCC_BLSP1_QUP4_BCR] = { 0x05018 },
  3084. [GCC_BLSP1_QUP5_BCR] = { 0x06018 },
  3085. [GCC_BLSP1_QUP6_BCR] = { 0x07018 },
  3086. [GCC_IMEM_BCR] = { 0x0e000 },
  3087. [GCC_SMMU_BCR] = { 0x12000 },
  3088. [GCC_APSS_TCU_BCR] = { 0x12050 },
  3089. [GCC_SMMU_XPU_BCR] = { 0x12054 },
  3090. [GCC_PCNOC_TBU_BCR] = { 0x12058 },
  3091. [GCC_PRNG_BCR] = { 0x13000 },
  3092. [GCC_BOOT_ROM_BCR] = { 0x13008 },
  3093. [GCC_CRYPTO_BCR] = { 0x16000 },
  3094. [GCC_SEC_CTRL_BCR] = { 0x1a000 },
  3095. [GCC_AUDIO_CORE_BCR] = { 0x1c008 },
  3096. [GCC_ULT_AUDIO_BCR] = { 0x1c0b4 },
  3097. [GCC_DEHR_BCR] = { 0x1f000 },
  3098. [GCC_SYSTEM_NOC_BCR] = { 0x26000 },
  3099. [GCC_PCNOC_BCR] = { 0x27018 },
  3100. [GCC_TCSR_BCR] = { 0x28000 },
  3101. [GCC_QDSS_BCR] = { 0x29000 },
  3102. [GCC_DCD_BCR] = { 0x2a000 },
  3103. [GCC_MSG_RAM_BCR] = { 0x2b000 },
  3104. [GCC_MPM_BCR] = { 0x2c000 },
  3105. [GCC_SPMI_BCR] = { 0x2e000 },
  3106. [GCC_SPDM_BCR] = { 0x2f000 },
  3107. [GCC_MM_SPDM_BCR] = { 0x2f024 },
  3108. [GCC_BIMC_BCR] = { 0x31000 },
  3109. [GCC_RBCPR_BCR] = { 0x33000 },
  3110. [GCC_TLMM_BCR] = { 0x34000 },
  3111. [GCC_USB_HS_BCR] = { 0x41000 },
  3112. [GCC_USB2A_PHY_BCR] = { 0x41028 },
  3113. [GCC_SDCC1_BCR] = { 0x42000 },
  3114. [GCC_SDCC2_BCR] = { 0x43000 },
  3115. [GCC_PDM_BCR] = { 0x44000 },
  3116. [GCC_SNOC_BUS_TIMEOUT0_BCR] = { 0x47000 },
  3117. [GCC_PCNOC_BUS_TIMEOUT0_BCR] = { 0x48000 },
  3118. [GCC_PCNOC_BUS_TIMEOUT1_BCR] = { 0x48008 },
  3119. [GCC_PCNOC_BUS_TIMEOUT2_BCR] = { 0x48010 },
  3120. [GCC_PCNOC_BUS_TIMEOUT3_BCR] = { 0x48018 },
  3121. [GCC_PCNOC_BUS_TIMEOUT4_BCR] = { 0x48020 },
  3122. [GCC_PCNOC_BUS_TIMEOUT5_BCR] = { 0x48028 },
  3123. [GCC_PCNOC_BUS_TIMEOUT6_BCR] = { 0x48030 },
  3124. [GCC_PCNOC_BUS_TIMEOUT7_BCR] = { 0x48038 },
  3125. [GCC_PCNOC_BUS_TIMEOUT8_BCR] = { 0x48040 },
  3126. [GCC_PCNOC_BUS_TIMEOUT9_BCR] = { 0x48048 },
  3127. [GCC_MMSS_BCR] = { 0x4b000 },
  3128. [GCC_VENUS0_BCR] = { 0x4c014 },
  3129. [GCC_MDSS_BCR] = { 0x4d074 },
  3130. [GCC_CAMSS_PHY0_BCR] = { 0x4e018 },
  3131. [GCC_CAMSS_CSI0_BCR] = { 0x4e038 },
  3132. [GCC_CAMSS_CSI0PHY_BCR] = { 0x4e044 },
  3133. [GCC_CAMSS_CSI0RDI_BCR] = { 0x4e04c },
  3134. [GCC_CAMSS_CSI0PIX_BCR] = { 0x4e054 },
  3135. [GCC_CAMSS_PHY1_BCR] = { 0x4f018 },
  3136. [GCC_CAMSS_CSI1_BCR] = { 0x4f038 },
  3137. [GCC_CAMSS_CSI1PHY_BCR] = { 0x4f044 },
  3138. [GCC_CAMSS_CSI1RDI_BCR] = { 0x4f04c },
  3139. [GCC_CAMSS_CSI1PIX_BCR] = { 0x4f054 },
  3140. [GCC_CAMSS_ISPIF_BCR] = { 0x50000 },
  3141. [GCC_CAMSS_CCI_BCR] = { 0x51014 },
  3142. [GCC_CAMSS_MCLK0_BCR] = { 0x52014 },
  3143. [GCC_CAMSS_MCLK1_BCR] = { 0x53014 },
  3144. [GCC_CAMSS_GP0_BCR] = { 0x54014 },
  3145. [GCC_CAMSS_GP1_BCR] = { 0x55014 },
  3146. [GCC_CAMSS_TOP_BCR] = { 0x56000 },
  3147. [GCC_CAMSS_MICRO_BCR] = { 0x56008 },
  3148. [GCC_CAMSS_JPEG_BCR] = { 0x57018 },
  3149. [GCC_CAMSS_VFE_BCR] = { 0x58030 },
  3150. [GCC_CAMSS_CSI_VFE0_BCR] = { 0x5804c },
  3151. [GCC_OXILI_BCR] = { 0x59018 },
  3152. [GCC_GMEM_BCR] = { 0x5902c },
  3153. [GCC_CAMSS_AHB_BCR] = { 0x5a018 },
  3154. [GCC_MDP_TBU_BCR] = { 0x62000 },
  3155. [GCC_GFX_TBU_BCR] = { 0x63000 },
  3156. [GCC_GFX_TCU_BCR] = { 0x64000 },
  3157. [GCC_MSS_TBU_AXI_BCR] = { 0x65000 },
  3158. [GCC_MSS_TBU_GSS_AXI_BCR] = { 0x66000 },
  3159. [GCC_MSS_TBU_Q6_AXI_BCR] = { 0x67000 },
  3160. [GCC_GTCU_AHB_BCR] = { 0x68000 },
  3161. [GCC_SMMU_CFG_BCR] = { 0x69000 },
  3162. [GCC_VFE_TBU_BCR] = { 0x6a000 },
  3163. [GCC_VENUS_TBU_BCR] = { 0x6b000 },
  3164. [GCC_JPEG_TBU_BCR] = { 0x6c000 },
  3165. [GCC_PRONTO_TBU_BCR] = { 0x6d000 },
  3166. [GCC_SMMU_CATS_BCR] = { 0x7c000 },
  3167. };
  3168. static const struct regmap_config gcc_msm8916_regmap_config = {
  3169. .reg_bits = 32,
  3170. .reg_stride = 4,
  3171. .val_bits = 32,
  3172. .max_register = 0x80000,
  3173. .fast_io = true,
  3174. };
  3175. static const struct qcom_cc_desc gcc_msm8916_desc = {
  3176. .config = &gcc_msm8916_regmap_config,
  3177. .clks = gcc_msm8916_clocks,
  3178. .num_clks = ARRAY_SIZE(gcc_msm8916_clocks),
  3179. .resets = gcc_msm8916_resets,
  3180. .num_resets = ARRAY_SIZE(gcc_msm8916_resets),
  3181. .gdscs = gcc_msm8916_gdscs,
  3182. .num_gdscs = ARRAY_SIZE(gcc_msm8916_gdscs),
  3183. };
  3184. static const struct of_device_id gcc_msm8916_match_table[] = {
  3185. { .compatible = "qcom,gcc-msm8916" },
  3186. { }
  3187. };
  3188. MODULE_DEVICE_TABLE(of, gcc_msm8916_match_table);
  3189. static int gcc_msm8916_probe(struct platform_device *pdev)
  3190. {
  3191. int ret;
  3192. struct device *dev = &pdev->dev;
  3193. ret = qcom_cc_register_board_clk(dev, "xo_board", "xo", 19200000);
  3194. if (ret)
  3195. return ret;
  3196. ret = qcom_cc_register_sleep_clk(dev);
  3197. if (ret)
  3198. return ret;
  3199. return qcom_cc_probe(pdev, &gcc_msm8916_desc);
  3200. }
  3201. static struct platform_driver gcc_msm8916_driver = {
  3202. .probe = gcc_msm8916_probe,
  3203. .driver = {
  3204. .name = "gcc-msm8916",
  3205. .of_match_table = gcc_msm8916_match_table,
  3206. },
  3207. };
  3208. static int __init gcc_msm8916_init(void)
  3209. {
  3210. return platform_driver_register(&gcc_msm8916_driver);
  3211. }
  3212. core_initcall(gcc_msm8916_init);
  3213. static void __exit gcc_msm8916_exit(void)
  3214. {
  3215. platform_driver_unregister(&gcc_msm8916_driver);
  3216. }
  3217. module_exit(gcc_msm8916_exit);
  3218. MODULE_DESCRIPTION("Qualcomm GCC MSM8916 Driver");
  3219. MODULE_LICENSE("GPL v2");
  3220. MODULE_ALIAS("platform:gcc-msm8916");