gcc-msm8660.c 59 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2013, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/kernel.h>
  6. #include <linux/bitops.h>
  7. #include <linux/err.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/module.h>
  10. #include <linux/of.h>
  11. #include <linux/of_device.h>
  12. #include <linux/clk-provider.h>
  13. #include <linux/regmap.h>
  14. #include <linux/reset-controller.h>
  15. #include <dt-bindings/clock/qcom,gcc-msm8660.h>
  16. #include <dt-bindings/reset/qcom,gcc-msm8660.h>
  17. #include "common.h"
  18. #include "clk-regmap.h"
  19. #include "clk-pll.h"
  20. #include "clk-rcg.h"
  21. #include "clk-branch.h"
  22. #include "reset.h"
  23. static struct clk_pll pll8 = {
  24. .l_reg = 0x3144,
  25. .m_reg = 0x3148,
  26. .n_reg = 0x314c,
  27. .config_reg = 0x3154,
  28. .mode_reg = 0x3140,
  29. .status_reg = 0x3158,
  30. .status_bit = 16,
  31. .clkr.hw.init = &(struct clk_init_data){
  32. .name = "pll8",
  33. .parent_data = &(const struct clk_parent_data){
  34. .fw_name = "pxo", .name = "pxo_board",
  35. },
  36. .num_parents = 1,
  37. .ops = &clk_pll_ops,
  38. },
  39. };
  40. static struct clk_regmap pll8_vote = {
  41. .enable_reg = 0x34c0,
  42. .enable_mask = BIT(8),
  43. .hw.init = &(struct clk_init_data){
  44. .name = "pll8_vote",
  45. .parent_hws = (const struct clk_hw*[]){
  46. &pll8.clkr.hw
  47. },
  48. .num_parents = 1,
  49. .ops = &clk_pll_vote_ops,
  50. },
  51. };
  52. enum {
  53. P_PXO,
  54. P_PLL8,
  55. P_CXO,
  56. };
  57. static const struct parent_map gcc_pxo_pll8_map[] = {
  58. { P_PXO, 0 },
  59. { P_PLL8, 3 }
  60. };
  61. static const struct clk_parent_data gcc_pxo_pll8[] = {
  62. { .fw_name = "pxo", .name = "pxo_board" },
  63. { .hw = &pll8_vote.hw },
  64. };
  65. static const struct parent_map gcc_pxo_pll8_cxo_map[] = {
  66. { P_PXO, 0 },
  67. { P_PLL8, 3 },
  68. { P_CXO, 5 }
  69. };
  70. static const struct clk_parent_data gcc_pxo_pll8_cxo[] = {
  71. { .fw_name = "pxo", .name = "pxo_board" },
  72. { .hw = &pll8_vote.hw },
  73. { .fw_name = "cxo", .name = "cxo_board" },
  74. };
  75. static struct freq_tbl clk_tbl_gsbi_uart[] = {
  76. { 1843200, P_PLL8, 2, 6, 625 },
  77. { 3686400, P_PLL8, 2, 12, 625 },
  78. { 7372800, P_PLL8, 2, 24, 625 },
  79. { 14745600, P_PLL8, 2, 48, 625 },
  80. { 16000000, P_PLL8, 4, 1, 6 },
  81. { 24000000, P_PLL8, 4, 1, 4 },
  82. { 32000000, P_PLL8, 4, 1, 3 },
  83. { 40000000, P_PLL8, 1, 5, 48 },
  84. { 46400000, P_PLL8, 1, 29, 240 },
  85. { 48000000, P_PLL8, 4, 1, 2 },
  86. { 51200000, P_PLL8, 1, 2, 15 },
  87. { 56000000, P_PLL8, 1, 7, 48 },
  88. { 58982400, P_PLL8, 1, 96, 625 },
  89. { 64000000, P_PLL8, 2, 1, 3 },
  90. { }
  91. };
  92. static struct clk_rcg gsbi1_uart_src = {
  93. .ns_reg = 0x29d4,
  94. .md_reg = 0x29d0,
  95. .mn = {
  96. .mnctr_en_bit = 8,
  97. .mnctr_reset_bit = 7,
  98. .mnctr_mode_shift = 5,
  99. .n_val_shift = 16,
  100. .m_val_shift = 16,
  101. .width = 16,
  102. },
  103. .p = {
  104. .pre_div_shift = 3,
  105. .pre_div_width = 2,
  106. },
  107. .s = {
  108. .src_sel_shift = 0,
  109. .parent_map = gcc_pxo_pll8_map,
  110. },
  111. .freq_tbl = clk_tbl_gsbi_uart,
  112. .clkr = {
  113. .enable_reg = 0x29d4,
  114. .enable_mask = BIT(11),
  115. .hw.init = &(struct clk_init_data){
  116. .name = "gsbi1_uart_src",
  117. .parent_data = gcc_pxo_pll8,
  118. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  119. .ops = &clk_rcg_ops,
  120. .flags = CLK_SET_PARENT_GATE,
  121. },
  122. },
  123. };
  124. static struct clk_branch gsbi1_uart_clk = {
  125. .halt_reg = 0x2fcc,
  126. .halt_bit = 10,
  127. .clkr = {
  128. .enable_reg = 0x29d4,
  129. .enable_mask = BIT(9),
  130. .hw.init = &(struct clk_init_data){
  131. .name = "gsbi1_uart_clk",
  132. .parent_hws = (const struct clk_hw*[]){
  133. &gsbi1_uart_src.clkr.hw
  134. },
  135. .num_parents = 1,
  136. .ops = &clk_branch_ops,
  137. .flags = CLK_SET_RATE_PARENT,
  138. },
  139. },
  140. };
  141. static struct clk_rcg gsbi2_uart_src = {
  142. .ns_reg = 0x29f4,
  143. .md_reg = 0x29f0,
  144. .mn = {
  145. .mnctr_en_bit = 8,
  146. .mnctr_reset_bit = 7,
  147. .mnctr_mode_shift = 5,
  148. .n_val_shift = 16,
  149. .m_val_shift = 16,
  150. .width = 16,
  151. },
  152. .p = {
  153. .pre_div_shift = 3,
  154. .pre_div_width = 2,
  155. },
  156. .s = {
  157. .src_sel_shift = 0,
  158. .parent_map = gcc_pxo_pll8_map,
  159. },
  160. .freq_tbl = clk_tbl_gsbi_uart,
  161. .clkr = {
  162. .enable_reg = 0x29f4,
  163. .enable_mask = BIT(11),
  164. .hw.init = &(struct clk_init_data){
  165. .name = "gsbi2_uart_src",
  166. .parent_data = gcc_pxo_pll8,
  167. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  168. .ops = &clk_rcg_ops,
  169. .flags = CLK_SET_PARENT_GATE,
  170. },
  171. },
  172. };
  173. static struct clk_branch gsbi2_uart_clk = {
  174. .halt_reg = 0x2fcc,
  175. .halt_bit = 6,
  176. .clkr = {
  177. .enable_reg = 0x29f4,
  178. .enable_mask = BIT(9),
  179. .hw.init = &(struct clk_init_data){
  180. .name = "gsbi2_uart_clk",
  181. .parent_hws = (const struct clk_hw*[]){
  182. &gsbi2_uart_src.clkr.hw
  183. },
  184. .num_parents = 1,
  185. .ops = &clk_branch_ops,
  186. .flags = CLK_SET_RATE_PARENT,
  187. },
  188. },
  189. };
  190. static struct clk_rcg gsbi3_uart_src = {
  191. .ns_reg = 0x2a14,
  192. .md_reg = 0x2a10,
  193. .mn = {
  194. .mnctr_en_bit = 8,
  195. .mnctr_reset_bit = 7,
  196. .mnctr_mode_shift = 5,
  197. .n_val_shift = 16,
  198. .m_val_shift = 16,
  199. .width = 16,
  200. },
  201. .p = {
  202. .pre_div_shift = 3,
  203. .pre_div_width = 2,
  204. },
  205. .s = {
  206. .src_sel_shift = 0,
  207. .parent_map = gcc_pxo_pll8_map,
  208. },
  209. .freq_tbl = clk_tbl_gsbi_uart,
  210. .clkr = {
  211. .enable_reg = 0x2a14,
  212. .enable_mask = BIT(11),
  213. .hw.init = &(struct clk_init_data){
  214. .name = "gsbi3_uart_src",
  215. .parent_data = gcc_pxo_pll8,
  216. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  217. .ops = &clk_rcg_ops,
  218. .flags = CLK_SET_PARENT_GATE,
  219. },
  220. },
  221. };
  222. static struct clk_branch gsbi3_uart_clk = {
  223. .halt_reg = 0x2fcc,
  224. .halt_bit = 2,
  225. .clkr = {
  226. .enable_reg = 0x2a14,
  227. .enable_mask = BIT(9),
  228. .hw.init = &(struct clk_init_data){
  229. .name = "gsbi3_uart_clk",
  230. .parent_hws = (const struct clk_hw*[]){
  231. &gsbi3_uart_src.clkr.hw
  232. },
  233. .num_parents = 1,
  234. .ops = &clk_branch_ops,
  235. .flags = CLK_SET_RATE_PARENT,
  236. },
  237. },
  238. };
  239. static struct clk_rcg gsbi4_uart_src = {
  240. .ns_reg = 0x2a34,
  241. .md_reg = 0x2a30,
  242. .mn = {
  243. .mnctr_en_bit = 8,
  244. .mnctr_reset_bit = 7,
  245. .mnctr_mode_shift = 5,
  246. .n_val_shift = 16,
  247. .m_val_shift = 16,
  248. .width = 16,
  249. },
  250. .p = {
  251. .pre_div_shift = 3,
  252. .pre_div_width = 2,
  253. },
  254. .s = {
  255. .src_sel_shift = 0,
  256. .parent_map = gcc_pxo_pll8_map,
  257. },
  258. .freq_tbl = clk_tbl_gsbi_uart,
  259. .clkr = {
  260. .enable_reg = 0x2a34,
  261. .enable_mask = BIT(11),
  262. .hw.init = &(struct clk_init_data){
  263. .name = "gsbi4_uart_src",
  264. .parent_data = gcc_pxo_pll8,
  265. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  266. .ops = &clk_rcg_ops,
  267. .flags = CLK_SET_PARENT_GATE,
  268. },
  269. },
  270. };
  271. static struct clk_branch gsbi4_uart_clk = {
  272. .halt_reg = 0x2fd0,
  273. .halt_bit = 26,
  274. .clkr = {
  275. .enable_reg = 0x2a34,
  276. .enable_mask = BIT(9),
  277. .hw.init = &(struct clk_init_data){
  278. .name = "gsbi4_uart_clk",
  279. .parent_hws = (const struct clk_hw*[]){
  280. &gsbi4_uart_src.clkr.hw
  281. },
  282. .num_parents = 1,
  283. .ops = &clk_branch_ops,
  284. .flags = CLK_SET_RATE_PARENT,
  285. },
  286. },
  287. };
  288. static struct clk_rcg gsbi5_uart_src = {
  289. .ns_reg = 0x2a54,
  290. .md_reg = 0x2a50,
  291. .mn = {
  292. .mnctr_en_bit = 8,
  293. .mnctr_reset_bit = 7,
  294. .mnctr_mode_shift = 5,
  295. .n_val_shift = 16,
  296. .m_val_shift = 16,
  297. .width = 16,
  298. },
  299. .p = {
  300. .pre_div_shift = 3,
  301. .pre_div_width = 2,
  302. },
  303. .s = {
  304. .src_sel_shift = 0,
  305. .parent_map = gcc_pxo_pll8_map,
  306. },
  307. .freq_tbl = clk_tbl_gsbi_uart,
  308. .clkr = {
  309. .enable_reg = 0x2a54,
  310. .enable_mask = BIT(11),
  311. .hw.init = &(struct clk_init_data){
  312. .name = "gsbi5_uart_src",
  313. .parent_data = gcc_pxo_pll8,
  314. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  315. .ops = &clk_rcg_ops,
  316. .flags = CLK_SET_PARENT_GATE,
  317. },
  318. },
  319. };
  320. static struct clk_branch gsbi5_uart_clk = {
  321. .halt_reg = 0x2fd0,
  322. .halt_bit = 22,
  323. .clkr = {
  324. .enable_reg = 0x2a54,
  325. .enable_mask = BIT(9),
  326. .hw.init = &(struct clk_init_data){
  327. .name = "gsbi5_uart_clk",
  328. .parent_hws = (const struct clk_hw*[]){
  329. &gsbi5_uart_src.clkr.hw
  330. },
  331. .num_parents = 1,
  332. .ops = &clk_branch_ops,
  333. .flags = CLK_SET_RATE_PARENT,
  334. },
  335. },
  336. };
  337. static struct clk_rcg gsbi6_uart_src = {
  338. .ns_reg = 0x2a74,
  339. .md_reg = 0x2a70,
  340. .mn = {
  341. .mnctr_en_bit = 8,
  342. .mnctr_reset_bit = 7,
  343. .mnctr_mode_shift = 5,
  344. .n_val_shift = 16,
  345. .m_val_shift = 16,
  346. .width = 16,
  347. },
  348. .p = {
  349. .pre_div_shift = 3,
  350. .pre_div_width = 2,
  351. },
  352. .s = {
  353. .src_sel_shift = 0,
  354. .parent_map = gcc_pxo_pll8_map,
  355. },
  356. .freq_tbl = clk_tbl_gsbi_uart,
  357. .clkr = {
  358. .enable_reg = 0x2a74,
  359. .enable_mask = BIT(11),
  360. .hw.init = &(struct clk_init_data){
  361. .name = "gsbi6_uart_src",
  362. .parent_data = gcc_pxo_pll8,
  363. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  364. .ops = &clk_rcg_ops,
  365. .flags = CLK_SET_PARENT_GATE,
  366. },
  367. },
  368. };
  369. static struct clk_branch gsbi6_uart_clk = {
  370. .halt_reg = 0x2fd0,
  371. .halt_bit = 18,
  372. .clkr = {
  373. .enable_reg = 0x2a74,
  374. .enable_mask = BIT(9),
  375. .hw.init = &(struct clk_init_data){
  376. .name = "gsbi6_uart_clk",
  377. .parent_hws = (const struct clk_hw*[]){
  378. &gsbi6_uart_src.clkr.hw
  379. },
  380. .num_parents = 1,
  381. .ops = &clk_branch_ops,
  382. .flags = CLK_SET_RATE_PARENT,
  383. },
  384. },
  385. };
  386. static struct clk_rcg gsbi7_uart_src = {
  387. .ns_reg = 0x2a94,
  388. .md_reg = 0x2a90,
  389. .mn = {
  390. .mnctr_en_bit = 8,
  391. .mnctr_reset_bit = 7,
  392. .mnctr_mode_shift = 5,
  393. .n_val_shift = 16,
  394. .m_val_shift = 16,
  395. .width = 16,
  396. },
  397. .p = {
  398. .pre_div_shift = 3,
  399. .pre_div_width = 2,
  400. },
  401. .s = {
  402. .src_sel_shift = 0,
  403. .parent_map = gcc_pxo_pll8_map,
  404. },
  405. .freq_tbl = clk_tbl_gsbi_uart,
  406. .clkr = {
  407. .enable_reg = 0x2a94,
  408. .enable_mask = BIT(11),
  409. .hw.init = &(struct clk_init_data){
  410. .name = "gsbi7_uart_src",
  411. .parent_data = gcc_pxo_pll8,
  412. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  413. .ops = &clk_rcg_ops,
  414. .flags = CLK_SET_PARENT_GATE,
  415. },
  416. },
  417. };
  418. static struct clk_branch gsbi7_uart_clk = {
  419. .halt_reg = 0x2fd0,
  420. .halt_bit = 14,
  421. .clkr = {
  422. .enable_reg = 0x2a94,
  423. .enable_mask = BIT(9),
  424. .hw.init = &(struct clk_init_data){
  425. .name = "gsbi7_uart_clk",
  426. .parent_hws = (const struct clk_hw*[]){
  427. &gsbi7_uart_src.clkr.hw
  428. },
  429. .num_parents = 1,
  430. .ops = &clk_branch_ops,
  431. .flags = CLK_SET_RATE_PARENT,
  432. },
  433. },
  434. };
  435. static struct clk_rcg gsbi8_uart_src = {
  436. .ns_reg = 0x2ab4,
  437. .md_reg = 0x2ab0,
  438. .mn = {
  439. .mnctr_en_bit = 8,
  440. .mnctr_reset_bit = 7,
  441. .mnctr_mode_shift = 5,
  442. .n_val_shift = 16,
  443. .m_val_shift = 16,
  444. .width = 16,
  445. },
  446. .p = {
  447. .pre_div_shift = 3,
  448. .pre_div_width = 2,
  449. },
  450. .s = {
  451. .src_sel_shift = 0,
  452. .parent_map = gcc_pxo_pll8_map,
  453. },
  454. .freq_tbl = clk_tbl_gsbi_uart,
  455. .clkr = {
  456. .enable_reg = 0x2ab4,
  457. .enable_mask = BIT(11),
  458. .hw.init = &(struct clk_init_data){
  459. .name = "gsbi8_uart_src",
  460. .parent_data = gcc_pxo_pll8,
  461. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  462. .ops = &clk_rcg_ops,
  463. .flags = CLK_SET_PARENT_GATE,
  464. },
  465. },
  466. };
  467. static struct clk_branch gsbi8_uart_clk = {
  468. .halt_reg = 0x2fd0,
  469. .halt_bit = 10,
  470. .clkr = {
  471. .enable_reg = 0x2ab4,
  472. .enable_mask = BIT(9),
  473. .hw.init = &(struct clk_init_data){
  474. .name = "gsbi8_uart_clk",
  475. .parent_hws = (const struct clk_hw*[]){
  476. &gsbi8_uart_src.clkr.hw
  477. },
  478. .num_parents = 1,
  479. .ops = &clk_branch_ops,
  480. .flags = CLK_SET_RATE_PARENT,
  481. },
  482. },
  483. };
  484. static struct clk_rcg gsbi9_uart_src = {
  485. .ns_reg = 0x2ad4,
  486. .md_reg = 0x2ad0,
  487. .mn = {
  488. .mnctr_en_bit = 8,
  489. .mnctr_reset_bit = 7,
  490. .mnctr_mode_shift = 5,
  491. .n_val_shift = 16,
  492. .m_val_shift = 16,
  493. .width = 16,
  494. },
  495. .p = {
  496. .pre_div_shift = 3,
  497. .pre_div_width = 2,
  498. },
  499. .s = {
  500. .src_sel_shift = 0,
  501. .parent_map = gcc_pxo_pll8_map,
  502. },
  503. .freq_tbl = clk_tbl_gsbi_uart,
  504. .clkr = {
  505. .enable_reg = 0x2ad4,
  506. .enable_mask = BIT(11),
  507. .hw.init = &(struct clk_init_data){
  508. .name = "gsbi9_uart_src",
  509. .parent_data = gcc_pxo_pll8,
  510. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  511. .ops = &clk_rcg_ops,
  512. .flags = CLK_SET_PARENT_GATE,
  513. },
  514. },
  515. };
  516. static struct clk_branch gsbi9_uart_clk = {
  517. .halt_reg = 0x2fd0,
  518. .halt_bit = 6,
  519. .clkr = {
  520. .enable_reg = 0x2ad4,
  521. .enable_mask = BIT(9),
  522. .hw.init = &(struct clk_init_data){
  523. .name = "gsbi9_uart_clk",
  524. .parent_hws = (const struct clk_hw*[]){
  525. &gsbi9_uart_src.clkr.hw
  526. },
  527. .num_parents = 1,
  528. .ops = &clk_branch_ops,
  529. .flags = CLK_SET_RATE_PARENT,
  530. },
  531. },
  532. };
  533. static struct clk_rcg gsbi10_uart_src = {
  534. .ns_reg = 0x2af4,
  535. .md_reg = 0x2af0,
  536. .mn = {
  537. .mnctr_en_bit = 8,
  538. .mnctr_reset_bit = 7,
  539. .mnctr_mode_shift = 5,
  540. .n_val_shift = 16,
  541. .m_val_shift = 16,
  542. .width = 16,
  543. },
  544. .p = {
  545. .pre_div_shift = 3,
  546. .pre_div_width = 2,
  547. },
  548. .s = {
  549. .src_sel_shift = 0,
  550. .parent_map = gcc_pxo_pll8_map,
  551. },
  552. .freq_tbl = clk_tbl_gsbi_uart,
  553. .clkr = {
  554. .enable_reg = 0x2af4,
  555. .enable_mask = BIT(11),
  556. .hw.init = &(struct clk_init_data){
  557. .name = "gsbi10_uart_src",
  558. .parent_data = gcc_pxo_pll8,
  559. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  560. .ops = &clk_rcg_ops,
  561. .flags = CLK_SET_PARENT_GATE,
  562. },
  563. },
  564. };
  565. static struct clk_branch gsbi10_uart_clk = {
  566. .halt_reg = 0x2fd0,
  567. .halt_bit = 2,
  568. .clkr = {
  569. .enable_reg = 0x2af4,
  570. .enable_mask = BIT(9),
  571. .hw.init = &(struct clk_init_data){
  572. .name = "gsbi10_uart_clk",
  573. .parent_hws = (const struct clk_hw*[]){
  574. &gsbi10_uart_src.clkr.hw
  575. },
  576. .num_parents = 1,
  577. .ops = &clk_branch_ops,
  578. .flags = CLK_SET_RATE_PARENT,
  579. },
  580. },
  581. };
  582. static struct clk_rcg gsbi11_uart_src = {
  583. .ns_reg = 0x2b14,
  584. .md_reg = 0x2b10,
  585. .mn = {
  586. .mnctr_en_bit = 8,
  587. .mnctr_reset_bit = 7,
  588. .mnctr_mode_shift = 5,
  589. .n_val_shift = 16,
  590. .m_val_shift = 16,
  591. .width = 16,
  592. },
  593. .p = {
  594. .pre_div_shift = 3,
  595. .pre_div_width = 2,
  596. },
  597. .s = {
  598. .src_sel_shift = 0,
  599. .parent_map = gcc_pxo_pll8_map,
  600. },
  601. .freq_tbl = clk_tbl_gsbi_uart,
  602. .clkr = {
  603. .enable_reg = 0x2b14,
  604. .enable_mask = BIT(11),
  605. .hw.init = &(struct clk_init_data){
  606. .name = "gsbi11_uart_src",
  607. .parent_data = gcc_pxo_pll8,
  608. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  609. .ops = &clk_rcg_ops,
  610. .flags = CLK_SET_PARENT_GATE,
  611. },
  612. },
  613. };
  614. static struct clk_branch gsbi11_uart_clk = {
  615. .halt_reg = 0x2fd4,
  616. .halt_bit = 17,
  617. .clkr = {
  618. .enable_reg = 0x2b14,
  619. .enable_mask = BIT(9),
  620. .hw.init = &(struct clk_init_data){
  621. .name = "gsbi11_uart_clk",
  622. .parent_hws = (const struct clk_hw*[]){
  623. &gsbi11_uart_src.clkr.hw
  624. },
  625. .num_parents = 1,
  626. .ops = &clk_branch_ops,
  627. .flags = CLK_SET_RATE_PARENT,
  628. },
  629. },
  630. };
  631. static struct clk_rcg gsbi12_uart_src = {
  632. .ns_reg = 0x2b34,
  633. .md_reg = 0x2b30,
  634. .mn = {
  635. .mnctr_en_bit = 8,
  636. .mnctr_reset_bit = 7,
  637. .mnctr_mode_shift = 5,
  638. .n_val_shift = 16,
  639. .m_val_shift = 16,
  640. .width = 16,
  641. },
  642. .p = {
  643. .pre_div_shift = 3,
  644. .pre_div_width = 2,
  645. },
  646. .s = {
  647. .src_sel_shift = 0,
  648. .parent_map = gcc_pxo_pll8_map,
  649. },
  650. .freq_tbl = clk_tbl_gsbi_uart,
  651. .clkr = {
  652. .enable_reg = 0x2b34,
  653. .enable_mask = BIT(11),
  654. .hw.init = &(struct clk_init_data){
  655. .name = "gsbi12_uart_src",
  656. .parent_data = gcc_pxo_pll8,
  657. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  658. .ops = &clk_rcg_ops,
  659. .flags = CLK_SET_PARENT_GATE,
  660. },
  661. },
  662. };
  663. static struct clk_branch gsbi12_uart_clk = {
  664. .halt_reg = 0x2fd4,
  665. .halt_bit = 13,
  666. .clkr = {
  667. .enable_reg = 0x2b34,
  668. .enable_mask = BIT(9),
  669. .hw.init = &(struct clk_init_data){
  670. .name = "gsbi12_uart_clk",
  671. .parent_hws = (const struct clk_hw*[]){
  672. &gsbi12_uart_src.clkr.hw
  673. },
  674. .num_parents = 1,
  675. .ops = &clk_branch_ops,
  676. .flags = CLK_SET_RATE_PARENT,
  677. },
  678. },
  679. };
  680. static struct freq_tbl clk_tbl_gsbi_qup[] = {
  681. { 1100000, P_PXO, 1, 2, 49 },
  682. { 5400000, P_PXO, 1, 1, 5 },
  683. { 10800000, P_PXO, 1, 2, 5 },
  684. { 15060000, P_PLL8, 1, 2, 51 },
  685. { 24000000, P_PLL8, 4, 1, 4 },
  686. { 25600000, P_PLL8, 1, 1, 15 },
  687. { 27000000, P_PXO, 1, 0, 0 },
  688. { 48000000, P_PLL8, 4, 1, 2 },
  689. { 51200000, P_PLL8, 1, 2, 15 },
  690. { }
  691. };
  692. static struct clk_rcg gsbi1_qup_src = {
  693. .ns_reg = 0x29cc,
  694. .md_reg = 0x29c8,
  695. .mn = {
  696. .mnctr_en_bit = 8,
  697. .mnctr_reset_bit = 7,
  698. .mnctr_mode_shift = 5,
  699. .n_val_shift = 16,
  700. .m_val_shift = 16,
  701. .width = 8,
  702. },
  703. .p = {
  704. .pre_div_shift = 3,
  705. .pre_div_width = 2,
  706. },
  707. .s = {
  708. .src_sel_shift = 0,
  709. .parent_map = gcc_pxo_pll8_map,
  710. },
  711. .freq_tbl = clk_tbl_gsbi_qup,
  712. .clkr = {
  713. .enable_reg = 0x29cc,
  714. .enable_mask = BIT(11),
  715. .hw.init = &(struct clk_init_data){
  716. .name = "gsbi1_qup_src",
  717. .parent_data = gcc_pxo_pll8,
  718. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  719. .ops = &clk_rcg_ops,
  720. .flags = CLK_SET_PARENT_GATE,
  721. },
  722. },
  723. };
  724. static struct clk_branch gsbi1_qup_clk = {
  725. .halt_reg = 0x2fcc,
  726. .halt_bit = 9,
  727. .clkr = {
  728. .enable_reg = 0x29cc,
  729. .enable_mask = BIT(9),
  730. .hw.init = &(struct clk_init_data){
  731. .name = "gsbi1_qup_clk",
  732. .parent_hws = (const struct clk_hw*[]){
  733. &gsbi1_qup_src.clkr.hw
  734. },
  735. .num_parents = 1,
  736. .ops = &clk_branch_ops,
  737. .flags = CLK_SET_RATE_PARENT,
  738. },
  739. },
  740. };
  741. static struct clk_rcg gsbi2_qup_src = {
  742. .ns_reg = 0x29ec,
  743. .md_reg = 0x29e8,
  744. .mn = {
  745. .mnctr_en_bit = 8,
  746. .mnctr_reset_bit = 7,
  747. .mnctr_mode_shift = 5,
  748. .n_val_shift = 16,
  749. .m_val_shift = 16,
  750. .width = 8,
  751. },
  752. .p = {
  753. .pre_div_shift = 3,
  754. .pre_div_width = 2,
  755. },
  756. .s = {
  757. .src_sel_shift = 0,
  758. .parent_map = gcc_pxo_pll8_map,
  759. },
  760. .freq_tbl = clk_tbl_gsbi_qup,
  761. .clkr = {
  762. .enable_reg = 0x29ec,
  763. .enable_mask = BIT(11),
  764. .hw.init = &(struct clk_init_data){
  765. .name = "gsbi2_qup_src",
  766. .parent_data = gcc_pxo_pll8,
  767. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  768. .ops = &clk_rcg_ops,
  769. .flags = CLK_SET_PARENT_GATE,
  770. },
  771. },
  772. };
  773. static struct clk_branch gsbi2_qup_clk = {
  774. .halt_reg = 0x2fcc,
  775. .halt_bit = 4,
  776. .clkr = {
  777. .enable_reg = 0x29ec,
  778. .enable_mask = BIT(9),
  779. .hw.init = &(struct clk_init_data){
  780. .name = "gsbi2_qup_clk",
  781. .parent_hws = (const struct clk_hw*[]){
  782. &gsbi2_qup_src.clkr.hw
  783. },
  784. .num_parents = 1,
  785. .ops = &clk_branch_ops,
  786. .flags = CLK_SET_RATE_PARENT,
  787. },
  788. },
  789. };
  790. static struct clk_rcg gsbi3_qup_src = {
  791. .ns_reg = 0x2a0c,
  792. .md_reg = 0x2a08,
  793. .mn = {
  794. .mnctr_en_bit = 8,
  795. .mnctr_reset_bit = 7,
  796. .mnctr_mode_shift = 5,
  797. .n_val_shift = 16,
  798. .m_val_shift = 16,
  799. .width = 8,
  800. },
  801. .p = {
  802. .pre_div_shift = 3,
  803. .pre_div_width = 2,
  804. },
  805. .s = {
  806. .src_sel_shift = 0,
  807. .parent_map = gcc_pxo_pll8_map,
  808. },
  809. .freq_tbl = clk_tbl_gsbi_qup,
  810. .clkr = {
  811. .enable_reg = 0x2a0c,
  812. .enable_mask = BIT(11),
  813. .hw.init = &(struct clk_init_data){
  814. .name = "gsbi3_qup_src",
  815. .parent_data = gcc_pxo_pll8,
  816. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  817. .ops = &clk_rcg_ops,
  818. .flags = CLK_SET_PARENT_GATE,
  819. },
  820. },
  821. };
  822. static struct clk_branch gsbi3_qup_clk = {
  823. .halt_reg = 0x2fcc,
  824. .halt_bit = 0,
  825. .clkr = {
  826. .enable_reg = 0x2a0c,
  827. .enable_mask = BIT(9),
  828. .hw.init = &(struct clk_init_data){
  829. .name = "gsbi3_qup_clk",
  830. .parent_hws = (const struct clk_hw*[]){
  831. &gsbi3_qup_src.clkr.hw
  832. },
  833. .num_parents = 1,
  834. .ops = &clk_branch_ops,
  835. .flags = CLK_SET_RATE_PARENT,
  836. },
  837. },
  838. };
  839. static struct clk_rcg gsbi4_qup_src = {
  840. .ns_reg = 0x2a2c,
  841. .md_reg = 0x2a28,
  842. .mn = {
  843. .mnctr_en_bit = 8,
  844. .mnctr_reset_bit = 7,
  845. .mnctr_mode_shift = 5,
  846. .n_val_shift = 16,
  847. .m_val_shift = 16,
  848. .width = 8,
  849. },
  850. .p = {
  851. .pre_div_shift = 3,
  852. .pre_div_width = 2,
  853. },
  854. .s = {
  855. .src_sel_shift = 0,
  856. .parent_map = gcc_pxo_pll8_map,
  857. },
  858. .freq_tbl = clk_tbl_gsbi_qup,
  859. .clkr = {
  860. .enable_reg = 0x2a2c,
  861. .enable_mask = BIT(11),
  862. .hw.init = &(struct clk_init_data){
  863. .name = "gsbi4_qup_src",
  864. .parent_data = gcc_pxo_pll8,
  865. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  866. .ops = &clk_rcg_ops,
  867. .flags = CLK_SET_PARENT_GATE,
  868. },
  869. },
  870. };
  871. static struct clk_branch gsbi4_qup_clk = {
  872. .halt_reg = 0x2fd0,
  873. .halt_bit = 24,
  874. .clkr = {
  875. .enable_reg = 0x2a2c,
  876. .enable_mask = BIT(9),
  877. .hw.init = &(struct clk_init_data){
  878. .name = "gsbi4_qup_clk",
  879. .parent_hws = (const struct clk_hw*[]){
  880. &gsbi4_qup_src.clkr.hw
  881. },
  882. .num_parents = 1,
  883. .ops = &clk_branch_ops,
  884. .flags = CLK_SET_RATE_PARENT,
  885. },
  886. },
  887. };
  888. static struct clk_rcg gsbi5_qup_src = {
  889. .ns_reg = 0x2a4c,
  890. .md_reg = 0x2a48,
  891. .mn = {
  892. .mnctr_en_bit = 8,
  893. .mnctr_reset_bit = 7,
  894. .mnctr_mode_shift = 5,
  895. .n_val_shift = 16,
  896. .m_val_shift = 16,
  897. .width = 8,
  898. },
  899. .p = {
  900. .pre_div_shift = 3,
  901. .pre_div_width = 2,
  902. },
  903. .s = {
  904. .src_sel_shift = 0,
  905. .parent_map = gcc_pxo_pll8_map,
  906. },
  907. .freq_tbl = clk_tbl_gsbi_qup,
  908. .clkr = {
  909. .enable_reg = 0x2a4c,
  910. .enable_mask = BIT(11),
  911. .hw.init = &(struct clk_init_data){
  912. .name = "gsbi5_qup_src",
  913. .parent_data = gcc_pxo_pll8,
  914. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  915. .ops = &clk_rcg_ops,
  916. .flags = CLK_SET_PARENT_GATE,
  917. },
  918. },
  919. };
  920. static struct clk_branch gsbi5_qup_clk = {
  921. .halt_reg = 0x2fd0,
  922. .halt_bit = 20,
  923. .clkr = {
  924. .enable_reg = 0x2a4c,
  925. .enable_mask = BIT(9),
  926. .hw.init = &(struct clk_init_data){
  927. .name = "gsbi5_qup_clk",
  928. .parent_hws = (const struct clk_hw*[]){
  929. &gsbi5_qup_src.clkr.hw
  930. },
  931. .num_parents = 1,
  932. .ops = &clk_branch_ops,
  933. .flags = CLK_SET_RATE_PARENT,
  934. },
  935. },
  936. };
  937. static struct clk_rcg gsbi6_qup_src = {
  938. .ns_reg = 0x2a6c,
  939. .md_reg = 0x2a68,
  940. .mn = {
  941. .mnctr_en_bit = 8,
  942. .mnctr_reset_bit = 7,
  943. .mnctr_mode_shift = 5,
  944. .n_val_shift = 16,
  945. .m_val_shift = 16,
  946. .width = 8,
  947. },
  948. .p = {
  949. .pre_div_shift = 3,
  950. .pre_div_width = 2,
  951. },
  952. .s = {
  953. .src_sel_shift = 0,
  954. .parent_map = gcc_pxo_pll8_map,
  955. },
  956. .freq_tbl = clk_tbl_gsbi_qup,
  957. .clkr = {
  958. .enable_reg = 0x2a6c,
  959. .enable_mask = BIT(11),
  960. .hw.init = &(struct clk_init_data){
  961. .name = "gsbi6_qup_src",
  962. .parent_data = gcc_pxo_pll8,
  963. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  964. .ops = &clk_rcg_ops,
  965. .flags = CLK_SET_PARENT_GATE,
  966. },
  967. },
  968. };
  969. static struct clk_branch gsbi6_qup_clk = {
  970. .halt_reg = 0x2fd0,
  971. .halt_bit = 16,
  972. .clkr = {
  973. .enable_reg = 0x2a6c,
  974. .enable_mask = BIT(9),
  975. .hw.init = &(struct clk_init_data){
  976. .name = "gsbi6_qup_clk",
  977. .parent_hws = (const struct clk_hw*[]){
  978. &gsbi6_qup_src.clkr.hw
  979. },
  980. .num_parents = 1,
  981. .ops = &clk_branch_ops,
  982. .flags = CLK_SET_RATE_PARENT,
  983. },
  984. },
  985. };
  986. static struct clk_rcg gsbi7_qup_src = {
  987. .ns_reg = 0x2a8c,
  988. .md_reg = 0x2a88,
  989. .mn = {
  990. .mnctr_en_bit = 8,
  991. .mnctr_reset_bit = 7,
  992. .mnctr_mode_shift = 5,
  993. .n_val_shift = 16,
  994. .m_val_shift = 16,
  995. .width = 8,
  996. },
  997. .p = {
  998. .pre_div_shift = 3,
  999. .pre_div_width = 2,
  1000. },
  1001. .s = {
  1002. .src_sel_shift = 0,
  1003. .parent_map = gcc_pxo_pll8_map,
  1004. },
  1005. .freq_tbl = clk_tbl_gsbi_qup,
  1006. .clkr = {
  1007. .enable_reg = 0x2a8c,
  1008. .enable_mask = BIT(11),
  1009. .hw.init = &(struct clk_init_data){
  1010. .name = "gsbi7_qup_src",
  1011. .parent_data = gcc_pxo_pll8,
  1012. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1013. .ops = &clk_rcg_ops,
  1014. .flags = CLK_SET_PARENT_GATE,
  1015. },
  1016. },
  1017. };
  1018. static struct clk_branch gsbi7_qup_clk = {
  1019. .halt_reg = 0x2fd0,
  1020. .halt_bit = 12,
  1021. .clkr = {
  1022. .enable_reg = 0x2a8c,
  1023. .enable_mask = BIT(9),
  1024. .hw.init = &(struct clk_init_data){
  1025. .name = "gsbi7_qup_clk",
  1026. .parent_hws = (const struct clk_hw*[]){
  1027. &gsbi7_qup_src.clkr.hw
  1028. },
  1029. .num_parents = 1,
  1030. .ops = &clk_branch_ops,
  1031. .flags = CLK_SET_RATE_PARENT,
  1032. },
  1033. },
  1034. };
  1035. static struct clk_rcg gsbi8_qup_src = {
  1036. .ns_reg = 0x2aac,
  1037. .md_reg = 0x2aa8,
  1038. .mn = {
  1039. .mnctr_en_bit = 8,
  1040. .mnctr_reset_bit = 7,
  1041. .mnctr_mode_shift = 5,
  1042. .n_val_shift = 16,
  1043. .m_val_shift = 16,
  1044. .width = 8,
  1045. },
  1046. .p = {
  1047. .pre_div_shift = 3,
  1048. .pre_div_width = 2,
  1049. },
  1050. .s = {
  1051. .src_sel_shift = 0,
  1052. .parent_map = gcc_pxo_pll8_map,
  1053. },
  1054. .freq_tbl = clk_tbl_gsbi_qup,
  1055. .clkr = {
  1056. .enable_reg = 0x2aac,
  1057. .enable_mask = BIT(11),
  1058. .hw.init = &(struct clk_init_data){
  1059. .name = "gsbi8_qup_src",
  1060. .parent_data = gcc_pxo_pll8,
  1061. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1062. .ops = &clk_rcg_ops,
  1063. .flags = CLK_SET_PARENT_GATE,
  1064. },
  1065. },
  1066. };
  1067. static struct clk_branch gsbi8_qup_clk = {
  1068. .halt_reg = 0x2fd0,
  1069. .halt_bit = 8,
  1070. .clkr = {
  1071. .enable_reg = 0x2aac,
  1072. .enable_mask = BIT(9),
  1073. .hw.init = &(struct clk_init_data){
  1074. .name = "gsbi8_qup_clk",
  1075. .parent_hws = (const struct clk_hw*[]){
  1076. &gsbi8_qup_src.clkr.hw
  1077. },
  1078. .num_parents = 1,
  1079. .ops = &clk_branch_ops,
  1080. .flags = CLK_SET_RATE_PARENT,
  1081. },
  1082. },
  1083. };
  1084. static struct clk_rcg gsbi9_qup_src = {
  1085. .ns_reg = 0x2acc,
  1086. .md_reg = 0x2ac8,
  1087. .mn = {
  1088. .mnctr_en_bit = 8,
  1089. .mnctr_reset_bit = 7,
  1090. .mnctr_mode_shift = 5,
  1091. .n_val_shift = 16,
  1092. .m_val_shift = 16,
  1093. .width = 8,
  1094. },
  1095. .p = {
  1096. .pre_div_shift = 3,
  1097. .pre_div_width = 2,
  1098. },
  1099. .s = {
  1100. .src_sel_shift = 0,
  1101. .parent_map = gcc_pxo_pll8_map,
  1102. },
  1103. .freq_tbl = clk_tbl_gsbi_qup,
  1104. .clkr = {
  1105. .enable_reg = 0x2acc,
  1106. .enable_mask = BIT(11),
  1107. .hw.init = &(struct clk_init_data){
  1108. .name = "gsbi9_qup_src",
  1109. .parent_data = gcc_pxo_pll8,
  1110. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1111. .ops = &clk_rcg_ops,
  1112. .flags = CLK_SET_PARENT_GATE,
  1113. },
  1114. },
  1115. };
  1116. static struct clk_branch gsbi9_qup_clk = {
  1117. .halt_reg = 0x2fd0,
  1118. .halt_bit = 4,
  1119. .clkr = {
  1120. .enable_reg = 0x2acc,
  1121. .enable_mask = BIT(9),
  1122. .hw.init = &(struct clk_init_data){
  1123. .name = "gsbi9_qup_clk",
  1124. .parent_hws = (const struct clk_hw*[]){
  1125. &gsbi9_qup_src.clkr.hw
  1126. },
  1127. .num_parents = 1,
  1128. .ops = &clk_branch_ops,
  1129. .flags = CLK_SET_RATE_PARENT,
  1130. },
  1131. },
  1132. };
  1133. static struct clk_rcg gsbi10_qup_src = {
  1134. .ns_reg = 0x2aec,
  1135. .md_reg = 0x2ae8,
  1136. .mn = {
  1137. .mnctr_en_bit = 8,
  1138. .mnctr_reset_bit = 7,
  1139. .mnctr_mode_shift = 5,
  1140. .n_val_shift = 16,
  1141. .m_val_shift = 16,
  1142. .width = 8,
  1143. },
  1144. .p = {
  1145. .pre_div_shift = 3,
  1146. .pre_div_width = 2,
  1147. },
  1148. .s = {
  1149. .src_sel_shift = 0,
  1150. .parent_map = gcc_pxo_pll8_map,
  1151. },
  1152. .freq_tbl = clk_tbl_gsbi_qup,
  1153. .clkr = {
  1154. .enable_reg = 0x2aec,
  1155. .enable_mask = BIT(11),
  1156. .hw.init = &(struct clk_init_data){
  1157. .name = "gsbi10_qup_src",
  1158. .parent_data = gcc_pxo_pll8,
  1159. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1160. .ops = &clk_rcg_ops,
  1161. .flags = CLK_SET_PARENT_GATE,
  1162. },
  1163. },
  1164. };
  1165. static struct clk_branch gsbi10_qup_clk = {
  1166. .halt_reg = 0x2fd0,
  1167. .halt_bit = 0,
  1168. .clkr = {
  1169. .enable_reg = 0x2aec,
  1170. .enable_mask = BIT(9),
  1171. .hw.init = &(struct clk_init_data){
  1172. .name = "gsbi10_qup_clk",
  1173. .parent_hws = (const struct clk_hw*[]){
  1174. &gsbi10_qup_src.clkr.hw
  1175. },
  1176. .num_parents = 1,
  1177. .ops = &clk_branch_ops,
  1178. .flags = CLK_SET_RATE_PARENT,
  1179. },
  1180. },
  1181. };
  1182. static struct clk_rcg gsbi11_qup_src = {
  1183. .ns_reg = 0x2b0c,
  1184. .md_reg = 0x2b08,
  1185. .mn = {
  1186. .mnctr_en_bit = 8,
  1187. .mnctr_reset_bit = 7,
  1188. .mnctr_mode_shift = 5,
  1189. .n_val_shift = 16,
  1190. .m_val_shift = 16,
  1191. .width = 8,
  1192. },
  1193. .p = {
  1194. .pre_div_shift = 3,
  1195. .pre_div_width = 2,
  1196. },
  1197. .s = {
  1198. .src_sel_shift = 0,
  1199. .parent_map = gcc_pxo_pll8_map,
  1200. },
  1201. .freq_tbl = clk_tbl_gsbi_qup,
  1202. .clkr = {
  1203. .enable_reg = 0x2b0c,
  1204. .enable_mask = BIT(11),
  1205. .hw.init = &(struct clk_init_data){
  1206. .name = "gsbi11_qup_src",
  1207. .parent_data = gcc_pxo_pll8,
  1208. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1209. .ops = &clk_rcg_ops,
  1210. .flags = CLK_SET_PARENT_GATE,
  1211. },
  1212. },
  1213. };
  1214. static struct clk_branch gsbi11_qup_clk = {
  1215. .halt_reg = 0x2fd4,
  1216. .halt_bit = 15,
  1217. .clkr = {
  1218. .enable_reg = 0x2b0c,
  1219. .enable_mask = BIT(9),
  1220. .hw.init = &(struct clk_init_data){
  1221. .name = "gsbi11_qup_clk",
  1222. .parent_hws = (const struct clk_hw*[]){
  1223. &gsbi11_qup_src.clkr.hw
  1224. },
  1225. .num_parents = 1,
  1226. .ops = &clk_branch_ops,
  1227. .flags = CLK_SET_RATE_PARENT,
  1228. },
  1229. },
  1230. };
  1231. static struct clk_rcg gsbi12_qup_src = {
  1232. .ns_reg = 0x2b2c,
  1233. .md_reg = 0x2b28,
  1234. .mn = {
  1235. .mnctr_en_bit = 8,
  1236. .mnctr_reset_bit = 7,
  1237. .mnctr_mode_shift = 5,
  1238. .n_val_shift = 16,
  1239. .m_val_shift = 16,
  1240. .width = 8,
  1241. },
  1242. .p = {
  1243. .pre_div_shift = 3,
  1244. .pre_div_width = 2,
  1245. },
  1246. .s = {
  1247. .src_sel_shift = 0,
  1248. .parent_map = gcc_pxo_pll8_map,
  1249. },
  1250. .freq_tbl = clk_tbl_gsbi_qup,
  1251. .clkr = {
  1252. .enable_reg = 0x2b2c,
  1253. .enable_mask = BIT(11),
  1254. .hw.init = &(struct clk_init_data){
  1255. .name = "gsbi12_qup_src",
  1256. .parent_data = gcc_pxo_pll8,
  1257. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1258. .ops = &clk_rcg_ops,
  1259. .flags = CLK_SET_PARENT_GATE,
  1260. },
  1261. },
  1262. };
  1263. static struct clk_branch gsbi12_qup_clk = {
  1264. .halt_reg = 0x2fd4,
  1265. .halt_bit = 11,
  1266. .clkr = {
  1267. .enable_reg = 0x2b2c,
  1268. .enable_mask = BIT(9),
  1269. .hw.init = &(struct clk_init_data){
  1270. .name = "gsbi12_qup_clk",
  1271. .parent_hws = (const struct clk_hw*[]){
  1272. &gsbi12_qup_src.clkr.hw
  1273. },
  1274. .num_parents = 1,
  1275. .ops = &clk_branch_ops,
  1276. .flags = CLK_SET_RATE_PARENT,
  1277. },
  1278. },
  1279. };
  1280. static const struct freq_tbl clk_tbl_gp[] = {
  1281. { 9600000, P_CXO, 2, 0, 0 },
  1282. { 13500000, P_PXO, 2, 0, 0 },
  1283. { 19200000, P_CXO, 1, 0, 0 },
  1284. { 27000000, P_PXO, 1, 0, 0 },
  1285. { 64000000, P_PLL8, 2, 1, 3 },
  1286. { 76800000, P_PLL8, 1, 1, 5 },
  1287. { 96000000, P_PLL8, 4, 0, 0 },
  1288. { 128000000, P_PLL8, 3, 0, 0 },
  1289. { 192000000, P_PLL8, 2, 0, 0 },
  1290. { }
  1291. };
  1292. static struct clk_rcg gp0_src = {
  1293. .ns_reg = 0x2d24,
  1294. .md_reg = 0x2d00,
  1295. .mn = {
  1296. .mnctr_en_bit = 8,
  1297. .mnctr_reset_bit = 7,
  1298. .mnctr_mode_shift = 5,
  1299. .n_val_shift = 16,
  1300. .m_val_shift = 16,
  1301. .width = 8,
  1302. },
  1303. .p = {
  1304. .pre_div_shift = 3,
  1305. .pre_div_width = 2,
  1306. },
  1307. .s = {
  1308. .src_sel_shift = 0,
  1309. .parent_map = gcc_pxo_pll8_cxo_map,
  1310. },
  1311. .freq_tbl = clk_tbl_gp,
  1312. .clkr = {
  1313. .enable_reg = 0x2d24,
  1314. .enable_mask = BIT(11),
  1315. .hw.init = &(struct clk_init_data){
  1316. .name = "gp0_src",
  1317. .parent_data = gcc_pxo_pll8_cxo,
  1318. .num_parents = ARRAY_SIZE(gcc_pxo_pll8_cxo),
  1319. .ops = &clk_rcg_ops,
  1320. .flags = CLK_SET_PARENT_GATE,
  1321. },
  1322. }
  1323. };
  1324. static struct clk_branch gp0_clk = {
  1325. .halt_reg = 0x2fd8,
  1326. .halt_bit = 7,
  1327. .clkr = {
  1328. .enable_reg = 0x2d24,
  1329. .enable_mask = BIT(9),
  1330. .hw.init = &(struct clk_init_data){
  1331. .name = "gp0_clk",
  1332. .parent_hws = (const struct clk_hw*[]){
  1333. &gp0_src.clkr.hw
  1334. },
  1335. .num_parents = 1,
  1336. .ops = &clk_branch_ops,
  1337. .flags = CLK_SET_RATE_PARENT,
  1338. },
  1339. },
  1340. };
  1341. static struct clk_rcg gp1_src = {
  1342. .ns_reg = 0x2d44,
  1343. .md_reg = 0x2d40,
  1344. .mn = {
  1345. .mnctr_en_bit = 8,
  1346. .mnctr_reset_bit = 7,
  1347. .mnctr_mode_shift = 5,
  1348. .n_val_shift = 16,
  1349. .m_val_shift = 16,
  1350. .width = 8,
  1351. },
  1352. .p = {
  1353. .pre_div_shift = 3,
  1354. .pre_div_width = 2,
  1355. },
  1356. .s = {
  1357. .src_sel_shift = 0,
  1358. .parent_map = gcc_pxo_pll8_cxo_map,
  1359. },
  1360. .freq_tbl = clk_tbl_gp,
  1361. .clkr = {
  1362. .enable_reg = 0x2d44,
  1363. .enable_mask = BIT(11),
  1364. .hw.init = &(struct clk_init_data){
  1365. .name = "gp1_src",
  1366. .parent_data = gcc_pxo_pll8_cxo,
  1367. .num_parents = ARRAY_SIZE(gcc_pxo_pll8_cxo),
  1368. .ops = &clk_rcg_ops,
  1369. .flags = CLK_SET_RATE_GATE,
  1370. },
  1371. }
  1372. };
  1373. static struct clk_branch gp1_clk = {
  1374. .halt_reg = 0x2fd8,
  1375. .halt_bit = 6,
  1376. .clkr = {
  1377. .enable_reg = 0x2d44,
  1378. .enable_mask = BIT(9),
  1379. .hw.init = &(struct clk_init_data){
  1380. .name = "gp1_clk",
  1381. .parent_hws = (const struct clk_hw*[]){
  1382. &gp1_src.clkr.hw
  1383. },
  1384. .num_parents = 1,
  1385. .ops = &clk_branch_ops,
  1386. .flags = CLK_SET_RATE_PARENT,
  1387. },
  1388. },
  1389. };
  1390. static struct clk_rcg gp2_src = {
  1391. .ns_reg = 0x2d64,
  1392. .md_reg = 0x2d60,
  1393. .mn = {
  1394. .mnctr_en_bit = 8,
  1395. .mnctr_reset_bit = 7,
  1396. .mnctr_mode_shift = 5,
  1397. .n_val_shift = 16,
  1398. .m_val_shift = 16,
  1399. .width = 8,
  1400. },
  1401. .p = {
  1402. .pre_div_shift = 3,
  1403. .pre_div_width = 2,
  1404. },
  1405. .s = {
  1406. .src_sel_shift = 0,
  1407. .parent_map = gcc_pxo_pll8_cxo_map,
  1408. },
  1409. .freq_tbl = clk_tbl_gp,
  1410. .clkr = {
  1411. .enable_reg = 0x2d64,
  1412. .enable_mask = BIT(11),
  1413. .hw.init = &(struct clk_init_data){
  1414. .name = "gp2_src",
  1415. .parent_data = gcc_pxo_pll8_cxo,
  1416. .num_parents = ARRAY_SIZE(gcc_pxo_pll8_cxo),
  1417. .ops = &clk_rcg_ops,
  1418. .flags = CLK_SET_RATE_GATE,
  1419. },
  1420. }
  1421. };
  1422. static struct clk_branch gp2_clk = {
  1423. .halt_reg = 0x2fd8,
  1424. .halt_bit = 5,
  1425. .clkr = {
  1426. .enable_reg = 0x2d64,
  1427. .enable_mask = BIT(9),
  1428. .hw.init = &(struct clk_init_data){
  1429. .name = "gp2_clk",
  1430. .parent_hws = (const struct clk_hw*[]){
  1431. &gp2_src.clkr.hw
  1432. },
  1433. .num_parents = 1,
  1434. .ops = &clk_branch_ops,
  1435. .flags = CLK_SET_RATE_PARENT,
  1436. },
  1437. },
  1438. };
  1439. static struct clk_branch pmem_clk = {
  1440. .hwcg_reg = 0x25a0,
  1441. .hwcg_bit = 6,
  1442. .halt_reg = 0x2fc8,
  1443. .halt_bit = 20,
  1444. .clkr = {
  1445. .enable_reg = 0x25a0,
  1446. .enable_mask = BIT(4),
  1447. .hw.init = &(struct clk_init_data){
  1448. .name = "pmem_clk",
  1449. .ops = &clk_branch_ops,
  1450. },
  1451. },
  1452. };
  1453. static struct clk_rcg prng_src = {
  1454. .ns_reg = 0x2e80,
  1455. .p = {
  1456. .pre_div_shift = 3,
  1457. .pre_div_width = 4,
  1458. },
  1459. .s = {
  1460. .src_sel_shift = 0,
  1461. .parent_map = gcc_pxo_pll8_map,
  1462. },
  1463. .clkr.hw = {
  1464. .init = &(struct clk_init_data){
  1465. .name = "prng_src",
  1466. .parent_data = gcc_pxo_pll8,
  1467. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1468. .ops = &clk_rcg_ops,
  1469. },
  1470. },
  1471. };
  1472. static struct clk_branch prng_clk = {
  1473. .halt_reg = 0x2fd8,
  1474. .halt_check = BRANCH_HALT_VOTED,
  1475. .halt_bit = 10,
  1476. .clkr = {
  1477. .enable_reg = 0x3080,
  1478. .enable_mask = BIT(10),
  1479. .hw.init = &(struct clk_init_data){
  1480. .name = "prng_clk",
  1481. .parent_hws = (const struct clk_hw*[]){
  1482. &prng_src.clkr.hw
  1483. },
  1484. .num_parents = 1,
  1485. .ops = &clk_branch_ops,
  1486. },
  1487. },
  1488. };
  1489. static const struct freq_tbl clk_tbl_sdc[] = {
  1490. { 144000, P_PXO, 3, 2, 125 },
  1491. { 400000, P_PLL8, 4, 1, 240 },
  1492. { 16000000, P_PLL8, 4, 1, 6 },
  1493. { 17070000, P_PLL8, 1, 2, 45 },
  1494. { 20210000, P_PLL8, 1, 1, 19 },
  1495. { 24000000, P_PLL8, 4, 1, 4 },
  1496. { 48000000, P_PLL8, 4, 1, 2 },
  1497. { }
  1498. };
  1499. static struct clk_rcg sdc1_src = {
  1500. .ns_reg = 0x282c,
  1501. .md_reg = 0x2828,
  1502. .mn = {
  1503. .mnctr_en_bit = 8,
  1504. .mnctr_reset_bit = 7,
  1505. .mnctr_mode_shift = 5,
  1506. .n_val_shift = 16,
  1507. .m_val_shift = 16,
  1508. .width = 8,
  1509. },
  1510. .p = {
  1511. .pre_div_shift = 3,
  1512. .pre_div_width = 2,
  1513. },
  1514. .s = {
  1515. .src_sel_shift = 0,
  1516. .parent_map = gcc_pxo_pll8_map,
  1517. },
  1518. .freq_tbl = clk_tbl_sdc,
  1519. .clkr = {
  1520. .enable_reg = 0x282c,
  1521. .enable_mask = BIT(11),
  1522. .hw.init = &(struct clk_init_data){
  1523. .name = "sdc1_src",
  1524. .parent_data = gcc_pxo_pll8,
  1525. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1526. .ops = &clk_rcg_ops,
  1527. },
  1528. }
  1529. };
  1530. static struct clk_branch sdc1_clk = {
  1531. .halt_reg = 0x2fc8,
  1532. .halt_bit = 6,
  1533. .clkr = {
  1534. .enable_reg = 0x282c,
  1535. .enable_mask = BIT(9),
  1536. .hw.init = &(struct clk_init_data){
  1537. .name = "sdc1_clk",
  1538. .parent_hws = (const struct clk_hw*[]){
  1539. &sdc1_src.clkr.hw
  1540. },
  1541. .num_parents = 1,
  1542. .ops = &clk_branch_ops,
  1543. .flags = CLK_SET_RATE_PARENT,
  1544. },
  1545. },
  1546. };
  1547. static struct clk_rcg sdc2_src = {
  1548. .ns_reg = 0x284c,
  1549. .md_reg = 0x2848,
  1550. .mn = {
  1551. .mnctr_en_bit = 8,
  1552. .mnctr_reset_bit = 7,
  1553. .mnctr_mode_shift = 5,
  1554. .n_val_shift = 16,
  1555. .m_val_shift = 16,
  1556. .width = 8,
  1557. },
  1558. .p = {
  1559. .pre_div_shift = 3,
  1560. .pre_div_width = 2,
  1561. },
  1562. .s = {
  1563. .src_sel_shift = 0,
  1564. .parent_map = gcc_pxo_pll8_map,
  1565. },
  1566. .freq_tbl = clk_tbl_sdc,
  1567. .clkr = {
  1568. .enable_reg = 0x284c,
  1569. .enable_mask = BIT(11),
  1570. .hw.init = &(struct clk_init_data){
  1571. .name = "sdc2_src",
  1572. .parent_data = gcc_pxo_pll8,
  1573. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1574. .ops = &clk_rcg_ops,
  1575. },
  1576. }
  1577. };
  1578. static struct clk_branch sdc2_clk = {
  1579. .halt_reg = 0x2fc8,
  1580. .halt_bit = 5,
  1581. .clkr = {
  1582. .enable_reg = 0x284c,
  1583. .enable_mask = BIT(9),
  1584. .hw.init = &(struct clk_init_data){
  1585. .name = "sdc2_clk",
  1586. .parent_hws = (const struct clk_hw*[]){
  1587. &sdc2_src.clkr.hw
  1588. },
  1589. .num_parents = 1,
  1590. .ops = &clk_branch_ops,
  1591. .flags = CLK_SET_RATE_PARENT,
  1592. },
  1593. },
  1594. };
  1595. static struct clk_rcg sdc3_src = {
  1596. .ns_reg = 0x286c,
  1597. .md_reg = 0x2868,
  1598. .mn = {
  1599. .mnctr_en_bit = 8,
  1600. .mnctr_reset_bit = 7,
  1601. .mnctr_mode_shift = 5,
  1602. .n_val_shift = 16,
  1603. .m_val_shift = 16,
  1604. .width = 8,
  1605. },
  1606. .p = {
  1607. .pre_div_shift = 3,
  1608. .pre_div_width = 2,
  1609. },
  1610. .s = {
  1611. .src_sel_shift = 0,
  1612. .parent_map = gcc_pxo_pll8_map,
  1613. },
  1614. .freq_tbl = clk_tbl_sdc,
  1615. .clkr = {
  1616. .enable_reg = 0x286c,
  1617. .enable_mask = BIT(11),
  1618. .hw.init = &(struct clk_init_data){
  1619. .name = "sdc3_src",
  1620. .parent_data = gcc_pxo_pll8,
  1621. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1622. .ops = &clk_rcg_ops,
  1623. },
  1624. }
  1625. };
  1626. static struct clk_branch sdc3_clk = {
  1627. .halt_reg = 0x2fc8,
  1628. .halt_bit = 4,
  1629. .clkr = {
  1630. .enable_reg = 0x286c,
  1631. .enable_mask = BIT(9),
  1632. .hw.init = &(struct clk_init_data){
  1633. .name = "sdc3_clk",
  1634. .parent_hws = (const struct clk_hw*[]){
  1635. &sdc3_src.clkr.hw
  1636. },
  1637. .num_parents = 1,
  1638. .ops = &clk_branch_ops,
  1639. .flags = CLK_SET_RATE_PARENT,
  1640. },
  1641. },
  1642. };
  1643. static struct clk_rcg sdc4_src = {
  1644. .ns_reg = 0x288c,
  1645. .md_reg = 0x2888,
  1646. .mn = {
  1647. .mnctr_en_bit = 8,
  1648. .mnctr_reset_bit = 7,
  1649. .mnctr_mode_shift = 5,
  1650. .n_val_shift = 16,
  1651. .m_val_shift = 16,
  1652. .width = 8,
  1653. },
  1654. .p = {
  1655. .pre_div_shift = 3,
  1656. .pre_div_width = 2,
  1657. },
  1658. .s = {
  1659. .src_sel_shift = 0,
  1660. .parent_map = gcc_pxo_pll8_map,
  1661. },
  1662. .freq_tbl = clk_tbl_sdc,
  1663. .clkr = {
  1664. .enable_reg = 0x288c,
  1665. .enable_mask = BIT(11),
  1666. .hw.init = &(struct clk_init_data){
  1667. .name = "sdc4_src",
  1668. .parent_data = gcc_pxo_pll8,
  1669. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1670. .ops = &clk_rcg_ops,
  1671. },
  1672. }
  1673. };
  1674. static struct clk_branch sdc4_clk = {
  1675. .halt_reg = 0x2fc8,
  1676. .halt_bit = 3,
  1677. .clkr = {
  1678. .enable_reg = 0x288c,
  1679. .enable_mask = BIT(9),
  1680. .hw.init = &(struct clk_init_data){
  1681. .name = "sdc4_clk",
  1682. .parent_hws = (const struct clk_hw*[]){
  1683. &sdc4_src.clkr.hw
  1684. },
  1685. .num_parents = 1,
  1686. .ops = &clk_branch_ops,
  1687. .flags = CLK_SET_RATE_PARENT,
  1688. },
  1689. },
  1690. };
  1691. static struct clk_rcg sdc5_src = {
  1692. .ns_reg = 0x28ac,
  1693. .md_reg = 0x28a8,
  1694. .mn = {
  1695. .mnctr_en_bit = 8,
  1696. .mnctr_reset_bit = 7,
  1697. .mnctr_mode_shift = 5,
  1698. .n_val_shift = 16,
  1699. .m_val_shift = 16,
  1700. .width = 8,
  1701. },
  1702. .p = {
  1703. .pre_div_shift = 3,
  1704. .pre_div_width = 2,
  1705. },
  1706. .s = {
  1707. .src_sel_shift = 0,
  1708. .parent_map = gcc_pxo_pll8_map,
  1709. },
  1710. .freq_tbl = clk_tbl_sdc,
  1711. .clkr = {
  1712. .enable_reg = 0x28ac,
  1713. .enable_mask = BIT(11),
  1714. .hw.init = &(struct clk_init_data){
  1715. .name = "sdc5_src",
  1716. .parent_data = gcc_pxo_pll8,
  1717. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1718. .ops = &clk_rcg_ops,
  1719. },
  1720. }
  1721. };
  1722. static struct clk_branch sdc5_clk = {
  1723. .halt_reg = 0x2fc8,
  1724. .halt_bit = 2,
  1725. .clkr = {
  1726. .enable_reg = 0x28ac,
  1727. .enable_mask = BIT(9),
  1728. .hw.init = &(struct clk_init_data){
  1729. .name = "sdc5_clk",
  1730. .parent_hws = (const struct clk_hw*[]){
  1731. &sdc5_src.clkr.hw
  1732. },
  1733. .num_parents = 1,
  1734. .ops = &clk_branch_ops,
  1735. .flags = CLK_SET_RATE_PARENT,
  1736. },
  1737. },
  1738. };
  1739. static const struct freq_tbl clk_tbl_tsif_ref[] = {
  1740. { 105000, P_PXO, 1, 1, 256 },
  1741. { }
  1742. };
  1743. static struct clk_rcg tsif_ref_src = {
  1744. .ns_reg = 0x2710,
  1745. .md_reg = 0x270c,
  1746. .mn = {
  1747. .mnctr_en_bit = 8,
  1748. .mnctr_reset_bit = 7,
  1749. .mnctr_mode_shift = 5,
  1750. .n_val_shift = 16,
  1751. .m_val_shift = 16,
  1752. .width = 16,
  1753. },
  1754. .p = {
  1755. .pre_div_shift = 3,
  1756. .pre_div_width = 2,
  1757. },
  1758. .s = {
  1759. .src_sel_shift = 0,
  1760. .parent_map = gcc_pxo_pll8_map,
  1761. },
  1762. .freq_tbl = clk_tbl_tsif_ref,
  1763. .clkr = {
  1764. .enable_reg = 0x2710,
  1765. .enable_mask = BIT(11),
  1766. .hw.init = &(struct clk_init_data){
  1767. .name = "tsif_ref_src",
  1768. .parent_data = gcc_pxo_pll8,
  1769. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1770. .ops = &clk_rcg_ops,
  1771. .flags = CLK_SET_RATE_GATE,
  1772. },
  1773. }
  1774. };
  1775. static struct clk_branch tsif_ref_clk = {
  1776. .halt_reg = 0x2fd4,
  1777. .halt_bit = 5,
  1778. .clkr = {
  1779. .enable_reg = 0x2710,
  1780. .enable_mask = BIT(9),
  1781. .hw.init = &(struct clk_init_data){
  1782. .name = "tsif_ref_clk",
  1783. .parent_hws = (const struct clk_hw*[]){
  1784. &tsif_ref_src.clkr.hw
  1785. },
  1786. .num_parents = 1,
  1787. .ops = &clk_branch_ops,
  1788. .flags = CLK_SET_RATE_PARENT,
  1789. },
  1790. },
  1791. };
  1792. static const struct freq_tbl clk_tbl_usb[] = {
  1793. { 60000000, P_PLL8, 1, 5, 32 },
  1794. { }
  1795. };
  1796. static struct clk_rcg usb_hs1_xcvr_src = {
  1797. .ns_reg = 0x290c,
  1798. .md_reg = 0x2908,
  1799. .mn = {
  1800. .mnctr_en_bit = 8,
  1801. .mnctr_reset_bit = 7,
  1802. .mnctr_mode_shift = 5,
  1803. .n_val_shift = 16,
  1804. .m_val_shift = 16,
  1805. .width = 8,
  1806. },
  1807. .p = {
  1808. .pre_div_shift = 3,
  1809. .pre_div_width = 2,
  1810. },
  1811. .s = {
  1812. .src_sel_shift = 0,
  1813. .parent_map = gcc_pxo_pll8_map,
  1814. },
  1815. .freq_tbl = clk_tbl_usb,
  1816. .clkr = {
  1817. .enable_reg = 0x290c,
  1818. .enable_mask = BIT(11),
  1819. .hw.init = &(struct clk_init_data){
  1820. .name = "usb_hs1_xcvr_src",
  1821. .parent_data = gcc_pxo_pll8,
  1822. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1823. .ops = &clk_rcg_ops,
  1824. .flags = CLK_SET_RATE_GATE,
  1825. },
  1826. }
  1827. };
  1828. static struct clk_branch usb_hs1_xcvr_clk = {
  1829. .halt_reg = 0x2fc8,
  1830. .halt_bit = 0,
  1831. .clkr = {
  1832. .enable_reg = 0x290c,
  1833. .enable_mask = BIT(9),
  1834. .hw.init = &(struct clk_init_data){
  1835. .name = "usb_hs1_xcvr_clk",
  1836. .parent_hws = (const struct clk_hw*[]){
  1837. &usb_hs1_xcvr_src.clkr.hw
  1838. },
  1839. .num_parents = 1,
  1840. .ops = &clk_branch_ops,
  1841. .flags = CLK_SET_RATE_PARENT,
  1842. },
  1843. },
  1844. };
  1845. static struct clk_rcg usb_fs1_xcvr_fs_src = {
  1846. .ns_reg = 0x2968,
  1847. .md_reg = 0x2964,
  1848. .mn = {
  1849. .mnctr_en_bit = 8,
  1850. .mnctr_reset_bit = 7,
  1851. .mnctr_mode_shift = 5,
  1852. .n_val_shift = 16,
  1853. .m_val_shift = 16,
  1854. .width = 8,
  1855. },
  1856. .p = {
  1857. .pre_div_shift = 3,
  1858. .pre_div_width = 2,
  1859. },
  1860. .s = {
  1861. .src_sel_shift = 0,
  1862. .parent_map = gcc_pxo_pll8_map,
  1863. },
  1864. .freq_tbl = clk_tbl_usb,
  1865. .clkr = {
  1866. .enable_reg = 0x2968,
  1867. .enable_mask = BIT(11),
  1868. .hw.init = &(struct clk_init_data){
  1869. .name = "usb_fs1_xcvr_fs_src",
  1870. .parent_data = gcc_pxo_pll8,
  1871. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1872. .ops = &clk_rcg_ops,
  1873. .flags = CLK_SET_RATE_GATE,
  1874. },
  1875. }
  1876. };
  1877. static struct clk_branch usb_fs1_xcvr_fs_clk = {
  1878. .halt_reg = 0x2fcc,
  1879. .halt_bit = 15,
  1880. .clkr = {
  1881. .enable_reg = 0x2968,
  1882. .enable_mask = BIT(9),
  1883. .hw.init = &(struct clk_init_data){
  1884. .name = "usb_fs1_xcvr_fs_clk",
  1885. .parent_hws = (const struct clk_hw*[]){
  1886. &usb_fs1_xcvr_fs_src.clkr.hw,
  1887. },
  1888. .num_parents = 1,
  1889. .ops = &clk_branch_ops,
  1890. .flags = CLK_SET_RATE_PARENT,
  1891. },
  1892. },
  1893. };
  1894. static struct clk_branch usb_fs1_system_clk = {
  1895. .halt_reg = 0x2fcc,
  1896. .halt_bit = 16,
  1897. .clkr = {
  1898. .enable_reg = 0x296c,
  1899. .enable_mask = BIT(4),
  1900. .hw.init = &(struct clk_init_data){
  1901. .parent_hws = (const struct clk_hw*[]){
  1902. &usb_fs1_xcvr_fs_src.clkr.hw,
  1903. },
  1904. .num_parents = 1,
  1905. .name = "usb_fs1_system_clk",
  1906. .ops = &clk_branch_ops,
  1907. .flags = CLK_SET_RATE_PARENT,
  1908. },
  1909. },
  1910. };
  1911. static struct clk_rcg usb_fs2_xcvr_fs_src = {
  1912. .ns_reg = 0x2988,
  1913. .md_reg = 0x2984,
  1914. .mn = {
  1915. .mnctr_en_bit = 8,
  1916. .mnctr_reset_bit = 7,
  1917. .mnctr_mode_shift = 5,
  1918. .n_val_shift = 16,
  1919. .m_val_shift = 16,
  1920. .width = 8,
  1921. },
  1922. .p = {
  1923. .pre_div_shift = 3,
  1924. .pre_div_width = 2,
  1925. },
  1926. .s = {
  1927. .src_sel_shift = 0,
  1928. .parent_map = gcc_pxo_pll8_map,
  1929. },
  1930. .freq_tbl = clk_tbl_usb,
  1931. .clkr = {
  1932. .enable_reg = 0x2988,
  1933. .enable_mask = BIT(11),
  1934. .hw.init = &(struct clk_init_data){
  1935. .name = "usb_fs2_xcvr_fs_src",
  1936. .parent_data = gcc_pxo_pll8,
  1937. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1938. .ops = &clk_rcg_ops,
  1939. .flags = CLK_SET_RATE_GATE,
  1940. },
  1941. }
  1942. };
  1943. static struct clk_branch usb_fs2_xcvr_fs_clk = {
  1944. .halt_reg = 0x2fcc,
  1945. .halt_bit = 12,
  1946. .clkr = {
  1947. .enable_reg = 0x2988,
  1948. .enable_mask = BIT(9),
  1949. .hw.init = &(struct clk_init_data){
  1950. .name = "usb_fs2_xcvr_fs_clk",
  1951. .parent_hws = (const struct clk_hw*[]){
  1952. &usb_fs2_xcvr_fs_src.clkr.hw,
  1953. },
  1954. .num_parents = 1,
  1955. .ops = &clk_branch_ops,
  1956. .flags = CLK_SET_RATE_PARENT,
  1957. },
  1958. },
  1959. };
  1960. static struct clk_branch usb_fs2_system_clk = {
  1961. .halt_reg = 0x2fcc,
  1962. .halt_bit = 13,
  1963. .clkr = {
  1964. .enable_reg = 0x298c,
  1965. .enable_mask = BIT(4),
  1966. .hw.init = &(struct clk_init_data){
  1967. .name = "usb_fs2_system_clk",
  1968. .parent_hws = (const struct clk_hw*[]){
  1969. &usb_fs2_xcvr_fs_src.clkr.hw,
  1970. },
  1971. .num_parents = 1,
  1972. .ops = &clk_branch_ops,
  1973. .flags = CLK_SET_RATE_PARENT,
  1974. },
  1975. },
  1976. };
  1977. static struct clk_branch gsbi1_h_clk = {
  1978. .halt_reg = 0x2fcc,
  1979. .halt_bit = 11,
  1980. .clkr = {
  1981. .enable_reg = 0x29c0,
  1982. .enable_mask = BIT(4),
  1983. .hw.init = &(struct clk_init_data){
  1984. .name = "gsbi1_h_clk",
  1985. .ops = &clk_branch_ops,
  1986. },
  1987. },
  1988. };
  1989. static struct clk_branch gsbi2_h_clk = {
  1990. .halt_reg = 0x2fcc,
  1991. .halt_bit = 7,
  1992. .clkr = {
  1993. .enable_reg = 0x29e0,
  1994. .enable_mask = BIT(4),
  1995. .hw.init = &(struct clk_init_data){
  1996. .name = "gsbi2_h_clk",
  1997. .ops = &clk_branch_ops,
  1998. },
  1999. },
  2000. };
  2001. static struct clk_branch gsbi3_h_clk = {
  2002. .halt_reg = 0x2fcc,
  2003. .halt_bit = 3,
  2004. .clkr = {
  2005. .enable_reg = 0x2a00,
  2006. .enable_mask = BIT(4),
  2007. .hw.init = &(struct clk_init_data){
  2008. .name = "gsbi3_h_clk",
  2009. .ops = &clk_branch_ops,
  2010. },
  2011. },
  2012. };
  2013. static struct clk_branch gsbi4_h_clk = {
  2014. .halt_reg = 0x2fd0,
  2015. .halt_bit = 27,
  2016. .clkr = {
  2017. .enable_reg = 0x2a20,
  2018. .enable_mask = BIT(4),
  2019. .hw.init = &(struct clk_init_data){
  2020. .name = "gsbi4_h_clk",
  2021. .ops = &clk_branch_ops,
  2022. },
  2023. },
  2024. };
  2025. static struct clk_branch gsbi5_h_clk = {
  2026. .halt_reg = 0x2fd0,
  2027. .halt_bit = 23,
  2028. .clkr = {
  2029. .enable_reg = 0x2a40,
  2030. .enable_mask = BIT(4),
  2031. .hw.init = &(struct clk_init_data){
  2032. .name = "gsbi5_h_clk",
  2033. .ops = &clk_branch_ops,
  2034. },
  2035. },
  2036. };
  2037. static struct clk_branch gsbi6_h_clk = {
  2038. .halt_reg = 0x2fd0,
  2039. .halt_bit = 19,
  2040. .clkr = {
  2041. .enable_reg = 0x2a60,
  2042. .enable_mask = BIT(4),
  2043. .hw.init = &(struct clk_init_data){
  2044. .name = "gsbi6_h_clk",
  2045. .ops = &clk_branch_ops,
  2046. },
  2047. },
  2048. };
  2049. static struct clk_branch gsbi7_h_clk = {
  2050. .halt_reg = 0x2fd0,
  2051. .halt_bit = 15,
  2052. .clkr = {
  2053. .enable_reg = 0x2a80,
  2054. .enable_mask = BIT(4),
  2055. .hw.init = &(struct clk_init_data){
  2056. .name = "gsbi7_h_clk",
  2057. .ops = &clk_branch_ops,
  2058. },
  2059. },
  2060. };
  2061. static struct clk_branch gsbi8_h_clk = {
  2062. .halt_reg = 0x2fd0,
  2063. .halt_bit = 11,
  2064. .clkr = {
  2065. .enable_reg = 0x2aa0,
  2066. .enable_mask = BIT(4),
  2067. .hw.init = &(struct clk_init_data){
  2068. .name = "gsbi8_h_clk",
  2069. .ops = &clk_branch_ops,
  2070. },
  2071. },
  2072. };
  2073. static struct clk_branch gsbi9_h_clk = {
  2074. .halt_reg = 0x2fd0,
  2075. .halt_bit = 7,
  2076. .clkr = {
  2077. .enable_reg = 0x2ac0,
  2078. .enable_mask = BIT(4),
  2079. .hw.init = &(struct clk_init_data){
  2080. .name = "gsbi9_h_clk",
  2081. .ops = &clk_branch_ops,
  2082. },
  2083. },
  2084. };
  2085. static struct clk_branch gsbi10_h_clk = {
  2086. .halt_reg = 0x2fd0,
  2087. .halt_bit = 3,
  2088. .clkr = {
  2089. .enable_reg = 0x2ae0,
  2090. .enable_mask = BIT(4),
  2091. .hw.init = &(struct clk_init_data){
  2092. .name = "gsbi10_h_clk",
  2093. .ops = &clk_branch_ops,
  2094. },
  2095. },
  2096. };
  2097. static struct clk_branch gsbi11_h_clk = {
  2098. .halt_reg = 0x2fd4,
  2099. .halt_bit = 18,
  2100. .clkr = {
  2101. .enable_reg = 0x2b00,
  2102. .enable_mask = BIT(4),
  2103. .hw.init = &(struct clk_init_data){
  2104. .name = "gsbi11_h_clk",
  2105. .ops = &clk_branch_ops,
  2106. },
  2107. },
  2108. };
  2109. static struct clk_branch gsbi12_h_clk = {
  2110. .halt_reg = 0x2fd4,
  2111. .halt_bit = 14,
  2112. .clkr = {
  2113. .enable_reg = 0x2b20,
  2114. .enable_mask = BIT(4),
  2115. .hw.init = &(struct clk_init_data){
  2116. .name = "gsbi12_h_clk",
  2117. .ops = &clk_branch_ops,
  2118. },
  2119. },
  2120. };
  2121. static struct clk_branch tsif_h_clk = {
  2122. .halt_reg = 0x2fd4,
  2123. .halt_bit = 7,
  2124. .clkr = {
  2125. .enable_reg = 0x2700,
  2126. .enable_mask = BIT(4),
  2127. .hw.init = &(struct clk_init_data){
  2128. .name = "tsif_h_clk",
  2129. .ops = &clk_branch_ops,
  2130. },
  2131. },
  2132. };
  2133. static struct clk_branch usb_fs1_h_clk = {
  2134. .halt_reg = 0x2fcc,
  2135. .halt_bit = 17,
  2136. .clkr = {
  2137. .enable_reg = 0x2960,
  2138. .enable_mask = BIT(4),
  2139. .hw.init = &(struct clk_init_data){
  2140. .name = "usb_fs1_h_clk",
  2141. .ops = &clk_branch_ops,
  2142. },
  2143. },
  2144. };
  2145. static struct clk_branch usb_fs2_h_clk = {
  2146. .halt_reg = 0x2fcc,
  2147. .halt_bit = 14,
  2148. .clkr = {
  2149. .enable_reg = 0x2980,
  2150. .enable_mask = BIT(4),
  2151. .hw.init = &(struct clk_init_data){
  2152. .name = "usb_fs2_h_clk",
  2153. .ops = &clk_branch_ops,
  2154. },
  2155. },
  2156. };
  2157. static struct clk_branch usb_hs1_h_clk = {
  2158. .halt_reg = 0x2fc8,
  2159. .halt_bit = 1,
  2160. .clkr = {
  2161. .enable_reg = 0x2900,
  2162. .enable_mask = BIT(4),
  2163. .hw.init = &(struct clk_init_data){
  2164. .name = "usb_hs1_h_clk",
  2165. .ops = &clk_branch_ops,
  2166. },
  2167. },
  2168. };
  2169. static struct clk_branch sdc1_h_clk = {
  2170. .halt_reg = 0x2fc8,
  2171. .halt_bit = 11,
  2172. .clkr = {
  2173. .enable_reg = 0x2820,
  2174. .enable_mask = BIT(4),
  2175. .hw.init = &(struct clk_init_data){
  2176. .name = "sdc1_h_clk",
  2177. .ops = &clk_branch_ops,
  2178. },
  2179. },
  2180. };
  2181. static struct clk_branch sdc2_h_clk = {
  2182. .halt_reg = 0x2fc8,
  2183. .halt_bit = 10,
  2184. .clkr = {
  2185. .enable_reg = 0x2840,
  2186. .enable_mask = BIT(4),
  2187. .hw.init = &(struct clk_init_data){
  2188. .name = "sdc2_h_clk",
  2189. .ops = &clk_branch_ops,
  2190. },
  2191. },
  2192. };
  2193. static struct clk_branch sdc3_h_clk = {
  2194. .halt_reg = 0x2fc8,
  2195. .halt_bit = 9,
  2196. .clkr = {
  2197. .enable_reg = 0x2860,
  2198. .enable_mask = BIT(4),
  2199. .hw.init = &(struct clk_init_data){
  2200. .name = "sdc3_h_clk",
  2201. .ops = &clk_branch_ops,
  2202. },
  2203. },
  2204. };
  2205. static struct clk_branch sdc4_h_clk = {
  2206. .halt_reg = 0x2fc8,
  2207. .halt_bit = 8,
  2208. .clkr = {
  2209. .enable_reg = 0x2880,
  2210. .enable_mask = BIT(4),
  2211. .hw.init = &(struct clk_init_data){
  2212. .name = "sdc4_h_clk",
  2213. .ops = &clk_branch_ops,
  2214. },
  2215. },
  2216. };
  2217. static struct clk_branch sdc5_h_clk = {
  2218. .halt_reg = 0x2fc8,
  2219. .halt_bit = 7,
  2220. .clkr = {
  2221. .enable_reg = 0x28a0,
  2222. .enable_mask = BIT(4),
  2223. .hw.init = &(struct clk_init_data){
  2224. .name = "sdc5_h_clk",
  2225. .ops = &clk_branch_ops,
  2226. },
  2227. },
  2228. };
  2229. static struct clk_branch ebi2_2x_clk = {
  2230. .halt_reg = 0x2fcc,
  2231. .halt_bit = 18,
  2232. .clkr = {
  2233. .enable_reg = 0x2660,
  2234. .enable_mask = BIT(4),
  2235. .hw.init = &(struct clk_init_data){
  2236. .name = "ebi2_2x_clk",
  2237. .ops = &clk_branch_ops,
  2238. },
  2239. },
  2240. };
  2241. static struct clk_branch ebi2_clk = {
  2242. .halt_reg = 0x2fcc,
  2243. .halt_bit = 19,
  2244. .clkr = {
  2245. .enable_reg = 0x2664,
  2246. .enable_mask = BIT(4),
  2247. .hw.init = &(struct clk_init_data){
  2248. .name = "ebi2_clk",
  2249. .ops = &clk_branch_ops,
  2250. },
  2251. },
  2252. };
  2253. static struct clk_branch adm0_clk = {
  2254. .halt_reg = 0x2fdc,
  2255. .halt_check = BRANCH_HALT_VOTED,
  2256. .halt_bit = 14,
  2257. .clkr = {
  2258. .enable_reg = 0x3080,
  2259. .enable_mask = BIT(2),
  2260. .hw.init = &(struct clk_init_data){
  2261. .name = "adm0_clk",
  2262. .ops = &clk_branch_ops,
  2263. },
  2264. },
  2265. };
  2266. static struct clk_branch adm0_pbus_clk = {
  2267. .halt_reg = 0x2fdc,
  2268. .halt_check = BRANCH_HALT_VOTED,
  2269. .halt_bit = 13,
  2270. .clkr = {
  2271. .enable_reg = 0x3080,
  2272. .enable_mask = BIT(3),
  2273. .hw.init = &(struct clk_init_data){
  2274. .name = "adm0_pbus_clk",
  2275. .ops = &clk_branch_ops,
  2276. },
  2277. },
  2278. };
  2279. static struct clk_branch adm1_clk = {
  2280. .halt_reg = 0x2fdc,
  2281. .halt_bit = 12,
  2282. .halt_check = BRANCH_HALT_VOTED,
  2283. .clkr = {
  2284. .enable_reg = 0x3080,
  2285. .enable_mask = BIT(4),
  2286. .hw.init = &(struct clk_init_data){
  2287. .name = "adm1_clk",
  2288. .ops = &clk_branch_ops,
  2289. },
  2290. },
  2291. };
  2292. static struct clk_branch adm1_pbus_clk = {
  2293. .halt_reg = 0x2fdc,
  2294. .halt_bit = 11,
  2295. .halt_check = BRANCH_HALT_VOTED,
  2296. .clkr = {
  2297. .enable_reg = 0x3080,
  2298. .enable_mask = BIT(5),
  2299. .hw.init = &(struct clk_init_data){
  2300. .name = "adm1_pbus_clk",
  2301. .ops = &clk_branch_ops,
  2302. },
  2303. },
  2304. };
  2305. static struct clk_branch modem_ahb1_h_clk = {
  2306. .halt_reg = 0x2fdc,
  2307. .halt_bit = 8,
  2308. .halt_check = BRANCH_HALT_VOTED,
  2309. .clkr = {
  2310. .enable_reg = 0x3080,
  2311. .enable_mask = BIT(0),
  2312. .hw.init = &(struct clk_init_data){
  2313. .name = "modem_ahb1_h_clk",
  2314. .ops = &clk_branch_ops,
  2315. },
  2316. },
  2317. };
  2318. static struct clk_branch modem_ahb2_h_clk = {
  2319. .halt_reg = 0x2fdc,
  2320. .halt_bit = 7,
  2321. .halt_check = BRANCH_HALT_VOTED,
  2322. .clkr = {
  2323. .enable_reg = 0x3080,
  2324. .enable_mask = BIT(1),
  2325. .hw.init = &(struct clk_init_data){
  2326. .name = "modem_ahb2_h_clk",
  2327. .ops = &clk_branch_ops,
  2328. },
  2329. },
  2330. };
  2331. static struct clk_branch pmic_arb0_h_clk = {
  2332. .halt_reg = 0x2fd8,
  2333. .halt_check = BRANCH_HALT_VOTED,
  2334. .halt_bit = 22,
  2335. .clkr = {
  2336. .enable_reg = 0x3080,
  2337. .enable_mask = BIT(8),
  2338. .hw.init = &(struct clk_init_data){
  2339. .name = "pmic_arb0_h_clk",
  2340. .ops = &clk_branch_ops,
  2341. },
  2342. },
  2343. };
  2344. static struct clk_branch pmic_arb1_h_clk = {
  2345. .halt_reg = 0x2fd8,
  2346. .halt_check = BRANCH_HALT_VOTED,
  2347. .halt_bit = 21,
  2348. .clkr = {
  2349. .enable_reg = 0x3080,
  2350. .enable_mask = BIT(9),
  2351. .hw.init = &(struct clk_init_data){
  2352. .name = "pmic_arb1_h_clk",
  2353. .ops = &clk_branch_ops,
  2354. },
  2355. },
  2356. };
  2357. static struct clk_branch pmic_ssbi2_clk = {
  2358. .halt_reg = 0x2fd8,
  2359. .halt_check = BRANCH_HALT_VOTED,
  2360. .halt_bit = 23,
  2361. .clkr = {
  2362. .enable_reg = 0x3080,
  2363. .enable_mask = BIT(7),
  2364. .hw.init = &(struct clk_init_data){
  2365. .name = "pmic_ssbi2_clk",
  2366. .ops = &clk_branch_ops,
  2367. },
  2368. },
  2369. };
  2370. static struct clk_branch rpm_msg_ram_h_clk = {
  2371. .hwcg_reg = 0x27e0,
  2372. .hwcg_bit = 6,
  2373. .halt_reg = 0x2fd8,
  2374. .halt_check = BRANCH_HALT_VOTED,
  2375. .halt_bit = 12,
  2376. .clkr = {
  2377. .enable_reg = 0x3080,
  2378. .enable_mask = BIT(6),
  2379. .hw.init = &(struct clk_init_data){
  2380. .name = "rpm_msg_ram_h_clk",
  2381. .ops = &clk_branch_ops,
  2382. },
  2383. },
  2384. };
  2385. static struct clk_regmap *gcc_msm8660_clks[] = {
  2386. [PLL8] = &pll8.clkr,
  2387. [PLL8_VOTE] = &pll8_vote,
  2388. [GSBI1_UART_SRC] = &gsbi1_uart_src.clkr,
  2389. [GSBI1_UART_CLK] = &gsbi1_uart_clk.clkr,
  2390. [GSBI2_UART_SRC] = &gsbi2_uart_src.clkr,
  2391. [GSBI2_UART_CLK] = &gsbi2_uart_clk.clkr,
  2392. [GSBI3_UART_SRC] = &gsbi3_uart_src.clkr,
  2393. [GSBI3_UART_CLK] = &gsbi3_uart_clk.clkr,
  2394. [GSBI4_UART_SRC] = &gsbi4_uart_src.clkr,
  2395. [GSBI4_UART_CLK] = &gsbi4_uart_clk.clkr,
  2396. [GSBI5_UART_SRC] = &gsbi5_uart_src.clkr,
  2397. [GSBI5_UART_CLK] = &gsbi5_uart_clk.clkr,
  2398. [GSBI6_UART_SRC] = &gsbi6_uart_src.clkr,
  2399. [GSBI6_UART_CLK] = &gsbi6_uart_clk.clkr,
  2400. [GSBI7_UART_SRC] = &gsbi7_uart_src.clkr,
  2401. [GSBI7_UART_CLK] = &gsbi7_uart_clk.clkr,
  2402. [GSBI8_UART_SRC] = &gsbi8_uart_src.clkr,
  2403. [GSBI8_UART_CLK] = &gsbi8_uart_clk.clkr,
  2404. [GSBI9_UART_SRC] = &gsbi9_uart_src.clkr,
  2405. [GSBI9_UART_CLK] = &gsbi9_uart_clk.clkr,
  2406. [GSBI10_UART_SRC] = &gsbi10_uart_src.clkr,
  2407. [GSBI10_UART_CLK] = &gsbi10_uart_clk.clkr,
  2408. [GSBI11_UART_SRC] = &gsbi11_uart_src.clkr,
  2409. [GSBI11_UART_CLK] = &gsbi11_uart_clk.clkr,
  2410. [GSBI12_UART_SRC] = &gsbi12_uart_src.clkr,
  2411. [GSBI12_UART_CLK] = &gsbi12_uart_clk.clkr,
  2412. [GSBI1_QUP_SRC] = &gsbi1_qup_src.clkr,
  2413. [GSBI1_QUP_CLK] = &gsbi1_qup_clk.clkr,
  2414. [GSBI2_QUP_SRC] = &gsbi2_qup_src.clkr,
  2415. [GSBI2_QUP_CLK] = &gsbi2_qup_clk.clkr,
  2416. [GSBI3_QUP_SRC] = &gsbi3_qup_src.clkr,
  2417. [GSBI3_QUP_CLK] = &gsbi3_qup_clk.clkr,
  2418. [GSBI4_QUP_SRC] = &gsbi4_qup_src.clkr,
  2419. [GSBI4_QUP_CLK] = &gsbi4_qup_clk.clkr,
  2420. [GSBI5_QUP_SRC] = &gsbi5_qup_src.clkr,
  2421. [GSBI5_QUP_CLK] = &gsbi5_qup_clk.clkr,
  2422. [GSBI6_QUP_SRC] = &gsbi6_qup_src.clkr,
  2423. [GSBI6_QUP_CLK] = &gsbi6_qup_clk.clkr,
  2424. [GSBI7_QUP_SRC] = &gsbi7_qup_src.clkr,
  2425. [GSBI7_QUP_CLK] = &gsbi7_qup_clk.clkr,
  2426. [GSBI8_QUP_SRC] = &gsbi8_qup_src.clkr,
  2427. [GSBI8_QUP_CLK] = &gsbi8_qup_clk.clkr,
  2428. [GSBI9_QUP_SRC] = &gsbi9_qup_src.clkr,
  2429. [GSBI9_QUP_CLK] = &gsbi9_qup_clk.clkr,
  2430. [GSBI10_QUP_SRC] = &gsbi10_qup_src.clkr,
  2431. [GSBI10_QUP_CLK] = &gsbi10_qup_clk.clkr,
  2432. [GSBI11_QUP_SRC] = &gsbi11_qup_src.clkr,
  2433. [GSBI11_QUP_CLK] = &gsbi11_qup_clk.clkr,
  2434. [GSBI12_QUP_SRC] = &gsbi12_qup_src.clkr,
  2435. [GSBI12_QUP_CLK] = &gsbi12_qup_clk.clkr,
  2436. [GP0_SRC] = &gp0_src.clkr,
  2437. [GP0_CLK] = &gp0_clk.clkr,
  2438. [GP1_SRC] = &gp1_src.clkr,
  2439. [GP1_CLK] = &gp1_clk.clkr,
  2440. [GP2_SRC] = &gp2_src.clkr,
  2441. [GP2_CLK] = &gp2_clk.clkr,
  2442. [PMEM_CLK] = &pmem_clk.clkr,
  2443. [PRNG_SRC] = &prng_src.clkr,
  2444. [PRNG_CLK] = &prng_clk.clkr,
  2445. [SDC1_SRC] = &sdc1_src.clkr,
  2446. [SDC1_CLK] = &sdc1_clk.clkr,
  2447. [SDC2_SRC] = &sdc2_src.clkr,
  2448. [SDC2_CLK] = &sdc2_clk.clkr,
  2449. [SDC3_SRC] = &sdc3_src.clkr,
  2450. [SDC3_CLK] = &sdc3_clk.clkr,
  2451. [SDC4_SRC] = &sdc4_src.clkr,
  2452. [SDC4_CLK] = &sdc4_clk.clkr,
  2453. [SDC5_SRC] = &sdc5_src.clkr,
  2454. [SDC5_CLK] = &sdc5_clk.clkr,
  2455. [TSIF_REF_SRC] = &tsif_ref_src.clkr,
  2456. [TSIF_REF_CLK] = &tsif_ref_clk.clkr,
  2457. [USB_HS1_XCVR_SRC] = &usb_hs1_xcvr_src.clkr,
  2458. [USB_HS1_XCVR_CLK] = &usb_hs1_xcvr_clk.clkr,
  2459. [USB_FS1_XCVR_FS_SRC] = &usb_fs1_xcvr_fs_src.clkr,
  2460. [USB_FS1_XCVR_FS_CLK] = &usb_fs1_xcvr_fs_clk.clkr,
  2461. [USB_FS1_SYSTEM_CLK] = &usb_fs1_system_clk.clkr,
  2462. [USB_FS2_XCVR_FS_SRC] = &usb_fs2_xcvr_fs_src.clkr,
  2463. [USB_FS2_XCVR_FS_CLK] = &usb_fs2_xcvr_fs_clk.clkr,
  2464. [USB_FS2_SYSTEM_CLK] = &usb_fs2_system_clk.clkr,
  2465. [GSBI1_H_CLK] = &gsbi1_h_clk.clkr,
  2466. [GSBI2_H_CLK] = &gsbi2_h_clk.clkr,
  2467. [GSBI3_H_CLK] = &gsbi3_h_clk.clkr,
  2468. [GSBI4_H_CLK] = &gsbi4_h_clk.clkr,
  2469. [GSBI5_H_CLK] = &gsbi5_h_clk.clkr,
  2470. [GSBI6_H_CLK] = &gsbi6_h_clk.clkr,
  2471. [GSBI7_H_CLK] = &gsbi7_h_clk.clkr,
  2472. [GSBI8_H_CLK] = &gsbi8_h_clk.clkr,
  2473. [GSBI9_H_CLK] = &gsbi9_h_clk.clkr,
  2474. [GSBI10_H_CLK] = &gsbi10_h_clk.clkr,
  2475. [GSBI11_H_CLK] = &gsbi11_h_clk.clkr,
  2476. [GSBI12_H_CLK] = &gsbi12_h_clk.clkr,
  2477. [TSIF_H_CLK] = &tsif_h_clk.clkr,
  2478. [USB_FS1_H_CLK] = &usb_fs1_h_clk.clkr,
  2479. [USB_FS2_H_CLK] = &usb_fs2_h_clk.clkr,
  2480. [USB_HS1_H_CLK] = &usb_hs1_h_clk.clkr,
  2481. [SDC1_H_CLK] = &sdc1_h_clk.clkr,
  2482. [SDC2_H_CLK] = &sdc2_h_clk.clkr,
  2483. [SDC3_H_CLK] = &sdc3_h_clk.clkr,
  2484. [SDC4_H_CLK] = &sdc4_h_clk.clkr,
  2485. [SDC5_H_CLK] = &sdc5_h_clk.clkr,
  2486. [EBI2_2X_CLK] = &ebi2_2x_clk.clkr,
  2487. [EBI2_CLK] = &ebi2_clk.clkr,
  2488. [ADM0_CLK] = &adm0_clk.clkr,
  2489. [ADM0_PBUS_CLK] = &adm0_pbus_clk.clkr,
  2490. [ADM1_CLK] = &adm1_clk.clkr,
  2491. [ADM1_PBUS_CLK] = &adm1_pbus_clk.clkr,
  2492. [MODEM_AHB1_H_CLK] = &modem_ahb1_h_clk.clkr,
  2493. [MODEM_AHB2_H_CLK] = &modem_ahb2_h_clk.clkr,
  2494. [PMIC_ARB0_H_CLK] = &pmic_arb0_h_clk.clkr,
  2495. [PMIC_ARB1_H_CLK] = &pmic_arb1_h_clk.clkr,
  2496. [PMIC_SSBI2_CLK] = &pmic_ssbi2_clk.clkr,
  2497. [RPM_MSG_RAM_H_CLK] = &rpm_msg_ram_h_clk.clkr,
  2498. };
  2499. static const struct qcom_reset_map gcc_msm8660_resets[] = {
  2500. [AFAB_CORE_RESET] = { 0x2080, 7 },
  2501. [SCSS_SYS_RESET] = { 0x20b4, 1 },
  2502. [SCSS_SYS_POR_RESET] = { 0x20b4 },
  2503. [AFAB_SMPSS_S_RESET] = { 0x20b8, 2 },
  2504. [AFAB_SMPSS_M1_RESET] = { 0x20b8, 1 },
  2505. [AFAB_SMPSS_M0_RESET] = { 0x20b8 },
  2506. [AFAB_EBI1_S_RESET] = { 0x20c0, 7 },
  2507. [SFAB_CORE_RESET] = { 0x2120, 7 },
  2508. [SFAB_ADM0_M0_RESET] = { 0x21e0, 7 },
  2509. [SFAB_ADM0_M1_RESET] = { 0x21e4, 7 },
  2510. [SFAB_ADM0_M2_RESET] = { 0x21e4, 7 },
  2511. [ADM0_C2_RESET] = { 0x220c, 4 },
  2512. [ADM0_C1_RESET] = { 0x220c, 3 },
  2513. [ADM0_C0_RESET] = { 0x220c, 2 },
  2514. [ADM0_PBUS_RESET] = { 0x220c, 1 },
  2515. [ADM0_RESET] = { 0x220c },
  2516. [SFAB_ADM1_M0_RESET] = { 0x2220, 7 },
  2517. [SFAB_ADM1_M1_RESET] = { 0x2224, 7 },
  2518. [SFAB_ADM1_M2_RESET] = { 0x2228, 7 },
  2519. [MMFAB_ADM1_M3_RESET] = { 0x2240, 7 },
  2520. [ADM1_C3_RESET] = { 0x226c, 5 },
  2521. [ADM1_C2_RESET] = { 0x226c, 4 },
  2522. [ADM1_C1_RESET] = { 0x226c, 3 },
  2523. [ADM1_C0_RESET] = { 0x226c, 2 },
  2524. [ADM1_PBUS_RESET] = { 0x226c, 1 },
  2525. [ADM1_RESET] = { 0x226c },
  2526. [IMEM0_RESET] = { 0x2280, 7 },
  2527. [SFAB_LPASS_Q6_RESET] = { 0x23a0, 7 },
  2528. [SFAB_AFAB_M_RESET] = { 0x23e0, 7 },
  2529. [AFAB_SFAB_M0_RESET] = { 0x2420, 7 },
  2530. [AFAB_SFAB_M1_RESET] = { 0x2424, 7 },
  2531. [DFAB_CORE_RESET] = { 0x24ac, 7 },
  2532. [SFAB_DFAB_M_RESET] = { 0x2500, 7 },
  2533. [DFAB_SFAB_M_RESET] = { 0x2520, 7 },
  2534. [DFAB_SWAY0_RESET] = { 0x2540, 7 },
  2535. [DFAB_SWAY1_RESET] = { 0x2544, 7 },
  2536. [DFAB_ARB0_RESET] = { 0x2560, 7 },
  2537. [DFAB_ARB1_RESET] = { 0x2564, 7 },
  2538. [PPSS_PROC_RESET] = { 0x2594, 1 },
  2539. [PPSS_RESET] = { 0x2594 },
  2540. [PMEM_RESET] = { 0x25a0, 7 },
  2541. [DMA_BAM_RESET] = { 0x25c0, 7 },
  2542. [SIC_RESET] = { 0x25e0, 7 },
  2543. [SPS_TIC_RESET] = { 0x2600, 7 },
  2544. [CFBP0_RESET] = { 0x2650, 7 },
  2545. [CFBP1_RESET] = { 0x2654, 7 },
  2546. [CFBP2_RESET] = { 0x2658, 7 },
  2547. [EBI2_RESET] = { 0x2664, 7 },
  2548. [SFAB_CFPB_M_RESET] = { 0x2680, 7 },
  2549. [CFPB_MASTER_RESET] = { 0x26a0, 7 },
  2550. [SFAB_CFPB_S_RESET] = { 0x26c0, 7 },
  2551. [CFPB_SPLITTER_RESET] = { 0x26e0, 7 },
  2552. [TSIF_RESET] = { 0x2700, 7 },
  2553. [CE1_RESET] = { 0x2720, 7 },
  2554. [CE2_RESET] = { 0x2740, 7 },
  2555. [SFAB_SFPB_M_RESET] = { 0x2780, 7 },
  2556. [SFAB_SFPB_S_RESET] = { 0x27a0, 7 },
  2557. [RPM_PROC_RESET] = { 0x27c0, 7 },
  2558. [RPM_BUS_RESET] = { 0x27c4, 7 },
  2559. [RPM_MSG_RAM_RESET] = { 0x27e0, 7 },
  2560. [PMIC_ARB0_RESET] = { 0x2800, 7 },
  2561. [PMIC_ARB1_RESET] = { 0x2804, 7 },
  2562. [PMIC_SSBI2_RESET] = { 0x280c, 12 },
  2563. [SDC1_RESET] = { 0x2830 },
  2564. [SDC2_RESET] = { 0x2850 },
  2565. [SDC3_RESET] = { 0x2870 },
  2566. [SDC4_RESET] = { 0x2890 },
  2567. [SDC5_RESET] = { 0x28b0 },
  2568. [USB_HS1_RESET] = { 0x2910 },
  2569. [USB_HS2_XCVR_RESET] = { 0x2934, 1 },
  2570. [USB_HS2_RESET] = { 0x2934 },
  2571. [USB_FS1_XCVR_RESET] = { 0x2974, 1 },
  2572. [USB_FS1_RESET] = { 0x2974 },
  2573. [USB_FS2_XCVR_RESET] = { 0x2994, 1 },
  2574. [USB_FS2_RESET] = { 0x2994 },
  2575. [GSBI1_RESET] = { 0x29dc },
  2576. [GSBI2_RESET] = { 0x29fc },
  2577. [GSBI3_RESET] = { 0x2a1c },
  2578. [GSBI4_RESET] = { 0x2a3c },
  2579. [GSBI5_RESET] = { 0x2a5c },
  2580. [GSBI6_RESET] = { 0x2a7c },
  2581. [GSBI7_RESET] = { 0x2a9c },
  2582. [GSBI8_RESET] = { 0x2abc },
  2583. [GSBI9_RESET] = { 0x2adc },
  2584. [GSBI10_RESET] = { 0x2afc },
  2585. [GSBI11_RESET] = { 0x2b1c },
  2586. [GSBI12_RESET] = { 0x2b3c },
  2587. [SPDM_RESET] = { 0x2b6c },
  2588. [SEC_CTRL_RESET] = { 0x2b80, 7 },
  2589. [TLMM_H_RESET] = { 0x2ba0, 7 },
  2590. [TLMM_RESET] = { 0x2ba4, 7 },
  2591. [MARRM_PWRON_RESET] = { 0x2bd4, 1 },
  2592. [MARM_RESET] = { 0x2bd4 },
  2593. [MAHB1_RESET] = { 0x2be4, 7 },
  2594. [SFAB_MSS_S_RESET] = { 0x2c00, 7 },
  2595. [MAHB2_RESET] = { 0x2c20, 7 },
  2596. [MODEM_SW_AHB_RESET] = { 0x2c48, 1 },
  2597. [MODEM_RESET] = { 0x2c48 },
  2598. [SFAB_MSS_MDM1_RESET] = { 0x2c4c, 1 },
  2599. [SFAB_MSS_MDM0_RESET] = { 0x2c4c },
  2600. [MSS_SLP_RESET] = { 0x2c60, 7 },
  2601. [MSS_MARM_SAW_RESET] = { 0x2c68, 1 },
  2602. [MSS_WDOG_RESET] = { 0x2c68 },
  2603. [TSSC_RESET] = { 0x2ca0, 7 },
  2604. [PDM_RESET] = { 0x2cc0, 12 },
  2605. [SCSS_CORE0_RESET] = { 0x2d60, 1 },
  2606. [SCSS_CORE0_POR_RESET] = { 0x2d60 },
  2607. [SCSS_CORE1_RESET] = { 0x2d80, 1 },
  2608. [SCSS_CORE1_POR_RESET] = { 0x2d80 },
  2609. [MPM_RESET] = { 0x2da4, 1 },
  2610. [EBI1_1X_DIV_RESET] = { 0x2dec, 9 },
  2611. [EBI1_RESET] = { 0x2dec, 7 },
  2612. [SFAB_SMPSS_S_RESET] = { 0x2e00, 7 },
  2613. [USB_PHY0_RESET] = { 0x2e20 },
  2614. [USB_PHY1_RESET] = { 0x2e40 },
  2615. [PRNG_RESET] = { 0x2e80, 12 },
  2616. };
  2617. static const struct regmap_config gcc_msm8660_regmap_config = {
  2618. .reg_bits = 32,
  2619. .reg_stride = 4,
  2620. .val_bits = 32,
  2621. .max_register = 0x363c,
  2622. .fast_io = true,
  2623. };
  2624. static const struct qcom_cc_desc gcc_msm8660_desc = {
  2625. .config = &gcc_msm8660_regmap_config,
  2626. .clks = gcc_msm8660_clks,
  2627. .num_clks = ARRAY_SIZE(gcc_msm8660_clks),
  2628. .resets = gcc_msm8660_resets,
  2629. .num_resets = ARRAY_SIZE(gcc_msm8660_resets),
  2630. };
  2631. static const struct of_device_id gcc_msm8660_match_table[] = {
  2632. { .compatible = "qcom,gcc-msm8660" },
  2633. { }
  2634. };
  2635. MODULE_DEVICE_TABLE(of, gcc_msm8660_match_table);
  2636. static int gcc_msm8660_probe(struct platform_device *pdev)
  2637. {
  2638. return qcom_cc_probe(pdev, &gcc_msm8660_desc);
  2639. }
  2640. static struct platform_driver gcc_msm8660_driver = {
  2641. .probe = gcc_msm8660_probe,
  2642. .driver = {
  2643. .name = "gcc-msm8660",
  2644. .of_match_table = gcc_msm8660_match_table,
  2645. },
  2646. };
  2647. static int __init gcc_msm8660_init(void)
  2648. {
  2649. return platform_driver_register(&gcc_msm8660_driver);
  2650. }
  2651. core_initcall(gcc_msm8660_init);
  2652. static void __exit gcc_msm8660_exit(void)
  2653. {
  2654. platform_driver_unregister(&gcc_msm8660_driver);
  2655. }
  2656. module_exit(gcc_msm8660_exit);
  2657. MODULE_DESCRIPTION("GCC MSM 8660 Driver");
  2658. MODULE_LICENSE("GPL v2");
  2659. MODULE_ALIAS("platform:gcc-msm8660");