gcc-ipq806x.c 74 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2014, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/kernel.h>
  6. #include <linux/bitops.h>
  7. #include <linux/err.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/module.h>
  10. #include <linux/of.h>
  11. #include <linux/of_device.h>
  12. #include <linux/clk-provider.h>
  13. #include <linux/regmap.h>
  14. #include <linux/reset-controller.h>
  15. #include <dt-bindings/clock/qcom,gcc-ipq806x.h>
  16. #include <dt-bindings/reset/qcom,gcc-ipq806x.h>
  17. #include "common.h"
  18. #include "clk-regmap.h"
  19. #include "clk-pll.h"
  20. #include "clk-rcg.h"
  21. #include "clk-branch.h"
  22. #include "clk-hfpll.h"
  23. #include "reset.h"
  24. static const struct clk_parent_data gcc_pxo[] = {
  25. { .fw_name = "pxo", .name = "pxo" },
  26. };
  27. static struct clk_pll pll0 = {
  28. .l_reg = 0x30c4,
  29. .m_reg = 0x30c8,
  30. .n_reg = 0x30cc,
  31. .config_reg = 0x30d4,
  32. .mode_reg = 0x30c0,
  33. .status_reg = 0x30d8,
  34. .status_bit = 16,
  35. .clkr.hw.init = &(struct clk_init_data){
  36. .name = "pll0",
  37. .parent_data = gcc_pxo,
  38. .num_parents = 1,
  39. .ops = &clk_pll_ops,
  40. },
  41. };
  42. static struct clk_regmap pll0_vote = {
  43. .enable_reg = 0x34c0,
  44. .enable_mask = BIT(0),
  45. .hw.init = &(struct clk_init_data){
  46. .name = "pll0_vote",
  47. .parent_hws = (const struct clk_hw*[]){
  48. &pll0.clkr.hw,
  49. },
  50. .num_parents = 1,
  51. .ops = &clk_pll_vote_ops,
  52. },
  53. };
  54. static struct clk_pll pll3 = {
  55. .l_reg = 0x3164,
  56. .m_reg = 0x3168,
  57. .n_reg = 0x316c,
  58. .config_reg = 0x3174,
  59. .mode_reg = 0x3160,
  60. .status_reg = 0x3178,
  61. .status_bit = 16,
  62. .clkr.hw.init = &(struct clk_init_data){
  63. .name = "pll3",
  64. .parent_data = gcc_pxo,
  65. .num_parents = 1,
  66. .ops = &clk_pll_ops,
  67. },
  68. };
  69. static struct clk_regmap pll4_vote = {
  70. .enable_reg = 0x34c0,
  71. .enable_mask = BIT(4),
  72. .hw.init = &(struct clk_init_data){
  73. .name = "pll4_vote",
  74. .parent_data = &(const struct clk_parent_data){
  75. .fw_name = "pll4", .name = "pll4",
  76. },
  77. .num_parents = 1,
  78. .ops = &clk_pll_vote_ops,
  79. },
  80. };
  81. static struct clk_pll pll8 = {
  82. .l_reg = 0x3144,
  83. .m_reg = 0x3148,
  84. .n_reg = 0x314c,
  85. .config_reg = 0x3154,
  86. .mode_reg = 0x3140,
  87. .status_reg = 0x3158,
  88. .status_bit = 16,
  89. .clkr.hw.init = &(struct clk_init_data){
  90. .name = "pll8",
  91. .parent_data = gcc_pxo,
  92. .num_parents = 1,
  93. .ops = &clk_pll_ops,
  94. },
  95. };
  96. static struct clk_regmap pll8_vote = {
  97. .enable_reg = 0x34c0,
  98. .enable_mask = BIT(8),
  99. .hw.init = &(struct clk_init_data){
  100. .name = "pll8_vote",
  101. .parent_hws = (const struct clk_hw*[]){
  102. &pll8.clkr.hw,
  103. },
  104. .num_parents = 1,
  105. .ops = &clk_pll_vote_ops,
  106. },
  107. };
  108. static struct hfpll_data hfpll0_data = {
  109. .mode_reg = 0x3200,
  110. .l_reg = 0x3208,
  111. .m_reg = 0x320c,
  112. .n_reg = 0x3210,
  113. .config_reg = 0x3204,
  114. .status_reg = 0x321c,
  115. .config_val = 0x7845c665,
  116. .droop_reg = 0x3214,
  117. .droop_val = 0x0108c000,
  118. .min_rate = 600000000UL,
  119. .max_rate = 1800000000UL,
  120. };
  121. static struct clk_hfpll hfpll0 = {
  122. .d = &hfpll0_data,
  123. .clkr.hw.init = &(struct clk_init_data){
  124. .parent_data = gcc_pxo,
  125. .num_parents = 1,
  126. .name = "hfpll0",
  127. .ops = &clk_ops_hfpll,
  128. .flags = CLK_IGNORE_UNUSED,
  129. },
  130. .lock = __SPIN_LOCK_UNLOCKED(hfpll0.lock),
  131. };
  132. static struct hfpll_data hfpll1_data = {
  133. .mode_reg = 0x3240,
  134. .l_reg = 0x3248,
  135. .m_reg = 0x324c,
  136. .n_reg = 0x3250,
  137. .config_reg = 0x3244,
  138. .status_reg = 0x325c,
  139. .config_val = 0x7845c665,
  140. .droop_reg = 0x3314,
  141. .droop_val = 0x0108c000,
  142. .min_rate = 600000000UL,
  143. .max_rate = 1800000000UL,
  144. };
  145. static struct clk_hfpll hfpll1 = {
  146. .d = &hfpll1_data,
  147. .clkr.hw.init = &(struct clk_init_data){
  148. .parent_data = gcc_pxo,
  149. .num_parents = 1,
  150. .name = "hfpll1",
  151. .ops = &clk_ops_hfpll,
  152. .flags = CLK_IGNORE_UNUSED,
  153. },
  154. .lock = __SPIN_LOCK_UNLOCKED(hfpll1.lock),
  155. };
  156. static struct hfpll_data hfpll_l2_data = {
  157. .mode_reg = 0x3300,
  158. .l_reg = 0x3308,
  159. .m_reg = 0x330c,
  160. .n_reg = 0x3310,
  161. .config_reg = 0x3304,
  162. .status_reg = 0x331c,
  163. .config_val = 0x7845c665,
  164. .droop_reg = 0x3314,
  165. .droop_val = 0x0108c000,
  166. .min_rate = 600000000UL,
  167. .max_rate = 1800000000UL,
  168. };
  169. static struct clk_hfpll hfpll_l2 = {
  170. .d = &hfpll_l2_data,
  171. .clkr.hw.init = &(struct clk_init_data){
  172. .parent_data = gcc_pxo,
  173. .num_parents = 1,
  174. .name = "hfpll_l2",
  175. .ops = &clk_ops_hfpll,
  176. .flags = CLK_IGNORE_UNUSED,
  177. },
  178. .lock = __SPIN_LOCK_UNLOCKED(hfpll_l2.lock),
  179. };
  180. static struct clk_pll pll14 = {
  181. .l_reg = 0x31c4,
  182. .m_reg = 0x31c8,
  183. .n_reg = 0x31cc,
  184. .config_reg = 0x31d4,
  185. .mode_reg = 0x31c0,
  186. .status_reg = 0x31d8,
  187. .status_bit = 16,
  188. .clkr.hw.init = &(struct clk_init_data){
  189. .name = "pll14",
  190. .parent_data = gcc_pxo,
  191. .num_parents = 1,
  192. .ops = &clk_pll_ops,
  193. },
  194. };
  195. static struct clk_regmap pll14_vote = {
  196. .enable_reg = 0x34c0,
  197. .enable_mask = BIT(14),
  198. .hw.init = &(struct clk_init_data){
  199. .name = "pll14_vote",
  200. .parent_hws = (const struct clk_hw*[]){
  201. &pll14.clkr.hw,
  202. },
  203. .num_parents = 1,
  204. .ops = &clk_pll_vote_ops,
  205. },
  206. };
  207. #define NSS_PLL_RATE(f, _l, _m, _n, i) \
  208. { \
  209. .freq = f, \
  210. .l = _l, \
  211. .m = _m, \
  212. .n = _n, \
  213. .ibits = i, \
  214. }
  215. static struct pll_freq_tbl pll18_freq_tbl[] = {
  216. NSS_PLL_RATE(550000000, 44, 0, 1, 0x01495625),
  217. NSS_PLL_RATE(600000000, 48, 0, 1, 0x01495625),
  218. NSS_PLL_RATE(733000000, 58, 16, 25, 0x014b5625),
  219. NSS_PLL_RATE(800000000, 64, 0, 1, 0x01495625),
  220. };
  221. static struct clk_pll pll18 = {
  222. .l_reg = 0x31a4,
  223. .m_reg = 0x31a8,
  224. .n_reg = 0x31ac,
  225. .config_reg = 0x31b4,
  226. .mode_reg = 0x31a0,
  227. .status_reg = 0x31b8,
  228. .status_bit = 16,
  229. .post_div_shift = 16,
  230. .post_div_width = 1,
  231. .freq_tbl = pll18_freq_tbl,
  232. .clkr.hw.init = &(struct clk_init_data){
  233. .name = "pll18",
  234. .parent_data = gcc_pxo,
  235. .num_parents = 1,
  236. .ops = &clk_pll_ops,
  237. },
  238. };
  239. static struct clk_pll pll11 = {
  240. .l_reg = 0x3184,
  241. .m_reg = 0x3188,
  242. .n_reg = 0x318c,
  243. .config_reg = 0x3194,
  244. .mode_reg = 0x3180,
  245. .status_reg = 0x3198,
  246. .status_bit = 16,
  247. .clkr.hw.init = &(struct clk_init_data){
  248. .name = "pll11",
  249. .parent_data = &(const struct clk_parent_data){
  250. .fw_name = "pxo",
  251. },
  252. .num_parents = 1,
  253. .ops = &clk_pll_ops,
  254. },
  255. };
  256. enum {
  257. P_PXO,
  258. P_PLL8,
  259. P_PLL3,
  260. P_PLL0,
  261. P_CXO,
  262. P_PLL14,
  263. P_PLL18,
  264. P_PLL11,
  265. };
  266. static const struct parent_map gcc_pxo_pll8_map[] = {
  267. { P_PXO, 0 },
  268. { P_PLL8, 3 }
  269. };
  270. static const struct clk_parent_data gcc_pxo_pll8[] = {
  271. { .fw_name = "pxo", .name = "pxo" },
  272. { .hw = &pll8_vote.hw },
  273. };
  274. static const struct parent_map gcc_pxo_pll8_cxo_map[] = {
  275. { P_PXO, 0 },
  276. { P_PLL8, 3 },
  277. { P_CXO, 5 }
  278. };
  279. static const struct clk_parent_data gcc_pxo_pll8_cxo[] = {
  280. { .fw_name = "pxo", .name = "pxo" },
  281. { .hw = &pll8_vote.hw },
  282. { .fw_name = "cxo", .name = "cxo" },
  283. };
  284. static const struct parent_map gcc_pxo_pll3_map[] = {
  285. { P_PXO, 0 },
  286. { P_PLL3, 1 }
  287. };
  288. static const struct parent_map gcc_pxo_pll3_sata_map[] = {
  289. { P_PXO, 0 },
  290. { P_PLL3, 6 }
  291. };
  292. static const struct clk_parent_data gcc_pxo_pll3[] = {
  293. { .fw_name = "pxo", .name = "pxo" },
  294. { .hw = &pll3.clkr.hw },
  295. };
  296. static const struct parent_map gcc_pxo_pll8_pll0_map[] = {
  297. { P_PXO, 0 },
  298. { P_PLL8, 3 },
  299. { P_PLL0, 2 }
  300. };
  301. static const struct clk_parent_data gcc_pxo_pll8_pll0[] = {
  302. { .fw_name = "pxo", .name = "pxo" },
  303. { .hw = &pll8_vote.hw },
  304. { .hw = &pll0_vote.hw },
  305. };
  306. static const struct parent_map gcc_pxo_pll8_pll14_pll18_pll0_map[] = {
  307. { P_PXO, 0 },
  308. { P_PLL8, 4 },
  309. { P_PLL0, 2 },
  310. { P_PLL14, 5 },
  311. { P_PLL18, 1 }
  312. };
  313. static const struct clk_parent_data gcc_pxo_pll8_pll14_pll18_pll0[] = {
  314. { .fw_name = "pxo", .name = "pxo" },
  315. { .hw = &pll8_vote.hw },
  316. { .hw = &pll0_vote.hw },
  317. { .hw = &pll14.clkr.hw },
  318. { .hw = &pll18.clkr.hw },
  319. };
  320. static const struct parent_map gcc_pxo_pll8_pll0_pll14_pll18_pll11_map[] = {
  321. { P_PXO, 0 },
  322. { P_PLL8, 4 },
  323. { P_PLL0, 2 },
  324. { P_PLL14, 5 },
  325. { P_PLL18, 1 },
  326. { P_PLL11, 3 },
  327. };
  328. static const struct clk_parent_data gcc_pxo_pll8_pll0_pll14_pll18_pll11[] = {
  329. { .fw_name = "pxo" },
  330. { .hw = &pll8_vote.hw },
  331. { .hw = &pll0_vote.hw },
  332. { .hw = &pll14.clkr.hw },
  333. { .hw = &pll18.clkr.hw },
  334. { .hw = &pll11.clkr.hw },
  335. };
  336. static const struct parent_map gcc_pxo_pll3_pll0_pll14_pll18_pll11_map[] = {
  337. { P_PXO, 0 },
  338. { P_PLL3, 6 },
  339. { P_PLL0, 2 },
  340. { P_PLL14, 5 },
  341. { P_PLL18, 1 },
  342. { P_PLL11, 3 },
  343. };
  344. static const struct clk_parent_data gcc_pxo_pll3_pll0_pll14_pll18_pll11[] = {
  345. { .fw_name = "pxo" },
  346. { .hw = &pll3.clkr.hw },
  347. { .hw = &pll0_vote.hw },
  348. { .hw = &pll14.clkr.hw },
  349. { .hw = &pll18.clkr.hw },
  350. { .hw = &pll11.clkr.hw },
  351. };
  352. static struct freq_tbl clk_tbl_gsbi_uart[] = {
  353. { 1843200, P_PLL8, 2, 6, 625 },
  354. { 3686400, P_PLL8, 2, 12, 625 },
  355. { 7372800, P_PLL8, 2, 24, 625 },
  356. { 14745600, P_PLL8, 2, 48, 625 },
  357. { 16000000, P_PLL8, 4, 1, 6 },
  358. { 24000000, P_PLL8, 4, 1, 4 },
  359. { 32000000, P_PLL8, 4, 1, 3 },
  360. { 40000000, P_PLL8, 1, 5, 48 },
  361. { 46400000, P_PLL8, 1, 29, 240 },
  362. { 48000000, P_PLL8, 4, 1, 2 },
  363. { 51200000, P_PLL8, 1, 2, 15 },
  364. { 56000000, P_PLL8, 1, 7, 48 },
  365. { 58982400, P_PLL8, 1, 96, 625 },
  366. { 64000000, P_PLL8, 2, 1, 3 },
  367. { }
  368. };
  369. static struct clk_rcg gsbi1_uart_src = {
  370. .ns_reg = 0x29d4,
  371. .md_reg = 0x29d0,
  372. .mn = {
  373. .mnctr_en_bit = 8,
  374. .mnctr_reset_bit = 7,
  375. .mnctr_mode_shift = 5,
  376. .n_val_shift = 16,
  377. .m_val_shift = 16,
  378. .width = 16,
  379. },
  380. .p = {
  381. .pre_div_shift = 3,
  382. .pre_div_width = 2,
  383. },
  384. .s = {
  385. .src_sel_shift = 0,
  386. .parent_map = gcc_pxo_pll8_map,
  387. },
  388. .freq_tbl = clk_tbl_gsbi_uart,
  389. .clkr = {
  390. .enable_reg = 0x29d4,
  391. .enable_mask = BIT(11),
  392. .hw.init = &(struct clk_init_data){
  393. .name = "gsbi1_uart_src",
  394. .parent_data = gcc_pxo_pll8,
  395. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  396. .ops = &clk_rcg_ops,
  397. .flags = CLK_SET_PARENT_GATE,
  398. },
  399. },
  400. };
  401. static struct clk_branch gsbi1_uart_clk = {
  402. .halt_reg = 0x2fcc,
  403. .halt_bit = 12,
  404. .clkr = {
  405. .enable_reg = 0x29d4,
  406. .enable_mask = BIT(9),
  407. .hw.init = &(struct clk_init_data){
  408. .name = "gsbi1_uart_clk",
  409. .parent_hws = (const struct clk_hw*[]){
  410. &gsbi1_uart_src.clkr.hw,
  411. },
  412. .num_parents = 1,
  413. .ops = &clk_branch_ops,
  414. .flags = CLK_SET_RATE_PARENT,
  415. },
  416. },
  417. };
  418. static struct clk_rcg gsbi2_uart_src = {
  419. .ns_reg = 0x29f4,
  420. .md_reg = 0x29f0,
  421. .mn = {
  422. .mnctr_en_bit = 8,
  423. .mnctr_reset_bit = 7,
  424. .mnctr_mode_shift = 5,
  425. .n_val_shift = 16,
  426. .m_val_shift = 16,
  427. .width = 16,
  428. },
  429. .p = {
  430. .pre_div_shift = 3,
  431. .pre_div_width = 2,
  432. },
  433. .s = {
  434. .src_sel_shift = 0,
  435. .parent_map = gcc_pxo_pll8_map,
  436. },
  437. .freq_tbl = clk_tbl_gsbi_uart,
  438. .clkr = {
  439. .enable_reg = 0x29f4,
  440. .enable_mask = BIT(11),
  441. .hw.init = &(struct clk_init_data){
  442. .name = "gsbi2_uart_src",
  443. .parent_data = gcc_pxo_pll8,
  444. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  445. .ops = &clk_rcg_ops,
  446. .flags = CLK_SET_PARENT_GATE,
  447. },
  448. },
  449. };
  450. static struct clk_branch gsbi2_uart_clk = {
  451. .halt_reg = 0x2fcc,
  452. .halt_bit = 8,
  453. .clkr = {
  454. .enable_reg = 0x29f4,
  455. .enable_mask = BIT(9),
  456. .hw.init = &(struct clk_init_data){
  457. .name = "gsbi2_uart_clk",
  458. .parent_hws = (const struct clk_hw*[]){
  459. &gsbi2_uart_src.clkr.hw,
  460. },
  461. .num_parents = 1,
  462. .ops = &clk_branch_ops,
  463. .flags = CLK_SET_RATE_PARENT,
  464. },
  465. },
  466. };
  467. static struct clk_rcg gsbi4_uart_src = {
  468. .ns_reg = 0x2a34,
  469. .md_reg = 0x2a30,
  470. .mn = {
  471. .mnctr_en_bit = 8,
  472. .mnctr_reset_bit = 7,
  473. .mnctr_mode_shift = 5,
  474. .n_val_shift = 16,
  475. .m_val_shift = 16,
  476. .width = 16,
  477. },
  478. .p = {
  479. .pre_div_shift = 3,
  480. .pre_div_width = 2,
  481. },
  482. .s = {
  483. .src_sel_shift = 0,
  484. .parent_map = gcc_pxo_pll8_map,
  485. },
  486. .freq_tbl = clk_tbl_gsbi_uart,
  487. .clkr = {
  488. .enable_reg = 0x2a34,
  489. .enable_mask = BIT(11),
  490. .hw.init = &(struct clk_init_data){
  491. .name = "gsbi4_uart_src",
  492. .parent_data = gcc_pxo_pll8,
  493. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  494. .ops = &clk_rcg_ops,
  495. .flags = CLK_SET_PARENT_GATE,
  496. },
  497. },
  498. };
  499. static struct clk_branch gsbi4_uart_clk = {
  500. .halt_reg = 0x2fd0,
  501. .halt_bit = 26,
  502. .clkr = {
  503. .enable_reg = 0x2a34,
  504. .enable_mask = BIT(9),
  505. .hw.init = &(struct clk_init_data){
  506. .name = "gsbi4_uart_clk",
  507. .parent_hws = (const struct clk_hw*[]){
  508. &gsbi4_uart_src.clkr.hw,
  509. },
  510. .num_parents = 1,
  511. .ops = &clk_branch_ops,
  512. .flags = CLK_SET_RATE_PARENT,
  513. },
  514. },
  515. };
  516. static struct clk_rcg gsbi5_uart_src = {
  517. .ns_reg = 0x2a54,
  518. .md_reg = 0x2a50,
  519. .mn = {
  520. .mnctr_en_bit = 8,
  521. .mnctr_reset_bit = 7,
  522. .mnctr_mode_shift = 5,
  523. .n_val_shift = 16,
  524. .m_val_shift = 16,
  525. .width = 16,
  526. },
  527. .p = {
  528. .pre_div_shift = 3,
  529. .pre_div_width = 2,
  530. },
  531. .s = {
  532. .src_sel_shift = 0,
  533. .parent_map = gcc_pxo_pll8_map,
  534. },
  535. .freq_tbl = clk_tbl_gsbi_uart,
  536. .clkr = {
  537. .enable_reg = 0x2a54,
  538. .enable_mask = BIT(11),
  539. .hw.init = &(struct clk_init_data){
  540. .name = "gsbi5_uart_src",
  541. .parent_data = gcc_pxo_pll8,
  542. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  543. .ops = &clk_rcg_ops,
  544. .flags = CLK_SET_PARENT_GATE,
  545. },
  546. },
  547. };
  548. static struct clk_branch gsbi5_uart_clk = {
  549. .halt_reg = 0x2fd0,
  550. .halt_bit = 22,
  551. .clkr = {
  552. .enable_reg = 0x2a54,
  553. .enable_mask = BIT(9),
  554. .hw.init = &(struct clk_init_data){
  555. .name = "gsbi5_uart_clk",
  556. .parent_hws = (const struct clk_hw*[]){
  557. &gsbi5_uart_src.clkr.hw,
  558. },
  559. .num_parents = 1,
  560. .ops = &clk_branch_ops,
  561. .flags = CLK_SET_RATE_PARENT,
  562. },
  563. },
  564. };
  565. static struct clk_rcg gsbi6_uart_src = {
  566. .ns_reg = 0x2a74,
  567. .md_reg = 0x2a70,
  568. .mn = {
  569. .mnctr_en_bit = 8,
  570. .mnctr_reset_bit = 7,
  571. .mnctr_mode_shift = 5,
  572. .n_val_shift = 16,
  573. .m_val_shift = 16,
  574. .width = 16,
  575. },
  576. .p = {
  577. .pre_div_shift = 3,
  578. .pre_div_width = 2,
  579. },
  580. .s = {
  581. .src_sel_shift = 0,
  582. .parent_map = gcc_pxo_pll8_map,
  583. },
  584. .freq_tbl = clk_tbl_gsbi_uart,
  585. .clkr = {
  586. .enable_reg = 0x2a74,
  587. .enable_mask = BIT(11),
  588. .hw.init = &(struct clk_init_data){
  589. .name = "gsbi6_uart_src",
  590. .parent_data = gcc_pxo_pll8,
  591. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  592. .ops = &clk_rcg_ops,
  593. .flags = CLK_SET_PARENT_GATE,
  594. },
  595. },
  596. };
  597. static struct clk_branch gsbi6_uart_clk = {
  598. .halt_reg = 0x2fd0,
  599. .halt_bit = 18,
  600. .clkr = {
  601. .enable_reg = 0x2a74,
  602. .enable_mask = BIT(9),
  603. .hw.init = &(struct clk_init_data){
  604. .name = "gsbi6_uart_clk",
  605. .parent_hws = (const struct clk_hw*[]){
  606. &gsbi6_uart_src.clkr.hw,
  607. },
  608. .num_parents = 1,
  609. .ops = &clk_branch_ops,
  610. .flags = CLK_SET_RATE_PARENT,
  611. },
  612. },
  613. };
  614. static struct clk_rcg gsbi7_uart_src = {
  615. .ns_reg = 0x2a94,
  616. .md_reg = 0x2a90,
  617. .mn = {
  618. .mnctr_en_bit = 8,
  619. .mnctr_reset_bit = 7,
  620. .mnctr_mode_shift = 5,
  621. .n_val_shift = 16,
  622. .m_val_shift = 16,
  623. .width = 16,
  624. },
  625. .p = {
  626. .pre_div_shift = 3,
  627. .pre_div_width = 2,
  628. },
  629. .s = {
  630. .src_sel_shift = 0,
  631. .parent_map = gcc_pxo_pll8_map,
  632. },
  633. .freq_tbl = clk_tbl_gsbi_uart,
  634. .clkr = {
  635. .enable_reg = 0x2a94,
  636. .enable_mask = BIT(11),
  637. .hw.init = &(struct clk_init_data){
  638. .name = "gsbi7_uart_src",
  639. .parent_data = gcc_pxo_pll8,
  640. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  641. .ops = &clk_rcg_ops,
  642. .flags = CLK_SET_PARENT_GATE,
  643. },
  644. },
  645. };
  646. static struct clk_branch gsbi7_uart_clk = {
  647. .halt_reg = 0x2fd0,
  648. .halt_bit = 14,
  649. .clkr = {
  650. .enable_reg = 0x2a94,
  651. .enable_mask = BIT(9),
  652. .hw.init = &(struct clk_init_data){
  653. .name = "gsbi7_uart_clk",
  654. .parent_hws = (const struct clk_hw*[]){
  655. &gsbi7_uart_src.clkr.hw,
  656. },
  657. .num_parents = 1,
  658. .ops = &clk_branch_ops,
  659. .flags = CLK_SET_RATE_PARENT,
  660. },
  661. },
  662. };
  663. static struct freq_tbl clk_tbl_gsbi_qup[] = {
  664. { 1100000, P_PXO, 1, 2, 49 },
  665. { 5400000, P_PXO, 1, 1, 5 },
  666. { 10800000, P_PXO, 1, 2, 5 },
  667. { 15060000, P_PLL8, 1, 2, 51 },
  668. { 24000000, P_PLL8, 4, 1, 4 },
  669. { 25000000, P_PXO, 1, 0, 0 },
  670. { 25600000, P_PLL8, 1, 1, 15 },
  671. { 48000000, P_PLL8, 4, 1, 2 },
  672. { 51200000, P_PLL8, 1, 2, 15 },
  673. { }
  674. };
  675. static struct clk_rcg gsbi1_qup_src = {
  676. .ns_reg = 0x29cc,
  677. .md_reg = 0x29c8,
  678. .mn = {
  679. .mnctr_en_bit = 8,
  680. .mnctr_reset_bit = 7,
  681. .mnctr_mode_shift = 5,
  682. .n_val_shift = 16,
  683. .m_val_shift = 16,
  684. .width = 8,
  685. },
  686. .p = {
  687. .pre_div_shift = 3,
  688. .pre_div_width = 2,
  689. },
  690. .s = {
  691. .src_sel_shift = 0,
  692. .parent_map = gcc_pxo_pll8_map,
  693. },
  694. .freq_tbl = clk_tbl_gsbi_qup,
  695. .clkr = {
  696. .enable_reg = 0x29cc,
  697. .enable_mask = BIT(11),
  698. .hw.init = &(struct clk_init_data){
  699. .name = "gsbi1_qup_src",
  700. .parent_data = gcc_pxo_pll8,
  701. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  702. .ops = &clk_rcg_ops,
  703. .flags = CLK_SET_PARENT_GATE,
  704. },
  705. },
  706. };
  707. static struct clk_branch gsbi1_qup_clk = {
  708. .halt_reg = 0x2fcc,
  709. .halt_bit = 11,
  710. .clkr = {
  711. .enable_reg = 0x29cc,
  712. .enable_mask = BIT(9),
  713. .hw.init = &(struct clk_init_data){
  714. .name = "gsbi1_qup_clk",
  715. .parent_hws = (const struct clk_hw*[]){
  716. &gsbi1_qup_src.clkr.hw,
  717. },
  718. .num_parents = 1,
  719. .ops = &clk_branch_ops,
  720. .flags = CLK_SET_RATE_PARENT,
  721. },
  722. },
  723. };
  724. static struct clk_rcg gsbi2_qup_src = {
  725. .ns_reg = 0x29ec,
  726. .md_reg = 0x29e8,
  727. .mn = {
  728. .mnctr_en_bit = 8,
  729. .mnctr_reset_bit = 7,
  730. .mnctr_mode_shift = 5,
  731. .n_val_shift = 16,
  732. .m_val_shift = 16,
  733. .width = 8,
  734. },
  735. .p = {
  736. .pre_div_shift = 3,
  737. .pre_div_width = 2,
  738. },
  739. .s = {
  740. .src_sel_shift = 0,
  741. .parent_map = gcc_pxo_pll8_map,
  742. },
  743. .freq_tbl = clk_tbl_gsbi_qup,
  744. .clkr = {
  745. .enable_reg = 0x29ec,
  746. .enable_mask = BIT(11),
  747. .hw.init = &(struct clk_init_data){
  748. .name = "gsbi2_qup_src",
  749. .parent_data = gcc_pxo_pll8,
  750. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  751. .ops = &clk_rcg_ops,
  752. .flags = CLK_SET_PARENT_GATE,
  753. },
  754. },
  755. };
  756. static struct clk_branch gsbi2_qup_clk = {
  757. .halt_reg = 0x2fcc,
  758. .halt_bit = 6,
  759. .clkr = {
  760. .enable_reg = 0x29ec,
  761. .enable_mask = BIT(9),
  762. .hw.init = &(struct clk_init_data){
  763. .name = "gsbi2_qup_clk",
  764. .parent_hws = (const struct clk_hw*[]){
  765. &gsbi2_qup_src.clkr.hw,
  766. },
  767. .num_parents = 1,
  768. .ops = &clk_branch_ops,
  769. .flags = CLK_SET_RATE_PARENT,
  770. },
  771. },
  772. };
  773. static struct clk_rcg gsbi4_qup_src = {
  774. .ns_reg = 0x2a2c,
  775. .md_reg = 0x2a28,
  776. .mn = {
  777. .mnctr_en_bit = 8,
  778. .mnctr_reset_bit = 7,
  779. .mnctr_mode_shift = 5,
  780. .n_val_shift = 16,
  781. .m_val_shift = 16,
  782. .width = 8,
  783. },
  784. .p = {
  785. .pre_div_shift = 3,
  786. .pre_div_width = 2,
  787. },
  788. .s = {
  789. .src_sel_shift = 0,
  790. .parent_map = gcc_pxo_pll8_map,
  791. },
  792. .freq_tbl = clk_tbl_gsbi_qup,
  793. .clkr = {
  794. .enable_reg = 0x2a2c,
  795. .enable_mask = BIT(11),
  796. .hw.init = &(struct clk_init_data){
  797. .name = "gsbi4_qup_src",
  798. .parent_data = gcc_pxo_pll8,
  799. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  800. .ops = &clk_rcg_ops,
  801. .flags = CLK_SET_PARENT_GATE | CLK_IGNORE_UNUSED,
  802. },
  803. },
  804. };
  805. static struct clk_branch gsbi4_qup_clk = {
  806. .halt_reg = 0x2fd0,
  807. .halt_bit = 24,
  808. .clkr = {
  809. .enable_reg = 0x2a2c,
  810. .enable_mask = BIT(9),
  811. .hw.init = &(struct clk_init_data){
  812. .name = "gsbi4_qup_clk",
  813. .parent_hws = (const struct clk_hw*[]){
  814. &gsbi4_qup_src.clkr.hw,
  815. },
  816. .num_parents = 1,
  817. .ops = &clk_branch_ops,
  818. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  819. },
  820. },
  821. };
  822. static struct clk_rcg gsbi5_qup_src = {
  823. .ns_reg = 0x2a4c,
  824. .md_reg = 0x2a48,
  825. .mn = {
  826. .mnctr_en_bit = 8,
  827. .mnctr_reset_bit = 7,
  828. .mnctr_mode_shift = 5,
  829. .n_val_shift = 16,
  830. .m_val_shift = 16,
  831. .width = 8,
  832. },
  833. .p = {
  834. .pre_div_shift = 3,
  835. .pre_div_width = 2,
  836. },
  837. .s = {
  838. .src_sel_shift = 0,
  839. .parent_map = gcc_pxo_pll8_map,
  840. },
  841. .freq_tbl = clk_tbl_gsbi_qup,
  842. .clkr = {
  843. .enable_reg = 0x2a4c,
  844. .enable_mask = BIT(11),
  845. .hw.init = &(struct clk_init_data){
  846. .name = "gsbi5_qup_src",
  847. .parent_data = gcc_pxo_pll8,
  848. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  849. .ops = &clk_rcg_ops,
  850. .flags = CLK_SET_PARENT_GATE,
  851. },
  852. },
  853. };
  854. static struct clk_branch gsbi5_qup_clk = {
  855. .halt_reg = 0x2fd0,
  856. .halt_bit = 20,
  857. .clkr = {
  858. .enable_reg = 0x2a4c,
  859. .enable_mask = BIT(9),
  860. .hw.init = &(struct clk_init_data){
  861. .name = "gsbi5_qup_clk",
  862. .parent_hws = (const struct clk_hw*[]){
  863. &gsbi5_qup_src.clkr.hw,
  864. },
  865. .num_parents = 1,
  866. .ops = &clk_branch_ops,
  867. .flags = CLK_SET_RATE_PARENT,
  868. },
  869. },
  870. };
  871. static struct clk_rcg gsbi6_qup_src = {
  872. .ns_reg = 0x2a6c,
  873. .md_reg = 0x2a68,
  874. .mn = {
  875. .mnctr_en_bit = 8,
  876. .mnctr_reset_bit = 7,
  877. .mnctr_mode_shift = 5,
  878. .n_val_shift = 16,
  879. .m_val_shift = 16,
  880. .width = 8,
  881. },
  882. .p = {
  883. .pre_div_shift = 3,
  884. .pre_div_width = 2,
  885. },
  886. .s = {
  887. .src_sel_shift = 0,
  888. .parent_map = gcc_pxo_pll8_map,
  889. },
  890. .freq_tbl = clk_tbl_gsbi_qup,
  891. .clkr = {
  892. .enable_reg = 0x2a6c,
  893. .enable_mask = BIT(11),
  894. .hw.init = &(struct clk_init_data){
  895. .name = "gsbi6_qup_src",
  896. .parent_data = gcc_pxo_pll8,
  897. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  898. .ops = &clk_rcg_ops,
  899. .flags = CLK_SET_PARENT_GATE | CLK_IGNORE_UNUSED,
  900. },
  901. },
  902. };
  903. static struct clk_branch gsbi6_qup_clk = {
  904. .halt_reg = 0x2fd0,
  905. .halt_bit = 16,
  906. .clkr = {
  907. .enable_reg = 0x2a6c,
  908. .enable_mask = BIT(9),
  909. .hw.init = &(struct clk_init_data){
  910. .name = "gsbi6_qup_clk",
  911. .parent_hws = (const struct clk_hw*[]){
  912. &gsbi6_qup_src.clkr.hw,
  913. },
  914. .num_parents = 1,
  915. .ops = &clk_branch_ops,
  916. .flags = CLK_SET_RATE_PARENT,
  917. },
  918. },
  919. };
  920. static struct clk_rcg gsbi7_qup_src = {
  921. .ns_reg = 0x2a8c,
  922. .md_reg = 0x2a88,
  923. .mn = {
  924. .mnctr_en_bit = 8,
  925. .mnctr_reset_bit = 7,
  926. .mnctr_mode_shift = 5,
  927. .n_val_shift = 16,
  928. .m_val_shift = 16,
  929. .width = 8,
  930. },
  931. .p = {
  932. .pre_div_shift = 3,
  933. .pre_div_width = 2,
  934. },
  935. .s = {
  936. .src_sel_shift = 0,
  937. .parent_map = gcc_pxo_pll8_map,
  938. },
  939. .freq_tbl = clk_tbl_gsbi_qup,
  940. .clkr = {
  941. .enable_reg = 0x2a8c,
  942. .enable_mask = BIT(11),
  943. .hw.init = &(struct clk_init_data){
  944. .name = "gsbi7_qup_src",
  945. .parent_data = gcc_pxo_pll8,
  946. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  947. .ops = &clk_rcg_ops,
  948. .flags = CLK_SET_PARENT_GATE,
  949. },
  950. },
  951. };
  952. static struct clk_branch gsbi7_qup_clk = {
  953. .halt_reg = 0x2fd0,
  954. .halt_bit = 12,
  955. .clkr = {
  956. .enable_reg = 0x2a8c,
  957. .enable_mask = BIT(9),
  958. .hw.init = &(struct clk_init_data){
  959. .name = "gsbi7_qup_clk",
  960. .parent_hws = (const struct clk_hw*[]){
  961. &gsbi7_qup_src.clkr.hw,
  962. },
  963. .num_parents = 1,
  964. .ops = &clk_branch_ops,
  965. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  966. },
  967. },
  968. };
  969. static struct clk_branch gsbi1_h_clk = {
  970. .hwcg_reg = 0x29c0,
  971. .hwcg_bit = 6,
  972. .halt_reg = 0x2fcc,
  973. .halt_bit = 13,
  974. .clkr = {
  975. .enable_reg = 0x29c0,
  976. .enable_mask = BIT(4),
  977. .hw.init = &(struct clk_init_data){
  978. .name = "gsbi1_h_clk",
  979. .ops = &clk_branch_ops,
  980. },
  981. },
  982. };
  983. static struct clk_branch gsbi2_h_clk = {
  984. .hwcg_reg = 0x29e0,
  985. .hwcg_bit = 6,
  986. .halt_reg = 0x2fcc,
  987. .halt_bit = 9,
  988. .clkr = {
  989. .enable_reg = 0x29e0,
  990. .enable_mask = BIT(4),
  991. .hw.init = &(struct clk_init_data){
  992. .name = "gsbi2_h_clk",
  993. .ops = &clk_branch_ops,
  994. },
  995. },
  996. };
  997. static struct clk_branch gsbi4_h_clk = {
  998. .hwcg_reg = 0x2a20,
  999. .hwcg_bit = 6,
  1000. .halt_reg = 0x2fd0,
  1001. .halt_bit = 27,
  1002. .clkr = {
  1003. .enable_reg = 0x2a20,
  1004. .enable_mask = BIT(4),
  1005. .hw.init = &(struct clk_init_data){
  1006. .name = "gsbi4_h_clk",
  1007. .ops = &clk_branch_ops,
  1008. .flags = CLK_IGNORE_UNUSED,
  1009. },
  1010. },
  1011. };
  1012. static struct clk_branch gsbi5_h_clk = {
  1013. .hwcg_reg = 0x2a40,
  1014. .hwcg_bit = 6,
  1015. .halt_reg = 0x2fd0,
  1016. .halt_bit = 23,
  1017. .clkr = {
  1018. .enable_reg = 0x2a40,
  1019. .enable_mask = BIT(4),
  1020. .hw.init = &(struct clk_init_data){
  1021. .name = "gsbi5_h_clk",
  1022. .ops = &clk_branch_ops,
  1023. },
  1024. },
  1025. };
  1026. static struct clk_branch gsbi6_h_clk = {
  1027. .hwcg_reg = 0x2a60,
  1028. .hwcg_bit = 6,
  1029. .halt_reg = 0x2fd0,
  1030. .halt_bit = 19,
  1031. .clkr = {
  1032. .enable_reg = 0x2a60,
  1033. .enable_mask = BIT(4),
  1034. .hw.init = &(struct clk_init_data){
  1035. .name = "gsbi6_h_clk",
  1036. .ops = &clk_branch_ops,
  1037. },
  1038. },
  1039. };
  1040. static struct clk_branch gsbi7_h_clk = {
  1041. .hwcg_reg = 0x2a80,
  1042. .hwcg_bit = 6,
  1043. .halt_reg = 0x2fd0,
  1044. .halt_bit = 15,
  1045. .clkr = {
  1046. .enable_reg = 0x2a80,
  1047. .enable_mask = BIT(4),
  1048. .hw.init = &(struct clk_init_data){
  1049. .name = "gsbi7_h_clk",
  1050. .ops = &clk_branch_ops,
  1051. },
  1052. },
  1053. };
  1054. static const struct freq_tbl clk_tbl_gp[] = {
  1055. { 12500000, P_PXO, 2, 0, 0 },
  1056. { 25000000, P_PXO, 1, 0, 0 },
  1057. { 64000000, P_PLL8, 2, 1, 3 },
  1058. { 76800000, P_PLL8, 1, 1, 5 },
  1059. { 96000000, P_PLL8, 4, 0, 0 },
  1060. { 128000000, P_PLL8, 3, 0, 0 },
  1061. { 192000000, P_PLL8, 2, 0, 0 },
  1062. { }
  1063. };
  1064. static struct clk_rcg gp0_src = {
  1065. .ns_reg = 0x2d24,
  1066. .md_reg = 0x2d00,
  1067. .mn = {
  1068. .mnctr_en_bit = 8,
  1069. .mnctr_reset_bit = 7,
  1070. .mnctr_mode_shift = 5,
  1071. .n_val_shift = 16,
  1072. .m_val_shift = 16,
  1073. .width = 8,
  1074. },
  1075. .p = {
  1076. .pre_div_shift = 3,
  1077. .pre_div_width = 2,
  1078. },
  1079. .s = {
  1080. .src_sel_shift = 0,
  1081. .parent_map = gcc_pxo_pll8_cxo_map,
  1082. },
  1083. .freq_tbl = clk_tbl_gp,
  1084. .clkr = {
  1085. .enable_reg = 0x2d24,
  1086. .enable_mask = BIT(11),
  1087. .hw.init = &(struct clk_init_data){
  1088. .name = "gp0_src",
  1089. .parent_data = gcc_pxo_pll8_cxo,
  1090. .num_parents = ARRAY_SIZE(gcc_pxo_pll8_cxo),
  1091. .ops = &clk_rcg_ops,
  1092. .flags = CLK_SET_PARENT_GATE,
  1093. },
  1094. }
  1095. };
  1096. static struct clk_branch gp0_clk = {
  1097. .halt_reg = 0x2fd8,
  1098. .halt_bit = 7,
  1099. .clkr = {
  1100. .enable_reg = 0x2d24,
  1101. .enable_mask = BIT(9),
  1102. .hw.init = &(struct clk_init_data){
  1103. .name = "gp0_clk",
  1104. .parent_hws = (const struct clk_hw*[]){
  1105. &gp0_src.clkr.hw,
  1106. },
  1107. .num_parents = 1,
  1108. .ops = &clk_branch_ops,
  1109. .flags = CLK_SET_RATE_PARENT,
  1110. },
  1111. },
  1112. };
  1113. static struct clk_rcg gp1_src = {
  1114. .ns_reg = 0x2d44,
  1115. .md_reg = 0x2d40,
  1116. .mn = {
  1117. .mnctr_en_bit = 8,
  1118. .mnctr_reset_bit = 7,
  1119. .mnctr_mode_shift = 5,
  1120. .n_val_shift = 16,
  1121. .m_val_shift = 16,
  1122. .width = 8,
  1123. },
  1124. .p = {
  1125. .pre_div_shift = 3,
  1126. .pre_div_width = 2,
  1127. },
  1128. .s = {
  1129. .src_sel_shift = 0,
  1130. .parent_map = gcc_pxo_pll8_cxo_map,
  1131. },
  1132. .freq_tbl = clk_tbl_gp,
  1133. .clkr = {
  1134. .enable_reg = 0x2d44,
  1135. .enable_mask = BIT(11),
  1136. .hw.init = &(struct clk_init_data){
  1137. .name = "gp1_src",
  1138. .parent_data = gcc_pxo_pll8_cxo,
  1139. .num_parents = ARRAY_SIZE(gcc_pxo_pll8_cxo),
  1140. .ops = &clk_rcg_ops,
  1141. .flags = CLK_SET_RATE_GATE,
  1142. },
  1143. }
  1144. };
  1145. static struct clk_branch gp1_clk = {
  1146. .halt_reg = 0x2fd8,
  1147. .halt_bit = 6,
  1148. .clkr = {
  1149. .enable_reg = 0x2d44,
  1150. .enable_mask = BIT(9),
  1151. .hw.init = &(struct clk_init_data){
  1152. .name = "gp1_clk",
  1153. .parent_hws = (const struct clk_hw*[]){
  1154. &gp1_src.clkr.hw,
  1155. },
  1156. .num_parents = 1,
  1157. .ops = &clk_branch_ops,
  1158. .flags = CLK_SET_RATE_PARENT,
  1159. },
  1160. },
  1161. };
  1162. static struct clk_rcg gp2_src = {
  1163. .ns_reg = 0x2d64,
  1164. .md_reg = 0x2d60,
  1165. .mn = {
  1166. .mnctr_en_bit = 8,
  1167. .mnctr_reset_bit = 7,
  1168. .mnctr_mode_shift = 5,
  1169. .n_val_shift = 16,
  1170. .m_val_shift = 16,
  1171. .width = 8,
  1172. },
  1173. .p = {
  1174. .pre_div_shift = 3,
  1175. .pre_div_width = 2,
  1176. },
  1177. .s = {
  1178. .src_sel_shift = 0,
  1179. .parent_map = gcc_pxo_pll8_cxo_map,
  1180. },
  1181. .freq_tbl = clk_tbl_gp,
  1182. .clkr = {
  1183. .enable_reg = 0x2d64,
  1184. .enable_mask = BIT(11),
  1185. .hw.init = &(struct clk_init_data){
  1186. .name = "gp2_src",
  1187. .parent_data = gcc_pxo_pll8_cxo,
  1188. .num_parents = ARRAY_SIZE(gcc_pxo_pll8_cxo),
  1189. .ops = &clk_rcg_ops,
  1190. .flags = CLK_SET_RATE_GATE,
  1191. },
  1192. }
  1193. };
  1194. static struct clk_branch gp2_clk = {
  1195. .halt_reg = 0x2fd8,
  1196. .halt_bit = 5,
  1197. .clkr = {
  1198. .enable_reg = 0x2d64,
  1199. .enable_mask = BIT(9),
  1200. .hw.init = &(struct clk_init_data){
  1201. .name = "gp2_clk",
  1202. .parent_hws = (const struct clk_hw*[]){
  1203. &gp2_src.clkr.hw,
  1204. },
  1205. .num_parents = 1,
  1206. .ops = &clk_branch_ops,
  1207. .flags = CLK_SET_RATE_PARENT,
  1208. },
  1209. },
  1210. };
  1211. static struct clk_branch pmem_clk = {
  1212. .hwcg_reg = 0x25a0,
  1213. .hwcg_bit = 6,
  1214. .halt_reg = 0x2fc8,
  1215. .halt_bit = 20,
  1216. .clkr = {
  1217. .enable_reg = 0x25a0,
  1218. .enable_mask = BIT(4),
  1219. .hw.init = &(struct clk_init_data){
  1220. .name = "pmem_clk",
  1221. .ops = &clk_branch_ops,
  1222. },
  1223. },
  1224. };
  1225. static struct clk_rcg prng_src = {
  1226. .ns_reg = 0x2e80,
  1227. .p = {
  1228. .pre_div_shift = 3,
  1229. .pre_div_width = 4,
  1230. },
  1231. .s = {
  1232. .src_sel_shift = 0,
  1233. .parent_map = gcc_pxo_pll8_map,
  1234. },
  1235. .clkr = {
  1236. .enable_reg = 0x2e80,
  1237. .enable_mask = BIT(11),
  1238. .hw.init = &(struct clk_init_data){
  1239. .name = "prng_src",
  1240. .parent_data = gcc_pxo_pll8,
  1241. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1242. .ops = &clk_rcg_ops,
  1243. },
  1244. },
  1245. };
  1246. static struct clk_branch prng_clk = {
  1247. .halt_reg = 0x2fd8,
  1248. .halt_check = BRANCH_HALT_VOTED,
  1249. .halt_bit = 10,
  1250. .clkr = {
  1251. .enable_reg = 0x3080,
  1252. .enable_mask = BIT(10),
  1253. .hw.init = &(struct clk_init_data){
  1254. .name = "prng_clk",
  1255. .parent_hws = (const struct clk_hw*[]){
  1256. &prng_src.clkr.hw,
  1257. },
  1258. .num_parents = 1,
  1259. .ops = &clk_branch_ops,
  1260. },
  1261. },
  1262. };
  1263. static const struct freq_tbl clk_tbl_sdc[] = {
  1264. { 200000, P_PXO, 2, 2, 125 },
  1265. { 400000, P_PLL8, 4, 1, 240 },
  1266. { 16000000, P_PLL8, 4, 1, 6 },
  1267. { 17070000, P_PLL8, 1, 2, 45 },
  1268. { 20210000, P_PLL8, 1, 1, 19 },
  1269. { 24000000, P_PLL8, 4, 1, 4 },
  1270. { 48000000, P_PLL8, 4, 1, 2 },
  1271. { 51200000, P_PLL8, 1, 2, 15 },
  1272. { 64000000, P_PLL8, 3, 1, 2 },
  1273. { 96000000, P_PLL8, 4, 0, 0 },
  1274. { 192000000, P_PLL8, 2, 0, 0 },
  1275. { }
  1276. };
  1277. static struct clk_rcg sdc1_src = {
  1278. .ns_reg = 0x282c,
  1279. .md_reg = 0x2828,
  1280. .mn = {
  1281. .mnctr_en_bit = 8,
  1282. .mnctr_reset_bit = 7,
  1283. .mnctr_mode_shift = 5,
  1284. .n_val_shift = 16,
  1285. .m_val_shift = 16,
  1286. .width = 8,
  1287. },
  1288. .p = {
  1289. .pre_div_shift = 3,
  1290. .pre_div_width = 2,
  1291. },
  1292. .s = {
  1293. .src_sel_shift = 0,
  1294. .parent_map = gcc_pxo_pll8_map,
  1295. },
  1296. .freq_tbl = clk_tbl_sdc,
  1297. .clkr = {
  1298. .enable_reg = 0x282c,
  1299. .enable_mask = BIT(11),
  1300. .hw.init = &(struct clk_init_data){
  1301. .name = "sdc1_src",
  1302. .parent_data = gcc_pxo_pll8,
  1303. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1304. .ops = &clk_rcg_floor_ops,
  1305. },
  1306. }
  1307. };
  1308. static struct clk_branch sdc1_clk = {
  1309. .halt_reg = 0x2fc8,
  1310. .halt_bit = 6,
  1311. .clkr = {
  1312. .enable_reg = 0x282c,
  1313. .enable_mask = BIT(9),
  1314. .hw.init = &(struct clk_init_data){
  1315. .name = "sdc1_clk",
  1316. .parent_hws = (const struct clk_hw*[]){
  1317. &sdc1_src.clkr.hw,
  1318. },
  1319. .num_parents = 1,
  1320. .ops = &clk_branch_ops,
  1321. .flags = CLK_SET_RATE_PARENT,
  1322. },
  1323. },
  1324. };
  1325. static struct clk_rcg sdc3_src = {
  1326. .ns_reg = 0x286c,
  1327. .md_reg = 0x2868,
  1328. .mn = {
  1329. .mnctr_en_bit = 8,
  1330. .mnctr_reset_bit = 7,
  1331. .mnctr_mode_shift = 5,
  1332. .n_val_shift = 16,
  1333. .m_val_shift = 16,
  1334. .width = 8,
  1335. },
  1336. .p = {
  1337. .pre_div_shift = 3,
  1338. .pre_div_width = 2,
  1339. },
  1340. .s = {
  1341. .src_sel_shift = 0,
  1342. .parent_map = gcc_pxo_pll8_map,
  1343. },
  1344. .freq_tbl = clk_tbl_sdc,
  1345. .clkr = {
  1346. .enable_reg = 0x286c,
  1347. .enable_mask = BIT(11),
  1348. .hw.init = &(struct clk_init_data){
  1349. .name = "sdc3_src",
  1350. .parent_data = gcc_pxo_pll8,
  1351. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1352. .ops = &clk_rcg_ops,
  1353. },
  1354. }
  1355. };
  1356. static struct clk_branch sdc3_clk = {
  1357. .halt_reg = 0x2fc8,
  1358. .halt_bit = 4,
  1359. .clkr = {
  1360. .enable_reg = 0x286c,
  1361. .enable_mask = BIT(9),
  1362. .hw.init = &(struct clk_init_data){
  1363. .name = "sdc3_clk",
  1364. .parent_hws = (const struct clk_hw*[]){
  1365. &sdc3_src.clkr.hw,
  1366. },
  1367. .num_parents = 1,
  1368. .ops = &clk_branch_ops,
  1369. .flags = CLK_SET_RATE_PARENT,
  1370. },
  1371. },
  1372. };
  1373. static struct clk_branch sdc1_h_clk = {
  1374. .hwcg_reg = 0x2820,
  1375. .hwcg_bit = 6,
  1376. .halt_reg = 0x2fc8,
  1377. .halt_bit = 11,
  1378. .clkr = {
  1379. .enable_reg = 0x2820,
  1380. .enable_mask = BIT(4),
  1381. .hw.init = &(struct clk_init_data){
  1382. .name = "sdc1_h_clk",
  1383. .ops = &clk_branch_ops,
  1384. },
  1385. },
  1386. };
  1387. static struct clk_branch sdc3_h_clk = {
  1388. .hwcg_reg = 0x2860,
  1389. .hwcg_bit = 6,
  1390. .halt_reg = 0x2fc8,
  1391. .halt_bit = 9,
  1392. .clkr = {
  1393. .enable_reg = 0x2860,
  1394. .enable_mask = BIT(4),
  1395. .hw.init = &(struct clk_init_data){
  1396. .name = "sdc3_h_clk",
  1397. .ops = &clk_branch_ops,
  1398. },
  1399. },
  1400. };
  1401. static const struct freq_tbl clk_tbl_tsif_ref[] = {
  1402. { 105000, P_PXO, 1, 1, 256 },
  1403. { }
  1404. };
  1405. static struct clk_rcg tsif_ref_src = {
  1406. .ns_reg = 0x2710,
  1407. .md_reg = 0x270c,
  1408. .mn = {
  1409. .mnctr_en_bit = 8,
  1410. .mnctr_reset_bit = 7,
  1411. .mnctr_mode_shift = 5,
  1412. .n_val_shift = 16,
  1413. .m_val_shift = 16,
  1414. .width = 16,
  1415. },
  1416. .p = {
  1417. .pre_div_shift = 3,
  1418. .pre_div_width = 2,
  1419. },
  1420. .s = {
  1421. .src_sel_shift = 0,
  1422. .parent_map = gcc_pxo_pll8_map,
  1423. },
  1424. .freq_tbl = clk_tbl_tsif_ref,
  1425. .clkr = {
  1426. .enable_reg = 0x2710,
  1427. .enable_mask = BIT(11),
  1428. .hw.init = &(struct clk_init_data){
  1429. .name = "tsif_ref_src",
  1430. .parent_data = gcc_pxo_pll8,
  1431. .num_parents = ARRAY_SIZE(gcc_pxo_pll8),
  1432. .ops = &clk_rcg_ops,
  1433. },
  1434. }
  1435. };
  1436. static struct clk_branch tsif_ref_clk = {
  1437. .halt_reg = 0x2fd4,
  1438. .halt_bit = 5,
  1439. .clkr = {
  1440. .enable_reg = 0x2710,
  1441. .enable_mask = BIT(9),
  1442. .hw.init = &(struct clk_init_data){
  1443. .name = "tsif_ref_clk",
  1444. .parent_hws = (const struct clk_hw*[]){
  1445. &tsif_ref_src.clkr.hw,
  1446. },
  1447. .num_parents = 1,
  1448. .ops = &clk_branch_ops,
  1449. .flags = CLK_SET_RATE_PARENT,
  1450. },
  1451. },
  1452. };
  1453. static struct clk_branch tsif_h_clk = {
  1454. .hwcg_reg = 0x2700,
  1455. .hwcg_bit = 6,
  1456. .halt_reg = 0x2fd4,
  1457. .halt_bit = 7,
  1458. .clkr = {
  1459. .enable_reg = 0x2700,
  1460. .enable_mask = BIT(4),
  1461. .hw.init = &(struct clk_init_data){
  1462. .name = "tsif_h_clk",
  1463. .ops = &clk_branch_ops,
  1464. },
  1465. },
  1466. };
  1467. static struct clk_branch dma_bam_h_clk = {
  1468. .hwcg_reg = 0x25c0,
  1469. .hwcg_bit = 6,
  1470. .halt_reg = 0x2fc8,
  1471. .halt_bit = 12,
  1472. .clkr = {
  1473. .enable_reg = 0x25c0,
  1474. .enable_mask = BIT(4),
  1475. .hw.init = &(struct clk_init_data){
  1476. .name = "dma_bam_h_clk",
  1477. .ops = &clk_branch_ops,
  1478. },
  1479. },
  1480. };
  1481. static struct clk_branch adm0_clk = {
  1482. .halt_reg = 0x2fdc,
  1483. .halt_check = BRANCH_HALT_VOTED,
  1484. .halt_bit = 12,
  1485. .clkr = {
  1486. .enable_reg = 0x3080,
  1487. .enable_mask = BIT(2),
  1488. .hw.init = &(struct clk_init_data){
  1489. .name = "adm0_clk",
  1490. .ops = &clk_branch_ops,
  1491. },
  1492. },
  1493. };
  1494. static struct clk_branch adm0_pbus_clk = {
  1495. .hwcg_reg = 0x2208,
  1496. .hwcg_bit = 6,
  1497. .halt_reg = 0x2fdc,
  1498. .halt_check = BRANCH_HALT_VOTED,
  1499. .halt_bit = 11,
  1500. .clkr = {
  1501. .enable_reg = 0x3080,
  1502. .enable_mask = BIT(3),
  1503. .hw.init = &(struct clk_init_data){
  1504. .name = "adm0_pbus_clk",
  1505. .ops = &clk_branch_ops,
  1506. },
  1507. },
  1508. };
  1509. static struct clk_branch pmic_arb0_h_clk = {
  1510. .halt_reg = 0x2fd8,
  1511. .halt_check = BRANCH_HALT_VOTED,
  1512. .halt_bit = 22,
  1513. .clkr = {
  1514. .enable_reg = 0x3080,
  1515. .enable_mask = BIT(8),
  1516. .hw.init = &(struct clk_init_data){
  1517. .name = "pmic_arb0_h_clk",
  1518. .ops = &clk_branch_ops,
  1519. },
  1520. },
  1521. };
  1522. static struct clk_branch pmic_arb1_h_clk = {
  1523. .halt_reg = 0x2fd8,
  1524. .halt_check = BRANCH_HALT_VOTED,
  1525. .halt_bit = 21,
  1526. .clkr = {
  1527. .enable_reg = 0x3080,
  1528. .enable_mask = BIT(9),
  1529. .hw.init = &(struct clk_init_data){
  1530. .name = "pmic_arb1_h_clk",
  1531. .ops = &clk_branch_ops,
  1532. },
  1533. },
  1534. };
  1535. static struct clk_branch pmic_ssbi2_clk = {
  1536. .halt_reg = 0x2fd8,
  1537. .halt_check = BRANCH_HALT_VOTED,
  1538. .halt_bit = 23,
  1539. .clkr = {
  1540. .enable_reg = 0x3080,
  1541. .enable_mask = BIT(7),
  1542. .hw.init = &(struct clk_init_data){
  1543. .name = "pmic_ssbi2_clk",
  1544. .ops = &clk_branch_ops,
  1545. },
  1546. },
  1547. };
  1548. static struct clk_branch rpm_msg_ram_h_clk = {
  1549. .hwcg_reg = 0x27e0,
  1550. .hwcg_bit = 6,
  1551. .halt_reg = 0x2fd8,
  1552. .halt_check = BRANCH_HALT_VOTED,
  1553. .halt_bit = 12,
  1554. .clkr = {
  1555. .enable_reg = 0x3080,
  1556. .enable_mask = BIT(6),
  1557. .hw.init = &(struct clk_init_data){
  1558. .name = "rpm_msg_ram_h_clk",
  1559. .ops = &clk_branch_ops,
  1560. },
  1561. },
  1562. };
  1563. static const struct freq_tbl clk_tbl_pcie_ref[] = {
  1564. { 100000000, P_PLL3, 12, 0, 0 },
  1565. { }
  1566. };
  1567. static struct clk_rcg pcie_ref_src = {
  1568. .ns_reg = 0x3860,
  1569. .p = {
  1570. .pre_div_shift = 3,
  1571. .pre_div_width = 4,
  1572. },
  1573. .s = {
  1574. .src_sel_shift = 0,
  1575. .parent_map = gcc_pxo_pll3_map,
  1576. },
  1577. .freq_tbl = clk_tbl_pcie_ref,
  1578. .clkr = {
  1579. .enable_reg = 0x3860,
  1580. .enable_mask = BIT(11),
  1581. .hw.init = &(struct clk_init_data){
  1582. .name = "pcie_ref_src",
  1583. .parent_data = gcc_pxo_pll3,
  1584. .num_parents = ARRAY_SIZE(gcc_pxo_pll3),
  1585. .ops = &clk_rcg_ops,
  1586. .flags = CLK_SET_RATE_GATE,
  1587. },
  1588. },
  1589. };
  1590. static struct clk_branch pcie_ref_src_clk = {
  1591. .halt_reg = 0x2fdc,
  1592. .halt_bit = 30,
  1593. .clkr = {
  1594. .enable_reg = 0x3860,
  1595. .enable_mask = BIT(9),
  1596. .hw.init = &(struct clk_init_data){
  1597. .name = "pcie_ref_src_clk",
  1598. .parent_hws = (const struct clk_hw*[]){
  1599. &pcie_ref_src.clkr.hw,
  1600. },
  1601. .num_parents = 1,
  1602. .ops = &clk_branch_ops,
  1603. .flags = CLK_SET_RATE_PARENT,
  1604. },
  1605. },
  1606. };
  1607. static struct clk_branch pcie_a_clk = {
  1608. .halt_reg = 0x2fc0,
  1609. .halt_bit = 13,
  1610. .clkr = {
  1611. .enable_reg = 0x22c0,
  1612. .enable_mask = BIT(4),
  1613. .hw.init = &(struct clk_init_data){
  1614. .name = "pcie_a_clk",
  1615. .ops = &clk_branch_ops,
  1616. },
  1617. },
  1618. };
  1619. static struct clk_branch pcie_aux_clk = {
  1620. .halt_reg = 0x2fdc,
  1621. .halt_bit = 31,
  1622. .clkr = {
  1623. .enable_reg = 0x22c8,
  1624. .enable_mask = BIT(4),
  1625. .hw.init = &(struct clk_init_data){
  1626. .name = "pcie_aux_clk",
  1627. .ops = &clk_branch_ops,
  1628. },
  1629. },
  1630. };
  1631. static struct clk_branch pcie_h_clk = {
  1632. .halt_reg = 0x2fd4,
  1633. .halt_bit = 8,
  1634. .clkr = {
  1635. .enable_reg = 0x22cc,
  1636. .enable_mask = BIT(4),
  1637. .hw.init = &(struct clk_init_data){
  1638. .name = "pcie_h_clk",
  1639. .ops = &clk_branch_ops,
  1640. },
  1641. },
  1642. };
  1643. static struct clk_branch pcie_phy_clk = {
  1644. .halt_reg = 0x2fdc,
  1645. .halt_bit = 29,
  1646. .clkr = {
  1647. .enable_reg = 0x22d0,
  1648. .enable_mask = BIT(4),
  1649. .hw.init = &(struct clk_init_data){
  1650. .name = "pcie_phy_clk",
  1651. .ops = &clk_branch_ops,
  1652. },
  1653. },
  1654. };
  1655. static struct clk_rcg pcie1_ref_src = {
  1656. .ns_reg = 0x3aa0,
  1657. .p = {
  1658. .pre_div_shift = 3,
  1659. .pre_div_width = 4,
  1660. },
  1661. .s = {
  1662. .src_sel_shift = 0,
  1663. .parent_map = gcc_pxo_pll3_map,
  1664. },
  1665. .freq_tbl = clk_tbl_pcie_ref,
  1666. .clkr = {
  1667. .enable_reg = 0x3aa0,
  1668. .enable_mask = BIT(11),
  1669. .hw.init = &(struct clk_init_data){
  1670. .name = "pcie1_ref_src",
  1671. .parent_data = gcc_pxo_pll3,
  1672. .num_parents = ARRAY_SIZE(gcc_pxo_pll3),
  1673. .ops = &clk_rcg_ops,
  1674. .flags = CLK_SET_RATE_GATE,
  1675. },
  1676. },
  1677. };
  1678. static struct clk_branch pcie1_ref_src_clk = {
  1679. .halt_reg = 0x2fdc,
  1680. .halt_bit = 27,
  1681. .clkr = {
  1682. .enable_reg = 0x3aa0,
  1683. .enable_mask = BIT(9),
  1684. .hw.init = &(struct clk_init_data){
  1685. .name = "pcie1_ref_src_clk",
  1686. .parent_hws = (const struct clk_hw*[]){
  1687. &pcie1_ref_src.clkr.hw,
  1688. },
  1689. .num_parents = 1,
  1690. .ops = &clk_branch_ops,
  1691. .flags = CLK_SET_RATE_PARENT,
  1692. },
  1693. },
  1694. };
  1695. static struct clk_branch pcie1_a_clk = {
  1696. .halt_reg = 0x2fc0,
  1697. .halt_bit = 10,
  1698. .clkr = {
  1699. .enable_reg = 0x3a80,
  1700. .enable_mask = BIT(4),
  1701. .hw.init = &(struct clk_init_data){
  1702. .name = "pcie1_a_clk",
  1703. .ops = &clk_branch_ops,
  1704. },
  1705. },
  1706. };
  1707. static struct clk_branch pcie1_aux_clk = {
  1708. .halt_reg = 0x2fdc,
  1709. .halt_bit = 28,
  1710. .clkr = {
  1711. .enable_reg = 0x3a88,
  1712. .enable_mask = BIT(4),
  1713. .hw.init = &(struct clk_init_data){
  1714. .name = "pcie1_aux_clk",
  1715. .ops = &clk_branch_ops,
  1716. },
  1717. },
  1718. };
  1719. static struct clk_branch pcie1_h_clk = {
  1720. .halt_reg = 0x2fd4,
  1721. .halt_bit = 9,
  1722. .clkr = {
  1723. .enable_reg = 0x3a8c,
  1724. .enable_mask = BIT(4),
  1725. .hw.init = &(struct clk_init_data){
  1726. .name = "pcie1_h_clk",
  1727. .ops = &clk_branch_ops,
  1728. },
  1729. },
  1730. };
  1731. static struct clk_branch pcie1_phy_clk = {
  1732. .halt_reg = 0x2fdc,
  1733. .halt_bit = 26,
  1734. .clkr = {
  1735. .enable_reg = 0x3a90,
  1736. .enable_mask = BIT(4),
  1737. .hw.init = &(struct clk_init_data){
  1738. .name = "pcie1_phy_clk",
  1739. .ops = &clk_branch_ops,
  1740. },
  1741. },
  1742. };
  1743. static struct clk_rcg pcie2_ref_src = {
  1744. .ns_reg = 0x3ae0,
  1745. .p = {
  1746. .pre_div_shift = 3,
  1747. .pre_div_width = 4,
  1748. },
  1749. .s = {
  1750. .src_sel_shift = 0,
  1751. .parent_map = gcc_pxo_pll3_map,
  1752. },
  1753. .freq_tbl = clk_tbl_pcie_ref,
  1754. .clkr = {
  1755. .enable_reg = 0x3ae0,
  1756. .enable_mask = BIT(11),
  1757. .hw.init = &(struct clk_init_data){
  1758. .name = "pcie2_ref_src",
  1759. .parent_data = gcc_pxo_pll3,
  1760. .num_parents = ARRAY_SIZE(gcc_pxo_pll3),
  1761. .ops = &clk_rcg_ops,
  1762. .flags = CLK_SET_RATE_GATE,
  1763. },
  1764. },
  1765. };
  1766. static struct clk_branch pcie2_ref_src_clk = {
  1767. .halt_reg = 0x2fdc,
  1768. .halt_bit = 24,
  1769. .clkr = {
  1770. .enable_reg = 0x3ae0,
  1771. .enable_mask = BIT(9),
  1772. .hw.init = &(struct clk_init_data){
  1773. .name = "pcie2_ref_src_clk",
  1774. .parent_hws = (const struct clk_hw*[]){
  1775. &pcie2_ref_src.clkr.hw,
  1776. },
  1777. .num_parents = 1,
  1778. .ops = &clk_branch_ops,
  1779. .flags = CLK_SET_RATE_PARENT,
  1780. },
  1781. },
  1782. };
  1783. static struct clk_branch pcie2_a_clk = {
  1784. .halt_reg = 0x2fc0,
  1785. .halt_bit = 9,
  1786. .clkr = {
  1787. .enable_reg = 0x3ac0,
  1788. .enable_mask = BIT(4),
  1789. .hw.init = &(struct clk_init_data){
  1790. .name = "pcie2_a_clk",
  1791. .ops = &clk_branch_ops,
  1792. },
  1793. },
  1794. };
  1795. static struct clk_branch pcie2_aux_clk = {
  1796. .halt_reg = 0x2fdc,
  1797. .halt_bit = 25,
  1798. .clkr = {
  1799. .enable_reg = 0x3ac8,
  1800. .enable_mask = BIT(4),
  1801. .hw.init = &(struct clk_init_data){
  1802. .name = "pcie2_aux_clk",
  1803. .ops = &clk_branch_ops,
  1804. },
  1805. },
  1806. };
  1807. static struct clk_branch pcie2_h_clk = {
  1808. .halt_reg = 0x2fd4,
  1809. .halt_bit = 10,
  1810. .clkr = {
  1811. .enable_reg = 0x3acc,
  1812. .enable_mask = BIT(4),
  1813. .hw.init = &(struct clk_init_data){
  1814. .name = "pcie2_h_clk",
  1815. .ops = &clk_branch_ops,
  1816. },
  1817. },
  1818. };
  1819. static struct clk_branch pcie2_phy_clk = {
  1820. .halt_reg = 0x2fdc,
  1821. .halt_bit = 23,
  1822. .clkr = {
  1823. .enable_reg = 0x3ad0,
  1824. .enable_mask = BIT(4),
  1825. .hw.init = &(struct clk_init_data){
  1826. .name = "pcie2_phy_clk",
  1827. .ops = &clk_branch_ops,
  1828. },
  1829. },
  1830. };
  1831. static const struct freq_tbl clk_tbl_sata_ref[] = {
  1832. { 100000000, P_PLL3, 12, 0, 0 },
  1833. { }
  1834. };
  1835. static struct clk_rcg sata_ref_src = {
  1836. .ns_reg = 0x2c08,
  1837. .p = {
  1838. .pre_div_shift = 3,
  1839. .pre_div_width = 4,
  1840. },
  1841. .s = {
  1842. .src_sel_shift = 0,
  1843. .parent_map = gcc_pxo_pll3_sata_map,
  1844. },
  1845. .freq_tbl = clk_tbl_sata_ref,
  1846. .clkr = {
  1847. .enable_reg = 0x2c08,
  1848. .enable_mask = BIT(7),
  1849. .hw.init = &(struct clk_init_data){
  1850. .name = "sata_ref_src",
  1851. .parent_data = gcc_pxo_pll3,
  1852. .num_parents = ARRAY_SIZE(gcc_pxo_pll3),
  1853. .ops = &clk_rcg_ops,
  1854. .flags = CLK_SET_RATE_GATE,
  1855. },
  1856. },
  1857. };
  1858. static struct clk_branch sata_rxoob_clk = {
  1859. .halt_reg = 0x2fdc,
  1860. .halt_bit = 20,
  1861. .clkr = {
  1862. .enable_reg = 0x2c0c,
  1863. .enable_mask = BIT(4),
  1864. .hw.init = &(struct clk_init_data){
  1865. .name = "sata_rxoob_clk",
  1866. .parent_hws = (const struct clk_hw*[]){
  1867. &sata_ref_src.clkr.hw,
  1868. },
  1869. .num_parents = 1,
  1870. .ops = &clk_branch_ops,
  1871. .flags = CLK_SET_RATE_PARENT,
  1872. },
  1873. },
  1874. };
  1875. static struct clk_branch sata_pmalive_clk = {
  1876. .halt_reg = 0x2fdc,
  1877. .halt_bit = 19,
  1878. .clkr = {
  1879. .enable_reg = 0x2c10,
  1880. .enable_mask = BIT(4),
  1881. .hw.init = &(struct clk_init_data){
  1882. .name = "sata_pmalive_clk",
  1883. .parent_hws = (const struct clk_hw*[]){
  1884. &sata_ref_src.clkr.hw,
  1885. },
  1886. .num_parents = 1,
  1887. .ops = &clk_branch_ops,
  1888. .flags = CLK_SET_RATE_PARENT,
  1889. },
  1890. },
  1891. };
  1892. static struct clk_branch sata_phy_ref_clk = {
  1893. .halt_reg = 0x2fdc,
  1894. .halt_bit = 18,
  1895. .clkr = {
  1896. .enable_reg = 0x2c14,
  1897. .enable_mask = BIT(4),
  1898. .hw.init = &(struct clk_init_data){
  1899. .name = "sata_phy_ref_clk",
  1900. .parent_data = gcc_pxo,
  1901. .num_parents = 1,
  1902. .ops = &clk_branch_ops,
  1903. },
  1904. },
  1905. };
  1906. static struct clk_branch sata_a_clk = {
  1907. .halt_reg = 0x2fc0,
  1908. .halt_bit = 12,
  1909. .clkr = {
  1910. .enable_reg = 0x2c20,
  1911. .enable_mask = BIT(4),
  1912. .hw.init = &(struct clk_init_data){
  1913. .name = "sata_a_clk",
  1914. .ops = &clk_branch_ops,
  1915. },
  1916. },
  1917. };
  1918. static struct clk_branch sata_h_clk = {
  1919. .halt_reg = 0x2fdc,
  1920. .halt_bit = 21,
  1921. .clkr = {
  1922. .enable_reg = 0x2c00,
  1923. .enable_mask = BIT(4),
  1924. .hw.init = &(struct clk_init_data){
  1925. .name = "sata_h_clk",
  1926. .ops = &clk_branch_ops,
  1927. },
  1928. },
  1929. };
  1930. static struct clk_branch sfab_sata_s_h_clk = {
  1931. .halt_reg = 0x2fc4,
  1932. .halt_bit = 14,
  1933. .clkr = {
  1934. .enable_reg = 0x2480,
  1935. .enable_mask = BIT(4),
  1936. .hw.init = &(struct clk_init_data){
  1937. .name = "sfab_sata_s_h_clk",
  1938. .ops = &clk_branch_ops,
  1939. },
  1940. },
  1941. };
  1942. static struct clk_branch sata_phy_cfg_clk = {
  1943. .halt_reg = 0x2fcc,
  1944. .halt_bit = 14,
  1945. .clkr = {
  1946. .enable_reg = 0x2c40,
  1947. .enable_mask = BIT(4),
  1948. .hw.init = &(struct clk_init_data){
  1949. .name = "sata_phy_cfg_clk",
  1950. .ops = &clk_branch_ops,
  1951. },
  1952. },
  1953. };
  1954. static const struct freq_tbl clk_tbl_usb30_master[] = {
  1955. { 125000000, P_PLL0, 1, 5, 32 },
  1956. { }
  1957. };
  1958. static struct clk_rcg usb30_master_clk_src = {
  1959. .ns_reg = 0x3b2c,
  1960. .md_reg = 0x3b28,
  1961. .mn = {
  1962. .mnctr_en_bit = 8,
  1963. .mnctr_reset_bit = 7,
  1964. .mnctr_mode_shift = 5,
  1965. .n_val_shift = 16,
  1966. .m_val_shift = 16,
  1967. .width = 8,
  1968. },
  1969. .p = {
  1970. .pre_div_shift = 3,
  1971. .pre_div_width = 2,
  1972. },
  1973. .s = {
  1974. .src_sel_shift = 0,
  1975. .parent_map = gcc_pxo_pll8_pll0_map,
  1976. },
  1977. .freq_tbl = clk_tbl_usb30_master,
  1978. .clkr = {
  1979. .enable_reg = 0x3b2c,
  1980. .enable_mask = BIT(11),
  1981. .hw.init = &(struct clk_init_data){
  1982. .name = "usb30_master_ref_src",
  1983. .parent_data = gcc_pxo_pll8_pll0,
  1984. .num_parents = ARRAY_SIZE(gcc_pxo_pll8_pll0),
  1985. .ops = &clk_rcg_ops,
  1986. .flags = CLK_SET_RATE_GATE,
  1987. },
  1988. },
  1989. };
  1990. static struct clk_branch usb30_0_branch_clk = {
  1991. .halt_reg = 0x2fc4,
  1992. .halt_bit = 22,
  1993. .clkr = {
  1994. .enable_reg = 0x3b24,
  1995. .enable_mask = BIT(4),
  1996. .hw.init = &(struct clk_init_data){
  1997. .name = "usb30_0_branch_clk",
  1998. .parent_hws = (const struct clk_hw*[]){
  1999. &usb30_master_clk_src.clkr.hw,
  2000. },
  2001. .num_parents = 1,
  2002. .ops = &clk_branch_ops,
  2003. .flags = CLK_SET_RATE_PARENT,
  2004. },
  2005. },
  2006. };
  2007. static struct clk_branch usb30_1_branch_clk = {
  2008. .halt_reg = 0x2fc4,
  2009. .halt_bit = 17,
  2010. .clkr = {
  2011. .enable_reg = 0x3b34,
  2012. .enable_mask = BIT(4),
  2013. .hw.init = &(struct clk_init_data){
  2014. .name = "usb30_1_branch_clk",
  2015. .parent_hws = (const struct clk_hw*[]){
  2016. &usb30_master_clk_src.clkr.hw,
  2017. },
  2018. .num_parents = 1,
  2019. .ops = &clk_branch_ops,
  2020. .flags = CLK_SET_RATE_PARENT,
  2021. },
  2022. },
  2023. };
  2024. static const struct freq_tbl clk_tbl_usb30_utmi[] = {
  2025. { 60000000, P_PLL8, 1, 5, 32 },
  2026. { }
  2027. };
  2028. static struct clk_rcg usb30_utmi_clk = {
  2029. .ns_reg = 0x3b44,
  2030. .md_reg = 0x3b40,
  2031. .mn = {
  2032. .mnctr_en_bit = 8,
  2033. .mnctr_reset_bit = 7,
  2034. .mnctr_mode_shift = 5,
  2035. .n_val_shift = 16,
  2036. .m_val_shift = 16,
  2037. .width = 8,
  2038. },
  2039. .p = {
  2040. .pre_div_shift = 3,
  2041. .pre_div_width = 2,
  2042. },
  2043. .s = {
  2044. .src_sel_shift = 0,
  2045. .parent_map = gcc_pxo_pll8_pll0_map,
  2046. },
  2047. .freq_tbl = clk_tbl_usb30_utmi,
  2048. .clkr = {
  2049. .enable_reg = 0x3b44,
  2050. .enable_mask = BIT(11),
  2051. .hw.init = &(struct clk_init_data){
  2052. .name = "usb30_utmi_clk",
  2053. .parent_data = gcc_pxo_pll8_pll0,
  2054. .num_parents = ARRAY_SIZE(gcc_pxo_pll8_pll0),
  2055. .ops = &clk_rcg_ops,
  2056. .flags = CLK_SET_RATE_GATE,
  2057. },
  2058. },
  2059. };
  2060. static struct clk_branch usb30_0_utmi_clk_ctl = {
  2061. .halt_reg = 0x2fc4,
  2062. .halt_bit = 21,
  2063. .clkr = {
  2064. .enable_reg = 0x3b48,
  2065. .enable_mask = BIT(4),
  2066. .hw.init = &(struct clk_init_data){
  2067. .name = "usb30_0_utmi_clk_ctl",
  2068. .parent_hws = (const struct clk_hw*[]){
  2069. &usb30_utmi_clk.clkr.hw,
  2070. },
  2071. .num_parents = 1,
  2072. .ops = &clk_branch_ops,
  2073. .flags = CLK_SET_RATE_PARENT,
  2074. },
  2075. },
  2076. };
  2077. static struct clk_branch usb30_1_utmi_clk_ctl = {
  2078. .halt_reg = 0x2fc4,
  2079. .halt_bit = 15,
  2080. .clkr = {
  2081. .enable_reg = 0x3b4c,
  2082. .enable_mask = BIT(4),
  2083. .hw.init = &(struct clk_init_data){
  2084. .name = "usb30_1_utmi_clk_ctl",
  2085. .parent_hws = (const struct clk_hw*[]){
  2086. &usb30_utmi_clk.clkr.hw,
  2087. },
  2088. .num_parents = 1,
  2089. .ops = &clk_branch_ops,
  2090. .flags = CLK_SET_RATE_PARENT,
  2091. },
  2092. },
  2093. };
  2094. static const struct freq_tbl clk_tbl_usb[] = {
  2095. { 60000000, P_PLL8, 1, 5, 32 },
  2096. { }
  2097. };
  2098. static struct clk_rcg usb_hs1_xcvr_clk_src = {
  2099. .ns_reg = 0x290C,
  2100. .md_reg = 0x2908,
  2101. .mn = {
  2102. .mnctr_en_bit = 8,
  2103. .mnctr_reset_bit = 7,
  2104. .mnctr_mode_shift = 5,
  2105. .n_val_shift = 16,
  2106. .m_val_shift = 16,
  2107. .width = 8,
  2108. },
  2109. .p = {
  2110. .pre_div_shift = 3,
  2111. .pre_div_width = 2,
  2112. },
  2113. .s = {
  2114. .src_sel_shift = 0,
  2115. .parent_map = gcc_pxo_pll8_pll0_map,
  2116. },
  2117. .freq_tbl = clk_tbl_usb,
  2118. .clkr = {
  2119. .enable_reg = 0x2968,
  2120. .enable_mask = BIT(11),
  2121. .hw.init = &(struct clk_init_data){
  2122. .name = "usb_hs1_xcvr_src",
  2123. .parent_data = gcc_pxo_pll8_pll0,
  2124. .num_parents = ARRAY_SIZE(gcc_pxo_pll8_pll0),
  2125. .ops = &clk_rcg_ops,
  2126. .flags = CLK_SET_RATE_GATE,
  2127. },
  2128. },
  2129. };
  2130. static struct clk_branch usb_hs1_xcvr_clk = {
  2131. .halt_reg = 0x2fcc,
  2132. .halt_bit = 17,
  2133. .clkr = {
  2134. .enable_reg = 0x290c,
  2135. .enable_mask = BIT(9),
  2136. .hw.init = &(struct clk_init_data){
  2137. .name = "usb_hs1_xcvr_clk",
  2138. .parent_hws = (const struct clk_hw*[]){
  2139. &usb_hs1_xcvr_clk_src.clkr.hw,
  2140. },
  2141. .num_parents = 1,
  2142. .ops = &clk_branch_ops,
  2143. .flags = CLK_SET_RATE_PARENT,
  2144. },
  2145. },
  2146. };
  2147. static struct clk_branch usb_hs1_h_clk = {
  2148. .hwcg_reg = 0x2900,
  2149. .hwcg_bit = 6,
  2150. .halt_reg = 0x2fc8,
  2151. .halt_bit = 1,
  2152. .clkr = {
  2153. .enable_reg = 0x2900,
  2154. .enable_mask = BIT(4),
  2155. .hw.init = &(struct clk_init_data){
  2156. .name = "usb_hs1_h_clk",
  2157. .ops = &clk_branch_ops,
  2158. },
  2159. },
  2160. };
  2161. static struct clk_rcg usb_fs1_xcvr_clk_src = {
  2162. .ns_reg = 0x2968,
  2163. .md_reg = 0x2964,
  2164. .mn = {
  2165. .mnctr_en_bit = 8,
  2166. .mnctr_reset_bit = 7,
  2167. .mnctr_mode_shift = 5,
  2168. .n_val_shift = 16,
  2169. .m_val_shift = 16,
  2170. .width = 8,
  2171. },
  2172. .p = {
  2173. .pre_div_shift = 3,
  2174. .pre_div_width = 2,
  2175. },
  2176. .s = {
  2177. .src_sel_shift = 0,
  2178. .parent_map = gcc_pxo_pll8_pll0_map,
  2179. },
  2180. .freq_tbl = clk_tbl_usb,
  2181. .clkr = {
  2182. .enable_reg = 0x2968,
  2183. .enable_mask = BIT(11),
  2184. .hw.init = &(struct clk_init_data){
  2185. .name = "usb_fs1_xcvr_src",
  2186. .parent_data = gcc_pxo_pll8_pll0,
  2187. .num_parents = ARRAY_SIZE(gcc_pxo_pll8_pll0),
  2188. .ops = &clk_rcg_ops,
  2189. .flags = CLK_SET_RATE_GATE,
  2190. },
  2191. },
  2192. };
  2193. static struct clk_branch usb_fs1_xcvr_clk = {
  2194. .halt_reg = 0x2fcc,
  2195. .halt_bit = 17,
  2196. .clkr = {
  2197. .enable_reg = 0x2968,
  2198. .enable_mask = BIT(9),
  2199. .hw.init = &(struct clk_init_data){
  2200. .name = "usb_fs1_xcvr_clk",
  2201. .parent_hws = (const struct clk_hw*[]){
  2202. &usb_fs1_xcvr_clk_src.clkr.hw,
  2203. },
  2204. .num_parents = 1,
  2205. .ops = &clk_branch_ops,
  2206. .flags = CLK_SET_RATE_PARENT,
  2207. },
  2208. },
  2209. };
  2210. static struct clk_branch usb_fs1_sys_clk = {
  2211. .halt_reg = 0x2fcc,
  2212. .halt_bit = 18,
  2213. .clkr = {
  2214. .enable_reg = 0x296c,
  2215. .enable_mask = BIT(4),
  2216. .hw.init = &(struct clk_init_data){
  2217. .name = "usb_fs1_sys_clk",
  2218. .parent_hws = (const struct clk_hw*[]){
  2219. &usb_fs1_xcvr_clk_src.clkr.hw,
  2220. },
  2221. .num_parents = 1,
  2222. .ops = &clk_branch_ops,
  2223. .flags = CLK_SET_RATE_PARENT,
  2224. },
  2225. },
  2226. };
  2227. static struct clk_branch usb_fs1_h_clk = {
  2228. .halt_reg = 0x2fcc,
  2229. .halt_bit = 19,
  2230. .clkr = {
  2231. .enable_reg = 0x2960,
  2232. .enable_mask = BIT(4),
  2233. .hw.init = &(struct clk_init_data){
  2234. .name = "usb_fs1_h_clk",
  2235. .ops = &clk_branch_ops,
  2236. },
  2237. },
  2238. };
  2239. static struct clk_branch ebi2_clk = {
  2240. .hwcg_reg = 0x3b00,
  2241. .hwcg_bit = 6,
  2242. .halt_reg = 0x2fcc,
  2243. .halt_bit = 1,
  2244. .clkr = {
  2245. .enable_reg = 0x3b00,
  2246. .enable_mask = BIT(4),
  2247. .hw.init = &(struct clk_init_data){
  2248. .name = "ebi2_clk",
  2249. .ops = &clk_branch_ops,
  2250. },
  2251. },
  2252. };
  2253. static struct clk_branch ebi2_aon_clk = {
  2254. .halt_reg = 0x2fcc,
  2255. .halt_bit = 0,
  2256. .clkr = {
  2257. .enable_reg = 0x3b00,
  2258. .enable_mask = BIT(8),
  2259. .hw.init = &(struct clk_init_data){
  2260. .name = "ebi2_always_on_clk",
  2261. .ops = &clk_branch_ops,
  2262. },
  2263. },
  2264. };
  2265. static const struct freq_tbl clk_tbl_gmac[] = {
  2266. { 133000000, P_PLL0, 1, 50, 301 },
  2267. { 266000000, P_PLL0, 1, 127, 382 },
  2268. { }
  2269. };
  2270. static struct clk_dyn_rcg gmac_core1_src = {
  2271. .ns_reg[0] = 0x3cac,
  2272. .ns_reg[1] = 0x3cb0,
  2273. .md_reg[0] = 0x3ca4,
  2274. .md_reg[1] = 0x3ca8,
  2275. .bank_reg = 0x3ca0,
  2276. .mn[0] = {
  2277. .mnctr_en_bit = 8,
  2278. .mnctr_reset_bit = 7,
  2279. .mnctr_mode_shift = 5,
  2280. .n_val_shift = 16,
  2281. .m_val_shift = 16,
  2282. .width = 8,
  2283. },
  2284. .mn[1] = {
  2285. .mnctr_en_bit = 8,
  2286. .mnctr_reset_bit = 7,
  2287. .mnctr_mode_shift = 5,
  2288. .n_val_shift = 16,
  2289. .m_val_shift = 16,
  2290. .width = 8,
  2291. },
  2292. .s[0] = {
  2293. .src_sel_shift = 0,
  2294. .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
  2295. },
  2296. .s[1] = {
  2297. .src_sel_shift = 0,
  2298. .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
  2299. },
  2300. .p[0] = {
  2301. .pre_div_shift = 3,
  2302. .pre_div_width = 2,
  2303. },
  2304. .p[1] = {
  2305. .pre_div_shift = 3,
  2306. .pre_div_width = 2,
  2307. },
  2308. .mux_sel_bit = 0,
  2309. .freq_tbl = clk_tbl_gmac,
  2310. .clkr = {
  2311. .enable_reg = 0x3ca0,
  2312. .enable_mask = BIT(1),
  2313. .hw.init = &(struct clk_init_data){
  2314. .name = "gmac_core1_src",
  2315. .parent_data = gcc_pxo_pll8_pll14_pll18_pll0,
  2316. .num_parents = ARRAY_SIZE(gcc_pxo_pll8_pll14_pll18_pll0),
  2317. .ops = &clk_dyn_rcg_ops,
  2318. },
  2319. },
  2320. };
  2321. static struct clk_branch gmac_core1_clk = {
  2322. .halt_reg = 0x3c20,
  2323. .halt_bit = 4,
  2324. .hwcg_reg = 0x3cb4,
  2325. .hwcg_bit = 6,
  2326. .clkr = {
  2327. .enable_reg = 0x3cb4,
  2328. .enable_mask = BIT(4),
  2329. .hw.init = &(struct clk_init_data){
  2330. .name = "gmac_core1_clk",
  2331. .parent_hws = (const struct clk_hw*[]){
  2332. &gmac_core1_src.clkr.hw,
  2333. },
  2334. .num_parents = 1,
  2335. .ops = &clk_branch_ops,
  2336. .flags = CLK_SET_RATE_PARENT,
  2337. },
  2338. },
  2339. };
  2340. static struct clk_dyn_rcg gmac_core2_src = {
  2341. .ns_reg[0] = 0x3ccc,
  2342. .ns_reg[1] = 0x3cd0,
  2343. .md_reg[0] = 0x3cc4,
  2344. .md_reg[1] = 0x3cc8,
  2345. .bank_reg = 0x3ca0,
  2346. .mn[0] = {
  2347. .mnctr_en_bit = 8,
  2348. .mnctr_reset_bit = 7,
  2349. .mnctr_mode_shift = 5,
  2350. .n_val_shift = 16,
  2351. .m_val_shift = 16,
  2352. .width = 8,
  2353. },
  2354. .mn[1] = {
  2355. .mnctr_en_bit = 8,
  2356. .mnctr_reset_bit = 7,
  2357. .mnctr_mode_shift = 5,
  2358. .n_val_shift = 16,
  2359. .m_val_shift = 16,
  2360. .width = 8,
  2361. },
  2362. .s[0] = {
  2363. .src_sel_shift = 0,
  2364. .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
  2365. },
  2366. .s[1] = {
  2367. .src_sel_shift = 0,
  2368. .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
  2369. },
  2370. .p[0] = {
  2371. .pre_div_shift = 3,
  2372. .pre_div_width = 2,
  2373. },
  2374. .p[1] = {
  2375. .pre_div_shift = 3,
  2376. .pre_div_width = 2,
  2377. },
  2378. .mux_sel_bit = 0,
  2379. .freq_tbl = clk_tbl_gmac,
  2380. .clkr = {
  2381. .enable_reg = 0x3cc0,
  2382. .enable_mask = BIT(1),
  2383. .hw.init = &(struct clk_init_data){
  2384. .name = "gmac_core2_src",
  2385. .parent_data = gcc_pxo_pll8_pll14_pll18_pll0,
  2386. .num_parents = ARRAY_SIZE(gcc_pxo_pll8_pll14_pll18_pll0),
  2387. .ops = &clk_dyn_rcg_ops,
  2388. },
  2389. },
  2390. };
  2391. static struct clk_branch gmac_core2_clk = {
  2392. .halt_reg = 0x3c20,
  2393. .halt_bit = 5,
  2394. .hwcg_reg = 0x3cd4,
  2395. .hwcg_bit = 6,
  2396. .clkr = {
  2397. .enable_reg = 0x3cd4,
  2398. .enable_mask = BIT(4),
  2399. .hw.init = &(struct clk_init_data){
  2400. .name = "gmac_core2_clk",
  2401. .parent_hws = (const struct clk_hw*[]){
  2402. &gmac_core2_src.clkr.hw,
  2403. },
  2404. .num_parents = 1,
  2405. .ops = &clk_branch_ops,
  2406. .flags = CLK_SET_RATE_PARENT,
  2407. },
  2408. },
  2409. };
  2410. static struct clk_dyn_rcg gmac_core3_src = {
  2411. .ns_reg[0] = 0x3cec,
  2412. .ns_reg[1] = 0x3cf0,
  2413. .md_reg[0] = 0x3ce4,
  2414. .md_reg[1] = 0x3ce8,
  2415. .bank_reg = 0x3ce0,
  2416. .mn[0] = {
  2417. .mnctr_en_bit = 8,
  2418. .mnctr_reset_bit = 7,
  2419. .mnctr_mode_shift = 5,
  2420. .n_val_shift = 16,
  2421. .m_val_shift = 16,
  2422. .width = 8,
  2423. },
  2424. .mn[1] = {
  2425. .mnctr_en_bit = 8,
  2426. .mnctr_reset_bit = 7,
  2427. .mnctr_mode_shift = 5,
  2428. .n_val_shift = 16,
  2429. .m_val_shift = 16,
  2430. .width = 8,
  2431. },
  2432. .s[0] = {
  2433. .src_sel_shift = 0,
  2434. .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
  2435. },
  2436. .s[1] = {
  2437. .src_sel_shift = 0,
  2438. .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
  2439. },
  2440. .p[0] = {
  2441. .pre_div_shift = 3,
  2442. .pre_div_width = 2,
  2443. },
  2444. .p[1] = {
  2445. .pre_div_shift = 3,
  2446. .pre_div_width = 2,
  2447. },
  2448. .mux_sel_bit = 0,
  2449. .freq_tbl = clk_tbl_gmac,
  2450. .clkr = {
  2451. .enable_reg = 0x3ce0,
  2452. .enable_mask = BIT(1),
  2453. .hw.init = &(struct clk_init_data){
  2454. .name = "gmac_core3_src",
  2455. .parent_data = gcc_pxo_pll8_pll14_pll18_pll0,
  2456. .num_parents = ARRAY_SIZE(gcc_pxo_pll8_pll14_pll18_pll0),
  2457. .ops = &clk_dyn_rcg_ops,
  2458. },
  2459. },
  2460. };
  2461. static struct clk_branch gmac_core3_clk = {
  2462. .halt_reg = 0x3c20,
  2463. .halt_bit = 6,
  2464. .hwcg_reg = 0x3cf4,
  2465. .hwcg_bit = 6,
  2466. .clkr = {
  2467. .enable_reg = 0x3cf4,
  2468. .enable_mask = BIT(4),
  2469. .hw.init = &(struct clk_init_data){
  2470. .name = "gmac_core3_clk",
  2471. .parent_hws = (const struct clk_hw*[]){
  2472. &gmac_core3_src.clkr.hw,
  2473. },
  2474. .num_parents = 1,
  2475. .ops = &clk_branch_ops,
  2476. .flags = CLK_SET_RATE_PARENT,
  2477. },
  2478. },
  2479. };
  2480. static struct clk_dyn_rcg gmac_core4_src = {
  2481. .ns_reg[0] = 0x3d0c,
  2482. .ns_reg[1] = 0x3d10,
  2483. .md_reg[0] = 0x3d04,
  2484. .md_reg[1] = 0x3d08,
  2485. .bank_reg = 0x3d00,
  2486. .mn[0] = {
  2487. .mnctr_en_bit = 8,
  2488. .mnctr_reset_bit = 7,
  2489. .mnctr_mode_shift = 5,
  2490. .n_val_shift = 16,
  2491. .m_val_shift = 16,
  2492. .width = 8,
  2493. },
  2494. .mn[1] = {
  2495. .mnctr_en_bit = 8,
  2496. .mnctr_reset_bit = 7,
  2497. .mnctr_mode_shift = 5,
  2498. .n_val_shift = 16,
  2499. .m_val_shift = 16,
  2500. .width = 8,
  2501. },
  2502. .s[0] = {
  2503. .src_sel_shift = 0,
  2504. .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
  2505. },
  2506. .s[1] = {
  2507. .src_sel_shift = 0,
  2508. .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
  2509. },
  2510. .p[0] = {
  2511. .pre_div_shift = 3,
  2512. .pre_div_width = 2,
  2513. },
  2514. .p[1] = {
  2515. .pre_div_shift = 3,
  2516. .pre_div_width = 2,
  2517. },
  2518. .mux_sel_bit = 0,
  2519. .freq_tbl = clk_tbl_gmac,
  2520. .clkr = {
  2521. .enable_reg = 0x3d00,
  2522. .enable_mask = BIT(1),
  2523. .hw.init = &(struct clk_init_data){
  2524. .name = "gmac_core4_src",
  2525. .parent_data = gcc_pxo_pll8_pll14_pll18_pll0,
  2526. .num_parents = ARRAY_SIZE(gcc_pxo_pll8_pll14_pll18_pll0),
  2527. .ops = &clk_dyn_rcg_ops,
  2528. },
  2529. },
  2530. };
  2531. static struct clk_branch gmac_core4_clk = {
  2532. .halt_reg = 0x3c20,
  2533. .halt_bit = 7,
  2534. .hwcg_reg = 0x3d14,
  2535. .hwcg_bit = 6,
  2536. .clkr = {
  2537. .enable_reg = 0x3d14,
  2538. .enable_mask = BIT(4),
  2539. .hw.init = &(struct clk_init_data){
  2540. .name = "gmac_core4_clk",
  2541. .parent_hws = (const struct clk_hw*[]){
  2542. &gmac_core4_src.clkr.hw,
  2543. },
  2544. .num_parents = 1,
  2545. .ops = &clk_branch_ops,
  2546. .flags = CLK_SET_RATE_PARENT,
  2547. },
  2548. },
  2549. };
  2550. static const struct freq_tbl clk_tbl_nss_tcm[] = {
  2551. { 266000000, P_PLL0, 3, 0, 0 },
  2552. { 400000000, P_PLL0, 2, 0, 0 },
  2553. { }
  2554. };
  2555. static struct clk_dyn_rcg nss_tcm_src = {
  2556. .ns_reg[0] = 0x3dc4,
  2557. .ns_reg[1] = 0x3dc8,
  2558. .bank_reg = 0x3dc0,
  2559. .s[0] = {
  2560. .src_sel_shift = 0,
  2561. .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
  2562. },
  2563. .s[1] = {
  2564. .src_sel_shift = 0,
  2565. .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
  2566. },
  2567. .p[0] = {
  2568. .pre_div_shift = 3,
  2569. .pre_div_width = 4,
  2570. },
  2571. .p[1] = {
  2572. .pre_div_shift = 3,
  2573. .pre_div_width = 4,
  2574. },
  2575. .mux_sel_bit = 0,
  2576. .freq_tbl = clk_tbl_nss_tcm,
  2577. .clkr = {
  2578. .enable_reg = 0x3dc0,
  2579. .enable_mask = BIT(1),
  2580. .hw.init = &(struct clk_init_data){
  2581. .name = "nss_tcm_src",
  2582. .parent_data = gcc_pxo_pll8_pll14_pll18_pll0,
  2583. .num_parents = ARRAY_SIZE(gcc_pxo_pll8_pll14_pll18_pll0),
  2584. .ops = &clk_dyn_rcg_ops,
  2585. },
  2586. },
  2587. };
  2588. static struct clk_branch nss_tcm_clk = {
  2589. .halt_reg = 0x3c20,
  2590. .halt_bit = 14,
  2591. .clkr = {
  2592. .enable_reg = 0x3dd0,
  2593. .enable_mask = BIT(6) | BIT(4),
  2594. .hw.init = &(struct clk_init_data){
  2595. .name = "nss_tcm_clk",
  2596. .parent_hws = (const struct clk_hw*[]){
  2597. &nss_tcm_src.clkr.hw,
  2598. },
  2599. .num_parents = 1,
  2600. .ops = &clk_branch_ops,
  2601. .flags = CLK_SET_RATE_PARENT,
  2602. },
  2603. },
  2604. };
  2605. static const struct freq_tbl clk_tbl_nss_ipq8064[] = {
  2606. { 110000000, P_PLL18, 1, 1, 5 },
  2607. { 275000000, P_PLL18, 2, 0, 0 },
  2608. { 550000000, P_PLL18, 1, 0, 0 },
  2609. { 733000000, P_PLL18, 1, 0, 0 },
  2610. { }
  2611. };
  2612. static const struct freq_tbl clk_tbl_nss_ipq8065[] = {
  2613. { 110000000, P_PLL18, 1, 1, 5 },
  2614. { 275000000, P_PLL18, 2, 0, 0 },
  2615. { 600000000, P_PLL18, 1, 0, 0 },
  2616. { 800000000, P_PLL18, 1, 0, 0 },
  2617. { }
  2618. };
  2619. static struct clk_dyn_rcg ubi32_core1_src_clk = {
  2620. .ns_reg[0] = 0x3d2c,
  2621. .ns_reg[1] = 0x3d30,
  2622. .md_reg[0] = 0x3d24,
  2623. .md_reg[1] = 0x3d28,
  2624. .bank_reg = 0x3d20,
  2625. .mn[0] = {
  2626. .mnctr_en_bit = 8,
  2627. .mnctr_reset_bit = 7,
  2628. .mnctr_mode_shift = 5,
  2629. .n_val_shift = 16,
  2630. .m_val_shift = 16,
  2631. .width = 8,
  2632. },
  2633. .mn[1] = {
  2634. .mnctr_en_bit = 8,
  2635. .mnctr_reset_bit = 7,
  2636. .mnctr_mode_shift = 5,
  2637. .n_val_shift = 16,
  2638. .m_val_shift = 16,
  2639. .width = 8,
  2640. },
  2641. .s[0] = {
  2642. .src_sel_shift = 0,
  2643. .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
  2644. },
  2645. .s[1] = {
  2646. .src_sel_shift = 0,
  2647. .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
  2648. },
  2649. .p[0] = {
  2650. .pre_div_shift = 3,
  2651. .pre_div_width = 2,
  2652. },
  2653. .p[1] = {
  2654. .pre_div_shift = 3,
  2655. .pre_div_width = 2,
  2656. },
  2657. .mux_sel_bit = 0,
  2658. /* nss freq table is selected based on the SoC compatible */
  2659. .clkr = {
  2660. .enable_reg = 0x3d20,
  2661. .enable_mask = BIT(1),
  2662. .hw.init = &(struct clk_init_data){
  2663. .name = "ubi32_core1_src_clk",
  2664. .parent_data = gcc_pxo_pll8_pll14_pll18_pll0,
  2665. .num_parents = ARRAY_SIZE(gcc_pxo_pll8_pll14_pll18_pll0),
  2666. .ops = &clk_dyn_rcg_ops,
  2667. .flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
  2668. },
  2669. },
  2670. };
  2671. static struct clk_dyn_rcg ubi32_core2_src_clk = {
  2672. .ns_reg[0] = 0x3d4c,
  2673. .ns_reg[1] = 0x3d50,
  2674. .md_reg[0] = 0x3d44,
  2675. .md_reg[1] = 0x3d48,
  2676. .bank_reg = 0x3d40,
  2677. .mn[0] = {
  2678. .mnctr_en_bit = 8,
  2679. .mnctr_reset_bit = 7,
  2680. .mnctr_mode_shift = 5,
  2681. .n_val_shift = 16,
  2682. .m_val_shift = 16,
  2683. .width = 8,
  2684. },
  2685. .mn[1] = {
  2686. .mnctr_en_bit = 8,
  2687. .mnctr_reset_bit = 7,
  2688. .mnctr_mode_shift = 5,
  2689. .n_val_shift = 16,
  2690. .m_val_shift = 16,
  2691. .width = 8,
  2692. },
  2693. .s[0] = {
  2694. .src_sel_shift = 0,
  2695. .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
  2696. },
  2697. .s[1] = {
  2698. .src_sel_shift = 0,
  2699. .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
  2700. },
  2701. .p[0] = {
  2702. .pre_div_shift = 3,
  2703. .pre_div_width = 2,
  2704. },
  2705. .p[1] = {
  2706. .pre_div_shift = 3,
  2707. .pre_div_width = 2,
  2708. },
  2709. .mux_sel_bit = 0,
  2710. /* nss freq table is selected based on the SoC compatible */
  2711. .clkr = {
  2712. .enable_reg = 0x3d40,
  2713. .enable_mask = BIT(1),
  2714. .hw.init = &(struct clk_init_data){
  2715. .name = "ubi32_core2_src_clk",
  2716. .parent_data = gcc_pxo_pll8_pll14_pll18_pll0,
  2717. .num_parents = ARRAY_SIZE(gcc_pxo_pll8_pll14_pll18_pll0),
  2718. .ops = &clk_dyn_rcg_ops,
  2719. .flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
  2720. },
  2721. },
  2722. };
  2723. static const struct freq_tbl clk_tbl_ce5_core[] = {
  2724. { 150000000, P_PLL3, 8, 1, 1 },
  2725. { 213200000, P_PLL11, 5, 1, 1 },
  2726. { }
  2727. };
  2728. static struct clk_dyn_rcg ce5_core_src = {
  2729. .ns_reg[0] = 0x36C4,
  2730. .ns_reg[1] = 0x36C8,
  2731. .bank_reg = 0x36C0,
  2732. .s[0] = {
  2733. .src_sel_shift = 0,
  2734. .parent_map = gcc_pxo_pll3_pll0_pll14_pll18_pll11_map,
  2735. },
  2736. .s[1] = {
  2737. .src_sel_shift = 0,
  2738. .parent_map = gcc_pxo_pll3_pll0_pll14_pll18_pll11_map,
  2739. },
  2740. .p[0] = {
  2741. .pre_div_shift = 3,
  2742. .pre_div_width = 4,
  2743. },
  2744. .p[1] = {
  2745. .pre_div_shift = 3,
  2746. .pre_div_width = 4,
  2747. },
  2748. .mux_sel_bit = 0,
  2749. .freq_tbl = clk_tbl_ce5_core,
  2750. .clkr = {
  2751. .enable_reg = 0x36C0,
  2752. .enable_mask = BIT(1),
  2753. .hw.init = &(struct clk_init_data){
  2754. .name = "ce5_core_src",
  2755. .parent_data = gcc_pxo_pll3_pll0_pll14_pll18_pll11,
  2756. .num_parents = ARRAY_SIZE(gcc_pxo_pll3_pll0_pll14_pll18_pll11),
  2757. .ops = &clk_dyn_rcg_ops,
  2758. },
  2759. },
  2760. };
  2761. static struct clk_branch ce5_core_clk = {
  2762. .halt_reg = 0x2FDC,
  2763. .halt_bit = 5,
  2764. .hwcg_reg = 0x36CC,
  2765. .hwcg_bit = 6,
  2766. .clkr = {
  2767. .enable_reg = 0x36CC,
  2768. .enable_mask = BIT(4),
  2769. .hw.init = &(struct clk_init_data){
  2770. .name = "ce5_core_clk",
  2771. .parent_hws = (const struct clk_hw*[]){
  2772. &ce5_core_src.clkr.hw,
  2773. },
  2774. .num_parents = 1,
  2775. .ops = &clk_branch_ops,
  2776. .flags = CLK_SET_RATE_PARENT,
  2777. },
  2778. },
  2779. };
  2780. static const struct freq_tbl clk_tbl_ce5_a_clk[] = {
  2781. { 160000000, P_PLL0, 5, 1, 1 },
  2782. { 213200000, P_PLL11, 5, 1, 1 },
  2783. { }
  2784. };
  2785. static struct clk_dyn_rcg ce5_a_clk_src = {
  2786. .ns_reg[0] = 0x3d84,
  2787. .ns_reg[1] = 0x3d88,
  2788. .bank_reg = 0x3d80,
  2789. .s[0] = {
  2790. .src_sel_shift = 0,
  2791. .parent_map = gcc_pxo_pll8_pll0_pll14_pll18_pll11_map,
  2792. },
  2793. .s[1] = {
  2794. .src_sel_shift = 0,
  2795. .parent_map = gcc_pxo_pll8_pll0_pll14_pll18_pll11_map,
  2796. },
  2797. .p[0] = {
  2798. .pre_div_shift = 3,
  2799. .pre_div_width = 4,
  2800. },
  2801. .p[1] = {
  2802. .pre_div_shift = 3,
  2803. .pre_div_width = 4,
  2804. },
  2805. .mux_sel_bit = 0,
  2806. .freq_tbl = clk_tbl_ce5_a_clk,
  2807. .clkr = {
  2808. .enable_reg = 0x3d80,
  2809. .enable_mask = BIT(1),
  2810. .hw.init = &(struct clk_init_data){
  2811. .name = "ce5_a_clk_src",
  2812. .parent_data = gcc_pxo_pll8_pll0_pll14_pll18_pll11,
  2813. .num_parents = ARRAY_SIZE(gcc_pxo_pll8_pll0_pll14_pll18_pll11),
  2814. .ops = &clk_dyn_rcg_ops,
  2815. },
  2816. },
  2817. };
  2818. static struct clk_branch ce5_a_clk = {
  2819. .halt_reg = 0x3c20,
  2820. .halt_bit = 12,
  2821. .hwcg_reg = 0x3d8c,
  2822. .hwcg_bit = 6,
  2823. .clkr = {
  2824. .enable_reg = 0x3d8c,
  2825. .enable_mask = BIT(4),
  2826. .hw.init = &(struct clk_init_data){
  2827. .name = "ce5_a_clk",
  2828. .parent_hws = (const struct clk_hw*[]){
  2829. &ce5_a_clk_src.clkr.hw,
  2830. },
  2831. .num_parents = 1,
  2832. .ops = &clk_branch_ops,
  2833. .flags = CLK_SET_RATE_PARENT,
  2834. },
  2835. },
  2836. };
  2837. static const struct freq_tbl clk_tbl_ce5_h_clk[] = {
  2838. { 160000000, P_PLL0, 5, 1, 1 },
  2839. { 213200000, P_PLL11, 5, 1, 1 },
  2840. { }
  2841. };
  2842. static struct clk_dyn_rcg ce5_h_clk_src = {
  2843. .ns_reg[0] = 0x3c64,
  2844. .ns_reg[1] = 0x3c68,
  2845. .bank_reg = 0x3c60,
  2846. .s[0] = {
  2847. .src_sel_shift = 0,
  2848. .parent_map = gcc_pxo_pll8_pll0_pll14_pll18_pll11_map,
  2849. },
  2850. .s[1] = {
  2851. .src_sel_shift = 0,
  2852. .parent_map = gcc_pxo_pll8_pll0_pll14_pll18_pll11_map,
  2853. },
  2854. .p[0] = {
  2855. .pre_div_shift = 3,
  2856. .pre_div_width = 4,
  2857. },
  2858. .p[1] = {
  2859. .pre_div_shift = 3,
  2860. .pre_div_width = 4,
  2861. },
  2862. .mux_sel_bit = 0,
  2863. .freq_tbl = clk_tbl_ce5_h_clk,
  2864. .clkr = {
  2865. .enable_reg = 0x3c60,
  2866. .enable_mask = BIT(1),
  2867. .hw.init = &(struct clk_init_data){
  2868. .name = "ce5_h_clk_src",
  2869. .parent_data = gcc_pxo_pll8_pll0_pll14_pll18_pll11,
  2870. .num_parents = ARRAY_SIZE(gcc_pxo_pll8_pll0_pll14_pll18_pll11),
  2871. .ops = &clk_dyn_rcg_ops,
  2872. },
  2873. },
  2874. };
  2875. static struct clk_branch ce5_h_clk = {
  2876. .halt_reg = 0x3c20,
  2877. .halt_bit = 11,
  2878. .hwcg_reg = 0x3c6c,
  2879. .hwcg_bit = 6,
  2880. .clkr = {
  2881. .enable_reg = 0x3c6c,
  2882. .enable_mask = BIT(4),
  2883. .hw.init = &(struct clk_init_data){
  2884. .name = "ce5_h_clk",
  2885. .parent_hws = (const struct clk_hw*[]){
  2886. &ce5_h_clk_src.clkr.hw,
  2887. },
  2888. .num_parents = 1,
  2889. .ops = &clk_branch_ops,
  2890. .flags = CLK_SET_RATE_PARENT,
  2891. },
  2892. },
  2893. };
  2894. static struct clk_regmap *gcc_ipq806x_clks[] = {
  2895. [PLL0] = &pll0.clkr,
  2896. [PLL0_VOTE] = &pll0_vote,
  2897. [PLL3] = &pll3.clkr,
  2898. [PLL4_VOTE] = &pll4_vote,
  2899. [PLL8] = &pll8.clkr,
  2900. [PLL8_VOTE] = &pll8_vote,
  2901. [PLL11] = &pll11.clkr,
  2902. [PLL14] = &pll14.clkr,
  2903. [PLL14_VOTE] = &pll14_vote,
  2904. [PLL18] = &pll18.clkr,
  2905. [GSBI1_UART_SRC] = &gsbi1_uart_src.clkr,
  2906. [GSBI1_UART_CLK] = &gsbi1_uart_clk.clkr,
  2907. [GSBI2_UART_SRC] = &gsbi2_uart_src.clkr,
  2908. [GSBI2_UART_CLK] = &gsbi2_uart_clk.clkr,
  2909. [GSBI4_UART_SRC] = &gsbi4_uart_src.clkr,
  2910. [GSBI4_UART_CLK] = &gsbi4_uart_clk.clkr,
  2911. [GSBI5_UART_SRC] = &gsbi5_uart_src.clkr,
  2912. [GSBI5_UART_CLK] = &gsbi5_uart_clk.clkr,
  2913. [GSBI6_UART_SRC] = &gsbi6_uart_src.clkr,
  2914. [GSBI6_UART_CLK] = &gsbi6_uart_clk.clkr,
  2915. [GSBI7_UART_SRC] = &gsbi7_uart_src.clkr,
  2916. [GSBI7_UART_CLK] = &gsbi7_uart_clk.clkr,
  2917. [GSBI1_QUP_SRC] = &gsbi1_qup_src.clkr,
  2918. [GSBI1_QUP_CLK] = &gsbi1_qup_clk.clkr,
  2919. [GSBI2_QUP_SRC] = &gsbi2_qup_src.clkr,
  2920. [GSBI2_QUP_CLK] = &gsbi2_qup_clk.clkr,
  2921. [GSBI4_QUP_SRC] = &gsbi4_qup_src.clkr,
  2922. [GSBI4_QUP_CLK] = &gsbi4_qup_clk.clkr,
  2923. [GSBI5_QUP_SRC] = &gsbi5_qup_src.clkr,
  2924. [GSBI5_QUP_CLK] = &gsbi5_qup_clk.clkr,
  2925. [GSBI6_QUP_SRC] = &gsbi6_qup_src.clkr,
  2926. [GSBI6_QUP_CLK] = &gsbi6_qup_clk.clkr,
  2927. [GSBI7_QUP_SRC] = &gsbi7_qup_src.clkr,
  2928. [GSBI7_QUP_CLK] = &gsbi7_qup_clk.clkr,
  2929. [GP0_SRC] = &gp0_src.clkr,
  2930. [GP0_CLK] = &gp0_clk.clkr,
  2931. [GP1_SRC] = &gp1_src.clkr,
  2932. [GP1_CLK] = &gp1_clk.clkr,
  2933. [GP2_SRC] = &gp2_src.clkr,
  2934. [GP2_CLK] = &gp2_clk.clkr,
  2935. [PMEM_A_CLK] = &pmem_clk.clkr,
  2936. [PRNG_SRC] = &prng_src.clkr,
  2937. [PRNG_CLK] = &prng_clk.clkr,
  2938. [SDC1_SRC] = &sdc1_src.clkr,
  2939. [SDC1_CLK] = &sdc1_clk.clkr,
  2940. [SDC3_SRC] = &sdc3_src.clkr,
  2941. [SDC3_CLK] = &sdc3_clk.clkr,
  2942. [TSIF_REF_SRC] = &tsif_ref_src.clkr,
  2943. [TSIF_REF_CLK] = &tsif_ref_clk.clkr,
  2944. [DMA_BAM_H_CLK] = &dma_bam_h_clk.clkr,
  2945. [GSBI1_H_CLK] = &gsbi1_h_clk.clkr,
  2946. [GSBI2_H_CLK] = &gsbi2_h_clk.clkr,
  2947. [GSBI4_H_CLK] = &gsbi4_h_clk.clkr,
  2948. [GSBI5_H_CLK] = &gsbi5_h_clk.clkr,
  2949. [GSBI6_H_CLK] = &gsbi6_h_clk.clkr,
  2950. [GSBI7_H_CLK] = &gsbi7_h_clk.clkr,
  2951. [TSIF_H_CLK] = &tsif_h_clk.clkr,
  2952. [SDC1_H_CLK] = &sdc1_h_clk.clkr,
  2953. [SDC3_H_CLK] = &sdc3_h_clk.clkr,
  2954. [ADM0_CLK] = &adm0_clk.clkr,
  2955. [ADM0_PBUS_CLK] = &adm0_pbus_clk.clkr,
  2956. [PCIE_A_CLK] = &pcie_a_clk.clkr,
  2957. [PCIE_AUX_CLK] = &pcie_aux_clk.clkr,
  2958. [PCIE_H_CLK] = &pcie_h_clk.clkr,
  2959. [PCIE_PHY_CLK] = &pcie_phy_clk.clkr,
  2960. [SFAB_SATA_S_H_CLK] = &sfab_sata_s_h_clk.clkr,
  2961. [PMIC_ARB0_H_CLK] = &pmic_arb0_h_clk.clkr,
  2962. [PMIC_ARB1_H_CLK] = &pmic_arb1_h_clk.clkr,
  2963. [PMIC_SSBI2_CLK] = &pmic_ssbi2_clk.clkr,
  2964. [RPM_MSG_RAM_H_CLK] = &rpm_msg_ram_h_clk.clkr,
  2965. [SATA_H_CLK] = &sata_h_clk.clkr,
  2966. [SATA_CLK_SRC] = &sata_ref_src.clkr,
  2967. [SATA_RXOOB_CLK] = &sata_rxoob_clk.clkr,
  2968. [SATA_PMALIVE_CLK] = &sata_pmalive_clk.clkr,
  2969. [SATA_PHY_REF_CLK] = &sata_phy_ref_clk.clkr,
  2970. [SATA_A_CLK] = &sata_a_clk.clkr,
  2971. [SATA_PHY_CFG_CLK] = &sata_phy_cfg_clk.clkr,
  2972. [PCIE_ALT_REF_SRC] = &pcie_ref_src.clkr,
  2973. [PCIE_ALT_REF_CLK] = &pcie_ref_src_clk.clkr,
  2974. [PCIE_1_A_CLK] = &pcie1_a_clk.clkr,
  2975. [PCIE_1_AUX_CLK] = &pcie1_aux_clk.clkr,
  2976. [PCIE_1_H_CLK] = &pcie1_h_clk.clkr,
  2977. [PCIE_1_PHY_CLK] = &pcie1_phy_clk.clkr,
  2978. [PCIE_1_ALT_REF_SRC] = &pcie1_ref_src.clkr,
  2979. [PCIE_1_ALT_REF_CLK] = &pcie1_ref_src_clk.clkr,
  2980. [PCIE_2_A_CLK] = &pcie2_a_clk.clkr,
  2981. [PCIE_2_AUX_CLK] = &pcie2_aux_clk.clkr,
  2982. [PCIE_2_H_CLK] = &pcie2_h_clk.clkr,
  2983. [PCIE_2_PHY_CLK] = &pcie2_phy_clk.clkr,
  2984. [PCIE_2_ALT_REF_SRC] = &pcie2_ref_src.clkr,
  2985. [PCIE_2_ALT_REF_CLK] = &pcie2_ref_src_clk.clkr,
  2986. [USB30_MASTER_SRC] = &usb30_master_clk_src.clkr,
  2987. [USB30_0_MASTER_CLK] = &usb30_0_branch_clk.clkr,
  2988. [USB30_1_MASTER_CLK] = &usb30_1_branch_clk.clkr,
  2989. [USB30_UTMI_SRC] = &usb30_utmi_clk.clkr,
  2990. [USB30_0_UTMI_CLK] = &usb30_0_utmi_clk_ctl.clkr,
  2991. [USB30_1_UTMI_CLK] = &usb30_1_utmi_clk_ctl.clkr,
  2992. [USB_HS1_H_CLK] = &usb_hs1_h_clk.clkr,
  2993. [USB_HS1_XCVR_SRC] = &usb_hs1_xcvr_clk_src.clkr,
  2994. [USB_HS1_XCVR_CLK] = &usb_hs1_xcvr_clk.clkr,
  2995. [USB_FS1_H_CLK] = &usb_fs1_h_clk.clkr,
  2996. [USB_FS1_XCVR_SRC] = &usb_fs1_xcvr_clk_src.clkr,
  2997. [USB_FS1_XCVR_CLK] = &usb_fs1_xcvr_clk.clkr,
  2998. [USB_FS1_SYSTEM_CLK] = &usb_fs1_sys_clk.clkr,
  2999. [EBI2_CLK] = &ebi2_clk.clkr,
  3000. [EBI2_AON_CLK] = &ebi2_aon_clk.clkr,
  3001. [GMAC_CORE1_CLK_SRC] = &gmac_core1_src.clkr,
  3002. [GMAC_CORE1_CLK] = &gmac_core1_clk.clkr,
  3003. [GMAC_CORE2_CLK_SRC] = &gmac_core2_src.clkr,
  3004. [GMAC_CORE2_CLK] = &gmac_core2_clk.clkr,
  3005. [GMAC_CORE3_CLK_SRC] = &gmac_core3_src.clkr,
  3006. [GMAC_CORE3_CLK] = &gmac_core3_clk.clkr,
  3007. [GMAC_CORE4_CLK_SRC] = &gmac_core4_src.clkr,
  3008. [GMAC_CORE4_CLK] = &gmac_core4_clk.clkr,
  3009. [UBI32_CORE1_CLK_SRC] = &ubi32_core1_src_clk.clkr,
  3010. [UBI32_CORE2_CLK_SRC] = &ubi32_core2_src_clk.clkr,
  3011. [NSSTCM_CLK_SRC] = &nss_tcm_src.clkr,
  3012. [NSSTCM_CLK] = &nss_tcm_clk.clkr,
  3013. [PLL9] = &hfpll0.clkr,
  3014. [PLL10] = &hfpll1.clkr,
  3015. [PLL12] = &hfpll_l2.clkr,
  3016. [CE5_A_CLK_SRC] = &ce5_a_clk_src.clkr,
  3017. [CE5_A_CLK] = &ce5_a_clk.clkr,
  3018. [CE5_H_CLK_SRC] = &ce5_h_clk_src.clkr,
  3019. [CE5_H_CLK] = &ce5_h_clk.clkr,
  3020. [CE5_CORE_CLK_SRC] = &ce5_core_src.clkr,
  3021. [CE5_CORE_CLK] = &ce5_core_clk.clkr,
  3022. };
  3023. static const struct qcom_reset_map gcc_ipq806x_resets[] = {
  3024. [QDSS_STM_RESET] = { 0x2060, 6 },
  3025. [AFAB_SMPSS_S_RESET] = { 0x20b8, 2 },
  3026. [AFAB_SMPSS_M1_RESET] = { 0x20b8, 1 },
  3027. [AFAB_SMPSS_M0_RESET] = { 0x20b8, 0 },
  3028. [AFAB_EBI1_CH0_RESET] = { 0x20c0, 7 },
  3029. [AFAB_EBI1_CH1_RESET] = { 0x20c4, 7 },
  3030. [SFAB_ADM0_M0_RESET] = { 0x21e0, 7 },
  3031. [SFAB_ADM0_M1_RESET] = { 0x21e4, 7 },
  3032. [SFAB_ADM0_M2_RESET] = { 0x21e8, 7 },
  3033. [ADM0_C2_RESET] = { 0x220c, 4 },
  3034. [ADM0_C1_RESET] = { 0x220c, 3 },
  3035. [ADM0_C0_RESET] = { 0x220c, 2 },
  3036. [ADM0_PBUS_RESET] = { 0x220c, 1 },
  3037. [ADM0_RESET] = { 0x220c, 0 },
  3038. [QDSS_CLKS_SW_RESET] = { 0x2260, 5 },
  3039. [QDSS_POR_RESET] = { 0x2260, 4 },
  3040. [QDSS_TSCTR_RESET] = { 0x2260, 3 },
  3041. [QDSS_HRESET_RESET] = { 0x2260, 2 },
  3042. [QDSS_AXI_RESET] = { 0x2260, 1 },
  3043. [QDSS_DBG_RESET] = { 0x2260, 0 },
  3044. [SFAB_PCIE_M_RESET] = { 0x22d8, 1 },
  3045. [SFAB_PCIE_S_RESET] = { 0x22d8, 0 },
  3046. [PCIE_EXT_RESET] = { 0x22dc, 6 },
  3047. [PCIE_PHY_RESET] = { 0x22dc, 5 },
  3048. [PCIE_PCI_RESET] = { 0x22dc, 4 },
  3049. [PCIE_POR_RESET] = { 0x22dc, 3 },
  3050. [PCIE_HCLK_RESET] = { 0x22dc, 2 },
  3051. [PCIE_ACLK_RESET] = { 0x22dc, 0 },
  3052. [SFAB_LPASS_RESET] = { 0x23a0, 7 },
  3053. [SFAB_AFAB_M_RESET] = { 0x23e0, 7 },
  3054. [AFAB_SFAB_M0_RESET] = { 0x2420, 7 },
  3055. [AFAB_SFAB_M1_RESET] = { 0x2424, 7 },
  3056. [SFAB_SATA_S_RESET] = { 0x2480, 7 },
  3057. [SFAB_DFAB_M_RESET] = { 0x2500, 7 },
  3058. [DFAB_SFAB_M_RESET] = { 0x2520, 7 },
  3059. [DFAB_SWAY0_RESET] = { 0x2540, 7 },
  3060. [DFAB_SWAY1_RESET] = { 0x2544, 7 },
  3061. [DFAB_ARB0_RESET] = { 0x2560, 7 },
  3062. [DFAB_ARB1_RESET] = { 0x2564, 7 },
  3063. [PPSS_PROC_RESET] = { 0x2594, 1 },
  3064. [PPSS_RESET] = { 0x2594, 0 },
  3065. [DMA_BAM_RESET] = { 0x25c0, 7 },
  3066. [SPS_TIC_H_RESET] = { 0x2600, 7 },
  3067. [SFAB_CFPB_M_RESET] = { 0x2680, 7 },
  3068. [SFAB_CFPB_S_RESET] = { 0x26c0, 7 },
  3069. [TSIF_H_RESET] = { 0x2700, 7 },
  3070. [CE1_H_RESET] = { 0x2720, 7 },
  3071. [CE1_CORE_RESET] = { 0x2724, 7 },
  3072. [CE1_SLEEP_RESET] = { 0x2728, 7 },
  3073. [CE2_H_RESET] = { 0x2740, 7 },
  3074. [CE2_CORE_RESET] = { 0x2744, 7 },
  3075. [SFAB_SFPB_M_RESET] = { 0x2780, 7 },
  3076. [SFAB_SFPB_S_RESET] = { 0x27a0, 7 },
  3077. [RPM_PROC_RESET] = { 0x27c0, 7 },
  3078. [PMIC_SSBI2_RESET] = { 0x280c, 12 },
  3079. [SDC1_RESET] = { 0x2830, 0 },
  3080. [SDC2_RESET] = { 0x2850, 0 },
  3081. [SDC3_RESET] = { 0x2870, 0 },
  3082. [SDC4_RESET] = { 0x2890, 0 },
  3083. [USB_HS1_RESET] = { 0x2910, 0 },
  3084. [USB_HSIC_RESET] = { 0x2934, 0 },
  3085. [USB_FS1_XCVR_RESET] = { 0x2974, 1 },
  3086. [USB_FS1_RESET] = { 0x2974, 0 },
  3087. [GSBI1_RESET] = { 0x29dc, 0 },
  3088. [GSBI2_RESET] = { 0x29fc, 0 },
  3089. [GSBI3_RESET] = { 0x2a1c, 0 },
  3090. [GSBI4_RESET] = { 0x2a3c, 0 },
  3091. [GSBI5_RESET] = { 0x2a5c, 0 },
  3092. [GSBI6_RESET] = { 0x2a7c, 0 },
  3093. [GSBI7_RESET] = { 0x2a9c, 0 },
  3094. [SPDM_RESET] = { 0x2b6c, 0 },
  3095. [SEC_CTRL_RESET] = { 0x2b80, 7 },
  3096. [TLMM_H_RESET] = { 0x2ba0, 7 },
  3097. [SFAB_SATA_M_RESET] = { 0x2c18, 0 },
  3098. [SATA_RESET] = { 0x2c1c, 0 },
  3099. [TSSC_RESET] = { 0x2ca0, 7 },
  3100. [PDM_RESET] = { 0x2cc0, 12 },
  3101. [MPM_H_RESET] = { 0x2da0, 7 },
  3102. [MPM_RESET] = { 0x2da4, 0 },
  3103. [SFAB_SMPSS_S_RESET] = { 0x2e00, 7 },
  3104. [PRNG_RESET] = { 0x2e80, 12 },
  3105. [SFAB_CE3_M_RESET] = { 0x36c8, 1 },
  3106. [SFAB_CE3_S_RESET] = { 0x36c8, 0 },
  3107. [CE3_SLEEP_RESET] = { 0x36d0, 7 },
  3108. [PCIE_1_M_RESET] = { 0x3a98, 1 },
  3109. [PCIE_1_S_RESET] = { 0x3a98, 0 },
  3110. [PCIE_1_EXT_RESET] = { 0x3a9c, 6 },
  3111. [PCIE_1_PHY_RESET] = { 0x3a9c, 5 },
  3112. [PCIE_1_PCI_RESET] = { 0x3a9c, 4 },
  3113. [PCIE_1_POR_RESET] = { 0x3a9c, 3 },
  3114. [PCIE_1_HCLK_RESET] = { 0x3a9c, 2 },
  3115. [PCIE_1_ACLK_RESET] = { 0x3a9c, 0 },
  3116. [PCIE_2_M_RESET] = { 0x3ad8, 1 },
  3117. [PCIE_2_S_RESET] = { 0x3ad8, 0 },
  3118. [PCIE_2_EXT_RESET] = { 0x3adc, 6 },
  3119. [PCIE_2_PHY_RESET] = { 0x3adc, 5 },
  3120. [PCIE_2_PCI_RESET] = { 0x3adc, 4 },
  3121. [PCIE_2_POR_RESET] = { 0x3adc, 3 },
  3122. [PCIE_2_HCLK_RESET] = { 0x3adc, 2 },
  3123. [PCIE_2_ACLK_RESET] = { 0x3adc, 0 },
  3124. [SFAB_USB30_S_RESET] = { 0x3b54, 1 },
  3125. [SFAB_USB30_M_RESET] = { 0x3b54, 0 },
  3126. [USB30_0_PORT2_HS_PHY_RESET] = { 0x3b50, 5 },
  3127. [USB30_0_MASTER_RESET] = { 0x3b50, 4 },
  3128. [USB30_0_SLEEP_RESET] = { 0x3b50, 3 },
  3129. [USB30_0_UTMI_PHY_RESET] = { 0x3b50, 2 },
  3130. [USB30_0_POWERON_RESET] = { 0x3b50, 1 },
  3131. [USB30_0_PHY_RESET] = { 0x3b50, 0 },
  3132. [USB30_1_MASTER_RESET] = { 0x3b58, 4 },
  3133. [USB30_1_SLEEP_RESET] = { 0x3b58, 3 },
  3134. [USB30_1_UTMI_PHY_RESET] = { 0x3b58, 2 },
  3135. [USB30_1_POWERON_RESET] = { 0x3b58, 1 },
  3136. [USB30_1_PHY_RESET] = { 0x3b58, 0 },
  3137. [NSSFB0_RESET] = { 0x3b60, 6 },
  3138. [NSSFB1_RESET] = { 0x3b60, 7 },
  3139. [UBI32_CORE1_CLKRST_CLAMP_RESET] = { 0x3d3c, 3},
  3140. [UBI32_CORE1_CLAMP_RESET] = { 0x3d3c, 2 },
  3141. [UBI32_CORE1_AHB_RESET] = { 0x3d3c, 1 },
  3142. [UBI32_CORE1_AXI_RESET] = { 0x3d3c, 0 },
  3143. [UBI32_CORE2_CLKRST_CLAMP_RESET] = { 0x3d5c, 3 },
  3144. [UBI32_CORE2_CLAMP_RESET] = { 0x3d5c, 2 },
  3145. [UBI32_CORE2_AHB_RESET] = { 0x3d5c, 1 },
  3146. [UBI32_CORE2_AXI_RESET] = { 0x3d5c, 0 },
  3147. [GMAC_CORE1_RESET] = { 0x3cbc, 0 },
  3148. [GMAC_CORE2_RESET] = { 0x3cdc, 0 },
  3149. [GMAC_CORE3_RESET] = { 0x3cfc, 0 },
  3150. [GMAC_CORE4_RESET] = { 0x3d1c, 0 },
  3151. [GMAC_AHB_RESET] = { 0x3e24, 0 },
  3152. [CRYPTO_ENG1_RESET] = { 0x3e00, 0},
  3153. [CRYPTO_ENG2_RESET] = { 0x3e04, 0},
  3154. [CRYPTO_ENG3_RESET] = { 0x3e08, 0},
  3155. [CRYPTO_ENG4_RESET] = { 0x3e0c, 0},
  3156. [CRYPTO_AHB_RESET] = { 0x3e10, 0},
  3157. [NSS_CH0_RST_RX_CLK_N_RESET] = { 0x3b60, 0 },
  3158. [NSS_CH0_RST_TX_CLK_N_RESET] = { 0x3b60, 1 },
  3159. [NSS_CH0_RST_RX_125M_N_RESET] = { 0x3b60, 2 },
  3160. [NSS_CH0_HW_RST_RX_125M_N_RESET] = { 0x3b60, 3 },
  3161. [NSS_CH0_RST_TX_125M_N_RESET] = { 0x3b60, 4 },
  3162. [NSS_CH1_RST_RX_CLK_N_RESET] = { 0x3b60, 5 },
  3163. [NSS_CH1_RST_TX_CLK_N_RESET] = { 0x3b60, 6 },
  3164. [NSS_CH1_RST_RX_125M_N_RESET] = { 0x3b60, 7 },
  3165. [NSS_CH1_HW_RST_RX_125M_N_RESET] = { 0x3b60, 8 },
  3166. [NSS_CH1_RST_TX_125M_N_RESET] = { 0x3b60, 9 },
  3167. [NSS_CH2_RST_RX_CLK_N_RESET] = { 0x3b60, 10 },
  3168. [NSS_CH2_RST_TX_CLK_N_RESET] = { 0x3b60, 11 },
  3169. [NSS_CH2_RST_RX_125M_N_RESET] = { 0x3b60, 12 },
  3170. [NSS_CH2_HW_RST_RX_125M_N_RESET] = { 0x3b60, 13 },
  3171. [NSS_CH2_RST_TX_125M_N_RESET] = { 0x3b60, 14 },
  3172. [NSS_CH3_RST_RX_CLK_N_RESET] = { 0x3b60, 15 },
  3173. [NSS_CH3_RST_TX_CLK_N_RESET] = { 0x3b60, 16 },
  3174. [NSS_CH3_RST_RX_125M_N_RESET] = { 0x3b60, 17 },
  3175. [NSS_CH3_HW_RST_RX_125M_N_RESET] = { 0x3b60, 18 },
  3176. [NSS_CH3_RST_TX_125M_N_RESET] = { 0x3b60, 19 },
  3177. [NSS_RST_RX_250M_125M_N_RESET] = { 0x3b60, 20 },
  3178. [NSS_RST_TX_250M_125M_N_RESET] = { 0x3b60, 21 },
  3179. [NSS_QSGMII_TXPI_RST_N_RESET] = { 0x3b60, 22 },
  3180. [NSS_QSGMII_CDR_RST_N_RESET] = { 0x3b60, 23 },
  3181. [NSS_SGMII2_CDR_RST_N_RESET] = { 0x3b60, 24 },
  3182. [NSS_SGMII3_CDR_RST_N_RESET] = { 0x3b60, 25 },
  3183. [NSS_CAL_PRBS_RST_N_RESET] = { 0x3b60, 26 },
  3184. [NSS_LCKDT_RST_N_RESET] = { 0x3b60, 27 },
  3185. [NSS_SRDS_N_RESET] = { 0x3b60, 28 },
  3186. };
  3187. static const struct regmap_config gcc_ipq806x_regmap_config = {
  3188. .reg_bits = 32,
  3189. .reg_stride = 4,
  3190. .val_bits = 32,
  3191. .max_register = 0x3e40,
  3192. .fast_io = true,
  3193. };
  3194. static const struct qcom_cc_desc gcc_ipq806x_desc = {
  3195. .config = &gcc_ipq806x_regmap_config,
  3196. .clks = gcc_ipq806x_clks,
  3197. .num_clks = ARRAY_SIZE(gcc_ipq806x_clks),
  3198. .resets = gcc_ipq806x_resets,
  3199. .num_resets = ARRAY_SIZE(gcc_ipq806x_resets),
  3200. };
  3201. static const struct of_device_id gcc_ipq806x_match_table[] = {
  3202. { .compatible = "qcom,gcc-ipq8064" },
  3203. { }
  3204. };
  3205. MODULE_DEVICE_TABLE(of, gcc_ipq806x_match_table);
  3206. static int gcc_ipq806x_probe(struct platform_device *pdev)
  3207. {
  3208. struct device *dev = &pdev->dev;
  3209. struct regmap *regmap;
  3210. int ret;
  3211. ret = qcom_cc_register_board_clk(dev, "cxo_board", "cxo", 25000000);
  3212. if (ret)
  3213. return ret;
  3214. ret = qcom_cc_register_board_clk(dev, "pxo_board", "pxo", 25000000);
  3215. if (ret)
  3216. return ret;
  3217. if (of_machine_is_compatible("qcom,ipq8065")) {
  3218. ubi32_core1_src_clk.freq_tbl = clk_tbl_nss_ipq8065;
  3219. ubi32_core2_src_clk.freq_tbl = clk_tbl_nss_ipq8065;
  3220. } else {
  3221. ubi32_core1_src_clk.freq_tbl = clk_tbl_nss_ipq8064;
  3222. ubi32_core2_src_clk.freq_tbl = clk_tbl_nss_ipq8064;
  3223. }
  3224. ret = qcom_cc_probe(pdev, &gcc_ipq806x_desc);
  3225. if (ret)
  3226. return ret;
  3227. regmap = dev_get_regmap(dev, NULL);
  3228. if (!regmap)
  3229. return -ENODEV;
  3230. /* Setup PLL18 static bits */
  3231. regmap_update_bits(regmap, 0x31a4, 0xffffffc0, 0x40000400);
  3232. regmap_write(regmap, 0x31b0, 0x3080);
  3233. /* Set GMAC footswitch sleep/wakeup values */
  3234. regmap_write(regmap, 0x3cb8, 8);
  3235. regmap_write(regmap, 0x3cd8, 8);
  3236. regmap_write(regmap, 0x3cf8, 8);
  3237. regmap_write(regmap, 0x3d18, 8);
  3238. return of_platform_populate(pdev->dev.of_node, NULL, NULL, &pdev->dev);
  3239. }
  3240. static struct platform_driver gcc_ipq806x_driver = {
  3241. .probe = gcc_ipq806x_probe,
  3242. .driver = {
  3243. .name = "gcc-ipq806x",
  3244. .of_match_table = gcc_ipq806x_match_table,
  3245. },
  3246. };
  3247. static int __init gcc_ipq806x_init(void)
  3248. {
  3249. return platform_driver_register(&gcc_ipq806x_driver);
  3250. }
  3251. core_initcall(gcc_ipq806x_init);
  3252. static void __exit gcc_ipq806x_exit(void)
  3253. {
  3254. platform_driver_unregister(&gcc_ipq806x_driver);
  3255. }
  3256. module_exit(gcc_ipq806x_exit);
  3257. MODULE_DESCRIPTION("QCOM GCC IPQ806x Driver");
  3258. MODULE_LICENSE("GPL v2");
  3259. MODULE_ALIAS("platform:gcc-ipq806x");