gcc-apq8084.c 88 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2014, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/kernel.h>
  6. #include <linux/bitops.h>
  7. #include <linux/err.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/module.h>
  10. #include <linux/of.h>
  11. #include <linux/of_device.h>
  12. #include <linux/clk-provider.h>
  13. #include <linux/regmap.h>
  14. #include <linux/reset-controller.h>
  15. #include <dt-bindings/clock/qcom,gcc-apq8084.h>
  16. #include <dt-bindings/reset/qcom,gcc-apq8084.h>
  17. #include "common.h"
  18. #include "clk-regmap.h"
  19. #include "clk-pll.h"
  20. #include "clk-rcg.h"
  21. #include "clk-branch.h"
  22. #include "reset.h"
  23. #include "gdsc.h"
  24. enum {
  25. P_XO,
  26. P_GPLL0,
  27. P_GPLL1,
  28. P_GPLL4,
  29. P_PCIE_0_1_PIPE_CLK,
  30. P_SATA_ASIC0_CLK,
  31. P_SATA_RX_CLK,
  32. P_SLEEP_CLK,
  33. };
  34. static const struct parent_map gcc_xo_gpll0_map[] = {
  35. { P_XO, 0 },
  36. { P_GPLL0, 1 }
  37. };
  38. static const char * const gcc_xo_gpll0[] = {
  39. "xo",
  40. "gpll0_vote",
  41. };
  42. static const struct parent_map gcc_xo_gpll0_gpll4_map[] = {
  43. { P_XO, 0 },
  44. { P_GPLL0, 1 },
  45. { P_GPLL4, 5 }
  46. };
  47. static const char * const gcc_xo_gpll0_gpll4[] = {
  48. "xo",
  49. "gpll0_vote",
  50. "gpll4_vote",
  51. };
  52. static const struct parent_map gcc_xo_sata_asic0_map[] = {
  53. { P_XO, 0 },
  54. { P_SATA_ASIC0_CLK, 2 }
  55. };
  56. static const char * const gcc_xo_sata_asic0[] = {
  57. "xo",
  58. "sata_asic0_clk",
  59. };
  60. static const struct parent_map gcc_xo_sata_rx_map[] = {
  61. { P_XO, 0 },
  62. { P_SATA_RX_CLK, 2}
  63. };
  64. static const char * const gcc_xo_sata_rx[] = {
  65. "xo",
  66. "sata_rx_clk",
  67. };
  68. static const struct parent_map gcc_xo_pcie_map[] = {
  69. { P_XO, 0 },
  70. { P_PCIE_0_1_PIPE_CLK, 2 }
  71. };
  72. static const char * const gcc_xo_pcie[] = {
  73. "xo",
  74. "pcie_pipe",
  75. };
  76. static const struct parent_map gcc_xo_pcie_sleep_map[] = {
  77. { P_XO, 0 },
  78. { P_SLEEP_CLK, 6 }
  79. };
  80. static const char * const gcc_xo_pcie_sleep[] = {
  81. "xo",
  82. "sleep_clk_src",
  83. };
  84. static struct clk_pll gpll0 = {
  85. .l_reg = 0x0004,
  86. .m_reg = 0x0008,
  87. .n_reg = 0x000c,
  88. .config_reg = 0x0014,
  89. .mode_reg = 0x0000,
  90. .status_reg = 0x001c,
  91. .status_bit = 17,
  92. .clkr.hw.init = &(struct clk_init_data){
  93. .name = "gpll0",
  94. .parent_names = (const char *[]){ "xo" },
  95. .num_parents = 1,
  96. .ops = &clk_pll_ops,
  97. },
  98. };
  99. static struct clk_regmap gpll0_vote = {
  100. .enable_reg = 0x1480,
  101. .enable_mask = BIT(0),
  102. .hw.init = &(struct clk_init_data){
  103. .name = "gpll0_vote",
  104. .parent_names = (const char *[]){ "gpll0" },
  105. .num_parents = 1,
  106. .ops = &clk_pll_vote_ops,
  107. },
  108. };
  109. static struct clk_rcg2 config_noc_clk_src = {
  110. .cmd_rcgr = 0x0150,
  111. .hid_width = 5,
  112. .parent_map = gcc_xo_gpll0_map,
  113. .clkr.hw.init = &(struct clk_init_data){
  114. .name = "config_noc_clk_src",
  115. .parent_names = gcc_xo_gpll0,
  116. .num_parents = 2,
  117. .ops = &clk_rcg2_ops,
  118. },
  119. };
  120. static struct clk_rcg2 periph_noc_clk_src = {
  121. .cmd_rcgr = 0x0190,
  122. .hid_width = 5,
  123. .parent_map = gcc_xo_gpll0_map,
  124. .clkr.hw.init = &(struct clk_init_data){
  125. .name = "periph_noc_clk_src",
  126. .parent_names = gcc_xo_gpll0,
  127. .num_parents = 2,
  128. .ops = &clk_rcg2_ops,
  129. },
  130. };
  131. static struct clk_rcg2 system_noc_clk_src = {
  132. .cmd_rcgr = 0x0120,
  133. .hid_width = 5,
  134. .parent_map = gcc_xo_gpll0_map,
  135. .clkr.hw.init = &(struct clk_init_data){
  136. .name = "system_noc_clk_src",
  137. .parent_names = gcc_xo_gpll0,
  138. .num_parents = 2,
  139. .ops = &clk_rcg2_ops,
  140. },
  141. };
  142. static struct clk_pll gpll1 = {
  143. .l_reg = 0x0044,
  144. .m_reg = 0x0048,
  145. .n_reg = 0x004c,
  146. .config_reg = 0x0054,
  147. .mode_reg = 0x0040,
  148. .status_reg = 0x005c,
  149. .status_bit = 17,
  150. .clkr.hw.init = &(struct clk_init_data){
  151. .name = "gpll1",
  152. .parent_names = (const char *[]){ "xo" },
  153. .num_parents = 1,
  154. .ops = &clk_pll_ops,
  155. },
  156. };
  157. static struct clk_regmap gpll1_vote = {
  158. .enable_reg = 0x1480,
  159. .enable_mask = BIT(1),
  160. .hw.init = &(struct clk_init_data){
  161. .name = "gpll1_vote",
  162. .parent_names = (const char *[]){ "gpll1" },
  163. .num_parents = 1,
  164. .ops = &clk_pll_vote_ops,
  165. },
  166. };
  167. static struct clk_pll gpll4 = {
  168. .l_reg = 0x1dc4,
  169. .m_reg = 0x1dc8,
  170. .n_reg = 0x1dcc,
  171. .config_reg = 0x1dd4,
  172. .mode_reg = 0x1dc0,
  173. .status_reg = 0x1ddc,
  174. .status_bit = 17,
  175. .clkr.hw.init = &(struct clk_init_data){
  176. .name = "gpll4",
  177. .parent_names = (const char *[]){ "xo" },
  178. .num_parents = 1,
  179. .ops = &clk_pll_ops,
  180. },
  181. };
  182. static struct clk_regmap gpll4_vote = {
  183. .enable_reg = 0x1480,
  184. .enable_mask = BIT(4),
  185. .hw.init = &(struct clk_init_data){
  186. .name = "gpll4_vote",
  187. .parent_names = (const char *[]){ "gpll4" },
  188. .num_parents = 1,
  189. .ops = &clk_pll_vote_ops,
  190. },
  191. };
  192. static const struct freq_tbl ftbl_gcc_ufs_axi_clk[] = {
  193. F(100000000, P_GPLL0, 6, 0, 0),
  194. F(200000000, P_GPLL0, 3, 0, 0),
  195. F(240000000, P_GPLL0, 2.5, 0, 0),
  196. { }
  197. };
  198. static struct clk_rcg2 ufs_axi_clk_src = {
  199. .cmd_rcgr = 0x1d64,
  200. .mnd_width = 8,
  201. .hid_width = 5,
  202. .parent_map = gcc_xo_gpll0_map,
  203. .freq_tbl = ftbl_gcc_ufs_axi_clk,
  204. .clkr.hw.init = &(struct clk_init_data){
  205. .name = "ufs_axi_clk_src",
  206. .parent_names = gcc_xo_gpll0,
  207. .num_parents = 2,
  208. .ops = &clk_rcg2_ops,
  209. },
  210. };
  211. static const struct freq_tbl ftbl_gcc_usb30_master_clk[] = {
  212. F(125000000, P_GPLL0, 1, 5, 24),
  213. { }
  214. };
  215. static struct clk_rcg2 usb30_master_clk_src = {
  216. .cmd_rcgr = 0x03d4,
  217. .mnd_width = 8,
  218. .hid_width = 5,
  219. .parent_map = gcc_xo_gpll0_map,
  220. .freq_tbl = ftbl_gcc_usb30_master_clk,
  221. .clkr.hw.init = &(struct clk_init_data){
  222. .name = "usb30_master_clk_src",
  223. .parent_names = gcc_xo_gpll0,
  224. .num_parents = 2,
  225. .ops = &clk_rcg2_ops,
  226. },
  227. };
  228. static const struct freq_tbl ftbl_gcc_usb30_sec_master_clk[] = {
  229. F(125000000, P_GPLL0, 1, 5, 24),
  230. { }
  231. };
  232. static struct clk_rcg2 usb30_sec_master_clk_src = {
  233. .cmd_rcgr = 0x1bd4,
  234. .mnd_width = 8,
  235. .hid_width = 5,
  236. .parent_map = gcc_xo_gpll0_map,
  237. .freq_tbl = ftbl_gcc_usb30_sec_master_clk,
  238. .clkr.hw.init = &(struct clk_init_data){
  239. .name = "usb30_sec_master_clk_src",
  240. .parent_names = gcc_xo_gpll0,
  241. .num_parents = 2,
  242. .ops = &clk_rcg2_ops,
  243. },
  244. };
  245. static struct clk_branch gcc_usb30_sec_mock_utmi_clk = {
  246. .halt_reg = 0x1bd0,
  247. .clkr = {
  248. .enable_reg = 0x1bd0,
  249. .enable_mask = BIT(0),
  250. .hw.init = &(struct clk_init_data){
  251. .name = "gcc_usb30_sec_mock_utmi_clk",
  252. .parent_names = (const char *[]){
  253. "usb30_sec_mock_utmi_clk_src",
  254. },
  255. .num_parents = 1,
  256. .flags = CLK_SET_RATE_PARENT,
  257. .ops = &clk_branch2_ops,
  258. },
  259. },
  260. };
  261. static struct clk_branch gcc_usb30_sec_sleep_clk = {
  262. .halt_reg = 0x1bcc,
  263. .clkr = {
  264. .enable_reg = 0x1bcc,
  265. .enable_mask = BIT(0),
  266. .hw.init = &(struct clk_init_data){
  267. .name = "gcc_usb30_sec_sleep_clk",
  268. .parent_names = (const char *[]){
  269. "sleep_clk_src",
  270. },
  271. .num_parents = 1,
  272. .flags = CLK_SET_RATE_PARENT,
  273. .ops = &clk_branch2_ops,
  274. },
  275. },
  276. };
  277. static const struct freq_tbl ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk[] = {
  278. F(19200000, P_XO, 1, 0, 0),
  279. F(50000000, P_GPLL0, 12, 0, 0),
  280. { }
  281. };
  282. static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
  283. .cmd_rcgr = 0x0660,
  284. .hid_width = 5,
  285. .parent_map = gcc_xo_gpll0_map,
  286. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  287. .clkr.hw.init = &(struct clk_init_data){
  288. .name = "blsp1_qup1_i2c_apps_clk_src",
  289. .parent_names = gcc_xo_gpll0,
  290. .num_parents = 2,
  291. .ops = &clk_rcg2_ops,
  292. },
  293. };
  294. static const struct freq_tbl ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk[] = {
  295. F(960000, P_XO, 10, 1, 2),
  296. F(4800000, P_XO, 4, 0, 0),
  297. F(9600000, P_XO, 2, 0, 0),
  298. F(15000000, P_GPLL0, 10, 1, 4),
  299. F(19200000, P_XO, 1, 0, 0),
  300. F(25000000, P_GPLL0, 12, 1, 2),
  301. F(50000000, P_GPLL0, 12, 0, 0),
  302. { }
  303. };
  304. static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
  305. .cmd_rcgr = 0x064c,
  306. .mnd_width = 8,
  307. .hid_width = 5,
  308. .parent_map = gcc_xo_gpll0_map,
  309. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  310. .clkr.hw.init = &(struct clk_init_data){
  311. .name = "blsp1_qup1_spi_apps_clk_src",
  312. .parent_names = gcc_xo_gpll0,
  313. .num_parents = 2,
  314. .ops = &clk_rcg2_ops,
  315. },
  316. };
  317. static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
  318. .cmd_rcgr = 0x06e0,
  319. .hid_width = 5,
  320. .parent_map = gcc_xo_gpll0_map,
  321. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  322. .clkr.hw.init = &(struct clk_init_data){
  323. .name = "blsp1_qup2_i2c_apps_clk_src",
  324. .parent_names = gcc_xo_gpll0,
  325. .num_parents = 2,
  326. .ops = &clk_rcg2_ops,
  327. },
  328. };
  329. static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
  330. .cmd_rcgr = 0x06cc,
  331. .mnd_width = 8,
  332. .hid_width = 5,
  333. .parent_map = gcc_xo_gpll0_map,
  334. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  335. .clkr.hw.init = &(struct clk_init_data){
  336. .name = "blsp1_qup2_spi_apps_clk_src",
  337. .parent_names = gcc_xo_gpll0,
  338. .num_parents = 2,
  339. .ops = &clk_rcg2_ops,
  340. },
  341. };
  342. static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
  343. .cmd_rcgr = 0x0760,
  344. .hid_width = 5,
  345. .parent_map = gcc_xo_gpll0_map,
  346. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  347. .clkr.hw.init = &(struct clk_init_data){
  348. .name = "blsp1_qup3_i2c_apps_clk_src",
  349. .parent_names = gcc_xo_gpll0,
  350. .num_parents = 2,
  351. .ops = &clk_rcg2_ops,
  352. },
  353. };
  354. static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
  355. .cmd_rcgr = 0x074c,
  356. .mnd_width = 8,
  357. .hid_width = 5,
  358. .parent_map = gcc_xo_gpll0_map,
  359. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  360. .clkr.hw.init = &(struct clk_init_data){
  361. .name = "blsp1_qup3_spi_apps_clk_src",
  362. .parent_names = gcc_xo_gpll0,
  363. .num_parents = 2,
  364. .ops = &clk_rcg2_ops,
  365. },
  366. };
  367. static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
  368. .cmd_rcgr = 0x07e0,
  369. .hid_width = 5,
  370. .parent_map = gcc_xo_gpll0_map,
  371. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  372. .clkr.hw.init = &(struct clk_init_data){
  373. .name = "blsp1_qup4_i2c_apps_clk_src",
  374. .parent_names = gcc_xo_gpll0,
  375. .num_parents = 2,
  376. .ops = &clk_rcg2_ops,
  377. },
  378. };
  379. static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
  380. .cmd_rcgr = 0x07cc,
  381. .mnd_width = 8,
  382. .hid_width = 5,
  383. .parent_map = gcc_xo_gpll0_map,
  384. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  385. .clkr.hw.init = &(struct clk_init_data){
  386. .name = "blsp1_qup4_spi_apps_clk_src",
  387. .parent_names = gcc_xo_gpll0,
  388. .num_parents = 2,
  389. .ops = &clk_rcg2_ops,
  390. },
  391. };
  392. static struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = {
  393. .cmd_rcgr = 0x0860,
  394. .hid_width = 5,
  395. .parent_map = gcc_xo_gpll0_map,
  396. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  397. .clkr.hw.init = &(struct clk_init_data){
  398. .name = "blsp1_qup5_i2c_apps_clk_src",
  399. .parent_names = gcc_xo_gpll0,
  400. .num_parents = 2,
  401. .ops = &clk_rcg2_ops,
  402. },
  403. };
  404. static struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = {
  405. .cmd_rcgr = 0x084c,
  406. .mnd_width = 8,
  407. .hid_width = 5,
  408. .parent_map = gcc_xo_gpll0_map,
  409. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  410. .clkr.hw.init = &(struct clk_init_data){
  411. .name = "blsp1_qup5_spi_apps_clk_src",
  412. .parent_names = gcc_xo_gpll0,
  413. .num_parents = 2,
  414. .ops = &clk_rcg2_ops,
  415. },
  416. };
  417. static struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = {
  418. .cmd_rcgr = 0x08e0,
  419. .hid_width = 5,
  420. .parent_map = gcc_xo_gpll0_map,
  421. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  422. .clkr.hw.init = &(struct clk_init_data){
  423. .name = "blsp1_qup6_i2c_apps_clk_src",
  424. .parent_names = gcc_xo_gpll0,
  425. .num_parents = 2,
  426. .ops = &clk_rcg2_ops,
  427. },
  428. };
  429. static struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = {
  430. .cmd_rcgr = 0x08cc,
  431. .mnd_width = 8,
  432. .hid_width = 5,
  433. .parent_map = gcc_xo_gpll0_map,
  434. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  435. .clkr.hw.init = &(struct clk_init_data){
  436. .name = "blsp1_qup6_spi_apps_clk_src",
  437. .parent_names = gcc_xo_gpll0,
  438. .num_parents = 2,
  439. .ops = &clk_rcg2_ops,
  440. },
  441. };
  442. static const struct freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] = {
  443. F(3686400, P_GPLL0, 1, 96, 15625),
  444. F(7372800, P_GPLL0, 1, 192, 15625),
  445. F(14745600, P_GPLL0, 1, 384, 15625),
  446. F(16000000, P_GPLL0, 5, 2, 15),
  447. F(19200000, P_XO, 1, 0, 0),
  448. F(24000000, P_GPLL0, 5, 1, 5),
  449. F(32000000, P_GPLL0, 1, 4, 75),
  450. F(40000000, P_GPLL0, 15, 0, 0),
  451. F(46400000, P_GPLL0, 1, 29, 375),
  452. F(48000000, P_GPLL0, 12.5, 0, 0),
  453. F(51200000, P_GPLL0, 1, 32, 375),
  454. F(56000000, P_GPLL0, 1, 7, 75),
  455. F(58982400, P_GPLL0, 1, 1536, 15625),
  456. F(60000000, P_GPLL0, 10, 0, 0),
  457. F(63160000, P_GPLL0, 9.5, 0, 0),
  458. { }
  459. };
  460. static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
  461. .cmd_rcgr = 0x068c,
  462. .mnd_width = 16,
  463. .hid_width = 5,
  464. .parent_map = gcc_xo_gpll0_map,
  465. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  466. .clkr.hw.init = &(struct clk_init_data){
  467. .name = "blsp1_uart1_apps_clk_src",
  468. .parent_names = gcc_xo_gpll0,
  469. .num_parents = 2,
  470. .ops = &clk_rcg2_ops,
  471. },
  472. };
  473. static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
  474. .cmd_rcgr = 0x070c,
  475. .mnd_width = 16,
  476. .hid_width = 5,
  477. .parent_map = gcc_xo_gpll0_map,
  478. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  479. .clkr.hw.init = &(struct clk_init_data){
  480. .name = "blsp1_uart2_apps_clk_src",
  481. .parent_names = gcc_xo_gpll0,
  482. .num_parents = 2,
  483. .ops = &clk_rcg2_ops,
  484. },
  485. };
  486. static struct clk_rcg2 blsp1_uart3_apps_clk_src = {
  487. .cmd_rcgr = 0x078c,
  488. .mnd_width = 16,
  489. .hid_width = 5,
  490. .parent_map = gcc_xo_gpll0_map,
  491. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  492. .clkr.hw.init = &(struct clk_init_data){
  493. .name = "blsp1_uart3_apps_clk_src",
  494. .parent_names = gcc_xo_gpll0,
  495. .num_parents = 2,
  496. .ops = &clk_rcg2_ops,
  497. },
  498. };
  499. static struct clk_rcg2 blsp1_uart4_apps_clk_src = {
  500. .cmd_rcgr = 0x080c,
  501. .mnd_width = 16,
  502. .hid_width = 5,
  503. .parent_map = gcc_xo_gpll0_map,
  504. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  505. .clkr.hw.init = &(struct clk_init_data){
  506. .name = "blsp1_uart4_apps_clk_src",
  507. .parent_names = gcc_xo_gpll0,
  508. .num_parents = 2,
  509. .ops = &clk_rcg2_ops,
  510. },
  511. };
  512. static struct clk_rcg2 blsp1_uart5_apps_clk_src = {
  513. .cmd_rcgr = 0x088c,
  514. .mnd_width = 16,
  515. .hid_width = 5,
  516. .parent_map = gcc_xo_gpll0_map,
  517. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  518. .clkr.hw.init = &(struct clk_init_data){
  519. .name = "blsp1_uart5_apps_clk_src",
  520. .parent_names = gcc_xo_gpll0,
  521. .num_parents = 2,
  522. .ops = &clk_rcg2_ops,
  523. },
  524. };
  525. static struct clk_rcg2 blsp1_uart6_apps_clk_src = {
  526. .cmd_rcgr = 0x090c,
  527. .mnd_width = 16,
  528. .hid_width = 5,
  529. .parent_map = gcc_xo_gpll0_map,
  530. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  531. .clkr.hw.init = &(struct clk_init_data){
  532. .name = "blsp1_uart6_apps_clk_src",
  533. .parent_names = gcc_xo_gpll0,
  534. .num_parents = 2,
  535. .ops = &clk_rcg2_ops,
  536. },
  537. };
  538. static struct clk_rcg2 blsp2_qup1_i2c_apps_clk_src = {
  539. .cmd_rcgr = 0x09a0,
  540. .hid_width = 5,
  541. .parent_map = gcc_xo_gpll0_map,
  542. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  543. .clkr.hw.init = &(struct clk_init_data){
  544. .name = "blsp2_qup1_i2c_apps_clk_src",
  545. .parent_names = gcc_xo_gpll0,
  546. .num_parents = 2,
  547. .ops = &clk_rcg2_ops,
  548. },
  549. };
  550. static struct clk_rcg2 blsp2_qup1_spi_apps_clk_src = {
  551. .cmd_rcgr = 0x098c,
  552. .mnd_width = 8,
  553. .hid_width = 5,
  554. .parent_map = gcc_xo_gpll0_map,
  555. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  556. .clkr.hw.init = &(struct clk_init_data){
  557. .name = "blsp2_qup1_spi_apps_clk_src",
  558. .parent_names = gcc_xo_gpll0,
  559. .num_parents = 2,
  560. .ops = &clk_rcg2_ops,
  561. },
  562. };
  563. static struct clk_rcg2 blsp2_qup2_i2c_apps_clk_src = {
  564. .cmd_rcgr = 0x0a20,
  565. .hid_width = 5,
  566. .parent_map = gcc_xo_gpll0_map,
  567. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  568. .clkr.hw.init = &(struct clk_init_data){
  569. .name = "blsp2_qup2_i2c_apps_clk_src",
  570. .parent_names = gcc_xo_gpll0,
  571. .num_parents = 2,
  572. .ops = &clk_rcg2_ops,
  573. },
  574. };
  575. static struct clk_rcg2 blsp2_qup2_spi_apps_clk_src = {
  576. .cmd_rcgr = 0x0a0c,
  577. .mnd_width = 8,
  578. .hid_width = 5,
  579. .parent_map = gcc_xo_gpll0_map,
  580. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  581. .clkr.hw.init = &(struct clk_init_data){
  582. .name = "blsp2_qup2_spi_apps_clk_src",
  583. .parent_names = gcc_xo_gpll0,
  584. .num_parents = 2,
  585. .ops = &clk_rcg2_ops,
  586. },
  587. };
  588. static struct clk_rcg2 blsp2_qup3_i2c_apps_clk_src = {
  589. .cmd_rcgr = 0x0aa0,
  590. .hid_width = 5,
  591. .parent_map = gcc_xo_gpll0_map,
  592. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  593. .clkr.hw.init = &(struct clk_init_data){
  594. .name = "blsp2_qup3_i2c_apps_clk_src",
  595. .parent_names = gcc_xo_gpll0,
  596. .num_parents = 2,
  597. .ops = &clk_rcg2_ops,
  598. },
  599. };
  600. static struct clk_rcg2 blsp2_qup3_spi_apps_clk_src = {
  601. .cmd_rcgr = 0x0a8c,
  602. .mnd_width = 8,
  603. .hid_width = 5,
  604. .parent_map = gcc_xo_gpll0_map,
  605. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  606. .clkr.hw.init = &(struct clk_init_data){
  607. .name = "blsp2_qup3_spi_apps_clk_src",
  608. .parent_names = gcc_xo_gpll0,
  609. .num_parents = 2,
  610. .ops = &clk_rcg2_ops,
  611. },
  612. };
  613. static struct clk_rcg2 blsp2_qup4_i2c_apps_clk_src = {
  614. .cmd_rcgr = 0x0b20,
  615. .hid_width = 5,
  616. .parent_map = gcc_xo_gpll0_map,
  617. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  618. .clkr.hw.init = &(struct clk_init_data){
  619. .name = "blsp2_qup4_i2c_apps_clk_src",
  620. .parent_names = gcc_xo_gpll0,
  621. .num_parents = 2,
  622. .ops = &clk_rcg2_ops,
  623. },
  624. };
  625. static struct clk_rcg2 blsp2_qup4_spi_apps_clk_src = {
  626. .cmd_rcgr = 0x0b0c,
  627. .mnd_width = 8,
  628. .hid_width = 5,
  629. .parent_map = gcc_xo_gpll0_map,
  630. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  631. .clkr.hw.init = &(struct clk_init_data){
  632. .name = "blsp2_qup4_spi_apps_clk_src",
  633. .parent_names = gcc_xo_gpll0,
  634. .num_parents = 2,
  635. .ops = &clk_rcg2_ops,
  636. },
  637. };
  638. static struct clk_rcg2 blsp2_qup5_i2c_apps_clk_src = {
  639. .cmd_rcgr = 0x0ba0,
  640. .hid_width = 5,
  641. .parent_map = gcc_xo_gpll0_map,
  642. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  643. .clkr.hw.init = &(struct clk_init_data){
  644. .name = "blsp2_qup5_i2c_apps_clk_src",
  645. .parent_names = gcc_xo_gpll0,
  646. .num_parents = 2,
  647. .ops = &clk_rcg2_ops,
  648. },
  649. };
  650. static struct clk_rcg2 blsp2_qup5_spi_apps_clk_src = {
  651. .cmd_rcgr = 0x0b8c,
  652. .mnd_width = 8,
  653. .hid_width = 5,
  654. .parent_map = gcc_xo_gpll0_map,
  655. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  656. .clkr.hw.init = &(struct clk_init_data){
  657. .name = "blsp2_qup5_spi_apps_clk_src",
  658. .parent_names = gcc_xo_gpll0,
  659. .num_parents = 2,
  660. .ops = &clk_rcg2_ops,
  661. },
  662. };
  663. static struct clk_rcg2 blsp2_qup6_i2c_apps_clk_src = {
  664. .cmd_rcgr = 0x0c20,
  665. .hid_width = 5,
  666. .parent_map = gcc_xo_gpll0_map,
  667. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  668. .clkr.hw.init = &(struct clk_init_data){
  669. .name = "blsp2_qup6_i2c_apps_clk_src",
  670. .parent_names = gcc_xo_gpll0,
  671. .num_parents = 2,
  672. .ops = &clk_rcg2_ops,
  673. },
  674. };
  675. static struct clk_rcg2 blsp2_qup6_spi_apps_clk_src = {
  676. .cmd_rcgr = 0x0c0c,
  677. .mnd_width = 8,
  678. .hid_width = 5,
  679. .parent_map = gcc_xo_gpll0_map,
  680. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  681. .clkr.hw.init = &(struct clk_init_data){
  682. .name = "blsp2_qup6_spi_apps_clk_src",
  683. .parent_names = gcc_xo_gpll0,
  684. .num_parents = 2,
  685. .ops = &clk_rcg2_ops,
  686. },
  687. };
  688. static struct clk_rcg2 blsp2_uart1_apps_clk_src = {
  689. .cmd_rcgr = 0x09cc,
  690. .mnd_width = 16,
  691. .hid_width = 5,
  692. .parent_map = gcc_xo_gpll0_map,
  693. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  694. .clkr.hw.init = &(struct clk_init_data){
  695. .name = "blsp2_uart1_apps_clk_src",
  696. .parent_names = gcc_xo_gpll0,
  697. .num_parents = 2,
  698. .ops = &clk_rcg2_ops,
  699. },
  700. };
  701. static struct clk_rcg2 blsp2_uart2_apps_clk_src = {
  702. .cmd_rcgr = 0x0a4c,
  703. .mnd_width = 16,
  704. .hid_width = 5,
  705. .parent_map = gcc_xo_gpll0_map,
  706. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  707. .clkr.hw.init = &(struct clk_init_data){
  708. .name = "blsp2_uart2_apps_clk_src",
  709. .parent_names = gcc_xo_gpll0,
  710. .num_parents = 2,
  711. .ops = &clk_rcg2_ops,
  712. },
  713. };
  714. static struct clk_rcg2 blsp2_uart3_apps_clk_src = {
  715. .cmd_rcgr = 0x0acc,
  716. .mnd_width = 16,
  717. .hid_width = 5,
  718. .parent_map = gcc_xo_gpll0_map,
  719. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  720. .clkr.hw.init = &(struct clk_init_data){
  721. .name = "blsp2_uart3_apps_clk_src",
  722. .parent_names = gcc_xo_gpll0,
  723. .num_parents = 2,
  724. .ops = &clk_rcg2_ops,
  725. },
  726. };
  727. static struct clk_rcg2 blsp2_uart4_apps_clk_src = {
  728. .cmd_rcgr = 0x0b4c,
  729. .mnd_width = 16,
  730. .hid_width = 5,
  731. .parent_map = gcc_xo_gpll0_map,
  732. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  733. .clkr.hw.init = &(struct clk_init_data){
  734. .name = "blsp2_uart4_apps_clk_src",
  735. .parent_names = gcc_xo_gpll0,
  736. .num_parents = 2,
  737. .ops = &clk_rcg2_ops,
  738. },
  739. };
  740. static struct clk_rcg2 blsp2_uart5_apps_clk_src = {
  741. .cmd_rcgr = 0x0bcc,
  742. .mnd_width = 16,
  743. .hid_width = 5,
  744. .parent_map = gcc_xo_gpll0_map,
  745. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  746. .clkr.hw.init = &(struct clk_init_data){
  747. .name = "blsp2_uart5_apps_clk_src",
  748. .parent_names = gcc_xo_gpll0,
  749. .num_parents = 2,
  750. .ops = &clk_rcg2_ops,
  751. },
  752. };
  753. static struct clk_rcg2 blsp2_uart6_apps_clk_src = {
  754. .cmd_rcgr = 0x0c4c,
  755. .mnd_width = 16,
  756. .hid_width = 5,
  757. .parent_map = gcc_xo_gpll0_map,
  758. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  759. .clkr.hw.init = &(struct clk_init_data){
  760. .name = "blsp2_uart6_apps_clk_src",
  761. .parent_names = gcc_xo_gpll0,
  762. .num_parents = 2,
  763. .ops = &clk_rcg2_ops,
  764. },
  765. };
  766. static const struct freq_tbl ftbl_gcc_ce1_clk[] = {
  767. F(50000000, P_GPLL0, 12, 0, 0),
  768. F(85710000, P_GPLL0, 7, 0, 0),
  769. F(100000000, P_GPLL0, 6, 0, 0),
  770. F(171430000, P_GPLL0, 3.5, 0, 0),
  771. { }
  772. };
  773. static struct clk_rcg2 ce1_clk_src = {
  774. .cmd_rcgr = 0x1050,
  775. .hid_width = 5,
  776. .parent_map = gcc_xo_gpll0_map,
  777. .freq_tbl = ftbl_gcc_ce1_clk,
  778. .clkr.hw.init = &(struct clk_init_data){
  779. .name = "ce1_clk_src",
  780. .parent_names = gcc_xo_gpll0,
  781. .num_parents = 2,
  782. .ops = &clk_rcg2_ops,
  783. },
  784. };
  785. static const struct freq_tbl ftbl_gcc_ce2_clk[] = {
  786. F(50000000, P_GPLL0, 12, 0, 0),
  787. F(85710000, P_GPLL0, 7, 0, 0),
  788. F(100000000, P_GPLL0, 6, 0, 0),
  789. F(171430000, P_GPLL0, 3.5, 0, 0),
  790. { }
  791. };
  792. static struct clk_rcg2 ce2_clk_src = {
  793. .cmd_rcgr = 0x1090,
  794. .hid_width = 5,
  795. .parent_map = gcc_xo_gpll0_map,
  796. .freq_tbl = ftbl_gcc_ce2_clk,
  797. .clkr.hw.init = &(struct clk_init_data){
  798. .name = "ce2_clk_src",
  799. .parent_names = gcc_xo_gpll0,
  800. .num_parents = 2,
  801. .ops = &clk_rcg2_ops,
  802. },
  803. };
  804. static const struct freq_tbl ftbl_gcc_ce3_clk[] = {
  805. F(50000000, P_GPLL0, 12, 0, 0),
  806. F(85710000, P_GPLL0, 7, 0, 0),
  807. F(100000000, P_GPLL0, 6, 0, 0),
  808. F(171430000, P_GPLL0, 3.5, 0, 0),
  809. { }
  810. };
  811. static struct clk_rcg2 ce3_clk_src = {
  812. .cmd_rcgr = 0x1d10,
  813. .hid_width = 5,
  814. .parent_map = gcc_xo_gpll0_map,
  815. .freq_tbl = ftbl_gcc_ce3_clk,
  816. .clkr.hw.init = &(struct clk_init_data){
  817. .name = "ce3_clk_src",
  818. .parent_names = gcc_xo_gpll0,
  819. .num_parents = 2,
  820. .ops = &clk_rcg2_ops,
  821. },
  822. };
  823. static const struct freq_tbl ftbl_gcc_gp_clk[] = {
  824. F(19200000, P_XO, 1, 0, 0),
  825. F(100000000, P_GPLL0, 6, 0, 0),
  826. F(200000000, P_GPLL0, 3, 0, 0),
  827. { }
  828. };
  829. static struct clk_rcg2 gp1_clk_src = {
  830. .cmd_rcgr = 0x1904,
  831. .mnd_width = 8,
  832. .hid_width = 5,
  833. .parent_map = gcc_xo_gpll0_map,
  834. .freq_tbl = ftbl_gcc_gp_clk,
  835. .clkr.hw.init = &(struct clk_init_data){
  836. .name = "gp1_clk_src",
  837. .parent_names = gcc_xo_gpll0,
  838. .num_parents = 2,
  839. .ops = &clk_rcg2_ops,
  840. },
  841. };
  842. static struct clk_rcg2 gp2_clk_src = {
  843. .cmd_rcgr = 0x1944,
  844. .mnd_width = 8,
  845. .hid_width = 5,
  846. .parent_map = gcc_xo_gpll0_map,
  847. .freq_tbl = ftbl_gcc_gp_clk,
  848. .clkr.hw.init = &(struct clk_init_data){
  849. .name = "gp2_clk_src",
  850. .parent_names = gcc_xo_gpll0,
  851. .num_parents = 2,
  852. .ops = &clk_rcg2_ops,
  853. },
  854. };
  855. static struct clk_rcg2 gp3_clk_src = {
  856. .cmd_rcgr = 0x1984,
  857. .mnd_width = 8,
  858. .hid_width = 5,
  859. .parent_map = gcc_xo_gpll0_map,
  860. .freq_tbl = ftbl_gcc_gp_clk,
  861. .clkr.hw.init = &(struct clk_init_data){
  862. .name = "gp3_clk_src",
  863. .parent_names = gcc_xo_gpll0,
  864. .num_parents = 2,
  865. .ops = &clk_rcg2_ops,
  866. },
  867. };
  868. static const struct freq_tbl ftbl_gcc_pcie_0_1_aux_clk[] = {
  869. F(1010000, P_XO, 1, 1, 19),
  870. { }
  871. };
  872. static struct clk_rcg2 pcie_0_aux_clk_src = {
  873. .cmd_rcgr = 0x1b2c,
  874. .mnd_width = 16,
  875. .hid_width = 5,
  876. .parent_map = gcc_xo_pcie_sleep_map,
  877. .freq_tbl = ftbl_gcc_pcie_0_1_aux_clk,
  878. .clkr.hw.init = &(struct clk_init_data){
  879. .name = "pcie_0_aux_clk_src",
  880. .parent_names = gcc_xo_pcie_sleep,
  881. .num_parents = 2,
  882. .ops = &clk_rcg2_ops,
  883. },
  884. };
  885. static struct clk_rcg2 pcie_1_aux_clk_src = {
  886. .cmd_rcgr = 0x1bac,
  887. .mnd_width = 16,
  888. .hid_width = 5,
  889. .parent_map = gcc_xo_pcie_sleep_map,
  890. .freq_tbl = ftbl_gcc_pcie_0_1_aux_clk,
  891. .clkr.hw.init = &(struct clk_init_data){
  892. .name = "pcie_1_aux_clk_src",
  893. .parent_names = gcc_xo_pcie_sleep,
  894. .num_parents = 2,
  895. .ops = &clk_rcg2_ops,
  896. },
  897. };
  898. static const struct freq_tbl ftbl_gcc_pcie_0_1_pipe_clk[] = {
  899. F(125000000, P_PCIE_0_1_PIPE_CLK, 1, 0, 0),
  900. F(250000000, P_PCIE_0_1_PIPE_CLK, 1, 0, 0),
  901. { }
  902. };
  903. static struct clk_rcg2 pcie_0_pipe_clk_src = {
  904. .cmd_rcgr = 0x1b18,
  905. .hid_width = 5,
  906. .parent_map = gcc_xo_pcie_map,
  907. .freq_tbl = ftbl_gcc_pcie_0_1_pipe_clk,
  908. .clkr.hw.init = &(struct clk_init_data){
  909. .name = "pcie_0_pipe_clk_src",
  910. .parent_names = gcc_xo_pcie,
  911. .num_parents = 2,
  912. .ops = &clk_rcg2_ops,
  913. },
  914. };
  915. static struct clk_rcg2 pcie_1_pipe_clk_src = {
  916. .cmd_rcgr = 0x1b98,
  917. .hid_width = 5,
  918. .parent_map = gcc_xo_pcie_map,
  919. .freq_tbl = ftbl_gcc_pcie_0_1_pipe_clk,
  920. .clkr.hw.init = &(struct clk_init_data){
  921. .name = "pcie_1_pipe_clk_src",
  922. .parent_names = gcc_xo_pcie,
  923. .num_parents = 2,
  924. .ops = &clk_rcg2_ops,
  925. },
  926. };
  927. static const struct freq_tbl ftbl_gcc_pdm2_clk[] = {
  928. F(60000000, P_GPLL0, 10, 0, 0),
  929. { }
  930. };
  931. static struct clk_rcg2 pdm2_clk_src = {
  932. .cmd_rcgr = 0x0cd0,
  933. .hid_width = 5,
  934. .parent_map = gcc_xo_gpll0_map,
  935. .freq_tbl = ftbl_gcc_pdm2_clk,
  936. .clkr.hw.init = &(struct clk_init_data){
  937. .name = "pdm2_clk_src",
  938. .parent_names = gcc_xo_gpll0,
  939. .num_parents = 2,
  940. .ops = &clk_rcg2_ops,
  941. },
  942. };
  943. static const struct freq_tbl ftbl_gcc_sata_asic0_clk[] = {
  944. F(75000000, P_SATA_ASIC0_CLK, 1, 0, 0),
  945. F(150000000, P_SATA_ASIC0_CLK, 1, 0, 0),
  946. F(300000000, P_SATA_ASIC0_CLK, 1, 0, 0),
  947. { }
  948. };
  949. static struct clk_rcg2 sata_asic0_clk_src = {
  950. .cmd_rcgr = 0x1c94,
  951. .hid_width = 5,
  952. .parent_map = gcc_xo_sata_asic0_map,
  953. .freq_tbl = ftbl_gcc_sata_asic0_clk,
  954. .clkr.hw.init = &(struct clk_init_data){
  955. .name = "sata_asic0_clk_src",
  956. .parent_names = gcc_xo_sata_asic0,
  957. .num_parents = 2,
  958. .ops = &clk_rcg2_ops,
  959. },
  960. };
  961. static const struct freq_tbl ftbl_gcc_sata_pmalive_clk[] = {
  962. F(19200000, P_XO, 1, 0, 0),
  963. F(50000000, P_GPLL0, 12, 0, 0),
  964. F(100000000, P_GPLL0, 6, 0, 0),
  965. { }
  966. };
  967. static struct clk_rcg2 sata_pmalive_clk_src = {
  968. .cmd_rcgr = 0x1c80,
  969. .hid_width = 5,
  970. .parent_map = gcc_xo_gpll0_map,
  971. .freq_tbl = ftbl_gcc_sata_pmalive_clk,
  972. .clkr.hw.init = &(struct clk_init_data){
  973. .name = "sata_pmalive_clk_src",
  974. .parent_names = gcc_xo_gpll0,
  975. .num_parents = 2,
  976. .ops = &clk_rcg2_ops,
  977. },
  978. };
  979. static const struct freq_tbl ftbl_gcc_sata_rx_clk[] = {
  980. F(75000000, P_SATA_RX_CLK, 1, 0, 0),
  981. F(150000000, P_SATA_RX_CLK, 1, 0, 0),
  982. F(300000000, P_SATA_RX_CLK, 1, 0, 0),
  983. { }
  984. };
  985. static struct clk_rcg2 sata_rx_clk_src = {
  986. .cmd_rcgr = 0x1ca8,
  987. .hid_width = 5,
  988. .parent_map = gcc_xo_sata_rx_map,
  989. .freq_tbl = ftbl_gcc_sata_rx_clk,
  990. .clkr.hw.init = &(struct clk_init_data){
  991. .name = "sata_rx_clk_src",
  992. .parent_names = gcc_xo_sata_rx,
  993. .num_parents = 2,
  994. .ops = &clk_rcg2_ops,
  995. },
  996. };
  997. static const struct freq_tbl ftbl_gcc_sata_rx_oob_clk[] = {
  998. F(100000000, P_GPLL0, 6, 0, 0),
  999. { }
  1000. };
  1001. static struct clk_rcg2 sata_rx_oob_clk_src = {
  1002. .cmd_rcgr = 0x1c5c,
  1003. .hid_width = 5,
  1004. .parent_map = gcc_xo_gpll0_map,
  1005. .freq_tbl = ftbl_gcc_sata_rx_oob_clk,
  1006. .clkr.hw.init = &(struct clk_init_data){
  1007. .name = "sata_rx_oob_clk_src",
  1008. .parent_names = gcc_xo_gpll0,
  1009. .num_parents = 2,
  1010. .ops = &clk_rcg2_ops,
  1011. },
  1012. };
  1013. static const struct freq_tbl ftbl_gcc_sdcc1_4_apps_clk[] = {
  1014. F(144000, P_XO, 16, 3, 25),
  1015. F(400000, P_XO, 12, 1, 4),
  1016. F(20000000, P_GPLL0, 15, 1, 2),
  1017. F(25000000, P_GPLL0, 12, 1, 2),
  1018. F(50000000, P_GPLL0, 12, 0, 0),
  1019. F(100000000, P_GPLL0, 6, 0, 0),
  1020. F(192000000, P_GPLL4, 4, 0, 0),
  1021. F(200000000, P_GPLL0, 3, 0, 0),
  1022. F(384000000, P_GPLL4, 2, 0, 0),
  1023. { }
  1024. };
  1025. static struct clk_rcg2 sdcc1_apps_clk_src = {
  1026. .cmd_rcgr = 0x04d0,
  1027. .mnd_width = 8,
  1028. .hid_width = 5,
  1029. .parent_map = gcc_xo_gpll0_gpll4_map,
  1030. .freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
  1031. .clkr.hw.init = &(struct clk_init_data){
  1032. .name = "sdcc1_apps_clk_src",
  1033. .parent_names = gcc_xo_gpll0_gpll4,
  1034. .num_parents = 3,
  1035. .ops = &clk_rcg2_floor_ops,
  1036. },
  1037. };
  1038. static struct clk_rcg2 sdcc2_apps_clk_src = {
  1039. .cmd_rcgr = 0x0510,
  1040. .mnd_width = 8,
  1041. .hid_width = 5,
  1042. .parent_map = gcc_xo_gpll0_map,
  1043. .freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
  1044. .clkr.hw.init = &(struct clk_init_data){
  1045. .name = "sdcc2_apps_clk_src",
  1046. .parent_names = gcc_xo_gpll0,
  1047. .num_parents = 2,
  1048. .ops = &clk_rcg2_floor_ops,
  1049. },
  1050. };
  1051. static struct clk_rcg2 sdcc3_apps_clk_src = {
  1052. .cmd_rcgr = 0x0550,
  1053. .mnd_width = 8,
  1054. .hid_width = 5,
  1055. .parent_map = gcc_xo_gpll0_map,
  1056. .freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
  1057. .clkr.hw.init = &(struct clk_init_data){
  1058. .name = "sdcc3_apps_clk_src",
  1059. .parent_names = gcc_xo_gpll0,
  1060. .num_parents = 2,
  1061. .ops = &clk_rcg2_floor_ops,
  1062. },
  1063. };
  1064. static struct clk_rcg2 sdcc4_apps_clk_src = {
  1065. .cmd_rcgr = 0x0590,
  1066. .mnd_width = 8,
  1067. .hid_width = 5,
  1068. .parent_map = gcc_xo_gpll0_map,
  1069. .freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
  1070. .clkr.hw.init = &(struct clk_init_data){
  1071. .name = "sdcc4_apps_clk_src",
  1072. .parent_names = gcc_xo_gpll0,
  1073. .num_parents = 2,
  1074. .ops = &clk_rcg2_floor_ops,
  1075. },
  1076. };
  1077. static const struct freq_tbl ftbl_gcc_tsif_ref_clk[] = {
  1078. F(105000, P_XO, 2, 1, 91),
  1079. { }
  1080. };
  1081. static struct clk_rcg2 tsif_ref_clk_src = {
  1082. .cmd_rcgr = 0x0d90,
  1083. .mnd_width = 8,
  1084. .hid_width = 5,
  1085. .parent_map = gcc_xo_gpll0_map,
  1086. .freq_tbl = ftbl_gcc_tsif_ref_clk,
  1087. .clkr.hw.init = &(struct clk_init_data){
  1088. .name = "tsif_ref_clk_src",
  1089. .parent_names = gcc_xo_gpll0,
  1090. .num_parents = 2,
  1091. .ops = &clk_rcg2_ops,
  1092. },
  1093. };
  1094. static const struct freq_tbl ftbl_gcc_usb30_mock_utmi_clk[] = {
  1095. F(60000000, P_GPLL0, 10, 0, 0),
  1096. { }
  1097. };
  1098. static struct clk_rcg2 usb30_mock_utmi_clk_src = {
  1099. .cmd_rcgr = 0x03e8,
  1100. .hid_width = 5,
  1101. .parent_map = gcc_xo_gpll0_map,
  1102. .freq_tbl = ftbl_gcc_usb30_mock_utmi_clk,
  1103. .clkr.hw.init = &(struct clk_init_data){
  1104. .name = "usb30_mock_utmi_clk_src",
  1105. .parent_names = gcc_xo_gpll0,
  1106. .num_parents = 2,
  1107. .ops = &clk_rcg2_ops,
  1108. },
  1109. };
  1110. static const struct freq_tbl ftbl_gcc_usb30_sec_mock_utmi_clk[] = {
  1111. F(125000000, P_GPLL0, 1, 5, 24),
  1112. { }
  1113. };
  1114. static struct clk_rcg2 usb30_sec_mock_utmi_clk_src = {
  1115. .cmd_rcgr = 0x1be8,
  1116. .hid_width = 5,
  1117. .parent_map = gcc_xo_gpll0_map,
  1118. .freq_tbl = ftbl_gcc_usb30_sec_mock_utmi_clk,
  1119. .clkr.hw.init = &(struct clk_init_data){
  1120. .name = "usb30_sec_mock_utmi_clk_src",
  1121. .parent_names = gcc_xo_gpll0,
  1122. .num_parents = 2,
  1123. .ops = &clk_rcg2_ops,
  1124. },
  1125. };
  1126. static const struct freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
  1127. F(75000000, P_GPLL0, 8, 0, 0),
  1128. { }
  1129. };
  1130. static struct clk_rcg2 usb_hs_system_clk_src = {
  1131. .cmd_rcgr = 0x0490,
  1132. .hid_width = 5,
  1133. .parent_map = gcc_xo_gpll0_map,
  1134. .freq_tbl = ftbl_gcc_usb_hs_system_clk,
  1135. .clkr.hw.init = &(struct clk_init_data){
  1136. .name = "usb_hs_system_clk_src",
  1137. .parent_names = gcc_xo_gpll0,
  1138. .num_parents = 2,
  1139. .ops = &clk_rcg2_ops,
  1140. },
  1141. };
  1142. static const struct freq_tbl ftbl_gcc_usb_hsic_clk[] = {
  1143. F(480000000, P_GPLL1, 1, 0, 0),
  1144. { }
  1145. };
  1146. static const struct parent_map usb_hsic_clk_src_map[] = {
  1147. { P_XO, 0 },
  1148. { P_GPLL1, 4 }
  1149. };
  1150. static struct clk_rcg2 usb_hsic_clk_src = {
  1151. .cmd_rcgr = 0x0440,
  1152. .hid_width = 5,
  1153. .parent_map = usb_hsic_clk_src_map,
  1154. .freq_tbl = ftbl_gcc_usb_hsic_clk,
  1155. .clkr.hw.init = &(struct clk_init_data){
  1156. .name = "usb_hsic_clk_src",
  1157. .parent_names = (const char *[]){
  1158. "xo",
  1159. "gpll1_vote",
  1160. },
  1161. .num_parents = 2,
  1162. .ops = &clk_rcg2_ops,
  1163. },
  1164. };
  1165. static const struct freq_tbl ftbl_gcc_usb_hsic_ahb_clk_src[] = {
  1166. F(60000000, P_GPLL1, 8, 0, 0),
  1167. { }
  1168. };
  1169. static struct clk_rcg2 usb_hsic_ahb_clk_src = {
  1170. .cmd_rcgr = 0x046c,
  1171. .mnd_width = 8,
  1172. .hid_width = 5,
  1173. .parent_map = usb_hsic_clk_src_map,
  1174. .freq_tbl = ftbl_gcc_usb_hsic_ahb_clk_src,
  1175. .clkr.hw.init = &(struct clk_init_data){
  1176. .name = "usb_hsic_ahb_clk_src",
  1177. .parent_names = (const char *[]){
  1178. "xo",
  1179. "gpll1_vote",
  1180. },
  1181. .num_parents = 2,
  1182. .ops = &clk_rcg2_ops,
  1183. },
  1184. };
  1185. static const struct freq_tbl ftbl_gcc_usb_hsic_io_cal_clk[] = {
  1186. F(9600000, P_XO, 2, 0, 0),
  1187. { }
  1188. };
  1189. static struct clk_rcg2 usb_hsic_io_cal_clk_src = {
  1190. .cmd_rcgr = 0x0458,
  1191. .hid_width = 5,
  1192. .parent_map = gcc_xo_gpll0_map,
  1193. .freq_tbl = ftbl_gcc_usb_hsic_io_cal_clk,
  1194. .clkr.hw.init = &(struct clk_init_data){
  1195. .name = "usb_hsic_io_cal_clk_src",
  1196. .parent_names = gcc_xo_gpll0,
  1197. .num_parents = 1,
  1198. .ops = &clk_rcg2_ops,
  1199. },
  1200. };
  1201. static struct clk_branch gcc_usb_hsic_mock_utmi_clk = {
  1202. .halt_reg = 0x1f14,
  1203. .clkr = {
  1204. .enable_reg = 0x1f14,
  1205. .enable_mask = BIT(0),
  1206. .hw.init = &(struct clk_init_data){
  1207. .name = "gcc_usb_hsic_mock_utmi_clk",
  1208. .parent_names = (const char *[]){
  1209. "usb_hsic_mock_utmi_clk_src",
  1210. },
  1211. .num_parents = 1,
  1212. .flags = CLK_SET_RATE_PARENT,
  1213. .ops = &clk_branch2_ops,
  1214. },
  1215. },
  1216. };
  1217. static const struct freq_tbl ftbl_gcc_usb_hsic_mock_utmi_clk[] = {
  1218. F(60000000, P_GPLL0, 10, 0, 0),
  1219. { }
  1220. };
  1221. static struct clk_rcg2 usb_hsic_mock_utmi_clk_src = {
  1222. .cmd_rcgr = 0x1f00,
  1223. .hid_width = 5,
  1224. .parent_map = gcc_xo_gpll0_map,
  1225. .freq_tbl = ftbl_gcc_usb_hsic_mock_utmi_clk,
  1226. .clkr.hw.init = &(struct clk_init_data){
  1227. .name = "usb_hsic_mock_utmi_clk_src",
  1228. .parent_names = gcc_xo_gpll0,
  1229. .num_parents = 1,
  1230. .ops = &clk_rcg2_ops,
  1231. },
  1232. };
  1233. static const struct freq_tbl ftbl_gcc_usb_hsic_system_clk[] = {
  1234. F(75000000, P_GPLL0, 8, 0, 0),
  1235. { }
  1236. };
  1237. static struct clk_rcg2 usb_hsic_system_clk_src = {
  1238. .cmd_rcgr = 0x041c,
  1239. .hid_width = 5,
  1240. .parent_map = gcc_xo_gpll0_map,
  1241. .freq_tbl = ftbl_gcc_usb_hsic_system_clk,
  1242. .clkr.hw.init = &(struct clk_init_data){
  1243. .name = "usb_hsic_system_clk_src",
  1244. .parent_names = gcc_xo_gpll0,
  1245. .num_parents = 2,
  1246. .ops = &clk_rcg2_ops,
  1247. },
  1248. };
  1249. static struct clk_branch gcc_bam_dma_ahb_clk = {
  1250. .halt_reg = 0x0d44,
  1251. .halt_check = BRANCH_HALT_VOTED,
  1252. .clkr = {
  1253. .enable_reg = 0x1484,
  1254. .enable_mask = BIT(12),
  1255. .hw.init = &(struct clk_init_data){
  1256. .name = "gcc_bam_dma_ahb_clk",
  1257. .parent_names = (const char *[]){
  1258. "periph_noc_clk_src",
  1259. },
  1260. .num_parents = 1,
  1261. .ops = &clk_branch2_ops,
  1262. },
  1263. },
  1264. };
  1265. static struct clk_branch gcc_blsp1_ahb_clk = {
  1266. .halt_reg = 0x05c4,
  1267. .halt_check = BRANCH_HALT_VOTED,
  1268. .clkr = {
  1269. .enable_reg = 0x1484,
  1270. .enable_mask = BIT(17),
  1271. .hw.init = &(struct clk_init_data){
  1272. .name = "gcc_blsp1_ahb_clk",
  1273. .parent_names = (const char *[]){
  1274. "periph_noc_clk_src",
  1275. },
  1276. .num_parents = 1,
  1277. .ops = &clk_branch2_ops,
  1278. },
  1279. },
  1280. };
  1281. static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
  1282. .halt_reg = 0x0648,
  1283. .clkr = {
  1284. .enable_reg = 0x0648,
  1285. .enable_mask = BIT(0),
  1286. .hw.init = &(struct clk_init_data){
  1287. .name = "gcc_blsp1_qup1_i2c_apps_clk",
  1288. .parent_names = (const char *[]){
  1289. "blsp1_qup1_i2c_apps_clk_src",
  1290. },
  1291. .num_parents = 1,
  1292. .flags = CLK_SET_RATE_PARENT,
  1293. .ops = &clk_branch2_ops,
  1294. },
  1295. },
  1296. };
  1297. static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
  1298. .halt_reg = 0x0644,
  1299. .clkr = {
  1300. .enable_reg = 0x0644,
  1301. .enable_mask = BIT(0),
  1302. .hw.init = &(struct clk_init_data){
  1303. .name = "gcc_blsp1_qup1_spi_apps_clk",
  1304. .parent_names = (const char *[]){
  1305. "blsp1_qup1_spi_apps_clk_src",
  1306. },
  1307. .num_parents = 1,
  1308. .flags = CLK_SET_RATE_PARENT,
  1309. .ops = &clk_branch2_ops,
  1310. },
  1311. },
  1312. };
  1313. static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
  1314. .halt_reg = 0x06c8,
  1315. .clkr = {
  1316. .enable_reg = 0x06c8,
  1317. .enable_mask = BIT(0),
  1318. .hw.init = &(struct clk_init_data){
  1319. .name = "gcc_blsp1_qup2_i2c_apps_clk",
  1320. .parent_names = (const char *[]){
  1321. "blsp1_qup2_i2c_apps_clk_src",
  1322. },
  1323. .num_parents = 1,
  1324. .flags = CLK_SET_RATE_PARENT,
  1325. .ops = &clk_branch2_ops,
  1326. },
  1327. },
  1328. };
  1329. static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
  1330. .halt_reg = 0x06c4,
  1331. .clkr = {
  1332. .enable_reg = 0x06c4,
  1333. .enable_mask = BIT(0),
  1334. .hw.init = &(struct clk_init_data){
  1335. .name = "gcc_blsp1_qup2_spi_apps_clk",
  1336. .parent_names = (const char *[]){
  1337. "blsp1_qup2_spi_apps_clk_src",
  1338. },
  1339. .num_parents = 1,
  1340. .flags = CLK_SET_RATE_PARENT,
  1341. .ops = &clk_branch2_ops,
  1342. },
  1343. },
  1344. };
  1345. static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
  1346. .halt_reg = 0x0748,
  1347. .clkr = {
  1348. .enable_reg = 0x0748,
  1349. .enable_mask = BIT(0),
  1350. .hw.init = &(struct clk_init_data){
  1351. .name = "gcc_blsp1_qup3_i2c_apps_clk",
  1352. .parent_names = (const char *[]){
  1353. "blsp1_qup3_i2c_apps_clk_src",
  1354. },
  1355. .num_parents = 1,
  1356. .flags = CLK_SET_RATE_PARENT,
  1357. .ops = &clk_branch2_ops,
  1358. },
  1359. },
  1360. };
  1361. static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
  1362. .halt_reg = 0x0744,
  1363. .clkr = {
  1364. .enable_reg = 0x0744,
  1365. .enable_mask = BIT(0),
  1366. .hw.init = &(struct clk_init_data){
  1367. .name = "gcc_blsp1_qup3_spi_apps_clk",
  1368. .parent_names = (const char *[]){
  1369. "blsp1_qup3_spi_apps_clk_src",
  1370. },
  1371. .num_parents = 1,
  1372. .flags = CLK_SET_RATE_PARENT,
  1373. .ops = &clk_branch2_ops,
  1374. },
  1375. },
  1376. };
  1377. static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
  1378. .halt_reg = 0x07c8,
  1379. .clkr = {
  1380. .enable_reg = 0x07c8,
  1381. .enable_mask = BIT(0),
  1382. .hw.init = &(struct clk_init_data){
  1383. .name = "gcc_blsp1_qup4_i2c_apps_clk",
  1384. .parent_names = (const char *[]){
  1385. "blsp1_qup4_i2c_apps_clk_src",
  1386. },
  1387. .num_parents = 1,
  1388. .flags = CLK_SET_RATE_PARENT,
  1389. .ops = &clk_branch2_ops,
  1390. },
  1391. },
  1392. };
  1393. static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
  1394. .halt_reg = 0x07c4,
  1395. .clkr = {
  1396. .enable_reg = 0x07c4,
  1397. .enable_mask = BIT(0),
  1398. .hw.init = &(struct clk_init_data){
  1399. .name = "gcc_blsp1_qup4_spi_apps_clk",
  1400. .parent_names = (const char *[]){
  1401. "blsp1_qup4_spi_apps_clk_src",
  1402. },
  1403. .num_parents = 1,
  1404. .flags = CLK_SET_RATE_PARENT,
  1405. .ops = &clk_branch2_ops,
  1406. },
  1407. },
  1408. };
  1409. static struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = {
  1410. .halt_reg = 0x0848,
  1411. .clkr = {
  1412. .enable_reg = 0x0848,
  1413. .enable_mask = BIT(0),
  1414. .hw.init = &(struct clk_init_data){
  1415. .name = "gcc_blsp1_qup5_i2c_apps_clk",
  1416. .parent_names = (const char *[]){
  1417. "blsp1_qup5_i2c_apps_clk_src",
  1418. },
  1419. .num_parents = 1,
  1420. .flags = CLK_SET_RATE_PARENT,
  1421. .ops = &clk_branch2_ops,
  1422. },
  1423. },
  1424. };
  1425. static struct clk_branch gcc_blsp1_qup5_spi_apps_clk = {
  1426. .halt_reg = 0x0844,
  1427. .clkr = {
  1428. .enable_reg = 0x0844,
  1429. .enable_mask = BIT(0),
  1430. .hw.init = &(struct clk_init_data){
  1431. .name = "gcc_blsp1_qup5_spi_apps_clk",
  1432. .parent_names = (const char *[]){
  1433. "blsp1_qup5_spi_apps_clk_src",
  1434. },
  1435. .num_parents = 1,
  1436. .flags = CLK_SET_RATE_PARENT,
  1437. .ops = &clk_branch2_ops,
  1438. },
  1439. },
  1440. };
  1441. static struct clk_branch gcc_blsp1_qup6_i2c_apps_clk = {
  1442. .halt_reg = 0x08c8,
  1443. .clkr = {
  1444. .enable_reg = 0x08c8,
  1445. .enable_mask = BIT(0),
  1446. .hw.init = &(struct clk_init_data){
  1447. .name = "gcc_blsp1_qup6_i2c_apps_clk",
  1448. .parent_names = (const char *[]){
  1449. "blsp1_qup6_i2c_apps_clk_src",
  1450. },
  1451. .num_parents = 1,
  1452. .flags = CLK_SET_RATE_PARENT,
  1453. .ops = &clk_branch2_ops,
  1454. },
  1455. },
  1456. };
  1457. static struct clk_branch gcc_blsp1_qup6_spi_apps_clk = {
  1458. .halt_reg = 0x08c4,
  1459. .clkr = {
  1460. .enable_reg = 0x08c4,
  1461. .enable_mask = BIT(0),
  1462. .hw.init = &(struct clk_init_data){
  1463. .name = "gcc_blsp1_qup6_spi_apps_clk",
  1464. .parent_names = (const char *[]){
  1465. "blsp1_qup6_spi_apps_clk_src",
  1466. },
  1467. .num_parents = 1,
  1468. .flags = CLK_SET_RATE_PARENT,
  1469. .ops = &clk_branch2_ops,
  1470. },
  1471. },
  1472. };
  1473. static struct clk_branch gcc_blsp1_uart1_apps_clk = {
  1474. .halt_reg = 0x0684,
  1475. .clkr = {
  1476. .enable_reg = 0x0684,
  1477. .enable_mask = BIT(0),
  1478. .hw.init = &(struct clk_init_data){
  1479. .name = "gcc_blsp1_uart1_apps_clk",
  1480. .parent_names = (const char *[]){
  1481. "blsp1_uart1_apps_clk_src",
  1482. },
  1483. .num_parents = 1,
  1484. .flags = CLK_SET_RATE_PARENT,
  1485. .ops = &clk_branch2_ops,
  1486. },
  1487. },
  1488. };
  1489. static struct clk_branch gcc_blsp1_uart2_apps_clk = {
  1490. .halt_reg = 0x0704,
  1491. .clkr = {
  1492. .enable_reg = 0x0704,
  1493. .enable_mask = BIT(0),
  1494. .hw.init = &(struct clk_init_data){
  1495. .name = "gcc_blsp1_uart2_apps_clk",
  1496. .parent_names = (const char *[]){
  1497. "blsp1_uart2_apps_clk_src",
  1498. },
  1499. .num_parents = 1,
  1500. .flags = CLK_SET_RATE_PARENT,
  1501. .ops = &clk_branch2_ops,
  1502. },
  1503. },
  1504. };
  1505. static struct clk_branch gcc_blsp1_uart3_apps_clk = {
  1506. .halt_reg = 0x0784,
  1507. .clkr = {
  1508. .enable_reg = 0x0784,
  1509. .enable_mask = BIT(0),
  1510. .hw.init = &(struct clk_init_data){
  1511. .name = "gcc_blsp1_uart3_apps_clk",
  1512. .parent_names = (const char *[]){
  1513. "blsp1_uart3_apps_clk_src",
  1514. },
  1515. .num_parents = 1,
  1516. .flags = CLK_SET_RATE_PARENT,
  1517. .ops = &clk_branch2_ops,
  1518. },
  1519. },
  1520. };
  1521. static struct clk_branch gcc_blsp1_uart4_apps_clk = {
  1522. .halt_reg = 0x0804,
  1523. .clkr = {
  1524. .enable_reg = 0x0804,
  1525. .enable_mask = BIT(0),
  1526. .hw.init = &(struct clk_init_data){
  1527. .name = "gcc_blsp1_uart4_apps_clk",
  1528. .parent_names = (const char *[]){
  1529. "blsp1_uart4_apps_clk_src",
  1530. },
  1531. .num_parents = 1,
  1532. .flags = CLK_SET_RATE_PARENT,
  1533. .ops = &clk_branch2_ops,
  1534. },
  1535. },
  1536. };
  1537. static struct clk_branch gcc_blsp1_uart5_apps_clk = {
  1538. .halt_reg = 0x0884,
  1539. .clkr = {
  1540. .enable_reg = 0x0884,
  1541. .enable_mask = BIT(0),
  1542. .hw.init = &(struct clk_init_data){
  1543. .name = "gcc_blsp1_uart5_apps_clk",
  1544. .parent_names = (const char *[]){
  1545. "blsp1_uart5_apps_clk_src",
  1546. },
  1547. .num_parents = 1,
  1548. .flags = CLK_SET_RATE_PARENT,
  1549. .ops = &clk_branch2_ops,
  1550. },
  1551. },
  1552. };
  1553. static struct clk_branch gcc_blsp1_uart6_apps_clk = {
  1554. .halt_reg = 0x0904,
  1555. .clkr = {
  1556. .enable_reg = 0x0904,
  1557. .enable_mask = BIT(0),
  1558. .hw.init = &(struct clk_init_data){
  1559. .name = "gcc_blsp1_uart6_apps_clk",
  1560. .parent_names = (const char *[]){
  1561. "blsp1_uart6_apps_clk_src",
  1562. },
  1563. .num_parents = 1,
  1564. .flags = CLK_SET_RATE_PARENT,
  1565. .ops = &clk_branch2_ops,
  1566. },
  1567. },
  1568. };
  1569. static struct clk_branch gcc_blsp2_ahb_clk = {
  1570. .halt_reg = 0x0944,
  1571. .halt_check = BRANCH_HALT_VOTED,
  1572. .clkr = {
  1573. .enable_reg = 0x1484,
  1574. .enable_mask = BIT(15),
  1575. .hw.init = &(struct clk_init_data){
  1576. .name = "gcc_blsp2_ahb_clk",
  1577. .parent_names = (const char *[]){
  1578. "periph_noc_clk_src",
  1579. },
  1580. .num_parents = 1,
  1581. .ops = &clk_branch2_ops,
  1582. },
  1583. },
  1584. };
  1585. static struct clk_branch gcc_blsp2_qup1_i2c_apps_clk = {
  1586. .halt_reg = 0x0988,
  1587. .clkr = {
  1588. .enable_reg = 0x0988,
  1589. .enable_mask = BIT(0),
  1590. .hw.init = &(struct clk_init_data){
  1591. .name = "gcc_blsp2_qup1_i2c_apps_clk",
  1592. .parent_names = (const char *[]){
  1593. "blsp2_qup1_i2c_apps_clk_src",
  1594. },
  1595. .num_parents = 1,
  1596. .flags = CLK_SET_RATE_PARENT,
  1597. .ops = &clk_branch2_ops,
  1598. },
  1599. },
  1600. };
  1601. static struct clk_branch gcc_blsp2_qup1_spi_apps_clk = {
  1602. .halt_reg = 0x0984,
  1603. .clkr = {
  1604. .enable_reg = 0x0984,
  1605. .enable_mask = BIT(0),
  1606. .hw.init = &(struct clk_init_data){
  1607. .name = "gcc_blsp2_qup1_spi_apps_clk",
  1608. .parent_names = (const char *[]){
  1609. "blsp2_qup1_spi_apps_clk_src",
  1610. },
  1611. .num_parents = 1,
  1612. .flags = CLK_SET_RATE_PARENT,
  1613. .ops = &clk_branch2_ops,
  1614. },
  1615. },
  1616. };
  1617. static struct clk_branch gcc_blsp2_qup2_i2c_apps_clk = {
  1618. .halt_reg = 0x0a08,
  1619. .clkr = {
  1620. .enable_reg = 0x0a08,
  1621. .enable_mask = BIT(0),
  1622. .hw.init = &(struct clk_init_data){
  1623. .name = "gcc_blsp2_qup2_i2c_apps_clk",
  1624. .parent_names = (const char *[]){
  1625. "blsp2_qup2_i2c_apps_clk_src",
  1626. },
  1627. .num_parents = 1,
  1628. .flags = CLK_SET_RATE_PARENT,
  1629. .ops = &clk_branch2_ops,
  1630. },
  1631. },
  1632. };
  1633. static struct clk_branch gcc_blsp2_qup2_spi_apps_clk = {
  1634. .halt_reg = 0x0a04,
  1635. .clkr = {
  1636. .enable_reg = 0x0a04,
  1637. .enable_mask = BIT(0),
  1638. .hw.init = &(struct clk_init_data){
  1639. .name = "gcc_blsp2_qup2_spi_apps_clk",
  1640. .parent_names = (const char *[]){
  1641. "blsp2_qup2_spi_apps_clk_src",
  1642. },
  1643. .num_parents = 1,
  1644. .flags = CLK_SET_RATE_PARENT,
  1645. .ops = &clk_branch2_ops,
  1646. },
  1647. },
  1648. };
  1649. static struct clk_branch gcc_blsp2_qup3_i2c_apps_clk = {
  1650. .halt_reg = 0x0a88,
  1651. .clkr = {
  1652. .enable_reg = 0x0a88,
  1653. .enable_mask = BIT(0),
  1654. .hw.init = &(struct clk_init_data){
  1655. .name = "gcc_blsp2_qup3_i2c_apps_clk",
  1656. .parent_names = (const char *[]){
  1657. "blsp2_qup3_i2c_apps_clk_src",
  1658. },
  1659. .num_parents = 1,
  1660. .flags = CLK_SET_RATE_PARENT,
  1661. .ops = &clk_branch2_ops,
  1662. },
  1663. },
  1664. };
  1665. static struct clk_branch gcc_blsp2_qup3_spi_apps_clk = {
  1666. .halt_reg = 0x0a84,
  1667. .clkr = {
  1668. .enable_reg = 0x0a84,
  1669. .enable_mask = BIT(0),
  1670. .hw.init = &(struct clk_init_data){
  1671. .name = "gcc_blsp2_qup3_spi_apps_clk",
  1672. .parent_names = (const char *[]){
  1673. "blsp2_qup3_spi_apps_clk_src",
  1674. },
  1675. .num_parents = 1,
  1676. .flags = CLK_SET_RATE_PARENT,
  1677. .ops = &clk_branch2_ops,
  1678. },
  1679. },
  1680. };
  1681. static struct clk_branch gcc_blsp2_qup4_i2c_apps_clk = {
  1682. .halt_reg = 0x0b08,
  1683. .clkr = {
  1684. .enable_reg = 0x0b08,
  1685. .enable_mask = BIT(0),
  1686. .hw.init = &(struct clk_init_data){
  1687. .name = "gcc_blsp2_qup4_i2c_apps_clk",
  1688. .parent_names = (const char *[]){
  1689. "blsp2_qup4_i2c_apps_clk_src",
  1690. },
  1691. .num_parents = 1,
  1692. .flags = CLK_SET_RATE_PARENT,
  1693. .ops = &clk_branch2_ops,
  1694. },
  1695. },
  1696. };
  1697. static struct clk_branch gcc_blsp2_qup4_spi_apps_clk = {
  1698. .halt_reg = 0x0b04,
  1699. .clkr = {
  1700. .enable_reg = 0x0b04,
  1701. .enable_mask = BIT(0),
  1702. .hw.init = &(struct clk_init_data){
  1703. .name = "gcc_blsp2_qup4_spi_apps_clk",
  1704. .parent_names = (const char *[]){
  1705. "blsp2_qup4_spi_apps_clk_src",
  1706. },
  1707. .num_parents = 1,
  1708. .flags = CLK_SET_RATE_PARENT,
  1709. .ops = &clk_branch2_ops,
  1710. },
  1711. },
  1712. };
  1713. static struct clk_branch gcc_blsp2_qup5_i2c_apps_clk = {
  1714. .halt_reg = 0x0b88,
  1715. .clkr = {
  1716. .enable_reg = 0x0b88,
  1717. .enable_mask = BIT(0),
  1718. .hw.init = &(struct clk_init_data){
  1719. .name = "gcc_blsp2_qup5_i2c_apps_clk",
  1720. .parent_names = (const char *[]){
  1721. "blsp2_qup5_i2c_apps_clk_src",
  1722. },
  1723. .num_parents = 1,
  1724. .flags = CLK_SET_RATE_PARENT,
  1725. .ops = &clk_branch2_ops,
  1726. },
  1727. },
  1728. };
  1729. static struct clk_branch gcc_blsp2_qup5_spi_apps_clk = {
  1730. .halt_reg = 0x0b84,
  1731. .clkr = {
  1732. .enable_reg = 0x0b84,
  1733. .enable_mask = BIT(0),
  1734. .hw.init = &(struct clk_init_data){
  1735. .name = "gcc_blsp2_qup5_spi_apps_clk",
  1736. .parent_names = (const char *[]){
  1737. "blsp2_qup5_spi_apps_clk_src",
  1738. },
  1739. .num_parents = 1,
  1740. .flags = CLK_SET_RATE_PARENT,
  1741. .ops = &clk_branch2_ops,
  1742. },
  1743. },
  1744. };
  1745. static struct clk_branch gcc_blsp2_qup6_i2c_apps_clk = {
  1746. .halt_reg = 0x0c08,
  1747. .clkr = {
  1748. .enable_reg = 0x0c08,
  1749. .enable_mask = BIT(0),
  1750. .hw.init = &(struct clk_init_data){
  1751. .name = "gcc_blsp2_qup6_i2c_apps_clk",
  1752. .parent_names = (const char *[]){
  1753. "blsp2_qup6_i2c_apps_clk_src",
  1754. },
  1755. .num_parents = 1,
  1756. .flags = CLK_SET_RATE_PARENT,
  1757. .ops = &clk_branch2_ops,
  1758. },
  1759. },
  1760. };
  1761. static struct clk_branch gcc_blsp2_qup6_spi_apps_clk = {
  1762. .halt_reg = 0x0c04,
  1763. .clkr = {
  1764. .enable_reg = 0x0c04,
  1765. .enable_mask = BIT(0),
  1766. .hw.init = &(struct clk_init_data){
  1767. .name = "gcc_blsp2_qup6_spi_apps_clk",
  1768. .parent_names = (const char *[]){
  1769. "blsp2_qup6_spi_apps_clk_src",
  1770. },
  1771. .num_parents = 1,
  1772. .flags = CLK_SET_RATE_PARENT,
  1773. .ops = &clk_branch2_ops,
  1774. },
  1775. },
  1776. };
  1777. static struct clk_branch gcc_blsp2_uart1_apps_clk = {
  1778. .halt_reg = 0x09c4,
  1779. .clkr = {
  1780. .enable_reg = 0x09c4,
  1781. .enable_mask = BIT(0),
  1782. .hw.init = &(struct clk_init_data){
  1783. .name = "gcc_blsp2_uart1_apps_clk",
  1784. .parent_names = (const char *[]){
  1785. "blsp2_uart1_apps_clk_src",
  1786. },
  1787. .num_parents = 1,
  1788. .flags = CLK_SET_RATE_PARENT,
  1789. .ops = &clk_branch2_ops,
  1790. },
  1791. },
  1792. };
  1793. static struct clk_branch gcc_blsp2_uart2_apps_clk = {
  1794. .halt_reg = 0x0a44,
  1795. .clkr = {
  1796. .enable_reg = 0x0a44,
  1797. .enable_mask = BIT(0),
  1798. .hw.init = &(struct clk_init_data){
  1799. .name = "gcc_blsp2_uart2_apps_clk",
  1800. .parent_names = (const char *[]){
  1801. "blsp2_uart2_apps_clk_src",
  1802. },
  1803. .num_parents = 1,
  1804. .flags = CLK_SET_RATE_PARENT,
  1805. .ops = &clk_branch2_ops,
  1806. },
  1807. },
  1808. };
  1809. static struct clk_branch gcc_blsp2_uart3_apps_clk = {
  1810. .halt_reg = 0x0ac4,
  1811. .clkr = {
  1812. .enable_reg = 0x0ac4,
  1813. .enable_mask = BIT(0),
  1814. .hw.init = &(struct clk_init_data){
  1815. .name = "gcc_blsp2_uart3_apps_clk",
  1816. .parent_names = (const char *[]){
  1817. "blsp2_uart3_apps_clk_src",
  1818. },
  1819. .num_parents = 1,
  1820. .flags = CLK_SET_RATE_PARENT,
  1821. .ops = &clk_branch2_ops,
  1822. },
  1823. },
  1824. };
  1825. static struct clk_branch gcc_blsp2_uart4_apps_clk = {
  1826. .halt_reg = 0x0b44,
  1827. .clkr = {
  1828. .enable_reg = 0x0b44,
  1829. .enable_mask = BIT(0),
  1830. .hw.init = &(struct clk_init_data){
  1831. .name = "gcc_blsp2_uart4_apps_clk",
  1832. .parent_names = (const char *[]){
  1833. "blsp2_uart4_apps_clk_src",
  1834. },
  1835. .num_parents = 1,
  1836. .flags = CLK_SET_RATE_PARENT,
  1837. .ops = &clk_branch2_ops,
  1838. },
  1839. },
  1840. };
  1841. static struct clk_branch gcc_blsp2_uart5_apps_clk = {
  1842. .halt_reg = 0x0bc4,
  1843. .clkr = {
  1844. .enable_reg = 0x0bc4,
  1845. .enable_mask = BIT(0),
  1846. .hw.init = &(struct clk_init_data){
  1847. .name = "gcc_blsp2_uart5_apps_clk",
  1848. .parent_names = (const char *[]){
  1849. "blsp2_uart5_apps_clk_src",
  1850. },
  1851. .num_parents = 1,
  1852. .flags = CLK_SET_RATE_PARENT,
  1853. .ops = &clk_branch2_ops,
  1854. },
  1855. },
  1856. };
  1857. static struct clk_branch gcc_blsp2_uart6_apps_clk = {
  1858. .halt_reg = 0x0c44,
  1859. .clkr = {
  1860. .enable_reg = 0x0c44,
  1861. .enable_mask = BIT(0),
  1862. .hw.init = &(struct clk_init_data){
  1863. .name = "gcc_blsp2_uart6_apps_clk",
  1864. .parent_names = (const char *[]){
  1865. "blsp2_uart6_apps_clk_src",
  1866. },
  1867. .num_parents = 1,
  1868. .flags = CLK_SET_RATE_PARENT,
  1869. .ops = &clk_branch2_ops,
  1870. },
  1871. },
  1872. };
  1873. static struct clk_branch gcc_boot_rom_ahb_clk = {
  1874. .halt_reg = 0x0e04,
  1875. .halt_check = BRANCH_HALT_VOTED,
  1876. .clkr = {
  1877. .enable_reg = 0x1484,
  1878. .enable_mask = BIT(10),
  1879. .hw.init = &(struct clk_init_data){
  1880. .name = "gcc_boot_rom_ahb_clk",
  1881. .parent_names = (const char *[]){
  1882. "config_noc_clk_src",
  1883. },
  1884. .num_parents = 1,
  1885. .ops = &clk_branch2_ops,
  1886. },
  1887. },
  1888. };
  1889. static struct clk_branch gcc_ce1_ahb_clk = {
  1890. .halt_reg = 0x104c,
  1891. .halt_check = BRANCH_HALT_VOTED,
  1892. .clkr = {
  1893. .enable_reg = 0x1484,
  1894. .enable_mask = BIT(3),
  1895. .hw.init = &(struct clk_init_data){
  1896. .name = "gcc_ce1_ahb_clk",
  1897. .parent_names = (const char *[]){
  1898. "config_noc_clk_src",
  1899. },
  1900. .num_parents = 1,
  1901. .ops = &clk_branch2_ops,
  1902. },
  1903. },
  1904. };
  1905. static struct clk_branch gcc_ce1_axi_clk = {
  1906. .halt_reg = 0x1048,
  1907. .halt_check = BRANCH_HALT_VOTED,
  1908. .clkr = {
  1909. .enable_reg = 0x1484,
  1910. .enable_mask = BIT(4),
  1911. .hw.init = &(struct clk_init_data){
  1912. .name = "gcc_ce1_axi_clk",
  1913. .parent_names = (const char *[]){
  1914. "system_noc_clk_src",
  1915. },
  1916. .num_parents = 1,
  1917. .ops = &clk_branch2_ops,
  1918. },
  1919. },
  1920. };
  1921. static struct clk_branch gcc_ce1_clk = {
  1922. .halt_reg = 0x1050,
  1923. .halt_check = BRANCH_HALT_VOTED,
  1924. .clkr = {
  1925. .enable_reg = 0x1484,
  1926. .enable_mask = BIT(5),
  1927. .hw.init = &(struct clk_init_data){
  1928. .name = "gcc_ce1_clk",
  1929. .parent_names = (const char *[]){
  1930. "ce1_clk_src",
  1931. },
  1932. .num_parents = 1,
  1933. .flags = CLK_SET_RATE_PARENT,
  1934. .ops = &clk_branch2_ops,
  1935. },
  1936. },
  1937. };
  1938. static struct clk_branch gcc_ce2_ahb_clk = {
  1939. .halt_reg = 0x108c,
  1940. .halt_check = BRANCH_HALT_VOTED,
  1941. .clkr = {
  1942. .enable_reg = 0x1484,
  1943. .enable_mask = BIT(0),
  1944. .hw.init = &(struct clk_init_data){
  1945. .name = "gcc_ce2_ahb_clk",
  1946. .parent_names = (const char *[]){
  1947. "config_noc_clk_src",
  1948. },
  1949. .num_parents = 1,
  1950. .ops = &clk_branch2_ops,
  1951. },
  1952. },
  1953. };
  1954. static struct clk_branch gcc_ce2_axi_clk = {
  1955. .halt_reg = 0x1088,
  1956. .halt_check = BRANCH_HALT_VOTED,
  1957. .clkr = {
  1958. .enable_reg = 0x1484,
  1959. .enable_mask = BIT(1),
  1960. .hw.init = &(struct clk_init_data){
  1961. .name = "gcc_ce2_axi_clk",
  1962. .parent_names = (const char *[]){
  1963. "system_noc_clk_src",
  1964. },
  1965. .num_parents = 1,
  1966. .ops = &clk_branch2_ops,
  1967. },
  1968. },
  1969. };
  1970. static struct clk_branch gcc_ce2_clk = {
  1971. .halt_reg = 0x1090,
  1972. .halt_check = BRANCH_HALT_VOTED,
  1973. .clkr = {
  1974. .enable_reg = 0x1484,
  1975. .enable_mask = BIT(2),
  1976. .hw.init = &(struct clk_init_data){
  1977. .name = "gcc_ce2_clk",
  1978. .parent_names = (const char *[]){
  1979. "ce2_clk_src",
  1980. },
  1981. .num_parents = 1,
  1982. .flags = CLK_SET_RATE_PARENT,
  1983. .ops = &clk_branch2_ops,
  1984. },
  1985. },
  1986. };
  1987. static struct clk_branch gcc_ce3_ahb_clk = {
  1988. .halt_reg = 0x1d0c,
  1989. .halt_check = BRANCH_HALT_VOTED,
  1990. .clkr = {
  1991. .enable_reg = 0x1d0c,
  1992. .enable_mask = BIT(0),
  1993. .hw.init = &(struct clk_init_data){
  1994. .name = "gcc_ce3_ahb_clk",
  1995. .parent_names = (const char *[]){
  1996. "config_noc_clk_src",
  1997. },
  1998. .num_parents = 1,
  1999. .ops = &clk_branch2_ops,
  2000. },
  2001. },
  2002. };
  2003. static struct clk_branch gcc_ce3_axi_clk = {
  2004. .halt_reg = 0x1088,
  2005. .halt_check = BRANCH_HALT_VOTED,
  2006. .clkr = {
  2007. .enable_reg = 0x1d08,
  2008. .enable_mask = BIT(0),
  2009. .hw.init = &(struct clk_init_data){
  2010. .name = "gcc_ce3_axi_clk",
  2011. .parent_names = (const char *[]){
  2012. "system_noc_clk_src",
  2013. },
  2014. .num_parents = 1,
  2015. .ops = &clk_branch2_ops,
  2016. },
  2017. },
  2018. };
  2019. static struct clk_branch gcc_ce3_clk = {
  2020. .halt_reg = 0x1090,
  2021. .halt_check = BRANCH_HALT_VOTED,
  2022. .clkr = {
  2023. .enable_reg = 0x1d04,
  2024. .enable_mask = BIT(0),
  2025. .hw.init = &(struct clk_init_data){
  2026. .name = "gcc_ce3_clk",
  2027. .parent_names = (const char *[]){
  2028. "ce3_clk_src",
  2029. },
  2030. .num_parents = 1,
  2031. .flags = CLK_SET_RATE_PARENT,
  2032. .ops = &clk_branch2_ops,
  2033. },
  2034. },
  2035. };
  2036. static struct clk_branch gcc_gp1_clk = {
  2037. .halt_reg = 0x1900,
  2038. .clkr = {
  2039. .enable_reg = 0x1900,
  2040. .enable_mask = BIT(0),
  2041. .hw.init = &(struct clk_init_data){
  2042. .name = "gcc_gp1_clk",
  2043. .parent_names = (const char *[]){
  2044. "gp1_clk_src",
  2045. },
  2046. .num_parents = 1,
  2047. .flags = CLK_SET_RATE_PARENT,
  2048. .ops = &clk_branch2_ops,
  2049. },
  2050. },
  2051. };
  2052. static struct clk_branch gcc_gp2_clk = {
  2053. .halt_reg = 0x1940,
  2054. .clkr = {
  2055. .enable_reg = 0x1940,
  2056. .enable_mask = BIT(0),
  2057. .hw.init = &(struct clk_init_data){
  2058. .name = "gcc_gp2_clk",
  2059. .parent_names = (const char *[]){
  2060. "gp2_clk_src",
  2061. },
  2062. .num_parents = 1,
  2063. .flags = CLK_SET_RATE_PARENT,
  2064. .ops = &clk_branch2_ops,
  2065. },
  2066. },
  2067. };
  2068. static struct clk_branch gcc_gp3_clk = {
  2069. .halt_reg = 0x1980,
  2070. .clkr = {
  2071. .enable_reg = 0x1980,
  2072. .enable_mask = BIT(0),
  2073. .hw.init = &(struct clk_init_data){
  2074. .name = "gcc_gp3_clk",
  2075. .parent_names = (const char *[]){
  2076. "gp3_clk_src",
  2077. },
  2078. .num_parents = 1,
  2079. .flags = CLK_SET_RATE_PARENT,
  2080. .ops = &clk_branch2_ops,
  2081. },
  2082. },
  2083. };
  2084. static struct clk_branch gcc_ocmem_noc_cfg_ahb_clk = {
  2085. .halt_reg = 0x0248,
  2086. .clkr = {
  2087. .enable_reg = 0x0248,
  2088. .enable_mask = BIT(0),
  2089. .hw.init = &(struct clk_init_data){
  2090. .name = "gcc_ocmem_noc_cfg_ahb_clk",
  2091. .parent_names = (const char *[]){
  2092. "config_noc_clk_src",
  2093. },
  2094. .num_parents = 1,
  2095. .ops = &clk_branch2_ops,
  2096. },
  2097. },
  2098. };
  2099. static struct clk_branch gcc_pcie_0_aux_clk = {
  2100. .halt_reg = 0x1b10,
  2101. .clkr = {
  2102. .enable_reg = 0x1b10,
  2103. .enable_mask = BIT(0),
  2104. .hw.init = &(struct clk_init_data){
  2105. .name = "gcc_pcie_0_aux_clk",
  2106. .parent_names = (const char *[]){
  2107. "pcie_0_aux_clk_src",
  2108. },
  2109. .num_parents = 1,
  2110. .flags = CLK_SET_RATE_PARENT,
  2111. .ops = &clk_branch2_ops,
  2112. },
  2113. },
  2114. };
  2115. static struct clk_branch gcc_pcie_0_cfg_ahb_clk = {
  2116. .halt_reg = 0x1b0c,
  2117. .clkr = {
  2118. .enable_reg = 0x1b0c,
  2119. .enable_mask = BIT(0),
  2120. .hw.init = &(struct clk_init_data){
  2121. .name = "gcc_pcie_0_cfg_ahb_clk",
  2122. .parent_names = (const char *[]){
  2123. "config_noc_clk_src",
  2124. },
  2125. .num_parents = 1,
  2126. .flags = CLK_SET_RATE_PARENT,
  2127. .ops = &clk_branch2_ops,
  2128. },
  2129. },
  2130. };
  2131. static struct clk_branch gcc_pcie_0_mstr_axi_clk = {
  2132. .halt_reg = 0x1b08,
  2133. .clkr = {
  2134. .enable_reg = 0x1b08,
  2135. .enable_mask = BIT(0),
  2136. .hw.init = &(struct clk_init_data){
  2137. .name = "gcc_pcie_0_mstr_axi_clk",
  2138. .parent_names = (const char *[]){
  2139. "config_noc_clk_src",
  2140. },
  2141. .num_parents = 1,
  2142. .flags = CLK_SET_RATE_PARENT,
  2143. .ops = &clk_branch2_ops,
  2144. },
  2145. },
  2146. };
  2147. static struct clk_branch gcc_pcie_0_pipe_clk = {
  2148. .halt_reg = 0x1b14,
  2149. .clkr = {
  2150. .enable_reg = 0x1b14,
  2151. .enable_mask = BIT(0),
  2152. .hw.init = &(struct clk_init_data){
  2153. .name = "gcc_pcie_0_pipe_clk",
  2154. .parent_names = (const char *[]){
  2155. "pcie_0_pipe_clk_src",
  2156. },
  2157. .num_parents = 1,
  2158. .flags = CLK_SET_RATE_PARENT,
  2159. .ops = &clk_branch2_ops,
  2160. },
  2161. },
  2162. };
  2163. static struct clk_branch gcc_pcie_0_slv_axi_clk = {
  2164. .halt_reg = 0x1b04,
  2165. .clkr = {
  2166. .enable_reg = 0x1b04,
  2167. .enable_mask = BIT(0),
  2168. .hw.init = &(struct clk_init_data){
  2169. .name = "gcc_pcie_0_slv_axi_clk",
  2170. .parent_names = (const char *[]){
  2171. "config_noc_clk_src",
  2172. },
  2173. .num_parents = 1,
  2174. .flags = CLK_SET_RATE_PARENT,
  2175. .ops = &clk_branch2_ops,
  2176. },
  2177. },
  2178. };
  2179. static struct clk_branch gcc_pcie_1_aux_clk = {
  2180. .halt_reg = 0x1b90,
  2181. .clkr = {
  2182. .enable_reg = 0x1b90,
  2183. .enable_mask = BIT(0),
  2184. .hw.init = &(struct clk_init_data){
  2185. .name = "gcc_pcie_1_aux_clk",
  2186. .parent_names = (const char *[]){
  2187. "pcie_1_aux_clk_src",
  2188. },
  2189. .num_parents = 1,
  2190. .flags = CLK_SET_RATE_PARENT,
  2191. .ops = &clk_branch2_ops,
  2192. },
  2193. },
  2194. };
  2195. static struct clk_branch gcc_pcie_1_cfg_ahb_clk = {
  2196. .halt_reg = 0x1b8c,
  2197. .clkr = {
  2198. .enable_reg = 0x1b8c,
  2199. .enable_mask = BIT(0),
  2200. .hw.init = &(struct clk_init_data){
  2201. .name = "gcc_pcie_1_cfg_ahb_clk",
  2202. .parent_names = (const char *[]){
  2203. "config_noc_clk_src",
  2204. },
  2205. .num_parents = 1,
  2206. .flags = CLK_SET_RATE_PARENT,
  2207. .ops = &clk_branch2_ops,
  2208. },
  2209. },
  2210. };
  2211. static struct clk_branch gcc_pcie_1_mstr_axi_clk = {
  2212. .halt_reg = 0x1b88,
  2213. .clkr = {
  2214. .enable_reg = 0x1b88,
  2215. .enable_mask = BIT(0),
  2216. .hw.init = &(struct clk_init_data){
  2217. .name = "gcc_pcie_1_mstr_axi_clk",
  2218. .parent_names = (const char *[]){
  2219. "config_noc_clk_src",
  2220. },
  2221. .num_parents = 1,
  2222. .flags = CLK_SET_RATE_PARENT,
  2223. .ops = &clk_branch2_ops,
  2224. },
  2225. },
  2226. };
  2227. static struct clk_branch gcc_pcie_1_pipe_clk = {
  2228. .halt_reg = 0x1b94,
  2229. .clkr = {
  2230. .enable_reg = 0x1b94,
  2231. .enable_mask = BIT(0),
  2232. .hw.init = &(struct clk_init_data){
  2233. .name = "gcc_pcie_1_pipe_clk",
  2234. .parent_names = (const char *[]){
  2235. "pcie_1_pipe_clk_src",
  2236. },
  2237. .num_parents = 1,
  2238. .flags = CLK_SET_RATE_PARENT,
  2239. .ops = &clk_branch2_ops,
  2240. },
  2241. },
  2242. };
  2243. static struct clk_branch gcc_pcie_1_slv_axi_clk = {
  2244. .halt_reg = 0x1b84,
  2245. .clkr = {
  2246. .enable_reg = 0x1b84,
  2247. .enable_mask = BIT(0),
  2248. .hw.init = &(struct clk_init_data){
  2249. .name = "gcc_pcie_1_slv_axi_clk",
  2250. .parent_names = (const char *[]){
  2251. "config_noc_clk_src",
  2252. },
  2253. .num_parents = 1,
  2254. .flags = CLK_SET_RATE_PARENT,
  2255. .ops = &clk_branch2_ops,
  2256. },
  2257. },
  2258. };
  2259. static struct clk_branch gcc_pdm2_clk = {
  2260. .halt_reg = 0x0ccc,
  2261. .clkr = {
  2262. .enable_reg = 0x0ccc,
  2263. .enable_mask = BIT(0),
  2264. .hw.init = &(struct clk_init_data){
  2265. .name = "gcc_pdm2_clk",
  2266. .parent_names = (const char *[]){
  2267. "pdm2_clk_src",
  2268. },
  2269. .num_parents = 1,
  2270. .flags = CLK_SET_RATE_PARENT,
  2271. .ops = &clk_branch2_ops,
  2272. },
  2273. },
  2274. };
  2275. static struct clk_branch gcc_pdm_ahb_clk = {
  2276. .halt_reg = 0x0cc4,
  2277. .clkr = {
  2278. .enable_reg = 0x0cc4,
  2279. .enable_mask = BIT(0),
  2280. .hw.init = &(struct clk_init_data){
  2281. .name = "gcc_pdm_ahb_clk",
  2282. .parent_names = (const char *[]){
  2283. "periph_noc_clk_src",
  2284. },
  2285. .num_parents = 1,
  2286. .ops = &clk_branch2_ops,
  2287. },
  2288. },
  2289. };
  2290. static struct clk_branch gcc_periph_noc_usb_hsic_ahb_clk = {
  2291. .halt_reg = 0x01a4,
  2292. .clkr = {
  2293. .enable_reg = 0x01a4,
  2294. .enable_mask = BIT(0),
  2295. .hw.init = &(struct clk_init_data){
  2296. .name = "gcc_periph_noc_usb_hsic_ahb_clk",
  2297. .parent_names = (const char *[]){
  2298. "usb_hsic_ahb_clk_src",
  2299. },
  2300. .num_parents = 1,
  2301. .flags = CLK_SET_RATE_PARENT,
  2302. .ops = &clk_branch2_ops,
  2303. },
  2304. },
  2305. };
  2306. static struct clk_branch gcc_prng_ahb_clk = {
  2307. .halt_reg = 0x0d04,
  2308. .halt_check = BRANCH_HALT_VOTED,
  2309. .clkr = {
  2310. .enable_reg = 0x1484,
  2311. .enable_mask = BIT(13),
  2312. .hw.init = &(struct clk_init_data){
  2313. .name = "gcc_prng_ahb_clk",
  2314. .parent_names = (const char *[]){
  2315. "periph_noc_clk_src",
  2316. },
  2317. .num_parents = 1,
  2318. .ops = &clk_branch2_ops,
  2319. },
  2320. },
  2321. };
  2322. static struct clk_branch gcc_sata_asic0_clk = {
  2323. .halt_reg = 0x1c54,
  2324. .clkr = {
  2325. .enable_reg = 0x1c54,
  2326. .enable_mask = BIT(0),
  2327. .hw.init = &(struct clk_init_data){
  2328. .name = "gcc_sata_asic0_clk",
  2329. .parent_names = (const char *[]){
  2330. "sata_asic0_clk_src",
  2331. },
  2332. .num_parents = 1,
  2333. .flags = CLK_SET_RATE_PARENT,
  2334. .ops = &clk_branch2_ops,
  2335. },
  2336. },
  2337. };
  2338. static struct clk_branch gcc_sata_axi_clk = {
  2339. .halt_reg = 0x1c44,
  2340. .clkr = {
  2341. .enable_reg = 0x1c44,
  2342. .enable_mask = BIT(0),
  2343. .hw.init = &(struct clk_init_data){
  2344. .name = "gcc_sata_axi_clk",
  2345. .parent_names = (const char *[]){
  2346. "config_noc_clk_src",
  2347. },
  2348. .num_parents = 1,
  2349. .flags = CLK_SET_RATE_PARENT,
  2350. .ops = &clk_branch2_ops,
  2351. },
  2352. },
  2353. };
  2354. static struct clk_branch gcc_sata_cfg_ahb_clk = {
  2355. .halt_reg = 0x1c48,
  2356. .clkr = {
  2357. .enable_reg = 0x1c48,
  2358. .enable_mask = BIT(0),
  2359. .hw.init = &(struct clk_init_data){
  2360. .name = "gcc_sata_cfg_ahb_clk",
  2361. .parent_names = (const char *[]){
  2362. "config_noc_clk_src",
  2363. },
  2364. .num_parents = 1,
  2365. .flags = CLK_SET_RATE_PARENT,
  2366. .ops = &clk_branch2_ops,
  2367. },
  2368. },
  2369. };
  2370. static struct clk_branch gcc_sata_pmalive_clk = {
  2371. .halt_reg = 0x1c50,
  2372. .clkr = {
  2373. .enable_reg = 0x1c50,
  2374. .enable_mask = BIT(0),
  2375. .hw.init = &(struct clk_init_data){
  2376. .name = "gcc_sata_pmalive_clk",
  2377. .parent_names = (const char *[]){
  2378. "sata_pmalive_clk_src",
  2379. },
  2380. .num_parents = 1,
  2381. .flags = CLK_SET_RATE_PARENT,
  2382. .ops = &clk_branch2_ops,
  2383. },
  2384. },
  2385. };
  2386. static struct clk_branch gcc_sata_rx_clk = {
  2387. .halt_reg = 0x1c58,
  2388. .clkr = {
  2389. .enable_reg = 0x1c58,
  2390. .enable_mask = BIT(0),
  2391. .hw.init = &(struct clk_init_data){
  2392. .name = "gcc_sata_rx_clk",
  2393. .parent_names = (const char *[]){
  2394. "sata_rx_clk_src",
  2395. },
  2396. .num_parents = 1,
  2397. .flags = CLK_SET_RATE_PARENT,
  2398. .ops = &clk_branch2_ops,
  2399. },
  2400. },
  2401. };
  2402. static struct clk_branch gcc_sata_rx_oob_clk = {
  2403. .halt_reg = 0x1c4c,
  2404. .clkr = {
  2405. .enable_reg = 0x1c4c,
  2406. .enable_mask = BIT(0),
  2407. .hw.init = &(struct clk_init_data){
  2408. .name = "gcc_sata_rx_oob_clk",
  2409. .parent_names = (const char *[]){
  2410. "sata_rx_oob_clk_src",
  2411. },
  2412. .num_parents = 1,
  2413. .flags = CLK_SET_RATE_PARENT,
  2414. .ops = &clk_branch2_ops,
  2415. },
  2416. },
  2417. };
  2418. static struct clk_branch gcc_sdcc1_ahb_clk = {
  2419. .halt_reg = 0x04c8,
  2420. .clkr = {
  2421. .enable_reg = 0x04c8,
  2422. .enable_mask = BIT(0),
  2423. .hw.init = &(struct clk_init_data){
  2424. .name = "gcc_sdcc1_ahb_clk",
  2425. .parent_names = (const char *[]){
  2426. "periph_noc_clk_src",
  2427. },
  2428. .num_parents = 1,
  2429. .ops = &clk_branch2_ops,
  2430. },
  2431. },
  2432. };
  2433. static struct clk_branch gcc_sdcc1_apps_clk = {
  2434. .halt_reg = 0x04c4,
  2435. .clkr = {
  2436. .enable_reg = 0x04c4,
  2437. .enable_mask = BIT(0),
  2438. .hw.init = &(struct clk_init_data){
  2439. .name = "gcc_sdcc1_apps_clk",
  2440. .parent_names = (const char *[]){
  2441. "sdcc1_apps_clk_src",
  2442. },
  2443. .num_parents = 1,
  2444. .flags = CLK_SET_RATE_PARENT,
  2445. .ops = &clk_branch2_ops,
  2446. },
  2447. },
  2448. };
  2449. static struct clk_branch gcc_sdcc1_cdccal_ff_clk = {
  2450. .halt_reg = 0x04e8,
  2451. .clkr = {
  2452. .enable_reg = 0x04e8,
  2453. .enable_mask = BIT(0),
  2454. .hw.init = &(struct clk_init_data){
  2455. .name = "gcc_sdcc1_cdccal_ff_clk",
  2456. .parent_names = (const char *[]){
  2457. "xo"
  2458. },
  2459. .num_parents = 1,
  2460. .ops = &clk_branch2_ops,
  2461. },
  2462. },
  2463. };
  2464. static struct clk_branch gcc_sdcc1_cdccal_sleep_clk = {
  2465. .halt_reg = 0x04e4,
  2466. .clkr = {
  2467. .enable_reg = 0x04e4,
  2468. .enable_mask = BIT(0),
  2469. .hw.init = &(struct clk_init_data){
  2470. .name = "gcc_sdcc1_cdccal_sleep_clk",
  2471. .parent_names = (const char *[]){
  2472. "sleep_clk_src"
  2473. },
  2474. .num_parents = 1,
  2475. .ops = &clk_branch2_ops,
  2476. },
  2477. },
  2478. };
  2479. static struct clk_branch gcc_sdcc2_ahb_clk = {
  2480. .halt_reg = 0x0508,
  2481. .clkr = {
  2482. .enable_reg = 0x0508,
  2483. .enable_mask = BIT(0),
  2484. .hw.init = &(struct clk_init_data){
  2485. .name = "gcc_sdcc2_ahb_clk",
  2486. .parent_names = (const char *[]){
  2487. "periph_noc_clk_src",
  2488. },
  2489. .num_parents = 1,
  2490. .ops = &clk_branch2_ops,
  2491. },
  2492. },
  2493. };
  2494. static struct clk_branch gcc_sdcc2_apps_clk = {
  2495. .halt_reg = 0x0504,
  2496. .clkr = {
  2497. .enable_reg = 0x0504,
  2498. .enable_mask = BIT(0),
  2499. .hw.init = &(struct clk_init_data){
  2500. .name = "gcc_sdcc2_apps_clk",
  2501. .parent_names = (const char *[]){
  2502. "sdcc2_apps_clk_src",
  2503. },
  2504. .num_parents = 1,
  2505. .flags = CLK_SET_RATE_PARENT,
  2506. .ops = &clk_branch2_ops,
  2507. },
  2508. },
  2509. };
  2510. static struct clk_branch gcc_sdcc3_ahb_clk = {
  2511. .halt_reg = 0x0548,
  2512. .clkr = {
  2513. .enable_reg = 0x0548,
  2514. .enable_mask = BIT(0),
  2515. .hw.init = &(struct clk_init_data){
  2516. .name = "gcc_sdcc3_ahb_clk",
  2517. .parent_names = (const char *[]){
  2518. "periph_noc_clk_src",
  2519. },
  2520. .num_parents = 1,
  2521. .ops = &clk_branch2_ops,
  2522. },
  2523. },
  2524. };
  2525. static struct clk_branch gcc_sdcc3_apps_clk = {
  2526. .halt_reg = 0x0544,
  2527. .clkr = {
  2528. .enable_reg = 0x0544,
  2529. .enable_mask = BIT(0),
  2530. .hw.init = &(struct clk_init_data){
  2531. .name = "gcc_sdcc3_apps_clk",
  2532. .parent_names = (const char *[]){
  2533. "sdcc3_apps_clk_src",
  2534. },
  2535. .num_parents = 1,
  2536. .flags = CLK_SET_RATE_PARENT,
  2537. .ops = &clk_branch2_ops,
  2538. },
  2539. },
  2540. };
  2541. static struct clk_branch gcc_sdcc4_ahb_clk = {
  2542. .halt_reg = 0x0588,
  2543. .clkr = {
  2544. .enable_reg = 0x0588,
  2545. .enable_mask = BIT(0),
  2546. .hw.init = &(struct clk_init_data){
  2547. .name = "gcc_sdcc4_ahb_clk",
  2548. .parent_names = (const char *[]){
  2549. "periph_noc_clk_src",
  2550. },
  2551. .num_parents = 1,
  2552. .ops = &clk_branch2_ops,
  2553. },
  2554. },
  2555. };
  2556. static struct clk_branch gcc_sdcc4_apps_clk = {
  2557. .halt_reg = 0x0584,
  2558. .clkr = {
  2559. .enable_reg = 0x0584,
  2560. .enable_mask = BIT(0),
  2561. .hw.init = &(struct clk_init_data){
  2562. .name = "gcc_sdcc4_apps_clk",
  2563. .parent_names = (const char *[]){
  2564. "sdcc4_apps_clk_src",
  2565. },
  2566. .num_parents = 1,
  2567. .flags = CLK_SET_RATE_PARENT,
  2568. .ops = &clk_branch2_ops,
  2569. },
  2570. },
  2571. };
  2572. static struct clk_branch gcc_sys_noc_ufs_axi_clk = {
  2573. .halt_reg = 0x013c,
  2574. .clkr = {
  2575. .enable_reg = 0x013c,
  2576. .enable_mask = BIT(0),
  2577. .hw.init = &(struct clk_init_data){
  2578. .name = "gcc_sys_noc_ufs_axi_clk",
  2579. .parent_names = (const char *[]){
  2580. "ufs_axi_clk_src",
  2581. },
  2582. .num_parents = 1,
  2583. .flags = CLK_SET_RATE_PARENT,
  2584. .ops = &clk_branch2_ops,
  2585. },
  2586. },
  2587. };
  2588. static struct clk_branch gcc_sys_noc_usb3_axi_clk = {
  2589. .halt_reg = 0x0108,
  2590. .clkr = {
  2591. .enable_reg = 0x0108,
  2592. .enable_mask = BIT(0),
  2593. .hw.init = &(struct clk_init_data){
  2594. .name = "gcc_sys_noc_usb3_axi_clk",
  2595. .parent_names = (const char *[]){
  2596. "usb30_master_clk_src",
  2597. },
  2598. .num_parents = 1,
  2599. .flags = CLK_SET_RATE_PARENT,
  2600. .ops = &clk_branch2_ops,
  2601. },
  2602. },
  2603. };
  2604. static struct clk_branch gcc_sys_noc_usb3_sec_axi_clk = {
  2605. .halt_reg = 0x0138,
  2606. .clkr = {
  2607. .enable_reg = 0x0138,
  2608. .enable_mask = BIT(0),
  2609. .hw.init = &(struct clk_init_data){
  2610. .name = "gcc_sys_noc_usb3_sec_axi_clk",
  2611. .parent_names = (const char *[]){
  2612. "usb30_sec_master_clk_src",
  2613. },
  2614. .num_parents = 1,
  2615. .flags = CLK_SET_RATE_PARENT,
  2616. .ops = &clk_branch2_ops,
  2617. },
  2618. },
  2619. };
  2620. static struct clk_branch gcc_tsif_ahb_clk = {
  2621. .halt_reg = 0x0d84,
  2622. .clkr = {
  2623. .enable_reg = 0x0d84,
  2624. .enable_mask = BIT(0),
  2625. .hw.init = &(struct clk_init_data){
  2626. .name = "gcc_tsif_ahb_clk",
  2627. .parent_names = (const char *[]){
  2628. "periph_noc_clk_src",
  2629. },
  2630. .num_parents = 1,
  2631. .ops = &clk_branch2_ops,
  2632. },
  2633. },
  2634. };
  2635. static struct clk_branch gcc_tsif_inactivity_timers_clk = {
  2636. .halt_reg = 0x0d8c,
  2637. .clkr = {
  2638. .enable_reg = 0x0d8c,
  2639. .enable_mask = BIT(0),
  2640. .hw.init = &(struct clk_init_data){
  2641. .name = "gcc_tsif_inactivity_timers_clk",
  2642. .parent_names = (const char *[]){
  2643. "sleep_clk_src",
  2644. },
  2645. .num_parents = 1,
  2646. .flags = CLK_SET_RATE_PARENT,
  2647. .ops = &clk_branch2_ops,
  2648. },
  2649. },
  2650. };
  2651. static struct clk_branch gcc_tsif_ref_clk = {
  2652. .halt_reg = 0x0d88,
  2653. .clkr = {
  2654. .enable_reg = 0x0d88,
  2655. .enable_mask = BIT(0),
  2656. .hw.init = &(struct clk_init_data){
  2657. .name = "gcc_tsif_ref_clk",
  2658. .parent_names = (const char *[]){
  2659. "tsif_ref_clk_src",
  2660. },
  2661. .num_parents = 1,
  2662. .flags = CLK_SET_RATE_PARENT,
  2663. .ops = &clk_branch2_ops,
  2664. },
  2665. },
  2666. };
  2667. static struct clk_branch gcc_ufs_ahb_clk = {
  2668. .halt_reg = 0x1d48,
  2669. .clkr = {
  2670. .enable_reg = 0x1d48,
  2671. .enable_mask = BIT(0),
  2672. .hw.init = &(struct clk_init_data){
  2673. .name = "gcc_ufs_ahb_clk",
  2674. .parent_names = (const char *[]){
  2675. "config_noc_clk_src",
  2676. },
  2677. .num_parents = 1,
  2678. .flags = CLK_SET_RATE_PARENT,
  2679. .ops = &clk_branch2_ops,
  2680. },
  2681. },
  2682. };
  2683. static struct clk_branch gcc_ufs_axi_clk = {
  2684. .halt_reg = 0x1d44,
  2685. .clkr = {
  2686. .enable_reg = 0x1d44,
  2687. .enable_mask = BIT(0),
  2688. .hw.init = &(struct clk_init_data){
  2689. .name = "gcc_ufs_axi_clk",
  2690. .parent_names = (const char *[]){
  2691. "ufs_axi_clk_src",
  2692. },
  2693. .num_parents = 1,
  2694. .flags = CLK_SET_RATE_PARENT,
  2695. .ops = &clk_branch2_ops,
  2696. },
  2697. },
  2698. };
  2699. static struct clk_branch gcc_ufs_rx_cfg_clk = {
  2700. .halt_reg = 0x1d50,
  2701. .clkr = {
  2702. .enable_reg = 0x1d50,
  2703. .enable_mask = BIT(0),
  2704. .hw.init = &(struct clk_init_data){
  2705. .name = "gcc_ufs_rx_cfg_clk",
  2706. .parent_names = (const char *[]){
  2707. "ufs_axi_clk_src",
  2708. },
  2709. .num_parents = 1,
  2710. .flags = CLK_SET_RATE_PARENT,
  2711. .ops = &clk_branch2_ops,
  2712. },
  2713. },
  2714. };
  2715. static struct clk_branch gcc_ufs_rx_symbol_0_clk = {
  2716. .halt_reg = 0x1d5c,
  2717. .clkr = {
  2718. .enable_reg = 0x1d5c,
  2719. .enable_mask = BIT(0),
  2720. .hw.init = &(struct clk_init_data){
  2721. .name = "gcc_ufs_rx_symbol_0_clk",
  2722. .parent_names = (const char *[]){
  2723. "ufs_rx_symbol_0_clk_src",
  2724. },
  2725. .num_parents = 1,
  2726. .flags = CLK_SET_RATE_PARENT,
  2727. .ops = &clk_branch2_ops,
  2728. },
  2729. },
  2730. };
  2731. static struct clk_branch gcc_ufs_rx_symbol_1_clk = {
  2732. .halt_reg = 0x1d60,
  2733. .clkr = {
  2734. .enable_reg = 0x1d60,
  2735. .enable_mask = BIT(0),
  2736. .hw.init = &(struct clk_init_data){
  2737. .name = "gcc_ufs_rx_symbol_1_clk",
  2738. .parent_names = (const char *[]){
  2739. "ufs_rx_symbol_1_clk_src",
  2740. },
  2741. .num_parents = 1,
  2742. .flags = CLK_SET_RATE_PARENT,
  2743. .ops = &clk_branch2_ops,
  2744. },
  2745. },
  2746. };
  2747. static struct clk_branch gcc_ufs_tx_cfg_clk = {
  2748. .halt_reg = 0x1d4c,
  2749. .clkr = {
  2750. .enable_reg = 0x1d4c,
  2751. .enable_mask = BIT(0),
  2752. .hw.init = &(struct clk_init_data){
  2753. .name = "gcc_ufs_tx_cfg_clk",
  2754. .parent_names = (const char *[]){
  2755. "ufs_axi_clk_src",
  2756. },
  2757. .num_parents = 1,
  2758. .flags = CLK_SET_RATE_PARENT,
  2759. .ops = &clk_branch2_ops,
  2760. },
  2761. },
  2762. };
  2763. static struct clk_branch gcc_ufs_tx_symbol_0_clk = {
  2764. .halt_reg = 0x1d54,
  2765. .clkr = {
  2766. .enable_reg = 0x1d54,
  2767. .enable_mask = BIT(0),
  2768. .hw.init = &(struct clk_init_data){
  2769. .name = "gcc_ufs_tx_symbol_0_clk",
  2770. .parent_names = (const char *[]){
  2771. "ufs_tx_symbol_0_clk_src",
  2772. },
  2773. .num_parents = 1,
  2774. .flags = CLK_SET_RATE_PARENT,
  2775. .ops = &clk_branch2_ops,
  2776. },
  2777. },
  2778. };
  2779. static struct clk_branch gcc_ufs_tx_symbol_1_clk = {
  2780. .halt_reg = 0x1d58,
  2781. .clkr = {
  2782. .enable_reg = 0x1d58,
  2783. .enable_mask = BIT(0),
  2784. .hw.init = &(struct clk_init_data){
  2785. .name = "gcc_ufs_tx_symbol_1_clk",
  2786. .parent_names = (const char *[]){
  2787. "ufs_tx_symbol_1_clk_src",
  2788. },
  2789. .num_parents = 1,
  2790. .flags = CLK_SET_RATE_PARENT,
  2791. .ops = &clk_branch2_ops,
  2792. },
  2793. },
  2794. };
  2795. static struct clk_branch gcc_usb2a_phy_sleep_clk = {
  2796. .halt_reg = 0x04ac,
  2797. .clkr = {
  2798. .enable_reg = 0x04ac,
  2799. .enable_mask = BIT(0),
  2800. .hw.init = &(struct clk_init_data){
  2801. .name = "gcc_usb2a_phy_sleep_clk",
  2802. .parent_names = (const char *[]){
  2803. "sleep_clk_src",
  2804. },
  2805. .num_parents = 1,
  2806. .ops = &clk_branch2_ops,
  2807. },
  2808. },
  2809. };
  2810. static struct clk_branch gcc_usb2b_phy_sleep_clk = {
  2811. .halt_reg = 0x04b4,
  2812. .clkr = {
  2813. .enable_reg = 0x04b4,
  2814. .enable_mask = BIT(0),
  2815. .hw.init = &(struct clk_init_data){
  2816. .name = "gcc_usb2b_phy_sleep_clk",
  2817. .parent_names = (const char *[]){
  2818. "sleep_clk_src",
  2819. },
  2820. .num_parents = 1,
  2821. .ops = &clk_branch2_ops,
  2822. },
  2823. },
  2824. };
  2825. static struct clk_branch gcc_usb30_master_clk = {
  2826. .halt_reg = 0x03c8,
  2827. .clkr = {
  2828. .enable_reg = 0x03c8,
  2829. .enable_mask = BIT(0),
  2830. .hw.init = &(struct clk_init_data){
  2831. .name = "gcc_usb30_master_clk",
  2832. .parent_names = (const char *[]){
  2833. "usb30_master_clk_src",
  2834. },
  2835. .num_parents = 1,
  2836. .flags = CLK_SET_RATE_PARENT,
  2837. .ops = &clk_branch2_ops,
  2838. },
  2839. },
  2840. };
  2841. static struct clk_branch gcc_usb30_sec_master_clk = {
  2842. .halt_reg = 0x1bc8,
  2843. .clkr = {
  2844. .enable_reg = 0x1bc8,
  2845. .enable_mask = BIT(0),
  2846. .hw.init = &(struct clk_init_data){
  2847. .name = "gcc_usb30_sec_master_clk",
  2848. .parent_names = (const char *[]){
  2849. "usb30_sec_master_clk_src",
  2850. },
  2851. .num_parents = 1,
  2852. .flags = CLK_SET_RATE_PARENT,
  2853. .ops = &clk_branch2_ops,
  2854. },
  2855. },
  2856. };
  2857. static struct clk_branch gcc_usb30_mock_utmi_clk = {
  2858. .halt_reg = 0x03d0,
  2859. .clkr = {
  2860. .enable_reg = 0x03d0,
  2861. .enable_mask = BIT(0),
  2862. .hw.init = &(struct clk_init_data){
  2863. .name = "gcc_usb30_mock_utmi_clk",
  2864. .parent_names = (const char *[]){
  2865. "usb30_mock_utmi_clk_src",
  2866. },
  2867. .num_parents = 1,
  2868. .flags = CLK_SET_RATE_PARENT,
  2869. .ops = &clk_branch2_ops,
  2870. },
  2871. },
  2872. };
  2873. static struct clk_branch gcc_usb30_sleep_clk = {
  2874. .halt_reg = 0x03cc,
  2875. .clkr = {
  2876. .enable_reg = 0x03cc,
  2877. .enable_mask = BIT(0),
  2878. .hw.init = &(struct clk_init_data){
  2879. .name = "gcc_usb30_sleep_clk",
  2880. .parent_names = (const char *[]){
  2881. "sleep_clk_src",
  2882. },
  2883. .num_parents = 1,
  2884. .ops = &clk_branch2_ops,
  2885. },
  2886. },
  2887. };
  2888. static struct clk_branch gcc_usb_hs_ahb_clk = {
  2889. .halt_reg = 0x0488,
  2890. .clkr = {
  2891. .enable_reg = 0x0488,
  2892. .enable_mask = BIT(0),
  2893. .hw.init = &(struct clk_init_data){
  2894. .name = "gcc_usb_hs_ahb_clk",
  2895. .parent_names = (const char *[]){
  2896. "periph_noc_clk_src",
  2897. },
  2898. .num_parents = 1,
  2899. .ops = &clk_branch2_ops,
  2900. },
  2901. },
  2902. };
  2903. static struct clk_branch gcc_usb_hs_inactivity_timers_clk = {
  2904. .halt_reg = 0x048c,
  2905. .clkr = {
  2906. .enable_reg = 0x048c,
  2907. .enable_mask = BIT(0),
  2908. .hw.init = &(struct clk_init_data){
  2909. .name = "gcc_usb_hs_inactivity_timers_clk",
  2910. .parent_names = (const char *[]){
  2911. "sleep_clk_src",
  2912. },
  2913. .num_parents = 1,
  2914. .flags = CLK_SET_RATE_PARENT,
  2915. .ops = &clk_branch2_ops,
  2916. },
  2917. },
  2918. };
  2919. static struct clk_branch gcc_usb_hs_system_clk = {
  2920. .halt_reg = 0x0484,
  2921. .clkr = {
  2922. .enable_reg = 0x0484,
  2923. .enable_mask = BIT(0),
  2924. .hw.init = &(struct clk_init_data){
  2925. .name = "gcc_usb_hs_system_clk",
  2926. .parent_names = (const char *[]){
  2927. "usb_hs_system_clk_src",
  2928. },
  2929. .num_parents = 1,
  2930. .flags = CLK_SET_RATE_PARENT,
  2931. .ops = &clk_branch2_ops,
  2932. },
  2933. },
  2934. };
  2935. static struct clk_branch gcc_usb_hsic_ahb_clk = {
  2936. .halt_reg = 0x0408,
  2937. .clkr = {
  2938. .enable_reg = 0x0408,
  2939. .enable_mask = BIT(0),
  2940. .hw.init = &(struct clk_init_data){
  2941. .name = "gcc_usb_hsic_ahb_clk",
  2942. .parent_names = (const char *[]){
  2943. "periph_noc_clk_src",
  2944. },
  2945. .num_parents = 1,
  2946. .ops = &clk_branch2_ops,
  2947. },
  2948. },
  2949. };
  2950. static struct clk_branch gcc_usb_hsic_clk = {
  2951. .halt_reg = 0x0410,
  2952. .clkr = {
  2953. .enable_reg = 0x0410,
  2954. .enable_mask = BIT(0),
  2955. .hw.init = &(struct clk_init_data){
  2956. .name = "gcc_usb_hsic_clk",
  2957. .parent_names = (const char *[]){
  2958. "usb_hsic_clk_src",
  2959. },
  2960. .num_parents = 1,
  2961. .flags = CLK_SET_RATE_PARENT,
  2962. .ops = &clk_branch2_ops,
  2963. },
  2964. },
  2965. };
  2966. static struct clk_branch gcc_usb_hsic_io_cal_clk = {
  2967. .halt_reg = 0x0414,
  2968. .clkr = {
  2969. .enable_reg = 0x0414,
  2970. .enable_mask = BIT(0),
  2971. .hw.init = &(struct clk_init_data){
  2972. .name = "gcc_usb_hsic_io_cal_clk",
  2973. .parent_names = (const char *[]){
  2974. "usb_hsic_io_cal_clk_src",
  2975. },
  2976. .num_parents = 1,
  2977. .flags = CLK_SET_RATE_PARENT,
  2978. .ops = &clk_branch2_ops,
  2979. },
  2980. },
  2981. };
  2982. static struct clk_branch gcc_usb_hsic_io_cal_sleep_clk = {
  2983. .halt_reg = 0x0418,
  2984. .clkr = {
  2985. .enable_reg = 0x0418,
  2986. .enable_mask = BIT(0),
  2987. .hw.init = &(struct clk_init_data){
  2988. .name = "gcc_usb_hsic_io_cal_sleep_clk",
  2989. .parent_names = (const char *[]){
  2990. "sleep_clk_src",
  2991. },
  2992. .num_parents = 1,
  2993. .ops = &clk_branch2_ops,
  2994. },
  2995. },
  2996. };
  2997. static struct clk_branch gcc_usb_hsic_system_clk = {
  2998. .halt_reg = 0x040c,
  2999. .clkr = {
  3000. .enable_reg = 0x040c,
  3001. .enable_mask = BIT(0),
  3002. .hw.init = &(struct clk_init_data){
  3003. .name = "gcc_usb_hsic_system_clk",
  3004. .parent_names = (const char *[]){
  3005. "usb_hsic_system_clk_src",
  3006. },
  3007. .num_parents = 1,
  3008. .flags = CLK_SET_RATE_PARENT,
  3009. .ops = &clk_branch2_ops,
  3010. },
  3011. },
  3012. };
  3013. static struct gdsc usb_hs_hsic_gdsc = {
  3014. .gdscr = 0x404,
  3015. .pd = {
  3016. .name = "usb_hs_hsic",
  3017. },
  3018. .pwrsts = PWRSTS_OFF_ON,
  3019. };
  3020. static struct gdsc pcie0_gdsc = {
  3021. .gdscr = 0x1ac4,
  3022. .pd = {
  3023. .name = "pcie0",
  3024. },
  3025. .pwrsts = PWRSTS_OFF_ON,
  3026. };
  3027. static struct gdsc pcie1_gdsc = {
  3028. .gdscr = 0x1b44,
  3029. .pd = {
  3030. .name = "pcie1",
  3031. },
  3032. .pwrsts = PWRSTS_OFF_ON,
  3033. };
  3034. static struct gdsc usb30_gdsc = {
  3035. .gdscr = 0x1e84,
  3036. .pd = {
  3037. .name = "usb30",
  3038. },
  3039. .pwrsts = PWRSTS_OFF_ON,
  3040. };
  3041. static struct clk_regmap *gcc_apq8084_clocks[] = {
  3042. [GPLL0] = &gpll0.clkr,
  3043. [GPLL0_VOTE] = &gpll0_vote,
  3044. [GPLL1] = &gpll1.clkr,
  3045. [GPLL1_VOTE] = &gpll1_vote,
  3046. [GPLL4] = &gpll4.clkr,
  3047. [GPLL4_VOTE] = &gpll4_vote,
  3048. [CONFIG_NOC_CLK_SRC] = &config_noc_clk_src.clkr,
  3049. [PERIPH_NOC_CLK_SRC] = &periph_noc_clk_src.clkr,
  3050. [SYSTEM_NOC_CLK_SRC] = &system_noc_clk_src.clkr,
  3051. [UFS_AXI_CLK_SRC] = &ufs_axi_clk_src.clkr,
  3052. [USB30_MASTER_CLK_SRC] = &usb30_master_clk_src.clkr,
  3053. [USB30_SEC_MASTER_CLK_SRC] = &usb30_sec_master_clk_src.clkr,
  3054. [USB_HSIC_AHB_CLK_SRC] = &usb_hsic_ahb_clk_src.clkr,
  3055. [BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
  3056. [BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
  3057. [BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
  3058. [BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
  3059. [BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
  3060. [BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
  3061. [BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
  3062. [BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
  3063. [BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
  3064. [BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
  3065. [BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
  3066. [BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
  3067. [BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
  3068. [BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
  3069. [BLSP1_UART3_APPS_CLK_SRC] = &blsp1_uart3_apps_clk_src.clkr,
  3070. [BLSP1_UART4_APPS_CLK_SRC] = &blsp1_uart4_apps_clk_src.clkr,
  3071. [BLSP1_UART5_APPS_CLK_SRC] = &blsp1_uart5_apps_clk_src.clkr,
  3072. [BLSP1_UART6_APPS_CLK_SRC] = &blsp1_uart6_apps_clk_src.clkr,
  3073. [BLSP2_QUP1_I2C_APPS_CLK_SRC] = &blsp2_qup1_i2c_apps_clk_src.clkr,
  3074. [BLSP2_QUP1_SPI_APPS_CLK_SRC] = &blsp2_qup1_spi_apps_clk_src.clkr,
  3075. [BLSP2_QUP2_I2C_APPS_CLK_SRC] = &blsp2_qup2_i2c_apps_clk_src.clkr,
  3076. [BLSP2_QUP2_SPI_APPS_CLK_SRC] = &blsp2_qup2_spi_apps_clk_src.clkr,
  3077. [BLSP2_QUP3_I2C_APPS_CLK_SRC] = &blsp2_qup3_i2c_apps_clk_src.clkr,
  3078. [BLSP2_QUP3_SPI_APPS_CLK_SRC] = &blsp2_qup3_spi_apps_clk_src.clkr,
  3079. [BLSP2_QUP4_I2C_APPS_CLK_SRC] = &blsp2_qup4_i2c_apps_clk_src.clkr,
  3080. [BLSP2_QUP4_SPI_APPS_CLK_SRC] = &blsp2_qup4_spi_apps_clk_src.clkr,
  3081. [BLSP2_QUP5_I2C_APPS_CLK_SRC] = &blsp2_qup5_i2c_apps_clk_src.clkr,
  3082. [BLSP2_QUP5_SPI_APPS_CLK_SRC] = &blsp2_qup5_spi_apps_clk_src.clkr,
  3083. [BLSP2_QUP6_I2C_APPS_CLK_SRC] = &blsp2_qup6_i2c_apps_clk_src.clkr,
  3084. [BLSP2_QUP6_SPI_APPS_CLK_SRC] = &blsp2_qup6_spi_apps_clk_src.clkr,
  3085. [BLSP2_UART1_APPS_CLK_SRC] = &blsp2_uart1_apps_clk_src.clkr,
  3086. [BLSP2_UART2_APPS_CLK_SRC] = &blsp2_uart2_apps_clk_src.clkr,
  3087. [BLSP2_UART3_APPS_CLK_SRC] = &blsp2_uart3_apps_clk_src.clkr,
  3088. [BLSP2_UART4_APPS_CLK_SRC] = &blsp2_uart4_apps_clk_src.clkr,
  3089. [BLSP2_UART5_APPS_CLK_SRC] = &blsp2_uart5_apps_clk_src.clkr,
  3090. [BLSP2_UART6_APPS_CLK_SRC] = &blsp2_uart6_apps_clk_src.clkr,
  3091. [CE1_CLK_SRC] = &ce1_clk_src.clkr,
  3092. [CE2_CLK_SRC] = &ce2_clk_src.clkr,
  3093. [CE3_CLK_SRC] = &ce3_clk_src.clkr,
  3094. [GP1_CLK_SRC] = &gp1_clk_src.clkr,
  3095. [GP2_CLK_SRC] = &gp2_clk_src.clkr,
  3096. [GP3_CLK_SRC] = &gp3_clk_src.clkr,
  3097. [PCIE_0_AUX_CLK_SRC] = &pcie_0_aux_clk_src.clkr,
  3098. [PCIE_0_PIPE_CLK_SRC] = &pcie_0_pipe_clk_src.clkr,
  3099. [PCIE_1_AUX_CLK_SRC] = &pcie_1_aux_clk_src.clkr,
  3100. [PCIE_1_PIPE_CLK_SRC] = &pcie_1_pipe_clk_src.clkr,
  3101. [PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
  3102. [SATA_ASIC0_CLK_SRC] = &sata_asic0_clk_src.clkr,
  3103. [SATA_PMALIVE_CLK_SRC] = &sata_pmalive_clk_src.clkr,
  3104. [SATA_RX_CLK_SRC] = &sata_rx_clk_src.clkr,
  3105. [SATA_RX_OOB_CLK_SRC] = &sata_rx_oob_clk_src.clkr,
  3106. [SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
  3107. [SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
  3108. [SDCC3_APPS_CLK_SRC] = &sdcc3_apps_clk_src.clkr,
  3109. [SDCC4_APPS_CLK_SRC] = &sdcc4_apps_clk_src.clkr,
  3110. [TSIF_REF_CLK_SRC] = &tsif_ref_clk_src.clkr,
  3111. [USB30_MOCK_UTMI_CLK_SRC] = &usb30_mock_utmi_clk_src.clkr,
  3112. [USB30_SEC_MOCK_UTMI_CLK_SRC] = &usb30_sec_mock_utmi_clk_src.clkr,
  3113. [USB_HS_SYSTEM_CLK_SRC] = &usb_hs_system_clk_src.clkr,
  3114. [USB_HSIC_CLK_SRC] = &usb_hsic_clk_src.clkr,
  3115. [USB_HSIC_IO_CAL_CLK_SRC] = &usb_hsic_io_cal_clk_src.clkr,
  3116. [USB_HSIC_MOCK_UTMI_CLK_SRC] = &usb_hsic_mock_utmi_clk_src.clkr,
  3117. [USB_HSIC_SYSTEM_CLK_SRC] = &usb_hsic_system_clk_src.clkr,
  3118. [GCC_BAM_DMA_AHB_CLK] = &gcc_bam_dma_ahb_clk.clkr,
  3119. [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
  3120. [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
  3121. [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
  3122. [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
  3123. [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
  3124. [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
  3125. [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
  3126. [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
  3127. [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
  3128. [GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
  3129. [GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
  3130. [GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
  3131. [GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
  3132. [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
  3133. [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
  3134. [GCC_BLSP1_UART3_APPS_CLK] = &gcc_blsp1_uart3_apps_clk.clkr,
  3135. [GCC_BLSP1_UART4_APPS_CLK] = &gcc_blsp1_uart4_apps_clk.clkr,
  3136. [GCC_BLSP1_UART5_APPS_CLK] = &gcc_blsp1_uart5_apps_clk.clkr,
  3137. [GCC_BLSP1_UART6_APPS_CLK] = &gcc_blsp1_uart6_apps_clk.clkr,
  3138. [GCC_BLSP2_AHB_CLK] = &gcc_blsp2_ahb_clk.clkr,
  3139. [GCC_BLSP2_QUP1_I2C_APPS_CLK] = &gcc_blsp2_qup1_i2c_apps_clk.clkr,
  3140. [GCC_BLSP2_QUP1_SPI_APPS_CLK] = &gcc_blsp2_qup1_spi_apps_clk.clkr,
  3141. [GCC_BLSP2_QUP2_I2C_APPS_CLK] = &gcc_blsp2_qup2_i2c_apps_clk.clkr,
  3142. [GCC_BLSP2_QUP2_SPI_APPS_CLK] = &gcc_blsp2_qup2_spi_apps_clk.clkr,
  3143. [GCC_BLSP2_QUP3_I2C_APPS_CLK] = &gcc_blsp2_qup3_i2c_apps_clk.clkr,
  3144. [GCC_BLSP2_QUP3_SPI_APPS_CLK] = &gcc_blsp2_qup3_spi_apps_clk.clkr,
  3145. [GCC_BLSP2_QUP4_I2C_APPS_CLK] = &gcc_blsp2_qup4_i2c_apps_clk.clkr,
  3146. [GCC_BLSP2_QUP4_SPI_APPS_CLK] = &gcc_blsp2_qup4_spi_apps_clk.clkr,
  3147. [GCC_BLSP2_QUP5_I2C_APPS_CLK] = &gcc_blsp2_qup5_i2c_apps_clk.clkr,
  3148. [GCC_BLSP2_QUP5_SPI_APPS_CLK] = &gcc_blsp2_qup5_spi_apps_clk.clkr,
  3149. [GCC_BLSP2_QUP6_I2C_APPS_CLK] = &gcc_blsp2_qup6_i2c_apps_clk.clkr,
  3150. [GCC_BLSP2_QUP6_SPI_APPS_CLK] = &gcc_blsp2_qup6_spi_apps_clk.clkr,
  3151. [GCC_BLSP2_UART1_APPS_CLK] = &gcc_blsp2_uart1_apps_clk.clkr,
  3152. [GCC_BLSP2_UART2_APPS_CLK] = &gcc_blsp2_uart2_apps_clk.clkr,
  3153. [GCC_BLSP2_UART3_APPS_CLK] = &gcc_blsp2_uart3_apps_clk.clkr,
  3154. [GCC_BLSP2_UART4_APPS_CLK] = &gcc_blsp2_uart4_apps_clk.clkr,
  3155. [GCC_BLSP2_UART5_APPS_CLK] = &gcc_blsp2_uart5_apps_clk.clkr,
  3156. [GCC_BLSP2_UART6_APPS_CLK] = &gcc_blsp2_uart6_apps_clk.clkr,
  3157. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  3158. [GCC_CE1_AHB_CLK] = &gcc_ce1_ahb_clk.clkr,
  3159. [GCC_CE1_AXI_CLK] = &gcc_ce1_axi_clk.clkr,
  3160. [GCC_CE1_CLK] = &gcc_ce1_clk.clkr,
  3161. [GCC_CE2_AHB_CLK] = &gcc_ce2_ahb_clk.clkr,
  3162. [GCC_CE2_AXI_CLK] = &gcc_ce2_axi_clk.clkr,
  3163. [GCC_CE2_CLK] = &gcc_ce2_clk.clkr,
  3164. [GCC_CE3_AHB_CLK] = &gcc_ce3_ahb_clk.clkr,
  3165. [GCC_CE3_AXI_CLK] = &gcc_ce3_axi_clk.clkr,
  3166. [GCC_CE3_CLK] = &gcc_ce3_clk.clkr,
  3167. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  3168. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  3169. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  3170. [GCC_OCMEM_NOC_CFG_AHB_CLK] = &gcc_ocmem_noc_cfg_ahb_clk.clkr,
  3171. [GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr,
  3172. [GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr,
  3173. [GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr,
  3174. [GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr,
  3175. [GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr,
  3176. [GCC_PCIE_1_AUX_CLK] = &gcc_pcie_1_aux_clk.clkr,
  3177. [GCC_PCIE_1_CFG_AHB_CLK] = &gcc_pcie_1_cfg_ahb_clk.clkr,
  3178. [GCC_PCIE_1_MSTR_AXI_CLK] = &gcc_pcie_1_mstr_axi_clk.clkr,
  3179. [GCC_PCIE_1_PIPE_CLK] = &gcc_pcie_1_pipe_clk.clkr,
  3180. [GCC_PCIE_1_SLV_AXI_CLK] = &gcc_pcie_1_slv_axi_clk.clkr,
  3181. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  3182. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  3183. [GCC_PERIPH_NOC_USB_HSIC_AHB_CLK] = &gcc_periph_noc_usb_hsic_ahb_clk.clkr,
  3184. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  3185. [GCC_SATA_ASIC0_CLK] = &gcc_sata_asic0_clk.clkr,
  3186. [GCC_SATA_AXI_CLK] = &gcc_sata_axi_clk.clkr,
  3187. [GCC_SATA_CFG_AHB_CLK] = &gcc_sata_cfg_ahb_clk.clkr,
  3188. [GCC_SATA_PMALIVE_CLK] = &gcc_sata_pmalive_clk.clkr,
  3189. [GCC_SATA_RX_CLK] = &gcc_sata_rx_clk.clkr,
  3190. [GCC_SATA_RX_OOB_CLK] = &gcc_sata_rx_oob_clk.clkr,
  3191. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  3192. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  3193. [GCC_SDCC1_CDCCAL_FF_CLK] = &gcc_sdcc1_cdccal_ff_clk.clkr,
  3194. [GCC_SDCC1_CDCCAL_SLEEP_CLK] = &gcc_sdcc1_cdccal_sleep_clk.clkr,
  3195. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  3196. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  3197. [GCC_SDCC3_AHB_CLK] = &gcc_sdcc3_ahb_clk.clkr,
  3198. [GCC_SDCC3_APPS_CLK] = &gcc_sdcc3_apps_clk.clkr,
  3199. [GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr,
  3200. [GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr,
  3201. [GCC_SYS_NOC_UFS_AXI_CLK] = &gcc_sys_noc_ufs_axi_clk.clkr,
  3202. [GCC_SYS_NOC_USB3_AXI_CLK] = &gcc_sys_noc_usb3_axi_clk.clkr,
  3203. [GCC_SYS_NOC_USB3_SEC_AXI_CLK] = &gcc_sys_noc_usb3_sec_axi_clk.clkr,
  3204. [GCC_TSIF_AHB_CLK] = &gcc_tsif_ahb_clk.clkr,
  3205. [GCC_TSIF_INACTIVITY_TIMERS_CLK] = &gcc_tsif_inactivity_timers_clk.clkr,
  3206. [GCC_TSIF_REF_CLK] = &gcc_tsif_ref_clk.clkr,
  3207. [GCC_UFS_AHB_CLK] = &gcc_ufs_ahb_clk.clkr,
  3208. [GCC_UFS_AXI_CLK] = &gcc_ufs_axi_clk.clkr,
  3209. [GCC_UFS_RX_CFG_CLK] = &gcc_ufs_rx_cfg_clk.clkr,
  3210. [GCC_UFS_RX_SYMBOL_0_CLK] = &gcc_ufs_rx_symbol_0_clk.clkr,
  3211. [GCC_UFS_RX_SYMBOL_1_CLK] = &gcc_ufs_rx_symbol_1_clk.clkr,
  3212. [GCC_UFS_TX_CFG_CLK] = &gcc_ufs_tx_cfg_clk.clkr,
  3213. [GCC_UFS_TX_SYMBOL_0_CLK] = &gcc_ufs_tx_symbol_0_clk.clkr,
  3214. [GCC_UFS_TX_SYMBOL_1_CLK] = &gcc_ufs_tx_symbol_1_clk.clkr,
  3215. [GCC_USB2A_PHY_SLEEP_CLK] = &gcc_usb2a_phy_sleep_clk.clkr,
  3216. [GCC_USB2B_PHY_SLEEP_CLK] = &gcc_usb2b_phy_sleep_clk.clkr,
  3217. [GCC_USB30_MASTER_CLK] = &gcc_usb30_master_clk.clkr,
  3218. [GCC_USB30_MOCK_UTMI_CLK] = &gcc_usb30_mock_utmi_clk.clkr,
  3219. [GCC_USB30_SLEEP_CLK] = &gcc_usb30_sleep_clk.clkr,
  3220. [GCC_USB30_SEC_MASTER_CLK] = &gcc_usb30_sec_master_clk.clkr,
  3221. [GCC_USB30_SEC_MOCK_UTMI_CLK] = &gcc_usb30_sec_mock_utmi_clk.clkr,
  3222. [GCC_USB30_SEC_SLEEP_CLK] = &gcc_usb30_sec_sleep_clk.clkr,
  3223. [GCC_USB_HS_AHB_CLK] = &gcc_usb_hs_ahb_clk.clkr,
  3224. [GCC_USB_HS_INACTIVITY_TIMERS_CLK] = &gcc_usb_hs_inactivity_timers_clk.clkr,
  3225. [GCC_USB_HS_SYSTEM_CLK] = &gcc_usb_hs_system_clk.clkr,
  3226. [GCC_USB_HSIC_AHB_CLK] = &gcc_usb_hsic_ahb_clk.clkr,
  3227. [GCC_USB_HSIC_CLK] = &gcc_usb_hsic_clk.clkr,
  3228. [GCC_USB_HSIC_IO_CAL_CLK] = &gcc_usb_hsic_io_cal_clk.clkr,
  3229. [GCC_USB_HSIC_IO_CAL_SLEEP_CLK] = &gcc_usb_hsic_io_cal_sleep_clk.clkr,
  3230. [GCC_USB_HSIC_MOCK_UTMI_CLK] = &gcc_usb_hsic_mock_utmi_clk.clkr,
  3231. [GCC_USB_HSIC_SYSTEM_CLK] = &gcc_usb_hsic_system_clk.clkr,
  3232. };
  3233. static struct gdsc *gcc_apq8084_gdscs[] = {
  3234. [USB_HS_HSIC_GDSC] = &usb_hs_hsic_gdsc,
  3235. [PCIE0_GDSC] = &pcie0_gdsc,
  3236. [PCIE1_GDSC] = &pcie1_gdsc,
  3237. [USB30_GDSC] = &usb30_gdsc,
  3238. };
  3239. static const struct qcom_reset_map gcc_apq8084_resets[] = {
  3240. [GCC_SYSTEM_NOC_BCR] = { 0x0100 },
  3241. [GCC_CONFIG_NOC_BCR] = { 0x0140 },
  3242. [GCC_PERIPH_NOC_BCR] = { 0x0180 },
  3243. [GCC_IMEM_BCR] = { 0x0200 },
  3244. [GCC_MMSS_BCR] = { 0x0240 },
  3245. [GCC_QDSS_BCR] = { 0x0300 },
  3246. [GCC_USB_30_BCR] = { 0x03c0 },
  3247. [GCC_USB3_PHY_BCR] = { 0x03fc },
  3248. [GCC_USB_HS_HSIC_BCR] = { 0x0400 },
  3249. [GCC_USB_HS_BCR] = { 0x0480 },
  3250. [GCC_USB2A_PHY_BCR] = { 0x04a8 },
  3251. [GCC_USB2B_PHY_BCR] = { 0x04b0 },
  3252. [GCC_SDCC1_BCR] = { 0x04c0 },
  3253. [GCC_SDCC2_BCR] = { 0x0500 },
  3254. [GCC_SDCC3_BCR] = { 0x0540 },
  3255. [GCC_SDCC4_BCR] = { 0x0580 },
  3256. [GCC_BLSP1_BCR] = { 0x05c0 },
  3257. [GCC_BLSP1_QUP1_BCR] = { 0x0640 },
  3258. [GCC_BLSP1_UART1_BCR] = { 0x0680 },
  3259. [GCC_BLSP1_QUP2_BCR] = { 0x06c0 },
  3260. [GCC_BLSP1_UART2_BCR] = { 0x0700 },
  3261. [GCC_BLSP1_QUP3_BCR] = { 0x0740 },
  3262. [GCC_BLSP1_UART3_BCR] = { 0x0780 },
  3263. [GCC_BLSP1_QUP4_BCR] = { 0x07c0 },
  3264. [GCC_BLSP1_UART4_BCR] = { 0x0800 },
  3265. [GCC_BLSP1_QUP5_BCR] = { 0x0840 },
  3266. [GCC_BLSP1_UART5_BCR] = { 0x0880 },
  3267. [GCC_BLSP1_QUP6_BCR] = { 0x08c0 },
  3268. [GCC_BLSP1_UART6_BCR] = { 0x0900 },
  3269. [GCC_BLSP2_BCR] = { 0x0940 },
  3270. [GCC_BLSP2_QUP1_BCR] = { 0x0980 },
  3271. [GCC_BLSP2_UART1_BCR] = { 0x09c0 },
  3272. [GCC_BLSP2_QUP2_BCR] = { 0x0a00 },
  3273. [GCC_BLSP2_UART2_BCR] = { 0x0a40 },
  3274. [GCC_BLSP2_QUP3_BCR] = { 0x0a80 },
  3275. [GCC_BLSP2_UART3_BCR] = { 0x0ac0 },
  3276. [GCC_BLSP2_QUP4_BCR] = { 0x0b00 },
  3277. [GCC_BLSP2_UART4_BCR] = { 0x0b40 },
  3278. [GCC_BLSP2_QUP5_BCR] = { 0x0b80 },
  3279. [GCC_BLSP2_UART5_BCR] = { 0x0bc0 },
  3280. [GCC_BLSP2_QUP6_BCR] = { 0x0c00 },
  3281. [GCC_BLSP2_UART6_BCR] = { 0x0c40 },
  3282. [GCC_PDM_BCR] = { 0x0cc0 },
  3283. [GCC_PRNG_BCR] = { 0x0d00 },
  3284. [GCC_BAM_DMA_BCR] = { 0x0d40 },
  3285. [GCC_TSIF_BCR] = { 0x0d80 },
  3286. [GCC_TCSR_BCR] = { 0x0dc0 },
  3287. [GCC_BOOT_ROM_BCR] = { 0x0e00 },
  3288. [GCC_MSG_RAM_BCR] = { 0x0e40 },
  3289. [GCC_TLMM_BCR] = { 0x0e80 },
  3290. [GCC_MPM_BCR] = { 0x0ec0 },
  3291. [GCC_MPM_AHB_RESET] = { 0x0ec4, 1 },
  3292. [GCC_MPM_NON_AHB_RESET] = { 0x0ec4, 2 },
  3293. [GCC_SEC_CTRL_BCR] = { 0x0f40 },
  3294. [GCC_SPMI_BCR] = { 0x0fc0 },
  3295. [GCC_SPDM_BCR] = { 0x1000 },
  3296. [GCC_CE1_BCR] = { 0x1040 },
  3297. [GCC_CE2_BCR] = { 0x1080 },
  3298. [GCC_BIMC_BCR] = { 0x1100 },
  3299. [GCC_SNOC_BUS_TIMEOUT0_BCR] = { 0x1240 },
  3300. [GCC_SNOC_BUS_TIMEOUT2_BCR] = { 0x1248 },
  3301. [GCC_PNOC_BUS_TIMEOUT0_BCR] = { 0x1280 },
  3302. [GCC_PNOC_BUS_TIMEOUT1_BCR] = { 0x1288 },
  3303. [GCC_PNOC_BUS_TIMEOUT2_BCR] = { 0x1290 },
  3304. [GCC_PNOC_BUS_TIMEOUT3_BCR] = { 0x1298 },
  3305. [GCC_PNOC_BUS_TIMEOUT4_BCR] = { 0x12a0 },
  3306. [GCC_CNOC_BUS_TIMEOUT0_BCR] = { 0x12c0 },
  3307. [GCC_CNOC_BUS_TIMEOUT1_BCR] = { 0x12c8 },
  3308. [GCC_CNOC_BUS_TIMEOUT2_BCR] = { 0x12d0 },
  3309. [GCC_CNOC_BUS_TIMEOUT3_BCR] = { 0x12d8 },
  3310. [GCC_CNOC_BUS_TIMEOUT4_BCR] = { 0x12e0 },
  3311. [GCC_CNOC_BUS_TIMEOUT5_BCR] = { 0x12e8 },
  3312. [GCC_CNOC_BUS_TIMEOUT6_BCR] = { 0x12f0 },
  3313. [GCC_DEHR_BCR] = { 0x1300 },
  3314. [GCC_RBCPR_BCR] = { 0x1380 },
  3315. [GCC_MSS_RESTART] = { 0x1680 },
  3316. [GCC_LPASS_RESTART] = { 0x16c0 },
  3317. [GCC_WCSS_RESTART] = { 0x1700 },
  3318. [GCC_VENUS_RESTART] = { 0x1740 },
  3319. [GCC_COPSS_SMMU_BCR] = { 0x1a40 },
  3320. [GCC_SPSS_BCR] = { 0x1a80 },
  3321. [GCC_PCIE_0_BCR] = { 0x1ac0 },
  3322. [GCC_PCIE_0_PHY_BCR] = { 0x1b00 },
  3323. [GCC_PCIE_1_BCR] = { 0x1b40 },
  3324. [GCC_PCIE_1_PHY_BCR] = { 0x1b80 },
  3325. [GCC_USB_30_SEC_BCR] = { 0x1bc0 },
  3326. [GCC_USB3_SEC_PHY_BCR] = { 0x1bfc },
  3327. [GCC_SATA_BCR] = { 0x1c40 },
  3328. [GCC_CE3_BCR] = { 0x1d00 },
  3329. [GCC_UFS_BCR] = { 0x1d40 },
  3330. [GCC_USB30_PHY_COM_BCR] = { 0x1e80 },
  3331. };
  3332. static const struct regmap_config gcc_apq8084_regmap_config = {
  3333. .reg_bits = 32,
  3334. .reg_stride = 4,
  3335. .val_bits = 32,
  3336. .max_register = 0x1fc0,
  3337. .fast_io = true,
  3338. };
  3339. static const struct qcom_cc_desc gcc_apq8084_desc = {
  3340. .config = &gcc_apq8084_regmap_config,
  3341. .clks = gcc_apq8084_clocks,
  3342. .num_clks = ARRAY_SIZE(gcc_apq8084_clocks),
  3343. .resets = gcc_apq8084_resets,
  3344. .num_resets = ARRAY_SIZE(gcc_apq8084_resets),
  3345. .gdscs = gcc_apq8084_gdscs,
  3346. .num_gdscs = ARRAY_SIZE(gcc_apq8084_gdscs),
  3347. };
  3348. static const struct of_device_id gcc_apq8084_match_table[] = {
  3349. { .compatible = "qcom,gcc-apq8084" },
  3350. { }
  3351. };
  3352. MODULE_DEVICE_TABLE(of, gcc_apq8084_match_table);
  3353. static int gcc_apq8084_probe(struct platform_device *pdev)
  3354. {
  3355. int ret;
  3356. struct device *dev = &pdev->dev;
  3357. ret = qcom_cc_register_board_clk(dev, "xo_board", "xo", 19200000);
  3358. if (ret)
  3359. return ret;
  3360. ret = qcom_cc_register_sleep_clk(dev);
  3361. if (ret)
  3362. return ret;
  3363. return qcom_cc_probe(pdev, &gcc_apq8084_desc);
  3364. }
  3365. static struct platform_driver gcc_apq8084_driver = {
  3366. .probe = gcc_apq8084_probe,
  3367. .driver = {
  3368. .name = "gcc-apq8084",
  3369. .of_match_table = gcc_apq8084_match_table,
  3370. },
  3371. };
  3372. static int __init gcc_apq8084_init(void)
  3373. {
  3374. return platform_driver_register(&gcc_apq8084_driver);
  3375. }
  3376. core_initcall(gcc_apq8084_init);
  3377. static void __exit gcc_apq8084_exit(void)
  3378. {
  3379. platform_driver_unregister(&gcc_apq8084_driver);
  3380. }
  3381. module_exit(gcc_apq8084_exit);
  3382. MODULE_DESCRIPTION("QCOM GCC APQ8084 Driver");
  3383. MODULE_LICENSE("GPL v2");
  3384. MODULE_ALIAS("platform:gcc-apq8084");