dispcc1-niobe.c 59 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2023-2024, Qualcomm Innovation Center, Inc. All rights reserved.
  4. */
  5. #include <linux/clk.h>
  6. #include <linux/err.h>
  7. #include <linux/kernel.h>
  8. #include <linux/module.h>
  9. #include <linux/of_device.h>
  10. #include <linux/of.h>
  11. #include <linux/regmap.h>
  12. #include <linux/pm_runtime.h>
  13. #include <dt-bindings/clock/qcom,dispcc1-niobe.h>
  14. #include "clk-alpha-pll.h"
  15. #include "clk-branch.h"
  16. #include "clk-rcg.h"
  17. #include "clk-regmap-divider.h"
  18. #include "clk-regmap-mux.h"
  19. #include "common.h"
  20. #include "reset.h"
  21. #include "vdd-level.h"
  22. #define DISP_CC_MISC_CMD 0xF000
  23. static DEFINE_VDD_REGULATORS(vdd_disp_cx, VDD_HIGH + 1, 1, vdd_corner);
  24. static DEFINE_VDD_REGULATORS(vdd_mx, VDD_HIGH + 1, 1, vdd_corner);
  25. static struct clk_vdd_class *disp_cc_1_niobe_regulators[] = {
  26. &vdd_disp_cx,
  27. &vdd_mx,
  28. };
  29. enum {
  30. P_BI_TCXO,
  31. P_DP0_PHY_PLL_LINK_CLK,
  32. P_DP0_PHY_PLL_VCO_DIV_CLK,
  33. P_DP1_PHY_PLL_LINK_CLK,
  34. P_DP1_PHY_PLL_VCO_DIV_CLK,
  35. P_DP2_PHY_PLL_LINK_CLK,
  36. P_DP2_PHY_PLL_VCO_DIV_CLK,
  37. P_DP3_PHY_PLL_LINK_CLK,
  38. P_DP3_PHY_PLL_VCO_DIV_CLK,
  39. P_DSI0_PHY_PLL_OUT_BYTECLK,
  40. P_DSI0_PHY_PLL_OUT_DSICLK,
  41. P_DSI1_PHY_PLL_OUT_BYTECLK,
  42. P_DSI1_PHY_PLL_OUT_DSICLK,
  43. P_DSI_M_PHY_PLL_OUT_BYTECLK,
  44. P_DSI_M_PHY_PLL_OUT_DSICLK,
  45. P_MDSS_1_DISP_CC_PLL0_OUT_MAIN,
  46. P_MDSS_1_DISP_CC_PLL1_OUT_EVEN,
  47. P_MDSS_1_DISP_CC_PLL1_OUT_MAIN,
  48. P_SLEEP_CLK,
  49. };
  50. static const struct pll_vco lucid_ole_vco[] = {
  51. { 249600000, 2300000000, 0 },
  52. };
  53. /* 257.142858 MHz Configuration */
  54. static const struct alpha_pll_config mdss_1_disp_cc_pll0_config = {
  55. .l = 0xD,
  56. .cal_l = 0x44,
  57. .cal_l_ringosc = 0x44,
  58. .alpha = 0x6492,
  59. .config_ctl_val = 0x20485699,
  60. .config_ctl_hi_val = 0x00182261,
  61. .config_ctl_hi1_val = 0x82AA299C,
  62. .test_ctl_val = 0x00000000,
  63. .test_ctl_hi_val = 0x00000003,
  64. .test_ctl_hi1_val = 0x00009000,
  65. .test_ctl_hi2_val = 0x00000034,
  66. .user_ctl_val = 0x00000000,
  67. .user_ctl_hi_val = 0x00000005,
  68. };
  69. static struct clk_alpha_pll mdss_1_disp_cc_pll0 = {
  70. .offset = 0x0,
  71. .vco_table = lucid_ole_vco,
  72. .num_vco = ARRAY_SIZE(lucid_ole_vco),
  73. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  74. .clkr = {
  75. .hw.init = &(const struct clk_init_data) {
  76. .name = "mdss_1_disp_cc_pll0",
  77. .parent_data = &(const struct clk_parent_data) {
  78. .fw_name = "bi_tcxo",
  79. .name = "bi_tcxo",
  80. },
  81. .num_parents = 1,
  82. .ops = &clk_alpha_pll_lucid_ole_ops,
  83. },
  84. .vdd_data = {
  85. .vdd_class = &vdd_disp_cx,
  86. .num_rate_max = VDD_NUM,
  87. .rate_max = (unsigned long[VDD_NUM]) {
  88. [VDD_LOWER_D1] = 615000000,
  89. [VDD_LOW] = 1100000000,
  90. [VDD_LOW_L1] = 1600000000,
  91. [VDD_NOMINAL] = 2000000000,
  92. [VDD_HIGH_L1] = 2300000000},
  93. },
  94. },
  95. };
  96. /* 600Mhz Configuration */
  97. static const struct alpha_pll_config mdss_1_disp_cc_pll1_config = {
  98. .l = 0x1F,
  99. .cal_l = 0x44,
  100. .cal_l_ringosc = 0x44,
  101. .alpha = 0x4000,
  102. .config_ctl_val = 0x20485699,
  103. .config_ctl_hi_val = 0x00182261,
  104. .config_ctl_hi1_val = 0x82AA299C,
  105. .test_ctl_val = 0x00000000,
  106. .test_ctl_hi_val = 0x00000003,
  107. .test_ctl_hi1_val = 0x00009000,
  108. .test_ctl_hi2_val = 0x00000034,
  109. .user_ctl_val = 0x00000000,
  110. .user_ctl_hi_val = 0x00000005,
  111. };
  112. static struct clk_alpha_pll mdss_1_disp_cc_pll1 = {
  113. .offset = 0x1000,
  114. .vco_table = lucid_ole_vco,
  115. .num_vco = ARRAY_SIZE(lucid_ole_vco),
  116. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  117. .clkr = {
  118. .hw.init = &(const struct clk_init_data) {
  119. .name = "mdss_1_disp_cc_pll1",
  120. .parent_data = &(const struct clk_parent_data) {
  121. .fw_name = "bi_tcxo",
  122. .name = "bi_tcxo",
  123. },
  124. .num_parents = 1,
  125. .ops = &clk_alpha_pll_lucid_ole_ops,
  126. },
  127. .vdd_data = {
  128. .vdd_class = &vdd_disp_cx,
  129. .num_rate_max = VDD_NUM,
  130. .rate_max = (unsigned long[VDD_NUM]) {
  131. [VDD_LOWER_D1] = 615000000,
  132. [VDD_LOW] = 1100000000,
  133. [VDD_LOW_L1] = 1600000000,
  134. [VDD_NOMINAL] = 2000000000,
  135. [VDD_HIGH_L1] = 2300000000},
  136. },
  137. },
  138. };
  139. static const struct parent_map disp_cc_1_parent_map_0[] = {
  140. { P_BI_TCXO, 0 },
  141. { P_DP0_PHY_PLL_LINK_CLK, 1 },
  142. { P_DP0_PHY_PLL_VCO_DIV_CLK, 2 },
  143. { P_DP3_PHY_PLL_VCO_DIV_CLK, 3 },
  144. { P_DP1_PHY_PLL_VCO_DIV_CLK, 4 },
  145. { P_DP2_PHY_PLL_VCO_DIV_CLK, 6 },
  146. };
  147. static const struct clk_parent_data disp_cc_1_parent_data_0[] = {
  148. { .fw_name = "bi_tcxo", .name = "bi_tcxo" },
  149. { .fw_name = "dp0_phy_pll_link_clk", .name = "dp0_phy_pll_link_clk" },
  150. { .fw_name = "dp0_phy_pll_vco_div_clk", .name = "dp0_phy_pll_vco_div_clk" },
  151. { .fw_name = "dp3_phy_pll_vco_div_clk", .name = "dp3_phy_pll_vco_div_clk" },
  152. { .fw_name = "dp1_phy_pll_vco_div_clk", .name = "dp1_phy_pll_vco_div_clk" },
  153. { .fw_name = "dp2_phy_pll_vco_div_clk", .name = "dp2_phy_pll_vco_div_clk" },
  154. };
  155. static const struct parent_map disp_cc_1_parent_map_1[] = {
  156. { P_BI_TCXO, 0 },
  157. };
  158. static const struct clk_parent_data disp_cc_1_parent_data_1[] = {
  159. { .fw_name = "bi_tcxo", .name = "bi_tcxo" },
  160. };
  161. static const struct clk_parent_data disp_cc_1_parent_data_1_ao[] = {
  162. { .fw_name = "bi_tcxo_ao", .name = "bi_tcxo_ao" },
  163. };
  164. static const struct parent_map disp_cc_1_parent_map_2[] = {
  165. { P_BI_TCXO, 0 },
  166. { P_DSI0_PHY_PLL_OUT_DSICLK, 1 },
  167. { P_DSI0_PHY_PLL_OUT_BYTECLK, 2 },
  168. { P_DSI1_PHY_PLL_OUT_DSICLK, 3 },
  169. { P_DSI1_PHY_PLL_OUT_BYTECLK, 4 },
  170. { P_DSI_M_PHY_PLL_OUT_BYTECLK, 5 },
  171. { P_DSI_M_PHY_PLL_OUT_DSICLK, 6 },
  172. };
  173. static const struct clk_parent_data disp_cc_1_parent_data_2[] = {
  174. { .fw_name = "bi_tcxo", .name = "bi_tcxo" },
  175. { .fw_name = "dsi0_phy_pll_out_dsiclk", .name = "dsi0_phy_pll_out_dsiclk" },
  176. { .fw_name = "dsi0_phy_pll_out_byteclk", .name = "dsi0_phy_pll_out_byteclk" },
  177. { .fw_name = "dsi1_phy_pll_out_dsiclk", .name = "dsi1_phy_pll_out_dsiclk" },
  178. { .fw_name = "dsi1_phy_pll_out_byteclk", .name = "dsi1_phy_pll_out_byteclk" },
  179. { .fw_name = "dsi_m_phy_pll_out_byteclk", .name = "dsi_m_phy_pll_out_byteclk" },
  180. { .fw_name = "dsi_m_phy_pll_out_dsiclk", .name = "dsi_m_phy_pll_out_dsiclk" },
  181. };
  182. static const struct parent_map disp_cc_1_parent_map_3[] = {
  183. { P_BI_TCXO, 0 },
  184. { P_DP0_PHY_PLL_LINK_CLK, 1 },
  185. { P_DP1_PHY_PLL_LINK_CLK, 2 },
  186. { P_DP2_PHY_PLL_LINK_CLK, 3 },
  187. { P_DP3_PHY_PLL_LINK_CLK, 4 },
  188. };
  189. static const struct clk_parent_data disp_cc_1_parent_data_3[] = {
  190. { .fw_name = "bi_tcxo", .name = "bi_tcxo" },
  191. { .fw_name = "dp0_phy_pll_link_clk", .name = "dp0_phy_pll_link_clk" },
  192. { .fw_name = "dp1_phy_pll_link_clk", .name = "dp1_phy_pll_link_clk" },
  193. { .fw_name = "dp2_phy_pll_link_clk", .name = "dp2_phy_pll_link_clk" },
  194. { .fw_name = "dp3_phy_pll_link_clk", .name = "dp3_phy_pll_link_clk" },
  195. };
  196. static const struct parent_map disp_cc_1_parent_map_4[] = {
  197. { P_BI_TCXO, 0 },
  198. { P_DSI0_PHY_PLL_OUT_BYTECLK, 2 },
  199. { P_DSI1_PHY_PLL_OUT_BYTECLK, 4 },
  200. };
  201. static const struct clk_parent_data disp_cc_1_parent_data_4[] = {
  202. { .fw_name = "bi_tcxo", .name = "bi_tcxo" },
  203. { .fw_name = "dsi0_phy_pll_out_byteclk", .name = "dsi0_phy_pll_out_byteclk" },
  204. { .fw_name = "dsi1_phy_pll_out_byteclk", .name = "dsi1_phy_pll_out_byteclk" },
  205. };
  206. static const struct parent_map disp_cc_1_parent_map_5[] = {
  207. { P_BI_TCXO, 0 },
  208. { P_MDSS_1_DISP_CC_PLL1_OUT_MAIN, 4 },
  209. { P_MDSS_1_DISP_CC_PLL1_OUT_EVEN, 6 },
  210. };
  211. static const struct clk_parent_data disp_cc_1_parent_data_5[] = {
  212. { .fw_name = "bi_tcxo", .name = "bi_tcxo" },
  213. { .hw = &mdss_1_disp_cc_pll1.clkr.hw },
  214. { .hw = &mdss_1_disp_cc_pll1.clkr.hw },
  215. };
  216. static const struct parent_map disp_cc_1_parent_map_6[] = {
  217. { P_BI_TCXO, 0 },
  218. { P_MDSS_1_DISP_CC_PLL0_OUT_MAIN, 1 },
  219. { P_MDSS_1_DISP_CC_PLL1_OUT_MAIN, 4 },
  220. { P_MDSS_1_DISP_CC_PLL1_OUT_EVEN, 6 },
  221. };
  222. static const struct clk_parent_data disp_cc_1_parent_data_6[] = {
  223. { .fw_name = "bi_tcxo", .name = "bi_tcxo" },
  224. { .hw = &mdss_1_disp_cc_pll0.clkr.hw },
  225. { .hw = &mdss_1_disp_cc_pll1.clkr.hw },
  226. { .hw = &mdss_1_disp_cc_pll1.clkr.hw },
  227. };
  228. static const struct parent_map disp_cc_1_parent_map_7[] = {
  229. { P_SLEEP_CLK, 0 },
  230. };
  231. static const struct clk_parent_data disp_cc_1_parent_data_7_ao[] = {
  232. { .fw_name = "sleep_clk", .name = "sleep_clk" },
  233. };
  234. static const struct freq_tbl ftbl_mdss_1_disp_cc_mdss_ahb_clk_src[] = {
  235. F(19200000, P_BI_TCXO, 1, 0, 0),
  236. F(37500000, P_MDSS_1_DISP_CC_PLL1_OUT_MAIN, 16, 0, 0),
  237. F(75000000, P_MDSS_1_DISP_CC_PLL1_OUT_MAIN, 8, 0, 0),
  238. { }
  239. };
  240. static struct clk_rcg2 mdss_1_disp_cc_mdss_ahb_clk_src = {
  241. .cmd_rcgr = 0x82e8,
  242. .mnd_width = 0,
  243. .hid_width = 5,
  244. .parent_map = disp_cc_1_parent_map_5,
  245. .freq_tbl = ftbl_mdss_1_disp_cc_mdss_ahb_clk_src,
  246. .enable_safe_config = true,
  247. .flags = HW_CLK_CTRL_MODE,
  248. .clkr.hw.init = &(const struct clk_init_data) {
  249. .name = "mdss_1_disp_cc_mdss_ahb_clk_src",
  250. .parent_data = disp_cc_1_parent_data_5,
  251. .num_parents = ARRAY_SIZE(disp_cc_1_parent_data_5),
  252. .ops = &clk_rcg2_ops,
  253. },
  254. .clkr.vdd_data = {
  255. .vdd_class = &vdd_disp_cx,
  256. .num_rate_max = VDD_NUM,
  257. .rate_max = (unsigned long[VDD_NUM]) {
  258. [VDD_LOWER_D1] = 19200000,
  259. [VDD_LOW] = 37500000,
  260. [VDD_NOMINAL] = 75000000},
  261. },
  262. };
  263. static const struct freq_tbl ftbl_mdss_1_disp_cc_mdss_byte0_clk_src[] = {
  264. F(19200000, P_BI_TCXO, 1, 0, 0),
  265. { }
  266. };
  267. static struct clk_rcg2 mdss_1_disp_cc_mdss_byte0_clk_src = {
  268. .cmd_rcgr = 0x8108,
  269. .mnd_width = 0,
  270. .hid_width = 5,
  271. .parent_map = disp_cc_1_parent_map_2,
  272. .freq_tbl = ftbl_mdss_1_disp_cc_mdss_byte0_clk_src,
  273. .clkr.hw.init = &(const struct clk_init_data) {
  274. .name = "mdss_1_disp_cc_mdss_byte0_clk_src",
  275. .parent_data = disp_cc_1_parent_data_2,
  276. .num_parents = ARRAY_SIZE(disp_cc_1_parent_data_2),
  277. .flags = CLK_SET_RATE_PARENT,
  278. .ops = &clk_byte2_ops,
  279. },
  280. .clkr.vdd_data = {
  281. .vdd_classes = disp_cc_1_niobe_regulators,
  282. .num_vdd_classes = ARRAY_SIZE(disp_cc_1_niobe_regulators),
  283. .num_rate_max = VDD_NUM,
  284. .rate_max = (unsigned long[VDD_NUM]) {
  285. [VDD_LOWER_D1] = 140630000,
  286. [VDD_LOWER] = 187500000,
  287. [VDD_LOW] = 300000000,
  288. [VDD_LOW_L1] = 358000000},
  289. },
  290. };
  291. static struct clk_rcg2 mdss_1_disp_cc_mdss_byte1_clk_src = {
  292. .cmd_rcgr = 0x8124,
  293. .mnd_width = 0,
  294. .hid_width = 5,
  295. .parent_map = disp_cc_1_parent_map_2,
  296. .freq_tbl = ftbl_mdss_1_disp_cc_mdss_byte0_clk_src,
  297. .clkr.hw.init = &(const struct clk_init_data) {
  298. .name = "mdss_1_disp_cc_mdss_byte1_clk_src",
  299. .parent_data = disp_cc_1_parent_data_2,
  300. .num_parents = ARRAY_SIZE(disp_cc_1_parent_data_2),
  301. .flags = CLK_SET_RATE_PARENT,
  302. .ops = &clk_byte2_ops,
  303. },
  304. .clkr.vdd_data = {
  305. .vdd_classes = disp_cc_1_niobe_regulators,
  306. .num_vdd_classes = ARRAY_SIZE(disp_cc_1_niobe_regulators),
  307. .num_rate_max = VDD_NUM,
  308. .rate_max = (unsigned long[VDD_NUM]) {
  309. [VDD_LOWER_D1] = 140630000,
  310. [VDD_LOWER] = 187500000,
  311. [VDD_LOW] = 300000000,
  312. [VDD_LOW_L1] = 358000000},
  313. },
  314. };
  315. static struct clk_rcg2 mdss_1_disp_cc_mdss_dptx0_aux_clk_src = {
  316. .cmd_rcgr = 0x81bc,
  317. .mnd_width = 0,
  318. .hid_width = 5,
  319. .parent_map = disp_cc_1_parent_map_1,
  320. .freq_tbl = ftbl_mdss_1_disp_cc_mdss_byte0_clk_src,
  321. .clkr.hw.init = &(const struct clk_init_data) {
  322. .name = "mdss_1_disp_cc_mdss_dptx0_aux_clk_src",
  323. .parent_data = disp_cc_1_parent_data_1,
  324. .num_parents = ARRAY_SIZE(disp_cc_1_parent_data_1),
  325. .flags = CLK_SET_RATE_PARENT,
  326. .ops = &clk_rcg2_ops,
  327. },
  328. .clkr.vdd_data = {
  329. .vdd_classes = disp_cc_1_niobe_regulators,
  330. .num_vdd_classes = ARRAY_SIZE(disp_cc_1_niobe_regulators),
  331. .num_rate_max = VDD_NUM,
  332. .rate_max = (unsigned long[VDD_NUM]) {
  333. [VDD_LOWER_D1] = 19200000},
  334. },
  335. };
  336. static struct clk_rcg2 mdss_1_disp_cc_mdss_dptx0_link_clk_src = {
  337. .cmd_rcgr = 0x8170,
  338. .mnd_width = 0,
  339. .hid_width = 5,
  340. .parent_map = disp_cc_1_parent_map_3,
  341. .freq_tbl = ftbl_mdss_1_disp_cc_mdss_byte0_clk_src,
  342. .clkr.hw.init = &(const struct clk_init_data) {
  343. .name = "mdss_1_disp_cc_mdss_dptx0_link_clk_src",
  344. .parent_data = disp_cc_1_parent_data_3,
  345. .num_parents = ARRAY_SIZE(disp_cc_1_parent_data_3),
  346. .flags = CLK_SET_RATE_PARENT,
  347. .ops = &clk_byte2_ops,
  348. },
  349. .clkr.vdd_data = {
  350. .vdd_classes = disp_cc_1_niobe_regulators,
  351. .num_vdd_classes = ARRAY_SIZE(disp_cc_1_niobe_regulators),
  352. .num_rate_max = VDD_NUM,
  353. .rate_max = (unsigned long[VDD_NUM]) {
  354. [VDD_LOWER_D1] = 19200000,
  355. [VDD_LOWER] = 270000000,
  356. [VDD_LOW_L1] = 540000000,
  357. [VDD_NOMINAL] = 810000000},
  358. },
  359. };
  360. static struct clk_rcg2 mdss_1_disp_cc_mdss_dptx0_pixel0_clk_src = {
  361. .cmd_rcgr = 0x818c,
  362. .mnd_width = 16,
  363. .hid_width = 5,
  364. .parent_map = disp_cc_1_parent_map_0,
  365. .freq_tbl = ftbl_mdss_1_disp_cc_mdss_byte0_clk_src,
  366. .clkr.hw.init = &(const struct clk_init_data) {
  367. .name = "mdss_1_disp_cc_mdss_dptx0_pixel0_clk_src",
  368. .parent_data = disp_cc_1_parent_data_0,
  369. .num_parents = ARRAY_SIZE(disp_cc_1_parent_data_0),
  370. .flags = CLK_SET_RATE_PARENT,
  371. .ops = &clk_dp_ops,
  372. },
  373. .clkr.vdd_data = {
  374. .vdd_class = &vdd_disp_cx,
  375. .num_rate_max = VDD_NUM,
  376. .rate_max = (unsigned long[VDD_NUM]) {
  377. [VDD_LOWER_D1] = 19200000,
  378. [VDD_LOWER] = 337500000,
  379. [VDD_LOW_L1] = 405000000,
  380. [VDD_NOMINAL] = 675000000},
  381. },
  382. };
  383. static struct clk_rcg2 mdss_1_disp_cc_mdss_dptx0_pixel1_clk_src = {
  384. .cmd_rcgr = 0x81a4,
  385. .mnd_width = 16,
  386. .hid_width = 5,
  387. .parent_map = disp_cc_1_parent_map_0,
  388. .freq_tbl = ftbl_mdss_1_disp_cc_mdss_byte0_clk_src,
  389. .clkr.hw.init = &(const struct clk_init_data) {
  390. .name = "mdss_1_disp_cc_mdss_dptx0_pixel1_clk_src",
  391. .parent_data = disp_cc_1_parent_data_0,
  392. .num_parents = ARRAY_SIZE(disp_cc_1_parent_data_0),
  393. .flags = CLK_SET_RATE_PARENT,
  394. .ops = &clk_dp_ops,
  395. },
  396. .clkr.vdd_data = {
  397. .vdd_class = &vdd_disp_cx,
  398. .num_rate_max = VDD_NUM,
  399. .rate_max = (unsigned long[VDD_NUM]) {
  400. [VDD_LOWER_D1] = 19200000,
  401. [VDD_LOWER] = 337500000,
  402. [VDD_LOW_L1] = 405000000,
  403. [VDD_NOMINAL] = 675000000},
  404. },
  405. };
  406. static struct clk_rcg2 mdss_1_disp_cc_mdss_dptx1_aux_clk_src = {
  407. .cmd_rcgr = 0x8220,
  408. .mnd_width = 0,
  409. .hid_width = 5,
  410. .parent_map = disp_cc_1_parent_map_1,
  411. .freq_tbl = ftbl_mdss_1_disp_cc_mdss_byte0_clk_src,
  412. .clkr.hw.init = &(const struct clk_init_data) {
  413. .name = "mdss_1_disp_cc_mdss_dptx1_aux_clk_src",
  414. .parent_data = disp_cc_1_parent_data_1,
  415. .num_parents = ARRAY_SIZE(disp_cc_1_parent_data_1),
  416. .flags = CLK_SET_RATE_PARENT,
  417. .ops = &clk_rcg2_ops,
  418. },
  419. .clkr.vdd_data = {
  420. .vdd_class = &vdd_disp_cx,
  421. .num_rate_max = VDD_NUM,
  422. .rate_max = (unsigned long[VDD_NUM]) {
  423. [VDD_LOWER_D1] = 19200000},
  424. },
  425. };
  426. static struct clk_rcg2 mdss_1_disp_cc_mdss_dptx1_link_clk_src = {
  427. .cmd_rcgr = 0x8204,
  428. .mnd_width = 0,
  429. .hid_width = 5,
  430. .parent_map = disp_cc_1_parent_map_3,
  431. .freq_tbl = ftbl_mdss_1_disp_cc_mdss_byte0_clk_src,
  432. .clkr.hw.init = &(const struct clk_init_data) {
  433. .name = "mdss_1_disp_cc_mdss_dptx1_link_clk_src",
  434. .parent_data = disp_cc_1_parent_data_3,
  435. .num_parents = ARRAY_SIZE(disp_cc_1_parent_data_3),
  436. .flags = CLK_SET_RATE_PARENT,
  437. .ops = &clk_byte2_ops,
  438. },
  439. .clkr.vdd_data = {
  440. .vdd_class = &vdd_disp_cx,
  441. .num_rate_max = VDD_NUM,
  442. .rate_max = (unsigned long[VDD_NUM]) {
  443. [VDD_LOWER_D1] = 19200000,
  444. [VDD_LOWER] = 270000000,
  445. [VDD_LOW_L1] = 540000000,
  446. [VDD_NOMINAL] = 810000000},
  447. },
  448. };
  449. static struct clk_rcg2 mdss_1_disp_cc_mdss_dptx1_pixel0_clk_src = {
  450. .cmd_rcgr = 0x81d4,
  451. .mnd_width = 16,
  452. .hid_width = 5,
  453. .parent_map = disp_cc_1_parent_map_0,
  454. .freq_tbl = ftbl_mdss_1_disp_cc_mdss_byte0_clk_src,
  455. .clkr.hw.init = &(const struct clk_init_data) {
  456. .name = "mdss_1_disp_cc_mdss_dptx1_pixel0_clk_src",
  457. .parent_data = disp_cc_1_parent_data_0,
  458. .num_parents = ARRAY_SIZE(disp_cc_1_parent_data_0),
  459. .flags = CLK_SET_RATE_PARENT,
  460. .ops = &clk_dp_ops,
  461. },
  462. .clkr.vdd_data = {
  463. .vdd_class = &vdd_disp_cx,
  464. .num_rate_max = VDD_NUM,
  465. .rate_max = (unsigned long[VDD_NUM]) {
  466. [VDD_LOWER_D1] = 19200000,
  467. [VDD_LOWER] = 337500000,
  468. [VDD_LOW_L1] = 405000000,
  469. [VDD_NOMINAL] = 675000000},
  470. },
  471. };
  472. static struct clk_rcg2 mdss_1_disp_cc_mdss_dptx1_pixel1_clk_src = {
  473. .cmd_rcgr = 0x81ec,
  474. .mnd_width = 16,
  475. .hid_width = 5,
  476. .parent_map = disp_cc_1_parent_map_0,
  477. .freq_tbl = ftbl_mdss_1_disp_cc_mdss_byte0_clk_src,
  478. .clkr.hw.init = &(const struct clk_init_data) {
  479. .name = "mdss_1_disp_cc_mdss_dptx1_pixel1_clk_src",
  480. .parent_data = disp_cc_1_parent_data_0,
  481. .num_parents = ARRAY_SIZE(disp_cc_1_parent_data_0),
  482. .flags = CLK_SET_RATE_PARENT,
  483. .ops = &clk_dp_ops,
  484. },
  485. .clkr.vdd_data = {
  486. .vdd_class = &vdd_disp_cx,
  487. .num_rate_max = VDD_NUM,
  488. .rate_max = (unsigned long[VDD_NUM]) {
  489. [VDD_LOWER_D1] = 19200000,
  490. [VDD_LOWER] = 337500000,
  491. [VDD_LOW_L1] = 405000000,
  492. [VDD_NOMINAL] = 675000000},
  493. },
  494. };
  495. static struct clk_rcg2 mdss_1_disp_cc_mdss_dptx2_aux_clk_src = {
  496. .cmd_rcgr = 0x8284,
  497. .mnd_width = 0,
  498. .hid_width = 5,
  499. .parent_map = disp_cc_1_parent_map_1,
  500. .freq_tbl = ftbl_mdss_1_disp_cc_mdss_byte0_clk_src,
  501. .clkr.hw.init = &(const struct clk_init_data) {
  502. .name = "mdss_1_disp_cc_mdss_dptx2_aux_clk_src",
  503. .parent_data = disp_cc_1_parent_data_1,
  504. .num_parents = ARRAY_SIZE(disp_cc_1_parent_data_1),
  505. .flags = CLK_SET_RATE_PARENT,
  506. .ops = &clk_rcg2_ops,
  507. },
  508. .clkr.vdd_data = {
  509. .vdd_class = &vdd_disp_cx,
  510. .num_rate_max = VDD_NUM,
  511. .rate_max = (unsigned long[VDD_NUM]) {
  512. [VDD_LOWER_D1] = 19200000},
  513. },
  514. };
  515. static struct clk_rcg2 mdss_1_disp_cc_mdss_dptx2_link_clk_src = {
  516. .cmd_rcgr = 0x8238,
  517. .mnd_width = 0,
  518. .hid_width = 5,
  519. .parent_map = disp_cc_1_parent_map_3,
  520. .freq_tbl = ftbl_mdss_1_disp_cc_mdss_byte0_clk_src,
  521. .clkr.hw.init = &(const struct clk_init_data) {
  522. .name = "mdss_1_disp_cc_mdss_dptx2_link_clk_src",
  523. .parent_data = disp_cc_1_parent_data_3,
  524. .num_parents = ARRAY_SIZE(disp_cc_1_parent_data_3),
  525. .flags = CLK_SET_RATE_PARENT,
  526. .ops = &clk_byte2_ops,
  527. },
  528. .clkr.vdd_data = {
  529. .vdd_class = &vdd_disp_cx,
  530. .num_rate_max = VDD_NUM,
  531. .rate_max = (unsigned long[VDD_NUM]) {
  532. [VDD_LOWER_D1] = 19200000,
  533. [VDD_LOWER] = 270000000,
  534. [VDD_LOW] = 540000000,
  535. [VDD_LOW_L1] = 594000000,
  536. [VDD_NOMINAL] = 810000000},
  537. },
  538. };
  539. static struct clk_rcg2 mdss_1_disp_cc_mdss_dptx2_pixel0_clk_src = {
  540. .cmd_rcgr = 0x8254,
  541. .mnd_width = 16,
  542. .hid_width = 5,
  543. .parent_map = disp_cc_1_parent_map_0,
  544. .freq_tbl = ftbl_mdss_1_disp_cc_mdss_byte0_clk_src,
  545. .clkr.hw.init = &(const struct clk_init_data) {
  546. .name = "mdss_1_disp_cc_mdss_dptx2_pixel0_clk_src",
  547. .parent_data = disp_cc_1_parent_data_0,
  548. .num_parents = ARRAY_SIZE(disp_cc_1_parent_data_0),
  549. .flags = CLK_SET_RATE_PARENT,
  550. .ops = &clk_dp_ops,
  551. },
  552. .clkr.vdd_data = {
  553. .vdd_class = &vdd_disp_cx,
  554. .num_rate_max = VDD_NUM,
  555. .rate_max = (unsigned long[VDD_NUM]) {
  556. [VDD_LOWER_D1] = 19200000,
  557. [VDD_LOWER] = 337500000,
  558. [VDD_LOW_L1] = 406333333,
  559. [VDD_NOMINAL] = 675000000},
  560. },
  561. };
  562. static struct clk_rcg2 mdss_1_disp_cc_mdss_dptx2_pixel1_clk_src = {
  563. .cmd_rcgr = 0x826c,
  564. .mnd_width = 16,
  565. .hid_width = 5,
  566. .parent_map = disp_cc_1_parent_map_0,
  567. .freq_tbl = ftbl_mdss_1_disp_cc_mdss_byte0_clk_src,
  568. .clkr.hw.init = &(const struct clk_init_data) {
  569. .name = "mdss_1_disp_cc_mdss_dptx2_pixel1_clk_src",
  570. .parent_data = disp_cc_1_parent_data_0,
  571. .num_parents = ARRAY_SIZE(disp_cc_1_parent_data_0),
  572. .flags = CLK_SET_RATE_PARENT,
  573. .ops = &clk_dp_ops,
  574. },
  575. .clkr.vdd_data = {
  576. .vdd_class = &vdd_disp_cx,
  577. .num_rate_max = VDD_NUM,
  578. .rate_max = (unsigned long[VDD_NUM]) {
  579. [VDD_LOWER_D1] = 19200000,
  580. [VDD_LOWER] = 337500000,
  581. [VDD_LOW_L1] = 406333333,
  582. [VDD_NOMINAL] = 675000000},
  583. },
  584. };
  585. static struct clk_rcg2 mdss_1_disp_cc_mdss_dptx3_aux_clk_src = {
  586. .cmd_rcgr = 0x82d0,
  587. .mnd_width = 0,
  588. .hid_width = 5,
  589. .parent_map = disp_cc_1_parent_map_1,
  590. .freq_tbl = ftbl_mdss_1_disp_cc_mdss_byte0_clk_src,
  591. .clkr.hw.init = &(const struct clk_init_data) {
  592. .name = "mdss_1_disp_cc_mdss_dptx3_aux_clk_src",
  593. .parent_data = disp_cc_1_parent_data_1,
  594. .num_parents = ARRAY_SIZE(disp_cc_1_parent_data_1),
  595. .flags = CLK_SET_RATE_PARENT,
  596. .ops = &clk_rcg2_ops,
  597. },
  598. .clkr.vdd_data = {
  599. .vdd_class = &vdd_disp_cx,
  600. .num_rate_max = VDD_NUM,
  601. .rate_max = (unsigned long[VDD_NUM]) {
  602. [VDD_LOWER_D1] = 19200000},
  603. },
  604. };
  605. static struct clk_rcg2 mdss_1_disp_cc_mdss_dptx3_link_clk_src = {
  606. .cmd_rcgr = 0x82b4,
  607. .mnd_width = 0,
  608. .hid_width = 5,
  609. .parent_map = disp_cc_1_parent_map_3,
  610. .freq_tbl = ftbl_mdss_1_disp_cc_mdss_byte0_clk_src,
  611. .clkr.hw.init = &(const struct clk_init_data) {
  612. .name = "mdss_1_disp_cc_mdss_dptx3_link_clk_src",
  613. .parent_data = disp_cc_1_parent_data_3,
  614. .num_parents = ARRAY_SIZE(disp_cc_1_parent_data_3),
  615. .flags = CLK_SET_RATE_PARENT,
  616. .ops = &clk_byte2_ops,
  617. },
  618. .clkr.vdd_data = {
  619. .vdd_class = &vdd_disp_cx,
  620. .num_rate_max = VDD_NUM,
  621. .rate_max = (unsigned long[VDD_NUM]) {
  622. [VDD_LOWER_D1] = 19200000,
  623. [VDD_LOWER] = 270000000,
  624. [VDD_LOW] = 540000000,
  625. [VDD_LOW_L1] = 594000000,
  626. [VDD_NOMINAL] = 810000000},
  627. },
  628. };
  629. static struct clk_rcg2 mdss_1_disp_cc_mdss_dptx3_pixel0_clk_src = {
  630. .cmd_rcgr = 0x829c,
  631. .mnd_width = 16,
  632. .hid_width = 5,
  633. .parent_map = disp_cc_1_parent_map_0,
  634. .freq_tbl = ftbl_mdss_1_disp_cc_mdss_byte0_clk_src,
  635. .clkr.hw.init = &(const struct clk_init_data) {
  636. .name = "mdss_1_disp_cc_mdss_dptx3_pixel0_clk_src",
  637. .parent_data = disp_cc_1_parent_data_0,
  638. .num_parents = ARRAY_SIZE(disp_cc_1_parent_data_0),
  639. .flags = CLK_SET_RATE_PARENT,
  640. .ops = &clk_dp_ops,
  641. },
  642. .clkr.vdd_data = {
  643. .vdd_class = &vdd_disp_cx,
  644. .num_rate_max = VDD_NUM,
  645. .rate_max = (unsigned long[VDD_NUM]) {
  646. [VDD_LOWER_D1] = 19200000,
  647. [VDD_LOWER] = 337500000,
  648. [VDD_LOW_L1] = 406333333,
  649. [VDD_NOMINAL] = 675000000},
  650. },
  651. };
  652. static struct clk_rcg2 mdss_1_disp_cc_mdss_esc0_clk_src = {
  653. .cmd_rcgr = 0x8140,
  654. .mnd_width = 0,
  655. .hid_width = 5,
  656. .parent_map = disp_cc_1_parent_map_4,
  657. .freq_tbl = ftbl_mdss_1_disp_cc_mdss_byte0_clk_src,
  658. .clkr.hw.init = &(const struct clk_init_data) {
  659. .name = "mdss_1_disp_cc_mdss_esc0_clk_src",
  660. .parent_data = disp_cc_1_parent_data_4,
  661. .num_parents = ARRAY_SIZE(disp_cc_1_parent_data_4),
  662. .flags = CLK_SET_RATE_PARENT,
  663. .ops = &clk_rcg2_ops,
  664. },
  665. .clkr.vdd_data = {
  666. .vdd_classes = disp_cc_1_niobe_regulators,
  667. .num_vdd_classes = ARRAY_SIZE(disp_cc_1_niobe_regulators),
  668. .num_rate_max = VDD_NUM,
  669. .rate_max = (unsigned long[VDD_NUM]) {
  670. [VDD_LOWER_D1] = 19200000},
  671. },
  672. };
  673. static struct clk_rcg2 mdss_1_disp_cc_mdss_esc1_clk_src = {
  674. .cmd_rcgr = 0x8158,
  675. .mnd_width = 0,
  676. .hid_width = 5,
  677. .parent_map = disp_cc_1_parent_map_4,
  678. .freq_tbl = ftbl_mdss_1_disp_cc_mdss_byte0_clk_src,
  679. .clkr.hw.init = &(const struct clk_init_data) {
  680. .name = "mdss_1_disp_cc_mdss_esc1_clk_src",
  681. .parent_data = disp_cc_1_parent_data_4,
  682. .num_parents = ARRAY_SIZE(disp_cc_1_parent_data_4),
  683. .flags = CLK_SET_RATE_PARENT,
  684. .ops = &clk_rcg2_ops,
  685. },
  686. .clkr.vdd_data = {
  687. .vdd_classes = disp_cc_1_niobe_regulators,
  688. .num_vdd_classes = ARRAY_SIZE(disp_cc_1_niobe_regulators),
  689. .num_rate_max = VDD_NUM,
  690. .rate_max = (unsigned long[VDD_NUM]) {
  691. [VDD_LOWER_D1] = 19200000},
  692. },
  693. };
  694. static const struct freq_tbl ftbl_mdss_1_disp_cc_mdss_mdp_clk_src[] = {
  695. F(19200000, P_BI_TCXO, 1, 0, 0),
  696. F(85714286, P_MDSS_1_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0),
  697. F(100000000, P_MDSS_1_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0),
  698. F(150000000, P_MDSS_1_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0),
  699. F(200000000, P_MDSS_1_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0),
  700. F(342000000, P_MDSS_1_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0),
  701. F(402000000, P_MDSS_1_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0),
  702. F(550000000, P_MDSS_1_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0),
  703. F(600000000, P_MDSS_1_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0),
  704. F(660000000, P_MDSS_1_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0),
  705. { }
  706. };
  707. static struct clk_rcg2 mdss_1_disp_cc_mdss_mdp_clk_src = {
  708. .cmd_rcgr = 0x80d8,
  709. .mnd_width = 0,
  710. .hid_width = 5,
  711. .parent_map = disp_cc_1_parent_map_6,
  712. .freq_tbl = ftbl_mdss_1_disp_cc_mdss_mdp_clk_src,
  713. .enable_safe_config = true,
  714. .flags = HW_CLK_CTRL_MODE,
  715. .clkr.hw.init = &(const struct clk_init_data) {
  716. .name = "mdss_1_disp_cc_mdss_mdp_clk_src",
  717. .parent_data = disp_cc_1_parent_data_6,
  718. .num_parents = ARRAY_SIZE(disp_cc_1_parent_data_6),
  719. .flags = CLK_SET_RATE_PARENT,
  720. .ops = &clk_rcg2_ops,
  721. },
  722. .clkr.vdd_data = {
  723. .vdd_classes = disp_cc_1_niobe_regulators,
  724. .num_vdd_classes = ARRAY_SIZE(disp_cc_1_niobe_regulators),
  725. .num_rate_max = VDD_NUM,
  726. .rate_max = (unsigned long[VDD_NUM]) {
  727. [VDD_LOWER_D1] = 150000000,
  728. [VDD_LOWER] = 200000000,
  729. [VDD_LOW] = 342000000,
  730. [VDD_LOW_L1] = 402000000,
  731. [VDD_NOMINAL] = 550000000,
  732. [VDD_NOMINAL_L1] = 600000000,
  733. [VDD_HIGH] = 660000000},
  734. },
  735. };
  736. static struct clk_rcg2 mdss_1_disp_cc_mdss_pclk0_clk_src = {
  737. .cmd_rcgr = 0x80a8,
  738. .mnd_width = 8,
  739. .hid_width = 5,
  740. .parent_map = disp_cc_1_parent_map_2,
  741. .freq_tbl = ftbl_mdss_1_disp_cc_mdss_byte0_clk_src,
  742. .clkr.hw.init = &(const struct clk_init_data) {
  743. .name = "mdss_1_disp_cc_mdss_pclk0_clk_src",
  744. .parent_data = disp_cc_1_parent_data_2,
  745. .num_parents = ARRAY_SIZE(disp_cc_1_parent_data_2),
  746. .flags = CLK_SET_RATE_PARENT,
  747. .ops = &clk_pixel_ops,
  748. },
  749. .clkr.vdd_data = {
  750. .vdd_class = &vdd_disp_cx,
  751. .num_rate_max = VDD_NUM,
  752. .rate_max = (unsigned long[VDD_NUM]) {
  753. [VDD_LOWER_D1] = 225000000,
  754. [VDD_LOWER] = 300000000,
  755. [VDD_LOW] = 480000000,
  756. [VDD_LOW_L1] = 625000000},
  757. },
  758. };
  759. static struct clk_rcg2 mdss_1_disp_cc_mdss_pclk1_clk_src = {
  760. .cmd_rcgr = 0x80c0,
  761. .mnd_width = 8,
  762. .hid_width = 5,
  763. .parent_map = disp_cc_1_parent_map_2,
  764. .freq_tbl = ftbl_mdss_1_disp_cc_mdss_byte0_clk_src,
  765. .clkr.hw.init = &(const struct clk_init_data) {
  766. .name = "mdss_1_disp_cc_mdss_pclk1_clk_src",
  767. .parent_data = disp_cc_1_parent_data_2,
  768. .num_parents = ARRAY_SIZE(disp_cc_1_parent_data_2),
  769. .flags = CLK_SET_RATE_PARENT,
  770. .ops = &clk_pixel_ops,
  771. },
  772. .clkr.vdd_data = {
  773. .vdd_class = &vdd_disp_cx,
  774. .num_rate_max = VDD_NUM,
  775. .rate_max = (unsigned long[VDD_NUM]) {
  776. [VDD_LOWER_D1] = 225000000,
  777. [VDD_LOWER] = 300000000,
  778. [VDD_LOW] = 480000000,
  779. [VDD_LOW_L1] = 625000000},
  780. },
  781. };
  782. static struct clk_rcg2 mdss_1_disp_cc_mdss_vsync_clk_src = {
  783. .cmd_rcgr = 0x80f0,
  784. .mnd_width = 0,
  785. .hid_width = 5,
  786. .parent_map = disp_cc_1_parent_map_1,
  787. .freq_tbl = ftbl_mdss_1_disp_cc_mdss_byte0_clk_src,
  788. .clkr.hw.init = &(const struct clk_init_data) {
  789. .name = "mdss_1_disp_cc_mdss_vsync_clk_src",
  790. .parent_data = disp_cc_1_parent_data_1,
  791. .num_parents = ARRAY_SIZE(disp_cc_1_parent_data_1),
  792. .flags = CLK_SET_RATE_PARENT,
  793. .ops = &clk_rcg2_ops,
  794. },
  795. .clkr.vdd_data = {
  796. .vdd_class = &vdd_disp_cx,
  797. .num_rate_max = VDD_NUM,
  798. .rate_max = (unsigned long[VDD_NUM]) {
  799. [VDD_LOWER_D1] = 19200000},
  800. },
  801. };
  802. static const struct freq_tbl ftbl_mdss_1_disp_cc_sleep_clk_src[] = {
  803. F(32000, P_SLEEP_CLK, 1, 0, 0),
  804. { }
  805. };
  806. static struct clk_rcg2 mdss_1_disp_cc_sleep_clk_src = {
  807. .cmd_rcgr = 0xe05c,
  808. .mnd_width = 0,
  809. .hid_width = 5,
  810. .parent_map = disp_cc_1_parent_map_7,
  811. .freq_tbl = ftbl_mdss_1_disp_cc_sleep_clk_src,
  812. .clkr.hw.init = &(const struct clk_init_data) {
  813. .name = "mdss_1_disp_cc_sleep_clk_src",
  814. .parent_data = disp_cc_1_parent_data_7_ao,
  815. .num_parents = ARRAY_SIZE(disp_cc_1_parent_data_7_ao),
  816. .ops = &clk_rcg2_ops,
  817. },
  818. };
  819. static struct clk_rcg2 mdss_1_disp_cc_xo_clk_src = {
  820. .cmd_rcgr = 0xe03c,
  821. .mnd_width = 0,
  822. .hid_width = 5,
  823. .parent_map = disp_cc_1_parent_map_1,
  824. .freq_tbl = ftbl_mdss_1_disp_cc_mdss_byte0_clk_src,
  825. .clkr.hw.init = &(const struct clk_init_data) {
  826. .name = "mdss_1_disp_cc_xo_clk_src",
  827. .parent_data = disp_cc_1_parent_data_1_ao,
  828. .num_parents = ARRAY_SIZE(disp_cc_1_parent_data_1_ao),
  829. .flags = CLK_SET_RATE_PARENT,
  830. .ops = &clk_rcg2_ops,
  831. },
  832. };
  833. static struct clk_regmap_div mdss_1_disp_cc_mdss_byte0_div_clk_src = {
  834. .reg = 0x8120,
  835. .shift = 0,
  836. .width = 4,
  837. .clkr.hw.init = &(const struct clk_init_data) {
  838. .name = "mdss_1_disp_cc_mdss_byte0_div_clk_src",
  839. .parent_hws = (const struct clk_hw*[]) {
  840. &mdss_1_disp_cc_mdss_byte0_clk_src.clkr.hw,
  841. },
  842. .num_parents = 1,
  843. .flags = CLK_SET_RATE_PARENT,
  844. .ops = &clk_regmap_div_ops,
  845. },
  846. };
  847. static struct clk_regmap_div mdss_1_disp_cc_mdss_byte1_div_clk_src = {
  848. .reg = 0x813c,
  849. .shift = 0,
  850. .width = 4,
  851. .clkr.hw.init = &(const struct clk_init_data) {
  852. .name = "mdss_1_disp_cc_mdss_byte1_div_clk_src",
  853. .parent_hws = (const struct clk_hw*[]) {
  854. &mdss_1_disp_cc_mdss_byte1_clk_src.clkr.hw,
  855. },
  856. .num_parents = 1,
  857. .flags = CLK_SET_RATE_PARENT,
  858. .ops = &clk_regmap_div_ops,
  859. },
  860. };
  861. static struct clk_regmap_div mdss_1_disp_cc_mdss_dptx0_link_div_clk_src = {
  862. .reg = 0x8188,
  863. .shift = 0,
  864. .width = 4,
  865. .clkr.hw.init = &(const struct clk_init_data) {
  866. .name = "mdss_1_disp_cc_mdss_dptx0_link_div_clk_src",
  867. .parent_hws = (const struct clk_hw*[]) {
  868. &mdss_1_disp_cc_mdss_dptx0_link_clk_src.clkr.hw,
  869. },
  870. .num_parents = 1,
  871. .flags = CLK_SET_RATE_PARENT,
  872. .ops = &clk_regmap_div_ro_ops,
  873. },
  874. };
  875. static struct clk_regmap_div mdss_1_disp_cc_mdss_dptx1_link_div_clk_src = {
  876. .reg = 0x821c,
  877. .shift = 0,
  878. .width = 4,
  879. .clkr.hw.init = &(const struct clk_init_data) {
  880. .name = "mdss_1_disp_cc_mdss_dptx1_link_div_clk_src",
  881. .parent_hws = (const struct clk_hw*[]) {
  882. &mdss_1_disp_cc_mdss_dptx1_link_clk_src.clkr.hw,
  883. },
  884. .num_parents = 1,
  885. .flags = CLK_SET_RATE_PARENT,
  886. .ops = &clk_regmap_div_ro_ops,
  887. },
  888. };
  889. static struct clk_regmap_div mdss_1_disp_cc_mdss_dptx2_link_div_clk_src = {
  890. .reg = 0x8250,
  891. .shift = 0,
  892. .width = 4,
  893. .clkr.hw.init = &(const struct clk_init_data) {
  894. .name = "mdss_1_disp_cc_mdss_dptx2_link_div_clk_src",
  895. .parent_hws = (const struct clk_hw*[]) {
  896. &mdss_1_disp_cc_mdss_dptx2_link_clk_src.clkr.hw,
  897. },
  898. .num_parents = 1,
  899. .flags = CLK_SET_RATE_PARENT,
  900. .ops = &clk_regmap_div_ro_ops,
  901. },
  902. };
  903. static struct clk_regmap_div mdss_1_disp_cc_mdss_dptx3_link_div_clk_src = {
  904. .reg = 0x82cc,
  905. .shift = 0,
  906. .width = 4,
  907. .clkr.hw.init = &(const struct clk_init_data) {
  908. .name = "mdss_1_disp_cc_mdss_dptx3_link_div_clk_src",
  909. .parent_hws = (const struct clk_hw*[]) {
  910. &mdss_1_disp_cc_mdss_dptx3_link_clk_src.clkr.hw,
  911. },
  912. .num_parents = 1,
  913. .flags = CLK_SET_RATE_PARENT,
  914. .ops = &clk_regmap_div_ro_ops,
  915. },
  916. };
  917. static struct clk_branch mdss_1_disp_cc_mdss_accu_clk = {
  918. .halt_reg = 0xe058,
  919. .halt_check = BRANCH_HALT_VOTED,
  920. .clkr = {
  921. .enable_reg = 0xe058,
  922. .enable_mask = BIT(0),
  923. .hw.init = &(const struct clk_init_data) {
  924. .name = "mdss_1_disp_cc_mdss_accu_clk",
  925. .parent_hws = (const struct clk_hw*[]) {
  926. &mdss_1_disp_cc_xo_clk_src.clkr.hw,
  927. },
  928. .num_parents = 1,
  929. .flags = CLK_SET_RATE_PARENT,
  930. .ops = &clk_branch2_ops,
  931. },
  932. },
  933. };
  934. static struct clk_branch mdss_1_disp_cc_mdss_ahb1_clk = {
  935. .halt_reg = 0xa020,
  936. .halt_check = BRANCH_HALT,
  937. .clkr = {
  938. .enable_reg = 0xa020,
  939. .enable_mask = BIT(0),
  940. .hw.init = &(const struct clk_init_data) {
  941. .name = "mdss_1_disp_cc_mdss_ahb1_clk",
  942. .parent_hws = (const struct clk_hw*[]) {
  943. &mdss_1_disp_cc_mdss_ahb_clk_src.clkr.hw,
  944. },
  945. .num_parents = 1,
  946. .flags = CLK_DONT_HOLD_STATE | CLK_SET_RATE_PARENT,
  947. .ops = &clk_branch2_ops,
  948. },
  949. },
  950. };
  951. static struct clk_branch mdss_1_disp_cc_mdss_ahb_clk = {
  952. .halt_reg = 0x80a4,
  953. .halt_check = BRANCH_HALT,
  954. .clkr = {
  955. .enable_reg = 0x80a4,
  956. .enable_mask = BIT(0),
  957. .hw.init = &(const struct clk_init_data) {
  958. .name = "mdss_1_disp_cc_mdss_ahb_clk",
  959. .parent_hws = (const struct clk_hw*[]) {
  960. &mdss_1_disp_cc_mdss_ahb_clk_src.clkr.hw,
  961. },
  962. .num_parents = 1,
  963. .flags = CLK_DONT_HOLD_STATE | CLK_SET_RATE_PARENT,
  964. .ops = &clk_branch2_ops,
  965. },
  966. },
  967. };
  968. static struct clk_branch mdss_1_disp_cc_mdss_byte0_clk = {
  969. .halt_reg = 0x8028,
  970. .halt_check = BRANCH_HALT,
  971. .clkr = {
  972. .enable_reg = 0x8028,
  973. .enable_mask = BIT(0),
  974. .hw.init = &(const struct clk_init_data) {
  975. .name = "mdss_1_disp_cc_mdss_byte0_clk",
  976. .parent_hws = (const struct clk_hw*[]) {
  977. &mdss_1_disp_cc_mdss_byte0_clk_src.clkr.hw,
  978. },
  979. .num_parents = 1,
  980. .flags = CLK_SET_RATE_PARENT,
  981. .ops = &clk_branch2_ops,
  982. },
  983. },
  984. };
  985. static struct clk_branch mdss_1_disp_cc_mdss_byte0_intf_clk = {
  986. .halt_reg = 0x802c,
  987. .halt_check = BRANCH_HALT,
  988. .clkr = {
  989. .enable_reg = 0x802c,
  990. .enable_mask = BIT(0),
  991. .hw.init = &(const struct clk_init_data) {
  992. .name = "mdss_1_disp_cc_mdss_byte0_intf_clk",
  993. .parent_hws = (const struct clk_hw*[]) {
  994. &mdss_1_disp_cc_mdss_byte0_div_clk_src.clkr.hw,
  995. },
  996. .num_parents = 1,
  997. .flags = CLK_SET_RATE_PARENT,
  998. .ops = &clk_branch2_ops,
  999. },
  1000. },
  1001. };
  1002. static struct clk_branch mdss_1_disp_cc_mdss_byte1_clk = {
  1003. .halt_reg = 0x8030,
  1004. .halt_check = BRANCH_HALT,
  1005. .clkr = {
  1006. .enable_reg = 0x8030,
  1007. .enable_mask = BIT(0),
  1008. .hw.init = &(const struct clk_init_data) {
  1009. .name = "mdss_1_disp_cc_mdss_byte1_clk",
  1010. .parent_hws = (const struct clk_hw*[]) {
  1011. &mdss_1_disp_cc_mdss_byte1_clk_src.clkr.hw,
  1012. },
  1013. .num_parents = 1,
  1014. .flags = CLK_SET_RATE_PARENT,
  1015. .ops = &clk_branch2_ops,
  1016. },
  1017. },
  1018. };
  1019. static struct clk_branch mdss_1_disp_cc_mdss_byte1_intf_clk = {
  1020. .halt_reg = 0x8034,
  1021. .halt_check = BRANCH_HALT,
  1022. .clkr = {
  1023. .enable_reg = 0x8034,
  1024. .enable_mask = BIT(0),
  1025. .hw.init = &(const struct clk_init_data) {
  1026. .name = "mdss_1_disp_cc_mdss_byte1_intf_clk",
  1027. .parent_hws = (const struct clk_hw*[]) {
  1028. &mdss_1_disp_cc_mdss_byte1_div_clk_src.clkr.hw,
  1029. },
  1030. .num_parents = 1,
  1031. .flags = CLK_SET_RATE_PARENT,
  1032. .ops = &clk_branch2_ops,
  1033. },
  1034. },
  1035. };
  1036. static struct clk_branch mdss_1_disp_cc_mdss_dptx0_aux_clk = {
  1037. .halt_reg = 0x8058,
  1038. .halt_check = BRANCH_HALT,
  1039. .clkr = {
  1040. .enable_reg = 0x8058,
  1041. .enable_mask = BIT(0),
  1042. .hw.init = &(const struct clk_init_data) {
  1043. .name = "mdss_1_disp_cc_mdss_dptx0_aux_clk",
  1044. .parent_hws = (const struct clk_hw*[]) {
  1045. &mdss_1_disp_cc_mdss_dptx0_aux_clk_src.clkr.hw,
  1046. },
  1047. .num_parents = 1,
  1048. .flags = CLK_SET_RATE_PARENT,
  1049. .ops = &clk_branch2_ops,
  1050. },
  1051. },
  1052. };
  1053. static struct clk_branch mdss_1_disp_cc_mdss_dptx0_crypto_clk = {
  1054. .halt_reg = 0x804c,
  1055. .halt_check = BRANCH_HALT,
  1056. .clkr = {
  1057. .enable_reg = 0x804c,
  1058. .enable_mask = BIT(0),
  1059. .hw.init = &(const struct clk_init_data) {
  1060. .name = "mdss_1_disp_cc_mdss_dptx0_crypto_clk",
  1061. .parent_hws = (const struct clk_hw*[]) {
  1062. &mdss_1_disp_cc_mdss_dptx0_link_clk_src.clkr.hw,
  1063. },
  1064. .num_parents = 1,
  1065. .flags = CLK_SET_RATE_PARENT,
  1066. .ops = &clk_branch2_ops,
  1067. },
  1068. },
  1069. };
  1070. static struct clk_branch mdss_1_disp_cc_mdss_dptx0_link_clk = {
  1071. .halt_reg = 0x8040,
  1072. .halt_check = BRANCH_HALT,
  1073. .clkr = {
  1074. .enable_reg = 0x8040,
  1075. .enable_mask = BIT(0),
  1076. .hw.init = &(const struct clk_init_data) {
  1077. .name = "mdss_1_disp_cc_mdss_dptx0_link_clk",
  1078. .parent_hws = (const struct clk_hw*[]) {
  1079. &mdss_1_disp_cc_mdss_dptx0_link_clk_src.clkr.hw,
  1080. },
  1081. .num_parents = 1,
  1082. .flags = CLK_SET_RATE_PARENT,
  1083. .ops = &clk_branch2_ops,
  1084. },
  1085. },
  1086. };
  1087. static struct clk_branch mdss_1_disp_cc_mdss_dptx0_link_intf_clk = {
  1088. .halt_reg = 0x8048,
  1089. .halt_check = BRANCH_HALT,
  1090. .clkr = {
  1091. .enable_reg = 0x8048,
  1092. .enable_mask = BIT(0),
  1093. .hw.init = &(const struct clk_init_data) {
  1094. .name = "mdss_1_disp_cc_mdss_dptx0_link_intf_clk",
  1095. .parent_hws = (const struct clk_hw*[]) {
  1096. &mdss_1_disp_cc_mdss_dptx0_link_div_clk_src.clkr.hw,
  1097. },
  1098. .num_parents = 1,
  1099. .flags = CLK_SET_RATE_PARENT,
  1100. .ops = &clk_branch2_ops,
  1101. },
  1102. },
  1103. };
  1104. static struct clk_branch mdss_1_disp_cc_mdss_dptx0_pixel0_clk = {
  1105. .halt_reg = 0x8050,
  1106. .halt_check = BRANCH_HALT,
  1107. .clkr = {
  1108. .enable_reg = 0x8050,
  1109. .enable_mask = BIT(0),
  1110. .hw.init = &(const struct clk_init_data) {
  1111. .name = "mdss_1_disp_cc_mdss_dptx0_pixel0_clk",
  1112. .parent_hws = (const struct clk_hw*[]) {
  1113. &mdss_1_disp_cc_mdss_dptx0_pixel0_clk_src.clkr.hw,
  1114. },
  1115. .num_parents = 1,
  1116. .flags = CLK_SET_RATE_PARENT,
  1117. .ops = &clk_branch2_ops,
  1118. },
  1119. },
  1120. };
  1121. static struct clk_branch mdss_1_disp_cc_mdss_dptx0_pixel1_clk = {
  1122. .halt_reg = 0x8054,
  1123. .halt_check = BRANCH_HALT,
  1124. .clkr = {
  1125. .enable_reg = 0x8054,
  1126. .enable_mask = BIT(0),
  1127. .hw.init = &(const struct clk_init_data) {
  1128. .name = "mdss_1_disp_cc_mdss_dptx0_pixel1_clk",
  1129. .parent_hws = (const struct clk_hw*[]) {
  1130. &mdss_1_disp_cc_mdss_dptx0_pixel1_clk_src.clkr.hw,
  1131. },
  1132. .num_parents = 1,
  1133. .flags = CLK_SET_RATE_PARENT,
  1134. .ops = &clk_branch2_ops,
  1135. },
  1136. },
  1137. };
  1138. static struct clk_branch mdss_1_disp_cc_mdss_dptx0_usb_router_link_intf_clk = {
  1139. .halt_reg = 0x8044,
  1140. .halt_check = BRANCH_HALT,
  1141. .clkr = {
  1142. .enable_reg = 0x8044,
  1143. .enable_mask = BIT(0),
  1144. .hw.init = &(const struct clk_init_data) {
  1145. .name = "mdss_1_disp_cc_mdss_dptx0_usb_router_link_intf_clk",
  1146. .parent_hws = (const struct clk_hw*[]) {
  1147. &mdss_1_disp_cc_mdss_dptx0_link_div_clk_src.clkr.hw,
  1148. },
  1149. .num_parents = 1,
  1150. .flags = CLK_SET_RATE_PARENT,
  1151. .ops = &clk_branch2_ops,
  1152. },
  1153. },
  1154. };
  1155. static struct clk_branch mdss_1_disp_cc_mdss_dptx1_aux_clk = {
  1156. .halt_reg = 0x8074,
  1157. .halt_check = BRANCH_HALT,
  1158. .clkr = {
  1159. .enable_reg = 0x8074,
  1160. .enable_mask = BIT(0),
  1161. .hw.init = &(const struct clk_init_data) {
  1162. .name = "mdss_1_disp_cc_mdss_dptx1_aux_clk",
  1163. .parent_hws = (const struct clk_hw*[]) {
  1164. &mdss_1_disp_cc_mdss_dptx1_aux_clk_src.clkr.hw,
  1165. },
  1166. .num_parents = 1,
  1167. .flags = CLK_SET_RATE_PARENT,
  1168. .ops = &clk_branch2_ops,
  1169. },
  1170. },
  1171. };
  1172. static struct clk_branch mdss_1_disp_cc_mdss_dptx1_crypto_clk = {
  1173. .halt_reg = 0x8070,
  1174. .halt_check = BRANCH_HALT,
  1175. .clkr = {
  1176. .enable_reg = 0x8070,
  1177. .enable_mask = BIT(0),
  1178. .hw.init = &(const struct clk_init_data) {
  1179. .name = "mdss_1_disp_cc_mdss_dptx1_crypto_clk",
  1180. .parent_hws = (const struct clk_hw*[]) {
  1181. &mdss_1_disp_cc_mdss_dptx1_link_clk_src.clkr.hw,
  1182. },
  1183. .num_parents = 1,
  1184. .flags = CLK_SET_RATE_PARENT,
  1185. .ops = &clk_branch2_ops,
  1186. },
  1187. },
  1188. };
  1189. static struct clk_branch mdss_1_disp_cc_mdss_dptx1_link_clk = {
  1190. .halt_reg = 0x8064,
  1191. .halt_check = BRANCH_HALT,
  1192. .clkr = {
  1193. .enable_reg = 0x8064,
  1194. .enable_mask = BIT(0),
  1195. .hw.init = &(const struct clk_init_data) {
  1196. .name = "mdss_1_disp_cc_mdss_dptx1_link_clk",
  1197. .parent_hws = (const struct clk_hw*[]) {
  1198. &mdss_1_disp_cc_mdss_dptx1_link_clk_src.clkr.hw,
  1199. },
  1200. .num_parents = 1,
  1201. .flags = CLK_SET_RATE_PARENT,
  1202. .ops = &clk_branch2_ops,
  1203. },
  1204. },
  1205. };
  1206. static struct clk_branch mdss_1_disp_cc_mdss_dptx1_link_intf_clk = {
  1207. .halt_reg = 0x806c,
  1208. .halt_check = BRANCH_HALT,
  1209. .clkr = {
  1210. .enable_reg = 0x806c,
  1211. .enable_mask = BIT(0),
  1212. .hw.init = &(const struct clk_init_data) {
  1213. .name = "mdss_1_disp_cc_mdss_dptx1_link_intf_clk",
  1214. .parent_hws = (const struct clk_hw*[]) {
  1215. &mdss_1_disp_cc_mdss_dptx1_link_div_clk_src.clkr.hw,
  1216. },
  1217. .num_parents = 1,
  1218. .flags = CLK_SET_RATE_PARENT,
  1219. .ops = &clk_branch2_ops,
  1220. },
  1221. },
  1222. };
  1223. static struct clk_branch mdss_1_disp_cc_mdss_dptx1_pixel0_clk = {
  1224. .halt_reg = 0x805c,
  1225. .halt_check = BRANCH_HALT,
  1226. .clkr = {
  1227. .enable_reg = 0x805c,
  1228. .enable_mask = BIT(0),
  1229. .hw.init = &(const struct clk_init_data) {
  1230. .name = "mdss_1_disp_cc_mdss_dptx1_pixel0_clk",
  1231. .parent_hws = (const struct clk_hw*[]) {
  1232. &mdss_1_disp_cc_mdss_dptx1_pixel0_clk_src.clkr.hw,
  1233. },
  1234. .num_parents = 1,
  1235. .flags = CLK_SET_RATE_PARENT,
  1236. .ops = &clk_branch2_ops,
  1237. },
  1238. },
  1239. };
  1240. static struct clk_branch mdss_1_disp_cc_mdss_dptx1_pixel1_clk = {
  1241. .halt_reg = 0x8060,
  1242. .halt_check = BRANCH_HALT,
  1243. .clkr = {
  1244. .enable_reg = 0x8060,
  1245. .enable_mask = BIT(0),
  1246. .hw.init = &(const struct clk_init_data) {
  1247. .name = "mdss_1_disp_cc_mdss_dptx1_pixel1_clk",
  1248. .parent_hws = (const struct clk_hw*[]) {
  1249. &mdss_1_disp_cc_mdss_dptx1_pixel1_clk_src.clkr.hw,
  1250. },
  1251. .num_parents = 1,
  1252. .flags = CLK_SET_RATE_PARENT,
  1253. .ops = &clk_branch2_ops,
  1254. },
  1255. },
  1256. };
  1257. static struct clk_branch mdss_1_disp_cc_mdss_dptx1_usb_router_link_intf_clk = {
  1258. .halt_reg = 0x8068,
  1259. .halt_check = BRANCH_HALT,
  1260. .clkr = {
  1261. .enable_reg = 0x8068,
  1262. .enable_mask = BIT(0),
  1263. .hw.init = &(const struct clk_init_data) {
  1264. .name = "mdss_1_disp_cc_mdss_dptx1_usb_router_link_intf_clk",
  1265. .parent_hws = (const struct clk_hw*[]) {
  1266. &mdss_1_disp_cc_mdss_dptx1_link_div_clk_src.clkr.hw,
  1267. },
  1268. .num_parents = 1,
  1269. .flags = CLK_SET_RATE_PARENT,
  1270. .ops = &clk_branch2_ops,
  1271. },
  1272. },
  1273. };
  1274. static struct clk_branch mdss_1_disp_cc_mdss_dptx2_aux_clk = {
  1275. .halt_reg = 0x808c,
  1276. .halt_check = BRANCH_HALT,
  1277. .clkr = {
  1278. .enable_reg = 0x808c,
  1279. .enable_mask = BIT(0),
  1280. .hw.init = &(const struct clk_init_data) {
  1281. .name = "mdss_1_disp_cc_mdss_dptx2_aux_clk",
  1282. .parent_hws = (const struct clk_hw*[]) {
  1283. &mdss_1_disp_cc_mdss_dptx2_aux_clk_src.clkr.hw,
  1284. },
  1285. .num_parents = 1,
  1286. .flags = CLK_SET_RATE_PARENT,
  1287. .ops = &clk_branch2_ops,
  1288. },
  1289. },
  1290. };
  1291. static struct clk_branch mdss_1_disp_cc_mdss_dptx2_crypto_clk = {
  1292. .halt_reg = 0x8088,
  1293. .halt_check = BRANCH_HALT,
  1294. .clkr = {
  1295. .enable_reg = 0x8088,
  1296. .enable_mask = BIT(0),
  1297. .hw.init = &(const struct clk_init_data) {
  1298. .name = "mdss_1_disp_cc_mdss_dptx2_crypto_clk",
  1299. .parent_hws = (const struct clk_hw*[]) {
  1300. &mdss_1_disp_cc_mdss_dptx2_link_clk_src.clkr.hw,
  1301. },
  1302. .num_parents = 1,
  1303. .flags = CLK_SET_RATE_PARENT,
  1304. .ops = &clk_branch2_ops,
  1305. },
  1306. },
  1307. };
  1308. static struct clk_branch mdss_1_disp_cc_mdss_dptx2_link_clk = {
  1309. .halt_reg = 0x8080,
  1310. .halt_check = BRANCH_HALT,
  1311. .clkr = {
  1312. .enable_reg = 0x8080,
  1313. .enable_mask = BIT(0),
  1314. .hw.init = &(const struct clk_init_data) {
  1315. .name = "mdss_1_disp_cc_mdss_dptx2_link_clk",
  1316. .parent_hws = (const struct clk_hw*[]) {
  1317. &mdss_1_disp_cc_mdss_dptx2_link_clk_src.clkr.hw,
  1318. },
  1319. .num_parents = 1,
  1320. .flags = CLK_SET_RATE_PARENT,
  1321. .ops = &clk_branch2_ops,
  1322. },
  1323. },
  1324. };
  1325. static struct clk_branch mdss_1_disp_cc_mdss_dptx2_link_intf_clk = {
  1326. .halt_reg = 0x8084,
  1327. .halt_check = BRANCH_HALT,
  1328. .clkr = {
  1329. .enable_reg = 0x8084,
  1330. .enable_mask = BIT(0),
  1331. .hw.init = &(const struct clk_init_data) {
  1332. .name = "mdss_1_disp_cc_mdss_dptx2_link_intf_clk",
  1333. .parent_hws = (const struct clk_hw*[]) {
  1334. &mdss_1_disp_cc_mdss_dptx2_link_div_clk_src.clkr.hw,
  1335. },
  1336. .num_parents = 1,
  1337. .flags = CLK_SET_RATE_PARENT,
  1338. .ops = &clk_branch2_ops,
  1339. },
  1340. },
  1341. };
  1342. static struct clk_branch mdss_1_disp_cc_mdss_dptx2_pixel0_clk = {
  1343. .halt_reg = 0x8078,
  1344. .halt_check = BRANCH_HALT,
  1345. .clkr = {
  1346. .enable_reg = 0x8078,
  1347. .enable_mask = BIT(0),
  1348. .hw.init = &(const struct clk_init_data) {
  1349. .name = "mdss_1_disp_cc_mdss_dptx2_pixel0_clk",
  1350. .parent_hws = (const struct clk_hw*[]) {
  1351. &mdss_1_disp_cc_mdss_dptx2_pixel0_clk_src.clkr.hw,
  1352. },
  1353. .num_parents = 1,
  1354. .flags = CLK_SET_RATE_PARENT,
  1355. .ops = &clk_branch2_ops,
  1356. },
  1357. },
  1358. };
  1359. static struct clk_branch mdss_1_disp_cc_mdss_dptx2_pixel1_clk = {
  1360. .halt_reg = 0x807c,
  1361. .halt_check = BRANCH_HALT,
  1362. .clkr = {
  1363. .enable_reg = 0x807c,
  1364. .enable_mask = BIT(0),
  1365. .hw.init = &(const struct clk_init_data) {
  1366. .name = "mdss_1_disp_cc_mdss_dptx2_pixel1_clk",
  1367. .parent_hws = (const struct clk_hw*[]) {
  1368. &mdss_1_disp_cc_mdss_dptx2_pixel1_clk_src.clkr.hw,
  1369. },
  1370. .num_parents = 1,
  1371. .flags = CLK_SET_RATE_PARENT,
  1372. .ops = &clk_branch2_ops,
  1373. },
  1374. },
  1375. };
  1376. static struct clk_branch mdss_1_disp_cc_mdss_dptx3_aux_clk = {
  1377. .halt_reg = 0x809c,
  1378. .halt_check = BRANCH_HALT,
  1379. .clkr = {
  1380. .enable_reg = 0x809c,
  1381. .enable_mask = BIT(0),
  1382. .hw.init = &(const struct clk_init_data) {
  1383. .name = "mdss_1_disp_cc_mdss_dptx3_aux_clk",
  1384. .parent_hws = (const struct clk_hw*[]) {
  1385. &mdss_1_disp_cc_mdss_dptx3_aux_clk_src.clkr.hw,
  1386. },
  1387. .num_parents = 1,
  1388. .flags = CLK_SET_RATE_PARENT,
  1389. .ops = &clk_branch2_ops,
  1390. },
  1391. },
  1392. };
  1393. static struct clk_branch mdss_1_disp_cc_mdss_dptx3_crypto_clk = {
  1394. .halt_reg = 0x80a0,
  1395. .halt_check = BRANCH_HALT,
  1396. .clkr = {
  1397. .enable_reg = 0x80a0,
  1398. .enable_mask = BIT(0),
  1399. .hw.init = &(const struct clk_init_data) {
  1400. .name = "mdss_1_disp_cc_mdss_dptx3_crypto_clk",
  1401. .parent_hws = (const struct clk_hw*[]) {
  1402. &mdss_1_disp_cc_mdss_dptx3_link_clk_src.clkr.hw,
  1403. },
  1404. .num_parents = 1,
  1405. .flags = CLK_SET_RATE_PARENT,
  1406. .ops = &clk_branch2_ops,
  1407. },
  1408. },
  1409. };
  1410. static struct clk_branch mdss_1_disp_cc_mdss_dptx3_link_clk = {
  1411. .halt_reg = 0x8094,
  1412. .halt_check = BRANCH_HALT,
  1413. .clkr = {
  1414. .enable_reg = 0x8094,
  1415. .enable_mask = BIT(0),
  1416. .hw.init = &(const struct clk_init_data) {
  1417. .name = "mdss_1_disp_cc_mdss_dptx3_link_clk",
  1418. .parent_hws = (const struct clk_hw*[]) {
  1419. &mdss_1_disp_cc_mdss_dptx3_link_clk_src.clkr.hw,
  1420. },
  1421. .num_parents = 1,
  1422. .flags = CLK_SET_RATE_PARENT,
  1423. .ops = &clk_branch2_ops,
  1424. },
  1425. },
  1426. };
  1427. static struct clk_branch mdss_1_disp_cc_mdss_dptx3_link_intf_clk = {
  1428. .halt_reg = 0x8098,
  1429. .halt_check = BRANCH_HALT,
  1430. .clkr = {
  1431. .enable_reg = 0x8098,
  1432. .enable_mask = BIT(0),
  1433. .hw.init = &(const struct clk_init_data) {
  1434. .name = "mdss_1_disp_cc_mdss_dptx3_link_intf_clk",
  1435. .parent_hws = (const struct clk_hw*[]) {
  1436. &mdss_1_disp_cc_mdss_dptx3_link_div_clk_src.clkr.hw,
  1437. },
  1438. .num_parents = 1,
  1439. .flags = CLK_SET_RATE_PARENT,
  1440. .ops = &clk_branch2_ops,
  1441. },
  1442. },
  1443. };
  1444. static struct clk_branch mdss_1_disp_cc_mdss_dptx3_pixel0_clk = {
  1445. .halt_reg = 0x8090,
  1446. .halt_check = BRANCH_HALT,
  1447. .clkr = {
  1448. .enable_reg = 0x8090,
  1449. .enable_mask = BIT(0),
  1450. .hw.init = &(const struct clk_init_data) {
  1451. .name = "mdss_1_disp_cc_mdss_dptx3_pixel0_clk",
  1452. .parent_hws = (const struct clk_hw*[]) {
  1453. &mdss_1_disp_cc_mdss_dptx3_pixel0_clk_src.clkr.hw,
  1454. },
  1455. .num_parents = 1,
  1456. .flags = CLK_SET_RATE_PARENT,
  1457. .ops = &clk_branch2_ops,
  1458. },
  1459. },
  1460. };
  1461. static struct clk_branch mdss_1_disp_cc_mdss_esc0_clk = {
  1462. .halt_reg = 0x8038,
  1463. .halt_check = BRANCH_HALT,
  1464. .clkr = {
  1465. .enable_reg = 0x8038,
  1466. .enable_mask = BIT(0),
  1467. .hw.init = &(const struct clk_init_data) {
  1468. .name = "mdss_1_disp_cc_mdss_esc0_clk",
  1469. .parent_hws = (const struct clk_hw*[]) {
  1470. &mdss_1_disp_cc_mdss_esc0_clk_src.clkr.hw,
  1471. },
  1472. .num_parents = 1,
  1473. .flags = CLK_SET_RATE_PARENT,
  1474. .ops = &clk_branch2_ops,
  1475. },
  1476. },
  1477. };
  1478. static struct clk_branch mdss_1_disp_cc_mdss_esc1_clk = {
  1479. .halt_reg = 0x803c,
  1480. .halt_check = BRANCH_HALT,
  1481. .clkr = {
  1482. .enable_reg = 0x803c,
  1483. .enable_mask = BIT(0),
  1484. .hw.init = &(const struct clk_init_data) {
  1485. .name = "mdss_1_disp_cc_mdss_esc1_clk",
  1486. .parent_hws = (const struct clk_hw*[]) {
  1487. &mdss_1_disp_cc_mdss_esc1_clk_src.clkr.hw,
  1488. },
  1489. .num_parents = 1,
  1490. .flags = CLK_SET_RATE_PARENT,
  1491. .ops = &clk_branch2_ops,
  1492. },
  1493. },
  1494. };
  1495. static struct clk_branch mdss_1_disp_cc_mdss_mdp1_clk = {
  1496. .halt_reg = 0xa004,
  1497. .halt_check = BRANCH_HALT,
  1498. .clkr = {
  1499. .enable_reg = 0xa004,
  1500. .enable_mask = BIT(0),
  1501. .hw.init = &(const struct clk_init_data) {
  1502. .name = "mdss_1_disp_cc_mdss_mdp1_clk",
  1503. .parent_hws = (const struct clk_hw*[]) {
  1504. &mdss_1_disp_cc_mdss_mdp_clk_src.clkr.hw,
  1505. },
  1506. .num_parents = 1,
  1507. .flags = CLK_SET_RATE_PARENT,
  1508. .ops = &clk_branch2_ops,
  1509. },
  1510. },
  1511. };
  1512. static struct clk_branch mdss_1_disp_cc_mdss_mdp_clk = {
  1513. .halt_reg = 0x800c,
  1514. .halt_check = BRANCH_HALT,
  1515. .clkr = {
  1516. .enable_reg = 0x800c,
  1517. .enable_mask = BIT(0),
  1518. .hw.init = &(const struct clk_init_data) {
  1519. .name = "mdss_1_disp_cc_mdss_mdp_clk",
  1520. .parent_hws = (const struct clk_hw*[]) {
  1521. &mdss_1_disp_cc_mdss_mdp_clk_src.clkr.hw,
  1522. },
  1523. .num_parents = 1,
  1524. .flags = CLK_SET_RATE_PARENT,
  1525. .ops = &clk_branch2_ops,
  1526. },
  1527. },
  1528. };
  1529. static struct clk_branch mdss_1_disp_cc_mdss_mdp_lut1_clk = {
  1530. .halt_reg = 0xa010,
  1531. .halt_check = BRANCH_HALT_VOTED,
  1532. .clkr = {
  1533. .enable_reg = 0xa010,
  1534. .enable_mask = BIT(0),
  1535. .hw.init = &(const struct clk_init_data) {
  1536. .name = "mdss_1_disp_cc_mdss_mdp_lut1_clk",
  1537. .parent_hws = (const struct clk_hw*[]) {
  1538. &mdss_1_disp_cc_mdss_mdp_clk_src.clkr.hw,
  1539. },
  1540. .num_parents = 1,
  1541. .flags = CLK_SET_RATE_PARENT,
  1542. .ops = &clk_branch2_ops,
  1543. },
  1544. },
  1545. };
  1546. static struct clk_branch mdss_1_disp_cc_mdss_mdp_lut_clk = {
  1547. .halt_reg = 0x8018,
  1548. .halt_check = BRANCH_HALT_VOTED,
  1549. .clkr = {
  1550. .enable_reg = 0x8018,
  1551. .enable_mask = BIT(0),
  1552. .hw.init = &(const struct clk_init_data) {
  1553. .name = "mdss_1_disp_cc_mdss_mdp_lut_clk",
  1554. .parent_hws = (const struct clk_hw*[]) {
  1555. &mdss_1_disp_cc_mdss_mdp_clk_src.clkr.hw,
  1556. },
  1557. .num_parents = 1,
  1558. .flags = CLK_SET_RATE_PARENT,
  1559. .ops = &clk_branch2_ops,
  1560. },
  1561. },
  1562. };
  1563. static struct clk_branch mdss_1_disp_cc_mdss_non_gdsc_ahb_clk = {
  1564. .halt_reg = 0xc004,
  1565. .halt_check = BRANCH_HALT_VOTED,
  1566. .clkr = {
  1567. .enable_reg = 0xc004,
  1568. .enable_mask = BIT(0),
  1569. .hw.init = &(const struct clk_init_data) {
  1570. .name = "mdss_1_disp_cc_mdss_non_gdsc_ahb_clk",
  1571. .parent_hws = (const struct clk_hw*[]) {
  1572. &mdss_1_disp_cc_mdss_ahb_clk_src.clkr.hw,
  1573. },
  1574. .num_parents = 1,
  1575. .flags = CLK_SET_RATE_PARENT,
  1576. .ops = &clk_branch2_ops,
  1577. },
  1578. },
  1579. };
  1580. static struct clk_branch mdss_1_disp_cc_mdss_pclk0_clk = {
  1581. .halt_reg = 0x8004,
  1582. .halt_check = BRANCH_HALT,
  1583. .clkr = {
  1584. .enable_reg = 0x8004,
  1585. .enable_mask = BIT(0),
  1586. .hw.init = &(const struct clk_init_data) {
  1587. .name = "mdss_1_disp_cc_mdss_pclk0_clk",
  1588. .parent_hws = (const struct clk_hw*[]) {
  1589. &mdss_1_disp_cc_mdss_pclk0_clk_src.clkr.hw,
  1590. },
  1591. .num_parents = 1,
  1592. .flags = CLK_SET_RATE_PARENT,
  1593. .ops = &clk_branch2_ops,
  1594. },
  1595. },
  1596. };
  1597. static struct clk_branch mdss_1_disp_cc_mdss_pclk1_clk = {
  1598. .halt_reg = 0x8008,
  1599. .halt_check = BRANCH_HALT,
  1600. .clkr = {
  1601. .enable_reg = 0x8008,
  1602. .enable_mask = BIT(0),
  1603. .hw.init = &(const struct clk_init_data) {
  1604. .name = "mdss_1_disp_cc_mdss_pclk1_clk",
  1605. .parent_hws = (const struct clk_hw*[]) {
  1606. &mdss_1_disp_cc_mdss_pclk1_clk_src.clkr.hw,
  1607. },
  1608. .num_parents = 1,
  1609. .flags = CLK_SET_RATE_PARENT,
  1610. .ops = &clk_branch2_ops,
  1611. },
  1612. },
  1613. };
  1614. static struct clk_branch mdss_1_disp_cc_mdss_rscc_ahb_clk = {
  1615. .halt_reg = 0xc00c,
  1616. .halt_check = BRANCH_HALT,
  1617. .clkr = {
  1618. .enable_reg = 0xc00c,
  1619. .enable_mask = BIT(0),
  1620. .hw.init = &(const struct clk_init_data) {
  1621. .name = "mdss_1_disp_cc_mdss_rscc_ahb_clk",
  1622. .parent_hws = (const struct clk_hw*[]) {
  1623. &mdss_1_disp_cc_mdss_ahb_clk_src.clkr.hw,
  1624. },
  1625. .num_parents = 1,
  1626. .flags = CLK_SET_RATE_PARENT,
  1627. .ops = &clk_branch2_aon_ops,
  1628. },
  1629. },
  1630. };
  1631. static struct clk_branch mdss_1_disp_cc_mdss_rscc_vsync_clk = {
  1632. .halt_reg = 0xc008,
  1633. .halt_check = BRANCH_HALT,
  1634. .clkr = {
  1635. .enable_reg = 0xc008,
  1636. .enable_mask = BIT(0),
  1637. .hw.init = &(const struct clk_init_data) {
  1638. .name = "mdss_1_disp_cc_mdss_rscc_vsync_clk",
  1639. .parent_hws = (const struct clk_hw*[]) {
  1640. &mdss_1_disp_cc_mdss_vsync_clk_src.clkr.hw,
  1641. },
  1642. .num_parents = 1,
  1643. .flags = CLK_SET_RATE_PARENT,
  1644. .ops = &clk_branch2_ops,
  1645. },
  1646. },
  1647. };
  1648. static struct clk_branch mdss_1_disp_cc_mdss_vsync1_clk = {
  1649. .halt_reg = 0xa01c,
  1650. .halt_check = BRANCH_HALT,
  1651. .clkr = {
  1652. .enable_reg = 0xa01c,
  1653. .enable_mask = BIT(0),
  1654. .hw.init = &(const struct clk_init_data) {
  1655. .name = "mdss_1_disp_cc_mdss_vsync1_clk",
  1656. .parent_hws = (const struct clk_hw*[]) {
  1657. &mdss_1_disp_cc_mdss_vsync_clk_src.clkr.hw,
  1658. },
  1659. .num_parents = 1,
  1660. .flags = CLK_SET_RATE_PARENT,
  1661. .ops = &clk_branch2_ops,
  1662. },
  1663. },
  1664. };
  1665. static struct clk_branch mdss_1_disp_cc_mdss_vsync_clk = {
  1666. .halt_reg = 0x8024,
  1667. .halt_check = BRANCH_HALT,
  1668. .clkr = {
  1669. .enable_reg = 0x8024,
  1670. .enable_mask = BIT(0),
  1671. .hw.init = &(const struct clk_init_data) {
  1672. .name = "mdss_1_disp_cc_mdss_vsync_clk",
  1673. .parent_hws = (const struct clk_hw*[]) {
  1674. &mdss_1_disp_cc_mdss_vsync_clk_src.clkr.hw,
  1675. },
  1676. .num_parents = 1,
  1677. .flags = CLK_SET_RATE_PARENT,
  1678. .ops = &clk_branch2_ops,
  1679. },
  1680. },
  1681. };
  1682. static struct clk_regmap *disp_cc_1_niobe_clocks[] = {
  1683. [MDSS_1_DISP_CC_MDSS_ACCU_CLK] = &mdss_1_disp_cc_mdss_accu_clk.clkr,
  1684. [MDSS_1_DISP_CC_MDSS_AHB1_CLK] = &mdss_1_disp_cc_mdss_ahb1_clk.clkr,
  1685. [MDSS_1_DISP_CC_MDSS_AHB_CLK] = &mdss_1_disp_cc_mdss_ahb_clk.clkr,
  1686. [MDSS_1_DISP_CC_MDSS_AHB_CLK_SRC] = &mdss_1_disp_cc_mdss_ahb_clk_src.clkr,
  1687. [MDSS_1_DISP_CC_MDSS_BYTE0_CLK] = &mdss_1_disp_cc_mdss_byte0_clk.clkr,
  1688. [MDSS_1_DISP_CC_MDSS_BYTE0_CLK_SRC] = &mdss_1_disp_cc_mdss_byte0_clk_src.clkr,
  1689. [MDSS_1_DISP_CC_MDSS_BYTE0_DIV_CLK_SRC] = &mdss_1_disp_cc_mdss_byte0_div_clk_src.clkr,
  1690. [MDSS_1_DISP_CC_MDSS_BYTE0_INTF_CLK] = &mdss_1_disp_cc_mdss_byte0_intf_clk.clkr,
  1691. [MDSS_1_DISP_CC_MDSS_BYTE1_CLK] = &mdss_1_disp_cc_mdss_byte1_clk.clkr,
  1692. [MDSS_1_DISP_CC_MDSS_BYTE1_CLK_SRC] = &mdss_1_disp_cc_mdss_byte1_clk_src.clkr,
  1693. [MDSS_1_DISP_CC_MDSS_BYTE1_DIV_CLK_SRC] = &mdss_1_disp_cc_mdss_byte1_div_clk_src.clkr,
  1694. [MDSS_1_DISP_CC_MDSS_BYTE1_INTF_CLK] = &mdss_1_disp_cc_mdss_byte1_intf_clk.clkr,
  1695. [MDSS_1_DISP_CC_MDSS_DPTX0_AUX_CLK] = &mdss_1_disp_cc_mdss_dptx0_aux_clk.clkr,
  1696. [MDSS_1_DISP_CC_MDSS_DPTX0_AUX_CLK_SRC] = &mdss_1_disp_cc_mdss_dptx0_aux_clk_src.clkr,
  1697. [MDSS_1_DISP_CC_MDSS_DPTX0_CRYPTO_CLK] = &mdss_1_disp_cc_mdss_dptx0_crypto_clk.clkr,
  1698. [MDSS_1_DISP_CC_MDSS_DPTX0_LINK_CLK] = &mdss_1_disp_cc_mdss_dptx0_link_clk.clkr,
  1699. [MDSS_1_DISP_CC_MDSS_DPTX0_LINK_CLK_SRC] = &mdss_1_disp_cc_mdss_dptx0_link_clk_src.clkr,
  1700. [MDSS_1_DISP_CC_MDSS_DPTX0_LINK_DIV_CLK_SRC] =
  1701. &mdss_1_disp_cc_mdss_dptx0_link_div_clk_src.clkr,
  1702. [MDSS_1_DISP_CC_MDSS_DPTX0_LINK_INTF_CLK] = &mdss_1_disp_cc_mdss_dptx0_link_intf_clk.clkr,
  1703. [MDSS_1_DISP_CC_MDSS_DPTX0_PIXEL0_CLK] = &mdss_1_disp_cc_mdss_dptx0_pixel0_clk.clkr,
  1704. [MDSS_1_DISP_CC_MDSS_DPTX0_PIXEL0_CLK_SRC] = &mdss_1_disp_cc_mdss_dptx0_pixel0_clk_src.clkr,
  1705. [MDSS_1_DISP_CC_MDSS_DPTX0_PIXEL1_CLK] = &mdss_1_disp_cc_mdss_dptx0_pixel1_clk.clkr,
  1706. [MDSS_1_DISP_CC_MDSS_DPTX0_PIXEL1_CLK_SRC] = &mdss_1_disp_cc_mdss_dptx0_pixel1_clk_src.clkr,
  1707. [MDSS_1_DISP_CC_MDSS_DPTX0_USB_ROUTER_LINK_INTF_CLK] =
  1708. &mdss_1_disp_cc_mdss_dptx0_usb_router_link_intf_clk.clkr,
  1709. [MDSS_1_DISP_CC_MDSS_DPTX1_AUX_CLK] = &mdss_1_disp_cc_mdss_dptx1_aux_clk.clkr,
  1710. [MDSS_1_DISP_CC_MDSS_DPTX1_AUX_CLK_SRC] = &mdss_1_disp_cc_mdss_dptx1_aux_clk_src.clkr,
  1711. [MDSS_1_DISP_CC_MDSS_DPTX1_CRYPTO_CLK] = &mdss_1_disp_cc_mdss_dptx1_crypto_clk.clkr,
  1712. [MDSS_1_DISP_CC_MDSS_DPTX1_LINK_CLK] = &mdss_1_disp_cc_mdss_dptx1_link_clk.clkr,
  1713. [MDSS_1_DISP_CC_MDSS_DPTX1_LINK_CLK_SRC] = &mdss_1_disp_cc_mdss_dptx1_link_clk_src.clkr,
  1714. [MDSS_1_DISP_CC_MDSS_DPTX1_LINK_DIV_CLK_SRC] =
  1715. &mdss_1_disp_cc_mdss_dptx1_link_div_clk_src.clkr,
  1716. [MDSS_1_DISP_CC_MDSS_DPTX1_LINK_INTF_CLK] = &mdss_1_disp_cc_mdss_dptx1_link_intf_clk.clkr,
  1717. [MDSS_1_DISP_CC_MDSS_DPTX1_PIXEL0_CLK] = &mdss_1_disp_cc_mdss_dptx1_pixel0_clk.clkr,
  1718. [MDSS_1_DISP_CC_MDSS_DPTX1_PIXEL0_CLK_SRC] = &mdss_1_disp_cc_mdss_dptx1_pixel0_clk_src.clkr,
  1719. [MDSS_1_DISP_CC_MDSS_DPTX1_PIXEL1_CLK] = &mdss_1_disp_cc_mdss_dptx1_pixel1_clk.clkr,
  1720. [MDSS_1_DISP_CC_MDSS_DPTX1_PIXEL1_CLK_SRC] = &mdss_1_disp_cc_mdss_dptx1_pixel1_clk_src.clkr,
  1721. [MDSS_1_DISP_CC_MDSS_DPTX1_USB_ROUTER_LINK_INTF_CLK] =
  1722. &mdss_1_disp_cc_mdss_dptx1_usb_router_link_intf_clk.clkr,
  1723. [MDSS_1_DISP_CC_MDSS_DPTX2_AUX_CLK] = &mdss_1_disp_cc_mdss_dptx2_aux_clk.clkr,
  1724. [MDSS_1_DISP_CC_MDSS_DPTX2_AUX_CLK_SRC] = &mdss_1_disp_cc_mdss_dptx2_aux_clk_src.clkr,
  1725. [MDSS_1_DISP_CC_MDSS_DPTX2_CRYPTO_CLK] = &mdss_1_disp_cc_mdss_dptx2_crypto_clk.clkr,
  1726. [MDSS_1_DISP_CC_MDSS_DPTX2_LINK_CLK] = &mdss_1_disp_cc_mdss_dptx2_link_clk.clkr,
  1727. [MDSS_1_DISP_CC_MDSS_DPTX2_LINK_CLK_SRC] = &mdss_1_disp_cc_mdss_dptx2_link_clk_src.clkr,
  1728. [MDSS_1_DISP_CC_MDSS_DPTX2_LINK_DIV_CLK_SRC] =
  1729. &mdss_1_disp_cc_mdss_dptx2_link_div_clk_src.clkr,
  1730. [MDSS_1_DISP_CC_MDSS_DPTX2_LINK_INTF_CLK] = &mdss_1_disp_cc_mdss_dptx2_link_intf_clk.clkr,
  1731. [MDSS_1_DISP_CC_MDSS_DPTX2_PIXEL0_CLK] = &mdss_1_disp_cc_mdss_dptx2_pixel0_clk.clkr,
  1732. [MDSS_1_DISP_CC_MDSS_DPTX2_PIXEL0_CLK_SRC] = &mdss_1_disp_cc_mdss_dptx2_pixel0_clk_src.clkr,
  1733. [MDSS_1_DISP_CC_MDSS_DPTX2_PIXEL1_CLK] = &mdss_1_disp_cc_mdss_dptx2_pixel1_clk.clkr,
  1734. [MDSS_1_DISP_CC_MDSS_DPTX2_PIXEL1_CLK_SRC] = &mdss_1_disp_cc_mdss_dptx2_pixel1_clk_src.clkr,
  1735. [MDSS_1_DISP_CC_MDSS_DPTX3_AUX_CLK] = &mdss_1_disp_cc_mdss_dptx3_aux_clk.clkr,
  1736. [MDSS_1_DISP_CC_MDSS_DPTX3_AUX_CLK_SRC] = &mdss_1_disp_cc_mdss_dptx3_aux_clk_src.clkr,
  1737. [MDSS_1_DISP_CC_MDSS_DPTX3_CRYPTO_CLK] = &mdss_1_disp_cc_mdss_dptx3_crypto_clk.clkr,
  1738. [MDSS_1_DISP_CC_MDSS_DPTX3_LINK_CLK] = &mdss_1_disp_cc_mdss_dptx3_link_clk.clkr,
  1739. [MDSS_1_DISP_CC_MDSS_DPTX3_LINK_CLK_SRC] = &mdss_1_disp_cc_mdss_dptx3_link_clk_src.clkr,
  1740. [MDSS_1_DISP_CC_MDSS_DPTX3_LINK_DIV_CLK_SRC] =
  1741. &mdss_1_disp_cc_mdss_dptx3_link_div_clk_src.clkr,
  1742. [MDSS_1_DISP_CC_MDSS_DPTX3_LINK_INTF_CLK] = &mdss_1_disp_cc_mdss_dptx3_link_intf_clk.clkr,
  1743. [MDSS_1_DISP_CC_MDSS_DPTX3_PIXEL0_CLK] = &mdss_1_disp_cc_mdss_dptx3_pixel0_clk.clkr,
  1744. [MDSS_1_DISP_CC_MDSS_DPTX3_PIXEL0_CLK_SRC] = &mdss_1_disp_cc_mdss_dptx3_pixel0_clk_src.clkr,
  1745. [MDSS_1_DISP_CC_MDSS_ESC0_CLK] = &mdss_1_disp_cc_mdss_esc0_clk.clkr,
  1746. [MDSS_1_DISP_CC_MDSS_ESC0_CLK_SRC] = &mdss_1_disp_cc_mdss_esc0_clk_src.clkr,
  1747. [MDSS_1_DISP_CC_MDSS_ESC1_CLK] = &mdss_1_disp_cc_mdss_esc1_clk.clkr,
  1748. [MDSS_1_DISP_CC_MDSS_ESC1_CLK_SRC] = &mdss_1_disp_cc_mdss_esc1_clk_src.clkr,
  1749. [MDSS_1_DISP_CC_MDSS_MDP1_CLK] = &mdss_1_disp_cc_mdss_mdp1_clk.clkr,
  1750. [MDSS_1_DISP_CC_MDSS_MDP_CLK] = &mdss_1_disp_cc_mdss_mdp_clk.clkr,
  1751. [MDSS_1_DISP_CC_MDSS_MDP_CLK_SRC] = &mdss_1_disp_cc_mdss_mdp_clk_src.clkr,
  1752. [MDSS_1_DISP_CC_MDSS_MDP_LUT1_CLK] = &mdss_1_disp_cc_mdss_mdp_lut1_clk.clkr,
  1753. [MDSS_1_DISP_CC_MDSS_MDP_LUT_CLK] = &mdss_1_disp_cc_mdss_mdp_lut_clk.clkr,
  1754. [MDSS_1_DISP_CC_MDSS_NON_GDSC_AHB_CLK] = &mdss_1_disp_cc_mdss_non_gdsc_ahb_clk.clkr,
  1755. [MDSS_1_DISP_CC_MDSS_PCLK0_CLK] = &mdss_1_disp_cc_mdss_pclk0_clk.clkr,
  1756. [MDSS_1_DISP_CC_MDSS_PCLK0_CLK_SRC] = &mdss_1_disp_cc_mdss_pclk0_clk_src.clkr,
  1757. [MDSS_1_DISP_CC_MDSS_PCLK1_CLK] = &mdss_1_disp_cc_mdss_pclk1_clk.clkr,
  1758. [MDSS_1_DISP_CC_MDSS_PCLK1_CLK_SRC] = &mdss_1_disp_cc_mdss_pclk1_clk_src.clkr,
  1759. [MDSS_1_DISP_CC_MDSS_RSCC_AHB_CLK] = &mdss_1_disp_cc_mdss_rscc_ahb_clk.clkr,
  1760. [MDSS_1_DISP_CC_MDSS_RSCC_VSYNC_CLK] = &mdss_1_disp_cc_mdss_rscc_vsync_clk.clkr,
  1761. [MDSS_1_DISP_CC_MDSS_VSYNC1_CLK] = &mdss_1_disp_cc_mdss_vsync1_clk.clkr,
  1762. [MDSS_1_DISP_CC_MDSS_VSYNC_CLK] = &mdss_1_disp_cc_mdss_vsync_clk.clkr,
  1763. [MDSS_1_DISP_CC_MDSS_VSYNC_CLK_SRC] = &mdss_1_disp_cc_mdss_vsync_clk_src.clkr,
  1764. [MDSS_1_DISP_CC_PLL0] = &mdss_1_disp_cc_pll0.clkr,
  1765. [MDSS_1_DISP_CC_PLL1] = &mdss_1_disp_cc_pll1.clkr,
  1766. [MDSS_1_DISP_CC_SLEEP_CLK_SRC] = &mdss_1_disp_cc_sleep_clk_src.clkr,
  1767. [MDSS_1_DISP_CC_XO_CLK_SRC] = &mdss_1_disp_cc_xo_clk_src.clkr,
  1768. };
  1769. static const struct qcom_reset_map disp_cc_1_niobe_resets[] = {
  1770. [MDSS_1_DISP_CC_MDSS_CORE_BCR] = { 0x8000 },
  1771. [MDSS_1_DISP_CC_MDSS_CORE_INT2_BCR] = { 0xa000 },
  1772. [MDSS_1_DISP_CC_MDSS_RSCC_BCR] = { 0xc000 },
  1773. };
  1774. static const struct regmap_config disp_cc_1_niobe_regmap_config = {
  1775. .reg_bits = 32,
  1776. .reg_stride = 4,
  1777. .val_bits = 32,
  1778. .max_register = 0x11008,
  1779. .fast_io = true,
  1780. };
  1781. static struct qcom_cc_desc disp_cc_1_niobe_desc = {
  1782. .config = &disp_cc_1_niobe_regmap_config,
  1783. .clks = disp_cc_1_niobe_clocks,
  1784. .num_clks = ARRAY_SIZE(disp_cc_1_niobe_clocks),
  1785. .resets = disp_cc_1_niobe_resets,
  1786. .num_resets = ARRAY_SIZE(disp_cc_1_niobe_resets),
  1787. .clk_regulators = disp_cc_1_niobe_regulators,
  1788. .num_clk_regulators = ARRAY_SIZE(disp_cc_1_niobe_regulators),
  1789. };
  1790. static const struct of_device_id disp_cc_1_niobe_match_table[] = {
  1791. { .compatible = "qcom,niobe-dispcc1" },
  1792. { }
  1793. };
  1794. MODULE_DEVICE_TABLE(of, disp_cc_1_niobe_match_table);
  1795. static int disp_cc_1_niobe_probe(struct platform_device *pdev)
  1796. {
  1797. struct regmap *regmap;
  1798. int ret;
  1799. regmap = qcom_cc_map(pdev, &disp_cc_1_niobe_desc);
  1800. if (IS_ERR(regmap))
  1801. return PTR_ERR(regmap);
  1802. ret = qcom_cc_runtime_init(pdev, &disp_cc_1_niobe_desc);
  1803. if (ret)
  1804. return ret;
  1805. ret = pm_runtime_get_sync(&pdev->dev);
  1806. if (ret)
  1807. return ret;
  1808. clk_lucid_ole_pll_configure(&mdss_1_disp_cc_pll0, regmap, &mdss_1_disp_cc_pll0_config);
  1809. clk_lucid_ole_pll_configure(&mdss_1_disp_cc_pll1, regmap, &mdss_1_disp_cc_pll1_config);
  1810. /* Enable clock gating for MDP clocks */
  1811. regmap_update_bits(regmap, DISP_CC_MISC_CMD, 0x10, 0x10);
  1812. /*
  1813. * Keep clocks always enabled:
  1814. * mdss_1_disp_cc_sleep_clk
  1815. * mdss_1_disp_cc_xo_clk
  1816. */
  1817. regmap_update_bits(regmap, 0xe074, BIT(0), BIT(0));
  1818. regmap_update_bits(regmap, 0xe054, BIT(0), BIT(0));
  1819. ret = qcom_cc_really_probe(pdev, &disp_cc_1_niobe_desc, regmap);
  1820. if (ret) {
  1821. dev_err(&pdev->dev, "Failed to register DISP CC 1 clocks\n");
  1822. return ret;
  1823. }
  1824. pm_runtime_put_sync(&pdev->dev);
  1825. dev_info(&pdev->dev, "Registered DISP CC 1 clocks\n");
  1826. return ret;
  1827. }
  1828. static void disp_cc_1_niobe_sync_state(struct device *dev)
  1829. {
  1830. qcom_cc_sync_state(dev, &disp_cc_1_niobe_desc);
  1831. }
  1832. static const struct dev_pm_ops disp_cc_1_niobe_pm_ops = {
  1833. SET_RUNTIME_PM_OPS(qcom_cc_runtime_suspend, qcom_cc_runtime_resume, NULL)
  1834. SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
  1835. pm_runtime_force_resume)
  1836. };
  1837. static struct platform_driver disp_cc_1_niobe_driver = {
  1838. .probe = disp_cc_1_niobe_probe,
  1839. .driver = {
  1840. .name = "disp_cc_1-niobe",
  1841. .of_match_table = disp_cc_1_niobe_match_table,
  1842. .sync_state = disp_cc_1_niobe_sync_state,
  1843. .pm = &disp_cc_1_niobe_pm_ops,
  1844. },
  1845. };
  1846. static int __init disp_cc_1_niobe_init(void)
  1847. {
  1848. return platform_driver_register(&disp_cc_1_niobe_driver);
  1849. }
  1850. subsys_initcall(disp_cc_1_niobe_init);
  1851. static void __exit disp_cc_1_niobe_exit(void)
  1852. {
  1853. platform_driver_unregister(&disp_cc_1_niobe_driver);
  1854. }
  1855. module_exit(disp_cc_1_niobe_exit);
  1856. MODULE_DESCRIPTION("QTI DISP_CC_1 NIOBE Driver");
  1857. MODULE_LICENSE("GPL");