12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988 |
- #include <linux/clk.h>
- #include <linux/err.h>
- #include <linux/kernel.h>
- #include <linux/module.h>
- #include <linux/of_device.h>
- #include <linux/of.h>
- #include <linux/regmap.h>
- #include <linux/pm_runtime.h>
- #include <dt-bindings/clock/qcom,dispcc1-niobe.h>
- #include "clk-alpha-pll.h"
- #include "clk-branch.h"
- #include "clk-rcg.h"
- #include "clk-regmap-divider.h"
- #include "clk-regmap-mux.h"
- #include "common.h"
- #include "reset.h"
- #include "vdd-level.h"
- #define DISP_CC_MISC_CMD 0xF000
- static DEFINE_VDD_REGULATORS(vdd_disp_cx, VDD_HIGH + 1, 1, vdd_corner);
- static DEFINE_VDD_REGULATORS(vdd_mx, VDD_HIGH + 1, 1, vdd_corner);
- static struct clk_vdd_class *disp_cc_1_niobe_regulators[] = {
- &vdd_disp_cx,
- &vdd_mx,
- };
- enum {
- P_BI_TCXO,
- P_DP0_PHY_PLL_LINK_CLK,
- P_DP0_PHY_PLL_VCO_DIV_CLK,
- P_DP1_PHY_PLL_LINK_CLK,
- P_DP1_PHY_PLL_VCO_DIV_CLK,
- P_DP2_PHY_PLL_LINK_CLK,
- P_DP2_PHY_PLL_VCO_DIV_CLK,
- P_DP3_PHY_PLL_LINK_CLK,
- P_DP3_PHY_PLL_VCO_DIV_CLK,
- P_DSI0_PHY_PLL_OUT_BYTECLK,
- P_DSI0_PHY_PLL_OUT_DSICLK,
- P_DSI1_PHY_PLL_OUT_BYTECLK,
- P_DSI1_PHY_PLL_OUT_DSICLK,
- P_DSI_M_PHY_PLL_OUT_BYTECLK,
- P_DSI_M_PHY_PLL_OUT_DSICLK,
- P_MDSS_1_DISP_CC_PLL0_OUT_MAIN,
- P_MDSS_1_DISP_CC_PLL1_OUT_EVEN,
- P_MDSS_1_DISP_CC_PLL1_OUT_MAIN,
- P_SLEEP_CLK,
- };
- static const struct pll_vco lucid_ole_vco[] = {
- { 249600000, 2300000000, 0 },
- };
- static const struct alpha_pll_config mdss_1_disp_cc_pll0_config = {
- .l = 0xD,
- .cal_l = 0x44,
- .cal_l_ringosc = 0x44,
- .alpha = 0x6492,
- .config_ctl_val = 0x20485699,
- .config_ctl_hi_val = 0x00182261,
- .config_ctl_hi1_val = 0x82AA299C,
- .test_ctl_val = 0x00000000,
- .test_ctl_hi_val = 0x00000003,
- .test_ctl_hi1_val = 0x00009000,
- .test_ctl_hi2_val = 0x00000034,
- .user_ctl_val = 0x00000000,
- .user_ctl_hi_val = 0x00000005,
- };
- static struct clk_alpha_pll mdss_1_disp_cc_pll0 = {
- .offset = 0x0,
- .vco_table = lucid_ole_vco,
- .num_vco = ARRAY_SIZE(lucid_ole_vco),
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
- .clkr = {
- .hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_pll0",
- .parent_data = &(const struct clk_parent_data) {
- .fw_name = "bi_tcxo",
- .name = "bi_tcxo",
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_lucid_ole_ops,
- },
- .vdd_data = {
- .vdd_class = &vdd_disp_cx,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 615000000,
- [VDD_LOW] = 1100000000,
- [VDD_LOW_L1] = 1600000000,
- [VDD_NOMINAL] = 2000000000,
- [VDD_HIGH_L1] = 2300000000},
- },
- },
- };
- static const struct alpha_pll_config mdss_1_disp_cc_pll1_config = {
- .l = 0x1F,
- .cal_l = 0x44,
- .cal_l_ringosc = 0x44,
- .alpha = 0x4000,
- .config_ctl_val = 0x20485699,
- .config_ctl_hi_val = 0x00182261,
- .config_ctl_hi1_val = 0x82AA299C,
- .test_ctl_val = 0x00000000,
- .test_ctl_hi_val = 0x00000003,
- .test_ctl_hi1_val = 0x00009000,
- .test_ctl_hi2_val = 0x00000034,
- .user_ctl_val = 0x00000000,
- .user_ctl_hi_val = 0x00000005,
- };
- static struct clk_alpha_pll mdss_1_disp_cc_pll1 = {
- .offset = 0x1000,
- .vco_table = lucid_ole_vco,
- .num_vco = ARRAY_SIZE(lucid_ole_vco),
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
- .clkr = {
- .hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_pll1",
- .parent_data = &(const struct clk_parent_data) {
- .fw_name = "bi_tcxo",
- .name = "bi_tcxo",
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_lucid_ole_ops,
- },
- .vdd_data = {
- .vdd_class = &vdd_disp_cx,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 615000000,
- [VDD_LOW] = 1100000000,
- [VDD_LOW_L1] = 1600000000,
- [VDD_NOMINAL] = 2000000000,
- [VDD_HIGH_L1] = 2300000000},
- },
- },
- };
- static const struct parent_map disp_cc_1_parent_map_0[] = {
- { P_BI_TCXO, 0 },
- { P_DP0_PHY_PLL_LINK_CLK, 1 },
- { P_DP0_PHY_PLL_VCO_DIV_CLK, 2 },
- { P_DP3_PHY_PLL_VCO_DIV_CLK, 3 },
- { P_DP1_PHY_PLL_VCO_DIV_CLK, 4 },
- { P_DP2_PHY_PLL_VCO_DIV_CLK, 6 },
- };
- static const struct clk_parent_data disp_cc_1_parent_data_0[] = {
- { .fw_name = "bi_tcxo", .name = "bi_tcxo" },
- { .fw_name = "dp0_phy_pll_link_clk", .name = "dp0_phy_pll_link_clk" },
- { .fw_name = "dp0_phy_pll_vco_div_clk", .name = "dp0_phy_pll_vco_div_clk" },
- { .fw_name = "dp3_phy_pll_vco_div_clk", .name = "dp3_phy_pll_vco_div_clk" },
- { .fw_name = "dp1_phy_pll_vco_div_clk", .name = "dp1_phy_pll_vco_div_clk" },
- { .fw_name = "dp2_phy_pll_vco_div_clk", .name = "dp2_phy_pll_vco_div_clk" },
- };
- static const struct parent_map disp_cc_1_parent_map_1[] = {
- { P_BI_TCXO, 0 },
- };
- static const struct clk_parent_data disp_cc_1_parent_data_1[] = {
- { .fw_name = "bi_tcxo", .name = "bi_tcxo" },
- };
- static const struct clk_parent_data disp_cc_1_parent_data_1_ao[] = {
- { .fw_name = "bi_tcxo_ao", .name = "bi_tcxo_ao" },
- };
- static const struct parent_map disp_cc_1_parent_map_2[] = {
- { P_BI_TCXO, 0 },
- { P_DSI0_PHY_PLL_OUT_DSICLK, 1 },
- { P_DSI0_PHY_PLL_OUT_BYTECLK, 2 },
- { P_DSI1_PHY_PLL_OUT_DSICLK, 3 },
- { P_DSI1_PHY_PLL_OUT_BYTECLK, 4 },
- { P_DSI_M_PHY_PLL_OUT_BYTECLK, 5 },
- { P_DSI_M_PHY_PLL_OUT_DSICLK, 6 },
- };
- static const struct clk_parent_data disp_cc_1_parent_data_2[] = {
- { .fw_name = "bi_tcxo", .name = "bi_tcxo" },
- { .fw_name = "dsi0_phy_pll_out_dsiclk", .name = "dsi0_phy_pll_out_dsiclk" },
- { .fw_name = "dsi0_phy_pll_out_byteclk", .name = "dsi0_phy_pll_out_byteclk" },
- { .fw_name = "dsi1_phy_pll_out_dsiclk", .name = "dsi1_phy_pll_out_dsiclk" },
- { .fw_name = "dsi1_phy_pll_out_byteclk", .name = "dsi1_phy_pll_out_byteclk" },
- { .fw_name = "dsi_m_phy_pll_out_byteclk", .name = "dsi_m_phy_pll_out_byteclk" },
- { .fw_name = "dsi_m_phy_pll_out_dsiclk", .name = "dsi_m_phy_pll_out_dsiclk" },
- };
- static const struct parent_map disp_cc_1_parent_map_3[] = {
- { P_BI_TCXO, 0 },
- { P_DP0_PHY_PLL_LINK_CLK, 1 },
- { P_DP1_PHY_PLL_LINK_CLK, 2 },
- { P_DP2_PHY_PLL_LINK_CLK, 3 },
- { P_DP3_PHY_PLL_LINK_CLK, 4 },
- };
- static const struct clk_parent_data disp_cc_1_parent_data_3[] = {
- { .fw_name = "bi_tcxo", .name = "bi_tcxo" },
- { .fw_name = "dp0_phy_pll_link_clk", .name = "dp0_phy_pll_link_clk" },
- { .fw_name = "dp1_phy_pll_link_clk", .name = "dp1_phy_pll_link_clk" },
- { .fw_name = "dp2_phy_pll_link_clk", .name = "dp2_phy_pll_link_clk" },
- { .fw_name = "dp3_phy_pll_link_clk", .name = "dp3_phy_pll_link_clk" },
- };
- static const struct parent_map disp_cc_1_parent_map_4[] = {
- { P_BI_TCXO, 0 },
- { P_DSI0_PHY_PLL_OUT_BYTECLK, 2 },
- { P_DSI1_PHY_PLL_OUT_BYTECLK, 4 },
- };
- static const struct clk_parent_data disp_cc_1_parent_data_4[] = {
- { .fw_name = "bi_tcxo", .name = "bi_tcxo" },
- { .fw_name = "dsi0_phy_pll_out_byteclk", .name = "dsi0_phy_pll_out_byteclk" },
- { .fw_name = "dsi1_phy_pll_out_byteclk", .name = "dsi1_phy_pll_out_byteclk" },
- };
- static const struct parent_map disp_cc_1_parent_map_5[] = {
- { P_BI_TCXO, 0 },
- { P_MDSS_1_DISP_CC_PLL1_OUT_MAIN, 4 },
- { P_MDSS_1_DISP_CC_PLL1_OUT_EVEN, 6 },
- };
- static const struct clk_parent_data disp_cc_1_parent_data_5[] = {
- { .fw_name = "bi_tcxo", .name = "bi_tcxo" },
- { .hw = &mdss_1_disp_cc_pll1.clkr.hw },
- { .hw = &mdss_1_disp_cc_pll1.clkr.hw },
- };
- static const struct parent_map disp_cc_1_parent_map_6[] = {
- { P_BI_TCXO, 0 },
- { P_MDSS_1_DISP_CC_PLL0_OUT_MAIN, 1 },
- { P_MDSS_1_DISP_CC_PLL1_OUT_MAIN, 4 },
- { P_MDSS_1_DISP_CC_PLL1_OUT_EVEN, 6 },
- };
- static const struct clk_parent_data disp_cc_1_parent_data_6[] = {
- { .fw_name = "bi_tcxo", .name = "bi_tcxo" },
- { .hw = &mdss_1_disp_cc_pll0.clkr.hw },
- { .hw = &mdss_1_disp_cc_pll1.clkr.hw },
- { .hw = &mdss_1_disp_cc_pll1.clkr.hw },
- };
- static const struct parent_map disp_cc_1_parent_map_7[] = {
- { P_SLEEP_CLK, 0 },
- };
- static const struct clk_parent_data disp_cc_1_parent_data_7_ao[] = {
- { .fw_name = "sleep_clk", .name = "sleep_clk" },
- };
- static const struct freq_tbl ftbl_mdss_1_disp_cc_mdss_ahb_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(37500000, P_MDSS_1_DISP_CC_PLL1_OUT_MAIN, 16, 0, 0),
- F(75000000, P_MDSS_1_DISP_CC_PLL1_OUT_MAIN, 8, 0, 0),
- { }
- };
- static struct clk_rcg2 mdss_1_disp_cc_mdss_ahb_clk_src = {
- .cmd_rcgr = 0x82e8,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = disp_cc_1_parent_map_5,
- .freq_tbl = ftbl_mdss_1_disp_cc_mdss_ahb_clk_src,
- .enable_safe_config = true,
- .flags = HW_CLK_CTRL_MODE,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_ahb_clk_src",
- .parent_data = disp_cc_1_parent_data_5,
- .num_parents = ARRAY_SIZE(disp_cc_1_parent_data_5),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_disp_cx,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 19200000,
- [VDD_LOW] = 37500000,
- [VDD_NOMINAL] = 75000000},
- },
- };
- static const struct freq_tbl ftbl_mdss_1_disp_cc_mdss_byte0_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- { }
- };
- static struct clk_rcg2 mdss_1_disp_cc_mdss_byte0_clk_src = {
- .cmd_rcgr = 0x8108,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = disp_cc_1_parent_map_2,
- .freq_tbl = ftbl_mdss_1_disp_cc_mdss_byte0_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_byte0_clk_src",
- .parent_data = disp_cc_1_parent_data_2,
- .num_parents = ARRAY_SIZE(disp_cc_1_parent_data_2),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_byte2_ops,
- },
- .clkr.vdd_data = {
- .vdd_classes = disp_cc_1_niobe_regulators,
- .num_vdd_classes = ARRAY_SIZE(disp_cc_1_niobe_regulators),
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 140630000,
- [VDD_LOWER] = 187500000,
- [VDD_LOW] = 300000000,
- [VDD_LOW_L1] = 358000000},
- },
- };
- static struct clk_rcg2 mdss_1_disp_cc_mdss_byte1_clk_src = {
- .cmd_rcgr = 0x8124,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = disp_cc_1_parent_map_2,
- .freq_tbl = ftbl_mdss_1_disp_cc_mdss_byte0_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_byte1_clk_src",
- .parent_data = disp_cc_1_parent_data_2,
- .num_parents = ARRAY_SIZE(disp_cc_1_parent_data_2),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_byte2_ops,
- },
- .clkr.vdd_data = {
- .vdd_classes = disp_cc_1_niobe_regulators,
- .num_vdd_classes = ARRAY_SIZE(disp_cc_1_niobe_regulators),
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 140630000,
- [VDD_LOWER] = 187500000,
- [VDD_LOW] = 300000000,
- [VDD_LOW_L1] = 358000000},
- },
- };
- static struct clk_rcg2 mdss_1_disp_cc_mdss_dptx0_aux_clk_src = {
- .cmd_rcgr = 0x81bc,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = disp_cc_1_parent_map_1,
- .freq_tbl = ftbl_mdss_1_disp_cc_mdss_byte0_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_dptx0_aux_clk_src",
- .parent_data = disp_cc_1_parent_data_1,
- .num_parents = ARRAY_SIZE(disp_cc_1_parent_data_1),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_classes = disp_cc_1_niobe_regulators,
- .num_vdd_classes = ARRAY_SIZE(disp_cc_1_niobe_regulators),
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 19200000},
- },
- };
- static struct clk_rcg2 mdss_1_disp_cc_mdss_dptx0_link_clk_src = {
- .cmd_rcgr = 0x8170,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = disp_cc_1_parent_map_3,
- .freq_tbl = ftbl_mdss_1_disp_cc_mdss_byte0_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_dptx0_link_clk_src",
- .parent_data = disp_cc_1_parent_data_3,
- .num_parents = ARRAY_SIZE(disp_cc_1_parent_data_3),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_byte2_ops,
- },
- .clkr.vdd_data = {
- .vdd_classes = disp_cc_1_niobe_regulators,
- .num_vdd_classes = ARRAY_SIZE(disp_cc_1_niobe_regulators),
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 19200000,
- [VDD_LOWER] = 270000000,
- [VDD_LOW_L1] = 540000000,
- [VDD_NOMINAL] = 810000000},
- },
- };
- static struct clk_rcg2 mdss_1_disp_cc_mdss_dptx0_pixel0_clk_src = {
- .cmd_rcgr = 0x818c,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = disp_cc_1_parent_map_0,
- .freq_tbl = ftbl_mdss_1_disp_cc_mdss_byte0_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_dptx0_pixel0_clk_src",
- .parent_data = disp_cc_1_parent_data_0,
- .num_parents = ARRAY_SIZE(disp_cc_1_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_dp_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_disp_cx,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 19200000,
- [VDD_LOWER] = 337500000,
- [VDD_LOW_L1] = 405000000,
- [VDD_NOMINAL] = 675000000},
- },
- };
- static struct clk_rcg2 mdss_1_disp_cc_mdss_dptx0_pixel1_clk_src = {
- .cmd_rcgr = 0x81a4,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = disp_cc_1_parent_map_0,
- .freq_tbl = ftbl_mdss_1_disp_cc_mdss_byte0_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_dptx0_pixel1_clk_src",
- .parent_data = disp_cc_1_parent_data_0,
- .num_parents = ARRAY_SIZE(disp_cc_1_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_dp_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_disp_cx,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 19200000,
- [VDD_LOWER] = 337500000,
- [VDD_LOW_L1] = 405000000,
- [VDD_NOMINAL] = 675000000},
- },
- };
- static struct clk_rcg2 mdss_1_disp_cc_mdss_dptx1_aux_clk_src = {
- .cmd_rcgr = 0x8220,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = disp_cc_1_parent_map_1,
- .freq_tbl = ftbl_mdss_1_disp_cc_mdss_byte0_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_dptx1_aux_clk_src",
- .parent_data = disp_cc_1_parent_data_1,
- .num_parents = ARRAY_SIZE(disp_cc_1_parent_data_1),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_disp_cx,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 19200000},
- },
- };
- static struct clk_rcg2 mdss_1_disp_cc_mdss_dptx1_link_clk_src = {
- .cmd_rcgr = 0x8204,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = disp_cc_1_parent_map_3,
- .freq_tbl = ftbl_mdss_1_disp_cc_mdss_byte0_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_dptx1_link_clk_src",
- .parent_data = disp_cc_1_parent_data_3,
- .num_parents = ARRAY_SIZE(disp_cc_1_parent_data_3),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_byte2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_disp_cx,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 19200000,
- [VDD_LOWER] = 270000000,
- [VDD_LOW_L1] = 540000000,
- [VDD_NOMINAL] = 810000000},
- },
- };
- static struct clk_rcg2 mdss_1_disp_cc_mdss_dptx1_pixel0_clk_src = {
- .cmd_rcgr = 0x81d4,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = disp_cc_1_parent_map_0,
- .freq_tbl = ftbl_mdss_1_disp_cc_mdss_byte0_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_dptx1_pixel0_clk_src",
- .parent_data = disp_cc_1_parent_data_0,
- .num_parents = ARRAY_SIZE(disp_cc_1_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_dp_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_disp_cx,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 19200000,
- [VDD_LOWER] = 337500000,
- [VDD_LOW_L1] = 405000000,
- [VDD_NOMINAL] = 675000000},
- },
- };
- static struct clk_rcg2 mdss_1_disp_cc_mdss_dptx1_pixel1_clk_src = {
- .cmd_rcgr = 0x81ec,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = disp_cc_1_parent_map_0,
- .freq_tbl = ftbl_mdss_1_disp_cc_mdss_byte0_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_dptx1_pixel1_clk_src",
- .parent_data = disp_cc_1_parent_data_0,
- .num_parents = ARRAY_SIZE(disp_cc_1_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_dp_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_disp_cx,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 19200000,
- [VDD_LOWER] = 337500000,
- [VDD_LOW_L1] = 405000000,
- [VDD_NOMINAL] = 675000000},
- },
- };
- static struct clk_rcg2 mdss_1_disp_cc_mdss_dptx2_aux_clk_src = {
- .cmd_rcgr = 0x8284,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = disp_cc_1_parent_map_1,
- .freq_tbl = ftbl_mdss_1_disp_cc_mdss_byte0_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_dptx2_aux_clk_src",
- .parent_data = disp_cc_1_parent_data_1,
- .num_parents = ARRAY_SIZE(disp_cc_1_parent_data_1),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_disp_cx,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 19200000},
- },
- };
- static struct clk_rcg2 mdss_1_disp_cc_mdss_dptx2_link_clk_src = {
- .cmd_rcgr = 0x8238,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = disp_cc_1_parent_map_3,
- .freq_tbl = ftbl_mdss_1_disp_cc_mdss_byte0_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_dptx2_link_clk_src",
- .parent_data = disp_cc_1_parent_data_3,
- .num_parents = ARRAY_SIZE(disp_cc_1_parent_data_3),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_byte2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_disp_cx,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 19200000,
- [VDD_LOWER] = 270000000,
- [VDD_LOW] = 540000000,
- [VDD_LOW_L1] = 594000000,
- [VDD_NOMINAL] = 810000000},
- },
- };
- static struct clk_rcg2 mdss_1_disp_cc_mdss_dptx2_pixel0_clk_src = {
- .cmd_rcgr = 0x8254,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = disp_cc_1_parent_map_0,
- .freq_tbl = ftbl_mdss_1_disp_cc_mdss_byte0_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_dptx2_pixel0_clk_src",
- .parent_data = disp_cc_1_parent_data_0,
- .num_parents = ARRAY_SIZE(disp_cc_1_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_dp_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_disp_cx,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 19200000,
- [VDD_LOWER] = 337500000,
- [VDD_LOW_L1] = 406333333,
- [VDD_NOMINAL] = 675000000},
- },
- };
- static struct clk_rcg2 mdss_1_disp_cc_mdss_dptx2_pixel1_clk_src = {
- .cmd_rcgr = 0x826c,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = disp_cc_1_parent_map_0,
- .freq_tbl = ftbl_mdss_1_disp_cc_mdss_byte0_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_dptx2_pixel1_clk_src",
- .parent_data = disp_cc_1_parent_data_0,
- .num_parents = ARRAY_SIZE(disp_cc_1_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_dp_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_disp_cx,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 19200000,
- [VDD_LOWER] = 337500000,
- [VDD_LOW_L1] = 406333333,
- [VDD_NOMINAL] = 675000000},
- },
- };
- static struct clk_rcg2 mdss_1_disp_cc_mdss_dptx3_aux_clk_src = {
- .cmd_rcgr = 0x82d0,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = disp_cc_1_parent_map_1,
- .freq_tbl = ftbl_mdss_1_disp_cc_mdss_byte0_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_dptx3_aux_clk_src",
- .parent_data = disp_cc_1_parent_data_1,
- .num_parents = ARRAY_SIZE(disp_cc_1_parent_data_1),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_disp_cx,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 19200000},
- },
- };
- static struct clk_rcg2 mdss_1_disp_cc_mdss_dptx3_link_clk_src = {
- .cmd_rcgr = 0x82b4,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = disp_cc_1_parent_map_3,
- .freq_tbl = ftbl_mdss_1_disp_cc_mdss_byte0_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_dptx3_link_clk_src",
- .parent_data = disp_cc_1_parent_data_3,
- .num_parents = ARRAY_SIZE(disp_cc_1_parent_data_3),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_byte2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_disp_cx,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 19200000,
- [VDD_LOWER] = 270000000,
- [VDD_LOW] = 540000000,
- [VDD_LOW_L1] = 594000000,
- [VDD_NOMINAL] = 810000000},
- },
- };
- static struct clk_rcg2 mdss_1_disp_cc_mdss_dptx3_pixel0_clk_src = {
- .cmd_rcgr = 0x829c,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = disp_cc_1_parent_map_0,
- .freq_tbl = ftbl_mdss_1_disp_cc_mdss_byte0_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_dptx3_pixel0_clk_src",
- .parent_data = disp_cc_1_parent_data_0,
- .num_parents = ARRAY_SIZE(disp_cc_1_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_dp_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_disp_cx,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 19200000,
- [VDD_LOWER] = 337500000,
- [VDD_LOW_L1] = 406333333,
- [VDD_NOMINAL] = 675000000},
- },
- };
- static struct clk_rcg2 mdss_1_disp_cc_mdss_esc0_clk_src = {
- .cmd_rcgr = 0x8140,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = disp_cc_1_parent_map_4,
- .freq_tbl = ftbl_mdss_1_disp_cc_mdss_byte0_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_esc0_clk_src",
- .parent_data = disp_cc_1_parent_data_4,
- .num_parents = ARRAY_SIZE(disp_cc_1_parent_data_4),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_classes = disp_cc_1_niobe_regulators,
- .num_vdd_classes = ARRAY_SIZE(disp_cc_1_niobe_regulators),
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 19200000},
- },
- };
- static struct clk_rcg2 mdss_1_disp_cc_mdss_esc1_clk_src = {
- .cmd_rcgr = 0x8158,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = disp_cc_1_parent_map_4,
- .freq_tbl = ftbl_mdss_1_disp_cc_mdss_byte0_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_esc1_clk_src",
- .parent_data = disp_cc_1_parent_data_4,
- .num_parents = ARRAY_SIZE(disp_cc_1_parent_data_4),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_classes = disp_cc_1_niobe_regulators,
- .num_vdd_classes = ARRAY_SIZE(disp_cc_1_niobe_regulators),
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 19200000},
- },
- };
- static const struct freq_tbl ftbl_mdss_1_disp_cc_mdss_mdp_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(85714286, P_MDSS_1_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0),
- F(100000000, P_MDSS_1_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0),
- F(150000000, P_MDSS_1_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0),
- F(200000000, P_MDSS_1_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0),
- F(342000000, P_MDSS_1_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0),
- F(402000000, P_MDSS_1_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0),
- F(550000000, P_MDSS_1_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0),
- F(600000000, P_MDSS_1_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0),
- F(660000000, P_MDSS_1_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0),
- { }
- };
- static struct clk_rcg2 mdss_1_disp_cc_mdss_mdp_clk_src = {
- .cmd_rcgr = 0x80d8,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = disp_cc_1_parent_map_6,
- .freq_tbl = ftbl_mdss_1_disp_cc_mdss_mdp_clk_src,
- .enable_safe_config = true,
- .flags = HW_CLK_CTRL_MODE,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_mdp_clk_src",
- .parent_data = disp_cc_1_parent_data_6,
- .num_parents = ARRAY_SIZE(disp_cc_1_parent_data_6),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_classes = disp_cc_1_niobe_regulators,
- .num_vdd_classes = ARRAY_SIZE(disp_cc_1_niobe_regulators),
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 150000000,
- [VDD_LOWER] = 200000000,
- [VDD_LOW] = 342000000,
- [VDD_LOW_L1] = 402000000,
- [VDD_NOMINAL] = 550000000,
- [VDD_NOMINAL_L1] = 600000000,
- [VDD_HIGH] = 660000000},
- },
- };
- static struct clk_rcg2 mdss_1_disp_cc_mdss_pclk0_clk_src = {
- .cmd_rcgr = 0x80a8,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = disp_cc_1_parent_map_2,
- .freq_tbl = ftbl_mdss_1_disp_cc_mdss_byte0_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_pclk0_clk_src",
- .parent_data = disp_cc_1_parent_data_2,
- .num_parents = ARRAY_SIZE(disp_cc_1_parent_data_2),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_pixel_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_disp_cx,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 225000000,
- [VDD_LOWER] = 300000000,
- [VDD_LOW] = 480000000,
- [VDD_LOW_L1] = 625000000},
- },
- };
- static struct clk_rcg2 mdss_1_disp_cc_mdss_pclk1_clk_src = {
- .cmd_rcgr = 0x80c0,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = disp_cc_1_parent_map_2,
- .freq_tbl = ftbl_mdss_1_disp_cc_mdss_byte0_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_pclk1_clk_src",
- .parent_data = disp_cc_1_parent_data_2,
- .num_parents = ARRAY_SIZE(disp_cc_1_parent_data_2),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_pixel_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_disp_cx,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 225000000,
- [VDD_LOWER] = 300000000,
- [VDD_LOW] = 480000000,
- [VDD_LOW_L1] = 625000000},
- },
- };
- static struct clk_rcg2 mdss_1_disp_cc_mdss_vsync_clk_src = {
- .cmd_rcgr = 0x80f0,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = disp_cc_1_parent_map_1,
- .freq_tbl = ftbl_mdss_1_disp_cc_mdss_byte0_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_vsync_clk_src",
- .parent_data = disp_cc_1_parent_data_1,
- .num_parents = ARRAY_SIZE(disp_cc_1_parent_data_1),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_disp_cx,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 19200000},
- },
- };
- static const struct freq_tbl ftbl_mdss_1_disp_cc_sleep_clk_src[] = {
- F(32000, P_SLEEP_CLK, 1, 0, 0),
- { }
- };
- static struct clk_rcg2 mdss_1_disp_cc_sleep_clk_src = {
- .cmd_rcgr = 0xe05c,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = disp_cc_1_parent_map_7,
- .freq_tbl = ftbl_mdss_1_disp_cc_sleep_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_sleep_clk_src",
- .parent_data = disp_cc_1_parent_data_7_ao,
- .num_parents = ARRAY_SIZE(disp_cc_1_parent_data_7_ao),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 mdss_1_disp_cc_xo_clk_src = {
- .cmd_rcgr = 0xe03c,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = disp_cc_1_parent_map_1,
- .freq_tbl = ftbl_mdss_1_disp_cc_mdss_byte0_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_xo_clk_src",
- .parent_data = disp_cc_1_parent_data_1_ao,
- .num_parents = ARRAY_SIZE(disp_cc_1_parent_data_1_ao),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_regmap_div mdss_1_disp_cc_mdss_byte0_div_clk_src = {
- .reg = 0x8120,
- .shift = 0,
- .width = 4,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_byte0_div_clk_src",
- .parent_hws = (const struct clk_hw*[]) {
- &mdss_1_disp_cc_mdss_byte0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_regmap_div_ops,
- },
- };
- static struct clk_regmap_div mdss_1_disp_cc_mdss_byte1_div_clk_src = {
- .reg = 0x813c,
- .shift = 0,
- .width = 4,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_byte1_div_clk_src",
- .parent_hws = (const struct clk_hw*[]) {
- &mdss_1_disp_cc_mdss_byte1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_regmap_div_ops,
- },
- };
- static struct clk_regmap_div mdss_1_disp_cc_mdss_dptx0_link_div_clk_src = {
- .reg = 0x8188,
- .shift = 0,
- .width = 4,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_dptx0_link_div_clk_src",
- .parent_hws = (const struct clk_hw*[]) {
- &mdss_1_disp_cc_mdss_dptx0_link_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_regmap_div_ro_ops,
- },
- };
- static struct clk_regmap_div mdss_1_disp_cc_mdss_dptx1_link_div_clk_src = {
- .reg = 0x821c,
- .shift = 0,
- .width = 4,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_dptx1_link_div_clk_src",
- .parent_hws = (const struct clk_hw*[]) {
- &mdss_1_disp_cc_mdss_dptx1_link_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_regmap_div_ro_ops,
- },
- };
- static struct clk_regmap_div mdss_1_disp_cc_mdss_dptx2_link_div_clk_src = {
- .reg = 0x8250,
- .shift = 0,
- .width = 4,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_dptx2_link_div_clk_src",
- .parent_hws = (const struct clk_hw*[]) {
- &mdss_1_disp_cc_mdss_dptx2_link_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_regmap_div_ro_ops,
- },
- };
- static struct clk_regmap_div mdss_1_disp_cc_mdss_dptx3_link_div_clk_src = {
- .reg = 0x82cc,
- .shift = 0,
- .width = 4,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_dptx3_link_div_clk_src",
- .parent_hws = (const struct clk_hw*[]) {
- &mdss_1_disp_cc_mdss_dptx3_link_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_regmap_div_ro_ops,
- },
- };
- static struct clk_branch mdss_1_disp_cc_mdss_accu_clk = {
- .halt_reg = 0xe058,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0xe058,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_accu_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &mdss_1_disp_cc_xo_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch mdss_1_disp_cc_mdss_ahb1_clk = {
- .halt_reg = 0xa020,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xa020,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_ahb1_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &mdss_1_disp_cc_mdss_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_DONT_HOLD_STATE | CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch mdss_1_disp_cc_mdss_ahb_clk = {
- .halt_reg = 0x80a4,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x80a4,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_ahb_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &mdss_1_disp_cc_mdss_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_DONT_HOLD_STATE | CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch mdss_1_disp_cc_mdss_byte0_clk = {
- .halt_reg = 0x8028,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x8028,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_byte0_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &mdss_1_disp_cc_mdss_byte0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch mdss_1_disp_cc_mdss_byte0_intf_clk = {
- .halt_reg = 0x802c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x802c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_byte0_intf_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &mdss_1_disp_cc_mdss_byte0_div_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch mdss_1_disp_cc_mdss_byte1_clk = {
- .halt_reg = 0x8030,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x8030,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_byte1_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &mdss_1_disp_cc_mdss_byte1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch mdss_1_disp_cc_mdss_byte1_intf_clk = {
- .halt_reg = 0x8034,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x8034,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_byte1_intf_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &mdss_1_disp_cc_mdss_byte1_div_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch mdss_1_disp_cc_mdss_dptx0_aux_clk = {
- .halt_reg = 0x8058,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x8058,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_dptx0_aux_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &mdss_1_disp_cc_mdss_dptx0_aux_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch mdss_1_disp_cc_mdss_dptx0_crypto_clk = {
- .halt_reg = 0x804c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x804c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_dptx0_crypto_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &mdss_1_disp_cc_mdss_dptx0_link_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch mdss_1_disp_cc_mdss_dptx0_link_clk = {
- .halt_reg = 0x8040,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x8040,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_dptx0_link_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &mdss_1_disp_cc_mdss_dptx0_link_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch mdss_1_disp_cc_mdss_dptx0_link_intf_clk = {
- .halt_reg = 0x8048,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x8048,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_dptx0_link_intf_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &mdss_1_disp_cc_mdss_dptx0_link_div_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch mdss_1_disp_cc_mdss_dptx0_pixel0_clk = {
- .halt_reg = 0x8050,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x8050,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_dptx0_pixel0_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &mdss_1_disp_cc_mdss_dptx0_pixel0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch mdss_1_disp_cc_mdss_dptx0_pixel1_clk = {
- .halt_reg = 0x8054,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x8054,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_dptx0_pixel1_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &mdss_1_disp_cc_mdss_dptx0_pixel1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch mdss_1_disp_cc_mdss_dptx0_usb_router_link_intf_clk = {
- .halt_reg = 0x8044,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x8044,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_dptx0_usb_router_link_intf_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &mdss_1_disp_cc_mdss_dptx0_link_div_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch mdss_1_disp_cc_mdss_dptx1_aux_clk = {
- .halt_reg = 0x8074,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x8074,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_dptx1_aux_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &mdss_1_disp_cc_mdss_dptx1_aux_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch mdss_1_disp_cc_mdss_dptx1_crypto_clk = {
- .halt_reg = 0x8070,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x8070,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_dptx1_crypto_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &mdss_1_disp_cc_mdss_dptx1_link_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch mdss_1_disp_cc_mdss_dptx1_link_clk = {
- .halt_reg = 0x8064,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x8064,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_dptx1_link_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &mdss_1_disp_cc_mdss_dptx1_link_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch mdss_1_disp_cc_mdss_dptx1_link_intf_clk = {
- .halt_reg = 0x806c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x806c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_dptx1_link_intf_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &mdss_1_disp_cc_mdss_dptx1_link_div_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch mdss_1_disp_cc_mdss_dptx1_pixel0_clk = {
- .halt_reg = 0x805c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x805c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_dptx1_pixel0_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &mdss_1_disp_cc_mdss_dptx1_pixel0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch mdss_1_disp_cc_mdss_dptx1_pixel1_clk = {
- .halt_reg = 0x8060,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x8060,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_dptx1_pixel1_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &mdss_1_disp_cc_mdss_dptx1_pixel1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch mdss_1_disp_cc_mdss_dptx1_usb_router_link_intf_clk = {
- .halt_reg = 0x8068,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x8068,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_dptx1_usb_router_link_intf_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &mdss_1_disp_cc_mdss_dptx1_link_div_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch mdss_1_disp_cc_mdss_dptx2_aux_clk = {
- .halt_reg = 0x808c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x808c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_dptx2_aux_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &mdss_1_disp_cc_mdss_dptx2_aux_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch mdss_1_disp_cc_mdss_dptx2_crypto_clk = {
- .halt_reg = 0x8088,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x8088,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_dptx2_crypto_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &mdss_1_disp_cc_mdss_dptx2_link_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch mdss_1_disp_cc_mdss_dptx2_link_clk = {
- .halt_reg = 0x8080,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x8080,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_dptx2_link_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &mdss_1_disp_cc_mdss_dptx2_link_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch mdss_1_disp_cc_mdss_dptx2_link_intf_clk = {
- .halt_reg = 0x8084,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x8084,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_dptx2_link_intf_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &mdss_1_disp_cc_mdss_dptx2_link_div_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch mdss_1_disp_cc_mdss_dptx2_pixel0_clk = {
- .halt_reg = 0x8078,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x8078,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_dptx2_pixel0_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &mdss_1_disp_cc_mdss_dptx2_pixel0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch mdss_1_disp_cc_mdss_dptx2_pixel1_clk = {
- .halt_reg = 0x807c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x807c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_dptx2_pixel1_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &mdss_1_disp_cc_mdss_dptx2_pixel1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch mdss_1_disp_cc_mdss_dptx3_aux_clk = {
- .halt_reg = 0x809c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x809c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_dptx3_aux_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &mdss_1_disp_cc_mdss_dptx3_aux_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch mdss_1_disp_cc_mdss_dptx3_crypto_clk = {
- .halt_reg = 0x80a0,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x80a0,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_dptx3_crypto_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &mdss_1_disp_cc_mdss_dptx3_link_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch mdss_1_disp_cc_mdss_dptx3_link_clk = {
- .halt_reg = 0x8094,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x8094,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_dptx3_link_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &mdss_1_disp_cc_mdss_dptx3_link_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch mdss_1_disp_cc_mdss_dptx3_link_intf_clk = {
- .halt_reg = 0x8098,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x8098,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_dptx3_link_intf_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &mdss_1_disp_cc_mdss_dptx3_link_div_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch mdss_1_disp_cc_mdss_dptx3_pixel0_clk = {
- .halt_reg = 0x8090,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x8090,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_dptx3_pixel0_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &mdss_1_disp_cc_mdss_dptx3_pixel0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch mdss_1_disp_cc_mdss_esc0_clk = {
- .halt_reg = 0x8038,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x8038,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_esc0_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &mdss_1_disp_cc_mdss_esc0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch mdss_1_disp_cc_mdss_esc1_clk = {
- .halt_reg = 0x803c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x803c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_esc1_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &mdss_1_disp_cc_mdss_esc1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch mdss_1_disp_cc_mdss_mdp1_clk = {
- .halt_reg = 0xa004,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xa004,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_mdp1_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &mdss_1_disp_cc_mdss_mdp_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch mdss_1_disp_cc_mdss_mdp_clk = {
- .halt_reg = 0x800c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x800c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_mdp_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &mdss_1_disp_cc_mdss_mdp_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch mdss_1_disp_cc_mdss_mdp_lut1_clk = {
- .halt_reg = 0xa010,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0xa010,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_mdp_lut1_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &mdss_1_disp_cc_mdss_mdp_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch mdss_1_disp_cc_mdss_mdp_lut_clk = {
- .halt_reg = 0x8018,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x8018,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_mdp_lut_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &mdss_1_disp_cc_mdss_mdp_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch mdss_1_disp_cc_mdss_non_gdsc_ahb_clk = {
- .halt_reg = 0xc004,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0xc004,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_non_gdsc_ahb_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &mdss_1_disp_cc_mdss_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch mdss_1_disp_cc_mdss_pclk0_clk = {
- .halt_reg = 0x8004,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x8004,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_pclk0_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &mdss_1_disp_cc_mdss_pclk0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch mdss_1_disp_cc_mdss_pclk1_clk = {
- .halt_reg = 0x8008,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x8008,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_pclk1_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &mdss_1_disp_cc_mdss_pclk1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch mdss_1_disp_cc_mdss_rscc_ahb_clk = {
- .halt_reg = 0xc00c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xc00c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_rscc_ahb_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &mdss_1_disp_cc_mdss_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_aon_ops,
- },
- },
- };
- static struct clk_branch mdss_1_disp_cc_mdss_rscc_vsync_clk = {
- .halt_reg = 0xc008,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xc008,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_rscc_vsync_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &mdss_1_disp_cc_mdss_vsync_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch mdss_1_disp_cc_mdss_vsync1_clk = {
- .halt_reg = 0xa01c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xa01c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_vsync1_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &mdss_1_disp_cc_mdss_vsync_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch mdss_1_disp_cc_mdss_vsync_clk = {
- .halt_reg = 0x8024,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x8024,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "mdss_1_disp_cc_mdss_vsync_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &mdss_1_disp_cc_mdss_vsync_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_regmap *disp_cc_1_niobe_clocks[] = {
- [MDSS_1_DISP_CC_MDSS_ACCU_CLK] = &mdss_1_disp_cc_mdss_accu_clk.clkr,
- [MDSS_1_DISP_CC_MDSS_AHB1_CLK] = &mdss_1_disp_cc_mdss_ahb1_clk.clkr,
- [MDSS_1_DISP_CC_MDSS_AHB_CLK] = &mdss_1_disp_cc_mdss_ahb_clk.clkr,
- [MDSS_1_DISP_CC_MDSS_AHB_CLK_SRC] = &mdss_1_disp_cc_mdss_ahb_clk_src.clkr,
- [MDSS_1_DISP_CC_MDSS_BYTE0_CLK] = &mdss_1_disp_cc_mdss_byte0_clk.clkr,
- [MDSS_1_DISP_CC_MDSS_BYTE0_CLK_SRC] = &mdss_1_disp_cc_mdss_byte0_clk_src.clkr,
- [MDSS_1_DISP_CC_MDSS_BYTE0_DIV_CLK_SRC] = &mdss_1_disp_cc_mdss_byte0_div_clk_src.clkr,
- [MDSS_1_DISP_CC_MDSS_BYTE0_INTF_CLK] = &mdss_1_disp_cc_mdss_byte0_intf_clk.clkr,
- [MDSS_1_DISP_CC_MDSS_BYTE1_CLK] = &mdss_1_disp_cc_mdss_byte1_clk.clkr,
- [MDSS_1_DISP_CC_MDSS_BYTE1_CLK_SRC] = &mdss_1_disp_cc_mdss_byte1_clk_src.clkr,
- [MDSS_1_DISP_CC_MDSS_BYTE1_DIV_CLK_SRC] = &mdss_1_disp_cc_mdss_byte1_div_clk_src.clkr,
- [MDSS_1_DISP_CC_MDSS_BYTE1_INTF_CLK] = &mdss_1_disp_cc_mdss_byte1_intf_clk.clkr,
- [MDSS_1_DISP_CC_MDSS_DPTX0_AUX_CLK] = &mdss_1_disp_cc_mdss_dptx0_aux_clk.clkr,
- [MDSS_1_DISP_CC_MDSS_DPTX0_AUX_CLK_SRC] = &mdss_1_disp_cc_mdss_dptx0_aux_clk_src.clkr,
- [MDSS_1_DISP_CC_MDSS_DPTX0_CRYPTO_CLK] = &mdss_1_disp_cc_mdss_dptx0_crypto_clk.clkr,
- [MDSS_1_DISP_CC_MDSS_DPTX0_LINK_CLK] = &mdss_1_disp_cc_mdss_dptx0_link_clk.clkr,
- [MDSS_1_DISP_CC_MDSS_DPTX0_LINK_CLK_SRC] = &mdss_1_disp_cc_mdss_dptx0_link_clk_src.clkr,
- [MDSS_1_DISP_CC_MDSS_DPTX0_LINK_DIV_CLK_SRC] =
- &mdss_1_disp_cc_mdss_dptx0_link_div_clk_src.clkr,
- [MDSS_1_DISP_CC_MDSS_DPTX0_LINK_INTF_CLK] = &mdss_1_disp_cc_mdss_dptx0_link_intf_clk.clkr,
- [MDSS_1_DISP_CC_MDSS_DPTX0_PIXEL0_CLK] = &mdss_1_disp_cc_mdss_dptx0_pixel0_clk.clkr,
- [MDSS_1_DISP_CC_MDSS_DPTX0_PIXEL0_CLK_SRC] = &mdss_1_disp_cc_mdss_dptx0_pixel0_clk_src.clkr,
- [MDSS_1_DISP_CC_MDSS_DPTX0_PIXEL1_CLK] = &mdss_1_disp_cc_mdss_dptx0_pixel1_clk.clkr,
- [MDSS_1_DISP_CC_MDSS_DPTX0_PIXEL1_CLK_SRC] = &mdss_1_disp_cc_mdss_dptx0_pixel1_clk_src.clkr,
- [MDSS_1_DISP_CC_MDSS_DPTX0_USB_ROUTER_LINK_INTF_CLK] =
- &mdss_1_disp_cc_mdss_dptx0_usb_router_link_intf_clk.clkr,
- [MDSS_1_DISP_CC_MDSS_DPTX1_AUX_CLK] = &mdss_1_disp_cc_mdss_dptx1_aux_clk.clkr,
- [MDSS_1_DISP_CC_MDSS_DPTX1_AUX_CLK_SRC] = &mdss_1_disp_cc_mdss_dptx1_aux_clk_src.clkr,
- [MDSS_1_DISP_CC_MDSS_DPTX1_CRYPTO_CLK] = &mdss_1_disp_cc_mdss_dptx1_crypto_clk.clkr,
- [MDSS_1_DISP_CC_MDSS_DPTX1_LINK_CLK] = &mdss_1_disp_cc_mdss_dptx1_link_clk.clkr,
- [MDSS_1_DISP_CC_MDSS_DPTX1_LINK_CLK_SRC] = &mdss_1_disp_cc_mdss_dptx1_link_clk_src.clkr,
- [MDSS_1_DISP_CC_MDSS_DPTX1_LINK_DIV_CLK_SRC] =
- &mdss_1_disp_cc_mdss_dptx1_link_div_clk_src.clkr,
- [MDSS_1_DISP_CC_MDSS_DPTX1_LINK_INTF_CLK] = &mdss_1_disp_cc_mdss_dptx1_link_intf_clk.clkr,
- [MDSS_1_DISP_CC_MDSS_DPTX1_PIXEL0_CLK] = &mdss_1_disp_cc_mdss_dptx1_pixel0_clk.clkr,
- [MDSS_1_DISP_CC_MDSS_DPTX1_PIXEL0_CLK_SRC] = &mdss_1_disp_cc_mdss_dptx1_pixel0_clk_src.clkr,
- [MDSS_1_DISP_CC_MDSS_DPTX1_PIXEL1_CLK] = &mdss_1_disp_cc_mdss_dptx1_pixel1_clk.clkr,
- [MDSS_1_DISP_CC_MDSS_DPTX1_PIXEL1_CLK_SRC] = &mdss_1_disp_cc_mdss_dptx1_pixel1_clk_src.clkr,
- [MDSS_1_DISP_CC_MDSS_DPTX1_USB_ROUTER_LINK_INTF_CLK] =
- &mdss_1_disp_cc_mdss_dptx1_usb_router_link_intf_clk.clkr,
- [MDSS_1_DISP_CC_MDSS_DPTX2_AUX_CLK] = &mdss_1_disp_cc_mdss_dptx2_aux_clk.clkr,
- [MDSS_1_DISP_CC_MDSS_DPTX2_AUX_CLK_SRC] = &mdss_1_disp_cc_mdss_dptx2_aux_clk_src.clkr,
- [MDSS_1_DISP_CC_MDSS_DPTX2_CRYPTO_CLK] = &mdss_1_disp_cc_mdss_dptx2_crypto_clk.clkr,
- [MDSS_1_DISP_CC_MDSS_DPTX2_LINK_CLK] = &mdss_1_disp_cc_mdss_dptx2_link_clk.clkr,
- [MDSS_1_DISP_CC_MDSS_DPTX2_LINK_CLK_SRC] = &mdss_1_disp_cc_mdss_dptx2_link_clk_src.clkr,
- [MDSS_1_DISP_CC_MDSS_DPTX2_LINK_DIV_CLK_SRC] =
- &mdss_1_disp_cc_mdss_dptx2_link_div_clk_src.clkr,
- [MDSS_1_DISP_CC_MDSS_DPTX2_LINK_INTF_CLK] = &mdss_1_disp_cc_mdss_dptx2_link_intf_clk.clkr,
- [MDSS_1_DISP_CC_MDSS_DPTX2_PIXEL0_CLK] = &mdss_1_disp_cc_mdss_dptx2_pixel0_clk.clkr,
- [MDSS_1_DISP_CC_MDSS_DPTX2_PIXEL0_CLK_SRC] = &mdss_1_disp_cc_mdss_dptx2_pixel0_clk_src.clkr,
- [MDSS_1_DISP_CC_MDSS_DPTX2_PIXEL1_CLK] = &mdss_1_disp_cc_mdss_dptx2_pixel1_clk.clkr,
- [MDSS_1_DISP_CC_MDSS_DPTX2_PIXEL1_CLK_SRC] = &mdss_1_disp_cc_mdss_dptx2_pixel1_clk_src.clkr,
- [MDSS_1_DISP_CC_MDSS_DPTX3_AUX_CLK] = &mdss_1_disp_cc_mdss_dptx3_aux_clk.clkr,
- [MDSS_1_DISP_CC_MDSS_DPTX3_AUX_CLK_SRC] = &mdss_1_disp_cc_mdss_dptx3_aux_clk_src.clkr,
- [MDSS_1_DISP_CC_MDSS_DPTX3_CRYPTO_CLK] = &mdss_1_disp_cc_mdss_dptx3_crypto_clk.clkr,
- [MDSS_1_DISP_CC_MDSS_DPTX3_LINK_CLK] = &mdss_1_disp_cc_mdss_dptx3_link_clk.clkr,
- [MDSS_1_DISP_CC_MDSS_DPTX3_LINK_CLK_SRC] = &mdss_1_disp_cc_mdss_dptx3_link_clk_src.clkr,
- [MDSS_1_DISP_CC_MDSS_DPTX3_LINK_DIV_CLK_SRC] =
- &mdss_1_disp_cc_mdss_dptx3_link_div_clk_src.clkr,
- [MDSS_1_DISP_CC_MDSS_DPTX3_LINK_INTF_CLK] = &mdss_1_disp_cc_mdss_dptx3_link_intf_clk.clkr,
- [MDSS_1_DISP_CC_MDSS_DPTX3_PIXEL0_CLK] = &mdss_1_disp_cc_mdss_dptx3_pixel0_clk.clkr,
- [MDSS_1_DISP_CC_MDSS_DPTX3_PIXEL0_CLK_SRC] = &mdss_1_disp_cc_mdss_dptx3_pixel0_clk_src.clkr,
- [MDSS_1_DISP_CC_MDSS_ESC0_CLK] = &mdss_1_disp_cc_mdss_esc0_clk.clkr,
- [MDSS_1_DISP_CC_MDSS_ESC0_CLK_SRC] = &mdss_1_disp_cc_mdss_esc0_clk_src.clkr,
- [MDSS_1_DISP_CC_MDSS_ESC1_CLK] = &mdss_1_disp_cc_mdss_esc1_clk.clkr,
- [MDSS_1_DISP_CC_MDSS_ESC1_CLK_SRC] = &mdss_1_disp_cc_mdss_esc1_clk_src.clkr,
- [MDSS_1_DISP_CC_MDSS_MDP1_CLK] = &mdss_1_disp_cc_mdss_mdp1_clk.clkr,
- [MDSS_1_DISP_CC_MDSS_MDP_CLK] = &mdss_1_disp_cc_mdss_mdp_clk.clkr,
- [MDSS_1_DISP_CC_MDSS_MDP_CLK_SRC] = &mdss_1_disp_cc_mdss_mdp_clk_src.clkr,
- [MDSS_1_DISP_CC_MDSS_MDP_LUT1_CLK] = &mdss_1_disp_cc_mdss_mdp_lut1_clk.clkr,
- [MDSS_1_DISP_CC_MDSS_MDP_LUT_CLK] = &mdss_1_disp_cc_mdss_mdp_lut_clk.clkr,
- [MDSS_1_DISP_CC_MDSS_NON_GDSC_AHB_CLK] = &mdss_1_disp_cc_mdss_non_gdsc_ahb_clk.clkr,
- [MDSS_1_DISP_CC_MDSS_PCLK0_CLK] = &mdss_1_disp_cc_mdss_pclk0_clk.clkr,
- [MDSS_1_DISP_CC_MDSS_PCLK0_CLK_SRC] = &mdss_1_disp_cc_mdss_pclk0_clk_src.clkr,
- [MDSS_1_DISP_CC_MDSS_PCLK1_CLK] = &mdss_1_disp_cc_mdss_pclk1_clk.clkr,
- [MDSS_1_DISP_CC_MDSS_PCLK1_CLK_SRC] = &mdss_1_disp_cc_mdss_pclk1_clk_src.clkr,
- [MDSS_1_DISP_CC_MDSS_RSCC_AHB_CLK] = &mdss_1_disp_cc_mdss_rscc_ahb_clk.clkr,
- [MDSS_1_DISP_CC_MDSS_RSCC_VSYNC_CLK] = &mdss_1_disp_cc_mdss_rscc_vsync_clk.clkr,
- [MDSS_1_DISP_CC_MDSS_VSYNC1_CLK] = &mdss_1_disp_cc_mdss_vsync1_clk.clkr,
- [MDSS_1_DISP_CC_MDSS_VSYNC_CLK] = &mdss_1_disp_cc_mdss_vsync_clk.clkr,
- [MDSS_1_DISP_CC_MDSS_VSYNC_CLK_SRC] = &mdss_1_disp_cc_mdss_vsync_clk_src.clkr,
- [MDSS_1_DISP_CC_PLL0] = &mdss_1_disp_cc_pll0.clkr,
- [MDSS_1_DISP_CC_PLL1] = &mdss_1_disp_cc_pll1.clkr,
- [MDSS_1_DISP_CC_SLEEP_CLK_SRC] = &mdss_1_disp_cc_sleep_clk_src.clkr,
- [MDSS_1_DISP_CC_XO_CLK_SRC] = &mdss_1_disp_cc_xo_clk_src.clkr,
- };
- static const struct qcom_reset_map disp_cc_1_niobe_resets[] = {
- [MDSS_1_DISP_CC_MDSS_CORE_BCR] = { 0x8000 },
- [MDSS_1_DISP_CC_MDSS_CORE_INT2_BCR] = { 0xa000 },
- [MDSS_1_DISP_CC_MDSS_RSCC_BCR] = { 0xc000 },
- };
- static const struct regmap_config disp_cc_1_niobe_regmap_config = {
- .reg_bits = 32,
- .reg_stride = 4,
- .val_bits = 32,
- .max_register = 0x11008,
- .fast_io = true,
- };
- static struct qcom_cc_desc disp_cc_1_niobe_desc = {
- .config = &disp_cc_1_niobe_regmap_config,
- .clks = disp_cc_1_niobe_clocks,
- .num_clks = ARRAY_SIZE(disp_cc_1_niobe_clocks),
- .resets = disp_cc_1_niobe_resets,
- .num_resets = ARRAY_SIZE(disp_cc_1_niobe_resets),
- .clk_regulators = disp_cc_1_niobe_regulators,
- .num_clk_regulators = ARRAY_SIZE(disp_cc_1_niobe_regulators),
- };
- static const struct of_device_id disp_cc_1_niobe_match_table[] = {
- { .compatible = "qcom,niobe-dispcc1" },
- { }
- };
- MODULE_DEVICE_TABLE(of, disp_cc_1_niobe_match_table);
- static int disp_cc_1_niobe_probe(struct platform_device *pdev)
- {
- struct regmap *regmap;
- int ret;
- regmap = qcom_cc_map(pdev, &disp_cc_1_niobe_desc);
- if (IS_ERR(regmap))
- return PTR_ERR(regmap);
- ret = qcom_cc_runtime_init(pdev, &disp_cc_1_niobe_desc);
- if (ret)
- return ret;
- ret = pm_runtime_get_sync(&pdev->dev);
- if (ret)
- return ret;
- clk_lucid_ole_pll_configure(&mdss_1_disp_cc_pll0, regmap, &mdss_1_disp_cc_pll0_config);
- clk_lucid_ole_pll_configure(&mdss_1_disp_cc_pll1, regmap, &mdss_1_disp_cc_pll1_config);
-
- regmap_update_bits(regmap, DISP_CC_MISC_CMD, 0x10, 0x10);
-
- regmap_update_bits(regmap, 0xe074, BIT(0), BIT(0));
- regmap_update_bits(regmap, 0xe054, BIT(0), BIT(0));
- ret = qcom_cc_really_probe(pdev, &disp_cc_1_niobe_desc, regmap);
- if (ret) {
- dev_err(&pdev->dev, "Failed to register DISP CC 1 clocks\n");
- return ret;
- }
- pm_runtime_put_sync(&pdev->dev);
- dev_info(&pdev->dev, "Registered DISP CC 1 clocks\n");
- return ret;
- }
- static void disp_cc_1_niobe_sync_state(struct device *dev)
- {
- qcom_cc_sync_state(dev, &disp_cc_1_niobe_desc);
- }
- static const struct dev_pm_ops disp_cc_1_niobe_pm_ops = {
- SET_RUNTIME_PM_OPS(qcom_cc_runtime_suspend, qcom_cc_runtime_resume, NULL)
- SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
- pm_runtime_force_resume)
- };
- static struct platform_driver disp_cc_1_niobe_driver = {
- .probe = disp_cc_1_niobe_probe,
- .driver = {
- .name = "disp_cc_1-niobe",
- .of_match_table = disp_cc_1_niobe_match_table,
- .sync_state = disp_cc_1_niobe_sync_state,
- .pm = &disp_cc_1_niobe_pm_ops,
- },
- };
- static int __init disp_cc_1_niobe_init(void)
- {
- return platform_driver_register(&disp_cc_1_niobe_driver);
- }
- subsys_initcall(disp_cc_1_niobe_init);
- static void __exit disp_cc_1_niobe_exit(void)
- {
- platform_driver_unregister(&disp_cc_1_niobe_driver);
- }
- module_exit(disp_cc_1_niobe_exit);
- MODULE_DESCRIPTION("QTI DISP_CC_1 NIOBE Driver");
- MODULE_LICENSE("GPL");
|