12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399 |
- // SPDX-License-Identifier: GPL-2.0-only
- /*
- * Copyright (c) 2020-2021, The Linux Foundation. All rights reserved.
- * Copyright (c) 2023, Qualcomm Innovation Center, Inc. All rights reserved.
- */
- #include <linux/clk-provider.h>
- #include <linux/err.h>
- #include <linux/kernel.h>
- #include <linux/module.h>
- #include <linux/of_device.h>
- #include <linux/of.h>
- #include <linux/regmap.h>
- #include <dt-bindings/clock/qcom,camcc-sm8150.h>
- #include "clk-alpha-pll.h"
- #include "clk-branch.h"
- #include "clk-rcg.h"
- #include "clk-regmap.h"
- #include "common.h"
- #include "reset.h"
- #include "vdd-level-sm8150.h"
- #include "clk-pm.h"
- static DEFINE_VDD_REGULATORS(vdd_mm, VDD_HIGH + 1, 1, vdd_corner);
- static DEFINE_VDD_REGULATORS(vdd_mx, VDD_HIGH + 1, 1, vdd_corner);
- static struct clk_vdd_class *cam_cc_sm8150_regulators[] = {
- &vdd_mm,
- &vdd_mx,
- };
- enum {
- P_BI_TCXO,
- P_CAM_CC_PLL0_OUT_EVEN,
- P_CAM_CC_PLL0_OUT_MAIN,
- P_CAM_CC_PLL0_OUT_ODD,
- P_CAM_CC_PLL1_OUT_EVEN,
- P_CAM_CC_PLL2_OUT_EARLY,
- P_CAM_CC_PLL2_OUT_MAIN,
- P_CAM_CC_PLL3_OUT_EVEN,
- P_CAM_CC_PLL4_OUT_EVEN,
- };
- static struct pll_vco regera_vco[] = {
- { 600000000, 3300000000, 0 },
- };
- static struct pll_vco trion_vco[] = {
- { 249600000, 2000000000, 0 },
- };
- /* 1200MHz configuration */
- static struct alpha_pll_config cam_cc_pll0_config = {
- .l = 0x3E,
- .alpha = 0x8000,
- .config_ctl_val = 0x20485699,
- .config_ctl_hi_val = 0x00002267,
- .config_ctl_hi1_val = 0x00000024,
- .test_ctl_val = 0x00000000,
- .test_ctl_hi_val = 0x00000000,
- .test_ctl_hi1_val = 0x00000020,
- .user_ctl_val = 0x00003100,
- .user_ctl_hi_val = 0x00000805,
- .user_ctl_hi1_val = 0x000000D0,
- };
- static struct clk_alpha_pll cam_cc_pll0 = {
- .offset = 0x0,
- .vco_table = trion_vco,
- .num_vco = ARRAY_SIZE(trion_vco),
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_TRION],
- .config = &cam_cc_pll0_config,
- .clkr = {
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_pll0",
- .parent_data = &(const struct clk_parent_data){
- .fw_name = "bi_tcxo",
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_trion_ops,
- },
- .vdd_data = {
- .vdd_class = &vdd_mx,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_MIN] = 615000000,
- [VDD_LOW] = 1066000000,
- [VDD_LOW_L1] = 1600000000,
- [VDD_NOMINAL] = 2000000000},
- },
- },
- };
- static const struct clk_div_table post_div_table_cam_cc_pll0_out_even[] = {
- { 0x1, 2 },
- { }
- };
- static struct clk_alpha_pll_postdiv cam_cc_pll0_out_even = {
- .offset = 0x0,
- .post_div_shift = 8,
- .post_div_table = post_div_table_cam_cc_pll0_out_even,
- .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll0_out_even),
- .width = 4,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_TRION],
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_pll0_out_even",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_pll0.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_postdiv_trion_ops,
- },
- };
- static const struct clk_div_table post_div_table_cam_cc_pll0_out_odd[] = {
- { 0x3, 3 },
- { }
- };
- static struct clk_alpha_pll_postdiv cam_cc_pll0_out_odd = {
- .offset = 0x0,
- .post_div_shift = 12,
- .post_div_table = post_div_table_cam_cc_pll0_out_odd,
- .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll0_out_odd),
- .width = 4,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_TRION],
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_pll0_out_odd",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_pll0.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_postdiv_trion_ops,
- },
- };
- /* 600MHz configuration */
- static struct alpha_pll_config cam_cc_pll1_config = {
- .l = 0x1F,
- .alpha = 0x4000,
- .config_ctl_val = 0x20485699,
- .config_ctl_hi_val = 0x00002267,
- .config_ctl_hi1_val = 0x00000024,
- .test_ctl_val = 0x00000000,
- .test_ctl_hi_val = 0x00000000,
- .test_ctl_hi1_val = 0x00000020,
- .user_ctl_val = 0x00000100,
- .user_ctl_hi_val = 0x00000805,
- .user_ctl_hi1_val = 0x000000D0,
- };
- static struct clk_alpha_pll cam_cc_pll1 = {
- .offset = 0x1000,
- .vco_table = trion_vco,
- .num_vco = ARRAY_SIZE(trion_vco),
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_TRION],
- .config = &cam_cc_pll1_config,
- .clkr = {
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_pll1",
- .parent_data = &(const struct clk_parent_data){
- .fw_name = "bi_tcxo",
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_trion_ops,
- },
- .vdd_data = {
- .vdd_class = &vdd_mx,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_MIN] = 615000000,
- [VDD_LOW] = 1066000000,
- [VDD_LOW_L1] = 1600000000,
- [VDD_NOMINAL] = 2000000000},
- },
- },
- };
- static const struct clk_div_table post_div_table_cam_cc_pll1_out_even[] = {
- { 0x1, 2 },
- { }
- };
- static struct clk_alpha_pll_postdiv cam_cc_pll1_out_even = {
- .offset = 0x1000,
- .post_div_shift = 8,
- .post_div_table = post_div_table_cam_cc_pll1_out_even,
- .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll1_out_even),
- .width = 4,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_TRION],
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_pll1_out_even",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_pll1.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_alpha_pll_postdiv_trion_ops,
- },
- };
- /* 960MHz configuration */
- static struct alpha_pll_config cam_cc_pll2_config = {
- .l = 0x32,
- .alpha = 0x0,
- .config_ctl_val = 0x10000807,
- .config_ctl_hi_val = 0x00000011,
- .config_ctl_hi1_val = 0x04300142,
- .test_ctl_val = 0x04000400,
- .test_ctl_hi_val = 0x00004000,
- .test_ctl_hi1_val = 0x00000000,
- .user_ctl_val = 0x00000100,
- .user_ctl_hi_val = 0x00000000,
- .user_ctl_hi1_val = 0x00000000,
- };
- static struct clk_alpha_pll cam_cc_pll2 = {
- .offset = 0x2000,
- .vco_table = regera_vco,
- .num_vco = ARRAY_SIZE(regera_vco),
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_REGERA],
- .config = &cam_cc_pll2_config,
- .clkr = {
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_pll2",
- .parent_data = &(const struct clk_parent_data){
- .fw_name = "bi_tcxo",
- },
- .num_parents = 1,
- .ops = &clk_regera_pll_ops,
- },
- .vdd_data = {
- .vdd_class = &vdd_mx,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_MIN] = 1200000000,
- [VDD_LOWER] = 1800000000,
- [VDD_LOW] = 2400000000,
- [VDD_NOMINAL] = 3000000000,
- [VDD_HIGH] = 3300000000},
- },
- },
- };
- static const struct clk_div_table post_div_table_cam_cc_pll2_out_main[] = {
- { 0x1, 2 },
- { }
- };
- static struct clk_alpha_pll_postdiv cam_cc_pll2_out_main = {
- .offset = 0x2000,
- .post_div_shift = 8,
- .post_div_table = post_div_table_cam_cc_pll2_out_main,
- .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll2_out_main),
- .width = 2,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_REGERA],
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_pll2_out_main",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_pll2.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_postdiv_trion_ops,
- },
- };
- /* 800MHz configuration */
- static struct alpha_pll_config cam_cc_pll3_config = {
- .l = 0x29,
- .alpha = 0xAAAA,
- .config_ctl_val = 0x20485699,
- .config_ctl_hi_val = 0x00002267,
- .config_ctl_hi1_val = 0x00000024,
- .test_ctl_val = 0x00000000,
- .test_ctl_hi_val = 0x00000000,
- .test_ctl_hi1_val = 0x00000020,
- .user_ctl_val = 0x00000100,
- .user_ctl_hi_val = 0x00000805,
- .user_ctl_hi1_val = 0x000000D0,
- };
- static struct clk_alpha_pll cam_cc_pll3 = {
- .offset = 0x3000,
- .vco_table = trion_vco,
- .num_vco = ARRAY_SIZE(trion_vco),
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_TRION],
- .config = &cam_cc_pll3_config,
- .clkr = {
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_pll3",
- .parent_data = &(const struct clk_parent_data){
- .fw_name = "bi_tcxo",
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_trion_ops,
- },
- .vdd_data = {
- .vdd_class = &vdd_mx,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_MIN] = 615000000,
- [VDD_LOW] = 1066000000,
- [VDD_LOW_L1] = 1600000000,
- [VDD_NOMINAL] = 2000000000},
- },
- },
- };
- static const struct clk_div_table post_div_table_cam_cc_pll3_out_even[] = {
- { 0x1, 2 },
- { }
- };
- static struct clk_alpha_pll_postdiv cam_cc_pll3_out_even = {
- .offset = 0x3000,
- .post_div_shift = 8,
- .post_div_table = post_div_table_cam_cc_pll3_out_even,
- .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll3_out_even),
- .width = 4,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_TRION],
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_pll3_out_even",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_pll3.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_alpha_pll_postdiv_trion_ops,
- },
- };
- /* 800MHz configuration */
- static struct alpha_pll_config cam_cc_pll4_config = {
- .l = 0x29,
- .alpha = 0xAAAA,
- .config_ctl_val = 0x20485699,
- .config_ctl_hi_val = 0x00002267,
- .config_ctl_hi1_val = 0x00000024,
- .test_ctl_val = 0x00000000,
- .test_ctl_hi_val = 0x00000000,
- .test_ctl_hi1_val = 0x00000020,
- .user_ctl_val = 0x00000100,
- .user_ctl_hi_val = 0x00000805,
- .user_ctl_hi1_val = 0x000000D0,
- };
- static struct clk_alpha_pll cam_cc_pll4 = {
- .offset = 0x4000,
- .vco_table = trion_vco,
- .num_vco = ARRAY_SIZE(trion_vco),
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_TRION],
- .config = &cam_cc_pll4_config,
- .clkr = {
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_pll4",
- .parent_data = &(const struct clk_parent_data){
- .fw_name = "bi_tcxo",
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_trion_ops,
- },
- .vdd_data = {
- .vdd_class = &vdd_mx,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_MIN] = 615000000,
- [VDD_LOW] = 1066000000,
- [VDD_LOW_L1] = 1600000000,
- [VDD_NOMINAL] = 2000000000},
- },
- },
- };
- static const struct clk_div_table post_div_table_cam_cc_pll4_out_even[] = {
- { 0x1, 2 },
- { }
- };
- static struct clk_alpha_pll_postdiv cam_cc_pll4_out_even = {
- .offset = 0x4000,
- .post_div_shift = 8,
- .post_div_table = post_div_table_cam_cc_pll4_out_even,
- .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll4_out_even),
- .width = 4,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_TRION],
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_pll4_out_even",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_pll4.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_alpha_pll_postdiv_trion_ops,
- },
- };
- static const struct parent_map cam_cc_parent_map_0[] = {
- { P_BI_TCXO, 0 },
- { P_CAM_CC_PLL0_OUT_MAIN, 1 },
- { P_CAM_CC_PLL0_OUT_EVEN, 2 },
- { P_CAM_CC_PLL0_OUT_ODD, 3 },
- { P_CAM_CC_PLL2_OUT_MAIN, 5 },
- };
- static const struct clk_parent_data cam_cc_parent_data_0[] = {
- { .fw_name = "bi_tcxo" },
- { .hw = &cam_cc_pll0.clkr.hw },
- { .hw = &cam_cc_pll0_out_even.clkr.hw },
- { .hw = &cam_cc_pll0_out_odd.clkr.hw },
- { .hw = &cam_cc_pll2_out_main.clkr.hw },
- };
- static const struct parent_map cam_cc_parent_map_1[] = {
- { P_BI_TCXO, 0 },
- { P_CAM_CC_PLL2_OUT_EARLY, 5 },
- };
- static const struct clk_parent_data cam_cc_parent_data_1[] = {
- { .fw_name = "bi_tcxo" },
- { .hw = &cam_cc_pll2.clkr.hw },
- };
- static const struct parent_map cam_cc_parent_map_2[] = {
- { P_BI_TCXO, 0 },
- { P_CAM_CC_PLL3_OUT_EVEN, 6 },
- };
- static const struct clk_parent_data cam_cc_parent_data_2[] = {
- { .fw_name = "bi_tcxo" },
- { .hw = &cam_cc_pll3_out_even.clkr.hw },
- };
- static const struct parent_map cam_cc_parent_map_3[] = {
- { P_BI_TCXO, 0 },
- { P_CAM_CC_PLL4_OUT_EVEN, 6 },
- };
- static const struct clk_parent_data cam_cc_parent_data_3[] = {
- { .fw_name = "bi_tcxo" },
- { .hw = &cam_cc_pll4_out_even.clkr.hw },
- };
- static const struct parent_map cam_cc_parent_map_4[] = {
- { P_BI_TCXO, 0 },
- { P_CAM_CC_PLL1_OUT_EVEN, 4 },
- };
- static const struct clk_parent_data cam_cc_parent_data_4[] = {
- { .fw_name = "bi_tcxo" },
- { .hw = &cam_cc_pll1_out_even.clkr.hw },
- };
- static const struct freq_tbl ftbl_cam_cc_bps_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(100000000, P_CAM_CC_PLL0_OUT_EVEN, 6, 0, 0),
- F(200000000, P_CAM_CC_PLL0_OUT_ODD, 2, 0, 0),
- F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
- F(480000000, P_CAM_CC_PLL2_OUT_MAIN, 1, 0, 0),
- F(600000000, P_CAM_CC_PLL0_OUT_MAIN, 2, 0, 0),
- { }
- };
- static struct clk_rcg2 cam_cc_bps_clk_src = {
- .cmd_rcgr = 0x7010,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_bps_clk_src,
- .enable_safe_config = true,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_bps_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_mm,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_MIN] = 19200000,
- [VDD_LOWER] = 200000000,
- [VDD_LOW] = 400000000,
- [VDD_LOW_L1] = 480000000,
- [VDD_NOMINAL] = 600000000},
- },
- };
- static const struct freq_tbl ftbl_cam_cc_camnoc_axi_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(150000000, P_CAM_CC_PLL0_OUT_EVEN, 4, 0, 0),
- F(266666667, P_CAM_CC_PLL0_OUT_ODD, 1.5, 0, 0),
- F(320000000, P_CAM_CC_PLL2_OUT_MAIN, 1.5, 0, 0),
- F(400000000, P_CAM_CC_PLL0_OUT_MAIN, 3, 0, 0),
- F(480000000, P_CAM_CC_PLL2_OUT_MAIN, 1, 0, 0),
- { }
- };
- static struct clk_rcg2 cam_cc_camnoc_axi_clk_src = {
- .cmd_rcgr = 0xc170,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_camnoc_axi_clk_src,
- .enable_safe_config = true,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_camnoc_axi_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_mm,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_MIN] = 19200000,
- [VDD_LOWER] = 150000000,
- [VDD_LOW] = 266666667,
- [VDD_LOW_L1] = 320000000,
- [VDD_NOMINAL] = 400000000,
- [VDD_HIGH] = 480000000},
- },
- };
- static const struct freq_tbl ftbl_cam_cc_cci_0_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(37500000, P_CAM_CC_PLL0_OUT_EVEN, 16, 0, 0),
- { }
- };
- static struct clk_rcg2 cam_cc_cci_0_clk_src = {
- .cmd_rcgr = 0xc108,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_cci_0_clk_src,
- .enable_safe_config = true,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_cci_0_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_mm,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_MIN] = 19200000,
- [VDD_LOWER] = 37500000},
- },
- };
- static struct clk_rcg2 cam_cc_cci_1_clk_src = {
- .cmd_rcgr = 0xc124,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_cci_0_clk_src,
- .enable_safe_config = true,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_cci_1_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_mm,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_MIN] = 19200000,
- [VDD_LOWER] = 37500000},
- },
- };
- static const struct freq_tbl ftbl_cam_cc_cphy_rx_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
- { }
- };
- static struct clk_rcg2 cam_cc_cphy_rx_clk_src = {
- .cmd_rcgr = 0xa064,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_cphy_rx_clk_src,
- .enable_safe_config = true,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_cphy_rx_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_mm,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_MIN] = 19200000,
- [VDD_LOWER] = 400000000},
- },
- };
- static const struct freq_tbl ftbl_cam_cc_csi0phytimer_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(300000000, P_CAM_CC_PLL0_OUT_EVEN, 2, 0, 0),
- { }
- };
- static struct clk_rcg2 cam_cc_csi0phytimer_clk_src = {
- .cmd_rcgr = 0x6004,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
- .enable_safe_config = true,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_csi0phytimer_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_mm,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_MIN] = 19200000,
- [VDD_LOWER] = 300000000},
- },
- };
- static struct clk_rcg2 cam_cc_csi1phytimer_clk_src = {
- .cmd_rcgr = 0x6028,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
- .enable_safe_config = true,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_csi1phytimer_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_mm,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_MIN] = 19200000,
- [VDD_LOWER] = 300000000},
- },
- };
- static struct clk_rcg2 cam_cc_csi2phytimer_clk_src = {
- .cmd_rcgr = 0x604c,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
- .enable_safe_config = true,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_csi2phytimer_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_mm,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_MIN] = 19200000,
- [VDD_LOWER] = 300000000},
- },
- };
- static struct clk_rcg2 cam_cc_csi3phytimer_clk_src = {
- .cmd_rcgr = 0x6070,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
- .enable_safe_config = true,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_csi3phytimer_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_mm,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_MIN] = 19200000,
- [VDD_LOWER] = 300000000},
- },
- };
- static const struct freq_tbl ftbl_cam_cc_fast_ahb_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(50000000, P_CAM_CC_PLL0_OUT_EVEN, 12, 0, 0),
- F(100000000, P_CAM_CC_PLL0_OUT_EVEN, 6, 0, 0),
- F(200000000, P_CAM_CC_PLL0_OUT_EVEN, 3, 0, 0),
- F(300000000, P_CAM_CC_PLL0_OUT_MAIN, 4, 0, 0),
- F(400000000, P_CAM_CC_PLL0_OUT_MAIN, 3, 0, 0),
- { }
- };
- static struct clk_rcg2 cam_cc_fast_ahb_clk_src = {
- .cmd_rcgr = 0x703c,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_fast_ahb_clk_src,
- .enable_safe_config = true,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_fast_ahb_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_mm,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_MIN] = 19200000,
- [VDD_LOWER] = 100000000,
- [VDD_LOW] = 200000000,
- [VDD_LOW_L1] = 300000000,
- [VDD_NOMINAL] = 400000000},
- },
- };
- static const struct freq_tbl ftbl_cam_cc_fd_core_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
- F(480000000, P_CAM_CC_PLL2_OUT_MAIN, 1, 0, 0),
- F(600000000, P_CAM_CC_PLL0_OUT_MAIN, 2, 0, 0),
- { }
- };
- static struct clk_rcg2 cam_cc_fd_core_clk_src = {
- .cmd_rcgr = 0xc0e0,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_fd_core_clk_src,
- .enable_safe_config = true,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_fd_core_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_mm,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_MIN] = 19200000,
- [VDD_LOWER] = 400000000,
- [VDD_LOW_L1] = 480000000,
- [VDD_NOMINAL] = 600000000},
- },
- };
- static const struct freq_tbl ftbl_cam_cc_icp_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
- F(600000000, P_CAM_CC_PLL0_OUT_MAIN, 2, 0, 0),
- { }
- };
- static struct clk_rcg2 cam_cc_icp_clk_src = {
- .cmd_rcgr = 0xc0b8,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_icp_clk_src,
- .enable_safe_config = true,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_icp_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_mm,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_MIN] = 19200000,
- [VDD_LOWER] = 400000000,
- [VDD_LOW_L1] = 600000000},
- },
- };
- static const struct freq_tbl ftbl_cam_cc_ife_0_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(400000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
- F(558000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
- F(637000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
- F(847000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
- F(950000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
- { }
- };
- static struct clk_rcg2 cam_cc_ife_0_clk_src = {
- .cmd_rcgr = 0xa010,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_2,
- .freq_tbl = ftbl_cam_cc_ife_0_clk_src,
- .enable_safe_config = true,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_ife_0_clk_src",
- .parent_data = cam_cc_parent_data_2,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_2),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_mm,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_MIN] = 19200000,
- [VDD_LOWER] = 400000000,
- [VDD_LOW] = 558000000,
- [VDD_LOW_L1] = 637000000,
- [VDD_NOMINAL] = 847000000,
- [VDD_HIGH] = 950000000},
- },
- };
- static const struct freq_tbl ftbl_cam_cc_ife_0_csid_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(75000000, P_CAM_CC_PLL0_OUT_EVEN, 8, 0, 0),
- F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
- F(480000000, P_CAM_CC_PLL2_OUT_MAIN, 1, 0, 0),
- F(600000000, P_CAM_CC_PLL0_OUT_MAIN, 2, 0, 0),
- { }
- };
- static struct clk_rcg2 cam_cc_ife_0_csid_clk_src = {
- .cmd_rcgr = 0xa03c,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_ife_0_csid_clk_src,
- .enable_safe_config = true,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_ife_0_csid_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_mm,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_MIN] = 19200000,
- [VDD_LOWER] = 400000000,
- [VDD_LOW_L1] = 480000000,
- [VDD_NOMINAL] = 600000000},
- },
- };
- static const struct freq_tbl ftbl_cam_cc_ife_1_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(400000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
- F(558000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
- F(637000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
- F(847000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
- F(950000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
- { }
- };
- static struct clk_rcg2 cam_cc_ife_1_clk_src = {
- .cmd_rcgr = 0xb010,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_3,
- .freq_tbl = ftbl_cam_cc_ife_1_clk_src,
- .enable_safe_config = true,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_ife_1_clk_src",
- .parent_data = cam_cc_parent_data_3,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_3),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_mm,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_MIN] = 19200000,
- [VDD_LOWER] = 400000000,
- [VDD_LOW] = 558000000,
- [VDD_LOW_L1] = 637000000,
- [VDD_NOMINAL] = 847000000,
- [VDD_HIGH] = 950000000},
- },
- };
- static struct clk_rcg2 cam_cc_ife_1_csid_clk_src = {
- .cmd_rcgr = 0xb034,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_ife_0_csid_clk_src,
- .enable_safe_config = true,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_ife_1_csid_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_mm,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_MIN] = 19200000,
- [VDD_LOWER] = 400000000,
- [VDD_LOW_L1] = 480000000,
- [VDD_NOMINAL] = 600000000},
- },
- };
- static const struct freq_tbl ftbl_cam_cc_ife_lite_0_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(320000000, P_CAM_CC_PLL2_OUT_MAIN, 1.5, 0, 0),
- F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
- F(480000000, P_CAM_CC_PLL2_OUT_MAIN, 1, 0, 0),
- F(600000000, P_CAM_CC_PLL0_OUT_MAIN, 2, 0, 0),
- { }
- };
- static struct clk_rcg2 cam_cc_ife_lite_0_clk_src = {
- .cmd_rcgr = 0xc004,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_ife_lite_0_clk_src,
- .enable_safe_config = true,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_ife_lite_0_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_mm,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_MIN] = 19200000,
- [VDD_LOWER] = 320000000,
- [VDD_LOW] = 400000000,
- [VDD_LOW_L1] = 480000000,
- [VDD_NOMINAL] = 600000000},
- },
- };
- static struct clk_rcg2 cam_cc_ife_lite_0_csid_clk_src = {
- .cmd_rcgr = 0xc020,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_fd_core_clk_src,
- .enable_safe_config = true,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_ife_lite_0_csid_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_mm,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_MIN] = 19200000,
- [VDD_LOWER] = 400000000,
- [VDD_LOW_L1] = 480000000,
- [VDD_NOMINAL] = 600000000},
- },
- };
- static struct clk_rcg2 cam_cc_ife_lite_1_clk_src = {
- .cmd_rcgr = 0xc048,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_ife_lite_0_clk_src,
- .enable_safe_config = true,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_ife_lite_1_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_mm,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_MIN] = 19200000,
- [VDD_LOWER] = 320000000,
- [VDD_LOW] = 400000000,
- [VDD_LOW_L1] = 480000000,
- [VDD_NOMINAL] = 600000000},
- },
- };
- static struct clk_rcg2 cam_cc_ife_lite_1_csid_clk_src = {
- .cmd_rcgr = 0xc064,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_fd_core_clk_src,
- .enable_safe_config = true,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_ife_lite_1_csid_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_mm,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_MIN] = 19200000,
- [VDD_LOWER] = 400000000,
- [VDD_LOW_L1] = 480000000,
- [VDD_NOMINAL] = 600000000},
- },
- };
- static const struct freq_tbl ftbl_cam_cc_ipe_0_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(300000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
- F(475000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
- F(520000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
- F(600000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
- { }
- };
- static struct clk_rcg2 cam_cc_ipe_0_clk_src = {
- .cmd_rcgr = 0x8010,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_4,
- .freq_tbl = ftbl_cam_cc_ipe_0_clk_src,
- .enable_safe_config = true,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_ipe_0_clk_src",
- .parent_data = cam_cc_parent_data_4,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_4),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_mm,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_MIN] = 19200000,
- [VDD_LOWER] = 300000000,
- [VDD_LOW] = 475000000,
- [VDD_LOW_L1] = 520000000,
- [VDD_NOMINAL] = 600000000},
- },
- };
- static struct clk_rcg2 cam_cc_jpeg_clk_src = {
- .cmd_rcgr = 0xc08c,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_bps_clk_src,
- .enable_safe_config = true,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_jpeg_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_mm,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_MIN] = 19200000,
- [VDD_LOWER] = 200000000,
- [VDD_LOW] = 400000000,
- [VDD_LOW_L1] = 480000000,
- [VDD_NOMINAL] = 600000000},
- },
- };
- static const struct freq_tbl ftbl_cam_cc_lrme_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(100000000, P_CAM_CC_PLL0_OUT_EVEN, 6, 0, 0),
- F(240000000, P_CAM_CC_PLL2_OUT_MAIN, 2, 0, 0),
- F(300000000, P_CAM_CC_PLL0_OUT_EVEN, 2, 0, 0),
- F(320000000, P_CAM_CC_PLL2_OUT_MAIN, 1.5, 0, 0),
- F(400000000, P_CAM_CC_PLL0_OUT_MAIN, 3, 0, 0),
- { }
- };
- static struct clk_rcg2 cam_cc_lrme_clk_src = {
- .cmd_rcgr = 0xc144,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_lrme_clk_src,
- .enable_safe_config = true,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_lrme_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_mm,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_MIN] = 19200000,
- [VDD_LOWER] = 240000000,
- [VDD_LOW] = 300000000,
- [VDD_LOW_L1] = 320000000,
- [VDD_NOMINAL] = 400000000},
- },
- };
- static const struct freq_tbl ftbl_cam_cc_mclk0_clk_src[] = {
- F(12000000, P_CAM_CC_PLL2_OUT_EARLY, 10, 1, 8),
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(24000000, P_CAM_CC_PLL2_OUT_EARLY, 10, 1, 4),
- F(68571429, P_CAM_CC_PLL2_OUT_EARLY, 14, 0, 0),
- { }
- };
- static struct clk_rcg2 cam_cc_mclk0_clk_src = {
- .cmd_rcgr = 0x5004,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_1,
- .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
- .enable_safe_config = true,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_mclk0_clk_src",
- .parent_data = cam_cc_parent_data_1,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_mx,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_MIN] = 19200000,
- [VDD_LOWER] = 68571429},
- },
- };
- static struct clk_rcg2 cam_cc_mclk1_clk_src = {
- .cmd_rcgr = 0x5024,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_1,
- .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
- .enable_safe_config = true,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_mclk1_clk_src",
- .parent_data = cam_cc_parent_data_1,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_mx,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_MIN] = 19200000,
- [VDD_LOWER] = 68571429},
- },
- };
- static struct clk_rcg2 cam_cc_mclk2_clk_src = {
- .cmd_rcgr = 0x5044,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_1,
- .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
- .enable_safe_config = true,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_mclk2_clk_src",
- .parent_data = cam_cc_parent_data_1,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_mx,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_MIN] = 19200000,
- [VDD_LOWER] = 68571429},
- },
- };
- static struct clk_rcg2 cam_cc_mclk3_clk_src = {
- .cmd_rcgr = 0x5064,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_1,
- .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
- .enable_safe_config = true,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_mclk3_clk_src",
- .parent_data = cam_cc_parent_data_1,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_mx,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_MIN] = 19200000,
- [VDD_LOWER] = 68571429},
- },
- };
- static const struct freq_tbl ftbl_cam_cc_slow_ahb_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(80000000, P_CAM_CC_PLL0_OUT_EVEN, 7.5, 0, 0),
- { }
- };
- static struct clk_rcg2 cam_cc_slow_ahb_clk_src = {
- .cmd_rcgr = 0x7058,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_slow_ahb_clk_src,
- .enable_safe_config = true,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_slow_ahb_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_mm,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_MIN] = 19200000,
- [VDD_LOWER] = 80000000},
- },
- };
- static struct clk_branch cam_cc_bps_ahb_clk = {
- .halt_reg = 0x7070,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x7070,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_bps_ahb_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_slow_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_bps_areg_clk = {
- .halt_reg = 0x7054,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x7054,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_bps_areg_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_fast_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_bps_axi_clk = {
- .halt_reg = 0x7038,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x7038,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_bps_axi_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_camnoc_axi_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_bps_clk = {
- .halt_reg = 0x7028,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x7028,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_bps_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_bps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_camnoc_axi_clk = {
- .halt_reg = 0xc18c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xc18c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_camnoc_axi_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_camnoc_axi_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_camnoc_dcd_xo_clk = {
- .halt_reg = 0xc194,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xc194,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_camnoc_dcd_xo_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_cci_0_clk = {
- .halt_reg = 0xc120,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xc120,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_cci_0_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_cci_0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_cci_1_clk = {
- .halt_reg = 0xc13c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xc13c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_cci_1_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_cci_1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_core_ahb_clk = {
- .halt_reg = 0xc1c8,
- .halt_check = BRANCH_HALT_DELAY,
- .clkr = {
- .enable_reg = 0xc1c8,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_core_ahb_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_slow_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_cpas_ahb_clk = {
- .halt_reg = 0xc168,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xc168,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_cpas_ahb_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_slow_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_csi0phytimer_clk = {
- .halt_reg = 0x601c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x601c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_csi0phytimer_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_csi0phytimer_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_csi1phytimer_clk = {
- .halt_reg = 0x6040,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x6040,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_csi1phytimer_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_csi1phytimer_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_csi2phytimer_clk = {
- .halt_reg = 0x6064,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x6064,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_csi2phytimer_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_csi2phytimer_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_csi3phytimer_clk = {
- .halt_reg = 0x6088,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x6088,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_csi3phytimer_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_csi3phytimer_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_csiphy0_clk = {
- .halt_reg = 0x6020,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x6020,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_csiphy0_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_cphy_rx_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_csiphy1_clk = {
- .halt_reg = 0x6044,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x6044,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_csiphy1_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_cphy_rx_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_csiphy2_clk = {
- .halt_reg = 0x6068,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x6068,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_csiphy2_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_cphy_rx_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_csiphy3_clk = {
- .halt_reg = 0x608c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x608c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_csiphy3_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_cphy_rx_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_fd_core_clk = {
- .halt_reg = 0xc0f8,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xc0f8,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_fd_core_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_fd_core_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_fd_core_uar_clk = {
- .halt_reg = 0xc100,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xc100,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_fd_core_uar_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_fd_core_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_icp_ahb_clk = {
- .halt_reg = 0xc0d8,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xc0d8,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_icp_ahb_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_slow_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_icp_clk = {
- .halt_reg = 0xc0d0,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xc0d0,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_icp_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_icp_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ife_0_axi_clk = {
- .halt_reg = 0xa080,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xa080,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_ife_0_axi_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_camnoc_axi_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ife_0_clk = {
- .halt_reg = 0xa028,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xa028,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_ife_0_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_ife_0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ife_0_cphy_rx_clk = {
- .halt_reg = 0xa07c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xa07c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_ife_0_cphy_rx_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_cphy_rx_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ife_0_csid_clk = {
- .halt_reg = 0xa054,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xa054,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_ife_0_csid_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_ife_0_csid_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ife_0_dsp_clk = {
- .halt_reg = 0xa038,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xa038,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_ife_0_dsp_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_ife_0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ife_1_axi_clk = {
- .halt_reg = 0xb058,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xb058,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_ife_1_axi_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_camnoc_axi_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ife_1_clk = {
- .halt_reg = 0xb028,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xb028,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_ife_1_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_ife_1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ife_1_cphy_rx_clk = {
- .halt_reg = 0xb054,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xb054,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_ife_1_cphy_rx_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_cphy_rx_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ife_1_csid_clk = {
- .halt_reg = 0xb04c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xb04c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_ife_1_csid_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_ife_1_csid_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ife_1_dsp_clk = {
- .halt_reg = 0xb030,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xb030,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_ife_1_dsp_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_ife_1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ife_lite_0_clk = {
- .halt_reg = 0xc01c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xc01c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_ife_lite_0_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_ife_lite_0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ife_lite_0_cphy_rx_clk = {
- .halt_reg = 0xc040,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xc040,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_ife_lite_0_cphy_rx_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_cphy_rx_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ife_lite_0_csid_clk = {
- .halt_reg = 0xc038,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xc038,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_ife_lite_0_csid_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_ife_lite_0_csid_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ife_lite_1_clk = {
- .halt_reg = 0xc060,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xc060,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_ife_lite_1_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_ife_lite_1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ife_lite_1_cphy_rx_clk = {
- .halt_reg = 0xc084,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xc084,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_ife_lite_1_cphy_rx_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_cphy_rx_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ife_lite_1_csid_clk = {
- .halt_reg = 0xc07c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xc07c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_ife_lite_1_csid_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_ife_lite_1_csid_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ipe_0_ahb_clk = {
- .halt_reg = 0x8040,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x8040,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_ipe_0_ahb_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_slow_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ipe_0_areg_clk = {
- .halt_reg = 0x803c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x803c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_ipe_0_areg_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_fast_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ipe_0_axi_clk = {
- .halt_reg = 0x8038,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x8038,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_ipe_0_axi_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_camnoc_axi_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ipe_0_clk = {
- .halt_reg = 0x8028,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x8028,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_ipe_0_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_ipe_0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ipe_1_ahb_clk = {
- .halt_reg = 0x9028,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x9028,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_ipe_1_ahb_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_slow_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ipe_1_areg_clk = {
- .halt_reg = 0x9024,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x9024,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_ipe_1_areg_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_fast_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ipe_1_axi_clk = {
- .halt_reg = 0x9020,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x9020,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_ipe_1_axi_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_camnoc_axi_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ipe_1_clk = {
- .halt_reg = 0x9010,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x9010,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_ipe_1_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_ipe_0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_jpeg_clk = {
- .halt_reg = 0xc0a4,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xc0a4,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_jpeg_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_jpeg_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_lrme_clk = {
- .halt_reg = 0xc15c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xc15c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_lrme_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_lrme_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_mclk0_clk = {
- .halt_reg = 0x501c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x501c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_mclk0_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_mclk0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_mclk1_clk = {
- .halt_reg = 0x503c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x503c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_mclk1_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_mclk1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_mclk2_clk = {
- .halt_reg = 0x505c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x505c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_mclk2_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_mclk2_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_mclk3_clk = {
- .halt_reg = 0x507c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x507c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_mclk3_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_mclk3_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct critical_clk_offset critical_clk_list[] = {
- { .offset = 0xc1e4, .mask = BIT(0) },
- };
- static struct clk_regmap *cam_cc_sm8150_clocks[] = {
- [CAM_CC_PLL0] = &cam_cc_pll0.clkr,
- [CAM_CC_PLL0_OUT_EVEN] = &cam_cc_pll0_out_even.clkr,
- [CAM_CC_PLL0_OUT_ODD] = &cam_cc_pll0_out_odd.clkr,
- [CAM_CC_PLL1] = &cam_cc_pll1.clkr,
- [CAM_CC_PLL1_OUT_EVEN] = &cam_cc_pll1_out_even.clkr,
- [CAM_CC_PLL2] = &cam_cc_pll2.clkr,
- [CAM_CC_PLL2_OUT_MAIN] = &cam_cc_pll2_out_main.clkr,
- [CAM_CC_PLL3] = &cam_cc_pll3.clkr,
- [CAM_CC_PLL3_OUT_EVEN] = &cam_cc_pll3_out_even.clkr,
- [CAM_CC_PLL4] = &cam_cc_pll4.clkr,
- [CAM_CC_PLL4_OUT_EVEN] = &cam_cc_pll4_out_even.clkr,
- [CAM_CC_BPS_AHB_CLK] = &cam_cc_bps_ahb_clk.clkr,
- [CAM_CC_BPS_AREG_CLK] = &cam_cc_bps_areg_clk.clkr,
- [CAM_CC_BPS_AXI_CLK] = &cam_cc_bps_axi_clk.clkr,
- [CAM_CC_BPS_CLK] = &cam_cc_bps_clk.clkr,
- [CAM_CC_BPS_CLK_SRC] = &cam_cc_bps_clk_src.clkr,
- [CAM_CC_CAMNOC_AXI_CLK] = &cam_cc_camnoc_axi_clk.clkr,
- [CAM_CC_CAMNOC_AXI_CLK_SRC] = &cam_cc_camnoc_axi_clk_src.clkr,
- [CAM_CC_CAMNOC_DCD_XO_CLK] = &cam_cc_camnoc_dcd_xo_clk.clkr,
- [CAM_CC_CCI_0_CLK] = &cam_cc_cci_0_clk.clkr,
- [CAM_CC_CCI_0_CLK_SRC] = &cam_cc_cci_0_clk_src.clkr,
- [CAM_CC_CCI_1_CLK] = &cam_cc_cci_1_clk.clkr,
- [CAM_CC_CCI_1_CLK_SRC] = &cam_cc_cci_1_clk_src.clkr,
- [CAM_CC_CORE_AHB_CLK] = &cam_cc_core_ahb_clk.clkr,
- [CAM_CC_CPAS_AHB_CLK] = &cam_cc_cpas_ahb_clk.clkr,
- [CAM_CC_CPHY_RX_CLK_SRC] = &cam_cc_cphy_rx_clk_src.clkr,
- [CAM_CC_CSI0PHYTIMER_CLK] = &cam_cc_csi0phytimer_clk.clkr,
- [CAM_CC_CSI0PHYTIMER_CLK_SRC] = &cam_cc_csi0phytimer_clk_src.clkr,
- [CAM_CC_CSI1PHYTIMER_CLK] = &cam_cc_csi1phytimer_clk.clkr,
- [CAM_CC_CSI1PHYTIMER_CLK_SRC] = &cam_cc_csi1phytimer_clk_src.clkr,
- [CAM_CC_CSI2PHYTIMER_CLK] = &cam_cc_csi2phytimer_clk.clkr,
- [CAM_CC_CSI2PHYTIMER_CLK_SRC] = &cam_cc_csi2phytimer_clk_src.clkr,
- [CAM_CC_CSI3PHYTIMER_CLK] = &cam_cc_csi3phytimer_clk.clkr,
- [CAM_CC_CSI3PHYTIMER_CLK_SRC] = &cam_cc_csi3phytimer_clk_src.clkr,
- [CAM_CC_CSIPHY0_CLK] = &cam_cc_csiphy0_clk.clkr,
- [CAM_CC_CSIPHY1_CLK] = &cam_cc_csiphy1_clk.clkr,
- [CAM_CC_CSIPHY2_CLK] = &cam_cc_csiphy2_clk.clkr,
- [CAM_CC_CSIPHY3_CLK] = &cam_cc_csiphy3_clk.clkr,
- [CAM_CC_FAST_AHB_CLK_SRC] = &cam_cc_fast_ahb_clk_src.clkr,
- [CAM_CC_FD_CORE_CLK] = &cam_cc_fd_core_clk.clkr,
- [CAM_CC_FD_CORE_CLK_SRC] = &cam_cc_fd_core_clk_src.clkr,
- [CAM_CC_FD_CORE_UAR_CLK] = &cam_cc_fd_core_uar_clk.clkr,
- [CAM_CC_ICP_AHB_CLK] = &cam_cc_icp_ahb_clk.clkr,
- [CAM_CC_ICP_CLK] = &cam_cc_icp_clk.clkr,
- [CAM_CC_ICP_CLK_SRC] = &cam_cc_icp_clk_src.clkr,
- [CAM_CC_IFE_0_AXI_CLK] = &cam_cc_ife_0_axi_clk.clkr,
- [CAM_CC_IFE_0_CLK] = &cam_cc_ife_0_clk.clkr,
- [CAM_CC_IFE_0_CLK_SRC] = &cam_cc_ife_0_clk_src.clkr,
- [CAM_CC_IFE_0_CPHY_RX_CLK] = &cam_cc_ife_0_cphy_rx_clk.clkr,
- [CAM_CC_IFE_0_CSID_CLK] = &cam_cc_ife_0_csid_clk.clkr,
- [CAM_CC_IFE_0_CSID_CLK_SRC] = &cam_cc_ife_0_csid_clk_src.clkr,
- [CAM_CC_IFE_0_DSP_CLK] = &cam_cc_ife_0_dsp_clk.clkr,
- [CAM_CC_IFE_1_AXI_CLK] = &cam_cc_ife_1_axi_clk.clkr,
- [CAM_CC_IFE_1_CLK] = &cam_cc_ife_1_clk.clkr,
- [CAM_CC_IFE_1_CLK_SRC] = &cam_cc_ife_1_clk_src.clkr,
- [CAM_CC_IFE_1_CPHY_RX_CLK] = &cam_cc_ife_1_cphy_rx_clk.clkr,
- [CAM_CC_IFE_1_CSID_CLK] = &cam_cc_ife_1_csid_clk.clkr,
- [CAM_CC_IFE_1_CSID_CLK_SRC] = &cam_cc_ife_1_csid_clk_src.clkr,
- [CAM_CC_IFE_1_DSP_CLK] = &cam_cc_ife_1_dsp_clk.clkr,
- [CAM_CC_IFE_LITE_0_CLK] = &cam_cc_ife_lite_0_clk.clkr,
- [CAM_CC_IFE_LITE_0_CLK_SRC] = &cam_cc_ife_lite_0_clk_src.clkr,
- [CAM_CC_IFE_LITE_0_CPHY_RX_CLK] = &cam_cc_ife_lite_0_cphy_rx_clk.clkr,
- [CAM_CC_IFE_LITE_0_CSID_CLK] = &cam_cc_ife_lite_0_csid_clk.clkr,
- [CAM_CC_IFE_LITE_0_CSID_CLK_SRC] = &cam_cc_ife_lite_0_csid_clk_src.clkr,
- [CAM_CC_IFE_LITE_1_CLK] = &cam_cc_ife_lite_1_clk.clkr,
- [CAM_CC_IFE_LITE_1_CLK_SRC] = &cam_cc_ife_lite_1_clk_src.clkr,
- [CAM_CC_IFE_LITE_1_CPHY_RX_CLK] = &cam_cc_ife_lite_1_cphy_rx_clk.clkr,
- [CAM_CC_IFE_LITE_1_CSID_CLK] = &cam_cc_ife_lite_1_csid_clk.clkr,
- [CAM_CC_IFE_LITE_1_CSID_CLK_SRC] = &cam_cc_ife_lite_1_csid_clk_src.clkr,
- [CAM_CC_IPE_0_AHB_CLK] = &cam_cc_ipe_0_ahb_clk.clkr,
- [CAM_CC_IPE_0_AREG_CLK] = &cam_cc_ipe_0_areg_clk.clkr,
- [CAM_CC_IPE_0_AXI_CLK] = &cam_cc_ipe_0_axi_clk.clkr,
- [CAM_CC_IPE_0_CLK] = &cam_cc_ipe_0_clk.clkr,
- [CAM_CC_IPE_0_CLK_SRC] = &cam_cc_ipe_0_clk_src.clkr,
- [CAM_CC_IPE_1_AHB_CLK] = &cam_cc_ipe_1_ahb_clk.clkr,
- [CAM_CC_IPE_1_AREG_CLK] = &cam_cc_ipe_1_areg_clk.clkr,
- [CAM_CC_IPE_1_AXI_CLK] = &cam_cc_ipe_1_axi_clk.clkr,
- [CAM_CC_IPE_1_CLK] = &cam_cc_ipe_1_clk.clkr,
- [CAM_CC_JPEG_CLK] = &cam_cc_jpeg_clk.clkr,
- [CAM_CC_JPEG_CLK_SRC] = &cam_cc_jpeg_clk_src.clkr,
- [CAM_CC_LRME_CLK] = &cam_cc_lrme_clk.clkr,
- [CAM_CC_LRME_CLK_SRC] = &cam_cc_lrme_clk_src.clkr,
- [CAM_CC_MCLK0_CLK] = &cam_cc_mclk0_clk.clkr,
- [CAM_CC_MCLK0_CLK_SRC] = &cam_cc_mclk0_clk_src.clkr,
- [CAM_CC_MCLK1_CLK] = &cam_cc_mclk1_clk.clkr,
- [CAM_CC_MCLK1_CLK_SRC] = &cam_cc_mclk1_clk_src.clkr,
- [CAM_CC_MCLK2_CLK] = &cam_cc_mclk2_clk.clkr,
- [CAM_CC_MCLK2_CLK_SRC] = &cam_cc_mclk2_clk_src.clkr,
- [CAM_CC_MCLK3_CLK] = &cam_cc_mclk3_clk.clkr,
- [CAM_CC_MCLK3_CLK_SRC] = &cam_cc_mclk3_clk_src.clkr,
- [CAM_CC_SLOW_AHB_CLK_SRC] = &cam_cc_slow_ahb_clk_src.clkr,
- };
- static const struct qcom_reset_map cam_cc_sm8150_resets[] = {
- [CAM_CC_BPS_BCR] = { 0x7000 },
- [CAM_CC_CAMNOC_BCR] = { 0xc16c },
- [CAM_CC_CCI_BCR] = { 0xc104 },
- [CAM_CC_CPAS_BCR] = { 0xc164 },
- [CAM_CC_CSI0PHY_BCR] = { 0x6000 },
- [CAM_CC_CSI1PHY_BCR] = { 0x6024 },
- [CAM_CC_CSI2PHY_BCR] = { 0x6048 },
- [CAM_CC_CSI3PHY_BCR] = { 0x606c },
- [CAM_CC_FD_BCR] = { 0xc0dc },
- [CAM_CC_ICP_BCR] = { 0xc0b4 },
- [CAM_CC_IFE_0_BCR] = { 0xa000 },
- [CAM_CC_IFE_1_BCR] = { 0xb000 },
- [CAM_CC_IFE_LITE_0_BCR] = { 0xc000 },
- [CAM_CC_IFE_LITE_1_BCR] = { 0xc044 },
- [CAM_CC_IPE_0_BCR] = { 0x8000 },
- [CAM_CC_IPE_1_BCR] = { 0x9000 },
- [CAM_CC_JPEG_BCR] = { 0xc088 },
- [CAM_CC_LRME_BCR] = { 0xc140 },
- [CAM_CC_MCLK0_BCR] = { 0x5000 },
- [CAM_CC_MCLK1_BCR] = { 0x5020 },
- [CAM_CC_MCLK2_BCR] = { 0x5040 },
- [CAM_CC_MCLK3_BCR] = { 0x5060 },
- };
- static const struct regmap_config cam_cc_sm8150_regmap_config = {
- .reg_bits = 32,
- .reg_stride = 4,
- .val_bits = 32,
- .max_register = 0xe004,
- .fast_io = true,
- };
- static struct qcom_cc_desc cam_cc_sm8150_desc = {
- .config = &cam_cc_sm8150_regmap_config,
- .clks = cam_cc_sm8150_clocks,
- .num_clks = ARRAY_SIZE(cam_cc_sm8150_clocks),
- .resets = cam_cc_sm8150_resets,
- .num_resets = ARRAY_SIZE(cam_cc_sm8150_resets),
- .clk_regulators = cam_cc_sm8150_regulators,
- .num_clk_regulators = ARRAY_SIZE(cam_cc_sm8150_regulators),
- .critical_clk_en = critical_clk_list,
- .num_critical_clk = ARRAY_SIZE(critical_clk_list),
- };
- static const struct of_device_id cam_cc_sm8150_match_table[] = {
- { .compatible = "qcom,sm8150-camcc" },
- { .compatible = "qcom,sa8155-camcc" },
- { }
- };
- MODULE_DEVICE_TABLE(of, cam_cc_sm8150_match_table);
- static int cam_cc_sm8150_probe(struct platform_device *pdev)
- {
- struct regmap *regmap;
- int ret;
- regmap = qcom_cc_map(pdev, &cam_cc_sm8150_desc);
- if (IS_ERR(regmap)) {
- pr_err("Failed to map the cam CC registers\n");
- return PTR_ERR(regmap);
- }
- clk_trion_pll_configure(&cam_cc_pll0, regmap, cam_cc_pll0.config);
- clk_trion_pll_configure(&cam_cc_pll1, regmap, cam_cc_pll1.config);
- clk_regera_pll_configure(&cam_cc_pll2, regmap, cam_cc_pll2.config);
- clk_trion_pll_configure(&cam_cc_pll3, regmap, cam_cc_pll3.config);
- clk_trion_pll_configure(&cam_cc_pll4, regmap, cam_cc_pll4.config);
- /*
- * Keep clocks always enabled:
- * cam_cc_gdsc_clk
- */
- regmap_update_bits(regmap, 0xc1e4, BIT(0), BIT(0));
- ret = qcom_cc_really_probe(pdev, &cam_cc_sm8150_desc, regmap);
- if (ret) {
- dev_err(&pdev->dev, "Failed to register CAM CC clocks\n");
- return ret;
- }
- ret = register_qcom_clks_pm(pdev, false, &cam_cc_sm8150_desc);
- if (ret)
- dev_err(&pdev->dev, "Failed to register for pm ops\n");
- dev_info(&pdev->dev, "Registered CAM CC clocks\n");
- return 0;
- }
- static void cam_cc_sm8150_sync_state(struct device *dev)
- {
- qcom_cc_sync_state(dev, &cam_cc_sm8150_desc);
- }
- static struct platform_driver cam_cc_sm8150_driver = {
- .probe = cam_cc_sm8150_probe,
- .driver = {
- .name = "cam_cc-sm8150",
- .of_match_table = cam_cc_sm8150_match_table,
- .sync_state = cam_cc_sm8150_sync_state,
- },
- };
- static int __init cam_cc_sm8150_init(void)
- {
- return platform_driver_register(&cam_cc_sm8150_driver);
- }
- subsys_initcall(cam_cc_sm8150_init);
- static void __exit cam_cc_sm8150_exit(void)
- {
- platform_driver_unregister(&cam_cc_sm8150_driver);
- }
- module_exit(cam_cc_sm8150_exit);
- MODULE_DESCRIPTION("QTI CAM_CC SM8150 Driver");
- MODULE_LICENSE("GPL");
|