camcc-sm8150.c 62 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2020-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2023, Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #include <linux/clk-provider.h>
  7. #include <linux/err.h>
  8. #include <linux/kernel.h>
  9. #include <linux/module.h>
  10. #include <linux/of_device.h>
  11. #include <linux/of.h>
  12. #include <linux/regmap.h>
  13. #include <dt-bindings/clock/qcom,camcc-sm8150.h>
  14. #include "clk-alpha-pll.h"
  15. #include "clk-branch.h"
  16. #include "clk-rcg.h"
  17. #include "clk-regmap.h"
  18. #include "common.h"
  19. #include "reset.h"
  20. #include "vdd-level-sm8150.h"
  21. #include "clk-pm.h"
  22. static DEFINE_VDD_REGULATORS(vdd_mm, VDD_HIGH + 1, 1, vdd_corner);
  23. static DEFINE_VDD_REGULATORS(vdd_mx, VDD_HIGH + 1, 1, vdd_corner);
  24. static struct clk_vdd_class *cam_cc_sm8150_regulators[] = {
  25. &vdd_mm,
  26. &vdd_mx,
  27. };
  28. enum {
  29. P_BI_TCXO,
  30. P_CAM_CC_PLL0_OUT_EVEN,
  31. P_CAM_CC_PLL0_OUT_MAIN,
  32. P_CAM_CC_PLL0_OUT_ODD,
  33. P_CAM_CC_PLL1_OUT_EVEN,
  34. P_CAM_CC_PLL2_OUT_EARLY,
  35. P_CAM_CC_PLL2_OUT_MAIN,
  36. P_CAM_CC_PLL3_OUT_EVEN,
  37. P_CAM_CC_PLL4_OUT_EVEN,
  38. };
  39. static struct pll_vco regera_vco[] = {
  40. { 600000000, 3300000000, 0 },
  41. };
  42. static struct pll_vco trion_vco[] = {
  43. { 249600000, 2000000000, 0 },
  44. };
  45. /* 1200MHz configuration */
  46. static struct alpha_pll_config cam_cc_pll0_config = {
  47. .l = 0x3E,
  48. .alpha = 0x8000,
  49. .config_ctl_val = 0x20485699,
  50. .config_ctl_hi_val = 0x00002267,
  51. .config_ctl_hi1_val = 0x00000024,
  52. .test_ctl_val = 0x00000000,
  53. .test_ctl_hi_val = 0x00000000,
  54. .test_ctl_hi1_val = 0x00000020,
  55. .user_ctl_val = 0x00003100,
  56. .user_ctl_hi_val = 0x00000805,
  57. .user_ctl_hi1_val = 0x000000D0,
  58. };
  59. static struct clk_alpha_pll cam_cc_pll0 = {
  60. .offset = 0x0,
  61. .vco_table = trion_vco,
  62. .num_vco = ARRAY_SIZE(trion_vco),
  63. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_TRION],
  64. .config = &cam_cc_pll0_config,
  65. .clkr = {
  66. .hw.init = &(struct clk_init_data){
  67. .name = "cam_cc_pll0",
  68. .parent_data = &(const struct clk_parent_data){
  69. .fw_name = "bi_tcxo",
  70. },
  71. .num_parents = 1,
  72. .ops = &clk_alpha_pll_trion_ops,
  73. },
  74. .vdd_data = {
  75. .vdd_class = &vdd_mx,
  76. .num_rate_max = VDD_NUM,
  77. .rate_max = (unsigned long[VDD_NUM]) {
  78. [VDD_MIN] = 615000000,
  79. [VDD_LOW] = 1066000000,
  80. [VDD_LOW_L1] = 1600000000,
  81. [VDD_NOMINAL] = 2000000000},
  82. },
  83. },
  84. };
  85. static const struct clk_div_table post_div_table_cam_cc_pll0_out_even[] = {
  86. { 0x1, 2 },
  87. { }
  88. };
  89. static struct clk_alpha_pll_postdiv cam_cc_pll0_out_even = {
  90. .offset = 0x0,
  91. .post_div_shift = 8,
  92. .post_div_table = post_div_table_cam_cc_pll0_out_even,
  93. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll0_out_even),
  94. .width = 4,
  95. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_TRION],
  96. .clkr.hw.init = &(struct clk_init_data){
  97. .name = "cam_cc_pll0_out_even",
  98. .parent_hws = (const struct clk_hw*[]){
  99. &cam_cc_pll0.clkr.hw,
  100. },
  101. .num_parents = 1,
  102. .ops = &clk_alpha_pll_postdiv_trion_ops,
  103. },
  104. };
  105. static const struct clk_div_table post_div_table_cam_cc_pll0_out_odd[] = {
  106. { 0x3, 3 },
  107. { }
  108. };
  109. static struct clk_alpha_pll_postdiv cam_cc_pll0_out_odd = {
  110. .offset = 0x0,
  111. .post_div_shift = 12,
  112. .post_div_table = post_div_table_cam_cc_pll0_out_odd,
  113. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll0_out_odd),
  114. .width = 4,
  115. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_TRION],
  116. .clkr.hw.init = &(struct clk_init_data){
  117. .name = "cam_cc_pll0_out_odd",
  118. .parent_hws = (const struct clk_hw*[]){
  119. &cam_cc_pll0.clkr.hw,
  120. },
  121. .num_parents = 1,
  122. .ops = &clk_alpha_pll_postdiv_trion_ops,
  123. },
  124. };
  125. /* 600MHz configuration */
  126. static struct alpha_pll_config cam_cc_pll1_config = {
  127. .l = 0x1F,
  128. .alpha = 0x4000,
  129. .config_ctl_val = 0x20485699,
  130. .config_ctl_hi_val = 0x00002267,
  131. .config_ctl_hi1_val = 0x00000024,
  132. .test_ctl_val = 0x00000000,
  133. .test_ctl_hi_val = 0x00000000,
  134. .test_ctl_hi1_val = 0x00000020,
  135. .user_ctl_val = 0x00000100,
  136. .user_ctl_hi_val = 0x00000805,
  137. .user_ctl_hi1_val = 0x000000D0,
  138. };
  139. static struct clk_alpha_pll cam_cc_pll1 = {
  140. .offset = 0x1000,
  141. .vco_table = trion_vco,
  142. .num_vco = ARRAY_SIZE(trion_vco),
  143. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_TRION],
  144. .config = &cam_cc_pll1_config,
  145. .clkr = {
  146. .hw.init = &(struct clk_init_data){
  147. .name = "cam_cc_pll1",
  148. .parent_data = &(const struct clk_parent_data){
  149. .fw_name = "bi_tcxo",
  150. },
  151. .num_parents = 1,
  152. .ops = &clk_alpha_pll_trion_ops,
  153. },
  154. .vdd_data = {
  155. .vdd_class = &vdd_mx,
  156. .num_rate_max = VDD_NUM,
  157. .rate_max = (unsigned long[VDD_NUM]) {
  158. [VDD_MIN] = 615000000,
  159. [VDD_LOW] = 1066000000,
  160. [VDD_LOW_L1] = 1600000000,
  161. [VDD_NOMINAL] = 2000000000},
  162. },
  163. },
  164. };
  165. static const struct clk_div_table post_div_table_cam_cc_pll1_out_even[] = {
  166. { 0x1, 2 },
  167. { }
  168. };
  169. static struct clk_alpha_pll_postdiv cam_cc_pll1_out_even = {
  170. .offset = 0x1000,
  171. .post_div_shift = 8,
  172. .post_div_table = post_div_table_cam_cc_pll1_out_even,
  173. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll1_out_even),
  174. .width = 4,
  175. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_TRION],
  176. .clkr.hw.init = &(struct clk_init_data){
  177. .name = "cam_cc_pll1_out_even",
  178. .parent_hws = (const struct clk_hw*[]){
  179. &cam_cc_pll1.clkr.hw,
  180. },
  181. .num_parents = 1,
  182. .flags = CLK_SET_RATE_PARENT,
  183. .ops = &clk_alpha_pll_postdiv_trion_ops,
  184. },
  185. };
  186. /* 960MHz configuration */
  187. static struct alpha_pll_config cam_cc_pll2_config = {
  188. .l = 0x32,
  189. .alpha = 0x0,
  190. .config_ctl_val = 0x10000807,
  191. .config_ctl_hi_val = 0x00000011,
  192. .config_ctl_hi1_val = 0x04300142,
  193. .test_ctl_val = 0x04000400,
  194. .test_ctl_hi_val = 0x00004000,
  195. .test_ctl_hi1_val = 0x00000000,
  196. .user_ctl_val = 0x00000100,
  197. .user_ctl_hi_val = 0x00000000,
  198. .user_ctl_hi1_val = 0x00000000,
  199. };
  200. static struct clk_alpha_pll cam_cc_pll2 = {
  201. .offset = 0x2000,
  202. .vco_table = regera_vco,
  203. .num_vco = ARRAY_SIZE(regera_vco),
  204. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_REGERA],
  205. .config = &cam_cc_pll2_config,
  206. .clkr = {
  207. .hw.init = &(struct clk_init_data){
  208. .name = "cam_cc_pll2",
  209. .parent_data = &(const struct clk_parent_data){
  210. .fw_name = "bi_tcxo",
  211. },
  212. .num_parents = 1,
  213. .ops = &clk_regera_pll_ops,
  214. },
  215. .vdd_data = {
  216. .vdd_class = &vdd_mx,
  217. .num_rate_max = VDD_NUM,
  218. .rate_max = (unsigned long[VDD_NUM]) {
  219. [VDD_MIN] = 1200000000,
  220. [VDD_LOWER] = 1800000000,
  221. [VDD_LOW] = 2400000000,
  222. [VDD_NOMINAL] = 3000000000,
  223. [VDD_HIGH] = 3300000000},
  224. },
  225. },
  226. };
  227. static const struct clk_div_table post_div_table_cam_cc_pll2_out_main[] = {
  228. { 0x1, 2 },
  229. { }
  230. };
  231. static struct clk_alpha_pll_postdiv cam_cc_pll2_out_main = {
  232. .offset = 0x2000,
  233. .post_div_shift = 8,
  234. .post_div_table = post_div_table_cam_cc_pll2_out_main,
  235. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll2_out_main),
  236. .width = 2,
  237. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_REGERA],
  238. .clkr.hw.init = &(struct clk_init_data){
  239. .name = "cam_cc_pll2_out_main",
  240. .parent_hws = (const struct clk_hw*[]){
  241. &cam_cc_pll2.clkr.hw,
  242. },
  243. .num_parents = 1,
  244. .ops = &clk_alpha_pll_postdiv_trion_ops,
  245. },
  246. };
  247. /* 800MHz configuration */
  248. static struct alpha_pll_config cam_cc_pll3_config = {
  249. .l = 0x29,
  250. .alpha = 0xAAAA,
  251. .config_ctl_val = 0x20485699,
  252. .config_ctl_hi_val = 0x00002267,
  253. .config_ctl_hi1_val = 0x00000024,
  254. .test_ctl_val = 0x00000000,
  255. .test_ctl_hi_val = 0x00000000,
  256. .test_ctl_hi1_val = 0x00000020,
  257. .user_ctl_val = 0x00000100,
  258. .user_ctl_hi_val = 0x00000805,
  259. .user_ctl_hi1_val = 0x000000D0,
  260. };
  261. static struct clk_alpha_pll cam_cc_pll3 = {
  262. .offset = 0x3000,
  263. .vco_table = trion_vco,
  264. .num_vco = ARRAY_SIZE(trion_vco),
  265. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_TRION],
  266. .config = &cam_cc_pll3_config,
  267. .clkr = {
  268. .hw.init = &(struct clk_init_data){
  269. .name = "cam_cc_pll3",
  270. .parent_data = &(const struct clk_parent_data){
  271. .fw_name = "bi_tcxo",
  272. },
  273. .num_parents = 1,
  274. .ops = &clk_alpha_pll_trion_ops,
  275. },
  276. .vdd_data = {
  277. .vdd_class = &vdd_mx,
  278. .num_rate_max = VDD_NUM,
  279. .rate_max = (unsigned long[VDD_NUM]) {
  280. [VDD_MIN] = 615000000,
  281. [VDD_LOW] = 1066000000,
  282. [VDD_LOW_L1] = 1600000000,
  283. [VDD_NOMINAL] = 2000000000},
  284. },
  285. },
  286. };
  287. static const struct clk_div_table post_div_table_cam_cc_pll3_out_even[] = {
  288. { 0x1, 2 },
  289. { }
  290. };
  291. static struct clk_alpha_pll_postdiv cam_cc_pll3_out_even = {
  292. .offset = 0x3000,
  293. .post_div_shift = 8,
  294. .post_div_table = post_div_table_cam_cc_pll3_out_even,
  295. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll3_out_even),
  296. .width = 4,
  297. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_TRION],
  298. .clkr.hw.init = &(struct clk_init_data){
  299. .name = "cam_cc_pll3_out_even",
  300. .parent_hws = (const struct clk_hw*[]){
  301. &cam_cc_pll3.clkr.hw,
  302. },
  303. .num_parents = 1,
  304. .flags = CLK_SET_RATE_PARENT,
  305. .ops = &clk_alpha_pll_postdiv_trion_ops,
  306. },
  307. };
  308. /* 800MHz configuration */
  309. static struct alpha_pll_config cam_cc_pll4_config = {
  310. .l = 0x29,
  311. .alpha = 0xAAAA,
  312. .config_ctl_val = 0x20485699,
  313. .config_ctl_hi_val = 0x00002267,
  314. .config_ctl_hi1_val = 0x00000024,
  315. .test_ctl_val = 0x00000000,
  316. .test_ctl_hi_val = 0x00000000,
  317. .test_ctl_hi1_val = 0x00000020,
  318. .user_ctl_val = 0x00000100,
  319. .user_ctl_hi_val = 0x00000805,
  320. .user_ctl_hi1_val = 0x000000D0,
  321. };
  322. static struct clk_alpha_pll cam_cc_pll4 = {
  323. .offset = 0x4000,
  324. .vco_table = trion_vco,
  325. .num_vco = ARRAY_SIZE(trion_vco),
  326. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_TRION],
  327. .config = &cam_cc_pll4_config,
  328. .clkr = {
  329. .hw.init = &(struct clk_init_data){
  330. .name = "cam_cc_pll4",
  331. .parent_data = &(const struct clk_parent_data){
  332. .fw_name = "bi_tcxo",
  333. },
  334. .num_parents = 1,
  335. .ops = &clk_alpha_pll_trion_ops,
  336. },
  337. .vdd_data = {
  338. .vdd_class = &vdd_mx,
  339. .num_rate_max = VDD_NUM,
  340. .rate_max = (unsigned long[VDD_NUM]) {
  341. [VDD_MIN] = 615000000,
  342. [VDD_LOW] = 1066000000,
  343. [VDD_LOW_L1] = 1600000000,
  344. [VDD_NOMINAL] = 2000000000},
  345. },
  346. },
  347. };
  348. static const struct clk_div_table post_div_table_cam_cc_pll4_out_even[] = {
  349. { 0x1, 2 },
  350. { }
  351. };
  352. static struct clk_alpha_pll_postdiv cam_cc_pll4_out_even = {
  353. .offset = 0x4000,
  354. .post_div_shift = 8,
  355. .post_div_table = post_div_table_cam_cc_pll4_out_even,
  356. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll4_out_even),
  357. .width = 4,
  358. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_TRION],
  359. .clkr.hw.init = &(struct clk_init_data){
  360. .name = "cam_cc_pll4_out_even",
  361. .parent_hws = (const struct clk_hw*[]){
  362. &cam_cc_pll4.clkr.hw,
  363. },
  364. .num_parents = 1,
  365. .flags = CLK_SET_RATE_PARENT,
  366. .ops = &clk_alpha_pll_postdiv_trion_ops,
  367. },
  368. };
  369. static const struct parent_map cam_cc_parent_map_0[] = {
  370. { P_BI_TCXO, 0 },
  371. { P_CAM_CC_PLL0_OUT_MAIN, 1 },
  372. { P_CAM_CC_PLL0_OUT_EVEN, 2 },
  373. { P_CAM_CC_PLL0_OUT_ODD, 3 },
  374. { P_CAM_CC_PLL2_OUT_MAIN, 5 },
  375. };
  376. static const struct clk_parent_data cam_cc_parent_data_0[] = {
  377. { .fw_name = "bi_tcxo" },
  378. { .hw = &cam_cc_pll0.clkr.hw },
  379. { .hw = &cam_cc_pll0_out_even.clkr.hw },
  380. { .hw = &cam_cc_pll0_out_odd.clkr.hw },
  381. { .hw = &cam_cc_pll2_out_main.clkr.hw },
  382. };
  383. static const struct parent_map cam_cc_parent_map_1[] = {
  384. { P_BI_TCXO, 0 },
  385. { P_CAM_CC_PLL2_OUT_EARLY, 5 },
  386. };
  387. static const struct clk_parent_data cam_cc_parent_data_1[] = {
  388. { .fw_name = "bi_tcxo" },
  389. { .hw = &cam_cc_pll2.clkr.hw },
  390. };
  391. static const struct parent_map cam_cc_parent_map_2[] = {
  392. { P_BI_TCXO, 0 },
  393. { P_CAM_CC_PLL3_OUT_EVEN, 6 },
  394. };
  395. static const struct clk_parent_data cam_cc_parent_data_2[] = {
  396. { .fw_name = "bi_tcxo" },
  397. { .hw = &cam_cc_pll3_out_even.clkr.hw },
  398. };
  399. static const struct parent_map cam_cc_parent_map_3[] = {
  400. { P_BI_TCXO, 0 },
  401. { P_CAM_CC_PLL4_OUT_EVEN, 6 },
  402. };
  403. static const struct clk_parent_data cam_cc_parent_data_3[] = {
  404. { .fw_name = "bi_tcxo" },
  405. { .hw = &cam_cc_pll4_out_even.clkr.hw },
  406. };
  407. static const struct parent_map cam_cc_parent_map_4[] = {
  408. { P_BI_TCXO, 0 },
  409. { P_CAM_CC_PLL1_OUT_EVEN, 4 },
  410. };
  411. static const struct clk_parent_data cam_cc_parent_data_4[] = {
  412. { .fw_name = "bi_tcxo" },
  413. { .hw = &cam_cc_pll1_out_even.clkr.hw },
  414. };
  415. static const struct freq_tbl ftbl_cam_cc_bps_clk_src[] = {
  416. F(19200000, P_BI_TCXO, 1, 0, 0),
  417. F(100000000, P_CAM_CC_PLL0_OUT_EVEN, 6, 0, 0),
  418. F(200000000, P_CAM_CC_PLL0_OUT_ODD, 2, 0, 0),
  419. F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
  420. F(480000000, P_CAM_CC_PLL2_OUT_MAIN, 1, 0, 0),
  421. F(600000000, P_CAM_CC_PLL0_OUT_MAIN, 2, 0, 0),
  422. { }
  423. };
  424. static struct clk_rcg2 cam_cc_bps_clk_src = {
  425. .cmd_rcgr = 0x7010,
  426. .mnd_width = 0,
  427. .hid_width = 5,
  428. .parent_map = cam_cc_parent_map_0,
  429. .freq_tbl = ftbl_cam_cc_bps_clk_src,
  430. .enable_safe_config = true,
  431. .clkr.hw.init = &(struct clk_init_data){
  432. .name = "cam_cc_bps_clk_src",
  433. .parent_data = cam_cc_parent_data_0,
  434. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  435. .ops = &clk_rcg2_ops,
  436. },
  437. .clkr.vdd_data = {
  438. .vdd_class = &vdd_mm,
  439. .num_rate_max = VDD_NUM,
  440. .rate_max = (unsigned long[VDD_NUM]) {
  441. [VDD_MIN] = 19200000,
  442. [VDD_LOWER] = 200000000,
  443. [VDD_LOW] = 400000000,
  444. [VDD_LOW_L1] = 480000000,
  445. [VDD_NOMINAL] = 600000000},
  446. },
  447. };
  448. static const struct freq_tbl ftbl_cam_cc_camnoc_axi_clk_src[] = {
  449. F(19200000, P_BI_TCXO, 1, 0, 0),
  450. F(150000000, P_CAM_CC_PLL0_OUT_EVEN, 4, 0, 0),
  451. F(266666667, P_CAM_CC_PLL0_OUT_ODD, 1.5, 0, 0),
  452. F(320000000, P_CAM_CC_PLL2_OUT_MAIN, 1.5, 0, 0),
  453. F(400000000, P_CAM_CC_PLL0_OUT_MAIN, 3, 0, 0),
  454. F(480000000, P_CAM_CC_PLL2_OUT_MAIN, 1, 0, 0),
  455. { }
  456. };
  457. static struct clk_rcg2 cam_cc_camnoc_axi_clk_src = {
  458. .cmd_rcgr = 0xc170,
  459. .mnd_width = 0,
  460. .hid_width = 5,
  461. .parent_map = cam_cc_parent_map_0,
  462. .freq_tbl = ftbl_cam_cc_camnoc_axi_clk_src,
  463. .enable_safe_config = true,
  464. .clkr.hw.init = &(struct clk_init_data){
  465. .name = "cam_cc_camnoc_axi_clk_src",
  466. .parent_data = cam_cc_parent_data_0,
  467. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  468. .ops = &clk_rcg2_ops,
  469. },
  470. .clkr.vdd_data = {
  471. .vdd_class = &vdd_mm,
  472. .num_rate_max = VDD_NUM,
  473. .rate_max = (unsigned long[VDD_NUM]) {
  474. [VDD_MIN] = 19200000,
  475. [VDD_LOWER] = 150000000,
  476. [VDD_LOW] = 266666667,
  477. [VDD_LOW_L1] = 320000000,
  478. [VDD_NOMINAL] = 400000000,
  479. [VDD_HIGH] = 480000000},
  480. },
  481. };
  482. static const struct freq_tbl ftbl_cam_cc_cci_0_clk_src[] = {
  483. F(19200000, P_BI_TCXO, 1, 0, 0),
  484. F(37500000, P_CAM_CC_PLL0_OUT_EVEN, 16, 0, 0),
  485. { }
  486. };
  487. static struct clk_rcg2 cam_cc_cci_0_clk_src = {
  488. .cmd_rcgr = 0xc108,
  489. .mnd_width = 8,
  490. .hid_width = 5,
  491. .parent_map = cam_cc_parent_map_0,
  492. .freq_tbl = ftbl_cam_cc_cci_0_clk_src,
  493. .enable_safe_config = true,
  494. .clkr.hw.init = &(struct clk_init_data){
  495. .name = "cam_cc_cci_0_clk_src",
  496. .parent_data = cam_cc_parent_data_0,
  497. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  498. .ops = &clk_rcg2_ops,
  499. },
  500. .clkr.vdd_data = {
  501. .vdd_class = &vdd_mm,
  502. .num_rate_max = VDD_NUM,
  503. .rate_max = (unsigned long[VDD_NUM]) {
  504. [VDD_MIN] = 19200000,
  505. [VDD_LOWER] = 37500000},
  506. },
  507. };
  508. static struct clk_rcg2 cam_cc_cci_1_clk_src = {
  509. .cmd_rcgr = 0xc124,
  510. .mnd_width = 8,
  511. .hid_width = 5,
  512. .parent_map = cam_cc_parent_map_0,
  513. .freq_tbl = ftbl_cam_cc_cci_0_clk_src,
  514. .enable_safe_config = true,
  515. .clkr.hw.init = &(struct clk_init_data){
  516. .name = "cam_cc_cci_1_clk_src",
  517. .parent_data = cam_cc_parent_data_0,
  518. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  519. .ops = &clk_rcg2_ops,
  520. },
  521. .clkr.vdd_data = {
  522. .vdd_class = &vdd_mm,
  523. .num_rate_max = VDD_NUM,
  524. .rate_max = (unsigned long[VDD_NUM]) {
  525. [VDD_MIN] = 19200000,
  526. [VDD_LOWER] = 37500000},
  527. },
  528. };
  529. static const struct freq_tbl ftbl_cam_cc_cphy_rx_clk_src[] = {
  530. F(19200000, P_BI_TCXO, 1, 0, 0),
  531. F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
  532. { }
  533. };
  534. static struct clk_rcg2 cam_cc_cphy_rx_clk_src = {
  535. .cmd_rcgr = 0xa064,
  536. .mnd_width = 0,
  537. .hid_width = 5,
  538. .parent_map = cam_cc_parent_map_0,
  539. .freq_tbl = ftbl_cam_cc_cphy_rx_clk_src,
  540. .enable_safe_config = true,
  541. .clkr.hw.init = &(struct clk_init_data){
  542. .name = "cam_cc_cphy_rx_clk_src",
  543. .parent_data = cam_cc_parent_data_0,
  544. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  545. .ops = &clk_rcg2_ops,
  546. },
  547. .clkr.vdd_data = {
  548. .vdd_class = &vdd_mm,
  549. .num_rate_max = VDD_NUM,
  550. .rate_max = (unsigned long[VDD_NUM]) {
  551. [VDD_MIN] = 19200000,
  552. [VDD_LOWER] = 400000000},
  553. },
  554. };
  555. static const struct freq_tbl ftbl_cam_cc_csi0phytimer_clk_src[] = {
  556. F(19200000, P_BI_TCXO, 1, 0, 0),
  557. F(300000000, P_CAM_CC_PLL0_OUT_EVEN, 2, 0, 0),
  558. { }
  559. };
  560. static struct clk_rcg2 cam_cc_csi0phytimer_clk_src = {
  561. .cmd_rcgr = 0x6004,
  562. .mnd_width = 0,
  563. .hid_width = 5,
  564. .parent_map = cam_cc_parent_map_0,
  565. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  566. .enable_safe_config = true,
  567. .clkr.hw.init = &(struct clk_init_data){
  568. .name = "cam_cc_csi0phytimer_clk_src",
  569. .parent_data = cam_cc_parent_data_0,
  570. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  571. .ops = &clk_rcg2_ops,
  572. },
  573. .clkr.vdd_data = {
  574. .vdd_class = &vdd_mm,
  575. .num_rate_max = VDD_NUM,
  576. .rate_max = (unsigned long[VDD_NUM]) {
  577. [VDD_MIN] = 19200000,
  578. [VDD_LOWER] = 300000000},
  579. },
  580. };
  581. static struct clk_rcg2 cam_cc_csi1phytimer_clk_src = {
  582. .cmd_rcgr = 0x6028,
  583. .mnd_width = 0,
  584. .hid_width = 5,
  585. .parent_map = cam_cc_parent_map_0,
  586. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  587. .enable_safe_config = true,
  588. .clkr.hw.init = &(struct clk_init_data){
  589. .name = "cam_cc_csi1phytimer_clk_src",
  590. .parent_data = cam_cc_parent_data_0,
  591. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  592. .ops = &clk_rcg2_ops,
  593. },
  594. .clkr.vdd_data = {
  595. .vdd_class = &vdd_mm,
  596. .num_rate_max = VDD_NUM,
  597. .rate_max = (unsigned long[VDD_NUM]) {
  598. [VDD_MIN] = 19200000,
  599. [VDD_LOWER] = 300000000},
  600. },
  601. };
  602. static struct clk_rcg2 cam_cc_csi2phytimer_clk_src = {
  603. .cmd_rcgr = 0x604c,
  604. .mnd_width = 0,
  605. .hid_width = 5,
  606. .parent_map = cam_cc_parent_map_0,
  607. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  608. .enable_safe_config = true,
  609. .clkr.hw.init = &(struct clk_init_data){
  610. .name = "cam_cc_csi2phytimer_clk_src",
  611. .parent_data = cam_cc_parent_data_0,
  612. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  613. .ops = &clk_rcg2_ops,
  614. },
  615. .clkr.vdd_data = {
  616. .vdd_class = &vdd_mm,
  617. .num_rate_max = VDD_NUM,
  618. .rate_max = (unsigned long[VDD_NUM]) {
  619. [VDD_MIN] = 19200000,
  620. [VDD_LOWER] = 300000000},
  621. },
  622. };
  623. static struct clk_rcg2 cam_cc_csi3phytimer_clk_src = {
  624. .cmd_rcgr = 0x6070,
  625. .mnd_width = 0,
  626. .hid_width = 5,
  627. .parent_map = cam_cc_parent_map_0,
  628. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  629. .enable_safe_config = true,
  630. .clkr.hw.init = &(struct clk_init_data){
  631. .name = "cam_cc_csi3phytimer_clk_src",
  632. .parent_data = cam_cc_parent_data_0,
  633. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  634. .ops = &clk_rcg2_ops,
  635. },
  636. .clkr.vdd_data = {
  637. .vdd_class = &vdd_mm,
  638. .num_rate_max = VDD_NUM,
  639. .rate_max = (unsigned long[VDD_NUM]) {
  640. [VDD_MIN] = 19200000,
  641. [VDD_LOWER] = 300000000},
  642. },
  643. };
  644. static const struct freq_tbl ftbl_cam_cc_fast_ahb_clk_src[] = {
  645. F(19200000, P_BI_TCXO, 1, 0, 0),
  646. F(50000000, P_CAM_CC_PLL0_OUT_EVEN, 12, 0, 0),
  647. F(100000000, P_CAM_CC_PLL0_OUT_EVEN, 6, 0, 0),
  648. F(200000000, P_CAM_CC_PLL0_OUT_EVEN, 3, 0, 0),
  649. F(300000000, P_CAM_CC_PLL0_OUT_MAIN, 4, 0, 0),
  650. F(400000000, P_CAM_CC_PLL0_OUT_MAIN, 3, 0, 0),
  651. { }
  652. };
  653. static struct clk_rcg2 cam_cc_fast_ahb_clk_src = {
  654. .cmd_rcgr = 0x703c,
  655. .mnd_width = 0,
  656. .hid_width = 5,
  657. .parent_map = cam_cc_parent_map_0,
  658. .freq_tbl = ftbl_cam_cc_fast_ahb_clk_src,
  659. .enable_safe_config = true,
  660. .clkr.hw.init = &(struct clk_init_data){
  661. .name = "cam_cc_fast_ahb_clk_src",
  662. .parent_data = cam_cc_parent_data_0,
  663. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  664. .ops = &clk_rcg2_ops,
  665. },
  666. .clkr.vdd_data = {
  667. .vdd_class = &vdd_mm,
  668. .num_rate_max = VDD_NUM,
  669. .rate_max = (unsigned long[VDD_NUM]) {
  670. [VDD_MIN] = 19200000,
  671. [VDD_LOWER] = 100000000,
  672. [VDD_LOW] = 200000000,
  673. [VDD_LOW_L1] = 300000000,
  674. [VDD_NOMINAL] = 400000000},
  675. },
  676. };
  677. static const struct freq_tbl ftbl_cam_cc_fd_core_clk_src[] = {
  678. F(19200000, P_BI_TCXO, 1, 0, 0),
  679. F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
  680. F(480000000, P_CAM_CC_PLL2_OUT_MAIN, 1, 0, 0),
  681. F(600000000, P_CAM_CC_PLL0_OUT_MAIN, 2, 0, 0),
  682. { }
  683. };
  684. static struct clk_rcg2 cam_cc_fd_core_clk_src = {
  685. .cmd_rcgr = 0xc0e0,
  686. .mnd_width = 0,
  687. .hid_width = 5,
  688. .parent_map = cam_cc_parent_map_0,
  689. .freq_tbl = ftbl_cam_cc_fd_core_clk_src,
  690. .enable_safe_config = true,
  691. .clkr.hw.init = &(struct clk_init_data){
  692. .name = "cam_cc_fd_core_clk_src",
  693. .parent_data = cam_cc_parent_data_0,
  694. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  695. .ops = &clk_rcg2_ops,
  696. },
  697. .clkr.vdd_data = {
  698. .vdd_class = &vdd_mm,
  699. .num_rate_max = VDD_NUM,
  700. .rate_max = (unsigned long[VDD_NUM]) {
  701. [VDD_MIN] = 19200000,
  702. [VDD_LOWER] = 400000000,
  703. [VDD_LOW_L1] = 480000000,
  704. [VDD_NOMINAL] = 600000000},
  705. },
  706. };
  707. static const struct freq_tbl ftbl_cam_cc_icp_clk_src[] = {
  708. F(19200000, P_BI_TCXO, 1, 0, 0),
  709. F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
  710. F(600000000, P_CAM_CC_PLL0_OUT_MAIN, 2, 0, 0),
  711. { }
  712. };
  713. static struct clk_rcg2 cam_cc_icp_clk_src = {
  714. .cmd_rcgr = 0xc0b8,
  715. .mnd_width = 0,
  716. .hid_width = 5,
  717. .parent_map = cam_cc_parent_map_0,
  718. .freq_tbl = ftbl_cam_cc_icp_clk_src,
  719. .enable_safe_config = true,
  720. .clkr.hw.init = &(struct clk_init_data){
  721. .name = "cam_cc_icp_clk_src",
  722. .parent_data = cam_cc_parent_data_0,
  723. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  724. .ops = &clk_rcg2_ops,
  725. },
  726. .clkr.vdd_data = {
  727. .vdd_class = &vdd_mm,
  728. .num_rate_max = VDD_NUM,
  729. .rate_max = (unsigned long[VDD_NUM]) {
  730. [VDD_MIN] = 19200000,
  731. [VDD_LOWER] = 400000000,
  732. [VDD_LOW_L1] = 600000000},
  733. },
  734. };
  735. static const struct freq_tbl ftbl_cam_cc_ife_0_clk_src[] = {
  736. F(19200000, P_BI_TCXO, 1, 0, 0),
  737. F(400000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
  738. F(558000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
  739. F(637000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
  740. F(847000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
  741. F(950000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
  742. { }
  743. };
  744. static struct clk_rcg2 cam_cc_ife_0_clk_src = {
  745. .cmd_rcgr = 0xa010,
  746. .mnd_width = 0,
  747. .hid_width = 5,
  748. .parent_map = cam_cc_parent_map_2,
  749. .freq_tbl = ftbl_cam_cc_ife_0_clk_src,
  750. .enable_safe_config = true,
  751. .clkr.hw.init = &(struct clk_init_data){
  752. .name = "cam_cc_ife_0_clk_src",
  753. .parent_data = cam_cc_parent_data_2,
  754. .num_parents = ARRAY_SIZE(cam_cc_parent_data_2),
  755. .flags = CLK_SET_RATE_PARENT,
  756. .ops = &clk_rcg2_ops,
  757. },
  758. .clkr.vdd_data = {
  759. .vdd_class = &vdd_mm,
  760. .num_rate_max = VDD_NUM,
  761. .rate_max = (unsigned long[VDD_NUM]) {
  762. [VDD_MIN] = 19200000,
  763. [VDD_LOWER] = 400000000,
  764. [VDD_LOW] = 558000000,
  765. [VDD_LOW_L1] = 637000000,
  766. [VDD_NOMINAL] = 847000000,
  767. [VDD_HIGH] = 950000000},
  768. },
  769. };
  770. static const struct freq_tbl ftbl_cam_cc_ife_0_csid_clk_src[] = {
  771. F(19200000, P_BI_TCXO, 1, 0, 0),
  772. F(75000000, P_CAM_CC_PLL0_OUT_EVEN, 8, 0, 0),
  773. F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
  774. F(480000000, P_CAM_CC_PLL2_OUT_MAIN, 1, 0, 0),
  775. F(600000000, P_CAM_CC_PLL0_OUT_MAIN, 2, 0, 0),
  776. { }
  777. };
  778. static struct clk_rcg2 cam_cc_ife_0_csid_clk_src = {
  779. .cmd_rcgr = 0xa03c,
  780. .mnd_width = 0,
  781. .hid_width = 5,
  782. .parent_map = cam_cc_parent_map_0,
  783. .freq_tbl = ftbl_cam_cc_ife_0_csid_clk_src,
  784. .enable_safe_config = true,
  785. .clkr.hw.init = &(struct clk_init_data){
  786. .name = "cam_cc_ife_0_csid_clk_src",
  787. .parent_data = cam_cc_parent_data_0,
  788. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  789. .ops = &clk_rcg2_ops,
  790. },
  791. .clkr.vdd_data = {
  792. .vdd_class = &vdd_mm,
  793. .num_rate_max = VDD_NUM,
  794. .rate_max = (unsigned long[VDD_NUM]) {
  795. [VDD_MIN] = 19200000,
  796. [VDD_LOWER] = 400000000,
  797. [VDD_LOW_L1] = 480000000,
  798. [VDD_NOMINAL] = 600000000},
  799. },
  800. };
  801. static const struct freq_tbl ftbl_cam_cc_ife_1_clk_src[] = {
  802. F(19200000, P_BI_TCXO, 1, 0, 0),
  803. F(400000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
  804. F(558000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
  805. F(637000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
  806. F(847000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
  807. F(950000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
  808. { }
  809. };
  810. static struct clk_rcg2 cam_cc_ife_1_clk_src = {
  811. .cmd_rcgr = 0xb010,
  812. .mnd_width = 0,
  813. .hid_width = 5,
  814. .parent_map = cam_cc_parent_map_3,
  815. .freq_tbl = ftbl_cam_cc_ife_1_clk_src,
  816. .enable_safe_config = true,
  817. .clkr.hw.init = &(struct clk_init_data){
  818. .name = "cam_cc_ife_1_clk_src",
  819. .parent_data = cam_cc_parent_data_3,
  820. .num_parents = ARRAY_SIZE(cam_cc_parent_data_3),
  821. .flags = CLK_SET_RATE_PARENT,
  822. .ops = &clk_rcg2_ops,
  823. },
  824. .clkr.vdd_data = {
  825. .vdd_class = &vdd_mm,
  826. .num_rate_max = VDD_NUM,
  827. .rate_max = (unsigned long[VDD_NUM]) {
  828. [VDD_MIN] = 19200000,
  829. [VDD_LOWER] = 400000000,
  830. [VDD_LOW] = 558000000,
  831. [VDD_LOW_L1] = 637000000,
  832. [VDD_NOMINAL] = 847000000,
  833. [VDD_HIGH] = 950000000},
  834. },
  835. };
  836. static struct clk_rcg2 cam_cc_ife_1_csid_clk_src = {
  837. .cmd_rcgr = 0xb034,
  838. .mnd_width = 0,
  839. .hid_width = 5,
  840. .parent_map = cam_cc_parent_map_0,
  841. .freq_tbl = ftbl_cam_cc_ife_0_csid_clk_src,
  842. .enable_safe_config = true,
  843. .clkr.hw.init = &(struct clk_init_data){
  844. .name = "cam_cc_ife_1_csid_clk_src",
  845. .parent_data = cam_cc_parent_data_0,
  846. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  847. .ops = &clk_rcg2_ops,
  848. },
  849. .clkr.vdd_data = {
  850. .vdd_class = &vdd_mm,
  851. .num_rate_max = VDD_NUM,
  852. .rate_max = (unsigned long[VDD_NUM]) {
  853. [VDD_MIN] = 19200000,
  854. [VDD_LOWER] = 400000000,
  855. [VDD_LOW_L1] = 480000000,
  856. [VDD_NOMINAL] = 600000000},
  857. },
  858. };
  859. static const struct freq_tbl ftbl_cam_cc_ife_lite_0_clk_src[] = {
  860. F(19200000, P_BI_TCXO, 1, 0, 0),
  861. F(320000000, P_CAM_CC_PLL2_OUT_MAIN, 1.5, 0, 0),
  862. F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
  863. F(480000000, P_CAM_CC_PLL2_OUT_MAIN, 1, 0, 0),
  864. F(600000000, P_CAM_CC_PLL0_OUT_MAIN, 2, 0, 0),
  865. { }
  866. };
  867. static struct clk_rcg2 cam_cc_ife_lite_0_clk_src = {
  868. .cmd_rcgr = 0xc004,
  869. .mnd_width = 0,
  870. .hid_width = 5,
  871. .parent_map = cam_cc_parent_map_0,
  872. .freq_tbl = ftbl_cam_cc_ife_lite_0_clk_src,
  873. .enable_safe_config = true,
  874. .clkr.hw.init = &(struct clk_init_data){
  875. .name = "cam_cc_ife_lite_0_clk_src",
  876. .parent_data = cam_cc_parent_data_0,
  877. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  878. .ops = &clk_rcg2_ops,
  879. },
  880. .clkr.vdd_data = {
  881. .vdd_class = &vdd_mm,
  882. .num_rate_max = VDD_NUM,
  883. .rate_max = (unsigned long[VDD_NUM]) {
  884. [VDD_MIN] = 19200000,
  885. [VDD_LOWER] = 320000000,
  886. [VDD_LOW] = 400000000,
  887. [VDD_LOW_L1] = 480000000,
  888. [VDD_NOMINAL] = 600000000},
  889. },
  890. };
  891. static struct clk_rcg2 cam_cc_ife_lite_0_csid_clk_src = {
  892. .cmd_rcgr = 0xc020,
  893. .mnd_width = 0,
  894. .hid_width = 5,
  895. .parent_map = cam_cc_parent_map_0,
  896. .freq_tbl = ftbl_cam_cc_fd_core_clk_src,
  897. .enable_safe_config = true,
  898. .clkr.hw.init = &(struct clk_init_data){
  899. .name = "cam_cc_ife_lite_0_csid_clk_src",
  900. .parent_data = cam_cc_parent_data_0,
  901. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  902. .ops = &clk_rcg2_ops,
  903. },
  904. .clkr.vdd_data = {
  905. .vdd_class = &vdd_mm,
  906. .num_rate_max = VDD_NUM,
  907. .rate_max = (unsigned long[VDD_NUM]) {
  908. [VDD_MIN] = 19200000,
  909. [VDD_LOWER] = 400000000,
  910. [VDD_LOW_L1] = 480000000,
  911. [VDD_NOMINAL] = 600000000},
  912. },
  913. };
  914. static struct clk_rcg2 cam_cc_ife_lite_1_clk_src = {
  915. .cmd_rcgr = 0xc048,
  916. .mnd_width = 0,
  917. .hid_width = 5,
  918. .parent_map = cam_cc_parent_map_0,
  919. .freq_tbl = ftbl_cam_cc_ife_lite_0_clk_src,
  920. .enable_safe_config = true,
  921. .clkr.hw.init = &(struct clk_init_data){
  922. .name = "cam_cc_ife_lite_1_clk_src",
  923. .parent_data = cam_cc_parent_data_0,
  924. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  925. .ops = &clk_rcg2_ops,
  926. },
  927. .clkr.vdd_data = {
  928. .vdd_class = &vdd_mm,
  929. .num_rate_max = VDD_NUM,
  930. .rate_max = (unsigned long[VDD_NUM]) {
  931. [VDD_MIN] = 19200000,
  932. [VDD_LOWER] = 320000000,
  933. [VDD_LOW] = 400000000,
  934. [VDD_LOW_L1] = 480000000,
  935. [VDD_NOMINAL] = 600000000},
  936. },
  937. };
  938. static struct clk_rcg2 cam_cc_ife_lite_1_csid_clk_src = {
  939. .cmd_rcgr = 0xc064,
  940. .mnd_width = 0,
  941. .hid_width = 5,
  942. .parent_map = cam_cc_parent_map_0,
  943. .freq_tbl = ftbl_cam_cc_fd_core_clk_src,
  944. .enable_safe_config = true,
  945. .clkr.hw.init = &(struct clk_init_data){
  946. .name = "cam_cc_ife_lite_1_csid_clk_src",
  947. .parent_data = cam_cc_parent_data_0,
  948. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  949. .ops = &clk_rcg2_ops,
  950. },
  951. .clkr.vdd_data = {
  952. .vdd_class = &vdd_mm,
  953. .num_rate_max = VDD_NUM,
  954. .rate_max = (unsigned long[VDD_NUM]) {
  955. [VDD_MIN] = 19200000,
  956. [VDD_LOWER] = 400000000,
  957. [VDD_LOW_L1] = 480000000,
  958. [VDD_NOMINAL] = 600000000},
  959. },
  960. };
  961. static const struct freq_tbl ftbl_cam_cc_ipe_0_clk_src[] = {
  962. F(19200000, P_BI_TCXO, 1, 0, 0),
  963. F(300000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
  964. F(475000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
  965. F(520000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
  966. F(600000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
  967. { }
  968. };
  969. static struct clk_rcg2 cam_cc_ipe_0_clk_src = {
  970. .cmd_rcgr = 0x8010,
  971. .mnd_width = 0,
  972. .hid_width = 5,
  973. .parent_map = cam_cc_parent_map_4,
  974. .freq_tbl = ftbl_cam_cc_ipe_0_clk_src,
  975. .enable_safe_config = true,
  976. .clkr.hw.init = &(struct clk_init_data){
  977. .name = "cam_cc_ipe_0_clk_src",
  978. .parent_data = cam_cc_parent_data_4,
  979. .num_parents = ARRAY_SIZE(cam_cc_parent_data_4),
  980. .flags = CLK_SET_RATE_PARENT,
  981. .ops = &clk_rcg2_ops,
  982. },
  983. .clkr.vdd_data = {
  984. .vdd_class = &vdd_mm,
  985. .num_rate_max = VDD_NUM,
  986. .rate_max = (unsigned long[VDD_NUM]) {
  987. [VDD_MIN] = 19200000,
  988. [VDD_LOWER] = 300000000,
  989. [VDD_LOW] = 475000000,
  990. [VDD_LOW_L1] = 520000000,
  991. [VDD_NOMINAL] = 600000000},
  992. },
  993. };
  994. static struct clk_rcg2 cam_cc_jpeg_clk_src = {
  995. .cmd_rcgr = 0xc08c,
  996. .mnd_width = 0,
  997. .hid_width = 5,
  998. .parent_map = cam_cc_parent_map_0,
  999. .freq_tbl = ftbl_cam_cc_bps_clk_src,
  1000. .enable_safe_config = true,
  1001. .clkr.hw.init = &(struct clk_init_data){
  1002. .name = "cam_cc_jpeg_clk_src",
  1003. .parent_data = cam_cc_parent_data_0,
  1004. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1005. .ops = &clk_rcg2_ops,
  1006. },
  1007. .clkr.vdd_data = {
  1008. .vdd_class = &vdd_mm,
  1009. .num_rate_max = VDD_NUM,
  1010. .rate_max = (unsigned long[VDD_NUM]) {
  1011. [VDD_MIN] = 19200000,
  1012. [VDD_LOWER] = 200000000,
  1013. [VDD_LOW] = 400000000,
  1014. [VDD_LOW_L1] = 480000000,
  1015. [VDD_NOMINAL] = 600000000},
  1016. },
  1017. };
  1018. static const struct freq_tbl ftbl_cam_cc_lrme_clk_src[] = {
  1019. F(19200000, P_BI_TCXO, 1, 0, 0),
  1020. F(100000000, P_CAM_CC_PLL0_OUT_EVEN, 6, 0, 0),
  1021. F(240000000, P_CAM_CC_PLL2_OUT_MAIN, 2, 0, 0),
  1022. F(300000000, P_CAM_CC_PLL0_OUT_EVEN, 2, 0, 0),
  1023. F(320000000, P_CAM_CC_PLL2_OUT_MAIN, 1.5, 0, 0),
  1024. F(400000000, P_CAM_CC_PLL0_OUT_MAIN, 3, 0, 0),
  1025. { }
  1026. };
  1027. static struct clk_rcg2 cam_cc_lrme_clk_src = {
  1028. .cmd_rcgr = 0xc144,
  1029. .mnd_width = 0,
  1030. .hid_width = 5,
  1031. .parent_map = cam_cc_parent_map_0,
  1032. .freq_tbl = ftbl_cam_cc_lrme_clk_src,
  1033. .enable_safe_config = true,
  1034. .clkr.hw.init = &(struct clk_init_data){
  1035. .name = "cam_cc_lrme_clk_src",
  1036. .parent_data = cam_cc_parent_data_0,
  1037. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1038. .ops = &clk_rcg2_ops,
  1039. },
  1040. .clkr.vdd_data = {
  1041. .vdd_class = &vdd_mm,
  1042. .num_rate_max = VDD_NUM,
  1043. .rate_max = (unsigned long[VDD_NUM]) {
  1044. [VDD_MIN] = 19200000,
  1045. [VDD_LOWER] = 240000000,
  1046. [VDD_LOW] = 300000000,
  1047. [VDD_LOW_L1] = 320000000,
  1048. [VDD_NOMINAL] = 400000000},
  1049. },
  1050. };
  1051. static const struct freq_tbl ftbl_cam_cc_mclk0_clk_src[] = {
  1052. F(12000000, P_CAM_CC_PLL2_OUT_EARLY, 10, 1, 8),
  1053. F(19200000, P_BI_TCXO, 1, 0, 0),
  1054. F(24000000, P_CAM_CC_PLL2_OUT_EARLY, 10, 1, 4),
  1055. F(68571429, P_CAM_CC_PLL2_OUT_EARLY, 14, 0, 0),
  1056. { }
  1057. };
  1058. static struct clk_rcg2 cam_cc_mclk0_clk_src = {
  1059. .cmd_rcgr = 0x5004,
  1060. .mnd_width = 8,
  1061. .hid_width = 5,
  1062. .parent_map = cam_cc_parent_map_1,
  1063. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1064. .enable_safe_config = true,
  1065. .clkr.hw.init = &(struct clk_init_data){
  1066. .name = "cam_cc_mclk0_clk_src",
  1067. .parent_data = cam_cc_parent_data_1,
  1068. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1069. .ops = &clk_rcg2_ops,
  1070. },
  1071. .clkr.vdd_data = {
  1072. .vdd_class = &vdd_mx,
  1073. .num_rate_max = VDD_NUM,
  1074. .rate_max = (unsigned long[VDD_NUM]) {
  1075. [VDD_MIN] = 19200000,
  1076. [VDD_LOWER] = 68571429},
  1077. },
  1078. };
  1079. static struct clk_rcg2 cam_cc_mclk1_clk_src = {
  1080. .cmd_rcgr = 0x5024,
  1081. .mnd_width = 8,
  1082. .hid_width = 5,
  1083. .parent_map = cam_cc_parent_map_1,
  1084. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1085. .enable_safe_config = true,
  1086. .clkr.hw.init = &(struct clk_init_data){
  1087. .name = "cam_cc_mclk1_clk_src",
  1088. .parent_data = cam_cc_parent_data_1,
  1089. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1090. .ops = &clk_rcg2_ops,
  1091. },
  1092. .clkr.vdd_data = {
  1093. .vdd_class = &vdd_mx,
  1094. .num_rate_max = VDD_NUM,
  1095. .rate_max = (unsigned long[VDD_NUM]) {
  1096. [VDD_MIN] = 19200000,
  1097. [VDD_LOWER] = 68571429},
  1098. },
  1099. };
  1100. static struct clk_rcg2 cam_cc_mclk2_clk_src = {
  1101. .cmd_rcgr = 0x5044,
  1102. .mnd_width = 8,
  1103. .hid_width = 5,
  1104. .parent_map = cam_cc_parent_map_1,
  1105. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1106. .enable_safe_config = true,
  1107. .clkr.hw.init = &(struct clk_init_data){
  1108. .name = "cam_cc_mclk2_clk_src",
  1109. .parent_data = cam_cc_parent_data_1,
  1110. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1111. .ops = &clk_rcg2_ops,
  1112. },
  1113. .clkr.vdd_data = {
  1114. .vdd_class = &vdd_mx,
  1115. .num_rate_max = VDD_NUM,
  1116. .rate_max = (unsigned long[VDD_NUM]) {
  1117. [VDD_MIN] = 19200000,
  1118. [VDD_LOWER] = 68571429},
  1119. },
  1120. };
  1121. static struct clk_rcg2 cam_cc_mclk3_clk_src = {
  1122. .cmd_rcgr = 0x5064,
  1123. .mnd_width = 8,
  1124. .hid_width = 5,
  1125. .parent_map = cam_cc_parent_map_1,
  1126. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1127. .enable_safe_config = true,
  1128. .clkr.hw.init = &(struct clk_init_data){
  1129. .name = "cam_cc_mclk3_clk_src",
  1130. .parent_data = cam_cc_parent_data_1,
  1131. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1132. .ops = &clk_rcg2_ops,
  1133. },
  1134. .clkr.vdd_data = {
  1135. .vdd_class = &vdd_mx,
  1136. .num_rate_max = VDD_NUM,
  1137. .rate_max = (unsigned long[VDD_NUM]) {
  1138. [VDD_MIN] = 19200000,
  1139. [VDD_LOWER] = 68571429},
  1140. },
  1141. };
  1142. static const struct freq_tbl ftbl_cam_cc_slow_ahb_clk_src[] = {
  1143. F(19200000, P_BI_TCXO, 1, 0, 0),
  1144. F(80000000, P_CAM_CC_PLL0_OUT_EVEN, 7.5, 0, 0),
  1145. { }
  1146. };
  1147. static struct clk_rcg2 cam_cc_slow_ahb_clk_src = {
  1148. .cmd_rcgr = 0x7058,
  1149. .mnd_width = 8,
  1150. .hid_width = 5,
  1151. .parent_map = cam_cc_parent_map_0,
  1152. .freq_tbl = ftbl_cam_cc_slow_ahb_clk_src,
  1153. .enable_safe_config = true,
  1154. .clkr.hw.init = &(struct clk_init_data){
  1155. .name = "cam_cc_slow_ahb_clk_src",
  1156. .parent_data = cam_cc_parent_data_0,
  1157. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1158. .ops = &clk_rcg2_ops,
  1159. },
  1160. .clkr.vdd_data = {
  1161. .vdd_class = &vdd_mm,
  1162. .num_rate_max = VDD_NUM,
  1163. .rate_max = (unsigned long[VDD_NUM]) {
  1164. [VDD_MIN] = 19200000,
  1165. [VDD_LOWER] = 80000000},
  1166. },
  1167. };
  1168. static struct clk_branch cam_cc_bps_ahb_clk = {
  1169. .halt_reg = 0x7070,
  1170. .halt_check = BRANCH_HALT,
  1171. .clkr = {
  1172. .enable_reg = 0x7070,
  1173. .enable_mask = BIT(0),
  1174. .hw.init = &(struct clk_init_data){
  1175. .name = "cam_cc_bps_ahb_clk",
  1176. .parent_hws = (const struct clk_hw*[]){
  1177. &cam_cc_slow_ahb_clk_src.clkr.hw,
  1178. },
  1179. .num_parents = 1,
  1180. .flags = CLK_SET_RATE_PARENT,
  1181. .ops = &clk_branch2_ops,
  1182. },
  1183. },
  1184. };
  1185. static struct clk_branch cam_cc_bps_areg_clk = {
  1186. .halt_reg = 0x7054,
  1187. .halt_check = BRANCH_HALT,
  1188. .clkr = {
  1189. .enable_reg = 0x7054,
  1190. .enable_mask = BIT(0),
  1191. .hw.init = &(struct clk_init_data){
  1192. .name = "cam_cc_bps_areg_clk",
  1193. .parent_hws = (const struct clk_hw*[]){
  1194. &cam_cc_fast_ahb_clk_src.clkr.hw,
  1195. },
  1196. .num_parents = 1,
  1197. .flags = CLK_SET_RATE_PARENT,
  1198. .ops = &clk_branch2_ops,
  1199. },
  1200. },
  1201. };
  1202. static struct clk_branch cam_cc_bps_axi_clk = {
  1203. .halt_reg = 0x7038,
  1204. .halt_check = BRANCH_HALT,
  1205. .clkr = {
  1206. .enable_reg = 0x7038,
  1207. .enable_mask = BIT(0),
  1208. .hw.init = &(struct clk_init_data){
  1209. .name = "cam_cc_bps_axi_clk",
  1210. .parent_hws = (const struct clk_hw*[]){
  1211. &cam_cc_camnoc_axi_clk_src.clkr.hw,
  1212. },
  1213. .num_parents = 1,
  1214. .flags = CLK_SET_RATE_PARENT,
  1215. .ops = &clk_branch2_ops,
  1216. },
  1217. },
  1218. };
  1219. static struct clk_branch cam_cc_bps_clk = {
  1220. .halt_reg = 0x7028,
  1221. .halt_check = BRANCH_HALT,
  1222. .clkr = {
  1223. .enable_reg = 0x7028,
  1224. .enable_mask = BIT(0),
  1225. .hw.init = &(struct clk_init_data){
  1226. .name = "cam_cc_bps_clk",
  1227. .parent_hws = (const struct clk_hw*[]){
  1228. &cam_cc_bps_clk_src.clkr.hw,
  1229. },
  1230. .num_parents = 1,
  1231. .flags = CLK_SET_RATE_PARENT,
  1232. .ops = &clk_branch2_ops,
  1233. },
  1234. },
  1235. };
  1236. static struct clk_branch cam_cc_camnoc_axi_clk = {
  1237. .halt_reg = 0xc18c,
  1238. .halt_check = BRANCH_HALT,
  1239. .clkr = {
  1240. .enable_reg = 0xc18c,
  1241. .enable_mask = BIT(0),
  1242. .hw.init = &(struct clk_init_data){
  1243. .name = "cam_cc_camnoc_axi_clk",
  1244. .parent_hws = (const struct clk_hw*[]){
  1245. &cam_cc_camnoc_axi_clk_src.clkr.hw,
  1246. },
  1247. .num_parents = 1,
  1248. .flags = CLK_SET_RATE_PARENT,
  1249. .ops = &clk_branch2_ops,
  1250. },
  1251. },
  1252. };
  1253. static struct clk_branch cam_cc_camnoc_dcd_xo_clk = {
  1254. .halt_reg = 0xc194,
  1255. .halt_check = BRANCH_HALT,
  1256. .clkr = {
  1257. .enable_reg = 0xc194,
  1258. .enable_mask = BIT(0),
  1259. .hw.init = &(struct clk_init_data){
  1260. .name = "cam_cc_camnoc_dcd_xo_clk",
  1261. .ops = &clk_branch2_ops,
  1262. },
  1263. },
  1264. };
  1265. static struct clk_branch cam_cc_cci_0_clk = {
  1266. .halt_reg = 0xc120,
  1267. .halt_check = BRANCH_HALT,
  1268. .clkr = {
  1269. .enable_reg = 0xc120,
  1270. .enable_mask = BIT(0),
  1271. .hw.init = &(struct clk_init_data){
  1272. .name = "cam_cc_cci_0_clk",
  1273. .parent_hws = (const struct clk_hw*[]){
  1274. &cam_cc_cci_0_clk_src.clkr.hw,
  1275. },
  1276. .num_parents = 1,
  1277. .flags = CLK_SET_RATE_PARENT,
  1278. .ops = &clk_branch2_ops,
  1279. },
  1280. },
  1281. };
  1282. static struct clk_branch cam_cc_cci_1_clk = {
  1283. .halt_reg = 0xc13c,
  1284. .halt_check = BRANCH_HALT,
  1285. .clkr = {
  1286. .enable_reg = 0xc13c,
  1287. .enable_mask = BIT(0),
  1288. .hw.init = &(struct clk_init_data){
  1289. .name = "cam_cc_cci_1_clk",
  1290. .parent_hws = (const struct clk_hw*[]){
  1291. &cam_cc_cci_1_clk_src.clkr.hw,
  1292. },
  1293. .num_parents = 1,
  1294. .flags = CLK_SET_RATE_PARENT,
  1295. .ops = &clk_branch2_ops,
  1296. },
  1297. },
  1298. };
  1299. static struct clk_branch cam_cc_core_ahb_clk = {
  1300. .halt_reg = 0xc1c8,
  1301. .halt_check = BRANCH_HALT_DELAY,
  1302. .clkr = {
  1303. .enable_reg = 0xc1c8,
  1304. .enable_mask = BIT(0),
  1305. .hw.init = &(struct clk_init_data){
  1306. .name = "cam_cc_core_ahb_clk",
  1307. .parent_hws = (const struct clk_hw*[]){
  1308. &cam_cc_slow_ahb_clk_src.clkr.hw,
  1309. },
  1310. .num_parents = 1,
  1311. .flags = CLK_SET_RATE_PARENT,
  1312. .ops = &clk_branch2_ops,
  1313. },
  1314. },
  1315. };
  1316. static struct clk_branch cam_cc_cpas_ahb_clk = {
  1317. .halt_reg = 0xc168,
  1318. .halt_check = BRANCH_HALT,
  1319. .clkr = {
  1320. .enable_reg = 0xc168,
  1321. .enable_mask = BIT(0),
  1322. .hw.init = &(struct clk_init_data){
  1323. .name = "cam_cc_cpas_ahb_clk",
  1324. .parent_hws = (const struct clk_hw*[]){
  1325. &cam_cc_slow_ahb_clk_src.clkr.hw,
  1326. },
  1327. .num_parents = 1,
  1328. .flags = CLK_SET_RATE_PARENT,
  1329. .ops = &clk_branch2_ops,
  1330. },
  1331. },
  1332. };
  1333. static struct clk_branch cam_cc_csi0phytimer_clk = {
  1334. .halt_reg = 0x601c,
  1335. .halt_check = BRANCH_HALT,
  1336. .clkr = {
  1337. .enable_reg = 0x601c,
  1338. .enable_mask = BIT(0),
  1339. .hw.init = &(struct clk_init_data){
  1340. .name = "cam_cc_csi0phytimer_clk",
  1341. .parent_hws = (const struct clk_hw*[]){
  1342. &cam_cc_csi0phytimer_clk_src.clkr.hw,
  1343. },
  1344. .num_parents = 1,
  1345. .flags = CLK_SET_RATE_PARENT,
  1346. .ops = &clk_branch2_ops,
  1347. },
  1348. },
  1349. };
  1350. static struct clk_branch cam_cc_csi1phytimer_clk = {
  1351. .halt_reg = 0x6040,
  1352. .halt_check = BRANCH_HALT,
  1353. .clkr = {
  1354. .enable_reg = 0x6040,
  1355. .enable_mask = BIT(0),
  1356. .hw.init = &(struct clk_init_data){
  1357. .name = "cam_cc_csi1phytimer_clk",
  1358. .parent_hws = (const struct clk_hw*[]){
  1359. &cam_cc_csi1phytimer_clk_src.clkr.hw,
  1360. },
  1361. .num_parents = 1,
  1362. .flags = CLK_SET_RATE_PARENT,
  1363. .ops = &clk_branch2_ops,
  1364. },
  1365. },
  1366. };
  1367. static struct clk_branch cam_cc_csi2phytimer_clk = {
  1368. .halt_reg = 0x6064,
  1369. .halt_check = BRANCH_HALT,
  1370. .clkr = {
  1371. .enable_reg = 0x6064,
  1372. .enable_mask = BIT(0),
  1373. .hw.init = &(struct clk_init_data){
  1374. .name = "cam_cc_csi2phytimer_clk",
  1375. .parent_hws = (const struct clk_hw*[]){
  1376. &cam_cc_csi2phytimer_clk_src.clkr.hw,
  1377. },
  1378. .num_parents = 1,
  1379. .flags = CLK_SET_RATE_PARENT,
  1380. .ops = &clk_branch2_ops,
  1381. },
  1382. },
  1383. };
  1384. static struct clk_branch cam_cc_csi3phytimer_clk = {
  1385. .halt_reg = 0x6088,
  1386. .halt_check = BRANCH_HALT,
  1387. .clkr = {
  1388. .enable_reg = 0x6088,
  1389. .enable_mask = BIT(0),
  1390. .hw.init = &(struct clk_init_data){
  1391. .name = "cam_cc_csi3phytimer_clk",
  1392. .parent_hws = (const struct clk_hw*[]){
  1393. &cam_cc_csi3phytimer_clk_src.clkr.hw,
  1394. },
  1395. .num_parents = 1,
  1396. .flags = CLK_SET_RATE_PARENT,
  1397. .ops = &clk_branch2_ops,
  1398. },
  1399. },
  1400. };
  1401. static struct clk_branch cam_cc_csiphy0_clk = {
  1402. .halt_reg = 0x6020,
  1403. .halt_check = BRANCH_HALT,
  1404. .clkr = {
  1405. .enable_reg = 0x6020,
  1406. .enable_mask = BIT(0),
  1407. .hw.init = &(struct clk_init_data){
  1408. .name = "cam_cc_csiphy0_clk",
  1409. .parent_hws = (const struct clk_hw*[]){
  1410. &cam_cc_cphy_rx_clk_src.clkr.hw,
  1411. },
  1412. .num_parents = 1,
  1413. .flags = CLK_SET_RATE_PARENT,
  1414. .ops = &clk_branch2_ops,
  1415. },
  1416. },
  1417. };
  1418. static struct clk_branch cam_cc_csiphy1_clk = {
  1419. .halt_reg = 0x6044,
  1420. .halt_check = BRANCH_HALT,
  1421. .clkr = {
  1422. .enable_reg = 0x6044,
  1423. .enable_mask = BIT(0),
  1424. .hw.init = &(struct clk_init_data){
  1425. .name = "cam_cc_csiphy1_clk",
  1426. .parent_hws = (const struct clk_hw*[]){
  1427. &cam_cc_cphy_rx_clk_src.clkr.hw,
  1428. },
  1429. .num_parents = 1,
  1430. .flags = CLK_SET_RATE_PARENT,
  1431. .ops = &clk_branch2_ops,
  1432. },
  1433. },
  1434. };
  1435. static struct clk_branch cam_cc_csiphy2_clk = {
  1436. .halt_reg = 0x6068,
  1437. .halt_check = BRANCH_HALT,
  1438. .clkr = {
  1439. .enable_reg = 0x6068,
  1440. .enable_mask = BIT(0),
  1441. .hw.init = &(struct clk_init_data){
  1442. .name = "cam_cc_csiphy2_clk",
  1443. .parent_hws = (const struct clk_hw*[]){
  1444. &cam_cc_cphy_rx_clk_src.clkr.hw,
  1445. },
  1446. .num_parents = 1,
  1447. .flags = CLK_SET_RATE_PARENT,
  1448. .ops = &clk_branch2_ops,
  1449. },
  1450. },
  1451. };
  1452. static struct clk_branch cam_cc_csiphy3_clk = {
  1453. .halt_reg = 0x608c,
  1454. .halt_check = BRANCH_HALT,
  1455. .clkr = {
  1456. .enable_reg = 0x608c,
  1457. .enable_mask = BIT(0),
  1458. .hw.init = &(struct clk_init_data){
  1459. .name = "cam_cc_csiphy3_clk",
  1460. .parent_hws = (const struct clk_hw*[]){
  1461. &cam_cc_cphy_rx_clk_src.clkr.hw,
  1462. },
  1463. .num_parents = 1,
  1464. .flags = CLK_SET_RATE_PARENT,
  1465. .ops = &clk_branch2_ops,
  1466. },
  1467. },
  1468. };
  1469. static struct clk_branch cam_cc_fd_core_clk = {
  1470. .halt_reg = 0xc0f8,
  1471. .halt_check = BRANCH_HALT,
  1472. .clkr = {
  1473. .enable_reg = 0xc0f8,
  1474. .enable_mask = BIT(0),
  1475. .hw.init = &(struct clk_init_data){
  1476. .name = "cam_cc_fd_core_clk",
  1477. .parent_hws = (const struct clk_hw*[]){
  1478. &cam_cc_fd_core_clk_src.clkr.hw,
  1479. },
  1480. .num_parents = 1,
  1481. .flags = CLK_SET_RATE_PARENT,
  1482. .ops = &clk_branch2_ops,
  1483. },
  1484. },
  1485. };
  1486. static struct clk_branch cam_cc_fd_core_uar_clk = {
  1487. .halt_reg = 0xc100,
  1488. .halt_check = BRANCH_HALT,
  1489. .clkr = {
  1490. .enable_reg = 0xc100,
  1491. .enable_mask = BIT(0),
  1492. .hw.init = &(struct clk_init_data){
  1493. .name = "cam_cc_fd_core_uar_clk",
  1494. .parent_hws = (const struct clk_hw*[]){
  1495. &cam_cc_fd_core_clk_src.clkr.hw,
  1496. },
  1497. .num_parents = 1,
  1498. .flags = CLK_SET_RATE_PARENT,
  1499. .ops = &clk_branch2_ops,
  1500. },
  1501. },
  1502. };
  1503. static struct clk_branch cam_cc_icp_ahb_clk = {
  1504. .halt_reg = 0xc0d8,
  1505. .halt_check = BRANCH_HALT,
  1506. .clkr = {
  1507. .enable_reg = 0xc0d8,
  1508. .enable_mask = BIT(0),
  1509. .hw.init = &(struct clk_init_data){
  1510. .name = "cam_cc_icp_ahb_clk",
  1511. .parent_hws = (const struct clk_hw*[]){
  1512. &cam_cc_slow_ahb_clk_src.clkr.hw,
  1513. },
  1514. .num_parents = 1,
  1515. .flags = CLK_SET_RATE_PARENT,
  1516. .ops = &clk_branch2_ops,
  1517. },
  1518. },
  1519. };
  1520. static struct clk_branch cam_cc_icp_clk = {
  1521. .halt_reg = 0xc0d0,
  1522. .halt_check = BRANCH_HALT,
  1523. .clkr = {
  1524. .enable_reg = 0xc0d0,
  1525. .enable_mask = BIT(0),
  1526. .hw.init = &(struct clk_init_data){
  1527. .name = "cam_cc_icp_clk",
  1528. .parent_hws = (const struct clk_hw*[]){
  1529. &cam_cc_icp_clk_src.clkr.hw,
  1530. },
  1531. .num_parents = 1,
  1532. .flags = CLK_SET_RATE_PARENT,
  1533. .ops = &clk_branch2_ops,
  1534. },
  1535. },
  1536. };
  1537. static struct clk_branch cam_cc_ife_0_axi_clk = {
  1538. .halt_reg = 0xa080,
  1539. .halt_check = BRANCH_HALT,
  1540. .clkr = {
  1541. .enable_reg = 0xa080,
  1542. .enable_mask = BIT(0),
  1543. .hw.init = &(struct clk_init_data){
  1544. .name = "cam_cc_ife_0_axi_clk",
  1545. .parent_hws = (const struct clk_hw*[]){
  1546. &cam_cc_camnoc_axi_clk_src.clkr.hw,
  1547. },
  1548. .num_parents = 1,
  1549. .flags = CLK_SET_RATE_PARENT,
  1550. .ops = &clk_branch2_ops,
  1551. },
  1552. },
  1553. };
  1554. static struct clk_branch cam_cc_ife_0_clk = {
  1555. .halt_reg = 0xa028,
  1556. .halt_check = BRANCH_HALT,
  1557. .clkr = {
  1558. .enable_reg = 0xa028,
  1559. .enable_mask = BIT(0),
  1560. .hw.init = &(struct clk_init_data){
  1561. .name = "cam_cc_ife_0_clk",
  1562. .parent_hws = (const struct clk_hw*[]){
  1563. &cam_cc_ife_0_clk_src.clkr.hw,
  1564. },
  1565. .num_parents = 1,
  1566. .flags = CLK_SET_RATE_PARENT,
  1567. .ops = &clk_branch2_ops,
  1568. },
  1569. },
  1570. };
  1571. static struct clk_branch cam_cc_ife_0_cphy_rx_clk = {
  1572. .halt_reg = 0xa07c,
  1573. .halt_check = BRANCH_HALT,
  1574. .clkr = {
  1575. .enable_reg = 0xa07c,
  1576. .enable_mask = BIT(0),
  1577. .hw.init = &(struct clk_init_data){
  1578. .name = "cam_cc_ife_0_cphy_rx_clk",
  1579. .parent_hws = (const struct clk_hw*[]){
  1580. &cam_cc_cphy_rx_clk_src.clkr.hw,
  1581. },
  1582. .num_parents = 1,
  1583. .flags = CLK_SET_RATE_PARENT,
  1584. .ops = &clk_branch2_ops,
  1585. },
  1586. },
  1587. };
  1588. static struct clk_branch cam_cc_ife_0_csid_clk = {
  1589. .halt_reg = 0xa054,
  1590. .halt_check = BRANCH_HALT,
  1591. .clkr = {
  1592. .enable_reg = 0xa054,
  1593. .enable_mask = BIT(0),
  1594. .hw.init = &(struct clk_init_data){
  1595. .name = "cam_cc_ife_0_csid_clk",
  1596. .parent_hws = (const struct clk_hw*[]){
  1597. &cam_cc_ife_0_csid_clk_src.clkr.hw,
  1598. },
  1599. .num_parents = 1,
  1600. .flags = CLK_SET_RATE_PARENT,
  1601. .ops = &clk_branch2_ops,
  1602. },
  1603. },
  1604. };
  1605. static struct clk_branch cam_cc_ife_0_dsp_clk = {
  1606. .halt_reg = 0xa038,
  1607. .halt_check = BRANCH_HALT,
  1608. .clkr = {
  1609. .enable_reg = 0xa038,
  1610. .enable_mask = BIT(0),
  1611. .hw.init = &(struct clk_init_data){
  1612. .name = "cam_cc_ife_0_dsp_clk",
  1613. .parent_hws = (const struct clk_hw*[]){
  1614. &cam_cc_ife_0_clk_src.clkr.hw,
  1615. },
  1616. .num_parents = 1,
  1617. .flags = CLK_SET_RATE_PARENT,
  1618. .ops = &clk_branch2_ops,
  1619. },
  1620. },
  1621. };
  1622. static struct clk_branch cam_cc_ife_1_axi_clk = {
  1623. .halt_reg = 0xb058,
  1624. .halt_check = BRANCH_HALT,
  1625. .clkr = {
  1626. .enable_reg = 0xb058,
  1627. .enable_mask = BIT(0),
  1628. .hw.init = &(struct clk_init_data){
  1629. .name = "cam_cc_ife_1_axi_clk",
  1630. .parent_hws = (const struct clk_hw*[]){
  1631. &cam_cc_camnoc_axi_clk_src.clkr.hw,
  1632. },
  1633. .num_parents = 1,
  1634. .flags = CLK_SET_RATE_PARENT,
  1635. .ops = &clk_branch2_ops,
  1636. },
  1637. },
  1638. };
  1639. static struct clk_branch cam_cc_ife_1_clk = {
  1640. .halt_reg = 0xb028,
  1641. .halt_check = BRANCH_HALT,
  1642. .clkr = {
  1643. .enable_reg = 0xb028,
  1644. .enable_mask = BIT(0),
  1645. .hw.init = &(struct clk_init_data){
  1646. .name = "cam_cc_ife_1_clk",
  1647. .parent_hws = (const struct clk_hw*[]){
  1648. &cam_cc_ife_1_clk_src.clkr.hw,
  1649. },
  1650. .num_parents = 1,
  1651. .flags = CLK_SET_RATE_PARENT,
  1652. .ops = &clk_branch2_ops,
  1653. },
  1654. },
  1655. };
  1656. static struct clk_branch cam_cc_ife_1_cphy_rx_clk = {
  1657. .halt_reg = 0xb054,
  1658. .halt_check = BRANCH_HALT,
  1659. .clkr = {
  1660. .enable_reg = 0xb054,
  1661. .enable_mask = BIT(0),
  1662. .hw.init = &(struct clk_init_data){
  1663. .name = "cam_cc_ife_1_cphy_rx_clk",
  1664. .parent_hws = (const struct clk_hw*[]){
  1665. &cam_cc_cphy_rx_clk_src.clkr.hw,
  1666. },
  1667. .num_parents = 1,
  1668. .flags = CLK_SET_RATE_PARENT,
  1669. .ops = &clk_branch2_ops,
  1670. },
  1671. },
  1672. };
  1673. static struct clk_branch cam_cc_ife_1_csid_clk = {
  1674. .halt_reg = 0xb04c,
  1675. .halt_check = BRANCH_HALT,
  1676. .clkr = {
  1677. .enable_reg = 0xb04c,
  1678. .enable_mask = BIT(0),
  1679. .hw.init = &(struct clk_init_data){
  1680. .name = "cam_cc_ife_1_csid_clk",
  1681. .parent_hws = (const struct clk_hw*[]){
  1682. &cam_cc_ife_1_csid_clk_src.clkr.hw,
  1683. },
  1684. .num_parents = 1,
  1685. .flags = CLK_SET_RATE_PARENT,
  1686. .ops = &clk_branch2_ops,
  1687. },
  1688. },
  1689. };
  1690. static struct clk_branch cam_cc_ife_1_dsp_clk = {
  1691. .halt_reg = 0xb030,
  1692. .halt_check = BRANCH_HALT,
  1693. .clkr = {
  1694. .enable_reg = 0xb030,
  1695. .enable_mask = BIT(0),
  1696. .hw.init = &(struct clk_init_data){
  1697. .name = "cam_cc_ife_1_dsp_clk",
  1698. .parent_hws = (const struct clk_hw*[]){
  1699. &cam_cc_ife_1_clk_src.clkr.hw,
  1700. },
  1701. .num_parents = 1,
  1702. .flags = CLK_SET_RATE_PARENT,
  1703. .ops = &clk_branch2_ops,
  1704. },
  1705. },
  1706. };
  1707. static struct clk_branch cam_cc_ife_lite_0_clk = {
  1708. .halt_reg = 0xc01c,
  1709. .halt_check = BRANCH_HALT,
  1710. .clkr = {
  1711. .enable_reg = 0xc01c,
  1712. .enable_mask = BIT(0),
  1713. .hw.init = &(struct clk_init_data){
  1714. .name = "cam_cc_ife_lite_0_clk",
  1715. .parent_hws = (const struct clk_hw*[]){
  1716. &cam_cc_ife_lite_0_clk_src.clkr.hw,
  1717. },
  1718. .num_parents = 1,
  1719. .flags = CLK_SET_RATE_PARENT,
  1720. .ops = &clk_branch2_ops,
  1721. },
  1722. },
  1723. };
  1724. static struct clk_branch cam_cc_ife_lite_0_cphy_rx_clk = {
  1725. .halt_reg = 0xc040,
  1726. .halt_check = BRANCH_HALT,
  1727. .clkr = {
  1728. .enable_reg = 0xc040,
  1729. .enable_mask = BIT(0),
  1730. .hw.init = &(struct clk_init_data){
  1731. .name = "cam_cc_ife_lite_0_cphy_rx_clk",
  1732. .parent_hws = (const struct clk_hw*[]){
  1733. &cam_cc_cphy_rx_clk_src.clkr.hw,
  1734. },
  1735. .num_parents = 1,
  1736. .flags = CLK_SET_RATE_PARENT,
  1737. .ops = &clk_branch2_ops,
  1738. },
  1739. },
  1740. };
  1741. static struct clk_branch cam_cc_ife_lite_0_csid_clk = {
  1742. .halt_reg = 0xc038,
  1743. .halt_check = BRANCH_HALT,
  1744. .clkr = {
  1745. .enable_reg = 0xc038,
  1746. .enable_mask = BIT(0),
  1747. .hw.init = &(struct clk_init_data){
  1748. .name = "cam_cc_ife_lite_0_csid_clk",
  1749. .parent_hws = (const struct clk_hw*[]){
  1750. &cam_cc_ife_lite_0_csid_clk_src.clkr.hw,
  1751. },
  1752. .num_parents = 1,
  1753. .flags = CLK_SET_RATE_PARENT,
  1754. .ops = &clk_branch2_ops,
  1755. },
  1756. },
  1757. };
  1758. static struct clk_branch cam_cc_ife_lite_1_clk = {
  1759. .halt_reg = 0xc060,
  1760. .halt_check = BRANCH_HALT,
  1761. .clkr = {
  1762. .enable_reg = 0xc060,
  1763. .enable_mask = BIT(0),
  1764. .hw.init = &(struct clk_init_data){
  1765. .name = "cam_cc_ife_lite_1_clk",
  1766. .parent_hws = (const struct clk_hw*[]){
  1767. &cam_cc_ife_lite_1_clk_src.clkr.hw,
  1768. },
  1769. .num_parents = 1,
  1770. .flags = CLK_SET_RATE_PARENT,
  1771. .ops = &clk_branch2_ops,
  1772. },
  1773. },
  1774. };
  1775. static struct clk_branch cam_cc_ife_lite_1_cphy_rx_clk = {
  1776. .halt_reg = 0xc084,
  1777. .halt_check = BRANCH_HALT,
  1778. .clkr = {
  1779. .enable_reg = 0xc084,
  1780. .enable_mask = BIT(0),
  1781. .hw.init = &(struct clk_init_data){
  1782. .name = "cam_cc_ife_lite_1_cphy_rx_clk",
  1783. .parent_hws = (const struct clk_hw*[]){
  1784. &cam_cc_cphy_rx_clk_src.clkr.hw,
  1785. },
  1786. .num_parents = 1,
  1787. .flags = CLK_SET_RATE_PARENT,
  1788. .ops = &clk_branch2_ops,
  1789. },
  1790. },
  1791. };
  1792. static struct clk_branch cam_cc_ife_lite_1_csid_clk = {
  1793. .halt_reg = 0xc07c,
  1794. .halt_check = BRANCH_HALT,
  1795. .clkr = {
  1796. .enable_reg = 0xc07c,
  1797. .enable_mask = BIT(0),
  1798. .hw.init = &(struct clk_init_data){
  1799. .name = "cam_cc_ife_lite_1_csid_clk",
  1800. .parent_hws = (const struct clk_hw*[]){
  1801. &cam_cc_ife_lite_1_csid_clk_src.clkr.hw,
  1802. },
  1803. .num_parents = 1,
  1804. .flags = CLK_SET_RATE_PARENT,
  1805. .ops = &clk_branch2_ops,
  1806. },
  1807. },
  1808. };
  1809. static struct clk_branch cam_cc_ipe_0_ahb_clk = {
  1810. .halt_reg = 0x8040,
  1811. .halt_check = BRANCH_HALT,
  1812. .clkr = {
  1813. .enable_reg = 0x8040,
  1814. .enable_mask = BIT(0),
  1815. .hw.init = &(struct clk_init_data){
  1816. .name = "cam_cc_ipe_0_ahb_clk",
  1817. .parent_hws = (const struct clk_hw*[]){
  1818. &cam_cc_slow_ahb_clk_src.clkr.hw,
  1819. },
  1820. .num_parents = 1,
  1821. .flags = CLK_SET_RATE_PARENT,
  1822. .ops = &clk_branch2_ops,
  1823. },
  1824. },
  1825. };
  1826. static struct clk_branch cam_cc_ipe_0_areg_clk = {
  1827. .halt_reg = 0x803c,
  1828. .halt_check = BRANCH_HALT,
  1829. .clkr = {
  1830. .enable_reg = 0x803c,
  1831. .enable_mask = BIT(0),
  1832. .hw.init = &(struct clk_init_data){
  1833. .name = "cam_cc_ipe_0_areg_clk",
  1834. .parent_hws = (const struct clk_hw*[]){
  1835. &cam_cc_fast_ahb_clk_src.clkr.hw,
  1836. },
  1837. .num_parents = 1,
  1838. .flags = CLK_SET_RATE_PARENT,
  1839. .ops = &clk_branch2_ops,
  1840. },
  1841. },
  1842. };
  1843. static struct clk_branch cam_cc_ipe_0_axi_clk = {
  1844. .halt_reg = 0x8038,
  1845. .halt_check = BRANCH_HALT,
  1846. .clkr = {
  1847. .enable_reg = 0x8038,
  1848. .enable_mask = BIT(0),
  1849. .hw.init = &(struct clk_init_data){
  1850. .name = "cam_cc_ipe_0_axi_clk",
  1851. .parent_hws = (const struct clk_hw*[]){
  1852. &cam_cc_camnoc_axi_clk_src.clkr.hw,
  1853. },
  1854. .num_parents = 1,
  1855. .flags = CLK_SET_RATE_PARENT,
  1856. .ops = &clk_branch2_ops,
  1857. },
  1858. },
  1859. };
  1860. static struct clk_branch cam_cc_ipe_0_clk = {
  1861. .halt_reg = 0x8028,
  1862. .halt_check = BRANCH_HALT,
  1863. .clkr = {
  1864. .enable_reg = 0x8028,
  1865. .enable_mask = BIT(0),
  1866. .hw.init = &(struct clk_init_data){
  1867. .name = "cam_cc_ipe_0_clk",
  1868. .parent_hws = (const struct clk_hw*[]){
  1869. &cam_cc_ipe_0_clk_src.clkr.hw,
  1870. },
  1871. .num_parents = 1,
  1872. .flags = CLK_SET_RATE_PARENT,
  1873. .ops = &clk_branch2_ops,
  1874. },
  1875. },
  1876. };
  1877. static struct clk_branch cam_cc_ipe_1_ahb_clk = {
  1878. .halt_reg = 0x9028,
  1879. .halt_check = BRANCH_HALT,
  1880. .clkr = {
  1881. .enable_reg = 0x9028,
  1882. .enable_mask = BIT(0),
  1883. .hw.init = &(struct clk_init_data){
  1884. .name = "cam_cc_ipe_1_ahb_clk",
  1885. .parent_hws = (const struct clk_hw*[]){
  1886. &cam_cc_slow_ahb_clk_src.clkr.hw,
  1887. },
  1888. .num_parents = 1,
  1889. .flags = CLK_SET_RATE_PARENT,
  1890. .ops = &clk_branch2_ops,
  1891. },
  1892. },
  1893. };
  1894. static struct clk_branch cam_cc_ipe_1_areg_clk = {
  1895. .halt_reg = 0x9024,
  1896. .halt_check = BRANCH_HALT,
  1897. .clkr = {
  1898. .enable_reg = 0x9024,
  1899. .enable_mask = BIT(0),
  1900. .hw.init = &(struct clk_init_data){
  1901. .name = "cam_cc_ipe_1_areg_clk",
  1902. .parent_hws = (const struct clk_hw*[]){
  1903. &cam_cc_fast_ahb_clk_src.clkr.hw,
  1904. },
  1905. .num_parents = 1,
  1906. .flags = CLK_SET_RATE_PARENT,
  1907. .ops = &clk_branch2_ops,
  1908. },
  1909. },
  1910. };
  1911. static struct clk_branch cam_cc_ipe_1_axi_clk = {
  1912. .halt_reg = 0x9020,
  1913. .halt_check = BRANCH_HALT,
  1914. .clkr = {
  1915. .enable_reg = 0x9020,
  1916. .enable_mask = BIT(0),
  1917. .hw.init = &(struct clk_init_data){
  1918. .name = "cam_cc_ipe_1_axi_clk",
  1919. .parent_hws = (const struct clk_hw*[]){
  1920. &cam_cc_camnoc_axi_clk_src.clkr.hw,
  1921. },
  1922. .num_parents = 1,
  1923. .flags = CLK_SET_RATE_PARENT,
  1924. .ops = &clk_branch2_ops,
  1925. },
  1926. },
  1927. };
  1928. static struct clk_branch cam_cc_ipe_1_clk = {
  1929. .halt_reg = 0x9010,
  1930. .halt_check = BRANCH_HALT,
  1931. .clkr = {
  1932. .enable_reg = 0x9010,
  1933. .enable_mask = BIT(0),
  1934. .hw.init = &(struct clk_init_data){
  1935. .name = "cam_cc_ipe_1_clk",
  1936. .parent_hws = (const struct clk_hw*[]){
  1937. &cam_cc_ipe_0_clk_src.clkr.hw,
  1938. },
  1939. .num_parents = 1,
  1940. .flags = CLK_SET_RATE_PARENT,
  1941. .ops = &clk_branch2_ops,
  1942. },
  1943. },
  1944. };
  1945. static struct clk_branch cam_cc_jpeg_clk = {
  1946. .halt_reg = 0xc0a4,
  1947. .halt_check = BRANCH_HALT,
  1948. .clkr = {
  1949. .enable_reg = 0xc0a4,
  1950. .enable_mask = BIT(0),
  1951. .hw.init = &(struct clk_init_data){
  1952. .name = "cam_cc_jpeg_clk",
  1953. .parent_hws = (const struct clk_hw*[]){
  1954. &cam_cc_jpeg_clk_src.clkr.hw,
  1955. },
  1956. .num_parents = 1,
  1957. .flags = CLK_SET_RATE_PARENT,
  1958. .ops = &clk_branch2_ops,
  1959. },
  1960. },
  1961. };
  1962. static struct clk_branch cam_cc_lrme_clk = {
  1963. .halt_reg = 0xc15c,
  1964. .halt_check = BRANCH_HALT,
  1965. .clkr = {
  1966. .enable_reg = 0xc15c,
  1967. .enable_mask = BIT(0),
  1968. .hw.init = &(struct clk_init_data){
  1969. .name = "cam_cc_lrme_clk",
  1970. .parent_hws = (const struct clk_hw*[]){
  1971. &cam_cc_lrme_clk_src.clkr.hw,
  1972. },
  1973. .num_parents = 1,
  1974. .flags = CLK_SET_RATE_PARENT,
  1975. .ops = &clk_branch2_ops,
  1976. },
  1977. },
  1978. };
  1979. static struct clk_branch cam_cc_mclk0_clk = {
  1980. .halt_reg = 0x501c,
  1981. .halt_check = BRANCH_HALT,
  1982. .clkr = {
  1983. .enable_reg = 0x501c,
  1984. .enable_mask = BIT(0),
  1985. .hw.init = &(struct clk_init_data){
  1986. .name = "cam_cc_mclk0_clk",
  1987. .parent_hws = (const struct clk_hw*[]){
  1988. &cam_cc_mclk0_clk_src.clkr.hw,
  1989. },
  1990. .num_parents = 1,
  1991. .flags = CLK_SET_RATE_PARENT,
  1992. .ops = &clk_branch2_ops,
  1993. },
  1994. },
  1995. };
  1996. static struct clk_branch cam_cc_mclk1_clk = {
  1997. .halt_reg = 0x503c,
  1998. .halt_check = BRANCH_HALT,
  1999. .clkr = {
  2000. .enable_reg = 0x503c,
  2001. .enable_mask = BIT(0),
  2002. .hw.init = &(struct clk_init_data){
  2003. .name = "cam_cc_mclk1_clk",
  2004. .parent_hws = (const struct clk_hw*[]){
  2005. &cam_cc_mclk1_clk_src.clkr.hw,
  2006. },
  2007. .num_parents = 1,
  2008. .flags = CLK_SET_RATE_PARENT,
  2009. .ops = &clk_branch2_ops,
  2010. },
  2011. },
  2012. };
  2013. static struct clk_branch cam_cc_mclk2_clk = {
  2014. .halt_reg = 0x505c,
  2015. .halt_check = BRANCH_HALT,
  2016. .clkr = {
  2017. .enable_reg = 0x505c,
  2018. .enable_mask = BIT(0),
  2019. .hw.init = &(struct clk_init_data){
  2020. .name = "cam_cc_mclk2_clk",
  2021. .parent_hws = (const struct clk_hw*[]){
  2022. &cam_cc_mclk2_clk_src.clkr.hw,
  2023. },
  2024. .num_parents = 1,
  2025. .flags = CLK_SET_RATE_PARENT,
  2026. .ops = &clk_branch2_ops,
  2027. },
  2028. },
  2029. };
  2030. static struct clk_branch cam_cc_mclk3_clk = {
  2031. .halt_reg = 0x507c,
  2032. .halt_check = BRANCH_HALT,
  2033. .clkr = {
  2034. .enable_reg = 0x507c,
  2035. .enable_mask = BIT(0),
  2036. .hw.init = &(struct clk_init_data){
  2037. .name = "cam_cc_mclk3_clk",
  2038. .parent_hws = (const struct clk_hw*[]){
  2039. &cam_cc_mclk3_clk_src.clkr.hw,
  2040. },
  2041. .num_parents = 1,
  2042. .flags = CLK_SET_RATE_PARENT,
  2043. .ops = &clk_branch2_ops,
  2044. },
  2045. },
  2046. };
  2047. static struct critical_clk_offset critical_clk_list[] = {
  2048. { .offset = 0xc1e4, .mask = BIT(0) },
  2049. };
  2050. static struct clk_regmap *cam_cc_sm8150_clocks[] = {
  2051. [CAM_CC_PLL0] = &cam_cc_pll0.clkr,
  2052. [CAM_CC_PLL0_OUT_EVEN] = &cam_cc_pll0_out_even.clkr,
  2053. [CAM_CC_PLL0_OUT_ODD] = &cam_cc_pll0_out_odd.clkr,
  2054. [CAM_CC_PLL1] = &cam_cc_pll1.clkr,
  2055. [CAM_CC_PLL1_OUT_EVEN] = &cam_cc_pll1_out_even.clkr,
  2056. [CAM_CC_PLL2] = &cam_cc_pll2.clkr,
  2057. [CAM_CC_PLL2_OUT_MAIN] = &cam_cc_pll2_out_main.clkr,
  2058. [CAM_CC_PLL3] = &cam_cc_pll3.clkr,
  2059. [CAM_CC_PLL3_OUT_EVEN] = &cam_cc_pll3_out_even.clkr,
  2060. [CAM_CC_PLL4] = &cam_cc_pll4.clkr,
  2061. [CAM_CC_PLL4_OUT_EVEN] = &cam_cc_pll4_out_even.clkr,
  2062. [CAM_CC_BPS_AHB_CLK] = &cam_cc_bps_ahb_clk.clkr,
  2063. [CAM_CC_BPS_AREG_CLK] = &cam_cc_bps_areg_clk.clkr,
  2064. [CAM_CC_BPS_AXI_CLK] = &cam_cc_bps_axi_clk.clkr,
  2065. [CAM_CC_BPS_CLK] = &cam_cc_bps_clk.clkr,
  2066. [CAM_CC_BPS_CLK_SRC] = &cam_cc_bps_clk_src.clkr,
  2067. [CAM_CC_CAMNOC_AXI_CLK] = &cam_cc_camnoc_axi_clk.clkr,
  2068. [CAM_CC_CAMNOC_AXI_CLK_SRC] = &cam_cc_camnoc_axi_clk_src.clkr,
  2069. [CAM_CC_CAMNOC_DCD_XO_CLK] = &cam_cc_camnoc_dcd_xo_clk.clkr,
  2070. [CAM_CC_CCI_0_CLK] = &cam_cc_cci_0_clk.clkr,
  2071. [CAM_CC_CCI_0_CLK_SRC] = &cam_cc_cci_0_clk_src.clkr,
  2072. [CAM_CC_CCI_1_CLK] = &cam_cc_cci_1_clk.clkr,
  2073. [CAM_CC_CCI_1_CLK_SRC] = &cam_cc_cci_1_clk_src.clkr,
  2074. [CAM_CC_CORE_AHB_CLK] = &cam_cc_core_ahb_clk.clkr,
  2075. [CAM_CC_CPAS_AHB_CLK] = &cam_cc_cpas_ahb_clk.clkr,
  2076. [CAM_CC_CPHY_RX_CLK_SRC] = &cam_cc_cphy_rx_clk_src.clkr,
  2077. [CAM_CC_CSI0PHYTIMER_CLK] = &cam_cc_csi0phytimer_clk.clkr,
  2078. [CAM_CC_CSI0PHYTIMER_CLK_SRC] = &cam_cc_csi0phytimer_clk_src.clkr,
  2079. [CAM_CC_CSI1PHYTIMER_CLK] = &cam_cc_csi1phytimer_clk.clkr,
  2080. [CAM_CC_CSI1PHYTIMER_CLK_SRC] = &cam_cc_csi1phytimer_clk_src.clkr,
  2081. [CAM_CC_CSI2PHYTIMER_CLK] = &cam_cc_csi2phytimer_clk.clkr,
  2082. [CAM_CC_CSI2PHYTIMER_CLK_SRC] = &cam_cc_csi2phytimer_clk_src.clkr,
  2083. [CAM_CC_CSI3PHYTIMER_CLK] = &cam_cc_csi3phytimer_clk.clkr,
  2084. [CAM_CC_CSI3PHYTIMER_CLK_SRC] = &cam_cc_csi3phytimer_clk_src.clkr,
  2085. [CAM_CC_CSIPHY0_CLK] = &cam_cc_csiphy0_clk.clkr,
  2086. [CAM_CC_CSIPHY1_CLK] = &cam_cc_csiphy1_clk.clkr,
  2087. [CAM_CC_CSIPHY2_CLK] = &cam_cc_csiphy2_clk.clkr,
  2088. [CAM_CC_CSIPHY3_CLK] = &cam_cc_csiphy3_clk.clkr,
  2089. [CAM_CC_FAST_AHB_CLK_SRC] = &cam_cc_fast_ahb_clk_src.clkr,
  2090. [CAM_CC_FD_CORE_CLK] = &cam_cc_fd_core_clk.clkr,
  2091. [CAM_CC_FD_CORE_CLK_SRC] = &cam_cc_fd_core_clk_src.clkr,
  2092. [CAM_CC_FD_CORE_UAR_CLK] = &cam_cc_fd_core_uar_clk.clkr,
  2093. [CAM_CC_ICP_AHB_CLK] = &cam_cc_icp_ahb_clk.clkr,
  2094. [CAM_CC_ICP_CLK] = &cam_cc_icp_clk.clkr,
  2095. [CAM_CC_ICP_CLK_SRC] = &cam_cc_icp_clk_src.clkr,
  2096. [CAM_CC_IFE_0_AXI_CLK] = &cam_cc_ife_0_axi_clk.clkr,
  2097. [CAM_CC_IFE_0_CLK] = &cam_cc_ife_0_clk.clkr,
  2098. [CAM_CC_IFE_0_CLK_SRC] = &cam_cc_ife_0_clk_src.clkr,
  2099. [CAM_CC_IFE_0_CPHY_RX_CLK] = &cam_cc_ife_0_cphy_rx_clk.clkr,
  2100. [CAM_CC_IFE_0_CSID_CLK] = &cam_cc_ife_0_csid_clk.clkr,
  2101. [CAM_CC_IFE_0_CSID_CLK_SRC] = &cam_cc_ife_0_csid_clk_src.clkr,
  2102. [CAM_CC_IFE_0_DSP_CLK] = &cam_cc_ife_0_dsp_clk.clkr,
  2103. [CAM_CC_IFE_1_AXI_CLK] = &cam_cc_ife_1_axi_clk.clkr,
  2104. [CAM_CC_IFE_1_CLK] = &cam_cc_ife_1_clk.clkr,
  2105. [CAM_CC_IFE_1_CLK_SRC] = &cam_cc_ife_1_clk_src.clkr,
  2106. [CAM_CC_IFE_1_CPHY_RX_CLK] = &cam_cc_ife_1_cphy_rx_clk.clkr,
  2107. [CAM_CC_IFE_1_CSID_CLK] = &cam_cc_ife_1_csid_clk.clkr,
  2108. [CAM_CC_IFE_1_CSID_CLK_SRC] = &cam_cc_ife_1_csid_clk_src.clkr,
  2109. [CAM_CC_IFE_1_DSP_CLK] = &cam_cc_ife_1_dsp_clk.clkr,
  2110. [CAM_CC_IFE_LITE_0_CLK] = &cam_cc_ife_lite_0_clk.clkr,
  2111. [CAM_CC_IFE_LITE_0_CLK_SRC] = &cam_cc_ife_lite_0_clk_src.clkr,
  2112. [CAM_CC_IFE_LITE_0_CPHY_RX_CLK] = &cam_cc_ife_lite_0_cphy_rx_clk.clkr,
  2113. [CAM_CC_IFE_LITE_0_CSID_CLK] = &cam_cc_ife_lite_0_csid_clk.clkr,
  2114. [CAM_CC_IFE_LITE_0_CSID_CLK_SRC] = &cam_cc_ife_lite_0_csid_clk_src.clkr,
  2115. [CAM_CC_IFE_LITE_1_CLK] = &cam_cc_ife_lite_1_clk.clkr,
  2116. [CAM_CC_IFE_LITE_1_CLK_SRC] = &cam_cc_ife_lite_1_clk_src.clkr,
  2117. [CAM_CC_IFE_LITE_1_CPHY_RX_CLK] = &cam_cc_ife_lite_1_cphy_rx_clk.clkr,
  2118. [CAM_CC_IFE_LITE_1_CSID_CLK] = &cam_cc_ife_lite_1_csid_clk.clkr,
  2119. [CAM_CC_IFE_LITE_1_CSID_CLK_SRC] = &cam_cc_ife_lite_1_csid_clk_src.clkr,
  2120. [CAM_CC_IPE_0_AHB_CLK] = &cam_cc_ipe_0_ahb_clk.clkr,
  2121. [CAM_CC_IPE_0_AREG_CLK] = &cam_cc_ipe_0_areg_clk.clkr,
  2122. [CAM_CC_IPE_0_AXI_CLK] = &cam_cc_ipe_0_axi_clk.clkr,
  2123. [CAM_CC_IPE_0_CLK] = &cam_cc_ipe_0_clk.clkr,
  2124. [CAM_CC_IPE_0_CLK_SRC] = &cam_cc_ipe_0_clk_src.clkr,
  2125. [CAM_CC_IPE_1_AHB_CLK] = &cam_cc_ipe_1_ahb_clk.clkr,
  2126. [CAM_CC_IPE_1_AREG_CLK] = &cam_cc_ipe_1_areg_clk.clkr,
  2127. [CAM_CC_IPE_1_AXI_CLK] = &cam_cc_ipe_1_axi_clk.clkr,
  2128. [CAM_CC_IPE_1_CLK] = &cam_cc_ipe_1_clk.clkr,
  2129. [CAM_CC_JPEG_CLK] = &cam_cc_jpeg_clk.clkr,
  2130. [CAM_CC_JPEG_CLK_SRC] = &cam_cc_jpeg_clk_src.clkr,
  2131. [CAM_CC_LRME_CLK] = &cam_cc_lrme_clk.clkr,
  2132. [CAM_CC_LRME_CLK_SRC] = &cam_cc_lrme_clk_src.clkr,
  2133. [CAM_CC_MCLK0_CLK] = &cam_cc_mclk0_clk.clkr,
  2134. [CAM_CC_MCLK0_CLK_SRC] = &cam_cc_mclk0_clk_src.clkr,
  2135. [CAM_CC_MCLK1_CLK] = &cam_cc_mclk1_clk.clkr,
  2136. [CAM_CC_MCLK1_CLK_SRC] = &cam_cc_mclk1_clk_src.clkr,
  2137. [CAM_CC_MCLK2_CLK] = &cam_cc_mclk2_clk.clkr,
  2138. [CAM_CC_MCLK2_CLK_SRC] = &cam_cc_mclk2_clk_src.clkr,
  2139. [CAM_CC_MCLK3_CLK] = &cam_cc_mclk3_clk.clkr,
  2140. [CAM_CC_MCLK3_CLK_SRC] = &cam_cc_mclk3_clk_src.clkr,
  2141. [CAM_CC_SLOW_AHB_CLK_SRC] = &cam_cc_slow_ahb_clk_src.clkr,
  2142. };
  2143. static const struct qcom_reset_map cam_cc_sm8150_resets[] = {
  2144. [CAM_CC_BPS_BCR] = { 0x7000 },
  2145. [CAM_CC_CAMNOC_BCR] = { 0xc16c },
  2146. [CAM_CC_CCI_BCR] = { 0xc104 },
  2147. [CAM_CC_CPAS_BCR] = { 0xc164 },
  2148. [CAM_CC_CSI0PHY_BCR] = { 0x6000 },
  2149. [CAM_CC_CSI1PHY_BCR] = { 0x6024 },
  2150. [CAM_CC_CSI2PHY_BCR] = { 0x6048 },
  2151. [CAM_CC_CSI3PHY_BCR] = { 0x606c },
  2152. [CAM_CC_FD_BCR] = { 0xc0dc },
  2153. [CAM_CC_ICP_BCR] = { 0xc0b4 },
  2154. [CAM_CC_IFE_0_BCR] = { 0xa000 },
  2155. [CAM_CC_IFE_1_BCR] = { 0xb000 },
  2156. [CAM_CC_IFE_LITE_0_BCR] = { 0xc000 },
  2157. [CAM_CC_IFE_LITE_1_BCR] = { 0xc044 },
  2158. [CAM_CC_IPE_0_BCR] = { 0x8000 },
  2159. [CAM_CC_IPE_1_BCR] = { 0x9000 },
  2160. [CAM_CC_JPEG_BCR] = { 0xc088 },
  2161. [CAM_CC_LRME_BCR] = { 0xc140 },
  2162. [CAM_CC_MCLK0_BCR] = { 0x5000 },
  2163. [CAM_CC_MCLK1_BCR] = { 0x5020 },
  2164. [CAM_CC_MCLK2_BCR] = { 0x5040 },
  2165. [CAM_CC_MCLK3_BCR] = { 0x5060 },
  2166. };
  2167. static const struct regmap_config cam_cc_sm8150_regmap_config = {
  2168. .reg_bits = 32,
  2169. .reg_stride = 4,
  2170. .val_bits = 32,
  2171. .max_register = 0xe004,
  2172. .fast_io = true,
  2173. };
  2174. static struct qcom_cc_desc cam_cc_sm8150_desc = {
  2175. .config = &cam_cc_sm8150_regmap_config,
  2176. .clks = cam_cc_sm8150_clocks,
  2177. .num_clks = ARRAY_SIZE(cam_cc_sm8150_clocks),
  2178. .resets = cam_cc_sm8150_resets,
  2179. .num_resets = ARRAY_SIZE(cam_cc_sm8150_resets),
  2180. .clk_regulators = cam_cc_sm8150_regulators,
  2181. .num_clk_regulators = ARRAY_SIZE(cam_cc_sm8150_regulators),
  2182. .critical_clk_en = critical_clk_list,
  2183. .num_critical_clk = ARRAY_SIZE(critical_clk_list),
  2184. };
  2185. static const struct of_device_id cam_cc_sm8150_match_table[] = {
  2186. { .compatible = "qcom,sm8150-camcc" },
  2187. { .compatible = "qcom,sa8155-camcc" },
  2188. { }
  2189. };
  2190. MODULE_DEVICE_TABLE(of, cam_cc_sm8150_match_table);
  2191. static int cam_cc_sm8150_probe(struct platform_device *pdev)
  2192. {
  2193. struct regmap *regmap;
  2194. int ret;
  2195. regmap = qcom_cc_map(pdev, &cam_cc_sm8150_desc);
  2196. if (IS_ERR(regmap)) {
  2197. pr_err("Failed to map the cam CC registers\n");
  2198. return PTR_ERR(regmap);
  2199. }
  2200. clk_trion_pll_configure(&cam_cc_pll0, regmap, cam_cc_pll0.config);
  2201. clk_trion_pll_configure(&cam_cc_pll1, regmap, cam_cc_pll1.config);
  2202. clk_regera_pll_configure(&cam_cc_pll2, regmap, cam_cc_pll2.config);
  2203. clk_trion_pll_configure(&cam_cc_pll3, regmap, cam_cc_pll3.config);
  2204. clk_trion_pll_configure(&cam_cc_pll4, regmap, cam_cc_pll4.config);
  2205. /*
  2206. * Keep clocks always enabled:
  2207. * cam_cc_gdsc_clk
  2208. */
  2209. regmap_update_bits(regmap, 0xc1e4, BIT(0), BIT(0));
  2210. ret = qcom_cc_really_probe(pdev, &cam_cc_sm8150_desc, regmap);
  2211. if (ret) {
  2212. dev_err(&pdev->dev, "Failed to register CAM CC clocks\n");
  2213. return ret;
  2214. }
  2215. ret = register_qcom_clks_pm(pdev, false, &cam_cc_sm8150_desc);
  2216. if (ret)
  2217. dev_err(&pdev->dev, "Failed to register for pm ops\n");
  2218. dev_info(&pdev->dev, "Registered CAM CC clocks\n");
  2219. return 0;
  2220. }
  2221. static void cam_cc_sm8150_sync_state(struct device *dev)
  2222. {
  2223. qcom_cc_sync_state(dev, &cam_cc_sm8150_desc);
  2224. }
  2225. static struct platform_driver cam_cc_sm8150_driver = {
  2226. .probe = cam_cc_sm8150_probe,
  2227. .driver = {
  2228. .name = "cam_cc-sm8150",
  2229. .of_match_table = cam_cc_sm8150_match_table,
  2230. .sync_state = cam_cc_sm8150_sync_state,
  2231. },
  2232. };
  2233. static int __init cam_cc_sm8150_init(void)
  2234. {
  2235. return platform_driver_register(&cam_cc_sm8150_driver);
  2236. }
  2237. subsys_initcall(cam_cc_sm8150_init);
  2238. static void __exit cam_cc_sm8150_exit(void)
  2239. {
  2240. platform_driver_unregister(&cam_cc_sm8150_driver);
  2241. }
  2242. module_exit(cam_cc_sm8150_exit);
  2243. MODULE_DESCRIPTION("QTI CAM_CC SM8150 Driver");
  2244. MODULE_LICENSE("GPL");