1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762 |
- // SPDX-License-Identifier: GPL-2.0
- /*
- * Copyright (c) 2018, The Linux Foundation. All rights reserved.
- */
- #include <linux/clk-provider.h>
- #include <linux/module.h>
- #include <linux/platform_device.h>
- #include <linux/regmap.h>
- #include <dt-bindings/clock/qcom,camcc-sdm845.h>
- #include "common.h"
- #include "clk-alpha-pll.h"
- #include "clk-branch.h"
- #include "clk-rcg.h"
- #include "clk-regmap.h"
- #include "gdsc.h"
- enum {
- P_BI_TCXO,
- P_CAM_CC_PLL0_OUT_EVEN,
- P_CAM_CC_PLL1_OUT_EVEN,
- P_CAM_CC_PLL2_OUT_EVEN,
- P_CAM_CC_PLL3_OUT_EVEN,
- };
- static struct clk_alpha_pll cam_cc_pll0 = {
- .offset = 0x0,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
- .clkr = {
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_pll0",
- .parent_data = &(const struct clk_parent_data){
- .fw_name = "bi_tcxo", .name = "bi_tcxo",
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_fabia_ops,
- },
- },
- };
- static const struct clk_div_table post_div_table_fabia_even[] = {
- { 0x0, 1 },
- { 0x1, 2 },
- { }
- };
- static struct clk_alpha_pll_postdiv cam_cc_pll0_out_even = {
- .offset = 0x0,
- .post_div_shift = 8,
- .post_div_table = post_div_table_fabia_even,
- .num_post_div = ARRAY_SIZE(post_div_table_fabia_even),
- .width = 4,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_pll0_out_even",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_pll0.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_postdiv_fabia_ops,
- },
- };
- static struct clk_alpha_pll cam_cc_pll1 = {
- .offset = 0x1000,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
- .clkr = {
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_pll1",
- .parent_data = &(const struct clk_parent_data){
- .fw_name = "bi_tcxo", .name = "bi_tcxo",
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_fabia_ops,
- },
- },
- };
- static struct clk_alpha_pll_postdiv cam_cc_pll1_out_even = {
- .offset = 0x1000,
- .post_div_shift = 8,
- .post_div_table = post_div_table_fabia_even,
- .num_post_div = ARRAY_SIZE(post_div_table_fabia_even),
- .width = 4,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_pll1_out_even",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_pll1.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_postdiv_fabia_ops,
- },
- };
- static struct clk_alpha_pll cam_cc_pll2 = {
- .offset = 0x2000,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
- .clkr = {
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_pll2",
- .parent_data = &(const struct clk_parent_data){
- .fw_name = "bi_tcxo", .name = "bi_tcxo",
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_fabia_ops,
- },
- },
- };
- static struct clk_alpha_pll_postdiv cam_cc_pll2_out_even = {
- .offset = 0x2000,
- .post_div_shift = 8,
- .post_div_table = post_div_table_fabia_even,
- .num_post_div = ARRAY_SIZE(post_div_table_fabia_even),
- .width = 4,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_pll2_out_even",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_pll2.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_postdiv_fabia_ops,
- },
- };
- static struct clk_alpha_pll cam_cc_pll3 = {
- .offset = 0x3000,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
- .clkr = {
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_pll3",
- .parent_data = &(const struct clk_parent_data){
- .fw_name = "bi_tcxo", .name = "bi_tcxo",
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_fabia_ops,
- },
- },
- };
- static struct clk_alpha_pll_postdiv cam_cc_pll3_out_even = {
- .offset = 0x3000,
- .post_div_shift = 8,
- .post_div_table = post_div_table_fabia_even,
- .num_post_div = ARRAY_SIZE(post_div_table_fabia_even),
- .width = 4,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_pll3_out_even",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_pll3.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_postdiv_fabia_ops,
- },
- };
- static const struct parent_map cam_cc_parent_map_0[] = {
- { P_BI_TCXO, 0 },
- { P_CAM_CC_PLL2_OUT_EVEN, 1 },
- { P_CAM_CC_PLL1_OUT_EVEN, 2 },
- { P_CAM_CC_PLL3_OUT_EVEN, 5 },
- { P_CAM_CC_PLL0_OUT_EVEN, 6 },
- };
- static const struct clk_parent_data cam_cc_parent_data_0[] = {
- { .fw_name = "bi_tcxo", .name = "bi_tcxo" },
- { .hw = &cam_cc_pll2_out_even.clkr.hw },
- { .hw = &cam_cc_pll1_out_even.clkr.hw },
- { .hw = &cam_cc_pll3_out_even.clkr.hw },
- { .hw = &cam_cc_pll0_out_even.clkr.hw },
- };
- static const struct freq_tbl ftbl_cam_cc_bps_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(100000000, P_CAM_CC_PLL0_OUT_EVEN, 6, 0, 0),
- F(200000000, P_CAM_CC_PLL0_OUT_EVEN, 3, 0, 0),
- F(404000000, P_CAM_CC_PLL1_OUT_EVEN, 2, 0, 0),
- F(480000000, P_CAM_CC_PLL2_OUT_EVEN, 1, 0, 0),
- F(600000000, P_CAM_CC_PLL0_OUT_EVEN, 1, 0, 0),
- { }
- };
- /*
- * As per HW design, some of the CAMCC RCGs needs to
- * move to XO clock during their clock disable so using
- * clk_rcg2_shared_ops for such RCGs. This is required
- * to power down the camera memories gracefully.
- * Also, use CLK_SET_RATE_PARENT flag for the RCGs which
- * have CAM_CC_PLL2_OUT_EVEN PLL as parent in frequency
- * table and requires reconfiguration of the PLL frequency.
- */
- static struct clk_rcg2 cam_cc_bps_clk_src = {
- .cmd_rcgr = 0x600c,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_bps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_bps_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static const struct freq_tbl ftbl_cam_cc_cci_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(37500000, P_CAM_CC_PLL0_OUT_EVEN, 16, 0, 0),
- F(50000000, P_CAM_CC_PLL0_OUT_EVEN, 12, 0, 0),
- F(100000000, P_CAM_CC_PLL0_OUT_EVEN, 6, 0, 0),
- { }
- };
- static struct clk_rcg2 cam_cc_cci_clk_src = {
- .cmd_rcgr = 0xb0d8,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_cci_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_cci_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_cam_cc_cphy_rx_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(384000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
- { }
- };
- static struct clk_rcg2 cam_cc_cphy_rx_clk_src = {
- .cmd_rcgr = 0x9060,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_cphy_rx_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_cphy_rx_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_cam_cc_csi0phytimer_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(240000000, P_CAM_CC_PLL2_OUT_EVEN, 2, 0, 0),
- F(269333333, P_CAM_CC_PLL1_OUT_EVEN, 3, 0, 0),
- { }
- };
- static struct clk_rcg2 cam_cc_csi0phytimer_clk_src = {
- .cmd_rcgr = 0x5004,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_csi0phytimer_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 cam_cc_csi1phytimer_clk_src = {
- .cmd_rcgr = 0x5028,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_csi1phytimer_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 cam_cc_csi2phytimer_clk_src = {
- .cmd_rcgr = 0x504c,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_csi2phytimer_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 cam_cc_csi3phytimer_clk_src = {
- .cmd_rcgr = 0x5070,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_csi3phytimer_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_cam_cc_fast_ahb_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(50000000, P_CAM_CC_PLL0_OUT_EVEN, 12, 0, 0),
- F(100000000, P_CAM_CC_PLL0_OUT_EVEN, 6, 0, 0),
- F(200000000, P_CAM_CC_PLL0_OUT_EVEN, 3, 0, 0),
- F(300000000, P_CAM_CC_PLL0_OUT_EVEN, 2, 0, 0),
- F(400000000, P_CAM_CC_PLL0_OUT_EVEN, 1.5, 0, 0),
- { }
- };
- static struct clk_rcg2 cam_cc_fast_ahb_clk_src = {
- .cmd_rcgr = 0x6038,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_fast_ahb_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_fast_ahb_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_cam_cc_fd_core_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(384000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
- F(400000000, P_CAM_CC_PLL0_OUT_EVEN, 1.5, 0, 0),
- F(538666667, P_CAM_CC_PLL1_OUT_EVEN, 1.5, 0, 0),
- F(600000000, P_CAM_CC_PLL0_OUT_EVEN, 1, 0, 0),
- { }
- };
- static struct clk_rcg2 cam_cc_fd_core_clk_src = {
- .cmd_rcgr = 0xb0b0,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_fd_core_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_fd_core_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static const struct freq_tbl ftbl_cam_cc_icp_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(384000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
- F(400000000, P_CAM_CC_PLL0_OUT_EVEN, 1.5, 0, 0),
- F(538666667, P_CAM_CC_PLL1_OUT_EVEN, 1.5, 0, 0),
- F(600000000, P_CAM_CC_PLL0_OUT_EVEN, 1, 0, 0),
- { }
- };
- static struct clk_rcg2 cam_cc_icp_clk_src = {
- .cmd_rcgr = 0xb088,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_icp_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_icp_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static const struct freq_tbl ftbl_cam_cc_ife_0_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(100000000, P_CAM_CC_PLL0_OUT_EVEN, 6, 0, 0),
- F(320000000, P_CAM_CC_PLL2_OUT_EVEN, 1.5, 0, 0),
- F(404000000, P_CAM_CC_PLL1_OUT_EVEN, 2, 0, 0),
- F(480000000, P_CAM_CC_PLL2_OUT_EVEN, 1, 0, 0),
- F(600000000, P_CAM_CC_PLL0_OUT_EVEN, 1, 0, 0),
- { }
- };
- static struct clk_rcg2 cam_cc_ife_0_clk_src = {
- .cmd_rcgr = 0x900c,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_ife_0_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_ife_0_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static const struct freq_tbl ftbl_cam_cc_ife_0_csid_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(75000000, P_CAM_CC_PLL0_OUT_EVEN, 8, 0, 0),
- F(384000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
- F(538666667, P_CAM_CC_PLL1_OUT_EVEN, 1.5, 0, 0),
- { }
- };
- static struct clk_rcg2 cam_cc_ife_0_csid_clk_src = {
- .cmd_rcgr = 0x9038,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_ife_0_csid_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_ife_0_csid_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 cam_cc_ife_1_clk_src = {
- .cmd_rcgr = 0xa00c,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_ife_0_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_ife_1_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 cam_cc_ife_1_csid_clk_src = {
- .cmd_rcgr = 0xa030,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_ife_0_csid_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_ife_1_csid_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 cam_cc_ife_lite_clk_src = {
- .cmd_rcgr = 0xb004,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_ife_0_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_ife_lite_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 cam_cc_ife_lite_csid_clk_src = {
- .cmd_rcgr = 0xb024,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_ife_0_csid_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_ife_lite_csid_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static const struct freq_tbl ftbl_cam_cc_ipe_0_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(100000000, P_CAM_CC_PLL0_OUT_EVEN, 6, 0, 0),
- F(240000000, P_CAM_CC_PLL0_OUT_EVEN, 2.5, 0, 0),
- F(404000000, P_CAM_CC_PLL1_OUT_EVEN, 2, 0, 0),
- F(480000000, P_CAM_CC_PLL2_OUT_EVEN, 1, 0, 0),
- F(538666667, P_CAM_CC_PLL1_OUT_EVEN, 1.5, 0, 0),
- F(600000000, P_CAM_CC_PLL0_OUT_EVEN, 1, 0, 0),
- { }
- };
- static struct clk_rcg2 cam_cc_ipe_0_clk_src = {
- .cmd_rcgr = 0x700c,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_ipe_0_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_ipe_0_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 cam_cc_ipe_1_clk_src = {
- .cmd_rcgr = 0x800c,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_ipe_0_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_ipe_1_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 cam_cc_jpeg_clk_src = {
- .cmd_rcgr = 0xb04c,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_bps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_jpeg_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static const struct freq_tbl ftbl_cam_cc_lrme_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(100000000, P_CAM_CC_PLL0_OUT_EVEN, 6, 0, 0),
- F(200000000, P_CAM_CC_PLL0_OUT_EVEN, 3, 0, 0),
- F(269333333, P_CAM_CC_PLL1_OUT_EVEN, 3, 0, 0),
- F(320000000, P_CAM_CC_PLL2_OUT_EVEN, 1.5, 0, 0),
- F(400000000, P_CAM_CC_PLL0_OUT_EVEN, 1.5, 0, 0),
- { }
- };
- static struct clk_rcg2 cam_cc_lrme_clk_src = {
- .cmd_rcgr = 0xb0f8,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_lrme_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_lrme_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static const struct freq_tbl ftbl_cam_cc_mclk0_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(24000000, P_CAM_CC_PLL2_OUT_EVEN, 10, 1, 2),
- F(33333333, P_CAM_CC_PLL0_OUT_EVEN, 2, 1, 9),
- F(34285714, P_CAM_CC_PLL2_OUT_EVEN, 14, 0, 0),
- { }
- };
- static struct clk_rcg2 cam_cc_mclk0_clk_src = {
- .cmd_rcgr = 0x4004,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_mclk0_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 cam_cc_mclk1_clk_src = {
- .cmd_rcgr = 0x4024,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_mclk1_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 cam_cc_mclk2_clk_src = {
- .cmd_rcgr = 0x4044,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_mclk2_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 cam_cc_mclk3_clk_src = {
- .cmd_rcgr = 0x4064,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_mclk3_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_cam_cc_slow_ahb_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(60000000, P_CAM_CC_PLL0_OUT_EVEN, 10, 0, 0),
- F(66666667, P_CAM_CC_PLL0_OUT_EVEN, 9, 0, 0),
- F(73846154, P_CAM_CC_PLL2_OUT_EVEN, 6.5, 0, 0),
- F(80000000, P_CAM_CC_PLL2_OUT_EVEN, 6, 0, 0),
- { }
- };
- static struct clk_rcg2 cam_cc_slow_ahb_clk_src = {
- .cmd_rcgr = 0x6054,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_slow_ahb_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "cam_cc_slow_ahb_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_branch cam_cc_bps_ahb_clk = {
- .halt_reg = 0x606c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x606c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_bps_ahb_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_slow_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_bps_areg_clk = {
- .halt_reg = 0x6050,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x6050,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_bps_areg_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_fast_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_bps_axi_clk = {
- .halt_reg = 0x6034,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x6034,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_bps_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_bps_clk = {
- .halt_reg = 0x6024,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x6024,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_bps_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_bps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_camnoc_atb_clk = {
- .halt_reg = 0xb12c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xb12c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_camnoc_atb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_camnoc_axi_clk = {
- .halt_reg = 0xb124,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xb124,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_camnoc_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_cci_clk = {
- .halt_reg = 0xb0f0,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xb0f0,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_cci_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_cci_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_cpas_ahb_clk = {
- .halt_reg = 0xb11c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xb11c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_cpas_ahb_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_slow_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_csi0phytimer_clk = {
- .halt_reg = 0x501c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x501c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_csi0phytimer_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_csi0phytimer_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_csi1phytimer_clk = {
- .halt_reg = 0x5040,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x5040,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_csi1phytimer_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_csi1phytimer_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_csi2phytimer_clk = {
- .halt_reg = 0x5064,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x5064,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_csi2phytimer_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_csi2phytimer_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_csi3phytimer_clk = {
- .halt_reg = 0x5088,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x5088,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_csi3phytimer_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_csi3phytimer_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_csiphy0_clk = {
- .halt_reg = 0x5020,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x5020,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_csiphy0_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_cphy_rx_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_csiphy1_clk = {
- .halt_reg = 0x5044,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x5044,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_csiphy1_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_cphy_rx_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_csiphy2_clk = {
- .halt_reg = 0x5068,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x5068,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_csiphy2_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_cphy_rx_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_csiphy3_clk = {
- .halt_reg = 0x508c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x508c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_csiphy3_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_cphy_rx_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_fd_core_clk = {
- .halt_reg = 0xb0c8,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xb0c8,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_fd_core_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_fd_core_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_fd_core_uar_clk = {
- .halt_reg = 0xb0d0,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xb0d0,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_fd_core_uar_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_fd_core_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_icp_apb_clk = {
- .halt_reg = 0xb084,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xb084,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_icp_apb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_icp_atb_clk = {
- .halt_reg = 0xb078,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xb078,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_icp_atb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_icp_clk = {
- .halt_reg = 0xb0a0,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xb0a0,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_icp_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_icp_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_icp_cti_clk = {
- .halt_reg = 0xb07c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xb07c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_icp_cti_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_icp_ts_clk = {
- .halt_reg = 0xb080,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xb080,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_icp_ts_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ife_0_axi_clk = {
- .halt_reg = 0x907c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x907c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_ife_0_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ife_0_clk = {
- .halt_reg = 0x9024,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x9024,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_ife_0_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_ife_0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ife_0_cphy_rx_clk = {
- .halt_reg = 0x9078,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x9078,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_ife_0_cphy_rx_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_cphy_rx_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ife_0_csid_clk = {
- .halt_reg = 0x9050,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x9050,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_ife_0_csid_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_ife_0_csid_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ife_0_dsp_clk = {
- .halt_reg = 0x9034,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x9034,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_ife_0_dsp_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_ife_0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ife_1_axi_clk = {
- .halt_reg = 0xa054,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xa054,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_ife_1_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ife_1_clk = {
- .halt_reg = 0xa024,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xa024,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_ife_1_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_ife_1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ife_1_cphy_rx_clk = {
- .halt_reg = 0xa050,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xa050,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_ife_1_cphy_rx_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_cphy_rx_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ife_1_csid_clk = {
- .halt_reg = 0xa048,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xa048,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_ife_1_csid_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_ife_1_csid_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ife_1_dsp_clk = {
- .halt_reg = 0xa02c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xa02c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_ife_1_dsp_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_ife_1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ife_lite_clk = {
- .halt_reg = 0xb01c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xb01c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_ife_lite_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_ife_lite_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ife_lite_cphy_rx_clk = {
- .halt_reg = 0xb044,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xb044,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_ife_lite_cphy_rx_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_cphy_rx_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ife_lite_csid_clk = {
- .halt_reg = 0xb03c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xb03c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_ife_lite_csid_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_ife_lite_csid_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ipe_0_ahb_clk = {
- .halt_reg = 0x703c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x703c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_ipe_0_ahb_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_slow_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ipe_0_areg_clk = {
- .halt_reg = 0x7038,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x7038,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_ipe_0_areg_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_fast_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ipe_0_axi_clk = {
- .halt_reg = 0x7034,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x7034,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_ipe_0_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ipe_0_clk = {
- .halt_reg = 0x7024,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x7024,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_ipe_0_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_ipe_0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ipe_1_ahb_clk = {
- .halt_reg = 0x803c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x803c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_ipe_1_ahb_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_slow_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ipe_1_areg_clk = {
- .halt_reg = 0x8038,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x8038,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_ipe_1_areg_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_fast_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ipe_1_axi_clk = {
- .halt_reg = 0x8034,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x8034,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_ipe_1_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ipe_1_clk = {
- .halt_reg = 0x8024,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x8024,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_ipe_1_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_ipe_1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_jpeg_clk = {
- .halt_reg = 0xb064,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xb064,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_jpeg_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_jpeg_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_lrme_clk = {
- .halt_reg = 0xb110,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xb110,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_lrme_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_lrme_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_mclk0_clk = {
- .halt_reg = 0x401c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x401c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_mclk0_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_mclk0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_mclk1_clk = {
- .halt_reg = 0x403c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x403c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_mclk1_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_mclk1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_mclk2_clk = {
- .halt_reg = 0x405c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x405c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_mclk2_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_mclk2_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_mclk3_clk = {
- .halt_reg = 0x407c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x407c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_mclk3_clk",
- .parent_hws = (const struct clk_hw*[]){
- &cam_cc_mclk3_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_soc_ahb_clk = {
- .halt_reg = 0xb13c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xb13c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_soc_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_sys_tmr_clk = {
- .halt_reg = 0xb0a8,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xb0a8,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "cam_cc_sys_tmr_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct gdsc titan_top_gdsc;
- static struct gdsc bps_gdsc = {
- .gdscr = 0x6004,
- .pd = {
- .name = "bps_gdsc",
- },
- .flags = HW_CTRL | POLL_CFG_GDSCR,
- .pwrsts = PWRSTS_OFF_ON,
- };
- static struct gdsc ipe_0_gdsc = {
- .gdscr = 0x7004,
- .pd = {
- .name = "ipe_0_gdsc",
- },
- .flags = HW_CTRL | POLL_CFG_GDSCR,
- .pwrsts = PWRSTS_OFF_ON,
- };
- static struct gdsc ipe_1_gdsc = {
- .gdscr = 0x8004,
- .pd = {
- .name = "ipe_1_gdsc",
- },
- .flags = HW_CTRL | POLL_CFG_GDSCR,
- .pwrsts = PWRSTS_OFF_ON,
- };
- static struct gdsc ife_0_gdsc = {
- .gdscr = 0x9004,
- .pd = {
- .name = "ife_0_gdsc",
- },
- .flags = POLL_CFG_GDSCR,
- .parent = &titan_top_gdsc.pd,
- .pwrsts = PWRSTS_OFF_ON,
- };
- static struct gdsc ife_1_gdsc = {
- .gdscr = 0xa004,
- .pd = {
- .name = "ife_1_gdsc",
- },
- .flags = POLL_CFG_GDSCR,
- .parent = &titan_top_gdsc.pd,
- .pwrsts = PWRSTS_OFF_ON,
- };
- static struct gdsc titan_top_gdsc = {
- .gdscr = 0xb134,
- .pd = {
- .name = "titan_top_gdsc",
- },
- .flags = POLL_CFG_GDSCR,
- .pwrsts = PWRSTS_OFF_ON,
- };
- static struct clk_regmap *cam_cc_sdm845_clocks[] = {
- [CAM_CC_BPS_AHB_CLK] = &cam_cc_bps_ahb_clk.clkr,
- [CAM_CC_BPS_AREG_CLK] = &cam_cc_bps_areg_clk.clkr,
- [CAM_CC_BPS_AXI_CLK] = &cam_cc_bps_axi_clk.clkr,
- [CAM_CC_BPS_CLK] = &cam_cc_bps_clk.clkr,
- [CAM_CC_BPS_CLK_SRC] = &cam_cc_bps_clk_src.clkr,
- [CAM_CC_CAMNOC_ATB_CLK] = &cam_cc_camnoc_atb_clk.clkr,
- [CAM_CC_CAMNOC_AXI_CLK] = &cam_cc_camnoc_axi_clk.clkr,
- [CAM_CC_CCI_CLK] = &cam_cc_cci_clk.clkr,
- [CAM_CC_CCI_CLK_SRC] = &cam_cc_cci_clk_src.clkr,
- [CAM_CC_CPAS_AHB_CLK] = &cam_cc_cpas_ahb_clk.clkr,
- [CAM_CC_CPHY_RX_CLK_SRC] = &cam_cc_cphy_rx_clk_src.clkr,
- [CAM_CC_CSI0PHYTIMER_CLK] = &cam_cc_csi0phytimer_clk.clkr,
- [CAM_CC_CSI0PHYTIMER_CLK_SRC] = &cam_cc_csi0phytimer_clk_src.clkr,
- [CAM_CC_CSI1PHYTIMER_CLK] = &cam_cc_csi1phytimer_clk.clkr,
- [CAM_CC_CSI1PHYTIMER_CLK_SRC] = &cam_cc_csi1phytimer_clk_src.clkr,
- [CAM_CC_CSI2PHYTIMER_CLK] = &cam_cc_csi2phytimer_clk.clkr,
- [CAM_CC_CSI2PHYTIMER_CLK_SRC] = &cam_cc_csi2phytimer_clk_src.clkr,
- [CAM_CC_CSI3PHYTIMER_CLK] = &cam_cc_csi3phytimer_clk.clkr,
- [CAM_CC_CSI3PHYTIMER_CLK_SRC] = &cam_cc_csi3phytimer_clk_src.clkr,
- [CAM_CC_CSIPHY0_CLK] = &cam_cc_csiphy0_clk.clkr,
- [CAM_CC_CSIPHY1_CLK] = &cam_cc_csiphy1_clk.clkr,
- [CAM_CC_CSIPHY2_CLK] = &cam_cc_csiphy2_clk.clkr,
- [CAM_CC_CSIPHY3_CLK] = &cam_cc_csiphy3_clk.clkr,
- [CAM_CC_FAST_AHB_CLK_SRC] = &cam_cc_fast_ahb_clk_src.clkr,
- [CAM_CC_FD_CORE_CLK] = &cam_cc_fd_core_clk.clkr,
- [CAM_CC_FD_CORE_CLK_SRC] = &cam_cc_fd_core_clk_src.clkr,
- [CAM_CC_FD_CORE_UAR_CLK] = &cam_cc_fd_core_uar_clk.clkr,
- [CAM_CC_ICP_APB_CLK] = &cam_cc_icp_apb_clk.clkr,
- [CAM_CC_ICP_ATB_CLK] = &cam_cc_icp_atb_clk.clkr,
- [CAM_CC_ICP_CLK] = &cam_cc_icp_clk.clkr,
- [CAM_CC_ICP_CLK_SRC] = &cam_cc_icp_clk_src.clkr,
- [CAM_CC_ICP_CTI_CLK] = &cam_cc_icp_cti_clk.clkr,
- [CAM_CC_ICP_TS_CLK] = &cam_cc_icp_ts_clk.clkr,
- [CAM_CC_IFE_0_AXI_CLK] = &cam_cc_ife_0_axi_clk.clkr,
- [CAM_CC_IFE_0_CLK] = &cam_cc_ife_0_clk.clkr,
- [CAM_CC_IFE_0_CLK_SRC] = &cam_cc_ife_0_clk_src.clkr,
- [CAM_CC_IFE_0_CPHY_RX_CLK] = &cam_cc_ife_0_cphy_rx_clk.clkr,
- [CAM_CC_IFE_0_CSID_CLK] = &cam_cc_ife_0_csid_clk.clkr,
- [CAM_CC_IFE_0_CSID_CLK_SRC] = &cam_cc_ife_0_csid_clk_src.clkr,
- [CAM_CC_IFE_0_DSP_CLK] = &cam_cc_ife_0_dsp_clk.clkr,
- [CAM_CC_IFE_1_AXI_CLK] = &cam_cc_ife_1_axi_clk.clkr,
- [CAM_CC_IFE_1_CLK] = &cam_cc_ife_1_clk.clkr,
- [CAM_CC_IFE_1_CLK_SRC] = &cam_cc_ife_1_clk_src.clkr,
- [CAM_CC_IFE_1_CPHY_RX_CLK] = &cam_cc_ife_1_cphy_rx_clk.clkr,
- [CAM_CC_IFE_1_CSID_CLK] = &cam_cc_ife_1_csid_clk.clkr,
- [CAM_CC_IFE_1_CSID_CLK_SRC] = &cam_cc_ife_1_csid_clk_src.clkr,
- [CAM_CC_IFE_1_DSP_CLK] = &cam_cc_ife_1_dsp_clk.clkr,
- [CAM_CC_IFE_LITE_CLK] = &cam_cc_ife_lite_clk.clkr,
- [CAM_CC_IFE_LITE_CLK_SRC] = &cam_cc_ife_lite_clk_src.clkr,
- [CAM_CC_IFE_LITE_CPHY_RX_CLK] = &cam_cc_ife_lite_cphy_rx_clk.clkr,
- [CAM_CC_IFE_LITE_CSID_CLK] = &cam_cc_ife_lite_csid_clk.clkr,
- [CAM_CC_IFE_LITE_CSID_CLK_SRC] = &cam_cc_ife_lite_csid_clk_src.clkr,
- [CAM_CC_IPE_0_AHB_CLK] = &cam_cc_ipe_0_ahb_clk.clkr,
- [CAM_CC_IPE_0_AREG_CLK] = &cam_cc_ipe_0_areg_clk.clkr,
- [CAM_CC_IPE_0_AXI_CLK] = &cam_cc_ipe_0_axi_clk.clkr,
- [CAM_CC_IPE_0_CLK] = &cam_cc_ipe_0_clk.clkr,
- [CAM_CC_IPE_0_CLK_SRC] = &cam_cc_ipe_0_clk_src.clkr,
- [CAM_CC_IPE_1_AHB_CLK] = &cam_cc_ipe_1_ahb_clk.clkr,
- [CAM_CC_IPE_1_AREG_CLK] = &cam_cc_ipe_1_areg_clk.clkr,
- [CAM_CC_IPE_1_AXI_CLK] = &cam_cc_ipe_1_axi_clk.clkr,
- [CAM_CC_IPE_1_CLK] = &cam_cc_ipe_1_clk.clkr,
- [CAM_CC_IPE_1_CLK_SRC] = &cam_cc_ipe_1_clk_src.clkr,
- [CAM_CC_JPEG_CLK] = &cam_cc_jpeg_clk.clkr,
- [CAM_CC_JPEG_CLK_SRC] = &cam_cc_jpeg_clk_src.clkr,
- [CAM_CC_LRME_CLK] = &cam_cc_lrme_clk.clkr,
- [CAM_CC_LRME_CLK_SRC] = &cam_cc_lrme_clk_src.clkr,
- [CAM_CC_MCLK0_CLK] = &cam_cc_mclk0_clk.clkr,
- [CAM_CC_MCLK0_CLK_SRC] = &cam_cc_mclk0_clk_src.clkr,
- [CAM_CC_MCLK1_CLK] = &cam_cc_mclk1_clk.clkr,
- [CAM_CC_MCLK1_CLK_SRC] = &cam_cc_mclk1_clk_src.clkr,
- [CAM_CC_MCLK2_CLK] = &cam_cc_mclk2_clk.clkr,
- [CAM_CC_MCLK2_CLK_SRC] = &cam_cc_mclk2_clk_src.clkr,
- [CAM_CC_MCLK3_CLK] = &cam_cc_mclk3_clk.clkr,
- [CAM_CC_MCLK3_CLK_SRC] = &cam_cc_mclk3_clk_src.clkr,
- [CAM_CC_PLL0] = &cam_cc_pll0.clkr,
- [CAM_CC_PLL0_OUT_EVEN] = &cam_cc_pll0_out_even.clkr,
- [CAM_CC_PLL1] = &cam_cc_pll1.clkr,
- [CAM_CC_PLL1_OUT_EVEN] = &cam_cc_pll1_out_even.clkr,
- [CAM_CC_PLL2] = &cam_cc_pll2.clkr,
- [CAM_CC_PLL2_OUT_EVEN] = &cam_cc_pll2_out_even.clkr,
- [CAM_CC_PLL3] = &cam_cc_pll3.clkr,
- [CAM_CC_PLL3_OUT_EVEN] = &cam_cc_pll3_out_even.clkr,
- [CAM_CC_SLOW_AHB_CLK_SRC] = &cam_cc_slow_ahb_clk_src.clkr,
- [CAM_CC_SOC_AHB_CLK] = &cam_cc_soc_ahb_clk.clkr,
- [CAM_CC_SYS_TMR_CLK] = &cam_cc_sys_tmr_clk.clkr,
- };
- static struct gdsc *cam_cc_sdm845_gdscs[] = {
- [BPS_GDSC] = &bps_gdsc,
- [IPE_0_GDSC] = &ipe_0_gdsc,
- [IPE_1_GDSC] = &ipe_1_gdsc,
- [IFE_0_GDSC] = &ife_0_gdsc,
- [IFE_1_GDSC] = &ife_1_gdsc,
- [TITAN_TOP_GDSC] = &titan_top_gdsc,
- };
- static const struct regmap_config cam_cc_sdm845_regmap_config = {
- .reg_bits = 32,
- .reg_stride = 4,
- .val_bits = 32,
- .max_register = 0xd004,
- .fast_io = true,
- };
- static const struct qcom_cc_desc cam_cc_sdm845_desc = {
- .config = &cam_cc_sdm845_regmap_config,
- .clks = cam_cc_sdm845_clocks,
- .num_clks = ARRAY_SIZE(cam_cc_sdm845_clocks),
- .gdscs = cam_cc_sdm845_gdscs,
- .num_gdscs = ARRAY_SIZE(cam_cc_sdm845_gdscs),
- };
- static const struct of_device_id cam_cc_sdm845_match_table[] = {
- { .compatible = "qcom,sdm845-camcc" },
- { }
- };
- MODULE_DEVICE_TABLE(of, cam_cc_sdm845_match_table);
- static int cam_cc_sdm845_probe(struct platform_device *pdev)
- {
- struct regmap *regmap;
- struct alpha_pll_config cam_cc_pll_config = { };
- regmap = qcom_cc_map(pdev, &cam_cc_sdm845_desc);
- if (IS_ERR(regmap))
- return PTR_ERR(regmap);
- cam_cc_pll_config.l = 0x1f;
- cam_cc_pll_config.alpha = 0x4000;
- clk_fabia_pll_configure(&cam_cc_pll0, regmap, &cam_cc_pll_config);
- cam_cc_pll_config.l = 0x2a;
- cam_cc_pll_config.alpha = 0x1556;
- clk_fabia_pll_configure(&cam_cc_pll1, regmap, &cam_cc_pll_config);
- cam_cc_pll_config.l = 0x32;
- cam_cc_pll_config.alpha = 0x0;
- clk_fabia_pll_configure(&cam_cc_pll2, regmap, &cam_cc_pll_config);
- cam_cc_pll_config.l = 0x14;
- clk_fabia_pll_configure(&cam_cc_pll3, regmap, &cam_cc_pll_config);
- return qcom_cc_really_probe(pdev, &cam_cc_sdm845_desc, regmap);
- }
- static struct platform_driver cam_cc_sdm845_driver = {
- .probe = cam_cc_sdm845_probe,
- .driver = {
- .name = "sdm845-camcc",
- .of_match_table = cam_cc_sdm845_match_table,
- },
- };
- static int __init cam_cc_sdm845_init(void)
- {
- return platform_driver_register(&cam_cc_sdm845_driver);
- }
- subsys_initcall(cam_cc_sdm845_init);
- static void __exit cam_cc_sdm845_exit(void)
- {
- platform_driver_unregister(&cam_cc_sdm845_driver);
- }
- module_exit(cam_cc_sdm845_exit);
- MODULE_DESCRIPTION("QTI CAM_CC SDM845 Driver");
- MODULE_LICENSE("GPL v2");
|