camcc-sc7180.c 43 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2020, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/clk-provider.h>
  6. #include <linux/err.h>
  7. #include <linux/module.h>
  8. #include <linux/of.h>
  9. #include <linux/of_device.h>
  10. #include <linux/pm_clock.h>
  11. #include <linux/pm_runtime.h>
  12. #include <linux/regmap.h>
  13. #include <dt-bindings/clock/qcom,camcc-sc7180.h>
  14. #include "clk-alpha-pll.h"
  15. #include "clk-branch.h"
  16. #include "clk-rcg.h"
  17. #include "clk-regmap.h"
  18. #include "common.h"
  19. #include "gdsc.h"
  20. #include "reset.h"
  21. enum {
  22. P_BI_TCXO,
  23. P_CAM_CC_PLL0_OUT_EVEN,
  24. P_CAM_CC_PLL1_OUT_EVEN,
  25. P_CAM_CC_PLL2_OUT_AUX,
  26. P_CAM_CC_PLL2_OUT_EARLY,
  27. P_CAM_CC_PLL3_OUT_MAIN,
  28. };
  29. static const struct pll_vco agera_vco[] = {
  30. { 600000000, 3300000000UL, 0 },
  31. };
  32. static const struct pll_vco fabia_vco[] = {
  33. { 249600000, 2000000000UL, 0 },
  34. };
  35. /* 600MHz configuration */
  36. static const struct alpha_pll_config cam_cc_pll0_config = {
  37. .l = 0x1f,
  38. .alpha = 0x4000,
  39. .config_ctl_val = 0x20485699,
  40. .config_ctl_hi_val = 0x00002067,
  41. .test_ctl_val = 0x40000000,
  42. .user_ctl_hi_val = 0x00004805,
  43. .user_ctl_val = 0x00000001,
  44. };
  45. static struct clk_alpha_pll cam_cc_pll0 = {
  46. .offset = 0x0,
  47. .vco_table = fabia_vco,
  48. .num_vco = ARRAY_SIZE(fabia_vco),
  49. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  50. .clkr = {
  51. .hw.init = &(struct clk_init_data){
  52. .name = "cam_cc_pll0",
  53. .parent_data = &(const struct clk_parent_data){
  54. .fw_name = "bi_tcxo",
  55. },
  56. .num_parents = 1,
  57. .ops = &clk_alpha_pll_fabia_ops,
  58. },
  59. },
  60. };
  61. /* 860MHz configuration */
  62. static const struct alpha_pll_config cam_cc_pll1_config = {
  63. .l = 0x2a,
  64. .alpha = 0x1555,
  65. .config_ctl_val = 0x20485699,
  66. .config_ctl_hi_val = 0x00002067,
  67. .test_ctl_val = 0x40000000,
  68. .user_ctl_hi_val = 0x00004805,
  69. };
  70. static struct clk_alpha_pll cam_cc_pll1 = {
  71. .offset = 0x1000,
  72. .vco_table = fabia_vco,
  73. .num_vco = ARRAY_SIZE(fabia_vco),
  74. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  75. .clkr = {
  76. .hw.init = &(struct clk_init_data){
  77. .name = "cam_cc_pll1",
  78. .parent_data = &(const struct clk_parent_data){
  79. .fw_name = "bi_tcxo",
  80. },
  81. .num_parents = 1,
  82. .ops = &clk_alpha_pll_fabia_ops,
  83. },
  84. },
  85. };
  86. /* 1920MHz configuration */
  87. static const struct alpha_pll_config cam_cc_pll2_config = {
  88. .l = 0x64,
  89. .config_ctl_val = 0x20000800,
  90. .config_ctl_hi_val = 0x400003D2,
  91. .test_ctl_val = 0x04000400,
  92. .test_ctl_hi_val = 0x00004000,
  93. .user_ctl_val = 0x0000030F,
  94. };
  95. static struct clk_alpha_pll cam_cc_pll2 = {
  96. .offset = 0x2000,
  97. .vco_table = agera_vco,
  98. .num_vco = ARRAY_SIZE(agera_vco),
  99. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_AGERA],
  100. .clkr = {
  101. .hw.init = &(struct clk_init_data){
  102. .name = "cam_cc_pll2",
  103. .parent_data = &(const struct clk_parent_data){
  104. .fw_name = "bi_tcxo",
  105. },
  106. .num_parents = 1,
  107. .ops = &clk_alpha_pll_agera_ops,
  108. },
  109. },
  110. };
  111. static struct clk_fixed_factor cam_cc_pll2_out_early = {
  112. .mult = 1,
  113. .div = 2,
  114. .hw.init = &(struct clk_init_data){
  115. .name = "cam_cc_pll2_out_early",
  116. .parent_hws = (const struct clk_hw*[]){
  117. &cam_cc_pll2.clkr.hw,
  118. },
  119. .num_parents = 1,
  120. .ops = &clk_fixed_factor_ops,
  121. },
  122. };
  123. static const struct clk_div_table post_div_table_cam_cc_pll2_out_aux[] = {
  124. { 0x3, 4 },
  125. { }
  126. };
  127. static struct clk_alpha_pll_postdiv cam_cc_pll2_out_aux = {
  128. .offset = 0x2000,
  129. .post_div_shift = 8,
  130. .post_div_table = post_div_table_cam_cc_pll2_out_aux,
  131. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll2_out_aux),
  132. .width = 2,
  133. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_AGERA],
  134. .clkr.hw.init = &(struct clk_init_data){
  135. .name = "cam_cc_pll2_out_aux",
  136. .parent_hws = (const struct clk_hw*[]){
  137. &cam_cc_pll2.clkr.hw,
  138. },
  139. .num_parents = 1,
  140. .flags = CLK_SET_RATE_PARENT,
  141. .ops = &clk_alpha_pll_postdiv_ops,
  142. },
  143. };
  144. /* 1080MHz configuration */
  145. static const struct alpha_pll_config cam_cc_pll3_config = {
  146. .l = 0x38,
  147. .alpha = 0x4000,
  148. .config_ctl_val = 0x20485699,
  149. .config_ctl_hi_val = 0x00002067,
  150. .test_ctl_val = 0x40000000,
  151. .user_ctl_hi_val = 0x00004805,
  152. };
  153. static struct clk_alpha_pll cam_cc_pll3 = {
  154. .offset = 0x3000,
  155. .vco_table = fabia_vco,
  156. .num_vco = ARRAY_SIZE(fabia_vco),
  157. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  158. .clkr = {
  159. .hw.init = &(struct clk_init_data){
  160. .name = "cam_cc_pll3",
  161. .parent_data = &(const struct clk_parent_data){
  162. .fw_name = "bi_tcxo",
  163. },
  164. .num_parents = 1,
  165. .ops = &clk_alpha_pll_fabia_ops,
  166. },
  167. },
  168. };
  169. static const struct parent_map cam_cc_parent_map_0[] = {
  170. { P_BI_TCXO, 0 },
  171. { P_CAM_CC_PLL1_OUT_EVEN, 2 },
  172. { P_CAM_CC_PLL0_OUT_EVEN, 6 },
  173. };
  174. static const struct clk_parent_data cam_cc_parent_data_0[] = {
  175. { .fw_name = "bi_tcxo" },
  176. { .hw = &cam_cc_pll1.clkr.hw },
  177. { .hw = &cam_cc_pll0.clkr.hw },
  178. };
  179. static const struct parent_map cam_cc_parent_map_1[] = {
  180. { P_BI_TCXO, 0 },
  181. { P_CAM_CC_PLL2_OUT_AUX, 1 },
  182. };
  183. static const struct clk_parent_data cam_cc_parent_data_1[] = {
  184. { .fw_name = "bi_tcxo" },
  185. { .hw = &cam_cc_pll2_out_aux.clkr.hw },
  186. };
  187. static const struct parent_map cam_cc_parent_map_2[] = {
  188. { P_BI_TCXO, 0 },
  189. { P_CAM_CC_PLL2_OUT_EARLY, 4 },
  190. { P_CAM_CC_PLL3_OUT_MAIN, 5 },
  191. { P_CAM_CC_PLL0_OUT_EVEN, 6 },
  192. };
  193. static const struct clk_parent_data cam_cc_parent_data_2[] = {
  194. { .fw_name = "bi_tcxo" },
  195. { .hw = &cam_cc_pll2_out_early.hw },
  196. { .hw = &cam_cc_pll3.clkr.hw },
  197. { .hw = &cam_cc_pll0.clkr.hw },
  198. };
  199. static const struct parent_map cam_cc_parent_map_3[] = {
  200. { P_BI_TCXO, 0 },
  201. { P_CAM_CC_PLL1_OUT_EVEN, 2 },
  202. { P_CAM_CC_PLL2_OUT_EARLY, 4 },
  203. { P_CAM_CC_PLL3_OUT_MAIN, 5 },
  204. { P_CAM_CC_PLL0_OUT_EVEN, 6 },
  205. };
  206. static const struct clk_parent_data cam_cc_parent_data_3[] = {
  207. { .fw_name = "bi_tcxo" },
  208. { .hw = &cam_cc_pll1.clkr.hw },
  209. { .hw = &cam_cc_pll2_out_early.hw },
  210. { .hw = &cam_cc_pll3.clkr.hw },
  211. { .hw = &cam_cc_pll0.clkr.hw },
  212. };
  213. static const struct parent_map cam_cc_parent_map_4[] = {
  214. { P_BI_TCXO, 0 },
  215. { P_CAM_CC_PLL3_OUT_MAIN, 5 },
  216. { P_CAM_CC_PLL0_OUT_EVEN, 6 },
  217. };
  218. static const struct clk_parent_data cam_cc_parent_data_4[] = {
  219. { .fw_name = "bi_tcxo" },
  220. { .hw = &cam_cc_pll3.clkr.hw },
  221. { .hw = &cam_cc_pll0.clkr.hw },
  222. };
  223. static const struct parent_map cam_cc_parent_map_5[] = {
  224. { P_BI_TCXO, 0 },
  225. { P_CAM_CC_PLL0_OUT_EVEN, 6 },
  226. };
  227. static const struct clk_parent_data cam_cc_parent_data_5[] = {
  228. { .fw_name = "bi_tcxo" },
  229. { .hw = &cam_cc_pll0.clkr.hw },
  230. };
  231. static const struct parent_map cam_cc_parent_map_6[] = {
  232. { P_BI_TCXO, 0 },
  233. { P_CAM_CC_PLL1_OUT_EVEN, 2 },
  234. { P_CAM_CC_PLL3_OUT_MAIN, 5 },
  235. { P_CAM_CC_PLL0_OUT_EVEN, 6 },
  236. };
  237. static const struct clk_parent_data cam_cc_parent_data_6[] = {
  238. { .fw_name = "bi_tcxo" },
  239. { .hw = &cam_cc_pll1.clkr.hw },
  240. { .hw = &cam_cc_pll3.clkr.hw },
  241. { .hw = &cam_cc_pll0.clkr.hw },
  242. };
  243. static const struct freq_tbl ftbl_cam_cc_bps_clk_src[] = {
  244. F(200000000, P_CAM_CC_PLL0_OUT_EVEN, 3, 0, 0),
  245. F(360000000, P_CAM_CC_PLL3_OUT_MAIN, 3, 0, 0),
  246. F(432000000, P_CAM_CC_PLL3_OUT_MAIN, 2.5, 0, 0),
  247. F(480000000, P_CAM_CC_PLL2_OUT_EARLY, 2, 0, 0),
  248. F(600000000, P_CAM_CC_PLL0_OUT_EVEN, 1, 0, 0),
  249. { }
  250. };
  251. static struct clk_rcg2 cam_cc_bps_clk_src = {
  252. .cmd_rcgr = 0x6010,
  253. .mnd_width = 0,
  254. .hid_width = 5,
  255. .parent_map = cam_cc_parent_map_2,
  256. .freq_tbl = ftbl_cam_cc_bps_clk_src,
  257. .clkr.hw.init = &(struct clk_init_data){
  258. .name = "cam_cc_bps_clk_src",
  259. .parent_data = cam_cc_parent_data_2,
  260. .num_parents = ARRAY_SIZE(cam_cc_parent_data_2),
  261. .ops = &clk_rcg2_shared_ops,
  262. },
  263. };
  264. static const struct freq_tbl ftbl_cam_cc_cci_0_clk_src[] = {
  265. F(37500000, P_CAM_CC_PLL0_OUT_EVEN, 16, 0, 0),
  266. F(50000000, P_CAM_CC_PLL0_OUT_EVEN, 12, 0, 0),
  267. F(100000000, P_CAM_CC_PLL0_OUT_EVEN, 6, 0, 0),
  268. { }
  269. };
  270. static struct clk_rcg2 cam_cc_cci_0_clk_src = {
  271. .cmd_rcgr = 0xb0d8,
  272. .mnd_width = 8,
  273. .hid_width = 5,
  274. .parent_map = cam_cc_parent_map_5,
  275. .freq_tbl = ftbl_cam_cc_cci_0_clk_src,
  276. .clkr.hw.init = &(struct clk_init_data){
  277. .name = "cam_cc_cci_0_clk_src",
  278. .parent_data = cam_cc_parent_data_5,
  279. .num_parents = ARRAY_SIZE(cam_cc_parent_data_5),
  280. .ops = &clk_rcg2_shared_ops,
  281. },
  282. };
  283. static struct clk_rcg2 cam_cc_cci_1_clk_src = {
  284. .cmd_rcgr = 0xb14c,
  285. .mnd_width = 8,
  286. .hid_width = 5,
  287. .parent_map = cam_cc_parent_map_5,
  288. .freq_tbl = ftbl_cam_cc_cci_0_clk_src,
  289. .clkr.hw.init = &(struct clk_init_data){
  290. .name = "cam_cc_cci_1_clk_src",
  291. .parent_data = cam_cc_parent_data_5,
  292. .num_parents = ARRAY_SIZE(cam_cc_parent_data_5),
  293. .ops = &clk_rcg2_shared_ops,
  294. },
  295. };
  296. static const struct freq_tbl ftbl_cam_cc_cphy_rx_clk_src[] = {
  297. F(150000000, P_CAM_CC_PLL0_OUT_EVEN, 4, 0, 0),
  298. F(270000000, P_CAM_CC_PLL3_OUT_MAIN, 4, 0, 0),
  299. F(360000000, P_CAM_CC_PLL3_OUT_MAIN, 3, 0, 0),
  300. { }
  301. };
  302. static struct clk_rcg2 cam_cc_cphy_rx_clk_src = {
  303. .cmd_rcgr = 0x9064,
  304. .mnd_width = 0,
  305. .hid_width = 5,
  306. .parent_map = cam_cc_parent_map_3,
  307. .freq_tbl = ftbl_cam_cc_cphy_rx_clk_src,
  308. .clkr.hw.init = &(struct clk_init_data){
  309. .name = "cam_cc_cphy_rx_clk_src",
  310. .parent_data = cam_cc_parent_data_3,
  311. .num_parents = ARRAY_SIZE(cam_cc_parent_data_3),
  312. .ops = &clk_rcg2_shared_ops,
  313. },
  314. };
  315. static const struct freq_tbl ftbl_cam_cc_csi0phytimer_clk_src[] = {
  316. F(300000000, P_CAM_CC_PLL0_OUT_EVEN, 2, 0, 0),
  317. { }
  318. };
  319. static struct clk_rcg2 cam_cc_csi0phytimer_clk_src = {
  320. .cmd_rcgr = 0x5004,
  321. .mnd_width = 0,
  322. .hid_width = 5,
  323. .parent_map = cam_cc_parent_map_0,
  324. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  325. .clkr.hw.init = &(struct clk_init_data){
  326. .name = "cam_cc_csi0phytimer_clk_src",
  327. .parent_data = cam_cc_parent_data_0,
  328. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  329. .ops = &clk_rcg2_shared_ops,
  330. },
  331. };
  332. static struct clk_rcg2 cam_cc_csi1phytimer_clk_src = {
  333. .cmd_rcgr = 0x5028,
  334. .mnd_width = 0,
  335. .hid_width = 5,
  336. .parent_map = cam_cc_parent_map_0,
  337. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  338. .clkr.hw.init = &(struct clk_init_data){
  339. .name = "cam_cc_csi1phytimer_clk_src",
  340. .parent_data = cam_cc_parent_data_0,
  341. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  342. .ops = &clk_rcg2_shared_ops,
  343. },
  344. };
  345. static struct clk_rcg2 cam_cc_csi2phytimer_clk_src = {
  346. .cmd_rcgr = 0x504c,
  347. .mnd_width = 0,
  348. .hid_width = 5,
  349. .parent_map = cam_cc_parent_map_0,
  350. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  351. .clkr.hw.init = &(struct clk_init_data){
  352. .name = "cam_cc_csi2phytimer_clk_src",
  353. .parent_data = cam_cc_parent_data_0,
  354. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  355. .ops = &clk_rcg2_shared_ops,
  356. },
  357. };
  358. static struct clk_rcg2 cam_cc_csi3phytimer_clk_src = {
  359. .cmd_rcgr = 0x5070,
  360. .mnd_width = 0,
  361. .hid_width = 5,
  362. .parent_map = cam_cc_parent_map_0,
  363. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  364. .clkr.hw.init = &(struct clk_init_data){
  365. .name = "cam_cc_csi3phytimer_clk_src",
  366. .parent_data = cam_cc_parent_data_0,
  367. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  368. .ops = &clk_rcg2_shared_ops,
  369. },
  370. };
  371. static const struct freq_tbl ftbl_cam_cc_fast_ahb_clk_src[] = {
  372. F(100000000, P_CAM_CC_PLL0_OUT_EVEN, 6, 0, 0),
  373. F(200000000, P_CAM_CC_PLL0_OUT_EVEN, 3, 0, 0),
  374. F(300000000, P_CAM_CC_PLL0_OUT_EVEN, 2, 0, 0),
  375. F(404000000, P_CAM_CC_PLL1_OUT_EVEN, 2, 0, 0),
  376. { }
  377. };
  378. static struct clk_rcg2 cam_cc_fast_ahb_clk_src = {
  379. .cmd_rcgr = 0x603c,
  380. .mnd_width = 0,
  381. .hid_width = 5,
  382. .parent_map = cam_cc_parent_map_0,
  383. .freq_tbl = ftbl_cam_cc_fast_ahb_clk_src,
  384. .clkr.hw.init = &(struct clk_init_data){
  385. .name = "cam_cc_fast_ahb_clk_src",
  386. .parent_data = cam_cc_parent_data_0,
  387. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  388. .ops = &clk_rcg2_shared_ops,
  389. },
  390. };
  391. static const struct freq_tbl ftbl_cam_cc_icp_clk_src[] = {
  392. F(240000000, P_CAM_CC_PLL0_OUT_EVEN, 2.5, 0, 0),
  393. F(360000000, P_CAM_CC_PLL3_OUT_MAIN, 3, 0, 0),
  394. F(432000000, P_CAM_CC_PLL3_OUT_MAIN, 2.5, 0, 0),
  395. F(480000000, P_CAM_CC_PLL2_OUT_EARLY, 2, 0, 0),
  396. F(600000000, P_CAM_CC_PLL0_OUT_EVEN, 1, 0, 0),
  397. { }
  398. };
  399. static struct clk_rcg2 cam_cc_icp_clk_src = {
  400. .cmd_rcgr = 0xb088,
  401. .mnd_width = 0,
  402. .hid_width = 5,
  403. .parent_map = cam_cc_parent_map_2,
  404. .freq_tbl = ftbl_cam_cc_icp_clk_src,
  405. .clkr.hw.init = &(struct clk_init_data){
  406. .name = "cam_cc_icp_clk_src",
  407. .parent_data = cam_cc_parent_data_2,
  408. .num_parents = ARRAY_SIZE(cam_cc_parent_data_2),
  409. .ops = &clk_rcg2_shared_ops,
  410. },
  411. };
  412. static const struct freq_tbl ftbl_cam_cc_ife_0_clk_src[] = {
  413. F(240000000, P_CAM_CC_PLL0_OUT_EVEN, 2.5, 0, 0),
  414. F(360000000, P_CAM_CC_PLL3_OUT_MAIN, 3, 0, 0),
  415. F(432000000, P_CAM_CC_PLL3_OUT_MAIN, 2.5, 0, 0),
  416. F(600000000, P_CAM_CC_PLL0_OUT_EVEN, 1, 0, 0),
  417. { }
  418. };
  419. static struct clk_rcg2 cam_cc_ife_0_clk_src = {
  420. .cmd_rcgr = 0x9010,
  421. .mnd_width = 0,
  422. .hid_width = 5,
  423. .parent_map = cam_cc_parent_map_4,
  424. .freq_tbl = ftbl_cam_cc_ife_0_clk_src,
  425. .clkr.hw.init = &(struct clk_init_data){
  426. .name = "cam_cc_ife_0_clk_src",
  427. .parent_data = cam_cc_parent_data_4,
  428. .num_parents = ARRAY_SIZE(cam_cc_parent_data_4),
  429. .ops = &clk_rcg2_shared_ops,
  430. },
  431. };
  432. static const struct freq_tbl ftbl_cam_cc_ife_0_csid_clk_src[] = {
  433. F(150000000, P_CAM_CC_PLL0_OUT_EVEN, 4, 0, 0),
  434. F(270000000, P_CAM_CC_PLL3_OUT_MAIN, 4, 0, 0),
  435. F(360000000, P_CAM_CC_PLL3_OUT_MAIN, 3, 0, 0),
  436. F(480000000, P_CAM_CC_PLL2_OUT_EARLY, 2, 0, 0),
  437. { }
  438. };
  439. static struct clk_rcg2 cam_cc_ife_0_csid_clk_src = {
  440. .cmd_rcgr = 0x903c,
  441. .mnd_width = 0,
  442. .hid_width = 5,
  443. .parent_map = cam_cc_parent_map_3,
  444. .freq_tbl = ftbl_cam_cc_ife_0_csid_clk_src,
  445. .clkr.hw.init = &(struct clk_init_data){
  446. .name = "cam_cc_ife_0_csid_clk_src",
  447. .parent_data = cam_cc_parent_data_3,
  448. .num_parents = ARRAY_SIZE(cam_cc_parent_data_3),
  449. .ops = &clk_rcg2_shared_ops,
  450. },
  451. };
  452. static struct clk_rcg2 cam_cc_ife_1_clk_src = {
  453. .cmd_rcgr = 0xa010,
  454. .mnd_width = 0,
  455. .hid_width = 5,
  456. .parent_map = cam_cc_parent_map_4,
  457. .freq_tbl = ftbl_cam_cc_ife_0_clk_src,
  458. .clkr.hw.init = &(struct clk_init_data){
  459. .name = "cam_cc_ife_1_clk_src",
  460. .parent_data = cam_cc_parent_data_4,
  461. .num_parents = ARRAY_SIZE(cam_cc_parent_data_4),
  462. .ops = &clk_rcg2_shared_ops,
  463. },
  464. };
  465. static struct clk_rcg2 cam_cc_ife_1_csid_clk_src = {
  466. .cmd_rcgr = 0xa034,
  467. .mnd_width = 0,
  468. .hid_width = 5,
  469. .parent_map = cam_cc_parent_map_3,
  470. .freq_tbl = ftbl_cam_cc_ife_0_csid_clk_src,
  471. .clkr.hw.init = &(struct clk_init_data){
  472. .name = "cam_cc_ife_1_csid_clk_src",
  473. .parent_data = cam_cc_parent_data_3,
  474. .num_parents = ARRAY_SIZE(cam_cc_parent_data_3),
  475. .ops = &clk_rcg2_shared_ops,
  476. },
  477. };
  478. static struct clk_rcg2 cam_cc_ife_lite_clk_src = {
  479. .cmd_rcgr = 0xb004,
  480. .mnd_width = 0,
  481. .hid_width = 5,
  482. .parent_map = cam_cc_parent_map_4,
  483. .freq_tbl = ftbl_cam_cc_ife_0_clk_src,
  484. .clkr.hw.init = &(struct clk_init_data){
  485. .name = "cam_cc_ife_lite_clk_src",
  486. .parent_data = cam_cc_parent_data_4,
  487. .num_parents = ARRAY_SIZE(cam_cc_parent_data_4),
  488. .flags = CLK_SET_RATE_PARENT,
  489. .ops = &clk_rcg2_shared_ops,
  490. },
  491. };
  492. static struct clk_rcg2 cam_cc_ife_lite_csid_clk_src = {
  493. .cmd_rcgr = 0xb024,
  494. .mnd_width = 0,
  495. .hid_width = 5,
  496. .parent_map = cam_cc_parent_map_3,
  497. .freq_tbl = ftbl_cam_cc_ife_0_csid_clk_src,
  498. .clkr.hw.init = &(struct clk_init_data){
  499. .name = "cam_cc_ife_lite_csid_clk_src",
  500. .parent_data = cam_cc_parent_data_3,
  501. .num_parents = ARRAY_SIZE(cam_cc_parent_data_3),
  502. .ops = &clk_rcg2_shared_ops,
  503. },
  504. };
  505. static const struct freq_tbl ftbl_cam_cc_ipe_0_clk_src[] = {
  506. F(240000000, P_CAM_CC_PLL0_OUT_EVEN, 2.5, 0, 0),
  507. F(360000000, P_CAM_CC_PLL3_OUT_MAIN, 3, 0, 0),
  508. F(432000000, P_CAM_CC_PLL3_OUT_MAIN, 2.5, 0, 0),
  509. F(540000000, P_CAM_CC_PLL3_OUT_MAIN, 2, 0, 0),
  510. F(600000000, P_CAM_CC_PLL0_OUT_EVEN, 1, 0, 0),
  511. { }
  512. };
  513. static struct clk_rcg2 cam_cc_ipe_0_clk_src = {
  514. .cmd_rcgr = 0x7010,
  515. .mnd_width = 0,
  516. .hid_width = 5,
  517. .parent_map = cam_cc_parent_map_2,
  518. .freq_tbl = ftbl_cam_cc_ipe_0_clk_src,
  519. .clkr.hw.init = &(struct clk_init_data){
  520. .name = "cam_cc_ipe_0_clk_src",
  521. .parent_data = cam_cc_parent_data_2,
  522. .num_parents = ARRAY_SIZE(cam_cc_parent_data_2),
  523. .ops = &clk_rcg2_shared_ops,
  524. },
  525. };
  526. static const struct freq_tbl ftbl_cam_cc_jpeg_clk_src[] = {
  527. F(66666667, P_CAM_CC_PLL0_OUT_EVEN, 9, 0, 0),
  528. F(133333333, P_CAM_CC_PLL0_OUT_EVEN, 4.5, 0, 0),
  529. F(216000000, P_CAM_CC_PLL3_OUT_MAIN, 5, 0, 0),
  530. F(320000000, P_CAM_CC_PLL2_OUT_EARLY, 3, 0, 0),
  531. F(600000000, P_CAM_CC_PLL0_OUT_EVEN, 1, 0, 0),
  532. { }
  533. };
  534. static struct clk_rcg2 cam_cc_jpeg_clk_src = {
  535. .cmd_rcgr = 0xb04c,
  536. .mnd_width = 0,
  537. .hid_width = 5,
  538. .parent_map = cam_cc_parent_map_2,
  539. .freq_tbl = ftbl_cam_cc_jpeg_clk_src,
  540. .clkr.hw.init = &(struct clk_init_data){
  541. .name = "cam_cc_jpeg_clk_src",
  542. .parent_data = cam_cc_parent_data_2,
  543. .num_parents = ARRAY_SIZE(cam_cc_parent_data_2),
  544. .ops = &clk_rcg2_shared_ops,
  545. },
  546. };
  547. static const struct freq_tbl ftbl_cam_cc_lrme_clk_src[] = {
  548. F(200000000, P_CAM_CC_PLL0_OUT_EVEN, 3, 0, 0),
  549. F(216000000, P_CAM_CC_PLL3_OUT_MAIN, 5, 0, 0),
  550. F(300000000, P_CAM_CC_PLL0_OUT_EVEN, 2, 0, 0),
  551. F(404000000, P_CAM_CC_PLL1_OUT_EVEN, 2, 0, 0),
  552. { }
  553. };
  554. static struct clk_rcg2 cam_cc_lrme_clk_src = {
  555. .cmd_rcgr = 0xb0f8,
  556. .mnd_width = 0,
  557. .hid_width = 5,
  558. .parent_map = cam_cc_parent_map_6,
  559. .freq_tbl = ftbl_cam_cc_lrme_clk_src,
  560. .clkr.hw.init = &(struct clk_init_data){
  561. .name = "cam_cc_lrme_clk_src",
  562. .parent_data = cam_cc_parent_data_6,
  563. .num_parents = ARRAY_SIZE(cam_cc_parent_data_6),
  564. .ops = &clk_rcg2_shared_ops,
  565. },
  566. };
  567. static const struct freq_tbl ftbl_cam_cc_mclk0_clk_src[] = {
  568. F(19200000, P_BI_TCXO, 1, 0, 0),
  569. F(24000000, P_CAM_CC_PLL2_OUT_AUX, 10, 1, 2),
  570. F(64000000, P_CAM_CC_PLL2_OUT_AUX, 7.5, 0, 0),
  571. { }
  572. };
  573. static struct clk_rcg2 cam_cc_mclk0_clk_src = {
  574. .cmd_rcgr = 0x4004,
  575. .mnd_width = 8,
  576. .hid_width = 5,
  577. .parent_map = cam_cc_parent_map_1,
  578. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  579. .clkr.hw.init = &(struct clk_init_data){
  580. .name = "cam_cc_mclk0_clk_src",
  581. .parent_data = cam_cc_parent_data_1,
  582. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  583. .ops = &clk_rcg2_shared_ops,
  584. },
  585. };
  586. static struct clk_rcg2 cam_cc_mclk1_clk_src = {
  587. .cmd_rcgr = 0x4024,
  588. .mnd_width = 8,
  589. .hid_width = 5,
  590. .parent_map = cam_cc_parent_map_1,
  591. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  592. .clkr.hw.init = &(struct clk_init_data){
  593. .name = "cam_cc_mclk1_clk_src",
  594. .parent_data = cam_cc_parent_data_1,
  595. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  596. .ops = &clk_rcg2_shared_ops,
  597. },
  598. };
  599. static struct clk_rcg2 cam_cc_mclk2_clk_src = {
  600. .cmd_rcgr = 0x4044,
  601. .mnd_width = 8,
  602. .hid_width = 5,
  603. .parent_map = cam_cc_parent_map_1,
  604. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  605. .clkr.hw.init = &(struct clk_init_data){
  606. .name = "cam_cc_mclk2_clk_src",
  607. .parent_data = cam_cc_parent_data_1,
  608. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  609. .ops = &clk_rcg2_shared_ops,
  610. },
  611. };
  612. static struct clk_rcg2 cam_cc_mclk3_clk_src = {
  613. .cmd_rcgr = 0x4064,
  614. .mnd_width = 8,
  615. .hid_width = 5,
  616. .parent_map = cam_cc_parent_map_1,
  617. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  618. .clkr.hw.init = &(struct clk_init_data){
  619. .name = "cam_cc_mclk3_clk_src",
  620. .parent_data = cam_cc_parent_data_1,
  621. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  622. .ops = &clk_rcg2_shared_ops,
  623. },
  624. };
  625. static struct clk_rcg2 cam_cc_mclk4_clk_src = {
  626. .cmd_rcgr = 0x4084,
  627. .mnd_width = 8,
  628. .hid_width = 5,
  629. .parent_map = cam_cc_parent_map_1,
  630. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  631. .clkr.hw.init = &(struct clk_init_data){
  632. .name = "cam_cc_mclk4_clk_src",
  633. .parent_data = cam_cc_parent_data_1,
  634. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  635. .ops = &clk_rcg2_shared_ops,
  636. },
  637. };
  638. static const struct freq_tbl ftbl_cam_cc_slow_ahb_clk_src[] = {
  639. F(80000000, P_CAM_CC_PLL0_OUT_EVEN, 7.5, 0, 0),
  640. { }
  641. };
  642. static struct clk_rcg2 cam_cc_slow_ahb_clk_src = {
  643. .cmd_rcgr = 0x6058,
  644. .mnd_width = 0,
  645. .hid_width = 5,
  646. .parent_map = cam_cc_parent_map_0,
  647. .freq_tbl = ftbl_cam_cc_slow_ahb_clk_src,
  648. .clkr.hw.init = &(struct clk_init_data){
  649. .name = "cam_cc_slow_ahb_clk_src",
  650. .parent_data = cam_cc_parent_data_0,
  651. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  652. .flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE,
  653. .ops = &clk_rcg2_shared_ops,
  654. },
  655. };
  656. static struct clk_branch cam_cc_bps_ahb_clk = {
  657. .halt_reg = 0x6070,
  658. .halt_check = BRANCH_HALT,
  659. .clkr = {
  660. .enable_reg = 0x6070,
  661. .enable_mask = BIT(0),
  662. .hw.init = &(struct clk_init_data){
  663. .name = "cam_cc_bps_ahb_clk",
  664. .parent_hws = (const struct clk_hw*[]){
  665. &cam_cc_slow_ahb_clk_src.clkr.hw,
  666. },
  667. .num_parents = 1,
  668. .flags = CLK_SET_RATE_PARENT,
  669. .ops = &clk_branch2_ops,
  670. },
  671. },
  672. };
  673. static struct clk_branch cam_cc_bps_areg_clk = {
  674. .halt_reg = 0x6054,
  675. .halt_check = BRANCH_HALT,
  676. .clkr = {
  677. .enable_reg = 0x6054,
  678. .enable_mask = BIT(0),
  679. .hw.init = &(struct clk_init_data){
  680. .name = "cam_cc_bps_areg_clk",
  681. .parent_hws = (const struct clk_hw*[]){
  682. &cam_cc_fast_ahb_clk_src.clkr.hw,
  683. },
  684. .num_parents = 1,
  685. .flags = CLK_SET_RATE_PARENT,
  686. .ops = &clk_branch2_ops,
  687. },
  688. },
  689. };
  690. static struct clk_branch cam_cc_bps_axi_clk = {
  691. .halt_reg = 0x6038,
  692. .halt_check = BRANCH_HALT,
  693. .clkr = {
  694. .enable_reg = 0x6038,
  695. .enable_mask = BIT(0),
  696. .hw.init = &(struct clk_init_data){
  697. .name = "cam_cc_bps_axi_clk",
  698. .ops = &clk_branch2_ops,
  699. },
  700. },
  701. };
  702. static struct clk_branch cam_cc_bps_clk = {
  703. .halt_reg = 0x6028,
  704. .halt_check = BRANCH_HALT,
  705. .clkr = {
  706. .enable_reg = 0x6028,
  707. .enable_mask = BIT(0),
  708. .hw.init = &(struct clk_init_data){
  709. .name = "cam_cc_bps_clk",
  710. .parent_hws = (const struct clk_hw*[]){
  711. &cam_cc_bps_clk_src.clkr.hw,
  712. },
  713. .num_parents = 1,
  714. .flags = CLK_SET_RATE_PARENT,
  715. .ops = &clk_branch2_ops,
  716. },
  717. },
  718. };
  719. static struct clk_branch cam_cc_camnoc_axi_clk = {
  720. .halt_reg = 0xb124,
  721. .halt_check = BRANCH_HALT,
  722. .clkr = {
  723. .enable_reg = 0xb124,
  724. .enable_mask = BIT(0),
  725. .hw.init = &(struct clk_init_data){
  726. .name = "cam_cc_camnoc_axi_clk",
  727. .ops = &clk_branch2_ops,
  728. },
  729. },
  730. };
  731. static struct clk_branch cam_cc_cci_0_clk = {
  732. .halt_reg = 0xb0f0,
  733. .halt_check = BRANCH_HALT,
  734. .clkr = {
  735. .enable_reg = 0xb0f0,
  736. .enable_mask = BIT(0),
  737. .hw.init = &(struct clk_init_data){
  738. .name = "cam_cc_cci_0_clk",
  739. .parent_hws = (const struct clk_hw*[]){
  740. &cam_cc_cci_0_clk_src.clkr.hw,
  741. },
  742. .num_parents = 1,
  743. .flags = CLK_SET_RATE_PARENT,
  744. .ops = &clk_branch2_ops,
  745. },
  746. },
  747. };
  748. static struct clk_branch cam_cc_cci_1_clk = {
  749. .halt_reg = 0xb164,
  750. .halt_check = BRANCH_HALT,
  751. .clkr = {
  752. .enable_reg = 0xb164,
  753. .enable_mask = BIT(0),
  754. .hw.init = &(struct clk_init_data){
  755. .name = "cam_cc_cci_1_clk",
  756. .parent_hws = (const struct clk_hw*[]){
  757. &cam_cc_cci_1_clk_src.clkr.hw,
  758. },
  759. .num_parents = 1,
  760. .flags = CLK_SET_RATE_PARENT,
  761. .ops = &clk_branch2_ops,
  762. },
  763. },
  764. };
  765. static struct clk_branch cam_cc_core_ahb_clk = {
  766. .halt_reg = 0xb144,
  767. .halt_check = BRANCH_HALT_DELAY,
  768. .clkr = {
  769. .enable_reg = 0xb144,
  770. .enable_mask = BIT(0),
  771. .hw.init = &(struct clk_init_data){
  772. .name = "cam_cc_core_ahb_clk",
  773. .parent_hws = (const struct clk_hw*[]){
  774. &cam_cc_slow_ahb_clk_src.clkr.hw,
  775. },
  776. .num_parents = 1,
  777. .flags = CLK_SET_RATE_PARENT,
  778. .ops = &clk_branch2_ops,
  779. },
  780. },
  781. };
  782. static struct clk_branch cam_cc_cpas_ahb_clk = {
  783. .halt_reg = 0xb11c,
  784. .halt_check = BRANCH_HALT,
  785. .clkr = {
  786. .enable_reg = 0xb11c,
  787. .enable_mask = BIT(0),
  788. .hw.init = &(struct clk_init_data){
  789. .name = "cam_cc_cpas_ahb_clk",
  790. .parent_hws = (const struct clk_hw*[]){
  791. &cam_cc_slow_ahb_clk_src.clkr.hw,
  792. },
  793. .num_parents = 1,
  794. .flags = CLK_SET_RATE_PARENT,
  795. .ops = &clk_branch2_ops,
  796. },
  797. },
  798. };
  799. static struct clk_branch cam_cc_csi0phytimer_clk = {
  800. .halt_reg = 0x501c,
  801. .halt_check = BRANCH_HALT,
  802. .clkr = {
  803. .enable_reg = 0x501c,
  804. .enable_mask = BIT(0),
  805. .hw.init = &(struct clk_init_data){
  806. .name = "cam_cc_csi0phytimer_clk",
  807. .parent_hws = (const struct clk_hw*[]){
  808. &cam_cc_csi0phytimer_clk_src.clkr.hw,
  809. },
  810. .num_parents = 1,
  811. .flags = CLK_SET_RATE_PARENT,
  812. .ops = &clk_branch2_ops,
  813. },
  814. },
  815. };
  816. static struct clk_branch cam_cc_csi1phytimer_clk = {
  817. .halt_reg = 0x5040,
  818. .halt_check = BRANCH_HALT,
  819. .clkr = {
  820. .enable_reg = 0x5040,
  821. .enable_mask = BIT(0),
  822. .hw.init = &(struct clk_init_data){
  823. .name = "cam_cc_csi1phytimer_clk",
  824. .parent_hws = (const struct clk_hw*[]){
  825. &cam_cc_csi1phytimer_clk_src.clkr.hw,
  826. },
  827. .num_parents = 1,
  828. .flags = CLK_SET_RATE_PARENT,
  829. .ops = &clk_branch2_ops,
  830. },
  831. },
  832. };
  833. static struct clk_branch cam_cc_csi2phytimer_clk = {
  834. .halt_reg = 0x5064,
  835. .halt_check = BRANCH_HALT,
  836. .clkr = {
  837. .enable_reg = 0x5064,
  838. .enable_mask = BIT(0),
  839. .hw.init = &(struct clk_init_data){
  840. .name = "cam_cc_csi2phytimer_clk",
  841. .parent_hws = (const struct clk_hw*[]){
  842. &cam_cc_csi2phytimer_clk_src.clkr.hw,
  843. },
  844. .num_parents = 1,
  845. .flags = CLK_SET_RATE_PARENT,
  846. .ops = &clk_branch2_ops,
  847. },
  848. },
  849. };
  850. static struct clk_branch cam_cc_csi3phytimer_clk = {
  851. .halt_reg = 0x5088,
  852. .halt_check = BRANCH_HALT,
  853. .clkr = {
  854. .enable_reg = 0x5088,
  855. .enable_mask = BIT(0),
  856. .hw.init = &(struct clk_init_data){
  857. .name = "cam_cc_csi3phytimer_clk",
  858. .parent_hws = (const struct clk_hw*[]){
  859. &cam_cc_csi3phytimer_clk_src.clkr.hw,
  860. },
  861. .num_parents = 1,
  862. .flags = CLK_SET_RATE_PARENT,
  863. .ops = &clk_branch2_ops,
  864. },
  865. },
  866. };
  867. static struct clk_branch cam_cc_csiphy0_clk = {
  868. .halt_reg = 0x5020,
  869. .halt_check = BRANCH_HALT,
  870. .clkr = {
  871. .enable_reg = 0x5020,
  872. .enable_mask = BIT(0),
  873. .hw.init = &(struct clk_init_data){
  874. .name = "cam_cc_csiphy0_clk",
  875. .parent_hws = (const struct clk_hw*[]){
  876. &cam_cc_cphy_rx_clk_src.clkr.hw,
  877. },
  878. .num_parents = 1,
  879. .flags = CLK_SET_RATE_PARENT,
  880. .ops = &clk_branch2_ops,
  881. },
  882. },
  883. };
  884. static struct clk_branch cam_cc_csiphy1_clk = {
  885. .halt_reg = 0x5044,
  886. .halt_check = BRANCH_HALT,
  887. .clkr = {
  888. .enable_reg = 0x5044,
  889. .enable_mask = BIT(0),
  890. .hw.init = &(struct clk_init_data){
  891. .name = "cam_cc_csiphy1_clk",
  892. .parent_hws = (const struct clk_hw*[]){
  893. &cam_cc_cphy_rx_clk_src.clkr.hw,
  894. },
  895. .num_parents = 1,
  896. .flags = CLK_SET_RATE_PARENT,
  897. .ops = &clk_branch2_ops,
  898. },
  899. },
  900. };
  901. static struct clk_branch cam_cc_csiphy2_clk = {
  902. .halt_reg = 0x5068,
  903. .halt_check = BRANCH_HALT,
  904. .clkr = {
  905. .enable_reg = 0x5068,
  906. .enable_mask = BIT(0),
  907. .hw.init = &(struct clk_init_data){
  908. .name = "cam_cc_csiphy2_clk",
  909. .parent_hws = (const struct clk_hw*[]){
  910. &cam_cc_cphy_rx_clk_src.clkr.hw,
  911. },
  912. .num_parents = 1,
  913. .flags = CLK_SET_RATE_PARENT,
  914. .ops = &clk_branch2_ops,
  915. },
  916. },
  917. };
  918. static struct clk_branch cam_cc_csiphy3_clk = {
  919. .halt_reg = 0x508c,
  920. .halt_check = BRANCH_HALT,
  921. .clkr = {
  922. .enable_reg = 0x508c,
  923. .enable_mask = BIT(0),
  924. .hw.init = &(struct clk_init_data){
  925. .name = "cam_cc_csiphy3_clk",
  926. .parent_hws = (const struct clk_hw*[]){
  927. &cam_cc_cphy_rx_clk_src.clkr.hw,
  928. },
  929. .num_parents = 1,
  930. .flags = CLK_SET_RATE_PARENT,
  931. .ops = &clk_branch2_ops,
  932. },
  933. },
  934. };
  935. static struct clk_branch cam_cc_icp_clk = {
  936. .halt_reg = 0xb0a0,
  937. .halt_check = BRANCH_HALT,
  938. .clkr = {
  939. .enable_reg = 0xb0a0,
  940. .enable_mask = BIT(0),
  941. .hw.init = &(struct clk_init_data){
  942. .name = "cam_cc_icp_clk",
  943. .parent_hws = (const struct clk_hw*[]){
  944. &cam_cc_icp_clk_src.clkr.hw,
  945. },
  946. .num_parents = 1,
  947. .flags = CLK_SET_RATE_PARENT,
  948. .ops = &clk_branch2_ops,
  949. },
  950. },
  951. };
  952. static struct clk_branch cam_cc_ife_0_axi_clk = {
  953. .halt_reg = 0x9080,
  954. .halt_check = BRANCH_HALT,
  955. .clkr = {
  956. .enable_reg = 0x9080,
  957. .enable_mask = BIT(0),
  958. .hw.init = &(struct clk_init_data){
  959. .name = "cam_cc_ife_0_axi_clk",
  960. .ops = &clk_branch2_ops,
  961. },
  962. },
  963. };
  964. static struct clk_branch cam_cc_ife_0_clk = {
  965. .halt_reg = 0x9028,
  966. .halt_check = BRANCH_HALT,
  967. .clkr = {
  968. .enable_reg = 0x9028,
  969. .enable_mask = BIT(0),
  970. .hw.init = &(struct clk_init_data){
  971. .name = "cam_cc_ife_0_clk",
  972. .parent_hws = (const struct clk_hw*[]){
  973. &cam_cc_ife_0_clk_src.clkr.hw,
  974. },
  975. .num_parents = 1,
  976. .flags = CLK_SET_RATE_PARENT,
  977. .ops = &clk_branch2_ops,
  978. },
  979. },
  980. };
  981. static struct clk_branch cam_cc_ife_0_cphy_rx_clk = {
  982. .halt_reg = 0x907c,
  983. .halt_check = BRANCH_HALT,
  984. .clkr = {
  985. .enable_reg = 0x907c,
  986. .enable_mask = BIT(0),
  987. .hw.init = &(struct clk_init_data){
  988. .name = "cam_cc_ife_0_cphy_rx_clk",
  989. .parent_hws = (const struct clk_hw*[]){
  990. &cam_cc_cphy_rx_clk_src.clkr.hw,
  991. },
  992. .num_parents = 1,
  993. .flags = CLK_SET_RATE_PARENT,
  994. .ops = &clk_branch2_ops,
  995. },
  996. },
  997. };
  998. static struct clk_branch cam_cc_ife_0_csid_clk = {
  999. .halt_reg = 0x9054,
  1000. .halt_check = BRANCH_HALT,
  1001. .clkr = {
  1002. .enable_reg = 0x9054,
  1003. .enable_mask = BIT(0),
  1004. .hw.init = &(struct clk_init_data){
  1005. .name = "cam_cc_ife_0_csid_clk",
  1006. .parent_hws = (const struct clk_hw*[]){
  1007. &cam_cc_ife_0_csid_clk_src.clkr.hw,
  1008. },
  1009. .num_parents = 1,
  1010. .flags = CLK_SET_RATE_PARENT,
  1011. .ops = &clk_branch2_ops,
  1012. },
  1013. },
  1014. };
  1015. static struct clk_branch cam_cc_ife_0_dsp_clk = {
  1016. .halt_reg = 0x9038,
  1017. .halt_check = BRANCH_HALT,
  1018. .clkr = {
  1019. .enable_reg = 0x9038,
  1020. .enable_mask = BIT(0),
  1021. .hw.init = &(struct clk_init_data){
  1022. .name = "cam_cc_ife_0_dsp_clk",
  1023. .parent_hws = (const struct clk_hw*[]){
  1024. &cam_cc_ife_0_clk_src.clkr.hw,
  1025. },
  1026. .num_parents = 1,
  1027. .flags = CLK_SET_RATE_PARENT,
  1028. .ops = &clk_branch2_ops,
  1029. },
  1030. },
  1031. };
  1032. static struct clk_branch cam_cc_ife_1_axi_clk = {
  1033. .halt_reg = 0xa058,
  1034. .halt_check = BRANCH_HALT,
  1035. .clkr = {
  1036. .enable_reg = 0xa058,
  1037. .enable_mask = BIT(0),
  1038. .hw.init = &(struct clk_init_data){
  1039. .name = "cam_cc_ife_1_axi_clk",
  1040. .ops = &clk_branch2_ops,
  1041. },
  1042. },
  1043. };
  1044. static struct clk_branch cam_cc_ife_1_clk = {
  1045. .halt_reg = 0xa028,
  1046. .halt_check = BRANCH_HALT,
  1047. .clkr = {
  1048. .enable_reg = 0xa028,
  1049. .enable_mask = BIT(0),
  1050. .hw.init = &(struct clk_init_data){
  1051. .name = "cam_cc_ife_1_clk",
  1052. .parent_hws = (const struct clk_hw*[]){
  1053. &cam_cc_ife_1_clk_src.clkr.hw,
  1054. },
  1055. .num_parents = 1,
  1056. .flags = CLK_SET_RATE_PARENT,
  1057. .ops = &clk_branch2_ops,
  1058. },
  1059. },
  1060. };
  1061. static struct clk_branch cam_cc_ife_1_cphy_rx_clk = {
  1062. .halt_reg = 0xa054,
  1063. .halt_check = BRANCH_HALT,
  1064. .clkr = {
  1065. .enable_reg = 0xa054,
  1066. .enable_mask = BIT(0),
  1067. .hw.init = &(struct clk_init_data){
  1068. .name = "cam_cc_ife_1_cphy_rx_clk",
  1069. .parent_hws = (const struct clk_hw*[]){
  1070. &cam_cc_cphy_rx_clk_src.clkr.hw,
  1071. },
  1072. .num_parents = 1,
  1073. .flags = CLK_SET_RATE_PARENT,
  1074. .ops = &clk_branch2_ops,
  1075. },
  1076. },
  1077. };
  1078. static struct clk_branch cam_cc_ife_1_csid_clk = {
  1079. .halt_reg = 0xa04c,
  1080. .halt_check = BRANCH_HALT,
  1081. .clkr = {
  1082. .enable_reg = 0xa04c,
  1083. .enable_mask = BIT(0),
  1084. .hw.init = &(struct clk_init_data){
  1085. .name = "cam_cc_ife_1_csid_clk",
  1086. .parent_hws = (const struct clk_hw*[]){
  1087. &cam_cc_ife_1_csid_clk_src.clkr.hw,
  1088. },
  1089. .num_parents = 1,
  1090. .flags = CLK_SET_RATE_PARENT,
  1091. .ops = &clk_branch2_ops,
  1092. },
  1093. },
  1094. };
  1095. static struct clk_branch cam_cc_ife_1_dsp_clk = {
  1096. .halt_reg = 0xa030,
  1097. .halt_check = BRANCH_HALT,
  1098. .clkr = {
  1099. .enable_reg = 0xa030,
  1100. .enable_mask = BIT(0),
  1101. .hw.init = &(struct clk_init_data){
  1102. .name = "cam_cc_ife_1_dsp_clk",
  1103. .parent_hws = (const struct clk_hw*[]){
  1104. &cam_cc_ife_1_clk_src.clkr.hw,
  1105. },
  1106. .num_parents = 1,
  1107. .flags = CLK_SET_RATE_PARENT,
  1108. .ops = &clk_branch2_ops,
  1109. },
  1110. },
  1111. };
  1112. static struct clk_branch cam_cc_ife_lite_clk = {
  1113. .halt_reg = 0xb01c,
  1114. .halt_check = BRANCH_HALT,
  1115. .clkr = {
  1116. .enable_reg = 0xb01c,
  1117. .enable_mask = BIT(0),
  1118. .hw.init = &(struct clk_init_data){
  1119. .name = "cam_cc_ife_lite_clk",
  1120. .parent_hws = (const struct clk_hw*[]){
  1121. &cam_cc_ife_lite_clk_src.clkr.hw,
  1122. },
  1123. .num_parents = 1,
  1124. .flags = CLK_SET_RATE_PARENT,
  1125. .ops = &clk_branch2_ops,
  1126. },
  1127. },
  1128. };
  1129. static struct clk_branch cam_cc_ife_lite_cphy_rx_clk = {
  1130. .halt_reg = 0xb044,
  1131. .halt_check = BRANCH_HALT,
  1132. .clkr = {
  1133. .enable_reg = 0xb044,
  1134. .enable_mask = BIT(0),
  1135. .hw.init = &(struct clk_init_data){
  1136. .name = "cam_cc_ife_lite_cphy_rx_clk",
  1137. .parent_hws = (const struct clk_hw*[]){
  1138. &cam_cc_cphy_rx_clk_src.clkr.hw,
  1139. },
  1140. .num_parents = 1,
  1141. .flags = CLK_SET_RATE_PARENT,
  1142. .ops = &clk_branch2_ops,
  1143. },
  1144. },
  1145. };
  1146. static struct clk_branch cam_cc_ife_lite_csid_clk = {
  1147. .halt_reg = 0xb03c,
  1148. .halt_check = BRANCH_HALT,
  1149. .clkr = {
  1150. .enable_reg = 0xb03c,
  1151. .enable_mask = BIT(0),
  1152. .hw.init = &(struct clk_init_data){
  1153. .name = "cam_cc_ife_lite_csid_clk",
  1154. .parent_hws = (const struct clk_hw*[]){
  1155. &cam_cc_ife_lite_csid_clk_src.clkr.hw,
  1156. },
  1157. .num_parents = 1,
  1158. .flags = CLK_SET_RATE_PARENT,
  1159. .ops = &clk_branch2_ops,
  1160. },
  1161. },
  1162. };
  1163. static struct clk_branch cam_cc_ipe_0_ahb_clk = {
  1164. .halt_reg = 0x7040,
  1165. .halt_check = BRANCH_HALT,
  1166. .clkr = {
  1167. .enable_reg = 0x7040,
  1168. .enable_mask = BIT(0),
  1169. .hw.init = &(struct clk_init_data){
  1170. .name = "cam_cc_ipe_0_ahb_clk",
  1171. .parent_hws = (const struct clk_hw*[]){
  1172. &cam_cc_slow_ahb_clk_src.clkr.hw,
  1173. },
  1174. .num_parents = 1,
  1175. .flags = CLK_SET_RATE_PARENT,
  1176. .ops = &clk_branch2_ops,
  1177. },
  1178. },
  1179. };
  1180. static struct clk_branch cam_cc_ipe_0_areg_clk = {
  1181. .halt_reg = 0x703c,
  1182. .halt_check = BRANCH_HALT,
  1183. .clkr = {
  1184. .enable_reg = 0x703c,
  1185. .enable_mask = BIT(0),
  1186. .hw.init = &(struct clk_init_data){
  1187. .name = "cam_cc_ipe_0_areg_clk",
  1188. .parent_hws = (const struct clk_hw*[]){
  1189. &cam_cc_fast_ahb_clk_src.clkr.hw,
  1190. },
  1191. .num_parents = 1,
  1192. .flags = CLK_SET_RATE_PARENT,
  1193. .ops = &clk_branch2_ops,
  1194. },
  1195. },
  1196. };
  1197. static struct clk_branch cam_cc_ipe_0_axi_clk = {
  1198. .halt_reg = 0x7038,
  1199. .halt_check = BRANCH_HALT,
  1200. .clkr = {
  1201. .enable_reg = 0x7038,
  1202. .enable_mask = BIT(0),
  1203. .hw.init = &(struct clk_init_data){
  1204. .name = "cam_cc_ipe_0_axi_clk",
  1205. .ops = &clk_branch2_ops,
  1206. },
  1207. },
  1208. };
  1209. static struct clk_branch cam_cc_ipe_0_clk = {
  1210. .halt_reg = 0x7028,
  1211. .halt_check = BRANCH_HALT,
  1212. .clkr = {
  1213. .enable_reg = 0x7028,
  1214. .enable_mask = BIT(0),
  1215. .hw.init = &(struct clk_init_data){
  1216. .name = "cam_cc_ipe_0_clk",
  1217. .parent_hws = (const struct clk_hw*[]){
  1218. &cam_cc_ipe_0_clk_src.clkr.hw,
  1219. },
  1220. .num_parents = 1,
  1221. .flags = CLK_SET_RATE_PARENT,
  1222. .ops = &clk_branch2_ops,
  1223. },
  1224. },
  1225. };
  1226. static struct clk_branch cam_cc_jpeg_clk = {
  1227. .halt_reg = 0xb064,
  1228. .halt_check = BRANCH_HALT,
  1229. .clkr = {
  1230. .enable_reg = 0xb064,
  1231. .enable_mask = BIT(0),
  1232. .hw.init = &(struct clk_init_data){
  1233. .name = "cam_cc_jpeg_clk",
  1234. .parent_hws = (const struct clk_hw*[]){
  1235. &cam_cc_jpeg_clk_src.clkr.hw,
  1236. },
  1237. .num_parents = 1,
  1238. .flags = CLK_SET_RATE_PARENT,
  1239. .ops = &clk_branch2_ops,
  1240. },
  1241. },
  1242. };
  1243. static struct clk_branch cam_cc_lrme_clk = {
  1244. .halt_reg = 0xb110,
  1245. .halt_check = BRANCH_HALT,
  1246. .clkr = {
  1247. .enable_reg = 0xb110,
  1248. .enable_mask = BIT(0),
  1249. .hw.init = &(struct clk_init_data){
  1250. .name = "cam_cc_lrme_clk",
  1251. .parent_hws = (const struct clk_hw*[]){
  1252. &cam_cc_lrme_clk_src.clkr.hw,
  1253. },
  1254. .num_parents = 1,
  1255. .flags = CLK_SET_RATE_PARENT,
  1256. .ops = &clk_branch2_ops,
  1257. },
  1258. },
  1259. };
  1260. static struct clk_branch cam_cc_mclk0_clk = {
  1261. .halt_reg = 0x401c,
  1262. .halt_check = BRANCH_HALT,
  1263. .clkr = {
  1264. .enable_reg = 0x401c,
  1265. .enable_mask = BIT(0),
  1266. .hw.init = &(struct clk_init_data){
  1267. .name = "cam_cc_mclk0_clk",
  1268. .parent_hws = (const struct clk_hw*[]){
  1269. &cam_cc_mclk0_clk_src.clkr.hw,
  1270. },
  1271. .num_parents = 1,
  1272. .flags = CLK_SET_RATE_PARENT,
  1273. .ops = &clk_branch2_ops,
  1274. },
  1275. },
  1276. };
  1277. static struct clk_branch cam_cc_mclk1_clk = {
  1278. .halt_reg = 0x403c,
  1279. .halt_check = BRANCH_HALT,
  1280. .clkr = {
  1281. .enable_reg = 0x403c,
  1282. .enable_mask = BIT(0),
  1283. .hw.init = &(struct clk_init_data){
  1284. .name = "cam_cc_mclk1_clk",
  1285. .parent_hws = (const struct clk_hw*[]){
  1286. &cam_cc_mclk1_clk_src.clkr.hw,
  1287. },
  1288. .num_parents = 1,
  1289. .flags = CLK_SET_RATE_PARENT,
  1290. .ops = &clk_branch2_ops,
  1291. },
  1292. },
  1293. };
  1294. static struct clk_branch cam_cc_mclk2_clk = {
  1295. .halt_reg = 0x405c,
  1296. .halt_check = BRANCH_HALT,
  1297. .clkr = {
  1298. .enable_reg = 0x405c,
  1299. .enable_mask = BIT(0),
  1300. .hw.init = &(struct clk_init_data){
  1301. .name = "cam_cc_mclk2_clk",
  1302. .parent_hws = (const struct clk_hw*[]){
  1303. &cam_cc_mclk2_clk_src.clkr.hw,
  1304. },
  1305. .num_parents = 1,
  1306. .flags = CLK_SET_RATE_PARENT,
  1307. .ops = &clk_branch2_ops,
  1308. },
  1309. },
  1310. };
  1311. static struct clk_branch cam_cc_mclk3_clk = {
  1312. .halt_reg = 0x407c,
  1313. .halt_check = BRANCH_HALT,
  1314. .clkr = {
  1315. .enable_reg = 0x407c,
  1316. .enable_mask = BIT(0),
  1317. .hw.init = &(struct clk_init_data){
  1318. .name = "cam_cc_mclk3_clk",
  1319. .parent_hws = (const struct clk_hw*[]){
  1320. &cam_cc_mclk3_clk_src.clkr.hw,
  1321. },
  1322. .num_parents = 1,
  1323. .flags = CLK_SET_RATE_PARENT,
  1324. .ops = &clk_branch2_ops,
  1325. },
  1326. },
  1327. };
  1328. static struct clk_branch cam_cc_mclk4_clk = {
  1329. .halt_reg = 0x409c,
  1330. .halt_check = BRANCH_HALT,
  1331. .clkr = {
  1332. .enable_reg = 0x409c,
  1333. .enable_mask = BIT(0),
  1334. .hw.init = &(struct clk_init_data){
  1335. .name = "cam_cc_mclk4_clk",
  1336. .parent_hws = (const struct clk_hw*[]){
  1337. &cam_cc_mclk4_clk_src.clkr.hw,
  1338. },
  1339. .num_parents = 1,
  1340. .flags = CLK_SET_RATE_PARENT,
  1341. .ops = &clk_branch2_ops,
  1342. },
  1343. },
  1344. };
  1345. static struct clk_branch cam_cc_soc_ahb_clk = {
  1346. .halt_reg = 0xb140,
  1347. .halt_check = BRANCH_HALT,
  1348. .clkr = {
  1349. .enable_reg = 0xb140,
  1350. .enable_mask = BIT(0),
  1351. .hw.init = &(struct clk_init_data){
  1352. .name = "cam_cc_soc_ahb_clk",
  1353. .ops = &clk_branch2_ops,
  1354. },
  1355. },
  1356. };
  1357. static struct clk_branch cam_cc_sys_tmr_clk = {
  1358. .halt_reg = 0xb0a8,
  1359. .halt_check = BRANCH_HALT,
  1360. .clkr = {
  1361. .enable_reg = 0xb0a8,
  1362. .enable_mask = BIT(0),
  1363. .hw.init = &(struct clk_init_data){
  1364. .name = "cam_cc_sys_tmr_clk",
  1365. .ops = &clk_branch2_ops,
  1366. },
  1367. },
  1368. };
  1369. static struct gdsc titan_top_gdsc = {
  1370. .gdscr = 0xb134,
  1371. .pd = {
  1372. .name = "titan_top_gdsc",
  1373. },
  1374. .pwrsts = PWRSTS_OFF_ON,
  1375. };
  1376. static struct gdsc bps_gdsc = {
  1377. .gdscr = 0x6004,
  1378. .pd = {
  1379. .name = "bps_gdsc",
  1380. },
  1381. .pwrsts = PWRSTS_OFF_ON,
  1382. .parent = &titan_top_gdsc.pd,
  1383. .flags = HW_CTRL,
  1384. };
  1385. static struct gdsc ife_0_gdsc = {
  1386. .gdscr = 0x9004,
  1387. .pd = {
  1388. .name = "ife_0_gdsc",
  1389. },
  1390. .pwrsts = PWRSTS_OFF_ON,
  1391. .parent = &titan_top_gdsc.pd,
  1392. };
  1393. static struct gdsc ife_1_gdsc = {
  1394. .gdscr = 0xa004,
  1395. .pd = {
  1396. .name = "ife_1_gdsc",
  1397. },
  1398. .pwrsts = PWRSTS_OFF_ON,
  1399. .parent = &titan_top_gdsc.pd,
  1400. };
  1401. static struct gdsc ipe_0_gdsc = {
  1402. .gdscr = 0x7004,
  1403. .pd = {
  1404. .name = "ipe_0_gdsc",
  1405. },
  1406. .pwrsts = PWRSTS_OFF_ON,
  1407. .flags = HW_CTRL,
  1408. .parent = &titan_top_gdsc.pd,
  1409. };
  1410. static struct clk_hw *cam_cc_sc7180_hws[] = {
  1411. [CAM_CC_PLL2_OUT_EARLY] = &cam_cc_pll2_out_early.hw,
  1412. };
  1413. static struct clk_regmap *cam_cc_sc7180_clocks[] = {
  1414. [CAM_CC_BPS_AHB_CLK] = &cam_cc_bps_ahb_clk.clkr,
  1415. [CAM_CC_BPS_AREG_CLK] = &cam_cc_bps_areg_clk.clkr,
  1416. [CAM_CC_BPS_AXI_CLK] = &cam_cc_bps_axi_clk.clkr,
  1417. [CAM_CC_BPS_CLK] = &cam_cc_bps_clk.clkr,
  1418. [CAM_CC_BPS_CLK_SRC] = &cam_cc_bps_clk_src.clkr,
  1419. [CAM_CC_CAMNOC_AXI_CLK] = &cam_cc_camnoc_axi_clk.clkr,
  1420. [CAM_CC_CCI_0_CLK] = &cam_cc_cci_0_clk.clkr,
  1421. [CAM_CC_CCI_0_CLK_SRC] = &cam_cc_cci_0_clk_src.clkr,
  1422. [CAM_CC_CCI_1_CLK] = &cam_cc_cci_1_clk.clkr,
  1423. [CAM_CC_CCI_1_CLK_SRC] = &cam_cc_cci_1_clk_src.clkr,
  1424. [CAM_CC_CORE_AHB_CLK] = &cam_cc_core_ahb_clk.clkr,
  1425. [CAM_CC_CPAS_AHB_CLK] = &cam_cc_cpas_ahb_clk.clkr,
  1426. [CAM_CC_CPHY_RX_CLK_SRC] = &cam_cc_cphy_rx_clk_src.clkr,
  1427. [CAM_CC_CSI0PHYTIMER_CLK] = &cam_cc_csi0phytimer_clk.clkr,
  1428. [CAM_CC_CSI0PHYTIMER_CLK_SRC] = &cam_cc_csi0phytimer_clk_src.clkr,
  1429. [CAM_CC_CSI1PHYTIMER_CLK] = &cam_cc_csi1phytimer_clk.clkr,
  1430. [CAM_CC_CSI1PHYTIMER_CLK_SRC] = &cam_cc_csi1phytimer_clk_src.clkr,
  1431. [CAM_CC_CSI2PHYTIMER_CLK] = &cam_cc_csi2phytimer_clk.clkr,
  1432. [CAM_CC_CSI2PHYTIMER_CLK_SRC] = &cam_cc_csi2phytimer_clk_src.clkr,
  1433. [CAM_CC_CSI3PHYTIMER_CLK] = &cam_cc_csi3phytimer_clk.clkr,
  1434. [CAM_CC_CSI3PHYTIMER_CLK_SRC] = &cam_cc_csi3phytimer_clk_src.clkr,
  1435. [CAM_CC_CSIPHY0_CLK] = &cam_cc_csiphy0_clk.clkr,
  1436. [CAM_CC_CSIPHY1_CLK] = &cam_cc_csiphy1_clk.clkr,
  1437. [CAM_CC_CSIPHY2_CLK] = &cam_cc_csiphy2_clk.clkr,
  1438. [CAM_CC_CSIPHY3_CLK] = &cam_cc_csiphy3_clk.clkr,
  1439. [CAM_CC_FAST_AHB_CLK_SRC] = &cam_cc_fast_ahb_clk_src.clkr,
  1440. [CAM_CC_ICP_CLK] = &cam_cc_icp_clk.clkr,
  1441. [CAM_CC_ICP_CLK_SRC] = &cam_cc_icp_clk_src.clkr,
  1442. [CAM_CC_IFE_0_AXI_CLK] = &cam_cc_ife_0_axi_clk.clkr,
  1443. [CAM_CC_IFE_0_CLK] = &cam_cc_ife_0_clk.clkr,
  1444. [CAM_CC_IFE_0_CLK_SRC] = &cam_cc_ife_0_clk_src.clkr,
  1445. [CAM_CC_IFE_0_CPHY_RX_CLK] = &cam_cc_ife_0_cphy_rx_clk.clkr,
  1446. [CAM_CC_IFE_0_CSID_CLK] = &cam_cc_ife_0_csid_clk.clkr,
  1447. [CAM_CC_IFE_0_CSID_CLK_SRC] = &cam_cc_ife_0_csid_clk_src.clkr,
  1448. [CAM_CC_IFE_0_DSP_CLK] = &cam_cc_ife_0_dsp_clk.clkr,
  1449. [CAM_CC_IFE_1_AXI_CLK] = &cam_cc_ife_1_axi_clk.clkr,
  1450. [CAM_CC_IFE_1_CLK] = &cam_cc_ife_1_clk.clkr,
  1451. [CAM_CC_IFE_1_CLK_SRC] = &cam_cc_ife_1_clk_src.clkr,
  1452. [CAM_CC_IFE_1_CPHY_RX_CLK] = &cam_cc_ife_1_cphy_rx_clk.clkr,
  1453. [CAM_CC_IFE_1_CSID_CLK] = &cam_cc_ife_1_csid_clk.clkr,
  1454. [CAM_CC_IFE_1_CSID_CLK_SRC] = &cam_cc_ife_1_csid_clk_src.clkr,
  1455. [CAM_CC_IFE_1_DSP_CLK] = &cam_cc_ife_1_dsp_clk.clkr,
  1456. [CAM_CC_IFE_LITE_CLK] = &cam_cc_ife_lite_clk.clkr,
  1457. [CAM_CC_IFE_LITE_CLK_SRC] = &cam_cc_ife_lite_clk_src.clkr,
  1458. [CAM_CC_IFE_LITE_CPHY_RX_CLK] = &cam_cc_ife_lite_cphy_rx_clk.clkr,
  1459. [CAM_CC_IFE_LITE_CSID_CLK] = &cam_cc_ife_lite_csid_clk.clkr,
  1460. [CAM_CC_IFE_LITE_CSID_CLK_SRC] = &cam_cc_ife_lite_csid_clk_src.clkr,
  1461. [CAM_CC_IPE_0_AHB_CLK] = &cam_cc_ipe_0_ahb_clk.clkr,
  1462. [CAM_CC_IPE_0_AREG_CLK] = &cam_cc_ipe_0_areg_clk.clkr,
  1463. [CAM_CC_IPE_0_AXI_CLK] = &cam_cc_ipe_0_axi_clk.clkr,
  1464. [CAM_CC_IPE_0_CLK] = &cam_cc_ipe_0_clk.clkr,
  1465. [CAM_CC_IPE_0_CLK_SRC] = &cam_cc_ipe_0_clk_src.clkr,
  1466. [CAM_CC_JPEG_CLK] = &cam_cc_jpeg_clk.clkr,
  1467. [CAM_CC_JPEG_CLK_SRC] = &cam_cc_jpeg_clk_src.clkr,
  1468. [CAM_CC_LRME_CLK] = &cam_cc_lrme_clk.clkr,
  1469. [CAM_CC_LRME_CLK_SRC] = &cam_cc_lrme_clk_src.clkr,
  1470. [CAM_CC_MCLK0_CLK] = &cam_cc_mclk0_clk.clkr,
  1471. [CAM_CC_MCLK0_CLK_SRC] = &cam_cc_mclk0_clk_src.clkr,
  1472. [CAM_CC_MCLK1_CLK] = &cam_cc_mclk1_clk.clkr,
  1473. [CAM_CC_MCLK1_CLK_SRC] = &cam_cc_mclk1_clk_src.clkr,
  1474. [CAM_CC_MCLK2_CLK] = &cam_cc_mclk2_clk.clkr,
  1475. [CAM_CC_MCLK2_CLK_SRC] = &cam_cc_mclk2_clk_src.clkr,
  1476. [CAM_CC_MCLK3_CLK] = &cam_cc_mclk3_clk.clkr,
  1477. [CAM_CC_MCLK3_CLK_SRC] = &cam_cc_mclk3_clk_src.clkr,
  1478. [CAM_CC_MCLK4_CLK] = &cam_cc_mclk4_clk.clkr,
  1479. [CAM_CC_MCLK4_CLK_SRC] = &cam_cc_mclk4_clk_src.clkr,
  1480. [CAM_CC_PLL0] = &cam_cc_pll0.clkr,
  1481. [CAM_CC_PLL1] = &cam_cc_pll1.clkr,
  1482. [CAM_CC_PLL2] = &cam_cc_pll2.clkr,
  1483. [CAM_CC_PLL2_OUT_AUX] = &cam_cc_pll2_out_aux.clkr,
  1484. [CAM_CC_PLL3] = &cam_cc_pll3.clkr,
  1485. [CAM_CC_SLOW_AHB_CLK_SRC] = &cam_cc_slow_ahb_clk_src.clkr,
  1486. [CAM_CC_SOC_AHB_CLK] = &cam_cc_soc_ahb_clk.clkr,
  1487. [CAM_CC_SYS_TMR_CLK] = &cam_cc_sys_tmr_clk.clkr,
  1488. };
  1489. static struct gdsc *cam_cc_sc7180_gdscs[] = {
  1490. [BPS_GDSC] = &bps_gdsc,
  1491. [IFE_0_GDSC] = &ife_0_gdsc,
  1492. [IFE_1_GDSC] = &ife_1_gdsc,
  1493. [IPE_0_GDSC] = &ipe_0_gdsc,
  1494. [TITAN_TOP_GDSC] = &titan_top_gdsc,
  1495. };
  1496. static const struct regmap_config cam_cc_sc7180_regmap_config = {
  1497. .reg_bits = 32,
  1498. .reg_stride = 4,
  1499. .val_bits = 32,
  1500. .max_register = 0xd028,
  1501. .fast_io = true,
  1502. };
  1503. static const struct qcom_cc_desc cam_cc_sc7180_desc = {
  1504. .config = &cam_cc_sc7180_regmap_config,
  1505. .clk_hws = cam_cc_sc7180_hws,
  1506. .num_clk_hws = ARRAY_SIZE(cam_cc_sc7180_hws),
  1507. .clks = cam_cc_sc7180_clocks,
  1508. .num_clks = ARRAY_SIZE(cam_cc_sc7180_clocks),
  1509. .gdscs = cam_cc_sc7180_gdscs,
  1510. .num_gdscs = ARRAY_SIZE(cam_cc_sc7180_gdscs),
  1511. };
  1512. static const struct of_device_id cam_cc_sc7180_match_table[] = {
  1513. { .compatible = "qcom,sc7180-camcc" },
  1514. { }
  1515. };
  1516. MODULE_DEVICE_TABLE(of, cam_cc_sc7180_match_table);
  1517. static int cam_cc_sc7180_probe(struct platform_device *pdev)
  1518. {
  1519. struct regmap *regmap;
  1520. int ret;
  1521. ret = devm_pm_runtime_enable(&pdev->dev);
  1522. if (ret < 0)
  1523. return ret;
  1524. ret = devm_pm_clk_create(&pdev->dev);
  1525. if (ret < 0)
  1526. return ret;
  1527. ret = pm_clk_add(&pdev->dev, "xo");
  1528. if (ret < 0) {
  1529. dev_err(&pdev->dev, "Failed to acquire XO clock\n");
  1530. return ret;
  1531. }
  1532. ret = pm_clk_add(&pdev->dev, "iface");
  1533. if (ret < 0) {
  1534. dev_err(&pdev->dev, "Failed to acquire iface clock\n");
  1535. return ret;
  1536. }
  1537. ret = pm_runtime_resume_and_get(&pdev->dev);
  1538. if (ret)
  1539. return ret;
  1540. regmap = qcom_cc_map(pdev, &cam_cc_sc7180_desc);
  1541. if (IS_ERR(regmap)) {
  1542. ret = PTR_ERR(regmap);
  1543. pm_runtime_put(&pdev->dev);
  1544. return ret;
  1545. }
  1546. clk_fabia_pll_configure(&cam_cc_pll0, regmap, &cam_cc_pll0_config);
  1547. clk_fabia_pll_configure(&cam_cc_pll1, regmap, &cam_cc_pll1_config);
  1548. clk_agera_pll_configure(&cam_cc_pll2, regmap, &cam_cc_pll2_config);
  1549. clk_fabia_pll_configure(&cam_cc_pll3, regmap, &cam_cc_pll3_config);
  1550. ret = qcom_cc_really_probe(pdev, &cam_cc_sc7180_desc, regmap);
  1551. pm_runtime_put(&pdev->dev);
  1552. if (ret < 0) {
  1553. dev_err(&pdev->dev, "Failed to register CAM CC clocks\n");
  1554. return ret;
  1555. }
  1556. return 0;
  1557. }
  1558. static const struct dev_pm_ops cam_cc_pm_ops = {
  1559. SET_RUNTIME_PM_OPS(pm_clk_suspend, pm_clk_resume, NULL)
  1560. };
  1561. static struct platform_driver cam_cc_sc7180_driver = {
  1562. .probe = cam_cc_sc7180_probe,
  1563. .driver = {
  1564. .name = "cam_cc-sc7180",
  1565. .of_match_table = cam_cc_sc7180_match_table,
  1566. .pm = &cam_cc_pm_ops,
  1567. },
  1568. };
  1569. static int __init cam_cc_sc7180_init(void)
  1570. {
  1571. return platform_driver_register(&cam_cc_sc7180_driver);
  1572. }
  1573. subsys_initcall(cam_cc_sc7180_init);
  1574. static void __exit cam_cc_sc7180_exit(void)
  1575. {
  1576. platform_driver_unregister(&cam_cc_sc7180_driver);
  1577. }
  1578. module_exit(cam_cc_sc7180_exit);
  1579. MODULE_DESCRIPTION("QTI CAM_CC SC7180 Driver");
  1580. MODULE_LICENSE("GPL v2");