123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333 |
- // SPDX-License-Identifier: GPL-2.0-only
- /*
- * Copyright (c) 2023, Qualcomm Innovation Center, Inc. All rights reserved.
- */
- #include <linux/clk-provider.h>
- #include <linux/kernel.h>
- #include <linux/module.h>
- #include <linux/of_device.h>
- #include <linux/of.h>
- #include <linux/regmap.h>
- #include <linux/pm_runtime.h>
- #include <dt-bindings/clock/qcom,camcc-niobe.h>
- #include "clk-alpha-pll.h"
- #include "clk-branch.h"
- #include "clk-rcg.h"
- #include "common.h"
- #include "reset.h"
- #include "vdd-level.h"
- static DEFINE_VDD_REGULATORS(vdd_mm, VDD_NOMINAL + 1, 1, vdd_corner);
- static DEFINE_VDD_REGULATORS(vdd_mx, VDD_LOW_L1 + 1, 1, vdd_corner);
- static DEFINE_VDD_REGULATORS(vdd_mxc, VDD_NOMINAL + 1, 1, vdd_corner);
- static struct clk_vdd_class *cam_cc_niobe_regulators[] = {
- &vdd_mm,
- &vdd_mx,
- &vdd_mxc,
- };
- static struct clk_vdd_class *cam_cc_niobe_regulators_1[] = {
- &vdd_mm,
- &vdd_mxc,
- };
- enum {
- P_BI_TCXO,
- P_CAM_CC_PLL0_OUT_EVEN,
- P_CAM_CC_PLL0_OUT_MAIN,
- P_CAM_CC_PLL0_OUT_ODD,
- P_CAM_CC_PLL1_OUT_EVEN,
- P_CAM_CC_PLL2_OUT_EVEN,
- P_CAM_CC_PLL2_OUT_MAIN,
- P_CAM_CC_PLL3_OUT_EVEN,
- P_CAM_CC_PLL4_OUT_EVEN,
- P_CAM_CC_PLL5_OUT_EVEN,
- P_CAM_CC_PLL5_OUT_MAIN,
- P_CAM_CC_PLL6_OUT_EVEN,
- P_CAM_CC_PLL6_OUT_ODD,
- P_SLEEP_CLK,
- };
- static const struct pll_vco lucid_ole_vco[] = {
- { 249600000, 2300000000, 0 },
- };
- static const struct pll_vco rivian_ole_vco[] = {
- { 777000000, 1285000000, 0 },
- };
- /* 1200MHz Configuration */
- static const struct alpha_pll_config cam_cc_pll0_config = {
- .l = 0x3E,
- .cal_l = 0x44,
- .cal_l_ringosc = 0x44,
- .alpha = 0x8000,
- .config_ctl_val = 0x20485699,
- .config_ctl_hi_val = 0x00182261,
- .config_ctl_hi1_val = 0x82AA299C,
- .test_ctl_val = 0x00000000,
- .test_ctl_hi_val = 0x00000003,
- .test_ctl_hi1_val = 0x00009000,
- .test_ctl_hi2_val = 0x00000034,
- .user_ctl_val = 0x00008400,
- .user_ctl_hi_val = 0x00000005,
- };
- static struct clk_alpha_pll cam_cc_pll0 = {
- .offset = 0x0,
- .vco_table = lucid_ole_vco,
- .num_vco = ARRAY_SIZE(lucid_ole_vco),
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
- .clkr = {
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_pll0",
- .parent_data = &(const struct clk_parent_data) {
- .fw_name = "bi_tcxo",
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_lucid_ole_ops,
- },
- .vdd_data = {
- .vdd_class = &vdd_mxc,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 615000000,
- [VDD_LOW] = 1100000000,
- [VDD_LOW_L1] = 1600000000,
- [VDD_NOMINAL] = 2000000000,
- [VDD_HIGH_L1] = 2300000000},
- },
- },
- };
- static const struct clk_div_table post_div_table_cam_cc_pll0_out_even[] = {
- { 0x1, 2 },
- { }
- };
- static struct clk_alpha_pll_postdiv cam_cc_pll0_out_even = {
- .offset = 0x0,
- .post_div_shift = 10,
- .post_div_table = post_div_table_cam_cc_pll0_out_even,
- .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll0_out_even),
- .width = 4,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_pll0_out_even",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_pll0.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
- },
- };
- static const struct clk_div_table post_div_table_cam_cc_pll0_out_odd[] = {
- { 0x2, 3 },
- { }
- };
- static struct clk_alpha_pll_postdiv cam_cc_pll0_out_odd = {
- .offset = 0x0,
- .post_div_shift = 14,
- .post_div_table = post_div_table_cam_cc_pll0_out_odd,
- .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll0_out_odd),
- .width = 4,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_pll0_out_odd",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_pll0.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
- },
- };
- /* 510MHz Configuration */
- static const struct alpha_pll_config cam_cc_pll1_config = {
- .l = 0x1A,
- .cal_l = 0x44,
- .cal_l_ringosc = 0x44,
- .alpha = 0x9000,
- .config_ctl_val = 0x20485699,
- .config_ctl_hi_val = 0x00182261,
- .config_ctl_hi1_val = 0x82AA299C,
- .test_ctl_val = 0x00000000,
- .test_ctl_hi_val = 0x00000003,
- .test_ctl_hi1_val = 0x00009000,
- .test_ctl_hi2_val = 0x00000034,
- .user_ctl_val = 0x00000400,
- .user_ctl_hi_val = 0x00000005,
- };
- static struct clk_alpha_pll cam_cc_pll1 = {
- .offset = 0x1000,
- .vco_table = lucid_ole_vco,
- .num_vco = ARRAY_SIZE(lucid_ole_vco),
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
- .clkr = {
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_pll1",
- .parent_data = &(const struct clk_parent_data) {
- .fw_name = "bi_tcxo",
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_lucid_ole_ops,
- },
- .vdd_data = {
- .vdd_class = &vdd_mxc,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 615000000,
- [VDD_LOW] = 1100000000,
- [VDD_LOW_L1] = 1600000000,
- [VDD_NOMINAL] = 2000000000,
- [VDD_HIGH_L1] = 2300000000},
- },
- },
- };
- static const struct clk_div_table post_div_table_cam_cc_pll1_out_even[] = {
- { 0x1, 2 },
- { }
- };
- static struct clk_alpha_pll_postdiv cam_cc_pll1_out_even = {
- .offset = 0x1000,
- .post_div_shift = 10,
- .post_div_table = post_div_table_cam_cc_pll1_out_even,
- .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll1_out_even),
- .width = 4,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_pll1_out_even",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_pll1.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
- },
- };
- /* 960MHz Configuration */
- static const struct alpha_pll_config cam_cc_pll2_config = {
- .l = 0x32,
- .cal_l = 0x32,
- .alpha = 0x0,
- .config_ctl_val = 0x10000030,
- .config_ctl_hi_val = 0x80890263,
- .config_ctl_hi1_val = 0x00000217,
- .user_ctl_val = 0x00000001,
- .user_ctl_hi_val = 0x00000000,
- };
- static struct clk_alpha_pll cam_cc_pll2 = {
- .offset = 0x2000,
- .vco_table = rivian_ole_vco,
- .num_vco = ARRAY_SIZE(rivian_ole_vco),
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_RIVIAN_OLE],
- .clkr = {
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_pll2",
- .parent_data = &(const struct clk_parent_data) {
- .fw_name = "bi_tcxo",
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_rivian_ole_ops,
- },
- .vdd_data = {
- .vdd_class = &vdd_mx,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOW] = 1285000000},
- },
- },
- };
- /* 604MHz Configuration */
- static const struct alpha_pll_config cam_cc_pll3_config = {
- .l = 0x1F,
- .cal_l = 0x44,
- .cal_l_ringosc = 0x44,
- .alpha = 0x7555,
- .config_ctl_val = 0x20485699,
- .config_ctl_hi_val = 0x00182261,
- .config_ctl_hi1_val = 0x82AA299C,
- .test_ctl_val = 0x00000000,
- .test_ctl_hi_val = 0x00000003,
- .test_ctl_hi1_val = 0x00009000,
- .test_ctl_hi2_val = 0x00000034,
- .user_ctl_val = 0x00000400,
- .user_ctl_hi_val = 0x00000005,
- };
- static struct clk_alpha_pll cam_cc_pll3 = {
- .offset = 0x3000,
- .vco_table = lucid_ole_vco,
- .num_vco = ARRAY_SIZE(lucid_ole_vco),
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
- .clkr = {
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_pll3",
- .parent_data = &(const struct clk_parent_data) {
- .fw_name = "bi_tcxo",
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_lucid_ole_ops,
- },
- .vdd_data = {
- .vdd_class = &vdd_mxc,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 615000000,
- [VDD_LOW] = 1100000000,
- [VDD_LOW_L1] = 1600000000,
- [VDD_NOMINAL] = 2000000000,
- [VDD_HIGH_L1] = 2300000000},
- },
- },
- };
- static const struct clk_div_table post_div_table_cam_cc_pll3_out_even[] = {
- { 0x1, 2 },
- { }
- };
- static struct clk_alpha_pll_postdiv cam_cc_pll3_out_even = {
- .offset = 0x3000,
- .post_div_shift = 10,
- .post_div_table = post_div_table_cam_cc_pll3_out_even,
- .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll3_out_even),
- .width = 4,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_pll3_out_even",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_pll3.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
- },
- };
- /* 604MHz Configuration */
- static const struct alpha_pll_config cam_cc_pll4_config = {
- .l = 0x1F,
- .cal_l = 0x44,
- .cal_l_ringosc = 0x44,
- .alpha = 0x7555,
- .config_ctl_val = 0x20485699,
- .config_ctl_hi_val = 0x00182261,
- .config_ctl_hi1_val = 0x82AA299C,
- .test_ctl_val = 0x00000000,
- .test_ctl_hi_val = 0x00000003,
- .test_ctl_hi1_val = 0x00009000,
- .test_ctl_hi2_val = 0x00000034,
- .user_ctl_val = 0x00000400,
- .user_ctl_hi_val = 0x00000005,
- };
- static struct clk_alpha_pll cam_cc_pll4 = {
- .offset = 0x4000,
- .vco_table = lucid_ole_vco,
- .num_vco = ARRAY_SIZE(lucid_ole_vco),
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
- .clkr = {
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_pll4",
- .parent_data = &(const struct clk_parent_data) {
- .fw_name = "bi_tcxo",
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_lucid_ole_ops,
- },
- .vdd_data = {
- .vdd_class = &vdd_mxc,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 615000000,
- [VDD_LOW] = 1100000000,
- [VDD_LOW_L1] = 1600000000,
- [VDD_NOMINAL] = 2000000000,
- [VDD_HIGH_L1] = 2300000000},
- },
- },
- };
- static const struct clk_div_table post_div_table_cam_cc_pll4_out_even[] = {
- { 0x1, 2 },
- { }
- };
- static struct clk_alpha_pll_postdiv cam_cc_pll4_out_even = {
- .offset = 0x4000,
- .post_div_shift = 10,
- .post_div_table = post_div_table_cam_cc_pll4_out_even,
- .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll4_out_even),
- .width = 4,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_pll4_out_even",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_pll4.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
- },
- };
- /* 1200MHz Configuration */
- static const struct alpha_pll_config cam_cc_pll5_config = {
- .l = 0x3E,
- .cal_l = 0x44,
- .cal_l_ringosc = 0x44,
- .alpha = 0x8000,
- .config_ctl_val = 0x20485699,
- .config_ctl_hi_val = 0x00182261,
- .config_ctl_hi1_val = 0x82AA299C,
- .test_ctl_val = 0x00000000,
- .test_ctl_hi_val = 0x00000003,
- .test_ctl_hi1_val = 0x00009000,
- .test_ctl_hi2_val = 0x00000034,
- .user_ctl_val = 0x00000400,
- .user_ctl_hi_val = 0x00000005,
- };
- static struct clk_alpha_pll cam_cc_pll5 = {
- .offset = 0x5000,
- .vco_table = lucid_ole_vco,
- .num_vco = ARRAY_SIZE(lucid_ole_vco),
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
- .clkr = {
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_pll5",
- .parent_data = &(const struct clk_parent_data) {
- .fw_name = "bi_tcxo",
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_lucid_ole_ops,
- },
- .vdd_data = {
- .vdd_class = &vdd_mxc,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 615000000,
- [VDD_LOW] = 1100000000,
- [VDD_LOW_L1] = 1600000000,
- [VDD_NOMINAL] = 2000000000,
- [VDD_HIGH_L1] = 2300000000},
- },
- },
- };
- static const struct clk_div_table post_div_table_cam_cc_pll5_out_even[] = {
- { 0x1, 2 },
- { }
- };
- static struct clk_alpha_pll_postdiv cam_cc_pll5_out_even = {
- .offset = 0x5000,
- .post_div_shift = 10,
- .post_div_table = post_div_table_cam_cc_pll5_out_even,
- .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll5_out_even),
- .width = 4,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_pll5_out_even",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_pll5.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
- },
- };
- /* 960MHz Configuration */
- static const struct alpha_pll_config cam_cc_pll6_config = {
- .l = 0x32,
- .cal_l = 0x44,
- .cal_l_ringosc = 0x44,
- .alpha = 0x0,
- .config_ctl_val = 0x20485699,
- .config_ctl_hi_val = 0x00182261,
- .config_ctl_hi1_val = 0x82AA299C,
- .test_ctl_val = 0x00000000,
- .test_ctl_hi_val = 0x00000003,
- .test_ctl_hi1_val = 0x00009000,
- .test_ctl_hi2_val = 0x00000034,
- .user_ctl_val = 0x00008400,
- .user_ctl_hi_val = 0x00000005,
- };
- static struct clk_alpha_pll cam_cc_pll6 = {
- .offset = 0x6000,
- .vco_table = lucid_ole_vco,
- .num_vco = ARRAY_SIZE(lucid_ole_vco),
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
- .clkr = {
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_pll6",
- .parent_data = &(const struct clk_parent_data) {
- .fw_name = "bi_tcxo",
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_lucid_ole_ops,
- },
- .vdd_data = {
- .vdd_class = &vdd_mxc,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 615000000,
- [VDD_LOW] = 1100000000,
- [VDD_LOW_L1] = 1600000000,
- [VDD_NOMINAL] = 2000000000,
- [VDD_HIGH_L1] = 2300000000},
- },
- },
- };
- static const struct clk_div_table post_div_table_cam_cc_pll6_out_even[] = {
- { 0x1, 2 },
- { }
- };
- static struct clk_alpha_pll_postdiv cam_cc_pll6_out_even = {
- .offset = 0x6000,
- .post_div_shift = 10,
- .post_div_table = post_div_table_cam_cc_pll6_out_even,
- .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll6_out_even),
- .width = 4,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_pll6_out_even",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_pll6.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
- },
- };
- static const struct clk_div_table post_div_table_cam_cc_pll6_out_odd[] = {
- { 0x2, 3 },
- { }
- };
- static struct clk_alpha_pll_postdiv cam_cc_pll6_out_odd = {
- .offset = 0x6000,
- .post_div_shift = 14,
- .post_div_table = post_div_table_cam_cc_pll6_out_odd,
- .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll6_out_odd),
- .width = 4,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_pll6_out_odd",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_pll6.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
- },
- };
- static const struct parent_map cam_cc_parent_map_0[] = {
- { P_BI_TCXO, 0 },
- { P_CAM_CC_PLL0_OUT_MAIN, 1 },
- { P_CAM_CC_PLL0_OUT_EVEN, 2 },
- { P_CAM_CC_PLL0_OUT_ODD, 3 },
- { P_CAM_CC_PLL6_OUT_ODD, 4 },
- { P_CAM_CC_PLL6_OUT_EVEN, 5 },
- };
- static const struct clk_parent_data cam_cc_parent_data_0[] = {
- { .fw_name = "bi_tcxo" },
- { .hw = &cam_cc_pll0.clkr.hw },
- { .hw = &cam_cc_pll0_out_even.clkr.hw },
- { .hw = &cam_cc_pll0_out_odd.clkr.hw },
- { .hw = &cam_cc_pll6_out_odd.clkr.hw },
- { .hw = &cam_cc_pll6_out_even.clkr.hw },
- };
- static const struct parent_map cam_cc_parent_map_1[] = {
- { P_BI_TCXO, 0 },
- { P_CAM_CC_PLL2_OUT_EVEN, 3 },
- { P_CAM_CC_PLL2_OUT_MAIN, 5 },
- };
- static const struct clk_parent_data cam_cc_parent_data_1[] = {
- { .fw_name = "bi_tcxo" },
- { .hw = &cam_cc_pll2.clkr.hw },
- { .hw = &cam_cc_pll2.clkr.hw },
- };
- static const struct parent_map cam_cc_parent_map_2[] = {
- { P_BI_TCXO, 0 },
- { P_CAM_CC_PLL3_OUT_EVEN, 6 },
- };
- static const struct clk_parent_data cam_cc_parent_data_2[] = {
- { .fw_name = "bi_tcxo" },
- { .hw = &cam_cc_pll3_out_even.clkr.hw },
- };
- static const struct parent_map cam_cc_parent_map_3[] = {
- { P_BI_TCXO, 0 },
- { P_CAM_CC_PLL4_OUT_EVEN, 6 },
- };
- static const struct clk_parent_data cam_cc_parent_data_3[] = {
- { .fw_name = "bi_tcxo" },
- { .hw = &cam_cc_pll4_out_even.clkr.hw },
- };
- static const struct parent_map cam_cc_parent_map_4[] = {
- { P_BI_TCXO, 0 },
- { P_CAM_CC_PLL0_OUT_MAIN, 1 },
- { P_CAM_CC_PLL0_OUT_EVEN, 2 },
- { P_CAM_CC_PLL0_OUT_ODD, 3 },
- { P_CAM_CC_PLL5_OUT_MAIN, 5 },
- { P_CAM_CC_PLL5_OUT_EVEN, 6 },
- };
- static const struct clk_parent_data cam_cc_parent_data_4[] = {
- { .fw_name = "bi_tcxo" },
- { .hw = &cam_cc_pll0.clkr.hw },
- { .hw = &cam_cc_pll0_out_even.clkr.hw },
- { .hw = &cam_cc_pll0_out_odd.clkr.hw },
- { .hw = &cam_cc_pll5.clkr.hw },
- { .hw = &cam_cc_pll5_out_even.clkr.hw },
- };
- static const struct parent_map cam_cc_parent_map_5[] = {
- { P_BI_TCXO, 0 },
- { P_CAM_CC_PLL1_OUT_EVEN, 4 },
- };
- static const struct clk_parent_data cam_cc_parent_data_5[] = {
- { .fw_name = "bi_tcxo" },
- { .hw = &cam_cc_pll1_out_even.clkr.hw },
- };
- static const struct parent_map cam_cc_parent_map_6[] = {
- { P_SLEEP_CLK, 0 },
- };
- static const struct clk_parent_data cam_cc_parent_data_6_ao[] = {
- { .fw_name = "sleep_clk" },
- };
- static const struct parent_map cam_cc_parent_map_7[] = {
- { P_BI_TCXO, 0 },
- };
- static const struct clk_parent_data cam_cc_parent_data_7_ao[] = {
- { .fw_name = "bi_tcxo_ao" },
- };
- static const struct freq_tbl ftbl_cam_cc_bps_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(150000000, P_CAM_CC_PLL0_OUT_EVEN, 4, 0, 0),
- F(200000000, P_CAM_CC_PLL0_OUT_ODD, 2, 0, 0),
- F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
- F(480000000, P_CAM_CC_PLL0_OUT_MAIN, 2.5, 0, 0),
- F(600000000, P_CAM_CC_PLL0_OUT_EVEN, 1, 0, 0),
- { }
- };
- static struct clk_rcg2 cam_cc_bps_clk_src = {
- .cmd_rcgr = 0x10050,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_bps_clk_src,
- .enable_safe_config = true,
- .flags = HW_CLK_CTRL_MODE,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_bps_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_classes = cam_cc_niobe_regulators_1,
- .num_vdd_classes = ARRAY_SIZE(cam_cc_niobe_regulators_1),
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 150000000,
- [VDD_LOWER] = 200000000,
- [VDD_LOW] = 400000000,
- [VDD_LOW_L1] = 480000000,
- [VDD_NOMINAL] = 600000000},
- },
- };
- static const struct freq_tbl ftbl_cam_cc_camnoc_axi_rt_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(200000000, P_CAM_CC_PLL0_OUT_ODD, 2, 0, 0),
- F(300000000, P_CAM_CC_PLL0_OUT_EVEN, 2, 0, 0),
- F(320000000, P_CAM_CC_PLL6_OUT_ODD, 1, 0, 0),
- F(400000000, P_CAM_CC_PLL0_OUT_MAIN, 3, 0, 0),
- { }
- };
- static struct clk_rcg2 cam_cc_camnoc_axi_rt_clk_src = {
- .cmd_rcgr = 0x131a8,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_camnoc_axi_rt_clk_src,
- .enable_safe_config = true,
- .flags = HW_CLK_CTRL_MODE,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_camnoc_axi_rt_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_classes = cam_cc_niobe_regulators_1,
- .num_vdd_classes = ARRAY_SIZE(cam_cc_niobe_regulators_1),
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 200000000,
- [VDD_LOWER] = 300000000,
- [VDD_LOW] = 320000000,
- [VDD_LOW_L1] = 400000000},
- },
- };
- static const struct freq_tbl ftbl_cam_cc_cci_0_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(37500000, P_CAM_CC_PLL0_OUT_EVEN, 16, 0, 0),
- { }
- };
- static struct clk_rcg2 cam_cc_cci_0_clk_src = {
- .cmd_rcgr = 0x130c4,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_cci_0_clk_src,
- .enable_safe_config = true,
- .flags = HW_CLK_CTRL_MODE,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_cci_0_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_mm,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 37500000},
- },
- };
- static struct clk_rcg2 cam_cc_cci_1_clk_src = {
- .cmd_rcgr = 0x130e0,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_cci_0_clk_src,
- .enable_safe_config = true,
- .flags = HW_CLK_CTRL_MODE,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_cci_1_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_mm,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 37500000},
- },
- };
- static struct clk_rcg2 cam_cc_cci_2_clk_src = {
- .cmd_rcgr = 0x130fc,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_cci_0_clk_src,
- .enable_safe_config = true,
- .flags = HW_CLK_CTRL_MODE,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_cci_2_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_mm,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 37500000},
- },
- };
- static struct clk_rcg2 cam_cc_cci_3_clk_src = {
- .cmd_rcgr = 0x13118,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_cci_0_clk_src,
- .enable_safe_config = true,
- .flags = HW_CLK_CTRL_MODE,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_cci_3_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_mm,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 37500000},
- },
- };
- static struct clk_rcg2 cam_cc_cci_4_clk_src = {
- .cmd_rcgr = 0x13134,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_cci_0_clk_src,
- .enable_safe_config = true,
- .flags = HW_CLK_CTRL_MODE,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_cci_4_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_mm,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 37500000},
- },
- };
- static struct clk_rcg2 cam_cc_cci_5_clk_src = {
- .cmd_rcgr = 0x13150,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_cci_0_clk_src,
- .enable_safe_config = true,
- .flags = HW_CLK_CTRL_MODE,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_cci_5_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_mm,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 37500000},
- },
- };
- static const struct freq_tbl ftbl_cam_cc_cphy_rx_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(300000000, P_CAM_CC_PLL0_OUT_EVEN, 2, 0, 0),
- F(400000000, P_CAM_CC_PLL0_OUT_MAIN, 3, 0, 0),
- F(480000000, P_CAM_CC_PLL0_OUT_MAIN, 2.5, 0, 0),
- { }
- };
- static struct clk_rcg2 cam_cc_cphy_rx_clk_src = {
- .cmd_rcgr = 0x1104c,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_cphy_rx_clk_src,
- .enable_safe_config = true,
- .flags = HW_CLK_CTRL_MODE,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_cphy_rx_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_classes = cam_cc_niobe_regulators,
- .num_vdd_classes = ARRAY_SIZE(cam_cc_niobe_regulators),
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 300000000,
- [VDD_LOWER] = 400000000,
- [VDD_LOW] = 480000000},
- },
- };
- static const struct freq_tbl ftbl_cam_cc_csi0phytimer_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
- { }
- };
- static struct clk_rcg2 cam_cc_csi0phytimer_clk_src = {
- .cmd_rcgr = 0x15150,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
- .enable_safe_config = true,
- .flags = HW_CLK_CTRL_MODE,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_csi0phytimer_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_mxc,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 400000000},
- },
- };
- static struct clk_rcg2 cam_cc_csi1phytimer_clk_src = {
- .cmd_rcgr = 0x15174,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
- .enable_safe_config = true,
- .flags = HW_CLK_CTRL_MODE,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_csi1phytimer_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_mxc,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 400000000},
- },
- };
- static struct clk_rcg2 cam_cc_csi2phytimer_clk_src = {
- .cmd_rcgr = 0x15194,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
- .enable_safe_config = true,
- .flags = HW_CLK_CTRL_MODE,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_csi2phytimer_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_mxc,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 400000000},
- },
- };
- static struct clk_rcg2 cam_cc_csi3phytimer_clk_src = {
- .cmd_rcgr = 0x151b4,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
- .enable_safe_config = true,
- .flags = HW_CLK_CTRL_MODE,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_csi3phytimer_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_mxc,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 400000000},
- },
- };
- static struct clk_rcg2 cam_cc_csi4phytimer_clk_src = {
- .cmd_rcgr = 0x151d4,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
- .enable_safe_config = true,
- .flags = HW_CLK_CTRL_MODE,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_csi4phytimer_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_mxc,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 400000000},
- },
- };
- static struct clk_rcg2 cam_cc_csi5phytimer_clk_src = {
- .cmd_rcgr = 0x151f4,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
- .enable_safe_config = true,
- .flags = HW_CLK_CTRL_MODE,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_csi5phytimer_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_mxc,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 400000000},
- },
- };
- static struct clk_rcg2 cam_cc_csi6phytimer_clk_src = {
- .cmd_rcgr = 0x15214,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
- .enable_safe_config = true,
- .flags = HW_CLK_CTRL_MODE,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_csi6phytimer_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_mxc,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 400000000},
- },
- };
- static struct clk_rcg2 cam_cc_csid_clk_src = {
- .cmd_rcgr = 0x13184,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_cphy_rx_clk_src,
- .enable_safe_config = true,
- .flags = HW_CLK_CTRL_MODE,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_csid_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_classes = cam_cc_niobe_regulators_1,
- .num_vdd_classes = ARRAY_SIZE(cam_cc_niobe_regulators_1),
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 300000000,
- [VDD_LOWER] = 400000000,
- [VDD_LOW] = 480000000},
- },
- };
- static const struct freq_tbl ftbl_cam_cc_fast_ahb_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(75000000, P_CAM_CC_PLL0_OUT_EVEN, 8, 0, 0),
- F(100000000, P_CAM_CC_PLL0_OUT_EVEN, 6, 0, 0),
- F(200000000, P_CAM_CC_PLL0_OUT_EVEN, 3, 0, 0),
- F(300000000, P_CAM_CC_PLL0_OUT_MAIN, 4, 0, 0),
- F(400000000, P_CAM_CC_PLL0_OUT_MAIN, 3, 0, 0),
- { }
- };
- static struct clk_rcg2 cam_cc_fast_ahb_clk_src = {
- .cmd_rcgr = 0x10018,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_fast_ahb_clk_src,
- .enable_safe_config = true,
- .flags = HW_CLK_CTRL_MODE,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_fast_ahb_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_classes = cam_cc_niobe_regulators_1,
- .num_vdd_classes = ARRAY_SIZE(cam_cc_niobe_regulators_1),
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 75000000,
- [VDD_LOWER] = 100000000,
- [VDD_LOW] = 200000000,
- [VDD_LOW_L1] = 300000000,
- [VDD_NOMINAL] = 400000000},
- },
- };
- static const struct freq_tbl ftbl_cam_cc_icp_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(300000000, P_CAM_CC_PLL0_OUT_EVEN, 2, 0, 0),
- F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
- F(480000000, P_CAM_CC_PLL6_OUT_EVEN, 1, 0, 0),
- F(600000000, P_CAM_CC_PLL0_OUT_MAIN, 2, 0, 0),
- { }
- };
- static struct clk_rcg2 cam_cc_icp_clk_src = {
- .cmd_rcgr = 0x1309c,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_icp_clk_src,
- .enable_safe_config = true,
- .flags = HW_CLK_CTRL_MODE,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_icp_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_classes = cam_cc_niobe_regulators_1,
- .num_vdd_classes = ARRAY_SIZE(cam_cc_niobe_regulators_1),
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 300000000,
- [VDD_LOWER] = 400000000,
- [VDD_LOW] = 480000000,
- [VDD_LOW_L1] = 600000000},
- },
- };
- static const struct freq_tbl ftbl_cam_cc_ife_0_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(302000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
- F(432000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
- F(594000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
- F(675000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
- F(727000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
- { }
- };
- static struct clk_rcg2 cam_cc_ife_0_clk_src = {
- .cmd_rcgr = 0x11018,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_2,
- .freq_tbl = ftbl_cam_cc_ife_0_clk_src,
- .enable_safe_config = true,
- .flags = HW_CLK_CTRL_MODE,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_ife_0_clk_src",
- .parent_data = cam_cc_parent_data_2,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_2),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_classes = cam_cc_niobe_regulators_1,
- .num_vdd_classes = ARRAY_SIZE(cam_cc_niobe_regulators_1),
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 302000000,
- [VDD_LOWER] = 432000000,
- [VDD_LOW] = 594000000,
- [VDD_LOW_L1] = 675000000,
- [VDD_NOMINAL] = 727000000},
- },
- };
- static const struct freq_tbl ftbl_cam_cc_ife_1_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(302000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
- F(432000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
- F(594000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
- F(675000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
- F(727000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
- { }
- };
- static struct clk_rcg2 cam_cc_ife_1_clk_src = {
- .cmd_rcgr = 0x12018,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_3,
- .freq_tbl = ftbl_cam_cc_ife_1_clk_src,
- .enable_safe_config = true,
- .flags = HW_CLK_CTRL_MODE,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_ife_1_clk_src",
- .parent_data = cam_cc_parent_data_3,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_3),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_classes = cam_cc_niobe_regulators_1,
- .num_vdd_classes = ARRAY_SIZE(cam_cc_niobe_regulators_1),
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 302000000,
- [VDD_LOWER] = 432000000,
- [VDD_LOW] = 594000000,
- [VDD_LOW_L1] = 675000000,
- [VDD_NOMINAL] = 727000000},
- },
- };
- static const struct freq_tbl ftbl_cam_cc_ife_lite_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(200000000, P_CAM_CC_PLL5_OUT_MAIN, 6, 0, 0),
- F(300000000, P_CAM_CC_PLL5_OUT_EVEN, 2, 0, 0),
- F(400000000, P_CAM_CC_PLL5_OUT_MAIN, 3, 0, 0),
- F(480000000, P_CAM_CC_PLL5_OUT_MAIN, 2.5, 0, 0),
- { }
- };
- static struct clk_rcg2 cam_cc_ife_lite_clk_src = {
- .cmd_rcgr = 0x13000,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_4,
- .freq_tbl = ftbl_cam_cc_ife_lite_clk_src,
- .enable_safe_config = true,
- .flags = HW_CLK_CTRL_MODE,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_ife_lite_clk_src",
- .parent_data = cam_cc_parent_data_4,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_4),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_classes = cam_cc_niobe_regulators_1,
- .num_vdd_classes = ARRAY_SIZE(cam_cc_niobe_regulators_1),
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 300000000,
- [VDD_LOWER] = 400000000,
- [VDD_LOW] = 480000000},
- },
- };
- static const struct freq_tbl ftbl_cam_cc_ife_lite_csid_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(200000000, P_CAM_CC_PLL0_OUT_MAIN, 6, 0, 0),
- F(300000000, P_CAM_CC_PLL0_OUT_MAIN, 4, 0, 0),
- F(400000000, P_CAM_CC_PLL0_OUT_MAIN, 3, 0, 0),
- F(480000000, P_CAM_CC_PLL0_OUT_MAIN, 2.5, 0, 0),
- { }
- };
- static struct clk_rcg2 cam_cc_ife_lite_csid_clk_src = {
- .cmd_rcgr = 0x13028,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_ife_lite_csid_clk_src,
- .enable_safe_config = true,
- .flags = HW_CLK_CTRL_MODE,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_ife_lite_csid_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_classes = cam_cc_niobe_regulators_1,
- .num_vdd_classes = ARRAY_SIZE(cam_cc_niobe_regulators_1),
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 300000000,
- [VDD_LOWER] = 400000000,
- [VDD_LOW] = 480000000},
- },
- };
- static const struct freq_tbl ftbl_cam_cc_ipe_nps_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(255000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
- F(364000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
- F(500000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
- F(600000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
- F(700000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
- { }
- };
- static struct clk_rcg2 cam_cc_ipe_nps_clk_src = {
- .cmd_rcgr = 0x10094,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_5,
- .freq_tbl = ftbl_cam_cc_ipe_nps_clk_src,
- .enable_safe_config = true,
- .flags = HW_CLK_CTRL_MODE,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_ipe_nps_clk_src",
- .parent_data = cam_cc_parent_data_5,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_5),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_classes = cam_cc_niobe_regulators_1,
- .num_vdd_classes = ARRAY_SIZE(cam_cc_niobe_regulators_1),
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 255000000,
- [VDD_LOWER] = 364000000,
- [VDD_LOW] = 500000000,
- [VDD_LOW_L1] = 600000000,
- [VDD_NOMINAL] = 700000000},
- },
- };
- static const struct freq_tbl ftbl_cam_cc_jpeg_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(150000000, P_CAM_CC_PLL0_OUT_EVEN, 4, 0, 0),
- F(200000000, P_CAM_CC_PLL0_OUT_ODD, 2, 0, 0),
- F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
- F(480000000, P_CAM_CC_PLL6_OUT_EVEN, 1, 0, 0),
- F(600000000, P_CAM_CC_PLL0_OUT_EVEN, 1, 0, 0),
- { }
- };
- static struct clk_rcg2 cam_cc_jpeg_clk_src = {
- .cmd_rcgr = 0x13054,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_jpeg_clk_src,
- .enable_safe_config = true,
- .flags = HW_CLK_CTRL_MODE,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_jpeg_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_classes = cam_cc_niobe_regulators_1,
- .num_vdd_classes = ARRAY_SIZE(cam_cc_niobe_regulators_1),
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 150000000,
- [VDD_LOWER] = 200000000,
- [VDD_LOW] = 400000000,
- [VDD_LOW_L1] = 480000000,
- [VDD_NOMINAL] = 600000000},
- },
- };
- static const struct freq_tbl ftbl_cam_cc_mclk0_clk_src[] = {
- F(19200000, P_CAM_CC_PLL2_OUT_MAIN, 10, 1, 5),
- F(24000000, P_CAM_CC_PLL2_OUT_MAIN, 10, 1, 4),
- F(68571429, P_CAM_CC_PLL2_OUT_MAIN, 14, 0, 0),
- { }
- };
- static struct clk_rcg2 cam_cc_mclk0_clk_src = {
- .cmd_rcgr = 0x15000,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_1,
- .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
- .enable_safe_config = true,
- .flags = HW_CLK_CTRL_MODE,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_mclk0_clk_src",
- .parent_data = cam_cc_parent_data_1,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_mx,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 68571429},
- },
- };
- static struct clk_rcg2 cam_cc_mclk10_clk_src = {
- .cmd_rcgr = 0x15118,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_1,
- .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
- .enable_safe_config = true,
- .flags = HW_CLK_CTRL_MODE,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_mclk10_clk_src",
- .parent_data = cam_cc_parent_data_1,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_mx,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 68571429},
- },
- };
- static struct clk_rcg2 cam_cc_mclk11_clk_src = {
- .cmd_rcgr = 0x15134,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_1,
- .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
- .enable_safe_config = true,
- .flags = HW_CLK_CTRL_MODE,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_mclk11_clk_src",
- .parent_data = cam_cc_parent_data_1,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_mx,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 68571429},
- },
- };
- static struct clk_rcg2 cam_cc_mclk1_clk_src = {
- .cmd_rcgr = 0x1501c,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_1,
- .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
- .enable_safe_config = true,
- .flags = HW_CLK_CTRL_MODE,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_mclk1_clk_src",
- .parent_data = cam_cc_parent_data_1,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_mx,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 68571429},
- },
- };
- static struct clk_rcg2 cam_cc_mclk2_clk_src = {
- .cmd_rcgr = 0x15038,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_1,
- .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
- .enable_safe_config = true,
- .flags = HW_CLK_CTRL_MODE,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_mclk2_clk_src",
- .parent_data = cam_cc_parent_data_1,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_mx,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 68571429},
- },
- };
- static struct clk_rcg2 cam_cc_mclk3_clk_src = {
- .cmd_rcgr = 0x15054,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_1,
- .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
- .enable_safe_config = true,
- .flags = HW_CLK_CTRL_MODE,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_mclk3_clk_src",
- .parent_data = cam_cc_parent_data_1,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_mx,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 68571429},
- },
- };
- static struct clk_rcg2 cam_cc_mclk4_clk_src = {
- .cmd_rcgr = 0x15070,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_1,
- .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
- .enable_safe_config = true,
- .flags = HW_CLK_CTRL_MODE,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_mclk4_clk_src",
- .parent_data = cam_cc_parent_data_1,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_mx,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 68571429},
- },
- };
- static struct clk_rcg2 cam_cc_mclk5_clk_src = {
- .cmd_rcgr = 0x1508c,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_1,
- .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
- .enable_safe_config = true,
- .flags = HW_CLK_CTRL_MODE,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_mclk5_clk_src",
- .parent_data = cam_cc_parent_data_1,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_mx,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 68571429},
- },
- };
- static struct clk_rcg2 cam_cc_mclk6_clk_src = {
- .cmd_rcgr = 0x150a8,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_1,
- .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
- .enable_safe_config = true,
- .flags = HW_CLK_CTRL_MODE,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_mclk6_clk_src",
- .parent_data = cam_cc_parent_data_1,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_mx,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 68571429},
- },
- };
- static struct clk_rcg2 cam_cc_mclk7_clk_src = {
- .cmd_rcgr = 0x150c4,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_1,
- .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
- .enable_safe_config = true,
- .flags = HW_CLK_CTRL_MODE,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_mclk7_clk_src",
- .parent_data = cam_cc_parent_data_1,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_mx,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 68571429},
- },
- };
- static struct clk_rcg2 cam_cc_mclk8_clk_src = {
- .cmd_rcgr = 0x150e0,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_1,
- .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
- .enable_safe_config = true,
- .flags = HW_CLK_CTRL_MODE,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_mclk8_clk_src",
- .parent_data = cam_cc_parent_data_1,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_mx,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 68571429},
- },
- };
- static struct clk_rcg2 cam_cc_mclk9_clk_src = {
- .cmd_rcgr = 0x150fc,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_1,
- .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
- .enable_safe_config = true,
- .flags = HW_CLK_CTRL_MODE,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_mclk9_clk_src",
- .parent_data = cam_cc_parent_data_1,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_mx,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 68571429},
- },
- };
- static const struct freq_tbl ftbl_cam_cc_qdss_debug_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(50000000, P_CAM_CC_PLL0_OUT_ODD, 8, 0, 0),
- F(75000000, P_CAM_CC_PLL0_OUT_EVEN, 8, 0, 0),
- F(150000000, P_CAM_CC_PLL0_OUT_EVEN, 4, 0, 0),
- F(300000000, P_CAM_CC_PLL0_OUT_MAIN, 4, 0, 0),
- { }
- };
- static struct clk_rcg2 cam_cc_qdss_debug_clk_src = {
- .cmd_rcgr = 0x14004,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_qdss_debug_clk_src,
- .enable_safe_config = true,
- .flags = HW_CLK_CTRL_MODE,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_qdss_debug_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_class = &vdd_mm,
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 50000000,
- [VDD_LOWER] = 75000000,
- [VDD_LOW] = 150000000,
- [VDD_LOW_L1] = 300000000},
- },
- };
- static const struct freq_tbl ftbl_cam_cc_sleep_clk_src[] = {
- F(32000, P_SLEEP_CLK, 1, 0, 0),
- { }
- };
- static struct clk_rcg2 cam_cc_sleep_clk_src = {
- .cmd_rcgr = 0x14058,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_6,
- .freq_tbl = ftbl_cam_cc_sleep_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_sleep_clk_src",
- .parent_data = cam_cc_parent_data_6_ao,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_6_ao),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_cam_cc_slow_ahb_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(60000000, P_CAM_CC_PLL0_OUT_EVEN, 10, 0, 0),
- F(80000000, P_CAM_CC_PLL0_OUT_EVEN, 7.5, 0, 0),
- { }
- };
- static struct clk_rcg2 cam_cc_slow_ahb_clk_src = {
- .cmd_rcgr = 0x10034,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_0,
- .freq_tbl = ftbl_cam_cc_slow_ahb_clk_src,
- .enable_safe_config = true,
- .flags = HW_CLK_CTRL_MODE,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_slow_ahb_clk_src",
- .parent_data = cam_cc_parent_data_0,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
- .ops = &clk_rcg2_ops,
- },
- .clkr.vdd_data = {
- .vdd_classes = cam_cc_niobe_regulators_1,
- .num_vdd_classes = ARRAY_SIZE(cam_cc_niobe_regulators_1),
- .num_rate_max = VDD_NUM,
- .rate_max = (unsigned long[VDD_NUM]) {
- [VDD_LOWER_D1] = 60000000,
- [VDD_LOWER] = 80000000},
- },
- };
- static const struct freq_tbl ftbl_cam_cc_xo_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- { }
- };
- static struct clk_rcg2 cam_cc_xo_clk_src = {
- .cmd_rcgr = 0x1403c,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = cam_cc_parent_map_7,
- .freq_tbl = ftbl_cam_cc_xo_clk_src,
- .enable_safe_config = true,
- .flags = HW_CLK_CTRL_MODE,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_xo_clk_src",
- .parent_data = cam_cc_parent_data_7_ao,
- .num_parents = ARRAY_SIZE(cam_cc_parent_data_7_ao),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_branch cam_cc_bps_ahb_clk = {
- .halt_reg = 0x1004c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x1004c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_bps_ahb_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_slow_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_bps_clk = {
- .halt_reg = 0x10068,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x10068,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_bps_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_bps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_bps_fast_ahb_clk = {
- .halt_reg = 0x10030,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x10030,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_bps_fast_ahb_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_fast_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_bps_shift_clk = {
- .halt_reg = 0x10078,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x10078,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_bps_shift_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_xo_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_camnoc_ahb_clk = {
- .halt_reg = 0x131dc,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x131dc,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_camnoc_ahb_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_slow_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_camnoc_axi_nrt_clk = {
- .halt_reg = 0x131d0,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x131d0,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x131d0,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_camnoc_axi_nrt_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_camnoc_axi_rt_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_camnoc_axi_rt_clk = {
- .halt_reg = 0x131c0,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x131c0,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_camnoc_axi_rt_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_camnoc_axi_rt_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_camnoc_dcd_xo_clk = {
- .halt_reg = 0x131e0,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x131e0,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_camnoc_dcd_xo_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_xo_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_camnoc_xo_clk = {
- .halt_reg = 0x131e4,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x131e4,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_camnoc_xo_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_xo_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_cci_0_clk = {
- .halt_reg = 0x130dc,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x130dc,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_cci_0_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_cci_0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_cci_1_clk = {
- .halt_reg = 0x130f8,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x130f8,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_cci_1_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_cci_1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_cci_2_clk = {
- .halt_reg = 0x13114,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x13114,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_cci_2_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_cci_2_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_cci_3_clk = {
- .halt_reg = 0x13130,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x13130,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_cci_3_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_cci_3_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_cci_4_clk = {
- .halt_reg = 0x1314c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x1314c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_cci_4_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_cci_4_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_cci_5_clk = {
- .halt_reg = 0x13168,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x13168,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_cci_5_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_cci_5_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_core_ahb_clk = {
- .halt_reg = 0x14038,
- .halt_check = BRANCH_HALT_DELAY,
- .clkr = {
- .enable_reg = 0x14038,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_core_ahb_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_slow_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_cpas_ahb_clk = {
- .halt_reg = 0x1316c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x1316c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_cpas_ahb_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_slow_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_cpas_bps_clk = {
- .halt_reg = 0x10074,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x10074,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_cpas_bps_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_bps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_cpas_fast_ahb_clk = {
- .halt_reg = 0x13178,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x13178,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_cpas_fast_ahb_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_fast_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_cpas_ife_0_clk = {
- .halt_reg = 0x1103c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x1103c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_cpas_ife_0_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_ife_0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_cpas_ife_1_clk = {
- .halt_reg = 0x1203c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x1203c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_cpas_ife_1_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_ife_1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_cpas_ife_lite_clk = {
- .halt_reg = 0x13024,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x13024,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_cpas_ife_lite_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_ife_lite_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_cpas_ipe_nps_clk = {
- .halt_reg = 0x100b8,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x100b8,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_cpas_ipe_nps_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_ipe_nps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_csi0phytimer_clk = {
- .halt_reg = 0x15168,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x15168,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_csi0phytimer_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_csi0phytimer_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_csi1phytimer_clk = {
- .halt_reg = 0x1518c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x1518c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_csi1phytimer_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_csi1phytimer_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_csi2phytimer_clk = {
- .halt_reg = 0x151ac,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x151ac,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_csi2phytimer_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_csi2phytimer_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_csi3phytimer_clk = {
- .halt_reg = 0x151cc,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x151cc,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_csi3phytimer_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_csi3phytimer_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_csi4phytimer_clk = {
- .halt_reg = 0x151ec,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x151ec,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_csi4phytimer_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_csi4phytimer_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_csi5phytimer_clk = {
- .halt_reg = 0x1520c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x1520c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_csi5phytimer_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_csi5phytimer_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_csi6phytimer_clk = {
- .halt_reg = 0x1522c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x1522c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_csi6phytimer_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_csi6phytimer_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_csid_clk = {
- .halt_reg = 0x1319c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x1319c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_csid_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_csid_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_csid_csiphy_rx_clk = {
- .halt_reg = 0x15170,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x15170,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_csid_csiphy_rx_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_cphy_rx_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_csiphy0_clk = {
- .halt_reg = 0x1516c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x1516c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_csiphy0_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_cphy_rx_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_csiphy1_clk = {
- .halt_reg = 0x15190,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x15190,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_csiphy1_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_cphy_rx_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_csiphy2_clk = {
- .halt_reg = 0x151b0,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x151b0,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_csiphy2_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_cphy_rx_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_csiphy3_clk = {
- .halt_reg = 0x151d0,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x151d0,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_csiphy3_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_cphy_rx_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_csiphy4_clk = {
- .halt_reg = 0x151f0,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x151f0,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_csiphy4_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_cphy_rx_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_csiphy5_clk = {
- .halt_reg = 0x15210,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x15210,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_csiphy5_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_cphy_rx_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_csiphy6_clk = {
- .halt_reg = 0x15230,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x15230,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_csiphy6_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_cphy_rx_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_icp_ahb_clk = {
- .halt_reg = 0x130c0,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x130c0,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_icp_ahb_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_slow_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_icp_clk = {
- .halt_reg = 0x130b4,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x130b4,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_icp_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_icp_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ife_0_clk = {
- .halt_reg = 0x11030,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x11030,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_ife_0_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_ife_0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ife_0_fast_ahb_clk = {
- .halt_reg = 0x11048,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x11048,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_ife_0_fast_ahb_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_fast_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ife_0_shift_clk = {
- .halt_reg = 0x11064,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x11064,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_ife_0_shift_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_xo_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ife_1_clk = {
- .halt_reg = 0x12030,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x12030,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_ife_1_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_ife_1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ife_1_fast_ahb_clk = {
- .halt_reg = 0x12048,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x12048,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_ife_1_fast_ahb_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_fast_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ife_1_shift_clk = {
- .halt_reg = 0x1204c,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x1204c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_ife_1_shift_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_xo_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ife_lite_ahb_clk = {
- .halt_reg = 0x13050,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x13050,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_ife_lite_ahb_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_slow_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ife_lite_clk = {
- .halt_reg = 0x13018,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x13018,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_ife_lite_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_ife_lite_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ife_lite_cphy_rx_clk = {
- .halt_reg = 0x1304c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x1304c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_ife_lite_cphy_rx_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_cphy_rx_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ife_lite_csid_clk = {
- .halt_reg = 0x13040,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x13040,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_ife_lite_csid_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_ife_lite_csid_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ipe_nps_ahb_clk = {
- .halt_reg = 0x100d0,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x100d0,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_ipe_nps_ahb_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_slow_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ipe_nps_clk = {
- .halt_reg = 0x100ac,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x100ac,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_ipe_nps_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_ipe_nps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ipe_nps_fast_ahb_clk = {
- .halt_reg = 0x100d4,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x100d4,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_ipe_nps_fast_ahb_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_fast_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ipe_pps_clk = {
- .halt_reg = 0x100bc,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x100bc,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_ipe_pps_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_ipe_nps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ipe_pps_fast_ahb_clk = {
- .halt_reg = 0x100d8,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x100d8,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_ipe_pps_fast_ahb_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_fast_ahb_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_ipe_shift_clk = {
- .halt_reg = 0x100dc,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x100dc,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_ipe_shift_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_xo_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_jpeg_1_clk = {
- .halt_reg = 0x13078,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x13078,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_jpeg_1_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_jpeg_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_jpeg_2_clk = {
- .halt_reg = 0x13084,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x13084,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_jpeg_2_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_jpeg_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_jpeg_clk = {
- .halt_reg = 0x1306c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x1306c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_jpeg_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_jpeg_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_mclk0_clk = {
- .halt_reg = 0x15018,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x15018,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_mclk0_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_mclk0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_mclk10_clk = {
- .halt_reg = 0x15130,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x15130,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_mclk10_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_mclk10_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_mclk11_clk = {
- .halt_reg = 0x1514c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x1514c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_mclk11_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_mclk11_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_mclk1_clk = {
- .halt_reg = 0x15034,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x15034,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_mclk1_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_mclk1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_mclk2_clk = {
- .halt_reg = 0x15050,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x15050,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_mclk2_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_mclk2_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_mclk3_clk = {
- .halt_reg = 0x1506c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x1506c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_mclk3_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_mclk3_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_mclk4_clk = {
- .halt_reg = 0x15088,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x15088,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_mclk4_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_mclk4_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_mclk5_clk = {
- .halt_reg = 0x150a4,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x150a4,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_mclk5_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_mclk5_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_mclk6_clk = {
- .halt_reg = 0x150c0,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x150c0,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_mclk6_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_mclk6_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_mclk7_clk = {
- .halt_reg = 0x150dc,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x150dc,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_mclk7_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_mclk7_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_mclk8_clk = {
- .halt_reg = 0x150f8,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x150f8,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_mclk8_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_mclk8_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_mclk9_clk = {
- .halt_reg = 0x15114,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x15114,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_mclk9_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_mclk9_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_qdss_debug_clk = {
- .halt_reg = 0x1401c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x1401c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_qdss_debug_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_qdss_debug_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_qdss_debug_xo_clk = {
- .halt_reg = 0x14020,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x14020,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_qdss_debug_xo_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_xo_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch cam_cc_titan_top_shift_clk = {
- .halt_reg = 0x14074,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x14074,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "cam_cc_titan_top_shift_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &cam_cc_xo_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_regmap *cam_cc_niobe_clocks[] = {
- [CAM_CC_BPS_AHB_CLK] = &cam_cc_bps_ahb_clk.clkr,
- [CAM_CC_BPS_CLK] = &cam_cc_bps_clk.clkr,
- [CAM_CC_BPS_CLK_SRC] = &cam_cc_bps_clk_src.clkr,
- [CAM_CC_BPS_FAST_AHB_CLK] = &cam_cc_bps_fast_ahb_clk.clkr,
- [CAM_CC_BPS_SHIFT_CLK] = &cam_cc_bps_shift_clk.clkr,
- [CAM_CC_CAMNOC_AHB_CLK] = &cam_cc_camnoc_ahb_clk.clkr,
- [CAM_CC_CAMNOC_AXI_NRT_CLK] = &cam_cc_camnoc_axi_nrt_clk.clkr,
- [CAM_CC_CAMNOC_AXI_RT_CLK] = &cam_cc_camnoc_axi_rt_clk.clkr,
- [CAM_CC_CAMNOC_AXI_RT_CLK_SRC] = &cam_cc_camnoc_axi_rt_clk_src.clkr,
- [CAM_CC_CAMNOC_DCD_XO_CLK] = &cam_cc_camnoc_dcd_xo_clk.clkr,
- [CAM_CC_CAMNOC_XO_CLK] = &cam_cc_camnoc_xo_clk.clkr,
- [CAM_CC_CCI_0_CLK] = &cam_cc_cci_0_clk.clkr,
- [CAM_CC_CCI_0_CLK_SRC] = &cam_cc_cci_0_clk_src.clkr,
- [CAM_CC_CCI_1_CLK] = &cam_cc_cci_1_clk.clkr,
- [CAM_CC_CCI_1_CLK_SRC] = &cam_cc_cci_1_clk_src.clkr,
- [CAM_CC_CCI_2_CLK] = &cam_cc_cci_2_clk.clkr,
- [CAM_CC_CCI_2_CLK_SRC] = &cam_cc_cci_2_clk_src.clkr,
- [CAM_CC_CCI_3_CLK] = &cam_cc_cci_3_clk.clkr,
- [CAM_CC_CCI_3_CLK_SRC] = &cam_cc_cci_3_clk_src.clkr,
- [CAM_CC_CCI_4_CLK] = &cam_cc_cci_4_clk.clkr,
- [CAM_CC_CCI_4_CLK_SRC] = &cam_cc_cci_4_clk_src.clkr,
- [CAM_CC_CCI_5_CLK] = &cam_cc_cci_5_clk.clkr,
- [CAM_CC_CCI_5_CLK_SRC] = &cam_cc_cci_5_clk_src.clkr,
- [CAM_CC_CORE_AHB_CLK] = &cam_cc_core_ahb_clk.clkr,
- [CAM_CC_CPAS_AHB_CLK] = &cam_cc_cpas_ahb_clk.clkr,
- [CAM_CC_CPAS_BPS_CLK] = &cam_cc_cpas_bps_clk.clkr,
- [CAM_CC_CPAS_FAST_AHB_CLK] = &cam_cc_cpas_fast_ahb_clk.clkr,
- [CAM_CC_CPAS_IFE_0_CLK] = &cam_cc_cpas_ife_0_clk.clkr,
- [CAM_CC_CPAS_IFE_1_CLK] = &cam_cc_cpas_ife_1_clk.clkr,
- [CAM_CC_CPAS_IFE_LITE_CLK] = &cam_cc_cpas_ife_lite_clk.clkr,
- [CAM_CC_CPAS_IPE_NPS_CLK] = &cam_cc_cpas_ipe_nps_clk.clkr,
- [CAM_CC_CPHY_RX_CLK_SRC] = &cam_cc_cphy_rx_clk_src.clkr,
- [CAM_CC_CSI0PHYTIMER_CLK] = &cam_cc_csi0phytimer_clk.clkr,
- [CAM_CC_CSI0PHYTIMER_CLK_SRC] = &cam_cc_csi0phytimer_clk_src.clkr,
- [CAM_CC_CSI1PHYTIMER_CLK] = &cam_cc_csi1phytimer_clk.clkr,
- [CAM_CC_CSI1PHYTIMER_CLK_SRC] = &cam_cc_csi1phytimer_clk_src.clkr,
- [CAM_CC_CSI2PHYTIMER_CLK] = &cam_cc_csi2phytimer_clk.clkr,
- [CAM_CC_CSI2PHYTIMER_CLK_SRC] = &cam_cc_csi2phytimer_clk_src.clkr,
- [CAM_CC_CSI3PHYTIMER_CLK] = &cam_cc_csi3phytimer_clk.clkr,
- [CAM_CC_CSI3PHYTIMER_CLK_SRC] = &cam_cc_csi3phytimer_clk_src.clkr,
- [CAM_CC_CSI4PHYTIMER_CLK] = &cam_cc_csi4phytimer_clk.clkr,
- [CAM_CC_CSI4PHYTIMER_CLK_SRC] = &cam_cc_csi4phytimer_clk_src.clkr,
- [CAM_CC_CSI5PHYTIMER_CLK] = &cam_cc_csi5phytimer_clk.clkr,
- [CAM_CC_CSI5PHYTIMER_CLK_SRC] = &cam_cc_csi5phytimer_clk_src.clkr,
- [CAM_CC_CSI6PHYTIMER_CLK] = &cam_cc_csi6phytimer_clk.clkr,
- [CAM_CC_CSI6PHYTIMER_CLK_SRC] = &cam_cc_csi6phytimer_clk_src.clkr,
- [CAM_CC_CSID_CLK] = &cam_cc_csid_clk.clkr,
- [CAM_CC_CSID_CLK_SRC] = &cam_cc_csid_clk_src.clkr,
- [CAM_CC_CSID_CSIPHY_RX_CLK] = &cam_cc_csid_csiphy_rx_clk.clkr,
- [CAM_CC_CSIPHY0_CLK] = &cam_cc_csiphy0_clk.clkr,
- [CAM_CC_CSIPHY1_CLK] = &cam_cc_csiphy1_clk.clkr,
- [CAM_CC_CSIPHY2_CLK] = &cam_cc_csiphy2_clk.clkr,
- [CAM_CC_CSIPHY3_CLK] = &cam_cc_csiphy3_clk.clkr,
- [CAM_CC_CSIPHY4_CLK] = &cam_cc_csiphy4_clk.clkr,
- [CAM_CC_CSIPHY5_CLK] = &cam_cc_csiphy5_clk.clkr,
- [CAM_CC_CSIPHY6_CLK] = &cam_cc_csiphy6_clk.clkr,
- [CAM_CC_FAST_AHB_CLK_SRC] = &cam_cc_fast_ahb_clk_src.clkr,
- [CAM_CC_ICP_AHB_CLK] = &cam_cc_icp_ahb_clk.clkr,
- [CAM_CC_ICP_CLK] = &cam_cc_icp_clk.clkr,
- [CAM_CC_ICP_CLK_SRC] = &cam_cc_icp_clk_src.clkr,
- [CAM_CC_IFE_0_CLK] = &cam_cc_ife_0_clk.clkr,
- [CAM_CC_IFE_0_CLK_SRC] = &cam_cc_ife_0_clk_src.clkr,
- [CAM_CC_IFE_0_FAST_AHB_CLK] = &cam_cc_ife_0_fast_ahb_clk.clkr,
- [CAM_CC_IFE_0_SHIFT_CLK] = &cam_cc_ife_0_shift_clk.clkr,
- [CAM_CC_IFE_1_CLK] = &cam_cc_ife_1_clk.clkr,
- [CAM_CC_IFE_1_CLK_SRC] = &cam_cc_ife_1_clk_src.clkr,
- [CAM_CC_IFE_1_FAST_AHB_CLK] = &cam_cc_ife_1_fast_ahb_clk.clkr,
- [CAM_CC_IFE_1_SHIFT_CLK] = &cam_cc_ife_1_shift_clk.clkr,
- [CAM_CC_IFE_LITE_AHB_CLK] = &cam_cc_ife_lite_ahb_clk.clkr,
- [CAM_CC_IFE_LITE_CLK] = &cam_cc_ife_lite_clk.clkr,
- [CAM_CC_IFE_LITE_CLK_SRC] = &cam_cc_ife_lite_clk_src.clkr,
- [CAM_CC_IFE_LITE_CPHY_RX_CLK] = &cam_cc_ife_lite_cphy_rx_clk.clkr,
- [CAM_CC_IFE_LITE_CSID_CLK] = &cam_cc_ife_lite_csid_clk.clkr,
- [CAM_CC_IFE_LITE_CSID_CLK_SRC] = &cam_cc_ife_lite_csid_clk_src.clkr,
- [CAM_CC_IPE_NPS_AHB_CLK] = &cam_cc_ipe_nps_ahb_clk.clkr,
- [CAM_CC_IPE_NPS_CLK] = &cam_cc_ipe_nps_clk.clkr,
- [CAM_CC_IPE_NPS_CLK_SRC] = &cam_cc_ipe_nps_clk_src.clkr,
- [CAM_CC_IPE_NPS_FAST_AHB_CLK] = &cam_cc_ipe_nps_fast_ahb_clk.clkr,
- [CAM_CC_IPE_PPS_CLK] = &cam_cc_ipe_pps_clk.clkr,
- [CAM_CC_IPE_PPS_FAST_AHB_CLK] = &cam_cc_ipe_pps_fast_ahb_clk.clkr,
- [CAM_CC_IPE_SHIFT_CLK] = &cam_cc_ipe_shift_clk.clkr,
- [CAM_CC_JPEG_1_CLK] = &cam_cc_jpeg_1_clk.clkr,
- [CAM_CC_JPEG_2_CLK] = &cam_cc_jpeg_2_clk.clkr,
- [CAM_CC_JPEG_CLK] = &cam_cc_jpeg_clk.clkr,
- [CAM_CC_JPEG_CLK_SRC] = &cam_cc_jpeg_clk_src.clkr,
- [CAM_CC_MCLK0_CLK] = &cam_cc_mclk0_clk.clkr,
- [CAM_CC_MCLK0_CLK_SRC] = &cam_cc_mclk0_clk_src.clkr,
- [CAM_CC_MCLK10_CLK] = &cam_cc_mclk10_clk.clkr,
- [CAM_CC_MCLK10_CLK_SRC] = &cam_cc_mclk10_clk_src.clkr,
- [CAM_CC_MCLK11_CLK] = &cam_cc_mclk11_clk.clkr,
- [CAM_CC_MCLK11_CLK_SRC] = &cam_cc_mclk11_clk_src.clkr,
- [CAM_CC_MCLK1_CLK] = &cam_cc_mclk1_clk.clkr,
- [CAM_CC_MCLK1_CLK_SRC] = &cam_cc_mclk1_clk_src.clkr,
- [CAM_CC_MCLK2_CLK] = &cam_cc_mclk2_clk.clkr,
- [CAM_CC_MCLK2_CLK_SRC] = &cam_cc_mclk2_clk_src.clkr,
- [CAM_CC_MCLK3_CLK] = &cam_cc_mclk3_clk.clkr,
- [CAM_CC_MCLK3_CLK_SRC] = &cam_cc_mclk3_clk_src.clkr,
- [CAM_CC_MCLK4_CLK] = &cam_cc_mclk4_clk.clkr,
- [CAM_CC_MCLK4_CLK_SRC] = &cam_cc_mclk4_clk_src.clkr,
- [CAM_CC_MCLK5_CLK] = &cam_cc_mclk5_clk.clkr,
- [CAM_CC_MCLK5_CLK_SRC] = &cam_cc_mclk5_clk_src.clkr,
- [CAM_CC_MCLK6_CLK] = &cam_cc_mclk6_clk.clkr,
- [CAM_CC_MCLK6_CLK_SRC] = &cam_cc_mclk6_clk_src.clkr,
- [CAM_CC_MCLK7_CLK] = &cam_cc_mclk7_clk.clkr,
- [CAM_CC_MCLK7_CLK_SRC] = &cam_cc_mclk7_clk_src.clkr,
- [CAM_CC_MCLK8_CLK] = &cam_cc_mclk8_clk.clkr,
- [CAM_CC_MCLK8_CLK_SRC] = &cam_cc_mclk8_clk_src.clkr,
- [CAM_CC_MCLK9_CLK] = &cam_cc_mclk9_clk.clkr,
- [CAM_CC_MCLK9_CLK_SRC] = &cam_cc_mclk9_clk_src.clkr,
- [CAM_CC_PLL0] = &cam_cc_pll0.clkr,
- [CAM_CC_PLL0_OUT_EVEN] = &cam_cc_pll0_out_even.clkr,
- [CAM_CC_PLL0_OUT_ODD] = &cam_cc_pll0_out_odd.clkr,
- [CAM_CC_PLL1] = &cam_cc_pll1.clkr,
- [CAM_CC_PLL1_OUT_EVEN] = &cam_cc_pll1_out_even.clkr,
- [CAM_CC_PLL2] = &cam_cc_pll2.clkr,
- [CAM_CC_PLL3] = &cam_cc_pll3.clkr,
- [CAM_CC_PLL3_OUT_EVEN] = &cam_cc_pll3_out_even.clkr,
- [CAM_CC_PLL4] = &cam_cc_pll4.clkr,
- [CAM_CC_PLL4_OUT_EVEN] = &cam_cc_pll4_out_even.clkr,
- [CAM_CC_PLL5] = &cam_cc_pll5.clkr,
- [CAM_CC_PLL5_OUT_EVEN] = &cam_cc_pll5_out_even.clkr,
- [CAM_CC_PLL6] = &cam_cc_pll6.clkr,
- [CAM_CC_PLL6_OUT_EVEN] = &cam_cc_pll6_out_even.clkr,
- [CAM_CC_PLL6_OUT_ODD] = &cam_cc_pll6_out_odd.clkr,
- [CAM_CC_QDSS_DEBUG_CLK] = &cam_cc_qdss_debug_clk.clkr,
- [CAM_CC_QDSS_DEBUG_CLK_SRC] = &cam_cc_qdss_debug_clk_src.clkr,
- [CAM_CC_QDSS_DEBUG_XO_CLK] = &cam_cc_qdss_debug_xo_clk.clkr,
- [CAM_CC_SLEEP_CLK_SRC] = &cam_cc_sleep_clk_src.clkr,
- [CAM_CC_SLOW_AHB_CLK_SRC] = &cam_cc_slow_ahb_clk_src.clkr,
- [CAM_CC_TITAN_TOP_SHIFT_CLK] = &cam_cc_titan_top_shift_clk.clkr,
- [CAM_CC_XO_CLK_SRC] = &cam_cc_xo_clk_src.clkr,
- };
- static const struct qcom_reset_map cam_cc_niobe_resets[] = {
- [CAM_CC_BPS_BCR] = { 0x10000 },
- [CAM_CC_DRV_BCR] = { 0x14078 },
- [CAM_CC_ICP_BCR] = { 0x13098 },
- [CAM_CC_IFE_0_BCR] = { 0x11000 },
- [CAM_CC_IFE_1_BCR] = { 0x12000 },
- [CAM_CC_IPE_0_BCR] = { 0x1007c },
- [CAM_CC_QDSS_DEBUG_BCR] = { 0x14000 },
- };
- static const struct regmap_config cam_cc_niobe_regmap_config = {
- .reg_bits = 32,
- .reg_stride = 4,
- .val_bits = 32,
- .max_register = 0x1601c,
- .fast_io = true,
- };
- static struct qcom_cc_desc cam_cc_niobe_desc = {
- .config = &cam_cc_niobe_regmap_config,
- .clks = cam_cc_niobe_clocks,
- .num_clks = ARRAY_SIZE(cam_cc_niobe_clocks),
- .resets = cam_cc_niobe_resets,
- .num_resets = ARRAY_SIZE(cam_cc_niobe_resets),
- .clk_regulators = cam_cc_niobe_regulators,
- .num_clk_regulators = ARRAY_SIZE(cam_cc_niobe_regulators),
- };
- static const struct of_device_id cam_cc_niobe_match_table[] = {
- { .compatible = "qcom,niobe-camcc" },
- { }
- };
- MODULE_DEVICE_TABLE(of, cam_cc_niobe_match_table);
- static int cam_cc_niobe_probe(struct platform_device *pdev)
- {
- struct regmap *regmap;
- int ret;
- regmap = qcom_cc_map(pdev, &cam_cc_niobe_desc);
- if (IS_ERR(regmap))
- return PTR_ERR(regmap);
- ret = qcom_cc_runtime_init(pdev, &cam_cc_niobe_desc);
- if (ret)
- return ret;
- ret = pm_runtime_get_sync(&pdev->dev);
- if (ret)
- return ret;
- clk_lucid_ole_pll_configure(&cam_cc_pll0, regmap, &cam_cc_pll0_config);
- clk_lucid_ole_pll_configure(&cam_cc_pll1, regmap, &cam_cc_pll1_config);
- clk_rivian_ole_pll_configure(&cam_cc_pll2, regmap, &cam_cc_pll2_config);
- clk_lucid_ole_pll_configure(&cam_cc_pll3, regmap, &cam_cc_pll3_config);
- clk_lucid_ole_pll_configure(&cam_cc_pll4, regmap, &cam_cc_pll4_config);
- clk_lucid_ole_pll_configure(&cam_cc_pll5, regmap, &cam_cc_pll5_config);
- clk_lucid_ole_pll_configure(&cam_cc_pll6, regmap, &cam_cc_pll6_config);
- /*
- * Keep clocks always enabled:
- * cam_cc_drv_ahb_clk
- * cam_cc_drv_xo_clk
- * cam_cc_gdsc_clk
- * cam_cc_sleep_clk
- */
- regmap_update_bits(regmap, 0x14080, BIT(0), BIT(0));
- regmap_update_bits(regmap, 0x1407C, BIT(0), BIT(0));
- regmap_update_bits(regmap, 0x14054, BIT(0), BIT(0));
- regmap_update_bits(regmap, 0x14070, BIT(0), BIT(0));
- ret = qcom_cc_really_probe(pdev, &cam_cc_niobe_desc, regmap);
- if (ret) {
- dev_err(&pdev->dev, "Failed to register CAM CC clocks\n");
- return ret;
- }
- pm_runtime_put_sync(&pdev->dev);
- dev_info(&pdev->dev, "Registered CAM CC clocks\n");
- return ret;
- }
- static void cam_cc_niobe_sync_state(struct device *dev)
- {
- qcom_cc_sync_state(dev, &cam_cc_niobe_desc);
- }
- static const struct dev_pm_ops cam_cc_niobe_pm_ops = {
- SET_RUNTIME_PM_OPS(qcom_cc_runtime_suspend, qcom_cc_runtime_resume, NULL)
- SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
- pm_runtime_force_resume)
- };
- static struct platform_driver cam_cc_niobe_driver = {
- .probe = cam_cc_niobe_probe,
- .driver = {
- .name = "cam_cc-niobe",
- .of_match_table = cam_cc_niobe_match_table,
- .sync_state = cam_cc_niobe_sync_state,
- .pm = &cam_cc_niobe_pm_ops,
- },
- };
- static int __init cam_cc_niobe_init(void)
- {
- return platform_driver_register(&cam_cc_niobe_driver);
- }
- subsys_initcall(cam_cc_niobe_init);
- static void __exit cam_cc_niobe_exit(void)
- {
- platform_driver_unregister(&cam_cc_niobe_driver);
- }
- module_exit(cam_cc_niobe_exit);
- MODULE_DESCRIPTION("QTI CAM_CC NIOBE Driver");
- MODULE_LICENSE("GPL");
|