camcc-niobe.c 88 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2023, Qualcomm Innovation Center, Inc. All rights reserved.
  4. */
  5. #include <linux/clk-provider.h>
  6. #include <linux/kernel.h>
  7. #include <linux/module.h>
  8. #include <linux/of_device.h>
  9. #include <linux/of.h>
  10. #include <linux/regmap.h>
  11. #include <linux/pm_runtime.h>
  12. #include <dt-bindings/clock/qcom,camcc-niobe.h>
  13. #include "clk-alpha-pll.h"
  14. #include "clk-branch.h"
  15. #include "clk-rcg.h"
  16. #include "common.h"
  17. #include "reset.h"
  18. #include "vdd-level.h"
  19. static DEFINE_VDD_REGULATORS(vdd_mm, VDD_NOMINAL + 1, 1, vdd_corner);
  20. static DEFINE_VDD_REGULATORS(vdd_mx, VDD_LOW_L1 + 1, 1, vdd_corner);
  21. static DEFINE_VDD_REGULATORS(vdd_mxc, VDD_NOMINAL + 1, 1, vdd_corner);
  22. static struct clk_vdd_class *cam_cc_niobe_regulators[] = {
  23. &vdd_mm,
  24. &vdd_mx,
  25. &vdd_mxc,
  26. };
  27. static struct clk_vdd_class *cam_cc_niobe_regulators_1[] = {
  28. &vdd_mm,
  29. &vdd_mxc,
  30. };
  31. enum {
  32. P_BI_TCXO,
  33. P_CAM_CC_PLL0_OUT_EVEN,
  34. P_CAM_CC_PLL0_OUT_MAIN,
  35. P_CAM_CC_PLL0_OUT_ODD,
  36. P_CAM_CC_PLL1_OUT_EVEN,
  37. P_CAM_CC_PLL2_OUT_EVEN,
  38. P_CAM_CC_PLL2_OUT_MAIN,
  39. P_CAM_CC_PLL3_OUT_EVEN,
  40. P_CAM_CC_PLL4_OUT_EVEN,
  41. P_CAM_CC_PLL5_OUT_EVEN,
  42. P_CAM_CC_PLL5_OUT_MAIN,
  43. P_CAM_CC_PLL6_OUT_EVEN,
  44. P_CAM_CC_PLL6_OUT_ODD,
  45. P_SLEEP_CLK,
  46. };
  47. static const struct pll_vco lucid_ole_vco[] = {
  48. { 249600000, 2300000000, 0 },
  49. };
  50. static const struct pll_vco rivian_ole_vco[] = {
  51. { 777000000, 1285000000, 0 },
  52. };
  53. /* 1200MHz Configuration */
  54. static const struct alpha_pll_config cam_cc_pll0_config = {
  55. .l = 0x3E,
  56. .cal_l = 0x44,
  57. .cal_l_ringosc = 0x44,
  58. .alpha = 0x8000,
  59. .config_ctl_val = 0x20485699,
  60. .config_ctl_hi_val = 0x00182261,
  61. .config_ctl_hi1_val = 0x82AA299C,
  62. .test_ctl_val = 0x00000000,
  63. .test_ctl_hi_val = 0x00000003,
  64. .test_ctl_hi1_val = 0x00009000,
  65. .test_ctl_hi2_val = 0x00000034,
  66. .user_ctl_val = 0x00008400,
  67. .user_ctl_hi_val = 0x00000005,
  68. };
  69. static struct clk_alpha_pll cam_cc_pll0 = {
  70. .offset = 0x0,
  71. .vco_table = lucid_ole_vco,
  72. .num_vco = ARRAY_SIZE(lucid_ole_vco),
  73. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  74. .clkr = {
  75. .hw.init = &(const struct clk_init_data) {
  76. .name = "cam_cc_pll0",
  77. .parent_data = &(const struct clk_parent_data) {
  78. .fw_name = "bi_tcxo",
  79. },
  80. .num_parents = 1,
  81. .ops = &clk_alpha_pll_lucid_ole_ops,
  82. },
  83. .vdd_data = {
  84. .vdd_class = &vdd_mxc,
  85. .num_rate_max = VDD_NUM,
  86. .rate_max = (unsigned long[VDD_NUM]) {
  87. [VDD_LOWER_D1] = 615000000,
  88. [VDD_LOW] = 1100000000,
  89. [VDD_LOW_L1] = 1600000000,
  90. [VDD_NOMINAL] = 2000000000,
  91. [VDD_HIGH_L1] = 2300000000},
  92. },
  93. },
  94. };
  95. static const struct clk_div_table post_div_table_cam_cc_pll0_out_even[] = {
  96. { 0x1, 2 },
  97. { }
  98. };
  99. static struct clk_alpha_pll_postdiv cam_cc_pll0_out_even = {
  100. .offset = 0x0,
  101. .post_div_shift = 10,
  102. .post_div_table = post_div_table_cam_cc_pll0_out_even,
  103. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll0_out_even),
  104. .width = 4,
  105. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  106. .clkr.hw.init = &(const struct clk_init_data) {
  107. .name = "cam_cc_pll0_out_even",
  108. .parent_hws = (const struct clk_hw*[]) {
  109. &cam_cc_pll0.clkr.hw,
  110. },
  111. .num_parents = 1,
  112. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  113. },
  114. };
  115. static const struct clk_div_table post_div_table_cam_cc_pll0_out_odd[] = {
  116. { 0x2, 3 },
  117. { }
  118. };
  119. static struct clk_alpha_pll_postdiv cam_cc_pll0_out_odd = {
  120. .offset = 0x0,
  121. .post_div_shift = 14,
  122. .post_div_table = post_div_table_cam_cc_pll0_out_odd,
  123. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll0_out_odd),
  124. .width = 4,
  125. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  126. .clkr.hw.init = &(const struct clk_init_data) {
  127. .name = "cam_cc_pll0_out_odd",
  128. .parent_hws = (const struct clk_hw*[]) {
  129. &cam_cc_pll0.clkr.hw,
  130. },
  131. .num_parents = 1,
  132. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  133. },
  134. };
  135. /* 510MHz Configuration */
  136. static const struct alpha_pll_config cam_cc_pll1_config = {
  137. .l = 0x1A,
  138. .cal_l = 0x44,
  139. .cal_l_ringosc = 0x44,
  140. .alpha = 0x9000,
  141. .config_ctl_val = 0x20485699,
  142. .config_ctl_hi_val = 0x00182261,
  143. .config_ctl_hi1_val = 0x82AA299C,
  144. .test_ctl_val = 0x00000000,
  145. .test_ctl_hi_val = 0x00000003,
  146. .test_ctl_hi1_val = 0x00009000,
  147. .test_ctl_hi2_val = 0x00000034,
  148. .user_ctl_val = 0x00000400,
  149. .user_ctl_hi_val = 0x00000005,
  150. };
  151. static struct clk_alpha_pll cam_cc_pll1 = {
  152. .offset = 0x1000,
  153. .vco_table = lucid_ole_vco,
  154. .num_vco = ARRAY_SIZE(lucid_ole_vco),
  155. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  156. .clkr = {
  157. .hw.init = &(const struct clk_init_data) {
  158. .name = "cam_cc_pll1",
  159. .parent_data = &(const struct clk_parent_data) {
  160. .fw_name = "bi_tcxo",
  161. },
  162. .num_parents = 1,
  163. .ops = &clk_alpha_pll_lucid_ole_ops,
  164. },
  165. .vdd_data = {
  166. .vdd_class = &vdd_mxc,
  167. .num_rate_max = VDD_NUM,
  168. .rate_max = (unsigned long[VDD_NUM]) {
  169. [VDD_LOWER_D1] = 615000000,
  170. [VDD_LOW] = 1100000000,
  171. [VDD_LOW_L1] = 1600000000,
  172. [VDD_NOMINAL] = 2000000000,
  173. [VDD_HIGH_L1] = 2300000000},
  174. },
  175. },
  176. };
  177. static const struct clk_div_table post_div_table_cam_cc_pll1_out_even[] = {
  178. { 0x1, 2 },
  179. { }
  180. };
  181. static struct clk_alpha_pll_postdiv cam_cc_pll1_out_even = {
  182. .offset = 0x1000,
  183. .post_div_shift = 10,
  184. .post_div_table = post_div_table_cam_cc_pll1_out_even,
  185. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll1_out_even),
  186. .width = 4,
  187. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  188. .clkr.hw.init = &(const struct clk_init_data) {
  189. .name = "cam_cc_pll1_out_even",
  190. .parent_hws = (const struct clk_hw*[]) {
  191. &cam_cc_pll1.clkr.hw,
  192. },
  193. .num_parents = 1,
  194. .flags = CLK_SET_RATE_PARENT,
  195. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  196. },
  197. };
  198. /* 960MHz Configuration */
  199. static const struct alpha_pll_config cam_cc_pll2_config = {
  200. .l = 0x32,
  201. .cal_l = 0x32,
  202. .alpha = 0x0,
  203. .config_ctl_val = 0x10000030,
  204. .config_ctl_hi_val = 0x80890263,
  205. .config_ctl_hi1_val = 0x00000217,
  206. .user_ctl_val = 0x00000001,
  207. .user_ctl_hi_val = 0x00000000,
  208. };
  209. static struct clk_alpha_pll cam_cc_pll2 = {
  210. .offset = 0x2000,
  211. .vco_table = rivian_ole_vco,
  212. .num_vco = ARRAY_SIZE(rivian_ole_vco),
  213. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_RIVIAN_OLE],
  214. .clkr = {
  215. .hw.init = &(const struct clk_init_data) {
  216. .name = "cam_cc_pll2",
  217. .parent_data = &(const struct clk_parent_data) {
  218. .fw_name = "bi_tcxo",
  219. },
  220. .num_parents = 1,
  221. .ops = &clk_alpha_pll_rivian_ole_ops,
  222. },
  223. .vdd_data = {
  224. .vdd_class = &vdd_mx,
  225. .num_rate_max = VDD_NUM,
  226. .rate_max = (unsigned long[VDD_NUM]) {
  227. [VDD_LOW] = 1285000000},
  228. },
  229. },
  230. };
  231. /* 604MHz Configuration */
  232. static const struct alpha_pll_config cam_cc_pll3_config = {
  233. .l = 0x1F,
  234. .cal_l = 0x44,
  235. .cal_l_ringosc = 0x44,
  236. .alpha = 0x7555,
  237. .config_ctl_val = 0x20485699,
  238. .config_ctl_hi_val = 0x00182261,
  239. .config_ctl_hi1_val = 0x82AA299C,
  240. .test_ctl_val = 0x00000000,
  241. .test_ctl_hi_val = 0x00000003,
  242. .test_ctl_hi1_val = 0x00009000,
  243. .test_ctl_hi2_val = 0x00000034,
  244. .user_ctl_val = 0x00000400,
  245. .user_ctl_hi_val = 0x00000005,
  246. };
  247. static struct clk_alpha_pll cam_cc_pll3 = {
  248. .offset = 0x3000,
  249. .vco_table = lucid_ole_vco,
  250. .num_vco = ARRAY_SIZE(lucid_ole_vco),
  251. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  252. .clkr = {
  253. .hw.init = &(const struct clk_init_data) {
  254. .name = "cam_cc_pll3",
  255. .parent_data = &(const struct clk_parent_data) {
  256. .fw_name = "bi_tcxo",
  257. },
  258. .num_parents = 1,
  259. .ops = &clk_alpha_pll_lucid_ole_ops,
  260. },
  261. .vdd_data = {
  262. .vdd_class = &vdd_mxc,
  263. .num_rate_max = VDD_NUM,
  264. .rate_max = (unsigned long[VDD_NUM]) {
  265. [VDD_LOWER_D1] = 615000000,
  266. [VDD_LOW] = 1100000000,
  267. [VDD_LOW_L1] = 1600000000,
  268. [VDD_NOMINAL] = 2000000000,
  269. [VDD_HIGH_L1] = 2300000000},
  270. },
  271. },
  272. };
  273. static const struct clk_div_table post_div_table_cam_cc_pll3_out_even[] = {
  274. { 0x1, 2 },
  275. { }
  276. };
  277. static struct clk_alpha_pll_postdiv cam_cc_pll3_out_even = {
  278. .offset = 0x3000,
  279. .post_div_shift = 10,
  280. .post_div_table = post_div_table_cam_cc_pll3_out_even,
  281. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll3_out_even),
  282. .width = 4,
  283. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  284. .clkr.hw.init = &(const struct clk_init_data) {
  285. .name = "cam_cc_pll3_out_even",
  286. .parent_hws = (const struct clk_hw*[]) {
  287. &cam_cc_pll3.clkr.hw,
  288. },
  289. .num_parents = 1,
  290. .flags = CLK_SET_RATE_PARENT,
  291. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  292. },
  293. };
  294. /* 604MHz Configuration */
  295. static const struct alpha_pll_config cam_cc_pll4_config = {
  296. .l = 0x1F,
  297. .cal_l = 0x44,
  298. .cal_l_ringosc = 0x44,
  299. .alpha = 0x7555,
  300. .config_ctl_val = 0x20485699,
  301. .config_ctl_hi_val = 0x00182261,
  302. .config_ctl_hi1_val = 0x82AA299C,
  303. .test_ctl_val = 0x00000000,
  304. .test_ctl_hi_val = 0x00000003,
  305. .test_ctl_hi1_val = 0x00009000,
  306. .test_ctl_hi2_val = 0x00000034,
  307. .user_ctl_val = 0x00000400,
  308. .user_ctl_hi_val = 0x00000005,
  309. };
  310. static struct clk_alpha_pll cam_cc_pll4 = {
  311. .offset = 0x4000,
  312. .vco_table = lucid_ole_vco,
  313. .num_vco = ARRAY_SIZE(lucid_ole_vco),
  314. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  315. .clkr = {
  316. .hw.init = &(const struct clk_init_data) {
  317. .name = "cam_cc_pll4",
  318. .parent_data = &(const struct clk_parent_data) {
  319. .fw_name = "bi_tcxo",
  320. },
  321. .num_parents = 1,
  322. .ops = &clk_alpha_pll_lucid_ole_ops,
  323. },
  324. .vdd_data = {
  325. .vdd_class = &vdd_mxc,
  326. .num_rate_max = VDD_NUM,
  327. .rate_max = (unsigned long[VDD_NUM]) {
  328. [VDD_LOWER_D1] = 615000000,
  329. [VDD_LOW] = 1100000000,
  330. [VDD_LOW_L1] = 1600000000,
  331. [VDD_NOMINAL] = 2000000000,
  332. [VDD_HIGH_L1] = 2300000000},
  333. },
  334. },
  335. };
  336. static const struct clk_div_table post_div_table_cam_cc_pll4_out_even[] = {
  337. { 0x1, 2 },
  338. { }
  339. };
  340. static struct clk_alpha_pll_postdiv cam_cc_pll4_out_even = {
  341. .offset = 0x4000,
  342. .post_div_shift = 10,
  343. .post_div_table = post_div_table_cam_cc_pll4_out_even,
  344. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll4_out_even),
  345. .width = 4,
  346. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  347. .clkr.hw.init = &(const struct clk_init_data) {
  348. .name = "cam_cc_pll4_out_even",
  349. .parent_hws = (const struct clk_hw*[]) {
  350. &cam_cc_pll4.clkr.hw,
  351. },
  352. .num_parents = 1,
  353. .flags = CLK_SET_RATE_PARENT,
  354. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  355. },
  356. };
  357. /* 1200MHz Configuration */
  358. static const struct alpha_pll_config cam_cc_pll5_config = {
  359. .l = 0x3E,
  360. .cal_l = 0x44,
  361. .cal_l_ringosc = 0x44,
  362. .alpha = 0x8000,
  363. .config_ctl_val = 0x20485699,
  364. .config_ctl_hi_val = 0x00182261,
  365. .config_ctl_hi1_val = 0x82AA299C,
  366. .test_ctl_val = 0x00000000,
  367. .test_ctl_hi_val = 0x00000003,
  368. .test_ctl_hi1_val = 0x00009000,
  369. .test_ctl_hi2_val = 0x00000034,
  370. .user_ctl_val = 0x00000400,
  371. .user_ctl_hi_val = 0x00000005,
  372. };
  373. static struct clk_alpha_pll cam_cc_pll5 = {
  374. .offset = 0x5000,
  375. .vco_table = lucid_ole_vco,
  376. .num_vco = ARRAY_SIZE(lucid_ole_vco),
  377. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  378. .clkr = {
  379. .hw.init = &(const struct clk_init_data) {
  380. .name = "cam_cc_pll5",
  381. .parent_data = &(const struct clk_parent_data) {
  382. .fw_name = "bi_tcxo",
  383. },
  384. .num_parents = 1,
  385. .ops = &clk_alpha_pll_lucid_ole_ops,
  386. },
  387. .vdd_data = {
  388. .vdd_class = &vdd_mxc,
  389. .num_rate_max = VDD_NUM,
  390. .rate_max = (unsigned long[VDD_NUM]) {
  391. [VDD_LOWER_D1] = 615000000,
  392. [VDD_LOW] = 1100000000,
  393. [VDD_LOW_L1] = 1600000000,
  394. [VDD_NOMINAL] = 2000000000,
  395. [VDD_HIGH_L1] = 2300000000},
  396. },
  397. },
  398. };
  399. static const struct clk_div_table post_div_table_cam_cc_pll5_out_even[] = {
  400. { 0x1, 2 },
  401. { }
  402. };
  403. static struct clk_alpha_pll_postdiv cam_cc_pll5_out_even = {
  404. .offset = 0x5000,
  405. .post_div_shift = 10,
  406. .post_div_table = post_div_table_cam_cc_pll5_out_even,
  407. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll5_out_even),
  408. .width = 4,
  409. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  410. .clkr.hw.init = &(const struct clk_init_data) {
  411. .name = "cam_cc_pll5_out_even",
  412. .parent_hws = (const struct clk_hw*[]) {
  413. &cam_cc_pll5.clkr.hw,
  414. },
  415. .num_parents = 1,
  416. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  417. },
  418. };
  419. /* 960MHz Configuration */
  420. static const struct alpha_pll_config cam_cc_pll6_config = {
  421. .l = 0x32,
  422. .cal_l = 0x44,
  423. .cal_l_ringosc = 0x44,
  424. .alpha = 0x0,
  425. .config_ctl_val = 0x20485699,
  426. .config_ctl_hi_val = 0x00182261,
  427. .config_ctl_hi1_val = 0x82AA299C,
  428. .test_ctl_val = 0x00000000,
  429. .test_ctl_hi_val = 0x00000003,
  430. .test_ctl_hi1_val = 0x00009000,
  431. .test_ctl_hi2_val = 0x00000034,
  432. .user_ctl_val = 0x00008400,
  433. .user_ctl_hi_val = 0x00000005,
  434. };
  435. static struct clk_alpha_pll cam_cc_pll6 = {
  436. .offset = 0x6000,
  437. .vco_table = lucid_ole_vco,
  438. .num_vco = ARRAY_SIZE(lucid_ole_vco),
  439. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  440. .clkr = {
  441. .hw.init = &(const struct clk_init_data) {
  442. .name = "cam_cc_pll6",
  443. .parent_data = &(const struct clk_parent_data) {
  444. .fw_name = "bi_tcxo",
  445. },
  446. .num_parents = 1,
  447. .ops = &clk_alpha_pll_lucid_ole_ops,
  448. },
  449. .vdd_data = {
  450. .vdd_class = &vdd_mxc,
  451. .num_rate_max = VDD_NUM,
  452. .rate_max = (unsigned long[VDD_NUM]) {
  453. [VDD_LOWER_D1] = 615000000,
  454. [VDD_LOW] = 1100000000,
  455. [VDD_LOW_L1] = 1600000000,
  456. [VDD_NOMINAL] = 2000000000,
  457. [VDD_HIGH_L1] = 2300000000},
  458. },
  459. },
  460. };
  461. static const struct clk_div_table post_div_table_cam_cc_pll6_out_even[] = {
  462. { 0x1, 2 },
  463. { }
  464. };
  465. static struct clk_alpha_pll_postdiv cam_cc_pll6_out_even = {
  466. .offset = 0x6000,
  467. .post_div_shift = 10,
  468. .post_div_table = post_div_table_cam_cc_pll6_out_even,
  469. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll6_out_even),
  470. .width = 4,
  471. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  472. .clkr.hw.init = &(const struct clk_init_data) {
  473. .name = "cam_cc_pll6_out_even",
  474. .parent_hws = (const struct clk_hw*[]) {
  475. &cam_cc_pll6.clkr.hw,
  476. },
  477. .num_parents = 1,
  478. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  479. },
  480. };
  481. static const struct clk_div_table post_div_table_cam_cc_pll6_out_odd[] = {
  482. { 0x2, 3 },
  483. { }
  484. };
  485. static struct clk_alpha_pll_postdiv cam_cc_pll6_out_odd = {
  486. .offset = 0x6000,
  487. .post_div_shift = 14,
  488. .post_div_table = post_div_table_cam_cc_pll6_out_odd,
  489. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll6_out_odd),
  490. .width = 4,
  491. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  492. .clkr.hw.init = &(const struct clk_init_data) {
  493. .name = "cam_cc_pll6_out_odd",
  494. .parent_hws = (const struct clk_hw*[]) {
  495. &cam_cc_pll6.clkr.hw,
  496. },
  497. .num_parents = 1,
  498. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  499. },
  500. };
  501. static const struct parent_map cam_cc_parent_map_0[] = {
  502. { P_BI_TCXO, 0 },
  503. { P_CAM_CC_PLL0_OUT_MAIN, 1 },
  504. { P_CAM_CC_PLL0_OUT_EVEN, 2 },
  505. { P_CAM_CC_PLL0_OUT_ODD, 3 },
  506. { P_CAM_CC_PLL6_OUT_ODD, 4 },
  507. { P_CAM_CC_PLL6_OUT_EVEN, 5 },
  508. };
  509. static const struct clk_parent_data cam_cc_parent_data_0[] = {
  510. { .fw_name = "bi_tcxo" },
  511. { .hw = &cam_cc_pll0.clkr.hw },
  512. { .hw = &cam_cc_pll0_out_even.clkr.hw },
  513. { .hw = &cam_cc_pll0_out_odd.clkr.hw },
  514. { .hw = &cam_cc_pll6_out_odd.clkr.hw },
  515. { .hw = &cam_cc_pll6_out_even.clkr.hw },
  516. };
  517. static const struct parent_map cam_cc_parent_map_1[] = {
  518. { P_BI_TCXO, 0 },
  519. { P_CAM_CC_PLL2_OUT_EVEN, 3 },
  520. { P_CAM_CC_PLL2_OUT_MAIN, 5 },
  521. };
  522. static const struct clk_parent_data cam_cc_parent_data_1[] = {
  523. { .fw_name = "bi_tcxo" },
  524. { .hw = &cam_cc_pll2.clkr.hw },
  525. { .hw = &cam_cc_pll2.clkr.hw },
  526. };
  527. static const struct parent_map cam_cc_parent_map_2[] = {
  528. { P_BI_TCXO, 0 },
  529. { P_CAM_CC_PLL3_OUT_EVEN, 6 },
  530. };
  531. static const struct clk_parent_data cam_cc_parent_data_2[] = {
  532. { .fw_name = "bi_tcxo" },
  533. { .hw = &cam_cc_pll3_out_even.clkr.hw },
  534. };
  535. static const struct parent_map cam_cc_parent_map_3[] = {
  536. { P_BI_TCXO, 0 },
  537. { P_CAM_CC_PLL4_OUT_EVEN, 6 },
  538. };
  539. static const struct clk_parent_data cam_cc_parent_data_3[] = {
  540. { .fw_name = "bi_tcxo" },
  541. { .hw = &cam_cc_pll4_out_even.clkr.hw },
  542. };
  543. static const struct parent_map cam_cc_parent_map_4[] = {
  544. { P_BI_TCXO, 0 },
  545. { P_CAM_CC_PLL0_OUT_MAIN, 1 },
  546. { P_CAM_CC_PLL0_OUT_EVEN, 2 },
  547. { P_CAM_CC_PLL0_OUT_ODD, 3 },
  548. { P_CAM_CC_PLL5_OUT_MAIN, 5 },
  549. { P_CAM_CC_PLL5_OUT_EVEN, 6 },
  550. };
  551. static const struct clk_parent_data cam_cc_parent_data_4[] = {
  552. { .fw_name = "bi_tcxo" },
  553. { .hw = &cam_cc_pll0.clkr.hw },
  554. { .hw = &cam_cc_pll0_out_even.clkr.hw },
  555. { .hw = &cam_cc_pll0_out_odd.clkr.hw },
  556. { .hw = &cam_cc_pll5.clkr.hw },
  557. { .hw = &cam_cc_pll5_out_even.clkr.hw },
  558. };
  559. static const struct parent_map cam_cc_parent_map_5[] = {
  560. { P_BI_TCXO, 0 },
  561. { P_CAM_CC_PLL1_OUT_EVEN, 4 },
  562. };
  563. static const struct clk_parent_data cam_cc_parent_data_5[] = {
  564. { .fw_name = "bi_tcxo" },
  565. { .hw = &cam_cc_pll1_out_even.clkr.hw },
  566. };
  567. static const struct parent_map cam_cc_parent_map_6[] = {
  568. { P_SLEEP_CLK, 0 },
  569. };
  570. static const struct clk_parent_data cam_cc_parent_data_6_ao[] = {
  571. { .fw_name = "sleep_clk" },
  572. };
  573. static const struct parent_map cam_cc_parent_map_7[] = {
  574. { P_BI_TCXO, 0 },
  575. };
  576. static const struct clk_parent_data cam_cc_parent_data_7_ao[] = {
  577. { .fw_name = "bi_tcxo_ao" },
  578. };
  579. static const struct freq_tbl ftbl_cam_cc_bps_clk_src[] = {
  580. F(19200000, P_BI_TCXO, 1, 0, 0),
  581. F(150000000, P_CAM_CC_PLL0_OUT_EVEN, 4, 0, 0),
  582. F(200000000, P_CAM_CC_PLL0_OUT_ODD, 2, 0, 0),
  583. F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
  584. F(480000000, P_CAM_CC_PLL0_OUT_MAIN, 2.5, 0, 0),
  585. F(600000000, P_CAM_CC_PLL0_OUT_EVEN, 1, 0, 0),
  586. { }
  587. };
  588. static struct clk_rcg2 cam_cc_bps_clk_src = {
  589. .cmd_rcgr = 0x10050,
  590. .mnd_width = 0,
  591. .hid_width = 5,
  592. .parent_map = cam_cc_parent_map_0,
  593. .freq_tbl = ftbl_cam_cc_bps_clk_src,
  594. .enable_safe_config = true,
  595. .flags = HW_CLK_CTRL_MODE,
  596. .clkr.hw.init = &(const struct clk_init_data) {
  597. .name = "cam_cc_bps_clk_src",
  598. .parent_data = cam_cc_parent_data_0,
  599. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  600. .ops = &clk_rcg2_ops,
  601. },
  602. .clkr.vdd_data = {
  603. .vdd_classes = cam_cc_niobe_regulators_1,
  604. .num_vdd_classes = ARRAY_SIZE(cam_cc_niobe_regulators_1),
  605. .num_rate_max = VDD_NUM,
  606. .rate_max = (unsigned long[VDD_NUM]) {
  607. [VDD_LOWER_D1] = 150000000,
  608. [VDD_LOWER] = 200000000,
  609. [VDD_LOW] = 400000000,
  610. [VDD_LOW_L1] = 480000000,
  611. [VDD_NOMINAL] = 600000000},
  612. },
  613. };
  614. static const struct freq_tbl ftbl_cam_cc_camnoc_axi_rt_clk_src[] = {
  615. F(19200000, P_BI_TCXO, 1, 0, 0),
  616. F(200000000, P_CAM_CC_PLL0_OUT_ODD, 2, 0, 0),
  617. F(300000000, P_CAM_CC_PLL0_OUT_EVEN, 2, 0, 0),
  618. F(320000000, P_CAM_CC_PLL6_OUT_ODD, 1, 0, 0),
  619. F(400000000, P_CAM_CC_PLL0_OUT_MAIN, 3, 0, 0),
  620. { }
  621. };
  622. static struct clk_rcg2 cam_cc_camnoc_axi_rt_clk_src = {
  623. .cmd_rcgr = 0x131a8,
  624. .mnd_width = 0,
  625. .hid_width = 5,
  626. .parent_map = cam_cc_parent_map_0,
  627. .freq_tbl = ftbl_cam_cc_camnoc_axi_rt_clk_src,
  628. .enable_safe_config = true,
  629. .flags = HW_CLK_CTRL_MODE,
  630. .clkr.hw.init = &(const struct clk_init_data) {
  631. .name = "cam_cc_camnoc_axi_rt_clk_src",
  632. .parent_data = cam_cc_parent_data_0,
  633. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  634. .ops = &clk_rcg2_ops,
  635. },
  636. .clkr.vdd_data = {
  637. .vdd_classes = cam_cc_niobe_regulators_1,
  638. .num_vdd_classes = ARRAY_SIZE(cam_cc_niobe_regulators_1),
  639. .num_rate_max = VDD_NUM,
  640. .rate_max = (unsigned long[VDD_NUM]) {
  641. [VDD_LOWER_D1] = 200000000,
  642. [VDD_LOWER] = 300000000,
  643. [VDD_LOW] = 320000000,
  644. [VDD_LOW_L1] = 400000000},
  645. },
  646. };
  647. static const struct freq_tbl ftbl_cam_cc_cci_0_clk_src[] = {
  648. F(19200000, P_BI_TCXO, 1, 0, 0),
  649. F(37500000, P_CAM_CC_PLL0_OUT_EVEN, 16, 0, 0),
  650. { }
  651. };
  652. static struct clk_rcg2 cam_cc_cci_0_clk_src = {
  653. .cmd_rcgr = 0x130c4,
  654. .mnd_width = 8,
  655. .hid_width = 5,
  656. .parent_map = cam_cc_parent_map_0,
  657. .freq_tbl = ftbl_cam_cc_cci_0_clk_src,
  658. .enable_safe_config = true,
  659. .flags = HW_CLK_CTRL_MODE,
  660. .clkr.hw.init = &(const struct clk_init_data) {
  661. .name = "cam_cc_cci_0_clk_src",
  662. .parent_data = cam_cc_parent_data_0,
  663. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  664. .ops = &clk_rcg2_ops,
  665. },
  666. .clkr.vdd_data = {
  667. .vdd_class = &vdd_mm,
  668. .num_rate_max = VDD_NUM,
  669. .rate_max = (unsigned long[VDD_NUM]) {
  670. [VDD_LOWER_D1] = 37500000},
  671. },
  672. };
  673. static struct clk_rcg2 cam_cc_cci_1_clk_src = {
  674. .cmd_rcgr = 0x130e0,
  675. .mnd_width = 8,
  676. .hid_width = 5,
  677. .parent_map = cam_cc_parent_map_0,
  678. .freq_tbl = ftbl_cam_cc_cci_0_clk_src,
  679. .enable_safe_config = true,
  680. .flags = HW_CLK_CTRL_MODE,
  681. .clkr.hw.init = &(const struct clk_init_data) {
  682. .name = "cam_cc_cci_1_clk_src",
  683. .parent_data = cam_cc_parent_data_0,
  684. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  685. .ops = &clk_rcg2_ops,
  686. },
  687. .clkr.vdd_data = {
  688. .vdd_class = &vdd_mm,
  689. .num_rate_max = VDD_NUM,
  690. .rate_max = (unsigned long[VDD_NUM]) {
  691. [VDD_LOWER_D1] = 37500000},
  692. },
  693. };
  694. static struct clk_rcg2 cam_cc_cci_2_clk_src = {
  695. .cmd_rcgr = 0x130fc,
  696. .mnd_width = 8,
  697. .hid_width = 5,
  698. .parent_map = cam_cc_parent_map_0,
  699. .freq_tbl = ftbl_cam_cc_cci_0_clk_src,
  700. .enable_safe_config = true,
  701. .flags = HW_CLK_CTRL_MODE,
  702. .clkr.hw.init = &(const struct clk_init_data) {
  703. .name = "cam_cc_cci_2_clk_src",
  704. .parent_data = cam_cc_parent_data_0,
  705. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  706. .ops = &clk_rcg2_ops,
  707. },
  708. .clkr.vdd_data = {
  709. .vdd_class = &vdd_mm,
  710. .num_rate_max = VDD_NUM,
  711. .rate_max = (unsigned long[VDD_NUM]) {
  712. [VDD_LOWER_D1] = 37500000},
  713. },
  714. };
  715. static struct clk_rcg2 cam_cc_cci_3_clk_src = {
  716. .cmd_rcgr = 0x13118,
  717. .mnd_width = 8,
  718. .hid_width = 5,
  719. .parent_map = cam_cc_parent_map_0,
  720. .freq_tbl = ftbl_cam_cc_cci_0_clk_src,
  721. .enable_safe_config = true,
  722. .flags = HW_CLK_CTRL_MODE,
  723. .clkr.hw.init = &(const struct clk_init_data) {
  724. .name = "cam_cc_cci_3_clk_src",
  725. .parent_data = cam_cc_parent_data_0,
  726. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  727. .ops = &clk_rcg2_ops,
  728. },
  729. .clkr.vdd_data = {
  730. .vdd_class = &vdd_mm,
  731. .num_rate_max = VDD_NUM,
  732. .rate_max = (unsigned long[VDD_NUM]) {
  733. [VDD_LOWER_D1] = 37500000},
  734. },
  735. };
  736. static struct clk_rcg2 cam_cc_cci_4_clk_src = {
  737. .cmd_rcgr = 0x13134,
  738. .mnd_width = 8,
  739. .hid_width = 5,
  740. .parent_map = cam_cc_parent_map_0,
  741. .freq_tbl = ftbl_cam_cc_cci_0_clk_src,
  742. .enable_safe_config = true,
  743. .flags = HW_CLK_CTRL_MODE,
  744. .clkr.hw.init = &(const struct clk_init_data) {
  745. .name = "cam_cc_cci_4_clk_src",
  746. .parent_data = cam_cc_parent_data_0,
  747. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  748. .ops = &clk_rcg2_ops,
  749. },
  750. .clkr.vdd_data = {
  751. .vdd_class = &vdd_mm,
  752. .num_rate_max = VDD_NUM,
  753. .rate_max = (unsigned long[VDD_NUM]) {
  754. [VDD_LOWER_D1] = 37500000},
  755. },
  756. };
  757. static struct clk_rcg2 cam_cc_cci_5_clk_src = {
  758. .cmd_rcgr = 0x13150,
  759. .mnd_width = 8,
  760. .hid_width = 5,
  761. .parent_map = cam_cc_parent_map_0,
  762. .freq_tbl = ftbl_cam_cc_cci_0_clk_src,
  763. .enable_safe_config = true,
  764. .flags = HW_CLK_CTRL_MODE,
  765. .clkr.hw.init = &(const struct clk_init_data) {
  766. .name = "cam_cc_cci_5_clk_src",
  767. .parent_data = cam_cc_parent_data_0,
  768. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  769. .ops = &clk_rcg2_ops,
  770. },
  771. .clkr.vdd_data = {
  772. .vdd_class = &vdd_mm,
  773. .num_rate_max = VDD_NUM,
  774. .rate_max = (unsigned long[VDD_NUM]) {
  775. [VDD_LOWER_D1] = 37500000},
  776. },
  777. };
  778. static const struct freq_tbl ftbl_cam_cc_cphy_rx_clk_src[] = {
  779. F(19200000, P_BI_TCXO, 1, 0, 0),
  780. F(300000000, P_CAM_CC_PLL0_OUT_EVEN, 2, 0, 0),
  781. F(400000000, P_CAM_CC_PLL0_OUT_MAIN, 3, 0, 0),
  782. F(480000000, P_CAM_CC_PLL0_OUT_MAIN, 2.5, 0, 0),
  783. { }
  784. };
  785. static struct clk_rcg2 cam_cc_cphy_rx_clk_src = {
  786. .cmd_rcgr = 0x1104c,
  787. .mnd_width = 0,
  788. .hid_width = 5,
  789. .parent_map = cam_cc_parent_map_0,
  790. .freq_tbl = ftbl_cam_cc_cphy_rx_clk_src,
  791. .enable_safe_config = true,
  792. .flags = HW_CLK_CTRL_MODE,
  793. .clkr.hw.init = &(const struct clk_init_data) {
  794. .name = "cam_cc_cphy_rx_clk_src",
  795. .parent_data = cam_cc_parent_data_0,
  796. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  797. .ops = &clk_rcg2_ops,
  798. },
  799. .clkr.vdd_data = {
  800. .vdd_classes = cam_cc_niobe_regulators,
  801. .num_vdd_classes = ARRAY_SIZE(cam_cc_niobe_regulators),
  802. .num_rate_max = VDD_NUM,
  803. .rate_max = (unsigned long[VDD_NUM]) {
  804. [VDD_LOWER_D1] = 300000000,
  805. [VDD_LOWER] = 400000000,
  806. [VDD_LOW] = 480000000},
  807. },
  808. };
  809. static const struct freq_tbl ftbl_cam_cc_csi0phytimer_clk_src[] = {
  810. F(19200000, P_BI_TCXO, 1, 0, 0),
  811. F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
  812. { }
  813. };
  814. static struct clk_rcg2 cam_cc_csi0phytimer_clk_src = {
  815. .cmd_rcgr = 0x15150,
  816. .mnd_width = 0,
  817. .hid_width = 5,
  818. .parent_map = cam_cc_parent_map_0,
  819. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  820. .enable_safe_config = true,
  821. .flags = HW_CLK_CTRL_MODE,
  822. .clkr.hw.init = &(const struct clk_init_data) {
  823. .name = "cam_cc_csi0phytimer_clk_src",
  824. .parent_data = cam_cc_parent_data_0,
  825. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  826. .ops = &clk_rcg2_ops,
  827. },
  828. .clkr.vdd_data = {
  829. .vdd_class = &vdd_mxc,
  830. .num_rate_max = VDD_NUM,
  831. .rate_max = (unsigned long[VDD_NUM]) {
  832. [VDD_LOWER_D1] = 400000000},
  833. },
  834. };
  835. static struct clk_rcg2 cam_cc_csi1phytimer_clk_src = {
  836. .cmd_rcgr = 0x15174,
  837. .mnd_width = 0,
  838. .hid_width = 5,
  839. .parent_map = cam_cc_parent_map_0,
  840. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  841. .enable_safe_config = true,
  842. .flags = HW_CLK_CTRL_MODE,
  843. .clkr.hw.init = &(const struct clk_init_data) {
  844. .name = "cam_cc_csi1phytimer_clk_src",
  845. .parent_data = cam_cc_parent_data_0,
  846. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  847. .ops = &clk_rcg2_ops,
  848. },
  849. .clkr.vdd_data = {
  850. .vdd_class = &vdd_mxc,
  851. .num_rate_max = VDD_NUM,
  852. .rate_max = (unsigned long[VDD_NUM]) {
  853. [VDD_LOWER_D1] = 400000000},
  854. },
  855. };
  856. static struct clk_rcg2 cam_cc_csi2phytimer_clk_src = {
  857. .cmd_rcgr = 0x15194,
  858. .mnd_width = 0,
  859. .hid_width = 5,
  860. .parent_map = cam_cc_parent_map_0,
  861. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  862. .enable_safe_config = true,
  863. .flags = HW_CLK_CTRL_MODE,
  864. .clkr.hw.init = &(const struct clk_init_data) {
  865. .name = "cam_cc_csi2phytimer_clk_src",
  866. .parent_data = cam_cc_parent_data_0,
  867. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  868. .ops = &clk_rcg2_ops,
  869. },
  870. .clkr.vdd_data = {
  871. .vdd_class = &vdd_mxc,
  872. .num_rate_max = VDD_NUM,
  873. .rate_max = (unsigned long[VDD_NUM]) {
  874. [VDD_LOWER_D1] = 400000000},
  875. },
  876. };
  877. static struct clk_rcg2 cam_cc_csi3phytimer_clk_src = {
  878. .cmd_rcgr = 0x151b4,
  879. .mnd_width = 0,
  880. .hid_width = 5,
  881. .parent_map = cam_cc_parent_map_0,
  882. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  883. .enable_safe_config = true,
  884. .flags = HW_CLK_CTRL_MODE,
  885. .clkr.hw.init = &(const struct clk_init_data) {
  886. .name = "cam_cc_csi3phytimer_clk_src",
  887. .parent_data = cam_cc_parent_data_0,
  888. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  889. .ops = &clk_rcg2_ops,
  890. },
  891. .clkr.vdd_data = {
  892. .vdd_class = &vdd_mxc,
  893. .num_rate_max = VDD_NUM,
  894. .rate_max = (unsigned long[VDD_NUM]) {
  895. [VDD_LOWER_D1] = 400000000},
  896. },
  897. };
  898. static struct clk_rcg2 cam_cc_csi4phytimer_clk_src = {
  899. .cmd_rcgr = 0x151d4,
  900. .mnd_width = 0,
  901. .hid_width = 5,
  902. .parent_map = cam_cc_parent_map_0,
  903. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  904. .enable_safe_config = true,
  905. .flags = HW_CLK_CTRL_MODE,
  906. .clkr.hw.init = &(const struct clk_init_data) {
  907. .name = "cam_cc_csi4phytimer_clk_src",
  908. .parent_data = cam_cc_parent_data_0,
  909. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  910. .ops = &clk_rcg2_ops,
  911. },
  912. .clkr.vdd_data = {
  913. .vdd_class = &vdd_mxc,
  914. .num_rate_max = VDD_NUM,
  915. .rate_max = (unsigned long[VDD_NUM]) {
  916. [VDD_LOWER_D1] = 400000000},
  917. },
  918. };
  919. static struct clk_rcg2 cam_cc_csi5phytimer_clk_src = {
  920. .cmd_rcgr = 0x151f4,
  921. .mnd_width = 0,
  922. .hid_width = 5,
  923. .parent_map = cam_cc_parent_map_0,
  924. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  925. .enable_safe_config = true,
  926. .flags = HW_CLK_CTRL_MODE,
  927. .clkr.hw.init = &(const struct clk_init_data) {
  928. .name = "cam_cc_csi5phytimer_clk_src",
  929. .parent_data = cam_cc_parent_data_0,
  930. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  931. .ops = &clk_rcg2_ops,
  932. },
  933. .clkr.vdd_data = {
  934. .vdd_class = &vdd_mxc,
  935. .num_rate_max = VDD_NUM,
  936. .rate_max = (unsigned long[VDD_NUM]) {
  937. [VDD_LOWER_D1] = 400000000},
  938. },
  939. };
  940. static struct clk_rcg2 cam_cc_csi6phytimer_clk_src = {
  941. .cmd_rcgr = 0x15214,
  942. .mnd_width = 0,
  943. .hid_width = 5,
  944. .parent_map = cam_cc_parent_map_0,
  945. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  946. .enable_safe_config = true,
  947. .flags = HW_CLK_CTRL_MODE,
  948. .clkr.hw.init = &(const struct clk_init_data) {
  949. .name = "cam_cc_csi6phytimer_clk_src",
  950. .parent_data = cam_cc_parent_data_0,
  951. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  952. .ops = &clk_rcg2_ops,
  953. },
  954. .clkr.vdd_data = {
  955. .vdd_class = &vdd_mxc,
  956. .num_rate_max = VDD_NUM,
  957. .rate_max = (unsigned long[VDD_NUM]) {
  958. [VDD_LOWER_D1] = 400000000},
  959. },
  960. };
  961. static struct clk_rcg2 cam_cc_csid_clk_src = {
  962. .cmd_rcgr = 0x13184,
  963. .mnd_width = 0,
  964. .hid_width = 5,
  965. .parent_map = cam_cc_parent_map_0,
  966. .freq_tbl = ftbl_cam_cc_cphy_rx_clk_src,
  967. .enable_safe_config = true,
  968. .flags = HW_CLK_CTRL_MODE,
  969. .clkr.hw.init = &(const struct clk_init_data) {
  970. .name = "cam_cc_csid_clk_src",
  971. .parent_data = cam_cc_parent_data_0,
  972. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  973. .ops = &clk_rcg2_ops,
  974. },
  975. .clkr.vdd_data = {
  976. .vdd_classes = cam_cc_niobe_regulators_1,
  977. .num_vdd_classes = ARRAY_SIZE(cam_cc_niobe_regulators_1),
  978. .num_rate_max = VDD_NUM,
  979. .rate_max = (unsigned long[VDD_NUM]) {
  980. [VDD_LOWER_D1] = 300000000,
  981. [VDD_LOWER] = 400000000,
  982. [VDD_LOW] = 480000000},
  983. },
  984. };
  985. static const struct freq_tbl ftbl_cam_cc_fast_ahb_clk_src[] = {
  986. F(19200000, P_BI_TCXO, 1, 0, 0),
  987. F(75000000, P_CAM_CC_PLL0_OUT_EVEN, 8, 0, 0),
  988. F(100000000, P_CAM_CC_PLL0_OUT_EVEN, 6, 0, 0),
  989. F(200000000, P_CAM_CC_PLL0_OUT_EVEN, 3, 0, 0),
  990. F(300000000, P_CAM_CC_PLL0_OUT_MAIN, 4, 0, 0),
  991. F(400000000, P_CAM_CC_PLL0_OUT_MAIN, 3, 0, 0),
  992. { }
  993. };
  994. static struct clk_rcg2 cam_cc_fast_ahb_clk_src = {
  995. .cmd_rcgr = 0x10018,
  996. .mnd_width = 0,
  997. .hid_width = 5,
  998. .parent_map = cam_cc_parent_map_0,
  999. .freq_tbl = ftbl_cam_cc_fast_ahb_clk_src,
  1000. .enable_safe_config = true,
  1001. .flags = HW_CLK_CTRL_MODE,
  1002. .clkr.hw.init = &(const struct clk_init_data) {
  1003. .name = "cam_cc_fast_ahb_clk_src",
  1004. .parent_data = cam_cc_parent_data_0,
  1005. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1006. .ops = &clk_rcg2_ops,
  1007. },
  1008. .clkr.vdd_data = {
  1009. .vdd_classes = cam_cc_niobe_regulators_1,
  1010. .num_vdd_classes = ARRAY_SIZE(cam_cc_niobe_regulators_1),
  1011. .num_rate_max = VDD_NUM,
  1012. .rate_max = (unsigned long[VDD_NUM]) {
  1013. [VDD_LOWER_D1] = 75000000,
  1014. [VDD_LOWER] = 100000000,
  1015. [VDD_LOW] = 200000000,
  1016. [VDD_LOW_L1] = 300000000,
  1017. [VDD_NOMINAL] = 400000000},
  1018. },
  1019. };
  1020. static const struct freq_tbl ftbl_cam_cc_icp_clk_src[] = {
  1021. F(19200000, P_BI_TCXO, 1, 0, 0),
  1022. F(300000000, P_CAM_CC_PLL0_OUT_EVEN, 2, 0, 0),
  1023. F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
  1024. F(480000000, P_CAM_CC_PLL6_OUT_EVEN, 1, 0, 0),
  1025. F(600000000, P_CAM_CC_PLL0_OUT_MAIN, 2, 0, 0),
  1026. { }
  1027. };
  1028. static struct clk_rcg2 cam_cc_icp_clk_src = {
  1029. .cmd_rcgr = 0x1309c,
  1030. .mnd_width = 0,
  1031. .hid_width = 5,
  1032. .parent_map = cam_cc_parent_map_0,
  1033. .freq_tbl = ftbl_cam_cc_icp_clk_src,
  1034. .enable_safe_config = true,
  1035. .flags = HW_CLK_CTRL_MODE,
  1036. .clkr.hw.init = &(const struct clk_init_data) {
  1037. .name = "cam_cc_icp_clk_src",
  1038. .parent_data = cam_cc_parent_data_0,
  1039. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1040. .ops = &clk_rcg2_ops,
  1041. },
  1042. .clkr.vdd_data = {
  1043. .vdd_classes = cam_cc_niobe_regulators_1,
  1044. .num_vdd_classes = ARRAY_SIZE(cam_cc_niobe_regulators_1),
  1045. .num_rate_max = VDD_NUM,
  1046. .rate_max = (unsigned long[VDD_NUM]) {
  1047. [VDD_LOWER_D1] = 300000000,
  1048. [VDD_LOWER] = 400000000,
  1049. [VDD_LOW] = 480000000,
  1050. [VDD_LOW_L1] = 600000000},
  1051. },
  1052. };
  1053. static const struct freq_tbl ftbl_cam_cc_ife_0_clk_src[] = {
  1054. F(19200000, P_BI_TCXO, 1, 0, 0),
  1055. F(302000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
  1056. F(432000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
  1057. F(594000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
  1058. F(675000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
  1059. F(727000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
  1060. { }
  1061. };
  1062. static struct clk_rcg2 cam_cc_ife_0_clk_src = {
  1063. .cmd_rcgr = 0x11018,
  1064. .mnd_width = 0,
  1065. .hid_width = 5,
  1066. .parent_map = cam_cc_parent_map_2,
  1067. .freq_tbl = ftbl_cam_cc_ife_0_clk_src,
  1068. .enable_safe_config = true,
  1069. .flags = HW_CLK_CTRL_MODE,
  1070. .clkr.hw.init = &(const struct clk_init_data) {
  1071. .name = "cam_cc_ife_0_clk_src",
  1072. .parent_data = cam_cc_parent_data_2,
  1073. .num_parents = ARRAY_SIZE(cam_cc_parent_data_2),
  1074. .flags = CLK_SET_RATE_PARENT,
  1075. .ops = &clk_rcg2_ops,
  1076. },
  1077. .clkr.vdd_data = {
  1078. .vdd_classes = cam_cc_niobe_regulators_1,
  1079. .num_vdd_classes = ARRAY_SIZE(cam_cc_niobe_regulators_1),
  1080. .num_rate_max = VDD_NUM,
  1081. .rate_max = (unsigned long[VDD_NUM]) {
  1082. [VDD_LOWER_D1] = 302000000,
  1083. [VDD_LOWER] = 432000000,
  1084. [VDD_LOW] = 594000000,
  1085. [VDD_LOW_L1] = 675000000,
  1086. [VDD_NOMINAL] = 727000000},
  1087. },
  1088. };
  1089. static const struct freq_tbl ftbl_cam_cc_ife_1_clk_src[] = {
  1090. F(19200000, P_BI_TCXO, 1, 0, 0),
  1091. F(302000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
  1092. F(432000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
  1093. F(594000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
  1094. F(675000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
  1095. F(727000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
  1096. { }
  1097. };
  1098. static struct clk_rcg2 cam_cc_ife_1_clk_src = {
  1099. .cmd_rcgr = 0x12018,
  1100. .mnd_width = 0,
  1101. .hid_width = 5,
  1102. .parent_map = cam_cc_parent_map_3,
  1103. .freq_tbl = ftbl_cam_cc_ife_1_clk_src,
  1104. .enable_safe_config = true,
  1105. .flags = HW_CLK_CTRL_MODE,
  1106. .clkr.hw.init = &(const struct clk_init_data) {
  1107. .name = "cam_cc_ife_1_clk_src",
  1108. .parent_data = cam_cc_parent_data_3,
  1109. .num_parents = ARRAY_SIZE(cam_cc_parent_data_3),
  1110. .flags = CLK_SET_RATE_PARENT,
  1111. .ops = &clk_rcg2_ops,
  1112. },
  1113. .clkr.vdd_data = {
  1114. .vdd_classes = cam_cc_niobe_regulators_1,
  1115. .num_vdd_classes = ARRAY_SIZE(cam_cc_niobe_regulators_1),
  1116. .num_rate_max = VDD_NUM,
  1117. .rate_max = (unsigned long[VDD_NUM]) {
  1118. [VDD_LOWER_D1] = 302000000,
  1119. [VDD_LOWER] = 432000000,
  1120. [VDD_LOW] = 594000000,
  1121. [VDD_LOW_L1] = 675000000,
  1122. [VDD_NOMINAL] = 727000000},
  1123. },
  1124. };
  1125. static const struct freq_tbl ftbl_cam_cc_ife_lite_clk_src[] = {
  1126. F(19200000, P_BI_TCXO, 1, 0, 0),
  1127. F(200000000, P_CAM_CC_PLL5_OUT_MAIN, 6, 0, 0),
  1128. F(300000000, P_CAM_CC_PLL5_OUT_EVEN, 2, 0, 0),
  1129. F(400000000, P_CAM_CC_PLL5_OUT_MAIN, 3, 0, 0),
  1130. F(480000000, P_CAM_CC_PLL5_OUT_MAIN, 2.5, 0, 0),
  1131. { }
  1132. };
  1133. static struct clk_rcg2 cam_cc_ife_lite_clk_src = {
  1134. .cmd_rcgr = 0x13000,
  1135. .mnd_width = 0,
  1136. .hid_width = 5,
  1137. .parent_map = cam_cc_parent_map_4,
  1138. .freq_tbl = ftbl_cam_cc_ife_lite_clk_src,
  1139. .enable_safe_config = true,
  1140. .flags = HW_CLK_CTRL_MODE,
  1141. .clkr.hw.init = &(const struct clk_init_data) {
  1142. .name = "cam_cc_ife_lite_clk_src",
  1143. .parent_data = cam_cc_parent_data_4,
  1144. .num_parents = ARRAY_SIZE(cam_cc_parent_data_4),
  1145. .ops = &clk_rcg2_ops,
  1146. },
  1147. .clkr.vdd_data = {
  1148. .vdd_classes = cam_cc_niobe_regulators_1,
  1149. .num_vdd_classes = ARRAY_SIZE(cam_cc_niobe_regulators_1),
  1150. .num_rate_max = VDD_NUM,
  1151. .rate_max = (unsigned long[VDD_NUM]) {
  1152. [VDD_LOWER_D1] = 300000000,
  1153. [VDD_LOWER] = 400000000,
  1154. [VDD_LOW] = 480000000},
  1155. },
  1156. };
  1157. static const struct freq_tbl ftbl_cam_cc_ife_lite_csid_clk_src[] = {
  1158. F(19200000, P_BI_TCXO, 1, 0, 0),
  1159. F(200000000, P_CAM_CC_PLL0_OUT_MAIN, 6, 0, 0),
  1160. F(300000000, P_CAM_CC_PLL0_OUT_MAIN, 4, 0, 0),
  1161. F(400000000, P_CAM_CC_PLL0_OUT_MAIN, 3, 0, 0),
  1162. F(480000000, P_CAM_CC_PLL0_OUT_MAIN, 2.5, 0, 0),
  1163. { }
  1164. };
  1165. static struct clk_rcg2 cam_cc_ife_lite_csid_clk_src = {
  1166. .cmd_rcgr = 0x13028,
  1167. .mnd_width = 0,
  1168. .hid_width = 5,
  1169. .parent_map = cam_cc_parent_map_0,
  1170. .freq_tbl = ftbl_cam_cc_ife_lite_csid_clk_src,
  1171. .enable_safe_config = true,
  1172. .flags = HW_CLK_CTRL_MODE,
  1173. .clkr.hw.init = &(const struct clk_init_data) {
  1174. .name = "cam_cc_ife_lite_csid_clk_src",
  1175. .parent_data = cam_cc_parent_data_0,
  1176. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1177. .ops = &clk_rcg2_ops,
  1178. },
  1179. .clkr.vdd_data = {
  1180. .vdd_classes = cam_cc_niobe_regulators_1,
  1181. .num_vdd_classes = ARRAY_SIZE(cam_cc_niobe_regulators_1),
  1182. .num_rate_max = VDD_NUM,
  1183. .rate_max = (unsigned long[VDD_NUM]) {
  1184. [VDD_LOWER_D1] = 300000000,
  1185. [VDD_LOWER] = 400000000,
  1186. [VDD_LOW] = 480000000},
  1187. },
  1188. };
  1189. static const struct freq_tbl ftbl_cam_cc_ipe_nps_clk_src[] = {
  1190. F(19200000, P_BI_TCXO, 1, 0, 0),
  1191. F(255000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
  1192. F(364000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
  1193. F(500000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
  1194. F(600000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
  1195. F(700000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
  1196. { }
  1197. };
  1198. static struct clk_rcg2 cam_cc_ipe_nps_clk_src = {
  1199. .cmd_rcgr = 0x10094,
  1200. .mnd_width = 0,
  1201. .hid_width = 5,
  1202. .parent_map = cam_cc_parent_map_5,
  1203. .freq_tbl = ftbl_cam_cc_ipe_nps_clk_src,
  1204. .enable_safe_config = true,
  1205. .flags = HW_CLK_CTRL_MODE,
  1206. .clkr.hw.init = &(const struct clk_init_data) {
  1207. .name = "cam_cc_ipe_nps_clk_src",
  1208. .parent_data = cam_cc_parent_data_5,
  1209. .num_parents = ARRAY_SIZE(cam_cc_parent_data_5),
  1210. .flags = CLK_SET_RATE_PARENT,
  1211. .ops = &clk_rcg2_ops,
  1212. },
  1213. .clkr.vdd_data = {
  1214. .vdd_classes = cam_cc_niobe_regulators_1,
  1215. .num_vdd_classes = ARRAY_SIZE(cam_cc_niobe_regulators_1),
  1216. .num_rate_max = VDD_NUM,
  1217. .rate_max = (unsigned long[VDD_NUM]) {
  1218. [VDD_LOWER_D1] = 255000000,
  1219. [VDD_LOWER] = 364000000,
  1220. [VDD_LOW] = 500000000,
  1221. [VDD_LOW_L1] = 600000000,
  1222. [VDD_NOMINAL] = 700000000},
  1223. },
  1224. };
  1225. static const struct freq_tbl ftbl_cam_cc_jpeg_clk_src[] = {
  1226. F(19200000, P_BI_TCXO, 1, 0, 0),
  1227. F(150000000, P_CAM_CC_PLL0_OUT_EVEN, 4, 0, 0),
  1228. F(200000000, P_CAM_CC_PLL0_OUT_ODD, 2, 0, 0),
  1229. F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
  1230. F(480000000, P_CAM_CC_PLL6_OUT_EVEN, 1, 0, 0),
  1231. F(600000000, P_CAM_CC_PLL0_OUT_EVEN, 1, 0, 0),
  1232. { }
  1233. };
  1234. static struct clk_rcg2 cam_cc_jpeg_clk_src = {
  1235. .cmd_rcgr = 0x13054,
  1236. .mnd_width = 0,
  1237. .hid_width = 5,
  1238. .parent_map = cam_cc_parent_map_0,
  1239. .freq_tbl = ftbl_cam_cc_jpeg_clk_src,
  1240. .enable_safe_config = true,
  1241. .flags = HW_CLK_CTRL_MODE,
  1242. .clkr.hw.init = &(const struct clk_init_data) {
  1243. .name = "cam_cc_jpeg_clk_src",
  1244. .parent_data = cam_cc_parent_data_0,
  1245. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1246. .ops = &clk_rcg2_ops,
  1247. },
  1248. .clkr.vdd_data = {
  1249. .vdd_classes = cam_cc_niobe_regulators_1,
  1250. .num_vdd_classes = ARRAY_SIZE(cam_cc_niobe_regulators_1),
  1251. .num_rate_max = VDD_NUM,
  1252. .rate_max = (unsigned long[VDD_NUM]) {
  1253. [VDD_LOWER_D1] = 150000000,
  1254. [VDD_LOWER] = 200000000,
  1255. [VDD_LOW] = 400000000,
  1256. [VDD_LOW_L1] = 480000000,
  1257. [VDD_NOMINAL] = 600000000},
  1258. },
  1259. };
  1260. static const struct freq_tbl ftbl_cam_cc_mclk0_clk_src[] = {
  1261. F(19200000, P_CAM_CC_PLL2_OUT_MAIN, 10, 1, 5),
  1262. F(24000000, P_CAM_CC_PLL2_OUT_MAIN, 10, 1, 4),
  1263. F(68571429, P_CAM_CC_PLL2_OUT_MAIN, 14, 0, 0),
  1264. { }
  1265. };
  1266. static struct clk_rcg2 cam_cc_mclk0_clk_src = {
  1267. .cmd_rcgr = 0x15000,
  1268. .mnd_width = 8,
  1269. .hid_width = 5,
  1270. .parent_map = cam_cc_parent_map_1,
  1271. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1272. .enable_safe_config = true,
  1273. .flags = HW_CLK_CTRL_MODE,
  1274. .clkr.hw.init = &(const struct clk_init_data) {
  1275. .name = "cam_cc_mclk0_clk_src",
  1276. .parent_data = cam_cc_parent_data_1,
  1277. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1278. .ops = &clk_rcg2_ops,
  1279. },
  1280. .clkr.vdd_data = {
  1281. .vdd_class = &vdd_mx,
  1282. .num_rate_max = VDD_NUM,
  1283. .rate_max = (unsigned long[VDD_NUM]) {
  1284. [VDD_LOWER_D1] = 68571429},
  1285. },
  1286. };
  1287. static struct clk_rcg2 cam_cc_mclk10_clk_src = {
  1288. .cmd_rcgr = 0x15118,
  1289. .mnd_width = 8,
  1290. .hid_width = 5,
  1291. .parent_map = cam_cc_parent_map_1,
  1292. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1293. .enable_safe_config = true,
  1294. .flags = HW_CLK_CTRL_MODE,
  1295. .clkr.hw.init = &(const struct clk_init_data) {
  1296. .name = "cam_cc_mclk10_clk_src",
  1297. .parent_data = cam_cc_parent_data_1,
  1298. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1299. .ops = &clk_rcg2_ops,
  1300. },
  1301. .clkr.vdd_data = {
  1302. .vdd_class = &vdd_mx,
  1303. .num_rate_max = VDD_NUM,
  1304. .rate_max = (unsigned long[VDD_NUM]) {
  1305. [VDD_LOWER_D1] = 68571429},
  1306. },
  1307. };
  1308. static struct clk_rcg2 cam_cc_mclk11_clk_src = {
  1309. .cmd_rcgr = 0x15134,
  1310. .mnd_width = 8,
  1311. .hid_width = 5,
  1312. .parent_map = cam_cc_parent_map_1,
  1313. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1314. .enable_safe_config = true,
  1315. .flags = HW_CLK_CTRL_MODE,
  1316. .clkr.hw.init = &(const struct clk_init_data) {
  1317. .name = "cam_cc_mclk11_clk_src",
  1318. .parent_data = cam_cc_parent_data_1,
  1319. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1320. .ops = &clk_rcg2_ops,
  1321. },
  1322. .clkr.vdd_data = {
  1323. .vdd_class = &vdd_mx,
  1324. .num_rate_max = VDD_NUM,
  1325. .rate_max = (unsigned long[VDD_NUM]) {
  1326. [VDD_LOWER_D1] = 68571429},
  1327. },
  1328. };
  1329. static struct clk_rcg2 cam_cc_mclk1_clk_src = {
  1330. .cmd_rcgr = 0x1501c,
  1331. .mnd_width = 8,
  1332. .hid_width = 5,
  1333. .parent_map = cam_cc_parent_map_1,
  1334. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1335. .enable_safe_config = true,
  1336. .flags = HW_CLK_CTRL_MODE,
  1337. .clkr.hw.init = &(const struct clk_init_data) {
  1338. .name = "cam_cc_mclk1_clk_src",
  1339. .parent_data = cam_cc_parent_data_1,
  1340. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1341. .ops = &clk_rcg2_ops,
  1342. },
  1343. .clkr.vdd_data = {
  1344. .vdd_class = &vdd_mx,
  1345. .num_rate_max = VDD_NUM,
  1346. .rate_max = (unsigned long[VDD_NUM]) {
  1347. [VDD_LOWER_D1] = 68571429},
  1348. },
  1349. };
  1350. static struct clk_rcg2 cam_cc_mclk2_clk_src = {
  1351. .cmd_rcgr = 0x15038,
  1352. .mnd_width = 8,
  1353. .hid_width = 5,
  1354. .parent_map = cam_cc_parent_map_1,
  1355. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1356. .enable_safe_config = true,
  1357. .flags = HW_CLK_CTRL_MODE,
  1358. .clkr.hw.init = &(const struct clk_init_data) {
  1359. .name = "cam_cc_mclk2_clk_src",
  1360. .parent_data = cam_cc_parent_data_1,
  1361. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1362. .ops = &clk_rcg2_ops,
  1363. },
  1364. .clkr.vdd_data = {
  1365. .vdd_class = &vdd_mx,
  1366. .num_rate_max = VDD_NUM,
  1367. .rate_max = (unsigned long[VDD_NUM]) {
  1368. [VDD_LOWER_D1] = 68571429},
  1369. },
  1370. };
  1371. static struct clk_rcg2 cam_cc_mclk3_clk_src = {
  1372. .cmd_rcgr = 0x15054,
  1373. .mnd_width = 8,
  1374. .hid_width = 5,
  1375. .parent_map = cam_cc_parent_map_1,
  1376. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1377. .enable_safe_config = true,
  1378. .flags = HW_CLK_CTRL_MODE,
  1379. .clkr.hw.init = &(const struct clk_init_data) {
  1380. .name = "cam_cc_mclk3_clk_src",
  1381. .parent_data = cam_cc_parent_data_1,
  1382. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1383. .ops = &clk_rcg2_ops,
  1384. },
  1385. .clkr.vdd_data = {
  1386. .vdd_class = &vdd_mx,
  1387. .num_rate_max = VDD_NUM,
  1388. .rate_max = (unsigned long[VDD_NUM]) {
  1389. [VDD_LOWER_D1] = 68571429},
  1390. },
  1391. };
  1392. static struct clk_rcg2 cam_cc_mclk4_clk_src = {
  1393. .cmd_rcgr = 0x15070,
  1394. .mnd_width = 8,
  1395. .hid_width = 5,
  1396. .parent_map = cam_cc_parent_map_1,
  1397. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1398. .enable_safe_config = true,
  1399. .flags = HW_CLK_CTRL_MODE,
  1400. .clkr.hw.init = &(const struct clk_init_data) {
  1401. .name = "cam_cc_mclk4_clk_src",
  1402. .parent_data = cam_cc_parent_data_1,
  1403. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1404. .ops = &clk_rcg2_ops,
  1405. },
  1406. .clkr.vdd_data = {
  1407. .vdd_class = &vdd_mx,
  1408. .num_rate_max = VDD_NUM,
  1409. .rate_max = (unsigned long[VDD_NUM]) {
  1410. [VDD_LOWER_D1] = 68571429},
  1411. },
  1412. };
  1413. static struct clk_rcg2 cam_cc_mclk5_clk_src = {
  1414. .cmd_rcgr = 0x1508c,
  1415. .mnd_width = 8,
  1416. .hid_width = 5,
  1417. .parent_map = cam_cc_parent_map_1,
  1418. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1419. .enable_safe_config = true,
  1420. .flags = HW_CLK_CTRL_MODE,
  1421. .clkr.hw.init = &(const struct clk_init_data) {
  1422. .name = "cam_cc_mclk5_clk_src",
  1423. .parent_data = cam_cc_parent_data_1,
  1424. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1425. .ops = &clk_rcg2_ops,
  1426. },
  1427. .clkr.vdd_data = {
  1428. .vdd_class = &vdd_mx,
  1429. .num_rate_max = VDD_NUM,
  1430. .rate_max = (unsigned long[VDD_NUM]) {
  1431. [VDD_LOWER_D1] = 68571429},
  1432. },
  1433. };
  1434. static struct clk_rcg2 cam_cc_mclk6_clk_src = {
  1435. .cmd_rcgr = 0x150a8,
  1436. .mnd_width = 8,
  1437. .hid_width = 5,
  1438. .parent_map = cam_cc_parent_map_1,
  1439. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1440. .enable_safe_config = true,
  1441. .flags = HW_CLK_CTRL_MODE,
  1442. .clkr.hw.init = &(const struct clk_init_data) {
  1443. .name = "cam_cc_mclk6_clk_src",
  1444. .parent_data = cam_cc_parent_data_1,
  1445. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1446. .ops = &clk_rcg2_ops,
  1447. },
  1448. .clkr.vdd_data = {
  1449. .vdd_class = &vdd_mx,
  1450. .num_rate_max = VDD_NUM,
  1451. .rate_max = (unsigned long[VDD_NUM]) {
  1452. [VDD_LOWER_D1] = 68571429},
  1453. },
  1454. };
  1455. static struct clk_rcg2 cam_cc_mclk7_clk_src = {
  1456. .cmd_rcgr = 0x150c4,
  1457. .mnd_width = 8,
  1458. .hid_width = 5,
  1459. .parent_map = cam_cc_parent_map_1,
  1460. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1461. .enable_safe_config = true,
  1462. .flags = HW_CLK_CTRL_MODE,
  1463. .clkr.hw.init = &(const struct clk_init_data) {
  1464. .name = "cam_cc_mclk7_clk_src",
  1465. .parent_data = cam_cc_parent_data_1,
  1466. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1467. .ops = &clk_rcg2_ops,
  1468. },
  1469. .clkr.vdd_data = {
  1470. .vdd_class = &vdd_mx,
  1471. .num_rate_max = VDD_NUM,
  1472. .rate_max = (unsigned long[VDD_NUM]) {
  1473. [VDD_LOWER_D1] = 68571429},
  1474. },
  1475. };
  1476. static struct clk_rcg2 cam_cc_mclk8_clk_src = {
  1477. .cmd_rcgr = 0x150e0,
  1478. .mnd_width = 8,
  1479. .hid_width = 5,
  1480. .parent_map = cam_cc_parent_map_1,
  1481. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1482. .enable_safe_config = true,
  1483. .flags = HW_CLK_CTRL_MODE,
  1484. .clkr.hw.init = &(const struct clk_init_data) {
  1485. .name = "cam_cc_mclk8_clk_src",
  1486. .parent_data = cam_cc_parent_data_1,
  1487. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1488. .ops = &clk_rcg2_ops,
  1489. },
  1490. .clkr.vdd_data = {
  1491. .vdd_class = &vdd_mx,
  1492. .num_rate_max = VDD_NUM,
  1493. .rate_max = (unsigned long[VDD_NUM]) {
  1494. [VDD_LOWER_D1] = 68571429},
  1495. },
  1496. };
  1497. static struct clk_rcg2 cam_cc_mclk9_clk_src = {
  1498. .cmd_rcgr = 0x150fc,
  1499. .mnd_width = 8,
  1500. .hid_width = 5,
  1501. .parent_map = cam_cc_parent_map_1,
  1502. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1503. .enable_safe_config = true,
  1504. .flags = HW_CLK_CTRL_MODE,
  1505. .clkr.hw.init = &(const struct clk_init_data) {
  1506. .name = "cam_cc_mclk9_clk_src",
  1507. .parent_data = cam_cc_parent_data_1,
  1508. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1509. .ops = &clk_rcg2_ops,
  1510. },
  1511. .clkr.vdd_data = {
  1512. .vdd_class = &vdd_mx,
  1513. .num_rate_max = VDD_NUM,
  1514. .rate_max = (unsigned long[VDD_NUM]) {
  1515. [VDD_LOWER_D1] = 68571429},
  1516. },
  1517. };
  1518. static const struct freq_tbl ftbl_cam_cc_qdss_debug_clk_src[] = {
  1519. F(19200000, P_BI_TCXO, 1, 0, 0),
  1520. F(50000000, P_CAM_CC_PLL0_OUT_ODD, 8, 0, 0),
  1521. F(75000000, P_CAM_CC_PLL0_OUT_EVEN, 8, 0, 0),
  1522. F(150000000, P_CAM_CC_PLL0_OUT_EVEN, 4, 0, 0),
  1523. F(300000000, P_CAM_CC_PLL0_OUT_MAIN, 4, 0, 0),
  1524. { }
  1525. };
  1526. static struct clk_rcg2 cam_cc_qdss_debug_clk_src = {
  1527. .cmd_rcgr = 0x14004,
  1528. .mnd_width = 0,
  1529. .hid_width = 5,
  1530. .parent_map = cam_cc_parent_map_0,
  1531. .freq_tbl = ftbl_cam_cc_qdss_debug_clk_src,
  1532. .enable_safe_config = true,
  1533. .flags = HW_CLK_CTRL_MODE,
  1534. .clkr.hw.init = &(const struct clk_init_data) {
  1535. .name = "cam_cc_qdss_debug_clk_src",
  1536. .parent_data = cam_cc_parent_data_0,
  1537. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1538. .ops = &clk_rcg2_ops,
  1539. },
  1540. .clkr.vdd_data = {
  1541. .vdd_class = &vdd_mm,
  1542. .num_rate_max = VDD_NUM,
  1543. .rate_max = (unsigned long[VDD_NUM]) {
  1544. [VDD_LOWER_D1] = 50000000,
  1545. [VDD_LOWER] = 75000000,
  1546. [VDD_LOW] = 150000000,
  1547. [VDD_LOW_L1] = 300000000},
  1548. },
  1549. };
  1550. static const struct freq_tbl ftbl_cam_cc_sleep_clk_src[] = {
  1551. F(32000, P_SLEEP_CLK, 1, 0, 0),
  1552. { }
  1553. };
  1554. static struct clk_rcg2 cam_cc_sleep_clk_src = {
  1555. .cmd_rcgr = 0x14058,
  1556. .mnd_width = 0,
  1557. .hid_width = 5,
  1558. .parent_map = cam_cc_parent_map_6,
  1559. .freq_tbl = ftbl_cam_cc_sleep_clk_src,
  1560. .clkr.hw.init = &(const struct clk_init_data) {
  1561. .name = "cam_cc_sleep_clk_src",
  1562. .parent_data = cam_cc_parent_data_6_ao,
  1563. .num_parents = ARRAY_SIZE(cam_cc_parent_data_6_ao),
  1564. .ops = &clk_rcg2_ops,
  1565. },
  1566. };
  1567. static const struct freq_tbl ftbl_cam_cc_slow_ahb_clk_src[] = {
  1568. F(19200000, P_BI_TCXO, 1, 0, 0),
  1569. F(60000000, P_CAM_CC_PLL0_OUT_EVEN, 10, 0, 0),
  1570. F(80000000, P_CAM_CC_PLL0_OUT_EVEN, 7.5, 0, 0),
  1571. { }
  1572. };
  1573. static struct clk_rcg2 cam_cc_slow_ahb_clk_src = {
  1574. .cmd_rcgr = 0x10034,
  1575. .mnd_width = 8,
  1576. .hid_width = 5,
  1577. .parent_map = cam_cc_parent_map_0,
  1578. .freq_tbl = ftbl_cam_cc_slow_ahb_clk_src,
  1579. .enable_safe_config = true,
  1580. .flags = HW_CLK_CTRL_MODE,
  1581. .clkr.hw.init = &(const struct clk_init_data) {
  1582. .name = "cam_cc_slow_ahb_clk_src",
  1583. .parent_data = cam_cc_parent_data_0,
  1584. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1585. .ops = &clk_rcg2_ops,
  1586. },
  1587. .clkr.vdd_data = {
  1588. .vdd_classes = cam_cc_niobe_regulators_1,
  1589. .num_vdd_classes = ARRAY_SIZE(cam_cc_niobe_regulators_1),
  1590. .num_rate_max = VDD_NUM,
  1591. .rate_max = (unsigned long[VDD_NUM]) {
  1592. [VDD_LOWER_D1] = 60000000,
  1593. [VDD_LOWER] = 80000000},
  1594. },
  1595. };
  1596. static const struct freq_tbl ftbl_cam_cc_xo_clk_src[] = {
  1597. F(19200000, P_BI_TCXO, 1, 0, 0),
  1598. { }
  1599. };
  1600. static struct clk_rcg2 cam_cc_xo_clk_src = {
  1601. .cmd_rcgr = 0x1403c,
  1602. .mnd_width = 0,
  1603. .hid_width = 5,
  1604. .parent_map = cam_cc_parent_map_7,
  1605. .freq_tbl = ftbl_cam_cc_xo_clk_src,
  1606. .enable_safe_config = true,
  1607. .flags = HW_CLK_CTRL_MODE,
  1608. .clkr.hw.init = &(const struct clk_init_data) {
  1609. .name = "cam_cc_xo_clk_src",
  1610. .parent_data = cam_cc_parent_data_7_ao,
  1611. .num_parents = ARRAY_SIZE(cam_cc_parent_data_7_ao),
  1612. .ops = &clk_rcg2_ops,
  1613. },
  1614. };
  1615. static struct clk_branch cam_cc_bps_ahb_clk = {
  1616. .halt_reg = 0x1004c,
  1617. .halt_check = BRANCH_HALT,
  1618. .clkr = {
  1619. .enable_reg = 0x1004c,
  1620. .enable_mask = BIT(0),
  1621. .hw.init = &(const struct clk_init_data) {
  1622. .name = "cam_cc_bps_ahb_clk",
  1623. .parent_hws = (const struct clk_hw*[]) {
  1624. &cam_cc_slow_ahb_clk_src.clkr.hw,
  1625. },
  1626. .num_parents = 1,
  1627. .flags = CLK_SET_RATE_PARENT,
  1628. .ops = &clk_branch2_ops,
  1629. },
  1630. },
  1631. };
  1632. static struct clk_branch cam_cc_bps_clk = {
  1633. .halt_reg = 0x10068,
  1634. .halt_check = BRANCH_HALT,
  1635. .clkr = {
  1636. .enable_reg = 0x10068,
  1637. .enable_mask = BIT(0),
  1638. .hw.init = &(const struct clk_init_data) {
  1639. .name = "cam_cc_bps_clk",
  1640. .parent_hws = (const struct clk_hw*[]) {
  1641. &cam_cc_bps_clk_src.clkr.hw,
  1642. },
  1643. .num_parents = 1,
  1644. .flags = CLK_SET_RATE_PARENT,
  1645. .ops = &clk_branch2_ops,
  1646. },
  1647. },
  1648. };
  1649. static struct clk_branch cam_cc_bps_fast_ahb_clk = {
  1650. .halt_reg = 0x10030,
  1651. .halt_check = BRANCH_HALT,
  1652. .clkr = {
  1653. .enable_reg = 0x10030,
  1654. .enable_mask = BIT(0),
  1655. .hw.init = &(const struct clk_init_data) {
  1656. .name = "cam_cc_bps_fast_ahb_clk",
  1657. .parent_hws = (const struct clk_hw*[]) {
  1658. &cam_cc_fast_ahb_clk_src.clkr.hw,
  1659. },
  1660. .num_parents = 1,
  1661. .flags = CLK_SET_RATE_PARENT,
  1662. .ops = &clk_branch2_ops,
  1663. },
  1664. },
  1665. };
  1666. static struct clk_branch cam_cc_bps_shift_clk = {
  1667. .halt_reg = 0x10078,
  1668. .halt_check = BRANCH_HALT_VOTED,
  1669. .clkr = {
  1670. .enable_reg = 0x10078,
  1671. .enable_mask = BIT(0),
  1672. .hw.init = &(const struct clk_init_data) {
  1673. .name = "cam_cc_bps_shift_clk",
  1674. .parent_hws = (const struct clk_hw*[]) {
  1675. &cam_cc_xo_clk_src.clkr.hw,
  1676. },
  1677. .num_parents = 1,
  1678. .flags = CLK_SET_RATE_PARENT,
  1679. .ops = &clk_branch2_ops,
  1680. },
  1681. },
  1682. };
  1683. static struct clk_branch cam_cc_camnoc_ahb_clk = {
  1684. .halt_reg = 0x131dc,
  1685. .halt_check = BRANCH_HALT,
  1686. .clkr = {
  1687. .enable_reg = 0x131dc,
  1688. .enable_mask = BIT(0),
  1689. .hw.init = &(const struct clk_init_data) {
  1690. .name = "cam_cc_camnoc_ahb_clk",
  1691. .parent_hws = (const struct clk_hw*[]) {
  1692. &cam_cc_slow_ahb_clk_src.clkr.hw,
  1693. },
  1694. .num_parents = 1,
  1695. .flags = CLK_SET_RATE_PARENT,
  1696. .ops = &clk_branch2_ops,
  1697. },
  1698. },
  1699. };
  1700. static struct clk_branch cam_cc_camnoc_axi_nrt_clk = {
  1701. .halt_reg = 0x131d0,
  1702. .halt_check = BRANCH_HALT_VOTED,
  1703. .hwcg_reg = 0x131d0,
  1704. .hwcg_bit = 1,
  1705. .clkr = {
  1706. .enable_reg = 0x131d0,
  1707. .enable_mask = BIT(0),
  1708. .hw.init = &(const struct clk_init_data) {
  1709. .name = "cam_cc_camnoc_axi_nrt_clk",
  1710. .parent_hws = (const struct clk_hw*[]) {
  1711. &cam_cc_camnoc_axi_rt_clk_src.clkr.hw,
  1712. },
  1713. .num_parents = 1,
  1714. .flags = CLK_SET_RATE_PARENT,
  1715. .ops = &clk_branch2_ops,
  1716. },
  1717. },
  1718. };
  1719. static struct clk_branch cam_cc_camnoc_axi_rt_clk = {
  1720. .halt_reg = 0x131c0,
  1721. .halt_check = BRANCH_HALT,
  1722. .clkr = {
  1723. .enable_reg = 0x131c0,
  1724. .enable_mask = BIT(0),
  1725. .hw.init = &(const struct clk_init_data) {
  1726. .name = "cam_cc_camnoc_axi_rt_clk",
  1727. .parent_hws = (const struct clk_hw*[]) {
  1728. &cam_cc_camnoc_axi_rt_clk_src.clkr.hw,
  1729. },
  1730. .num_parents = 1,
  1731. .flags = CLK_SET_RATE_PARENT,
  1732. .ops = &clk_branch2_ops,
  1733. },
  1734. },
  1735. };
  1736. static struct clk_branch cam_cc_camnoc_dcd_xo_clk = {
  1737. .halt_reg = 0x131e0,
  1738. .halt_check = BRANCH_HALT,
  1739. .clkr = {
  1740. .enable_reg = 0x131e0,
  1741. .enable_mask = BIT(0),
  1742. .hw.init = &(const struct clk_init_data) {
  1743. .name = "cam_cc_camnoc_dcd_xo_clk",
  1744. .parent_hws = (const struct clk_hw*[]) {
  1745. &cam_cc_xo_clk_src.clkr.hw,
  1746. },
  1747. .num_parents = 1,
  1748. .flags = CLK_SET_RATE_PARENT,
  1749. .ops = &clk_branch2_ops,
  1750. },
  1751. },
  1752. };
  1753. static struct clk_branch cam_cc_camnoc_xo_clk = {
  1754. .halt_reg = 0x131e4,
  1755. .halt_check = BRANCH_HALT,
  1756. .clkr = {
  1757. .enable_reg = 0x131e4,
  1758. .enable_mask = BIT(0),
  1759. .hw.init = &(const struct clk_init_data) {
  1760. .name = "cam_cc_camnoc_xo_clk",
  1761. .parent_hws = (const struct clk_hw*[]) {
  1762. &cam_cc_xo_clk_src.clkr.hw,
  1763. },
  1764. .num_parents = 1,
  1765. .flags = CLK_SET_RATE_PARENT,
  1766. .ops = &clk_branch2_ops,
  1767. },
  1768. },
  1769. };
  1770. static struct clk_branch cam_cc_cci_0_clk = {
  1771. .halt_reg = 0x130dc,
  1772. .halt_check = BRANCH_HALT,
  1773. .clkr = {
  1774. .enable_reg = 0x130dc,
  1775. .enable_mask = BIT(0),
  1776. .hw.init = &(const struct clk_init_data) {
  1777. .name = "cam_cc_cci_0_clk",
  1778. .parent_hws = (const struct clk_hw*[]) {
  1779. &cam_cc_cci_0_clk_src.clkr.hw,
  1780. },
  1781. .num_parents = 1,
  1782. .flags = CLK_SET_RATE_PARENT,
  1783. .ops = &clk_branch2_ops,
  1784. },
  1785. },
  1786. };
  1787. static struct clk_branch cam_cc_cci_1_clk = {
  1788. .halt_reg = 0x130f8,
  1789. .halt_check = BRANCH_HALT,
  1790. .clkr = {
  1791. .enable_reg = 0x130f8,
  1792. .enable_mask = BIT(0),
  1793. .hw.init = &(const struct clk_init_data) {
  1794. .name = "cam_cc_cci_1_clk",
  1795. .parent_hws = (const struct clk_hw*[]) {
  1796. &cam_cc_cci_1_clk_src.clkr.hw,
  1797. },
  1798. .num_parents = 1,
  1799. .flags = CLK_SET_RATE_PARENT,
  1800. .ops = &clk_branch2_ops,
  1801. },
  1802. },
  1803. };
  1804. static struct clk_branch cam_cc_cci_2_clk = {
  1805. .halt_reg = 0x13114,
  1806. .halt_check = BRANCH_HALT,
  1807. .clkr = {
  1808. .enable_reg = 0x13114,
  1809. .enable_mask = BIT(0),
  1810. .hw.init = &(const struct clk_init_data) {
  1811. .name = "cam_cc_cci_2_clk",
  1812. .parent_hws = (const struct clk_hw*[]) {
  1813. &cam_cc_cci_2_clk_src.clkr.hw,
  1814. },
  1815. .num_parents = 1,
  1816. .flags = CLK_SET_RATE_PARENT,
  1817. .ops = &clk_branch2_ops,
  1818. },
  1819. },
  1820. };
  1821. static struct clk_branch cam_cc_cci_3_clk = {
  1822. .halt_reg = 0x13130,
  1823. .halt_check = BRANCH_HALT,
  1824. .clkr = {
  1825. .enable_reg = 0x13130,
  1826. .enable_mask = BIT(0),
  1827. .hw.init = &(const struct clk_init_data) {
  1828. .name = "cam_cc_cci_3_clk",
  1829. .parent_hws = (const struct clk_hw*[]) {
  1830. &cam_cc_cci_3_clk_src.clkr.hw,
  1831. },
  1832. .num_parents = 1,
  1833. .flags = CLK_SET_RATE_PARENT,
  1834. .ops = &clk_branch2_ops,
  1835. },
  1836. },
  1837. };
  1838. static struct clk_branch cam_cc_cci_4_clk = {
  1839. .halt_reg = 0x1314c,
  1840. .halt_check = BRANCH_HALT,
  1841. .clkr = {
  1842. .enable_reg = 0x1314c,
  1843. .enable_mask = BIT(0),
  1844. .hw.init = &(const struct clk_init_data) {
  1845. .name = "cam_cc_cci_4_clk",
  1846. .parent_hws = (const struct clk_hw*[]) {
  1847. &cam_cc_cci_4_clk_src.clkr.hw,
  1848. },
  1849. .num_parents = 1,
  1850. .flags = CLK_SET_RATE_PARENT,
  1851. .ops = &clk_branch2_ops,
  1852. },
  1853. },
  1854. };
  1855. static struct clk_branch cam_cc_cci_5_clk = {
  1856. .halt_reg = 0x13168,
  1857. .halt_check = BRANCH_HALT,
  1858. .clkr = {
  1859. .enable_reg = 0x13168,
  1860. .enable_mask = BIT(0),
  1861. .hw.init = &(const struct clk_init_data) {
  1862. .name = "cam_cc_cci_5_clk",
  1863. .parent_hws = (const struct clk_hw*[]) {
  1864. &cam_cc_cci_5_clk_src.clkr.hw,
  1865. },
  1866. .num_parents = 1,
  1867. .flags = CLK_SET_RATE_PARENT,
  1868. .ops = &clk_branch2_ops,
  1869. },
  1870. },
  1871. };
  1872. static struct clk_branch cam_cc_core_ahb_clk = {
  1873. .halt_reg = 0x14038,
  1874. .halt_check = BRANCH_HALT_DELAY,
  1875. .clkr = {
  1876. .enable_reg = 0x14038,
  1877. .enable_mask = BIT(0),
  1878. .hw.init = &(const struct clk_init_data) {
  1879. .name = "cam_cc_core_ahb_clk",
  1880. .parent_hws = (const struct clk_hw*[]) {
  1881. &cam_cc_slow_ahb_clk_src.clkr.hw,
  1882. },
  1883. .num_parents = 1,
  1884. .flags = CLK_SET_RATE_PARENT,
  1885. .ops = &clk_branch2_ops,
  1886. },
  1887. },
  1888. };
  1889. static struct clk_branch cam_cc_cpas_ahb_clk = {
  1890. .halt_reg = 0x1316c,
  1891. .halt_check = BRANCH_HALT,
  1892. .clkr = {
  1893. .enable_reg = 0x1316c,
  1894. .enable_mask = BIT(0),
  1895. .hw.init = &(const struct clk_init_data) {
  1896. .name = "cam_cc_cpas_ahb_clk",
  1897. .parent_hws = (const struct clk_hw*[]) {
  1898. &cam_cc_slow_ahb_clk_src.clkr.hw,
  1899. },
  1900. .num_parents = 1,
  1901. .flags = CLK_SET_RATE_PARENT,
  1902. .ops = &clk_branch2_ops,
  1903. },
  1904. },
  1905. };
  1906. static struct clk_branch cam_cc_cpas_bps_clk = {
  1907. .halt_reg = 0x10074,
  1908. .halt_check = BRANCH_HALT,
  1909. .clkr = {
  1910. .enable_reg = 0x10074,
  1911. .enable_mask = BIT(0),
  1912. .hw.init = &(const struct clk_init_data) {
  1913. .name = "cam_cc_cpas_bps_clk",
  1914. .parent_hws = (const struct clk_hw*[]) {
  1915. &cam_cc_bps_clk_src.clkr.hw,
  1916. },
  1917. .num_parents = 1,
  1918. .flags = CLK_SET_RATE_PARENT,
  1919. .ops = &clk_branch2_ops,
  1920. },
  1921. },
  1922. };
  1923. static struct clk_branch cam_cc_cpas_fast_ahb_clk = {
  1924. .halt_reg = 0x13178,
  1925. .halt_check = BRANCH_HALT,
  1926. .clkr = {
  1927. .enable_reg = 0x13178,
  1928. .enable_mask = BIT(0),
  1929. .hw.init = &(const struct clk_init_data) {
  1930. .name = "cam_cc_cpas_fast_ahb_clk",
  1931. .parent_hws = (const struct clk_hw*[]) {
  1932. &cam_cc_fast_ahb_clk_src.clkr.hw,
  1933. },
  1934. .num_parents = 1,
  1935. .flags = CLK_SET_RATE_PARENT,
  1936. .ops = &clk_branch2_ops,
  1937. },
  1938. },
  1939. };
  1940. static struct clk_branch cam_cc_cpas_ife_0_clk = {
  1941. .halt_reg = 0x1103c,
  1942. .halt_check = BRANCH_HALT,
  1943. .clkr = {
  1944. .enable_reg = 0x1103c,
  1945. .enable_mask = BIT(0),
  1946. .hw.init = &(const struct clk_init_data) {
  1947. .name = "cam_cc_cpas_ife_0_clk",
  1948. .parent_hws = (const struct clk_hw*[]) {
  1949. &cam_cc_ife_0_clk_src.clkr.hw,
  1950. },
  1951. .num_parents = 1,
  1952. .flags = CLK_SET_RATE_PARENT,
  1953. .ops = &clk_branch2_ops,
  1954. },
  1955. },
  1956. };
  1957. static struct clk_branch cam_cc_cpas_ife_1_clk = {
  1958. .halt_reg = 0x1203c,
  1959. .halt_check = BRANCH_HALT,
  1960. .clkr = {
  1961. .enable_reg = 0x1203c,
  1962. .enable_mask = BIT(0),
  1963. .hw.init = &(const struct clk_init_data) {
  1964. .name = "cam_cc_cpas_ife_1_clk",
  1965. .parent_hws = (const struct clk_hw*[]) {
  1966. &cam_cc_ife_1_clk_src.clkr.hw,
  1967. },
  1968. .num_parents = 1,
  1969. .flags = CLK_SET_RATE_PARENT,
  1970. .ops = &clk_branch2_ops,
  1971. },
  1972. },
  1973. };
  1974. static struct clk_branch cam_cc_cpas_ife_lite_clk = {
  1975. .halt_reg = 0x13024,
  1976. .halt_check = BRANCH_HALT,
  1977. .clkr = {
  1978. .enable_reg = 0x13024,
  1979. .enable_mask = BIT(0),
  1980. .hw.init = &(const struct clk_init_data) {
  1981. .name = "cam_cc_cpas_ife_lite_clk",
  1982. .parent_hws = (const struct clk_hw*[]) {
  1983. &cam_cc_ife_lite_clk_src.clkr.hw,
  1984. },
  1985. .num_parents = 1,
  1986. .flags = CLK_SET_RATE_PARENT,
  1987. .ops = &clk_branch2_ops,
  1988. },
  1989. },
  1990. };
  1991. static struct clk_branch cam_cc_cpas_ipe_nps_clk = {
  1992. .halt_reg = 0x100b8,
  1993. .halt_check = BRANCH_HALT,
  1994. .clkr = {
  1995. .enable_reg = 0x100b8,
  1996. .enable_mask = BIT(0),
  1997. .hw.init = &(const struct clk_init_data) {
  1998. .name = "cam_cc_cpas_ipe_nps_clk",
  1999. .parent_hws = (const struct clk_hw*[]) {
  2000. &cam_cc_ipe_nps_clk_src.clkr.hw,
  2001. },
  2002. .num_parents = 1,
  2003. .flags = CLK_SET_RATE_PARENT,
  2004. .ops = &clk_branch2_ops,
  2005. },
  2006. },
  2007. };
  2008. static struct clk_branch cam_cc_csi0phytimer_clk = {
  2009. .halt_reg = 0x15168,
  2010. .halt_check = BRANCH_HALT,
  2011. .clkr = {
  2012. .enable_reg = 0x15168,
  2013. .enable_mask = BIT(0),
  2014. .hw.init = &(const struct clk_init_data) {
  2015. .name = "cam_cc_csi0phytimer_clk",
  2016. .parent_hws = (const struct clk_hw*[]) {
  2017. &cam_cc_csi0phytimer_clk_src.clkr.hw,
  2018. },
  2019. .num_parents = 1,
  2020. .flags = CLK_SET_RATE_PARENT,
  2021. .ops = &clk_branch2_ops,
  2022. },
  2023. },
  2024. };
  2025. static struct clk_branch cam_cc_csi1phytimer_clk = {
  2026. .halt_reg = 0x1518c,
  2027. .halt_check = BRANCH_HALT,
  2028. .clkr = {
  2029. .enable_reg = 0x1518c,
  2030. .enable_mask = BIT(0),
  2031. .hw.init = &(const struct clk_init_data) {
  2032. .name = "cam_cc_csi1phytimer_clk",
  2033. .parent_hws = (const struct clk_hw*[]) {
  2034. &cam_cc_csi1phytimer_clk_src.clkr.hw,
  2035. },
  2036. .num_parents = 1,
  2037. .flags = CLK_SET_RATE_PARENT,
  2038. .ops = &clk_branch2_ops,
  2039. },
  2040. },
  2041. };
  2042. static struct clk_branch cam_cc_csi2phytimer_clk = {
  2043. .halt_reg = 0x151ac,
  2044. .halt_check = BRANCH_HALT,
  2045. .clkr = {
  2046. .enable_reg = 0x151ac,
  2047. .enable_mask = BIT(0),
  2048. .hw.init = &(const struct clk_init_data) {
  2049. .name = "cam_cc_csi2phytimer_clk",
  2050. .parent_hws = (const struct clk_hw*[]) {
  2051. &cam_cc_csi2phytimer_clk_src.clkr.hw,
  2052. },
  2053. .num_parents = 1,
  2054. .flags = CLK_SET_RATE_PARENT,
  2055. .ops = &clk_branch2_ops,
  2056. },
  2057. },
  2058. };
  2059. static struct clk_branch cam_cc_csi3phytimer_clk = {
  2060. .halt_reg = 0x151cc,
  2061. .halt_check = BRANCH_HALT,
  2062. .clkr = {
  2063. .enable_reg = 0x151cc,
  2064. .enable_mask = BIT(0),
  2065. .hw.init = &(const struct clk_init_data) {
  2066. .name = "cam_cc_csi3phytimer_clk",
  2067. .parent_hws = (const struct clk_hw*[]) {
  2068. &cam_cc_csi3phytimer_clk_src.clkr.hw,
  2069. },
  2070. .num_parents = 1,
  2071. .flags = CLK_SET_RATE_PARENT,
  2072. .ops = &clk_branch2_ops,
  2073. },
  2074. },
  2075. };
  2076. static struct clk_branch cam_cc_csi4phytimer_clk = {
  2077. .halt_reg = 0x151ec,
  2078. .halt_check = BRANCH_HALT,
  2079. .clkr = {
  2080. .enable_reg = 0x151ec,
  2081. .enable_mask = BIT(0),
  2082. .hw.init = &(const struct clk_init_data) {
  2083. .name = "cam_cc_csi4phytimer_clk",
  2084. .parent_hws = (const struct clk_hw*[]) {
  2085. &cam_cc_csi4phytimer_clk_src.clkr.hw,
  2086. },
  2087. .num_parents = 1,
  2088. .flags = CLK_SET_RATE_PARENT,
  2089. .ops = &clk_branch2_ops,
  2090. },
  2091. },
  2092. };
  2093. static struct clk_branch cam_cc_csi5phytimer_clk = {
  2094. .halt_reg = 0x1520c,
  2095. .halt_check = BRANCH_HALT,
  2096. .clkr = {
  2097. .enable_reg = 0x1520c,
  2098. .enable_mask = BIT(0),
  2099. .hw.init = &(const struct clk_init_data) {
  2100. .name = "cam_cc_csi5phytimer_clk",
  2101. .parent_hws = (const struct clk_hw*[]) {
  2102. &cam_cc_csi5phytimer_clk_src.clkr.hw,
  2103. },
  2104. .num_parents = 1,
  2105. .flags = CLK_SET_RATE_PARENT,
  2106. .ops = &clk_branch2_ops,
  2107. },
  2108. },
  2109. };
  2110. static struct clk_branch cam_cc_csi6phytimer_clk = {
  2111. .halt_reg = 0x1522c,
  2112. .halt_check = BRANCH_HALT,
  2113. .clkr = {
  2114. .enable_reg = 0x1522c,
  2115. .enable_mask = BIT(0),
  2116. .hw.init = &(const struct clk_init_data) {
  2117. .name = "cam_cc_csi6phytimer_clk",
  2118. .parent_hws = (const struct clk_hw*[]) {
  2119. &cam_cc_csi6phytimer_clk_src.clkr.hw,
  2120. },
  2121. .num_parents = 1,
  2122. .flags = CLK_SET_RATE_PARENT,
  2123. .ops = &clk_branch2_ops,
  2124. },
  2125. },
  2126. };
  2127. static struct clk_branch cam_cc_csid_clk = {
  2128. .halt_reg = 0x1319c,
  2129. .halt_check = BRANCH_HALT,
  2130. .clkr = {
  2131. .enable_reg = 0x1319c,
  2132. .enable_mask = BIT(0),
  2133. .hw.init = &(const struct clk_init_data) {
  2134. .name = "cam_cc_csid_clk",
  2135. .parent_hws = (const struct clk_hw*[]) {
  2136. &cam_cc_csid_clk_src.clkr.hw,
  2137. },
  2138. .num_parents = 1,
  2139. .flags = CLK_SET_RATE_PARENT,
  2140. .ops = &clk_branch2_ops,
  2141. },
  2142. },
  2143. };
  2144. static struct clk_branch cam_cc_csid_csiphy_rx_clk = {
  2145. .halt_reg = 0x15170,
  2146. .halt_check = BRANCH_HALT,
  2147. .clkr = {
  2148. .enable_reg = 0x15170,
  2149. .enable_mask = BIT(0),
  2150. .hw.init = &(const struct clk_init_data) {
  2151. .name = "cam_cc_csid_csiphy_rx_clk",
  2152. .parent_hws = (const struct clk_hw*[]) {
  2153. &cam_cc_cphy_rx_clk_src.clkr.hw,
  2154. },
  2155. .num_parents = 1,
  2156. .flags = CLK_SET_RATE_PARENT,
  2157. .ops = &clk_branch2_ops,
  2158. },
  2159. },
  2160. };
  2161. static struct clk_branch cam_cc_csiphy0_clk = {
  2162. .halt_reg = 0x1516c,
  2163. .halt_check = BRANCH_HALT,
  2164. .clkr = {
  2165. .enable_reg = 0x1516c,
  2166. .enable_mask = BIT(0),
  2167. .hw.init = &(const struct clk_init_data) {
  2168. .name = "cam_cc_csiphy0_clk",
  2169. .parent_hws = (const struct clk_hw*[]) {
  2170. &cam_cc_cphy_rx_clk_src.clkr.hw,
  2171. },
  2172. .num_parents = 1,
  2173. .flags = CLK_SET_RATE_PARENT,
  2174. .ops = &clk_branch2_ops,
  2175. },
  2176. },
  2177. };
  2178. static struct clk_branch cam_cc_csiphy1_clk = {
  2179. .halt_reg = 0x15190,
  2180. .halt_check = BRANCH_HALT,
  2181. .clkr = {
  2182. .enable_reg = 0x15190,
  2183. .enable_mask = BIT(0),
  2184. .hw.init = &(const struct clk_init_data) {
  2185. .name = "cam_cc_csiphy1_clk",
  2186. .parent_hws = (const struct clk_hw*[]) {
  2187. &cam_cc_cphy_rx_clk_src.clkr.hw,
  2188. },
  2189. .num_parents = 1,
  2190. .flags = CLK_SET_RATE_PARENT,
  2191. .ops = &clk_branch2_ops,
  2192. },
  2193. },
  2194. };
  2195. static struct clk_branch cam_cc_csiphy2_clk = {
  2196. .halt_reg = 0x151b0,
  2197. .halt_check = BRANCH_HALT,
  2198. .clkr = {
  2199. .enable_reg = 0x151b0,
  2200. .enable_mask = BIT(0),
  2201. .hw.init = &(const struct clk_init_data) {
  2202. .name = "cam_cc_csiphy2_clk",
  2203. .parent_hws = (const struct clk_hw*[]) {
  2204. &cam_cc_cphy_rx_clk_src.clkr.hw,
  2205. },
  2206. .num_parents = 1,
  2207. .flags = CLK_SET_RATE_PARENT,
  2208. .ops = &clk_branch2_ops,
  2209. },
  2210. },
  2211. };
  2212. static struct clk_branch cam_cc_csiphy3_clk = {
  2213. .halt_reg = 0x151d0,
  2214. .halt_check = BRANCH_HALT,
  2215. .clkr = {
  2216. .enable_reg = 0x151d0,
  2217. .enable_mask = BIT(0),
  2218. .hw.init = &(const struct clk_init_data) {
  2219. .name = "cam_cc_csiphy3_clk",
  2220. .parent_hws = (const struct clk_hw*[]) {
  2221. &cam_cc_cphy_rx_clk_src.clkr.hw,
  2222. },
  2223. .num_parents = 1,
  2224. .flags = CLK_SET_RATE_PARENT,
  2225. .ops = &clk_branch2_ops,
  2226. },
  2227. },
  2228. };
  2229. static struct clk_branch cam_cc_csiphy4_clk = {
  2230. .halt_reg = 0x151f0,
  2231. .halt_check = BRANCH_HALT,
  2232. .clkr = {
  2233. .enable_reg = 0x151f0,
  2234. .enable_mask = BIT(0),
  2235. .hw.init = &(const struct clk_init_data) {
  2236. .name = "cam_cc_csiphy4_clk",
  2237. .parent_hws = (const struct clk_hw*[]) {
  2238. &cam_cc_cphy_rx_clk_src.clkr.hw,
  2239. },
  2240. .num_parents = 1,
  2241. .flags = CLK_SET_RATE_PARENT,
  2242. .ops = &clk_branch2_ops,
  2243. },
  2244. },
  2245. };
  2246. static struct clk_branch cam_cc_csiphy5_clk = {
  2247. .halt_reg = 0x15210,
  2248. .halt_check = BRANCH_HALT,
  2249. .clkr = {
  2250. .enable_reg = 0x15210,
  2251. .enable_mask = BIT(0),
  2252. .hw.init = &(const struct clk_init_data) {
  2253. .name = "cam_cc_csiphy5_clk",
  2254. .parent_hws = (const struct clk_hw*[]) {
  2255. &cam_cc_cphy_rx_clk_src.clkr.hw,
  2256. },
  2257. .num_parents = 1,
  2258. .flags = CLK_SET_RATE_PARENT,
  2259. .ops = &clk_branch2_ops,
  2260. },
  2261. },
  2262. };
  2263. static struct clk_branch cam_cc_csiphy6_clk = {
  2264. .halt_reg = 0x15230,
  2265. .halt_check = BRANCH_HALT,
  2266. .clkr = {
  2267. .enable_reg = 0x15230,
  2268. .enable_mask = BIT(0),
  2269. .hw.init = &(const struct clk_init_data) {
  2270. .name = "cam_cc_csiphy6_clk",
  2271. .parent_hws = (const struct clk_hw*[]) {
  2272. &cam_cc_cphy_rx_clk_src.clkr.hw,
  2273. },
  2274. .num_parents = 1,
  2275. .flags = CLK_SET_RATE_PARENT,
  2276. .ops = &clk_branch2_ops,
  2277. },
  2278. },
  2279. };
  2280. static struct clk_branch cam_cc_icp_ahb_clk = {
  2281. .halt_reg = 0x130c0,
  2282. .halt_check = BRANCH_HALT,
  2283. .clkr = {
  2284. .enable_reg = 0x130c0,
  2285. .enable_mask = BIT(0),
  2286. .hw.init = &(const struct clk_init_data) {
  2287. .name = "cam_cc_icp_ahb_clk",
  2288. .parent_hws = (const struct clk_hw*[]) {
  2289. &cam_cc_slow_ahb_clk_src.clkr.hw,
  2290. },
  2291. .num_parents = 1,
  2292. .flags = CLK_SET_RATE_PARENT,
  2293. .ops = &clk_branch2_ops,
  2294. },
  2295. },
  2296. };
  2297. static struct clk_branch cam_cc_icp_clk = {
  2298. .halt_reg = 0x130b4,
  2299. .halt_check = BRANCH_HALT,
  2300. .clkr = {
  2301. .enable_reg = 0x130b4,
  2302. .enable_mask = BIT(0),
  2303. .hw.init = &(const struct clk_init_data) {
  2304. .name = "cam_cc_icp_clk",
  2305. .parent_hws = (const struct clk_hw*[]) {
  2306. &cam_cc_icp_clk_src.clkr.hw,
  2307. },
  2308. .num_parents = 1,
  2309. .flags = CLK_SET_RATE_PARENT,
  2310. .ops = &clk_branch2_ops,
  2311. },
  2312. },
  2313. };
  2314. static struct clk_branch cam_cc_ife_0_clk = {
  2315. .halt_reg = 0x11030,
  2316. .halt_check = BRANCH_HALT,
  2317. .clkr = {
  2318. .enable_reg = 0x11030,
  2319. .enable_mask = BIT(0),
  2320. .hw.init = &(const struct clk_init_data) {
  2321. .name = "cam_cc_ife_0_clk",
  2322. .parent_hws = (const struct clk_hw*[]) {
  2323. &cam_cc_ife_0_clk_src.clkr.hw,
  2324. },
  2325. .num_parents = 1,
  2326. .flags = CLK_SET_RATE_PARENT,
  2327. .ops = &clk_branch2_ops,
  2328. },
  2329. },
  2330. };
  2331. static struct clk_branch cam_cc_ife_0_fast_ahb_clk = {
  2332. .halt_reg = 0x11048,
  2333. .halt_check = BRANCH_HALT,
  2334. .clkr = {
  2335. .enable_reg = 0x11048,
  2336. .enable_mask = BIT(0),
  2337. .hw.init = &(const struct clk_init_data) {
  2338. .name = "cam_cc_ife_0_fast_ahb_clk",
  2339. .parent_hws = (const struct clk_hw*[]) {
  2340. &cam_cc_fast_ahb_clk_src.clkr.hw,
  2341. },
  2342. .num_parents = 1,
  2343. .flags = CLK_SET_RATE_PARENT,
  2344. .ops = &clk_branch2_ops,
  2345. },
  2346. },
  2347. };
  2348. static struct clk_branch cam_cc_ife_0_shift_clk = {
  2349. .halt_reg = 0x11064,
  2350. .halt_check = BRANCH_HALT_VOTED,
  2351. .clkr = {
  2352. .enable_reg = 0x11064,
  2353. .enable_mask = BIT(0),
  2354. .hw.init = &(const struct clk_init_data) {
  2355. .name = "cam_cc_ife_0_shift_clk",
  2356. .parent_hws = (const struct clk_hw*[]) {
  2357. &cam_cc_xo_clk_src.clkr.hw,
  2358. },
  2359. .num_parents = 1,
  2360. .flags = CLK_SET_RATE_PARENT,
  2361. .ops = &clk_branch2_ops,
  2362. },
  2363. },
  2364. };
  2365. static struct clk_branch cam_cc_ife_1_clk = {
  2366. .halt_reg = 0x12030,
  2367. .halt_check = BRANCH_HALT,
  2368. .clkr = {
  2369. .enable_reg = 0x12030,
  2370. .enable_mask = BIT(0),
  2371. .hw.init = &(const struct clk_init_data) {
  2372. .name = "cam_cc_ife_1_clk",
  2373. .parent_hws = (const struct clk_hw*[]) {
  2374. &cam_cc_ife_1_clk_src.clkr.hw,
  2375. },
  2376. .num_parents = 1,
  2377. .flags = CLK_SET_RATE_PARENT,
  2378. .ops = &clk_branch2_ops,
  2379. },
  2380. },
  2381. };
  2382. static struct clk_branch cam_cc_ife_1_fast_ahb_clk = {
  2383. .halt_reg = 0x12048,
  2384. .halt_check = BRANCH_HALT,
  2385. .clkr = {
  2386. .enable_reg = 0x12048,
  2387. .enable_mask = BIT(0),
  2388. .hw.init = &(const struct clk_init_data) {
  2389. .name = "cam_cc_ife_1_fast_ahb_clk",
  2390. .parent_hws = (const struct clk_hw*[]) {
  2391. &cam_cc_fast_ahb_clk_src.clkr.hw,
  2392. },
  2393. .num_parents = 1,
  2394. .flags = CLK_SET_RATE_PARENT,
  2395. .ops = &clk_branch2_ops,
  2396. },
  2397. },
  2398. };
  2399. static struct clk_branch cam_cc_ife_1_shift_clk = {
  2400. .halt_reg = 0x1204c,
  2401. .halt_check = BRANCH_HALT_VOTED,
  2402. .clkr = {
  2403. .enable_reg = 0x1204c,
  2404. .enable_mask = BIT(0),
  2405. .hw.init = &(const struct clk_init_data) {
  2406. .name = "cam_cc_ife_1_shift_clk",
  2407. .parent_hws = (const struct clk_hw*[]) {
  2408. &cam_cc_xo_clk_src.clkr.hw,
  2409. },
  2410. .num_parents = 1,
  2411. .flags = CLK_SET_RATE_PARENT,
  2412. .ops = &clk_branch2_ops,
  2413. },
  2414. },
  2415. };
  2416. static struct clk_branch cam_cc_ife_lite_ahb_clk = {
  2417. .halt_reg = 0x13050,
  2418. .halt_check = BRANCH_HALT,
  2419. .clkr = {
  2420. .enable_reg = 0x13050,
  2421. .enable_mask = BIT(0),
  2422. .hw.init = &(const struct clk_init_data) {
  2423. .name = "cam_cc_ife_lite_ahb_clk",
  2424. .parent_hws = (const struct clk_hw*[]) {
  2425. &cam_cc_slow_ahb_clk_src.clkr.hw,
  2426. },
  2427. .num_parents = 1,
  2428. .flags = CLK_SET_RATE_PARENT,
  2429. .ops = &clk_branch2_ops,
  2430. },
  2431. },
  2432. };
  2433. static struct clk_branch cam_cc_ife_lite_clk = {
  2434. .halt_reg = 0x13018,
  2435. .halt_check = BRANCH_HALT,
  2436. .clkr = {
  2437. .enable_reg = 0x13018,
  2438. .enable_mask = BIT(0),
  2439. .hw.init = &(const struct clk_init_data) {
  2440. .name = "cam_cc_ife_lite_clk",
  2441. .parent_hws = (const struct clk_hw*[]) {
  2442. &cam_cc_ife_lite_clk_src.clkr.hw,
  2443. },
  2444. .num_parents = 1,
  2445. .flags = CLK_SET_RATE_PARENT,
  2446. .ops = &clk_branch2_ops,
  2447. },
  2448. },
  2449. };
  2450. static struct clk_branch cam_cc_ife_lite_cphy_rx_clk = {
  2451. .halt_reg = 0x1304c,
  2452. .halt_check = BRANCH_HALT,
  2453. .clkr = {
  2454. .enable_reg = 0x1304c,
  2455. .enable_mask = BIT(0),
  2456. .hw.init = &(const struct clk_init_data) {
  2457. .name = "cam_cc_ife_lite_cphy_rx_clk",
  2458. .parent_hws = (const struct clk_hw*[]) {
  2459. &cam_cc_cphy_rx_clk_src.clkr.hw,
  2460. },
  2461. .num_parents = 1,
  2462. .flags = CLK_SET_RATE_PARENT,
  2463. .ops = &clk_branch2_ops,
  2464. },
  2465. },
  2466. };
  2467. static struct clk_branch cam_cc_ife_lite_csid_clk = {
  2468. .halt_reg = 0x13040,
  2469. .halt_check = BRANCH_HALT,
  2470. .clkr = {
  2471. .enable_reg = 0x13040,
  2472. .enable_mask = BIT(0),
  2473. .hw.init = &(const struct clk_init_data) {
  2474. .name = "cam_cc_ife_lite_csid_clk",
  2475. .parent_hws = (const struct clk_hw*[]) {
  2476. &cam_cc_ife_lite_csid_clk_src.clkr.hw,
  2477. },
  2478. .num_parents = 1,
  2479. .flags = CLK_SET_RATE_PARENT,
  2480. .ops = &clk_branch2_ops,
  2481. },
  2482. },
  2483. };
  2484. static struct clk_branch cam_cc_ipe_nps_ahb_clk = {
  2485. .halt_reg = 0x100d0,
  2486. .halt_check = BRANCH_HALT,
  2487. .clkr = {
  2488. .enable_reg = 0x100d0,
  2489. .enable_mask = BIT(0),
  2490. .hw.init = &(const struct clk_init_data) {
  2491. .name = "cam_cc_ipe_nps_ahb_clk",
  2492. .parent_hws = (const struct clk_hw*[]) {
  2493. &cam_cc_slow_ahb_clk_src.clkr.hw,
  2494. },
  2495. .num_parents = 1,
  2496. .flags = CLK_SET_RATE_PARENT,
  2497. .ops = &clk_branch2_ops,
  2498. },
  2499. },
  2500. };
  2501. static struct clk_branch cam_cc_ipe_nps_clk = {
  2502. .halt_reg = 0x100ac,
  2503. .halt_check = BRANCH_HALT,
  2504. .clkr = {
  2505. .enable_reg = 0x100ac,
  2506. .enable_mask = BIT(0),
  2507. .hw.init = &(const struct clk_init_data) {
  2508. .name = "cam_cc_ipe_nps_clk",
  2509. .parent_hws = (const struct clk_hw*[]) {
  2510. &cam_cc_ipe_nps_clk_src.clkr.hw,
  2511. },
  2512. .num_parents = 1,
  2513. .flags = CLK_SET_RATE_PARENT,
  2514. .ops = &clk_branch2_ops,
  2515. },
  2516. },
  2517. };
  2518. static struct clk_branch cam_cc_ipe_nps_fast_ahb_clk = {
  2519. .halt_reg = 0x100d4,
  2520. .halt_check = BRANCH_HALT,
  2521. .clkr = {
  2522. .enable_reg = 0x100d4,
  2523. .enable_mask = BIT(0),
  2524. .hw.init = &(const struct clk_init_data) {
  2525. .name = "cam_cc_ipe_nps_fast_ahb_clk",
  2526. .parent_hws = (const struct clk_hw*[]) {
  2527. &cam_cc_fast_ahb_clk_src.clkr.hw,
  2528. },
  2529. .num_parents = 1,
  2530. .flags = CLK_SET_RATE_PARENT,
  2531. .ops = &clk_branch2_ops,
  2532. },
  2533. },
  2534. };
  2535. static struct clk_branch cam_cc_ipe_pps_clk = {
  2536. .halt_reg = 0x100bc,
  2537. .halt_check = BRANCH_HALT,
  2538. .clkr = {
  2539. .enable_reg = 0x100bc,
  2540. .enable_mask = BIT(0),
  2541. .hw.init = &(const struct clk_init_data) {
  2542. .name = "cam_cc_ipe_pps_clk",
  2543. .parent_hws = (const struct clk_hw*[]) {
  2544. &cam_cc_ipe_nps_clk_src.clkr.hw,
  2545. },
  2546. .num_parents = 1,
  2547. .flags = CLK_SET_RATE_PARENT,
  2548. .ops = &clk_branch2_ops,
  2549. },
  2550. },
  2551. };
  2552. static struct clk_branch cam_cc_ipe_pps_fast_ahb_clk = {
  2553. .halt_reg = 0x100d8,
  2554. .halt_check = BRANCH_HALT,
  2555. .clkr = {
  2556. .enable_reg = 0x100d8,
  2557. .enable_mask = BIT(0),
  2558. .hw.init = &(const struct clk_init_data) {
  2559. .name = "cam_cc_ipe_pps_fast_ahb_clk",
  2560. .parent_hws = (const struct clk_hw*[]) {
  2561. &cam_cc_fast_ahb_clk_src.clkr.hw,
  2562. },
  2563. .num_parents = 1,
  2564. .flags = CLK_SET_RATE_PARENT,
  2565. .ops = &clk_branch2_ops,
  2566. },
  2567. },
  2568. };
  2569. static struct clk_branch cam_cc_ipe_shift_clk = {
  2570. .halt_reg = 0x100dc,
  2571. .halt_check = BRANCH_HALT_VOTED,
  2572. .clkr = {
  2573. .enable_reg = 0x100dc,
  2574. .enable_mask = BIT(0),
  2575. .hw.init = &(const struct clk_init_data) {
  2576. .name = "cam_cc_ipe_shift_clk",
  2577. .parent_hws = (const struct clk_hw*[]) {
  2578. &cam_cc_xo_clk_src.clkr.hw,
  2579. },
  2580. .num_parents = 1,
  2581. .flags = CLK_SET_RATE_PARENT,
  2582. .ops = &clk_branch2_ops,
  2583. },
  2584. },
  2585. };
  2586. static struct clk_branch cam_cc_jpeg_1_clk = {
  2587. .halt_reg = 0x13078,
  2588. .halt_check = BRANCH_HALT,
  2589. .clkr = {
  2590. .enable_reg = 0x13078,
  2591. .enable_mask = BIT(0),
  2592. .hw.init = &(const struct clk_init_data) {
  2593. .name = "cam_cc_jpeg_1_clk",
  2594. .parent_hws = (const struct clk_hw*[]) {
  2595. &cam_cc_jpeg_clk_src.clkr.hw,
  2596. },
  2597. .num_parents = 1,
  2598. .flags = CLK_SET_RATE_PARENT,
  2599. .ops = &clk_branch2_ops,
  2600. },
  2601. },
  2602. };
  2603. static struct clk_branch cam_cc_jpeg_2_clk = {
  2604. .halt_reg = 0x13084,
  2605. .halt_check = BRANCH_HALT,
  2606. .clkr = {
  2607. .enable_reg = 0x13084,
  2608. .enable_mask = BIT(0),
  2609. .hw.init = &(const struct clk_init_data) {
  2610. .name = "cam_cc_jpeg_2_clk",
  2611. .parent_hws = (const struct clk_hw*[]) {
  2612. &cam_cc_jpeg_clk_src.clkr.hw,
  2613. },
  2614. .num_parents = 1,
  2615. .flags = CLK_SET_RATE_PARENT,
  2616. .ops = &clk_branch2_ops,
  2617. },
  2618. },
  2619. };
  2620. static struct clk_branch cam_cc_jpeg_clk = {
  2621. .halt_reg = 0x1306c,
  2622. .halt_check = BRANCH_HALT,
  2623. .clkr = {
  2624. .enable_reg = 0x1306c,
  2625. .enable_mask = BIT(0),
  2626. .hw.init = &(const struct clk_init_data) {
  2627. .name = "cam_cc_jpeg_clk",
  2628. .parent_hws = (const struct clk_hw*[]) {
  2629. &cam_cc_jpeg_clk_src.clkr.hw,
  2630. },
  2631. .num_parents = 1,
  2632. .flags = CLK_SET_RATE_PARENT,
  2633. .ops = &clk_branch2_ops,
  2634. },
  2635. },
  2636. };
  2637. static struct clk_branch cam_cc_mclk0_clk = {
  2638. .halt_reg = 0x15018,
  2639. .halt_check = BRANCH_HALT,
  2640. .clkr = {
  2641. .enable_reg = 0x15018,
  2642. .enable_mask = BIT(0),
  2643. .hw.init = &(const struct clk_init_data) {
  2644. .name = "cam_cc_mclk0_clk",
  2645. .parent_hws = (const struct clk_hw*[]) {
  2646. &cam_cc_mclk0_clk_src.clkr.hw,
  2647. },
  2648. .num_parents = 1,
  2649. .flags = CLK_SET_RATE_PARENT,
  2650. .ops = &clk_branch2_ops,
  2651. },
  2652. },
  2653. };
  2654. static struct clk_branch cam_cc_mclk10_clk = {
  2655. .halt_reg = 0x15130,
  2656. .halt_check = BRANCH_HALT,
  2657. .clkr = {
  2658. .enable_reg = 0x15130,
  2659. .enable_mask = BIT(0),
  2660. .hw.init = &(const struct clk_init_data) {
  2661. .name = "cam_cc_mclk10_clk",
  2662. .parent_hws = (const struct clk_hw*[]) {
  2663. &cam_cc_mclk10_clk_src.clkr.hw,
  2664. },
  2665. .num_parents = 1,
  2666. .flags = CLK_SET_RATE_PARENT,
  2667. .ops = &clk_branch2_ops,
  2668. },
  2669. },
  2670. };
  2671. static struct clk_branch cam_cc_mclk11_clk = {
  2672. .halt_reg = 0x1514c,
  2673. .halt_check = BRANCH_HALT,
  2674. .clkr = {
  2675. .enable_reg = 0x1514c,
  2676. .enable_mask = BIT(0),
  2677. .hw.init = &(const struct clk_init_data) {
  2678. .name = "cam_cc_mclk11_clk",
  2679. .parent_hws = (const struct clk_hw*[]) {
  2680. &cam_cc_mclk11_clk_src.clkr.hw,
  2681. },
  2682. .num_parents = 1,
  2683. .flags = CLK_SET_RATE_PARENT,
  2684. .ops = &clk_branch2_ops,
  2685. },
  2686. },
  2687. };
  2688. static struct clk_branch cam_cc_mclk1_clk = {
  2689. .halt_reg = 0x15034,
  2690. .halt_check = BRANCH_HALT,
  2691. .clkr = {
  2692. .enable_reg = 0x15034,
  2693. .enable_mask = BIT(0),
  2694. .hw.init = &(const struct clk_init_data) {
  2695. .name = "cam_cc_mclk1_clk",
  2696. .parent_hws = (const struct clk_hw*[]) {
  2697. &cam_cc_mclk1_clk_src.clkr.hw,
  2698. },
  2699. .num_parents = 1,
  2700. .flags = CLK_SET_RATE_PARENT,
  2701. .ops = &clk_branch2_ops,
  2702. },
  2703. },
  2704. };
  2705. static struct clk_branch cam_cc_mclk2_clk = {
  2706. .halt_reg = 0x15050,
  2707. .halt_check = BRANCH_HALT,
  2708. .clkr = {
  2709. .enable_reg = 0x15050,
  2710. .enable_mask = BIT(0),
  2711. .hw.init = &(const struct clk_init_data) {
  2712. .name = "cam_cc_mclk2_clk",
  2713. .parent_hws = (const struct clk_hw*[]) {
  2714. &cam_cc_mclk2_clk_src.clkr.hw,
  2715. },
  2716. .num_parents = 1,
  2717. .flags = CLK_SET_RATE_PARENT,
  2718. .ops = &clk_branch2_ops,
  2719. },
  2720. },
  2721. };
  2722. static struct clk_branch cam_cc_mclk3_clk = {
  2723. .halt_reg = 0x1506c,
  2724. .halt_check = BRANCH_HALT,
  2725. .clkr = {
  2726. .enable_reg = 0x1506c,
  2727. .enable_mask = BIT(0),
  2728. .hw.init = &(const struct clk_init_data) {
  2729. .name = "cam_cc_mclk3_clk",
  2730. .parent_hws = (const struct clk_hw*[]) {
  2731. &cam_cc_mclk3_clk_src.clkr.hw,
  2732. },
  2733. .num_parents = 1,
  2734. .flags = CLK_SET_RATE_PARENT,
  2735. .ops = &clk_branch2_ops,
  2736. },
  2737. },
  2738. };
  2739. static struct clk_branch cam_cc_mclk4_clk = {
  2740. .halt_reg = 0x15088,
  2741. .halt_check = BRANCH_HALT,
  2742. .clkr = {
  2743. .enable_reg = 0x15088,
  2744. .enable_mask = BIT(0),
  2745. .hw.init = &(const struct clk_init_data) {
  2746. .name = "cam_cc_mclk4_clk",
  2747. .parent_hws = (const struct clk_hw*[]) {
  2748. &cam_cc_mclk4_clk_src.clkr.hw,
  2749. },
  2750. .num_parents = 1,
  2751. .flags = CLK_SET_RATE_PARENT,
  2752. .ops = &clk_branch2_ops,
  2753. },
  2754. },
  2755. };
  2756. static struct clk_branch cam_cc_mclk5_clk = {
  2757. .halt_reg = 0x150a4,
  2758. .halt_check = BRANCH_HALT,
  2759. .clkr = {
  2760. .enable_reg = 0x150a4,
  2761. .enable_mask = BIT(0),
  2762. .hw.init = &(const struct clk_init_data) {
  2763. .name = "cam_cc_mclk5_clk",
  2764. .parent_hws = (const struct clk_hw*[]) {
  2765. &cam_cc_mclk5_clk_src.clkr.hw,
  2766. },
  2767. .num_parents = 1,
  2768. .flags = CLK_SET_RATE_PARENT,
  2769. .ops = &clk_branch2_ops,
  2770. },
  2771. },
  2772. };
  2773. static struct clk_branch cam_cc_mclk6_clk = {
  2774. .halt_reg = 0x150c0,
  2775. .halt_check = BRANCH_HALT,
  2776. .clkr = {
  2777. .enable_reg = 0x150c0,
  2778. .enable_mask = BIT(0),
  2779. .hw.init = &(const struct clk_init_data) {
  2780. .name = "cam_cc_mclk6_clk",
  2781. .parent_hws = (const struct clk_hw*[]) {
  2782. &cam_cc_mclk6_clk_src.clkr.hw,
  2783. },
  2784. .num_parents = 1,
  2785. .flags = CLK_SET_RATE_PARENT,
  2786. .ops = &clk_branch2_ops,
  2787. },
  2788. },
  2789. };
  2790. static struct clk_branch cam_cc_mclk7_clk = {
  2791. .halt_reg = 0x150dc,
  2792. .halt_check = BRANCH_HALT,
  2793. .clkr = {
  2794. .enable_reg = 0x150dc,
  2795. .enable_mask = BIT(0),
  2796. .hw.init = &(const struct clk_init_data) {
  2797. .name = "cam_cc_mclk7_clk",
  2798. .parent_hws = (const struct clk_hw*[]) {
  2799. &cam_cc_mclk7_clk_src.clkr.hw,
  2800. },
  2801. .num_parents = 1,
  2802. .flags = CLK_SET_RATE_PARENT,
  2803. .ops = &clk_branch2_ops,
  2804. },
  2805. },
  2806. };
  2807. static struct clk_branch cam_cc_mclk8_clk = {
  2808. .halt_reg = 0x150f8,
  2809. .halt_check = BRANCH_HALT,
  2810. .clkr = {
  2811. .enable_reg = 0x150f8,
  2812. .enable_mask = BIT(0),
  2813. .hw.init = &(const struct clk_init_data) {
  2814. .name = "cam_cc_mclk8_clk",
  2815. .parent_hws = (const struct clk_hw*[]) {
  2816. &cam_cc_mclk8_clk_src.clkr.hw,
  2817. },
  2818. .num_parents = 1,
  2819. .flags = CLK_SET_RATE_PARENT,
  2820. .ops = &clk_branch2_ops,
  2821. },
  2822. },
  2823. };
  2824. static struct clk_branch cam_cc_mclk9_clk = {
  2825. .halt_reg = 0x15114,
  2826. .halt_check = BRANCH_HALT,
  2827. .clkr = {
  2828. .enable_reg = 0x15114,
  2829. .enable_mask = BIT(0),
  2830. .hw.init = &(const struct clk_init_data) {
  2831. .name = "cam_cc_mclk9_clk",
  2832. .parent_hws = (const struct clk_hw*[]) {
  2833. &cam_cc_mclk9_clk_src.clkr.hw,
  2834. },
  2835. .num_parents = 1,
  2836. .flags = CLK_SET_RATE_PARENT,
  2837. .ops = &clk_branch2_ops,
  2838. },
  2839. },
  2840. };
  2841. static struct clk_branch cam_cc_qdss_debug_clk = {
  2842. .halt_reg = 0x1401c,
  2843. .halt_check = BRANCH_HALT,
  2844. .clkr = {
  2845. .enable_reg = 0x1401c,
  2846. .enable_mask = BIT(0),
  2847. .hw.init = &(const struct clk_init_data) {
  2848. .name = "cam_cc_qdss_debug_clk",
  2849. .parent_hws = (const struct clk_hw*[]) {
  2850. &cam_cc_qdss_debug_clk_src.clkr.hw,
  2851. },
  2852. .num_parents = 1,
  2853. .flags = CLK_SET_RATE_PARENT,
  2854. .ops = &clk_branch2_ops,
  2855. },
  2856. },
  2857. };
  2858. static struct clk_branch cam_cc_qdss_debug_xo_clk = {
  2859. .halt_reg = 0x14020,
  2860. .halt_check = BRANCH_HALT,
  2861. .clkr = {
  2862. .enable_reg = 0x14020,
  2863. .enable_mask = BIT(0),
  2864. .hw.init = &(const struct clk_init_data) {
  2865. .name = "cam_cc_qdss_debug_xo_clk",
  2866. .parent_hws = (const struct clk_hw*[]) {
  2867. &cam_cc_xo_clk_src.clkr.hw,
  2868. },
  2869. .num_parents = 1,
  2870. .flags = CLK_SET_RATE_PARENT,
  2871. .ops = &clk_branch2_ops,
  2872. },
  2873. },
  2874. };
  2875. static struct clk_branch cam_cc_titan_top_shift_clk = {
  2876. .halt_reg = 0x14074,
  2877. .halt_check = BRANCH_HALT_VOTED,
  2878. .clkr = {
  2879. .enable_reg = 0x14074,
  2880. .enable_mask = BIT(0),
  2881. .hw.init = &(const struct clk_init_data) {
  2882. .name = "cam_cc_titan_top_shift_clk",
  2883. .parent_hws = (const struct clk_hw*[]) {
  2884. &cam_cc_xo_clk_src.clkr.hw,
  2885. },
  2886. .num_parents = 1,
  2887. .flags = CLK_SET_RATE_PARENT,
  2888. .ops = &clk_branch2_ops,
  2889. },
  2890. },
  2891. };
  2892. static struct clk_regmap *cam_cc_niobe_clocks[] = {
  2893. [CAM_CC_BPS_AHB_CLK] = &cam_cc_bps_ahb_clk.clkr,
  2894. [CAM_CC_BPS_CLK] = &cam_cc_bps_clk.clkr,
  2895. [CAM_CC_BPS_CLK_SRC] = &cam_cc_bps_clk_src.clkr,
  2896. [CAM_CC_BPS_FAST_AHB_CLK] = &cam_cc_bps_fast_ahb_clk.clkr,
  2897. [CAM_CC_BPS_SHIFT_CLK] = &cam_cc_bps_shift_clk.clkr,
  2898. [CAM_CC_CAMNOC_AHB_CLK] = &cam_cc_camnoc_ahb_clk.clkr,
  2899. [CAM_CC_CAMNOC_AXI_NRT_CLK] = &cam_cc_camnoc_axi_nrt_clk.clkr,
  2900. [CAM_CC_CAMNOC_AXI_RT_CLK] = &cam_cc_camnoc_axi_rt_clk.clkr,
  2901. [CAM_CC_CAMNOC_AXI_RT_CLK_SRC] = &cam_cc_camnoc_axi_rt_clk_src.clkr,
  2902. [CAM_CC_CAMNOC_DCD_XO_CLK] = &cam_cc_camnoc_dcd_xo_clk.clkr,
  2903. [CAM_CC_CAMNOC_XO_CLK] = &cam_cc_camnoc_xo_clk.clkr,
  2904. [CAM_CC_CCI_0_CLK] = &cam_cc_cci_0_clk.clkr,
  2905. [CAM_CC_CCI_0_CLK_SRC] = &cam_cc_cci_0_clk_src.clkr,
  2906. [CAM_CC_CCI_1_CLK] = &cam_cc_cci_1_clk.clkr,
  2907. [CAM_CC_CCI_1_CLK_SRC] = &cam_cc_cci_1_clk_src.clkr,
  2908. [CAM_CC_CCI_2_CLK] = &cam_cc_cci_2_clk.clkr,
  2909. [CAM_CC_CCI_2_CLK_SRC] = &cam_cc_cci_2_clk_src.clkr,
  2910. [CAM_CC_CCI_3_CLK] = &cam_cc_cci_3_clk.clkr,
  2911. [CAM_CC_CCI_3_CLK_SRC] = &cam_cc_cci_3_clk_src.clkr,
  2912. [CAM_CC_CCI_4_CLK] = &cam_cc_cci_4_clk.clkr,
  2913. [CAM_CC_CCI_4_CLK_SRC] = &cam_cc_cci_4_clk_src.clkr,
  2914. [CAM_CC_CCI_5_CLK] = &cam_cc_cci_5_clk.clkr,
  2915. [CAM_CC_CCI_5_CLK_SRC] = &cam_cc_cci_5_clk_src.clkr,
  2916. [CAM_CC_CORE_AHB_CLK] = &cam_cc_core_ahb_clk.clkr,
  2917. [CAM_CC_CPAS_AHB_CLK] = &cam_cc_cpas_ahb_clk.clkr,
  2918. [CAM_CC_CPAS_BPS_CLK] = &cam_cc_cpas_bps_clk.clkr,
  2919. [CAM_CC_CPAS_FAST_AHB_CLK] = &cam_cc_cpas_fast_ahb_clk.clkr,
  2920. [CAM_CC_CPAS_IFE_0_CLK] = &cam_cc_cpas_ife_0_clk.clkr,
  2921. [CAM_CC_CPAS_IFE_1_CLK] = &cam_cc_cpas_ife_1_clk.clkr,
  2922. [CAM_CC_CPAS_IFE_LITE_CLK] = &cam_cc_cpas_ife_lite_clk.clkr,
  2923. [CAM_CC_CPAS_IPE_NPS_CLK] = &cam_cc_cpas_ipe_nps_clk.clkr,
  2924. [CAM_CC_CPHY_RX_CLK_SRC] = &cam_cc_cphy_rx_clk_src.clkr,
  2925. [CAM_CC_CSI0PHYTIMER_CLK] = &cam_cc_csi0phytimer_clk.clkr,
  2926. [CAM_CC_CSI0PHYTIMER_CLK_SRC] = &cam_cc_csi0phytimer_clk_src.clkr,
  2927. [CAM_CC_CSI1PHYTIMER_CLK] = &cam_cc_csi1phytimer_clk.clkr,
  2928. [CAM_CC_CSI1PHYTIMER_CLK_SRC] = &cam_cc_csi1phytimer_clk_src.clkr,
  2929. [CAM_CC_CSI2PHYTIMER_CLK] = &cam_cc_csi2phytimer_clk.clkr,
  2930. [CAM_CC_CSI2PHYTIMER_CLK_SRC] = &cam_cc_csi2phytimer_clk_src.clkr,
  2931. [CAM_CC_CSI3PHYTIMER_CLK] = &cam_cc_csi3phytimer_clk.clkr,
  2932. [CAM_CC_CSI3PHYTIMER_CLK_SRC] = &cam_cc_csi3phytimer_clk_src.clkr,
  2933. [CAM_CC_CSI4PHYTIMER_CLK] = &cam_cc_csi4phytimer_clk.clkr,
  2934. [CAM_CC_CSI4PHYTIMER_CLK_SRC] = &cam_cc_csi4phytimer_clk_src.clkr,
  2935. [CAM_CC_CSI5PHYTIMER_CLK] = &cam_cc_csi5phytimer_clk.clkr,
  2936. [CAM_CC_CSI5PHYTIMER_CLK_SRC] = &cam_cc_csi5phytimer_clk_src.clkr,
  2937. [CAM_CC_CSI6PHYTIMER_CLK] = &cam_cc_csi6phytimer_clk.clkr,
  2938. [CAM_CC_CSI6PHYTIMER_CLK_SRC] = &cam_cc_csi6phytimer_clk_src.clkr,
  2939. [CAM_CC_CSID_CLK] = &cam_cc_csid_clk.clkr,
  2940. [CAM_CC_CSID_CLK_SRC] = &cam_cc_csid_clk_src.clkr,
  2941. [CAM_CC_CSID_CSIPHY_RX_CLK] = &cam_cc_csid_csiphy_rx_clk.clkr,
  2942. [CAM_CC_CSIPHY0_CLK] = &cam_cc_csiphy0_clk.clkr,
  2943. [CAM_CC_CSIPHY1_CLK] = &cam_cc_csiphy1_clk.clkr,
  2944. [CAM_CC_CSIPHY2_CLK] = &cam_cc_csiphy2_clk.clkr,
  2945. [CAM_CC_CSIPHY3_CLK] = &cam_cc_csiphy3_clk.clkr,
  2946. [CAM_CC_CSIPHY4_CLK] = &cam_cc_csiphy4_clk.clkr,
  2947. [CAM_CC_CSIPHY5_CLK] = &cam_cc_csiphy5_clk.clkr,
  2948. [CAM_CC_CSIPHY6_CLK] = &cam_cc_csiphy6_clk.clkr,
  2949. [CAM_CC_FAST_AHB_CLK_SRC] = &cam_cc_fast_ahb_clk_src.clkr,
  2950. [CAM_CC_ICP_AHB_CLK] = &cam_cc_icp_ahb_clk.clkr,
  2951. [CAM_CC_ICP_CLK] = &cam_cc_icp_clk.clkr,
  2952. [CAM_CC_ICP_CLK_SRC] = &cam_cc_icp_clk_src.clkr,
  2953. [CAM_CC_IFE_0_CLK] = &cam_cc_ife_0_clk.clkr,
  2954. [CAM_CC_IFE_0_CLK_SRC] = &cam_cc_ife_0_clk_src.clkr,
  2955. [CAM_CC_IFE_0_FAST_AHB_CLK] = &cam_cc_ife_0_fast_ahb_clk.clkr,
  2956. [CAM_CC_IFE_0_SHIFT_CLK] = &cam_cc_ife_0_shift_clk.clkr,
  2957. [CAM_CC_IFE_1_CLK] = &cam_cc_ife_1_clk.clkr,
  2958. [CAM_CC_IFE_1_CLK_SRC] = &cam_cc_ife_1_clk_src.clkr,
  2959. [CAM_CC_IFE_1_FAST_AHB_CLK] = &cam_cc_ife_1_fast_ahb_clk.clkr,
  2960. [CAM_CC_IFE_1_SHIFT_CLK] = &cam_cc_ife_1_shift_clk.clkr,
  2961. [CAM_CC_IFE_LITE_AHB_CLK] = &cam_cc_ife_lite_ahb_clk.clkr,
  2962. [CAM_CC_IFE_LITE_CLK] = &cam_cc_ife_lite_clk.clkr,
  2963. [CAM_CC_IFE_LITE_CLK_SRC] = &cam_cc_ife_lite_clk_src.clkr,
  2964. [CAM_CC_IFE_LITE_CPHY_RX_CLK] = &cam_cc_ife_lite_cphy_rx_clk.clkr,
  2965. [CAM_CC_IFE_LITE_CSID_CLK] = &cam_cc_ife_lite_csid_clk.clkr,
  2966. [CAM_CC_IFE_LITE_CSID_CLK_SRC] = &cam_cc_ife_lite_csid_clk_src.clkr,
  2967. [CAM_CC_IPE_NPS_AHB_CLK] = &cam_cc_ipe_nps_ahb_clk.clkr,
  2968. [CAM_CC_IPE_NPS_CLK] = &cam_cc_ipe_nps_clk.clkr,
  2969. [CAM_CC_IPE_NPS_CLK_SRC] = &cam_cc_ipe_nps_clk_src.clkr,
  2970. [CAM_CC_IPE_NPS_FAST_AHB_CLK] = &cam_cc_ipe_nps_fast_ahb_clk.clkr,
  2971. [CAM_CC_IPE_PPS_CLK] = &cam_cc_ipe_pps_clk.clkr,
  2972. [CAM_CC_IPE_PPS_FAST_AHB_CLK] = &cam_cc_ipe_pps_fast_ahb_clk.clkr,
  2973. [CAM_CC_IPE_SHIFT_CLK] = &cam_cc_ipe_shift_clk.clkr,
  2974. [CAM_CC_JPEG_1_CLK] = &cam_cc_jpeg_1_clk.clkr,
  2975. [CAM_CC_JPEG_2_CLK] = &cam_cc_jpeg_2_clk.clkr,
  2976. [CAM_CC_JPEG_CLK] = &cam_cc_jpeg_clk.clkr,
  2977. [CAM_CC_JPEG_CLK_SRC] = &cam_cc_jpeg_clk_src.clkr,
  2978. [CAM_CC_MCLK0_CLK] = &cam_cc_mclk0_clk.clkr,
  2979. [CAM_CC_MCLK0_CLK_SRC] = &cam_cc_mclk0_clk_src.clkr,
  2980. [CAM_CC_MCLK10_CLK] = &cam_cc_mclk10_clk.clkr,
  2981. [CAM_CC_MCLK10_CLK_SRC] = &cam_cc_mclk10_clk_src.clkr,
  2982. [CAM_CC_MCLK11_CLK] = &cam_cc_mclk11_clk.clkr,
  2983. [CAM_CC_MCLK11_CLK_SRC] = &cam_cc_mclk11_clk_src.clkr,
  2984. [CAM_CC_MCLK1_CLK] = &cam_cc_mclk1_clk.clkr,
  2985. [CAM_CC_MCLK1_CLK_SRC] = &cam_cc_mclk1_clk_src.clkr,
  2986. [CAM_CC_MCLK2_CLK] = &cam_cc_mclk2_clk.clkr,
  2987. [CAM_CC_MCLK2_CLK_SRC] = &cam_cc_mclk2_clk_src.clkr,
  2988. [CAM_CC_MCLK3_CLK] = &cam_cc_mclk3_clk.clkr,
  2989. [CAM_CC_MCLK3_CLK_SRC] = &cam_cc_mclk3_clk_src.clkr,
  2990. [CAM_CC_MCLK4_CLK] = &cam_cc_mclk4_clk.clkr,
  2991. [CAM_CC_MCLK4_CLK_SRC] = &cam_cc_mclk4_clk_src.clkr,
  2992. [CAM_CC_MCLK5_CLK] = &cam_cc_mclk5_clk.clkr,
  2993. [CAM_CC_MCLK5_CLK_SRC] = &cam_cc_mclk5_clk_src.clkr,
  2994. [CAM_CC_MCLK6_CLK] = &cam_cc_mclk6_clk.clkr,
  2995. [CAM_CC_MCLK6_CLK_SRC] = &cam_cc_mclk6_clk_src.clkr,
  2996. [CAM_CC_MCLK7_CLK] = &cam_cc_mclk7_clk.clkr,
  2997. [CAM_CC_MCLK7_CLK_SRC] = &cam_cc_mclk7_clk_src.clkr,
  2998. [CAM_CC_MCLK8_CLK] = &cam_cc_mclk8_clk.clkr,
  2999. [CAM_CC_MCLK8_CLK_SRC] = &cam_cc_mclk8_clk_src.clkr,
  3000. [CAM_CC_MCLK9_CLK] = &cam_cc_mclk9_clk.clkr,
  3001. [CAM_CC_MCLK9_CLK_SRC] = &cam_cc_mclk9_clk_src.clkr,
  3002. [CAM_CC_PLL0] = &cam_cc_pll0.clkr,
  3003. [CAM_CC_PLL0_OUT_EVEN] = &cam_cc_pll0_out_even.clkr,
  3004. [CAM_CC_PLL0_OUT_ODD] = &cam_cc_pll0_out_odd.clkr,
  3005. [CAM_CC_PLL1] = &cam_cc_pll1.clkr,
  3006. [CAM_CC_PLL1_OUT_EVEN] = &cam_cc_pll1_out_even.clkr,
  3007. [CAM_CC_PLL2] = &cam_cc_pll2.clkr,
  3008. [CAM_CC_PLL3] = &cam_cc_pll3.clkr,
  3009. [CAM_CC_PLL3_OUT_EVEN] = &cam_cc_pll3_out_even.clkr,
  3010. [CAM_CC_PLL4] = &cam_cc_pll4.clkr,
  3011. [CAM_CC_PLL4_OUT_EVEN] = &cam_cc_pll4_out_even.clkr,
  3012. [CAM_CC_PLL5] = &cam_cc_pll5.clkr,
  3013. [CAM_CC_PLL5_OUT_EVEN] = &cam_cc_pll5_out_even.clkr,
  3014. [CAM_CC_PLL6] = &cam_cc_pll6.clkr,
  3015. [CAM_CC_PLL6_OUT_EVEN] = &cam_cc_pll6_out_even.clkr,
  3016. [CAM_CC_PLL6_OUT_ODD] = &cam_cc_pll6_out_odd.clkr,
  3017. [CAM_CC_QDSS_DEBUG_CLK] = &cam_cc_qdss_debug_clk.clkr,
  3018. [CAM_CC_QDSS_DEBUG_CLK_SRC] = &cam_cc_qdss_debug_clk_src.clkr,
  3019. [CAM_CC_QDSS_DEBUG_XO_CLK] = &cam_cc_qdss_debug_xo_clk.clkr,
  3020. [CAM_CC_SLEEP_CLK_SRC] = &cam_cc_sleep_clk_src.clkr,
  3021. [CAM_CC_SLOW_AHB_CLK_SRC] = &cam_cc_slow_ahb_clk_src.clkr,
  3022. [CAM_CC_TITAN_TOP_SHIFT_CLK] = &cam_cc_titan_top_shift_clk.clkr,
  3023. [CAM_CC_XO_CLK_SRC] = &cam_cc_xo_clk_src.clkr,
  3024. };
  3025. static const struct qcom_reset_map cam_cc_niobe_resets[] = {
  3026. [CAM_CC_BPS_BCR] = { 0x10000 },
  3027. [CAM_CC_DRV_BCR] = { 0x14078 },
  3028. [CAM_CC_ICP_BCR] = { 0x13098 },
  3029. [CAM_CC_IFE_0_BCR] = { 0x11000 },
  3030. [CAM_CC_IFE_1_BCR] = { 0x12000 },
  3031. [CAM_CC_IPE_0_BCR] = { 0x1007c },
  3032. [CAM_CC_QDSS_DEBUG_BCR] = { 0x14000 },
  3033. };
  3034. static const struct regmap_config cam_cc_niobe_regmap_config = {
  3035. .reg_bits = 32,
  3036. .reg_stride = 4,
  3037. .val_bits = 32,
  3038. .max_register = 0x1601c,
  3039. .fast_io = true,
  3040. };
  3041. static struct qcom_cc_desc cam_cc_niobe_desc = {
  3042. .config = &cam_cc_niobe_regmap_config,
  3043. .clks = cam_cc_niobe_clocks,
  3044. .num_clks = ARRAY_SIZE(cam_cc_niobe_clocks),
  3045. .resets = cam_cc_niobe_resets,
  3046. .num_resets = ARRAY_SIZE(cam_cc_niobe_resets),
  3047. .clk_regulators = cam_cc_niobe_regulators,
  3048. .num_clk_regulators = ARRAY_SIZE(cam_cc_niobe_regulators),
  3049. };
  3050. static const struct of_device_id cam_cc_niobe_match_table[] = {
  3051. { .compatible = "qcom,niobe-camcc" },
  3052. { }
  3053. };
  3054. MODULE_DEVICE_TABLE(of, cam_cc_niobe_match_table);
  3055. static int cam_cc_niobe_probe(struct platform_device *pdev)
  3056. {
  3057. struct regmap *regmap;
  3058. int ret;
  3059. regmap = qcom_cc_map(pdev, &cam_cc_niobe_desc);
  3060. if (IS_ERR(regmap))
  3061. return PTR_ERR(regmap);
  3062. ret = qcom_cc_runtime_init(pdev, &cam_cc_niobe_desc);
  3063. if (ret)
  3064. return ret;
  3065. ret = pm_runtime_get_sync(&pdev->dev);
  3066. if (ret)
  3067. return ret;
  3068. clk_lucid_ole_pll_configure(&cam_cc_pll0, regmap, &cam_cc_pll0_config);
  3069. clk_lucid_ole_pll_configure(&cam_cc_pll1, regmap, &cam_cc_pll1_config);
  3070. clk_rivian_ole_pll_configure(&cam_cc_pll2, regmap, &cam_cc_pll2_config);
  3071. clk_lucid_ole_pll_configure(&cam_cc_pll3, regmap, &cam_cc_pll3_config);
  3072. clk_lucid_ole_pll_configure(&cam_cc_pll4, regmap, &cam_cc_pll4_config);
  3073. clk_lucid_ole_pll_configure(&cam_cc_pll5, regmap, &cam_cc_pll5_config);
  3074. clk_lucid_ole_pll_configure(&cam_cc_pll6, regmap, &cam_cc_pll6_config);
  3075. /*
  3076. * Keep clocks always enabled:
  3077. * cam_cc_drv_ahb_clk
  3078. * cam_cc_drv_xo_clk
  3079. * cam_cc_gdsc_clk
  3080. * cam_cc_sleep_clk
  3081. */
  3082. regmap_update_bits(regmap, 0x14080, BIT(0), BIT(0));
  3083. regmap_update_bits(regmap, 0x1407C, BIT(0), BIT(0));
  3084. regmap_update_bits(regmap, 0x14054, BIT(0), BIT(0));
  3085. regmap_update_bits(regmap, 0x14070, BIT(0), BIT(0));
  3086. ret = qcom_cc_really_probe(pdev, &cam_cc_niobe_desc, regmap);
  3087. if (ret) {
  3088. dev_err(&pdev->dev, "Failed to register CAM CC clocks\n");
  3089. return ret;
  3090. }
  3091. pm_runtime_put_sync(&pdev->dev);
  3092. dev_info(&pdev->dev, "Registered CAM CC clocks\n");
  3093. return ret;
  3094. }
  3095. static void cam_cc_niobe_sync_state(struct device *dev)
  3096. {
  3097. qcom_cc_sync_state(dev, &cam_cc_niobe_desc);
  3098. }
  3099. static const struct dev_pm_ops cam_cc_niobe_pm_ops = {
  3100. SET_RUNTIME_PM_OPS(qcom_cc_runtime_suspend, qcom_cc_runtime_resume, NULL)
  3101. SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
  3102. pm_runtime_force_resume)
  3103. };
  3104. static struct platform_driver cam_cc_niobe_driver = {
  3105. .probe = cam_cc_niobe_probe,
  3106. .driver = {
  3107. .name = "cam_cc-niobe",
  3108. .of_match_table = cam_cc_niobe_match_table,
  3109. .sync_state = cam_cc_niobe_sync_state,
  3110. .pm = &cam_cc_niobe_pm_ops,
  3111. },
  3112. };
  3113. static int __init cam_cc_niobe_init(void)
  3114. {
  3115. return platform_driver_register(&cam_cc_niobe_driver);
  3116. }
  3117. subsys_initcall(cam_cc_niobe_init);
  3118. static void __exit cam_cc_niobe_exit(void)
  3119. {
  3120. platform_driver_unregister(&cam_cc_niobe_driver);
  3121. }
  3122. module_exit(cam_cc_niobe_exit);
  3123. MODULE_DESCRIPTION("QTI CAM_CC NIOBE Driver");
  3124. MODULE_LICENSE("GPL");