camcc-lemans.c 58 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2021, 2023, Qualcomm Innovation Center, Inc. All rights reserved.
  4. */
  5. #include <linux/clk.h>
  6. #include <linux/clk-provider.h>
  7. #include <linux/err.h>
  8. #include <linux/kernel.h>
  9. #include <linux/module.h>
  10. #include <linux/of_device.h>
  11. #include <linux/of.h>
  12. #include <linux/regmap.h>
  13. #include <linux/pm_runtime.h>
  14. #include <dt-bindings/clock/qcom,camcc-lemans.h>
  15. #include "clk-alpha-pll.h"
  16. #include "clk-branch.h"
  17. #include "clk-pll.h"
  18. #include "clk-rcg.h"
  19. #include "clk-regmap.h"
  20. #include "common.h"
  21. #include "reset.h"
  22. #include "vdd-level-sm8150.h"
  23. static DEFINE_VDD_REGULATORS(vdd_mm, VDD_NOMINAL + 1, 1, vdd_corner);
  24. static DEFINE_VDD_REGULATORS(vdd_mxa, VDD_LOW_L1 + 1, 1, vdd_corner);
  25. static DEFINE_VDD_REGULATORS(vdd_mxc, VDD_HIGH + 1, 1, vdd_corner);
  26. static struct clk_vdd_class *cam_cc_lemans_regulators[] = {
  27. &vdd_mm,
  28. &vdd_mxa,
  29. &vdd_mxc,
  30. };
  31. static struct clk_vdd_class *cam_cc_lemans_regulators_1[] = {
  32. &vdd_mm,
  33. &vdd_mxc,
  34. };
  35. enum {
  36. P_BI_TCXO,
  37. P_CAM_CC_PLL0_OUT_EVEN,
  38. P_CAM_CC_PLL0_OUT_MAIN,
  39. P_CAM_CC_PLL0_OUT_ODD,
  40. P_CAM_CC_PLL2_OUT_EVEN,
  41. P_CAM_CC_PLL2_OUT_MAIN,
  42. P_CAM_CC_PLL3_OUT_EVEN,
  43. P_CAM_CC_PLL4_OUT_EVEN,
  44. P_CAM_CC_PLL5_OUT_EVEN,
  45. P_SLEEP_CLK,
  46. };
  47. static const struct pll_vco lucid_evo_vco[] = {
  48. { 249600000, 2020000000, 0 },
  49. };
  50. static const struct pll_vco rivian_evo_vco[] = {
  51. { 864000000, 1056000000, 0 },
  52. };
  53. /* 1200MHz configuration */
  54. static struct alpha_pll_config cam_cc_pll0_config = {
  55. .l = 0x3E,
  56. .cal_l = 0x44,
  57. .alpha = 0x8000,
  58. .config_ctl_val = 0x20485699,
  59. .config_ctl_hi_val = 0x00182261,
  60. .config_ctl_hi1_val = 0x32AA299C,
  61. .user_ctl_val = 0x00008407,
  62. .user_ctl_hi_val = 0x00400805,
  63. };
  64. static struct clk_alpha_pll cam_cc_pll0 = {
  65. .offset = 0x0,
  66. .vco_table = lucid_evo_vco,
  67. .num_vco = ARRAY_SIZE(lucid_evo_vco),
  68. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  69. .config = &cam_cc_pll0_config,
  70. .clkr = {
  71. .hw.init = &(const struct clk_init_data){
  72. .name = "cam_cc_pll0",
  73. .parent_data = &(const struct clk_parent_data){
  74. .fw_name = "bi_tcxo",
  75. },
  76. .num_parents = 1,
  77. .ops = &clk_alpha_pll_lucid_evo_ops,
  78. },
  79. .vdd_data = {
  80. .vdd_class = &vdd_mxc,
  81. .num_rate_max = VDD_NUM,
  82. .rate_max = (unsigned long[VDD_NUM]) {
  83. [VDD_LOWER_D1] = 500000000,
  84. [VDD_LOWER] = 615000000,
  85. [VDD_LOW] = 1066000000,
  86. [VDD_LOW_L1] = 1500000000,
  87. [VDD_NOMINAL] = 1800000000,
  88. [VDD_HIGH] = 2020000000},
  89. },
  90. },
  91. };
  92. static const struct clk_div_table post_div_table_cam_cc_pll0_out_even[] = {
  93. { 0x1, 2 },
  94. { }
  95. };
  96. static struct clk_alpha_pll_postdiv cam_cc_pll0_out_even = {
  97. .offset = 0x0,
  98. .post_div_shift = 10,
  99. .post_div_table = post_div_table_cam_cc_pll0_out_even,
  100. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll0_out_even),
  101. .width = 4,
  102. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  103. .clkr.hw.init = &(const struct clk_init_data){
  104. .name = "cam_cc_pll0_out_even",
  105. .parent_hws = (const struct clk_hw*[]){
  106. &cam_cc_pll0.clkr.hw,
  107. },
  108. .num_parents = 1,
  109. .ops = &clk_alpha_pll_postdiv_lucid_evo_ops,
  110. },
  111. };
  112. static const struct clk_div_table post_div_table_cam_cc_pll0_out_odd[] = {
  113. { 0x2, 3 },
  114. { }
  115. };
  116. static struct clk_alpha_pll_postdiv cam_cc_pll0_out_odd = {
  117. .offset = 0x0,
  118. .post_div_shift = 14,
  119. .post_div_table = post_div_table_cam_cc_pll0_out_odd,
  120. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll0_out_odd),
  121. .width = 4,
  122. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  123. .clkr.hw.init = &(const struct clk_init_data){
  124. .name = "cam_cc_pll0_out_odd",
  125. .parent_hws = (const struct clk_hw*[]){
  126. &cam_cc_pll0.clkr.hw,
  127. },
  128. .num_parents = 1,
  129. .ops = &clk_alpha_pll_postdiv_lucid_evo_ops,
  130. },
  131. };
  132. /* 960MHz configuration */
  133. static struct alpha_pll_config cam_cc_pll2_config = {
  134. .l = 0x32,
  135. .alpha = 0x0,
  136. .config_ctl_val = 0x90008820,
  137. .config_ctl_hi_val = 0x00890263,
  138. .config_ctl_hi1_val = 0x00000247,
  139. .user_ctl_val = 0x00000001,
  140. .user_ctl_hi_val = 0x00400000,
  141. };
  142. static struct clk_alpha_pll cam_cc_pll2 = {
  143. .offset = 0x1000,
  144. .vco_table = rivian_evo_vco,
  145. .num_vco = ARRAY_SIZE(rivian_evo_vco),
  146. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_RIVIAN_EVO],
  147. .config = &cam_cc_pll2_config,
  148. .clkr = {
  149. .hw.init = &(const struct clk_init_data){
  150. .name = "cam_cc_pll2",
  151. .parent_data = &(const struct clk_parent_data){
  152. .fw_name = "bi_tcxo",
  153. },
  154. .num_parents = 1,
  155. .ops = &clk_alpha_pll_rivian_evo_ops,
  156. },
  157. .vdd_data = {
  158. .vdd_class = &vdd_mxa,
  159. .num_rate_max = VDD_NUM,
  160. .rate_max = (unsigned long[VDD_NUM]) {
  161. [VDD_LOW] = 1056000000},
  162. },
  163. },
  164. };
  165. /* 960MHz configuration */
  166. static struct alpha_pll_config cam_cc_pll3_config = {
  167. .l = 0x32,
  168. .cal_l = 0x44,
  169. .alpha = 0x0,
  170. .config_ctl_val = 0x20485699,
  171. .config_ctl_hi_val = 0x00182261,
  172. .config_ctl_hi1_val = 0x32AA299C,
  173. .user_ctl_val = 0x00000403,
  174. .user_ctl_hi_val = 0x00400805,
  175. };
  176. static struct clk_alpha_pll cam_cc_pll3 = {
  177. .offset = 0x2000,
  178. .vco_table = lucid_evo_vco,
  179. .num_vco = ARRAY_SIZE(lucid_evo_vco),
  180. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  181. .config = &cam_cc_pll3_config,
  182. .clkr = {
  183. .hw.init = &(const struct clk_init_data){
  184. .name = "cam_cc_pll3",
  185. .parent_data = &(const struct clk_parent_data){
  186. .fw_name = "bi_tcxo",
  187. },
  188. .num_parents = 1,
  189. .ops = &clk_alpha_pll_lucid_evo_ops,
  190. },
  191. .vdd_data = {
  192. .vdd_class = &vdd_mxc,
  193. .num_rate_max = VDD_NUM,
  194. .rate_max = (unsigned long[VDD_NUM]) {
  195. [VDD_LOWER_D1] = 500000000,
  196. [VDD_LOWER] = 615000000,
  197. [VDD_LOW] = 1066000000,
  198. [VDD_LOW_L1] = 1500000000,
  199. [VDD_NOMINAL] = 1800000000,
  200. [VDD_HIGH] = 2020000000},
  201. },
  202. },
  203. };
  204. static const struct clk_div_table post_div_table_cam_cc_pll3_out_even[] = {
  205. { 0x1, 2 },
  206. { }
  207. };
  208. static struct clk_alpha_pll_postdiv cam_cc_pll3_out_even = {
  209. .offset = 0x2000,
  210. .post_div_shift = 10,
  211. .post_div_table = post_div_table_cam_cc_pll3_out_even,
  212. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll3_out_even),
  213. .width = 4,
  214. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  215. .clkr.hw.init = &(const struct clk_init_data){
  216. .name = "cam_cc_pll3_out_even",
  217. .parent_hws = (const struct clk_hw*[]){
  218. &cam_cc_pll3.clkr.hw,
  219. },
  220. .num_parents = 1,
  221. .flags = CLK_SET_RATE_PARENT,
  222. .ops = &clk_alpha_pll_postdiv_lucid_evo_ops,
  223. },
  224. };
  225. /* 960MHz configuration */
  226. static struct alpha_pll_config cam_cc_pll4_config = {
  227. .l = 0x32,
  228. .cal_l = 0x44,
  229. .alpha = 0x0,
  230. .config_ctl_val = 0x20485699,
  231. .config_ctl_hi_val = 0x00182261,
  232. .config_ctl_hi1_val = 0x32AA299C,
  233. .user_ctl_val = 0x00000403,
  234. .user_ctl_hi_val = 0x00400805,
  235. };
  236. static struct clk_alpha_pll cam_cc_pll4 = {
  237. .offset = 0x3000,
  238. .vco_table = lucid_evo_vco,
  239. .num_vco = ARRAY_SIZE(lucid_evo_vco),
  240. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  241. .config = &cam_cc_pll4_config,
  242. .clkr = {
  243. .hw.init = &(const struct clk_init_data){
  244. .name = "cam_cc_pll4",
  245. .parent_data = &(const struct clk_parent_data){
  246. .fw_name = "bi_tcxo",
  247. },
  248. .num_parents = 1,
  249. .ops = &clk_alpha_pll_lucid_evo_ops,
  250. },
  251. .vdd_data = {
  252. .vdd_class = &vdd_mxc,
  253. .num_rate_max = VDD_NUM,
  254. .rate_max = (unsigned long[VDD_NUM]) {
  255. [VDD_LOWER_D1] = 500000000,
  256. [VDD_LOWER] = 615000000,
  257. [VDD_LOW] = 1066000000,
  258. [VDD_LOW_L1] = 1500000000,
  259. [VDD_NOMINAL] = 1800000000,
  260. [VDD_HIGH] = 2020000000},
  261. },
  262. },
  263. };
  264. static const struct clk_div_table post_div_table_cam_cc_pll4_out_even[] = {
  265. { 0x1, 2 },
  266. { }
  267. };
  268. static struct clk_alpha_pll_postdiv cam_cc_pll4_out_even = {
  269. .offset = 0x3000,
  270. .post_div_shift = 10,
  271. .post_div_table = post_div_table_cam_cc_pll4_out_even,
  272. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll4_out_even),
  273. .width = 4,
  274. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  275. .clkr.hw.init = &(const struct clk_init_data){
  276. .name = "cam_cc_pll4_out_even",
  277. .parent_hws = (const struct clk_hw*[]){
  278. &cam_cc_pll4.clkr.hw,
  279. },
  280. .num_parents = 1,
  281. .flags = CLK_SET_RATE_PARENT,
  282. .ops = &clk_alpha_pll_postdiv_lucid_evo_ops,
  283. },
  284. };
  285. /* 960MHz configuration */
  286. static struct alpha_pll_config cam_cc_pll5_config = {
  287. .l = 0x32,
  288. .cal_l = 0x44,
  289. .alpha = 0x0,
  290. .config_ctl_val = 0x20485699,
  291. .config_ctl_hi_val = 0x00182261,
  292. .config_ctl_hi1_val = 0x32AA299C,
  293. .user_ctl_val = 0x00000403,
  294. .user_ctl_hi_val = 0x00400805,
  295. };
  296. static struct clk_alpha_pll cam_cc_pll5 = {
  297. .offset = 0x4000,
  298. .vco_table = lucid_evo_vco,
  299. .num_vco = ARRAY_SIZE(lucid_evo_vco),
  300. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  301. .config = &cam_cc_pll5_config,
  302. .clkr = {
  303. .hw.init = &(const struct clk_init_data){
  304. .name = "cam_cc_pll5",
  305. .parent_data = &(const struct clk_parent_data){
  306. .fw_name = "bi_tcxo",
  307. },
  308. .num_parents = 1,
  309. .ops = &clk_alpha_pll_lucid_evo_ops,
  310. },
  311. .vdd_data = {
  312. .vdd_class = &vdd_mxc,
  313. .num_rate_max = VDD_NUM,
  314. .rate_max = (unsigned long[VDD_NUM]) {
  315. [VDD_LOWER_D1] = 500000000,
  316. [VDD_LOWER] = 615000000,
  317. [VDD_LOW] = 1066000000,
  318. [VDD_LOW_L1] = 1500000000,
  319. [VDD_NOMINAL] = 1800000000,
  320. [VDD_HIGH] = 2020000000},
  321. },
  322. },
  323. };
  324. static const struct clk_div_table post_div_table_cam_cc_pll5_out_even[] = {
  325. { 0x1, 2 },
  326. { }
  327. };
  328. static struct clk_alpha_pll_postdiv cam_cc_pll5_out_even = {
  329. .offset = 0x4000,
  330. .post_div_shift = 10,
  331. .post_div_table = post_div_table_cam_cc_pll5_out_even,
  332. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll5_out_even),
  333. .width = 4,
  334. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  335. .clkr.hw.init = &(const struct clk_init_data){
  336. .name = "cam_cc_pll5_out_even",
  337. .parent_hws = (const struct clk_hw*[]){
  338. &cam_cc_pll5.clkr.hw,
  339. },
  340. .num_parents = 1,
  341. .flags = CLK_SET_RATE_PARENT,
  342. .ops = &clk_alpha_pll_postdiv_lucid_evo_ops,
  343. },
  344. };
  345. static const struct parent_map cam_cc_parent_map_0[] = {
  346. { P_BI_TCXO, 0 },
  347. { P_CAM_CC_PLL0_OUT_MAIN, 1 },
  348. { P_CAM_CC_PLL0_OUT_EVEN, 2 },
  349. { P_CAM_CC_PLL0_OUT_ODD, 3 },
  350. };
  351. static const struct clk_parent_data cam_cc_parent_data_0[] = {
  352. { .fw_name = "bi_tcxo" },
  353. { .hw = &cam_cc_pll0.clkr.hw },
  354. { .hw = &cam_cc_pll0_out_even.clkr.hw },
  355. { .hw = &cam_cc_pll0_out_odd.clkr.hw },
  356. };
  357. static const struct parent_map cam_cc_parent_map_1[] = {
  358. { P_BI_TCXO, 0 },
  359. { P_CAM_CC_PLL2_OUT_EVEN, 3 },
  360. { P_CAM_CC_PLL2_OUT_MAIN, 5 },
  361. };
  362. static const struct clk_parent_data cam_cc_parent_data_1[] = {
  363. { .fw_name = "bi_tcxo" },
  364. { .hw = &cam_cc_pll2.clkr.hw },
  365. { .hw = &cam_cc_pll2.clkr.hw },
  366. };
  367. static const struct parent_map cam_cc_parent_map_2[] = {
  368. { P_BI_TCXO, 0 },
  369. { P_CAM_CC_PLL4_OUT_EVEN, 6 },
  370. };
  371. static const struct clk_parent_data cam_cc_parent_data_2[] = {
  372. { .fw_name = "bi_tcxo" },
  373. { .hw = &cam_cc_pll4_out_even.clkr.hw },
  374. };
  375. static const struct parent_map cam_cc_parent_map_3[] = {
  376. { P_BI_TCXO, 0 },
  377. { P_CAM_CC_PLL5_OUT_EVEN, 6 },
  378. };
  379. static const struct clk_parent_data cam_cc_parent_data_3[] = {
  380. { .fw_name = "bi_tcxo" },
  381. { .hw = &cam_cc_pll5_out_even.clkr.hw },
  382. };
  383. static const struct parent_map cam_cc_parent_map_4[] = {
  384. { P_BI_TCXO, 0 },
  385. { P_CAM_CC_PLL3_OUT_EVEN, 6 },
  386. };
  387. static const struct clk_parent_data cam_cc_parent_data_4[] = {
  388. { .fw_name = "bi_tcxo" },
  389. { .hw = &cam_cc_pll3_out_even.clkr.hw },
  390. };
  391. static const struct parent_map cam_cc_parent_map_5[] = {
  392. { P_SLEEP_CLK, 0 },
  393. };
  394. static const struct clk_parent_data cam_cc_parent_data_5[] = {
  395. { .fw_name = "sleep_clk" },
  396. };
  397. static const struct parent_map cam_cc_parent_map_6[] = {
  398. { P_BI_TCXO, 0 },
  399. };
  400. static const struct clk_parent_data cam_cc_parent_data_6_ao[] = {
  401. { .fw_name = "bi_tcxo_ao" },
  402. };
  403. static const struct freq_tbl ftbl_cam_cc_camnoc_axi_clk_src[] = {
  404. F(400000000, P_CAM_CC_PLL0_OUT_MAIN, 3, 0, 0),
  405. { }
  406. };
  407. static struct clk_rcg2 cam_cc_camnoc_axi_clk_src = {
  408. .cmd_rcgr = 0x13170,
  409. .mnd_width = 0,
  410. .hid_width = 5,
  411. .parent_map = cam_cc_parent_map_0,
  412. .freq_tbl = ftbl_cam_cc_camnoc_axi_clk_src,
  413. .enable_safe_config = true,
  414. .clkr.hw.init = &(const struct clk_init_data){
  415. .name = "cam_cc_camnoc_axi_clk_src",
  416. .parent_data = cam_cc_parent_data_0,
  417. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  418. .ops = &clk_rcg2_ops,
  419. },
  420. .clkr.vdd_data = {
  421. .vdd_classes = cam_cc_lemans_regulators_1,
  422. .num_vdd_classes = ARRAY_SIZE(cam_cc_lemans_regulators_1),
  423. .num_rate_max = VDD_NUM,
  424. .rate_max = (unsigned long[VDD_NUM]) {
  425. [VDD_LOW_L1] = 400000000},
  426. },
  427. };
  428. static const struct freq_tbl ftbl_cam_cc_cci_0_clk_src[] = {
  429. F(37500000, P_CAM_CC_PLL0_OUT_MAIN, 16, 1, 2),
  430. { }
  431. };
  432. static struct clk_rcg2 cam_cc_cci_0_clk_src = {
  433. .cmd_rcgr = 0x130a0,
  434. .mnd_width = 8,
  435. .hid_width = 5,
  436. .parent_map = cam_cc_parent_map_0,
  437. .freq_tbl = ftbl_cam_cc_cci_0_clk_src,
  438. .enable_safe_config = true,
  439. .clkr.hw.init = &(const struct clk_init_data){
  440. .name = "cam_cc_cci_0_clk_src",
  441. .parent_data = cam_cc_parent_data_0,
  442. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  443. .ops = &clk_rcg2_ops,
  444. },
  445. .clkr.vdd_data = {
  446. .vdd_class = &vdd_mm,
  447. .num_rate_max = VDD_NUM,
  448. .rate_max = (unsigned long[VDD_NUM]) {
  449. [VDD_LOW_L1] = 37500000},
  450. },
  451. };
  452. static struct clk_rcg2 cam_cc_cci_1_clk_src = {
  453. .cmd_rcgr = 0x130bc,
  454. .mnd_width = 8,
  455. .hid_width = 5,
  456. .parent_map = cam_cc_parent_map_0,
  457. .freq_tbl = ftbl_cam_cc_cci_0_clk_src,
  458. .enable_safe_config = true,
  459. .clkr.hw.init = &(const struct clk_init_data){
  460. .name = "cam_cc_cci_1_clk_src",
  461. .parent_data = cam_cc_parent_data_0,
  462. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  463. .ops = &clk_rcg2_ops,
  464. },
  465. .clkr.vdd_data = {
  466. .vdd_class = &vdd_mm,
  467. .num_rate_max = VDD_NUM,
  468. .rate_max = (unsigned long[VDD_NUM]) {
  469. [VDD_LOW_L1] = 37500000},
  470. },
  471. };
  472. static struct clk_rcg2 cam_cc_cci_2_clk_src = {
  473. .cmd_rcgr = 0x130d8,
  474. .mnd_width = 8,
  475. .hid_width = 5,
  476. .parent_map = cam_cc_parent_map_0,
  477. .freq_tbl = ftbl_cam_cc_cci_0_clk_src,
  478. .enable_safe_config = true,
  479. .clkr.hw.init = &(const struct clk_init_data){
  480. .name = "cam_cc_cci_2_clk_src",
  481. .parent_data = cam_cc_parent_data_0,
  482. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  483. .ops = &clk_rcg2_ops,
  484. },
  485. .clkr.vdd_data = {
  486. .vdd_class = &vdd_mm,
  487. .num_rate_max = VDD_NUM,
  488. .rate_max = (unsigned long[VDD_NUM]) {
  489. [VDD_LOW_L1] = 37500000},
  490. },
  491. };
  492. static struct clk_rcg2 cam_cc_cci_3_clk_src = {
  493. .cmd_rcgr = 0x130f4,
  494. .mnd_width = 8,
  495. .hid_width = 5,
  496. .parent_map = cam_cc_parent_map_0,
  497. .freq_tbl = ftbl_cam_cc_cci_0_clk_src,
  498. .enable_safe_config = true,
  499. .clkr.hw.init = &(const struct clk_init_data){
  500. .name = "cam_cc_cci_3_clk_src",
  501. .parent_data = cam_cc_parent_data_0,
  502. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  503. .ops = &clk_rcg2_ops,
  504. },
  505. .clkr.vdd_data = {
  506. .vdd_class = &vdd_mm,
  507. .num_rate_max = VDD_NUM,
  508. .rate_max = (unsigned long[VDD_NUM]) {
  509. [VDD_LOW_L1] = 37500000},
  510. },
  511. };
  512. static const struct freq_tbl ftbl_cam_cc_cphy_rx_clk_src[] = {
  513. F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
  514. { }
  515. };
  516. static struct clk_rcg2 cam_cc_cphy_rx_clk_src = {
  517. .cmd_rcgr = 0x11034,
  518. .mnd_width = 0,
  519. .hid_width = 5,
  520. .parent_map = cam_cc_parent_map_0,
  521. .freq_tbl = ftbl_cam_cc_cphy_rx_clk_src,
  522. .enable_safe_config = true,
  523. .clkr.hw.init = &(const struct clk_init_data){
  524. .name = "cam_cc_cphy_rx_clk_src",
  525. .parent_data = cam_cc_parent_data_0,
  526. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  527. .ops = &clk_rcg2_ops,
  528. },
  529. .clkr.vdd_data = {
  530. .vdd_classes = cam_cc_lemans_regulators_1,
  531. .num_vdd_classes = ARRAY_SIZE(cam_cc_lemans_regulators_1),
  532. .num_rate_max = VDD_NUM,
  533. .rate_max = (unsigned long[VDD_NUM]) {
  534. [VDD_LOW_L1] = 400000000},
  535. },
  536. };
  537. static struct clk_rcg2 cam_cc_csi0phytimer_clk_src = {
  538. .cmd_rcgr = 0x15074,
  539. .mnd_width = 0,
  540. .hid_width = 5,
  541. .parent_map = cam_cc_parent_map_0,
  542. .freq_tbl = ftbl_cam_cc_cphy_rx_clk_src,
  543. .enable_safe_config = true,
  544. .clkr.hw.init = &(const struct clk_init_data){
  545. .name = "cam_cc_csi0phytimer_clk_src",
  546. .parent_data = cam_cc_parent_data_0,
  547. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  548. .ops = &clk_rcg2_ops,
  549. },
  550. .clkr.vdd_data = {
  551. .vdd_class = &vdd_mxc,
  552. .num_rate_max = VDD_NUM,
  553. .rate_max = (unsigned long[VDD_NUM]) {
  554. [VDD_LOW_L1] = 400000000},
  555. },
  556. };
  557. static struct clk_rcg2 cam_cc_csi1phytimer_clk_src = {
  558. .cmd_rcgr = 0x15098,
  559. .mnd_width = 0,
  560. .hid_width = 5,
  561. .parent_map = cam_cc_parent_map_0,
  562. .freq_tbl = ftbl_cam_cc_cphy_rx_clk_src,
  563. .enable_safe_config = true,
  564. .clkr.hw.init = &(const struct clk_init_data){
  565. .name = "cam_cc_csi1phytimer_clk_src",
  566. .parent_data = cam_cc_parent_data_0,
  567. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  568. .ops = &clk_rcg2_ops,
  569. },
  570. .clkr.vdd_data = {
  571. .vdd_class = &vdd_mxc,
  572. .num_rate_max = VDD_NUM,
  573. .rate_max = (unsigned long[VDD_NUM]) {
  574. [VDD_LOW_L1] = 400000000},
  575. },
  576. };
  577. static struct clk_rcg2 cam_cc_csi2phytimer_clk_src = {
  578. .cmd_rcgr = 0x150b8,
  579. .mnd_width = 0,
  580. .hid_width = 5,
  581. .parent_map = cam_cc_parent_map_0,
  582. .freq_tbl = ftbl_cam_cc_cphy_rx_clk_src,
  583. .enable_safe_config = true,
  584. .clkr.hw.init = &(const struct clk_init_data){
  585. .name = "cam_cc_csi2phytimer_clk_src",
  586. .parent_data = cam_cc_parent_data_0,
  587. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  588. .ops = &clk_rcg2_ops,
  589. },
  590. .clkr.vdd_data = {
  591. .vdd_class = &vdd_mxc,
  592. .num_rate_max = VDD_NUM,
  593. .rate_max = (unsigned long[VDD_NUM]) {
  594. [VDD_LOW_L1] = 400000000},
  595. },
  596. };
  597. static struct clk_rcg2 cam_cc_csi3phytimer_clk_src = {
  598. .cmd_rcgr = 0x150d8,
  599. .mnd_width = 0,
  600. .hid_width = 5,
  601. .parent_map = cam_cc_parent_map_0,
  602. .freq_tbl = ftbl_cam_cc_cphy_rx_clk_src,
  603. .enable_safe_config = true,
  604. .clkr.hw.init = &(const struct clk_init_data){
  605. .name = "cam_cc_csi3phytimer_clk_src",
  606. .parent_data = cam_cc_parent_data_0,
  607. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  608. .ops = &clk_rcg2_ops,
  609. },
  610. .clkr.vdd_data = {
  611. .vdd_class = &vdd_mxc,
  612. .num_rate_max = VDD_NUM,
  613. .rate_max = (unsigned long[VDD_NUM]) {
  614. [VDD_LOW_L1] = 400000000},
  615. },
  616. };
  617. static struct clk_rcg2 cam_cc_csid_clk_src = {
  618. .cmd_rcgr = 0x13150,
  619. .mnd_width = 0,
  620. .hid_width = 5,
  621. .parent_map = cam_cc_parent_map_0,
  622. .freq_tbl = ftbl_cam_cc_cphy_rx_clk_src,
  623. .enable_safe_config = true,
  624. .clkr.hw.init = &(const struct clk_init_data){
  625. .name = "cam_cc_csid_clk_src",
  626. .parent_data = cam_cc_parent_data_0,
  627. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  628. .ops = &clk_rcg2_ops,
  629. },
  630. .clkr.vdd_data = {
  631. .vdd_classes = cam_cc_lemans_regulators_1,
  632. .num_vdd_classes = ARRAY_SIZE(cam_cc_lemans_regulators_1),
  633. .num_rate_max = VDD_NUM,
  634. .rate_max = (unsigned long[VDD_NUM]) {
  635. [VDD_LOW_L1] = 400000000},
  636. },
  637. };
  638. static const struct freq_tbl ftbl_cam_cc_fast_ahb_clk_src[] = {
  639. F(300000000, P_CAM_CC_PLL0_OUT_MAIN, 4, 0, 0),
  640. F(400000000, P_CAM_CC_PLL0_OUT_MAIN, 3, 0, 0),
  641. { }
  642. };
  643. static struct clk_rcg2 cam_cc_fast_ahb_clk_src = {
  644. .cmd_rcgr = 0x13120,
  645. .mnd_width = 0,
  646. .hid_width = 5,
  647. .parent_map = cam_cc_parent_map_0,
  648. .freq_tbl = ftbl_cam_cc_fast_ahb_clk_src,
  649. .enable_safe_config = true,
  650. .clkr.hw.init = &(const struct clk_init_data){
  651. .name = "cam_cc_fast_ahb_clk_src",
  652. .parent_data = cam_cc_parent_data_0,
  653. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  654. .ops = &clk_rcg2_ops,
  655. },
  656. .clkr.vdd_data = {
  657. .vdd_classes = cam_cc_lemans_regulators_1,
  658. .num_vdd_classes = ARRAY_SIZE(cam_cc_lemans_regulators_1),
  659. .num_rate_max = VDD_NUM,
  660. .rate_max = (unsigned long[VDD_NUM]) {
  661. [VDD_LOW_L1] = 300000000,
  662. [VDD_NOMINAL] = 400000000},
  663. },
  664. };
  665. static const struct freq_tbl ftbl_cam_cc_icp_clk_src[] = {
  666. F(480000000, P_CAM_CC_PLL0_OUT_MAIN, 2.5, 0, 0),
  667. F(600000000, P_CAM_CC_PLL0_OUT_MAIN, 2, 0, 0),
  668. { }
  669. };
  670. static struct clk_rcg2 cam_cc_icp_clk_src = {
  671. .cmd_rcgr = 0x1307c,
  672. .mnd_width = 0,
  673. .hid_width = 5,
  674. .parent_map = cam_cc_parent_map_0,
  675. .freq_tbl = ftbl_cam_cc_icp_clk_src,
  676. .enable_safe_config = true,
  677. .clkr.hw.init = &(const struct clk_init_data){
  678. .name = "cam_cc_icp_clk_src",
  679. .parent_data = cam_cc_parent_data_0,
  680. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  681. .ops = &clk_rcg2_ops,
  682. },
  683. .clkr.vdd_data = {
  684. .vdd_classes = cam_cc_lemans_regulators_1,
  685. .num_vdd_classes = ARRAY_SIZE(cam_cc_lemans_regulators_1),
  686. .num_rate_max = VDD_NUM,
  687. .rate_max = (unsigned long[VDD_NUM]) {
  688. [VDD_LOW_L1] = 480000000,
  689. [VDD_NOMINAL] = 600000000},
  690. },
  691. };
  692. static const struct freq_tbl ftbl_cam_cc_ife_0_clk_src[] = {
  693. F(480000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
  694. F(600000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
  695. { }
  696. };
  697. static struct clk_rcg2 cam_cc_ife_0_clk_src = {
  698. .cmd_rcgr = 0x11004,
  699. .mnd_width = 0,
  700. .hid_width = 5,
  701. .parent_map = cam_cc_parent_map_2,
  702. .freq_tbl = ftbl_cam_cc_ife_0_clk_src,
  703. .enable_safe_config = true,
  704. .clkr.hw.init = &(const struct clk_init_data){
  705. .name = "cam_cc_ife_0_clk_src",
  706. .parent_data = cam_cc_parent_data_2,
  707. .num_parents = ARRAY_SIZE(cam_cc_parent_data_2),
  708. .flags = CLK_SET_RATE_PARENT,
  709. .ops = &clk_rcg2_ops,
  710. },
  711. .clkr.vdd_data = {
  712. .vdd_classes = cam_cc_lemans_regulators_1,
  713. .num_vdd_classes = ARRAY_SIZE(cam_cc_lemans_regulators_1),
  714. .num_rate_max = VDD_NUM,
  715. .rate_max = (unsigned long[VDD_NUM]) {
  716. [VDD_LOW_L1] = 480000000,
  717. [VDD_NOMINAL] = 600000000},
  718. },
  719. };
  720. static const struct freq_tbl ftbl_cam_cc_ife_1_clk_src[] = {
  721. F(480000000, P_CAM_CC_PLL5_OUT_EVEN, 1, 0, 0),
  722. F(600000000, P_CAM_CC_PLL5_OUT_EVEN, 1, 0, 0),
  723. { }
  724. };
  725. static struct clk_rcg2 cam_cc_ife_1_clk_src = {
  726. .cmd_rcgr = 0x12004,
  727. .mnd_width = 0,
  728. .hid_width = 5,
  729. .parent_map = cam_cc_parent_map_3,
  730. .freq_tbl = ftbl_cam_cc_ife_1_clk_src,
  731. .enable_safe_config = true,
  732. .clkr.hw.init = &(const struct clk_init_data){
  733. .name = "cam_cc_ife_1_clk_src",
  734. .parent_data = cam_cc_parent_data_3,
  735. .num_parents = ARRAY_SIZE(cam_cc_parent_data_3),
  736. .flags = CLK_SET_RATE_PARENT,
  737. .ops = &clk_rcg2_ops,
  738. },
  739. .clkr.vdd_data = {
  740. .vdd_classes = cam_cc_lemans_regulators_1,
  741. .num_vdd_classes = ARRAY_SIZE(cam_cc_lemans_regulators_1),
  742. .num_rate_max = VDD_NUM,
  743. .rate_max = (unsigned long[VDD_NUM]) {
  744. [VDD_LOW_L1] = 480000000,
  745. [VDD_NOMINAL] = 600000000},
  746. },
  747. };
  748. static const struct freq_tbl ftbl_cam_cc_ife_lite_clk_src[] = {
  749. F(400000000, P_CAM_CC_PLL0_OUT_MAIN, 3, 0, 0),
  750. F(480000000, P_CAM_CC_PLL0_OUT_MAIN, 2.5, 0, 0),
  751. { }
  752. };
  753. static struct clk_rcg2 cam_cc_ife_lite_clk_src = {
  754. .cmd_rcgr = 0x13000,
  755. .mnd_width = 0,
  756. .hid_width = 5,
  757. .parent_map = cam_cc_parent_map_0,
  758. .freq_tbl = ftbl_cam_cc_ife_lite_clk_src,
  759. .enable_safe_config = true,
  760. .clkr.hw.init = &(const struct clk_init_data){
  761. .name = "cam_cc_ife_lite_clk_src",
  762. .parent_data = cam_cc_parent_data_0,
  763. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  764. .ops = &clk_rcg2_ops,
  765. },
  766. .clkr.vdd_data = {
  767. .vdd_classes = cam_cc_lemans_regulators_1,
  768. .num_vdd_classes = ARRAY_SIZE(cam_cc_lemans_regulators_1),
  769. .num_rate_max = VDD_NUM,
  770. .rate_max = (unsigned long[VDD_NUM]) {
  771. [VDD_LOW_L1] = 400000000,
  772. [VDD_NOMINAL] = 480000000},
  773. },
  774. };
  775. static struct clk_rcg2 cam_cc_ife_lite_csid_clk_src = {
  776. .cmd_rcgr = 0x13020,
  777. .mnd_width = 0,
  778. .hid_width = 5,
  779. .parent_map = cam_cc_parent_map_0,
  780. .freq_tbl = ftbl_cam_cc_cphy_rx_clk_src,
  781. .enable_safe_config = true,
  782. .clkr.hw.init = &(const struct clk_init_data){
  783. .name = "cam_cc_ife_lite_csid_clk_src",
  784. .parent_data = cam_cc_parent_data_0,
  785. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  786. .ops = &clk_rcg2_ops,
  787. },
  788. .clkr.vdd_data = {
  789. .vdd_classes = cam_cc_lemans_regulators_1,
  790. .num_vdd_classes = ARRAY_SIZE(cam_cc_lemans_regulators_1),
  791. .num_rate_max = VDD_NUM,
  792. .rate_max = (unsigned long[VDD_NUM]) {
  793. [VDD_LOW_L1] = 400000000},
  794. },
  795. };
  796. static const struct freq_tbl ftbl_cam_cc_ipe_clk_src[] = {
  797. F(480000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
  798. F(600000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
  799. { }
  800. };
  801. static struct clk_rcg2 cam_cc_ipe_clk_src = {
  802. .cmd_rcgr = 0x10004,
  803. .mnd_width = 0,
  804. .hid_width = 5,
  805. .parent_map = cam_cc_parent_map_4,
  806. .freq_tbl = ftbl_cam_cc_ipe_clk_src,
  807. .enable_safe_config = true,
  808. .clkr.hw.init = &(const struct clk_init_data){
  809. .name = "cam_cc_ipe_clk_src",
  810. .parent_data = cam_cc_parent_data_4,
  811. .num_parents = ARRAY_SIZE(cam_cc_parent_data_4),
  812. .flags = CLK_SET_RATE_PARENT,
  813. .ops = &clk_rcg2_ops,
  814. },
  815. .clkr.vdd_data = {
  816. .vdd_classes = cam_cc_lemans_regulators_1,
  817. .num_vdd_classes = ARRAY_SIZE(cam_cc_lemans_regulators_1),
  818. .num_rate_max = VDD_NUM,
  819. .rate_max = (unsigned long[VDD_NUM]) {
  820. [VDD_LOW_L1] = 480000000,
  821. [VDD_NOMINAL] = 600000000},
  822. },
  823. };
  824. static const struct freq_tbl ftbl_cam_cc_mclk0_clk_src[] = {
  825. F(19200000, P_CAM_CC_PLL2_OUT_MAIN, 1, 1, 50),
  826. F(24000000, P_CAM_CC_PLL2_OUT_MAIN, 10, 1, 4),
  827. F(64000000, P_CAM_CC_PLL2_OUT_MAIN, 15, 0, 0),
  828. { }
  829. };
  830. static struct clk_rcg2 cam_cc_mclk0_clk_src = {
  831. .cmd_rcgr = 0x15004,
  832. .mnd_width = 8,
  833. .hid_width = 5,
  834. .parent_map = cam_cc_parent_map_1,
  835. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  836. .enable_safe_config = true,
  837. .clkr.hw.init = &(const struct clk_init_data){
  838. .name = "cam_cc_mclk0_clk_src",
  839. .parent_data = cam_cc_parent_data_1,
  840. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  841. .ops = &clk_rcg2_ops,
  842. },
  843. .clkr.vdd_data = {
  844. .vdd_class = &vdd_mxa,
  845. .num_rate_max = VDD_NUM,
  846. .rate_max = (unsigned long[VDD_NUM]) {
  847. [VDD_LOW_L1] = 64000000},
  848. },
  849. };
  850. static struct clk_rcg2 cam_cc_mclk1_clk_src = {
  851. .cmd_rcgr = 0x15020,
  852. .mnd_width = 8,
  853. .hid_width = 5,
  854. .parent_map = cam_cc_parent_map_1,
  855. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  856. .enable_safe_config = true,
  857. .clkr.hw.init = &(const struct clk_init_data){
  858. .name = "cam_cc_mclk1_clk_src",
  859. .parent_data = cam_cc_parent_data_1,
  860. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  861. .ops = &clk_rcg2_ops,
  862. },
  863. .clkr.vdd_data = {
  864. .vdd_class = &vdd_mxa,
  865. .num_rate_max = VDD_NUM,
  866. .rate_max = (unsigned long[VDD_NUM]) {
  867. [VDD_LOW_L1] = 64000000},
  868. },
  869. };
  870. static struct clk_rcg2 cam_cc_mclk2_clk_src = {
  871. .cmd_rcgr = 0x1503c,
  872. .mnd_width = 8,
  873. .hid_width = 5,
  874. .parent_map = cam_cc_parent_map_1,
  875. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  876. .enable_safe_config = true,
  877. .clkr.hw.init = &(const struct clk_init_data){
  878. .name = "cam_cc_mclk2_clk_src",
  879. .parent_data = cam_cc_parent_data_1,
  880. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  881. .ops = &clk_rcg2_ops,
  882. },
  883. .clkr.vdd_data = {
  884. .vdd_class = &vdd_mxa,
  885. .num_rate_max = VDD_NUM,
  886. .rate_max = (unsigned long[VDD_NUM]) {
  887. [VDD_LOW_L1] = 64000000},
  888. },
  889. };
  890. static struct clk_rcg2 cam_cc_mclk3_clk_src = {
  891. .cmd_rcgr = 0x15058,
  892. .mnd_width = 8,
  893. .hid_width = 5,
  894. .parent_map = cam_cc_parent_map_1,
  895. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  896. .enable_safe_config = true,
  897. .clkr.hw.init = &(const struct clk_init_data){
  898. .name = "cam_cc_mclk3_clk_src",
  899. .parent_data = cam_cc_parent_data_1,
  900. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  901. .ops = &clk_rcg2_ops,
  902. },
  903. .clkr.vdd_data = {
  904. .vdd_class = &vdd_mxa,
  905. .num_rate_max = VDD_NUM,
  906. .rate_max = (unsigned long[VDD_NUM]) {
  907. [VDD_LOW_L1] = 64000000},
  908. },
  909. };
  910. static const struct freq_tbl ftbl_cam_cc_sleep_clk_src[] = {
  911. F(32000, P_SLEEP_CLK, 1, 0, 0),
  912. { }
  913. };
  914. static struct clk_rcg2 cam_cc_sleep_clk_src = {
  915. .cmd_rcgr = 0x131f0,
  916. .mnd_width = 0,
  917. .hid_width = 5,
  918. .parent_map = cam_cc_parent_map_5,
  919. .freq_tbl = ftbl_cam_cc_sleep_clk_src,
  920. .clkr.hw.init = &(const struct clk_init_data){
  921. .name = "cam_cc_sleep_clk_src",
  922. .parent_data = cam_cc_parent_data_5,
  923. .num_parents = ARRAY_SIZE(cam_cc_parent_data_5),
  924. .ops = &clk_rcg2_ops,
  925. },
  926. .clkr.vdd_data = {
  927. .vdd_class = &vdd_mm,
  928. .num_rate_max = VDD_NUM,
  929. .rate_max = (unsigned long[VDD_NUM]) {
  930. [VDD_LOW_L1] = 32000},
  931. },
  932. };
  933. static const struct freq_tbl ftbl_cam_cc_slow_ahb_clk_src[] = {
  934. F(80000000, P_CAM_CC_PLL0_OUT_EVEN, 7.5, 0, 0),
  935. { }
  936. };
  937. static struct clk_rcg2 cam_cc_slow_ahb_clk_src = {
  938. .cmd_rcgr = 0x13138,
  939. .mnd_width = 8,
  940. .hid_width = 5,
  941. .parent_map = cam_cc_parent_map_0,
  942. .freq_tbl = ftbl_cam_cc_slow_ahb_clk_src,
  943. .enable_safe_config = true,
  944. .clkr.hw.init = &(const struct clk_init_data){
  945. .name = "cam_cc_slow_ahb_clk_src",
  946. .parent_data = cam_cc_parent_data_0,
  947. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  948. .ops = &clk_rcg2_ops,
  949. },
  950. .clkr.vdd_data = {
  951. .vdd_classes = cam_cc_lemans_regulators_1,
  952. .num_vdd_classes = ARRAY_SIZE(cam_cc_lemans_regulators_1),
  953. .num_rate_max = VDD_NUM,
  954. .rate_max = (unsigned long[VDD_NUM]) {
  955. [VDD_LOW_L1] = 80000000},
  956. },
  957. };
  958. static const struct freq_tbl ftbl_cam_cc_xo_clk_src[] = {
  959. F(19200000, P_BI_TCXO, 1, 0, 0),
  960. { }
  961. };
  962. static struct clk_rcg2 cam_cc_xo_clk_src = {
  963. .cmd_rcgr = 0x131d4,
  964. .mnd_width = 0,
  965. .hid_width = 5,
  966. .parent_map = cam_cc_parent_map_6,
  967. .freq_tbl = ftbl_cam_cc_xo_clk_src,
  968. .enable_safe_config = true,
  969. .clkr.hw.init = &(const struct clk_init_data){
  970. .name = "cam_cc_xo_clk_src",
  971. .parent_data = cam_cc_parent_data_6_ao,
  972. .num_parents = ARRAY_SIZE(cam_cc_parent_data_6_ao),
  973. .ops = &clk_rcg2_ops,
  974. },
  975. };
  976. static struct clk_branch cam_cc_camnoc_axi_clk = {
  977. .halt_reg = 0x13188,
  978. .halt_check = BRANCH_HALT,
  979. .clkr = {
  980. .enable_reg = 0x13188,
  981. .enable_mask = BIT(0),
  982. .hw.init = &(const struct clk_init_data){
  983. .name = "cam_cc_camnoc_axi_clk",
  984. .parent_hws = (const struct clk_hw*[]){
  985. &cam_cc_camnoc_axi_clk_src.clkr.hw,
  986. },
  987. .num_parents = 1,
  988. .flags = CLK_SET_RATE_PARENT,
  989. .ops = &clk_branch2_ops,
  990. },
  991. },
  992. };
  993. static struct clk_branch cam_cc_camnoc_dcd_xo_clk = {
  994. .halt_reg = 0x13190,
  995. .halt_check = BRANCH_HALT,
  996. .clkr = {
  997. .enable_reg = 0x13190,
  998. .enable_mask = BIT(0),
  999. .hw.init = &(const struct clk_init_data){
  1000. .name = "cam_cc_camnoc_dcd_xo_clk",
  1001. .parent_hws = (const struct clk_hw*[]){
  1002. &cam_cc_xo_clk_src.clkr.hw,
  1003. },
  1004. .num_parents = 1,
  1005. .flags = CLK_SET_RATE_PARENT,
  1006. .ops = &clk_branch2_ops,
  1007. },
  1008. },
  1009. };
  1010. static struct clk_branch cam_cc_camnoc_xo_clk = {
  1011. .halt_reg = 0x13194,
  1012. .halt_check = BRANCH_HALT,
  1013. .clkr = {
  1014. .enable_reg = 0x13194,
  1015. .enable_mask = BIT(0),
  1016. .hw.init = &(const struct clk_init_data){
  1017. .name = "cam_cc_camnoc_xo_clk",
  1018. .parent_hws = (const struct clk_hw*[]){
  1019. &cam_cc_xo_clk_src.clkr.hw,
  1020. },
  1021. .num_parents = 1,
  1022. .flags = CLK_SET_RATE_PARENT,
  1023. .ops = &clk_branch2_ops,
  1024. },
  1025. },
  1026. };
  1027. static struct clk_branch cam_cc_cci_0_clk = {
  1028. .halt_reg = 0x130b8,
  1029. .halt_check = BRANCH_HALT,
  1030. .clkr = {
  1031. .enable_reg = 0x130b8,
  1032. .enable_mask = BIT(0),
  1033. .hw.init = &(const struct clk_init_data){
  1034. .name = "cam_cc_cci_0_clk",
  1035. .parent_hws = (const struct clk_hw*[]){
  1036. &cam_cc_cci_0_clk_src.clkr.hw,
  1037. },
  1038. .num_parents = 1,
  1039. .flags = CLK_SET_RATE_PARENT,
  1040. .ops = &clk_branch2_ops,
  1041. },
  1042. },
  1043. };
  1044. static struct clk_branch cam_cc_cci_1_clk = {
  1045. .halt_reg = 0x130d4,
  1046. .halt_check = BRANCH_HALT,
  1047. .clkr = {
  1048. .enable_reg = 0x130d4,
  1049. .enable_mask = BIT(0),
  1050. .hw.init = &(const struct clk_init_data){
  1051. .name = "cam_cc_cci_1_clk",
  1052. .parent_hws = (const struct clk_hw*[]){
  1053. &cam_cc_cci_1_clk_src.clkr.hw,
  1054. },
  1055. .num_parents = 1,
  1056. .flags = CLK_SET_RATE_PARENT,
  1057. .ops = &clk_branch2_ops,
  1058. },
  1059. },
  1060. };
  1061. static struct clk_branch cam_cc_cci_2_clk = {
  1062. .halt_reg = 0x130f0,
  1063. .halt_check = BRANCH_HALT,
  1064. .clkr = {
  1065. .enable_reg = 0x130f0,
  1066. .enable_mask = BIT(0),
  1067. .hw.init = &(const struct clk_init_data){
  1068. .name = "cam_cc_cci_2_clk",
  1069. .parent_hws = (const struct clk_hw*[]){
  1070. &cam_cc_cci_2_clk_src.clkr.hw,
  1071. },
  1072. .num_parents = 1,
  1073. .flags = CLK_SET_RATE_PARENT,
  1074. .ops = &clk_branch2_ops,
  1075. },
  1076. },
  1077. };
  1078. static struct clk_branch cam_cc_cci_3_clk = {
  1079. .halt_reg = 0x1310c,
  1080. .halt_check = BRANCH_HALT,
  1081. .clkr = {
  1082. .enable_reg = 0x1310c,
  1083. .enable_mask = BIT(0),
  1084. .hw.init = &(const struct clk_init_data){
  1085. .name = "cam_cc_cci_3_clk",
  1086. .parent_hws = (const struct clk_hw*[]){
  1087. &cam_cc_cci_3_clk_src.clkr.hw,
  1088. },
  1089. .num_parents = 1,
  1090. .flags = CLK_SET_RATE_PARENT,
  1091. .ops = &clk_branch2_ops,
  1092. },
  1093. },
  1094. };
  1095. static struct clk_branch cam_cc_core_ahb_clk = {
  1096. .halt_reg = 0x131d0,
  1097. .halt_check = BRANCH_HALT_DELAY,
  1098. .clkr = {
  1099. .enable_reg = 0x131d0,
  1100. .enable_mask = BIT(0),
  1101. .hw.init = &(const struct clk_init_data){
  1102. .name = "cam_cc_core_ahb_clk",
  1103. .parent_hws = (const struct clk_hw*[]){
  1104. &cam_cc_slow_ahb_clk_src.clkr.hw,
  1105. },
  1106. .num_parents = 1,
  1107. .flags = CLK_SET_RATE_PARENT,
  1108. .ops = &clk_branch2_ops,
  1109. },
  1110. },
  1111. };
  1112. static struct clk_branch cam_cc_cpas_ahb_clk = {
  1113. .halt_reg = 0x13110,
  1114. .halt_check = BRANCH_HALT,
  1115. .clkr = {
  1116. .enable_reg = 0x13110,
  1117. .enable_mask = BIT(0),
  1118. .hw.init = &(const struct clk_init_data){
  1119. .name = "cam_cc_cpas_ahb_clk",
  1120. .parent_hws = (const struct clk_hw*[]){
  1121. &cam_cc_slow_ahb_clk_src.clkr.hw,
  1122. },
  1123. .num_parents = 1,
  1124. .flags = CLK_SET_RATE_PARENT,
  1125. .ops = &clk_branch2_ops,
  1126. },
  1127. },
  1128. };
  1129. static struct clk_branch cam_cc_cpas_fast_ahb_clk = {
  1130. .halt_reg = 0x13118,
  1131. .halt_check = BRANCH_HALT,
  1132. .clkr = {
  1133. .enable_reg = 0x13118,
  1134. .enable_mask = BIT(0),
  1135. .hw.init = &(const struct clk_init_data){
  1136. .name = "cam_cc_cpas_fast_ahb_clk",
  1137. .parent_hws = (const struct clk_hw*[]){
  1138. &cam_cc_fast_ahb_clk_src.clkr.hw,
  1139. },
  1140. .num_parents = 1,
  1141. .flags = CLK_SET_RATE_PARENT,
  1142. .ops = &clk_branch2_ops,
  1143. },
  1144. },
  1145. };
  1146. static struct clk_branch cam_cc_cpas_ife_0_clk = {
  1147. .halt_reg = 0x11024,
  1148. .halt_check = BRANCH_HALT,
  1149. .clkr = {
  1150. .enable_reg = 0x11024,
  1151. .enable_mask = BIT(0),
  1152. .hw.init = &(const struct clk_init_data){
  1153. .name = "cam_cc_cpas_ife_0_clk",
  1154. .parent_hws = (const struct clk_hw*[]){
  1155. &cam_cc_ife_0_clk_src.clkr.hw,
  1156. },
  1157. .num_parents = 1,
  1158. .flags = CLK_SET_RATE_PARENT,
  1159. .ops = &clk_branch2_ops,
  1160. },
  1161. },
  1162. };
  1163. static struct clk_branch cam_cc_cpas_ife_1_clk = {
  1164. .halt_reg = 0x12024,
  1165. .halt_check = BRANCH_HALT,
  1166. .clkr = {
  1167. .enable_reg = 0x12024,
  1168. .enable_mask = BIT(0),
  1169. .hw.init = &(const struct clk_init_data){
  1170. .name = "cam_cc_cpas_ife_1_clk",
  1171. .parent_hws = (const struct clk_hw*[]){
  1172. &cam_cc_ife_1_clk_src.clkr.hw,
  1173. },
  1174. .num_parents = 1,
  1175. .flags = CLK_SET_RATE_PARENT,
  1176. .ops = &clk_branch2_ops,
  1177. },
  1178. },
  1179. };
  1180. static struct clk_branch cam_cc_cpas_ife_lite_clk = {
  1181. .halt_reg = 0x1301c,
  1182. .halt_check = BRANCH_HALT,
  1183. .clkr = {
  1184. .enable_reg = 0x1301c,
  1185. .enable_mask = BIT(0),
  1186. .hw.init = &(const struct clk_init_data){
  1187. .name = "cam_cc_cpas_ife_lite_clk",
  1188. .parent_hws = (const struct clk_hw*[]){
  1189. &cam_cc_ife_lite_clk_src.clkr.hw,
  1190. },
  1191. .num_parents = 1,
  1192. .flags = CLK_SET_RATE_PARENT,
  1193. .ops = &clk_branch2_ops,
  1194. },
  1195. },
  1196. };
  1197. static struct clk_branch cam_cc_cpas_ipe_clk = {
  1198. .halt_reg = 0x10024,
  1199. .halt_check = BRANCH_HALT,
  1200. .clkr = {
  1201. .enable_reg = 0x10024,
  1202. .enable_mask = BIT(0),
  1203. .hw.init = &(const struct clk_init_data){
  1204. .name = "cam_cc_cpas_ipe_clk",
  1205. .parent_hws = (const struct clk_hw*[]){
  1206. &cam_cc_ipe_clk_src.clkr.hw,
  1207. },
  1208. .num_parents = 1,
  1209. .flags = CLK_SET_RATE_PARENT,
  1210. .ops = &clk_branch2_ops,
  1211. },
  1212. },
  1213. };
  1214. static struct clk_branch cam_cc_cpas_sfe_lite_0_clk = {
  1215. .halt_reg = 0x13050,
  1216. .halt_check = BRANCH_HALT,
  1217. .clkr = {
  1218. .enable_reg = 0x13050,
  1219. .enable_mask = BIT(0),
  1220. .hw.init = &(const struct clk_init_data){
  1221. .name = "cam_cc_cpas_sfe_lite_0_clk",
  1222. .parent_hws = (const struct clk_hw*[]){
  1223. &cam_cc_ife_0_clk_src.clkr.hw,
  1224. },
  1225. .num_parents = 1,
  1226. .flags = CLK_SET_RATE_PARENT,
  1227. .ops = &clk_branch2_ops,
  1228. },
  1229. },
  1230. };
  1231. static struct clk_branch cam_cc_cpas_sfe_lite_1_clk = {
  1232. .halt_reg = 0x13068,
  1233. .halt_check = BRANCH_HALT,
  1234. .clkr = {
  1235. .enable_reg = 0x13068,
  1236. .enable_mask = BIT(0),
  1237. .hw.init = &(const struct clk_init_data){
  1238. .name = "cam_cc_cpas_sfe_lite_1_clk",
  1239. .parent_hws = (const struct clk_hw*[]){
  1240. &cam_cc_ife_1_clk_src.clkr.hw,
  1241. },
  1242. .num_parents = 1,
  1243. .flags = CLK_SET_RATE_PARENT,
  1244. .ops = &clk_branch2_ops,
  1245. },
  1246. },
  1247. };
  1248. static struct clk_branch cam_cc_csi0phytimer_clk = {
  1249. .halt_reg = 0x1508c,
  1250. .halt_check = BRANCH_HALT,
  1251. .clkr = {
  1252. .enable_reg = 0x1508c,
  1253. .enable_mask = BIT(0),
  1254. .hw.init = &(const struct clk_init_data){
  1255. .name = "cam_cc_csi0phytimer_clk",
  1256. .parent_hws = (const struct clk_hw*[]){
  1257. &cam_cc_csi0phytimer_clk_src.clkr.hw,
  1258. },
  1259. .num_parents = 1,
  1260. .flags = CLK_SET_RATE_PARENT,
  1261. .ops = &clk_branch2_ops,
  1262. },
  1263. },
  1264. };
  1265. static struct clk_branch cam_cc_csi1phytimer_clk = {
  1266. .halt_reg = 0x150b0,
  1267. .halt_check = BRANCH_HALT,
  1268. .clkr = {
  1269. .enable_reg = 0x150b0,
  1270. .enable_mask = BIT(0),
  1271. .hw.init = &(const struct clk_init_data){
  1272. .name = "cam_cc_csi1phytimer_clk",
  1273. .parent_hws = (const struct clk_hw*[]){
  1274. &cam_cc_csi1phytimer_clk_src.clkr.hw,
  1275. },
  1276. .num_parents = 1,
  1277. .flags = CLK_SET_RATE_PARENT,
  1278. .ops = &clk_branch2_ops,
  1279. },
  1280. },
  1281. };
  1282. static struct clk_branch cam_cc_csi2phytimer_clk = {
  1283. .halt_reg = 0x150d0,
  1284. .halt_check = BRANCH_HALT,
  1285. .clkr = {
  1286. .enable_reg = 0x150d0,
  1287. .enable_mask = BIT(0),
  1288. .hw.init = &(const struct clk_init_data){
  1289. .name = "cam_cc_csi2phytimer_clk",
  1290. .parent_hws = (const struct clk_hw*[]){
  1291. &cam_cc_csi2phytimer_clk_src.clkr.hw,
  1292. },
  1293. .num_parents = 1,
  1294. .flags = CLK_SET_RATE_PARENT,
  1295. .ops = &clk_branch2_ops,
  1296. },
  1297. },
  1298. };
  1299. static struct clk_branch cam_cc_csi3phytimer_clk = {
  1300. .halt_reg = 0x150f0,
  1301. .halt_check = BRANCH_HALT,
  1302. .clkr = {
  1303. .enable_reg = 0x150f0,
  1304. .enable_mask = BIT(0),
  1305. .hw.init = &(const struct clk_init_data){
  1306. .name = "cam_cc_csi3phytimer_clk",
  1307. .parent_hws = (const struct clk_hw*[]){
  1308. &cam_cc_csi3phytimer_clk_src.clkr.hw,
  1309. },
  1310. .num_parents = 1,
  1311. .flags = CLK_SET_RATE_PARENT,
  1312. .ops = &clk_branch2_ops,
  1313. },
  1314. },
  1315. };
  1316. static struct clk_branch cam_cc_csid_clk = {
  1317. .halt_reg = 0x13168,
  1318. .halt_check = BRANCH_HALT,
  1319. .clkr = {
  1320. .enable_reg = 0x13168,
  1321. .enable_mask = BIT(0),
  1322. .hw.init = &(const struct clk_init_data){
  1323. .name = "cam_cc_csid_clk",
  1324. .parent_hws = (const struct clk_hw*[]){
  1325. &cam_cc_csid_clk_src.clkr.hw,
  1326. },
  1327. .num_parents = 1,
  1328. .flags = CLK_SET_RATE_PARENT,
  1329. .ops = &clk_branch2_ops,
  1330. },
  1331. },
  1332. };
  1333. static struct clk_branch cam_cc_csid_csiphy_rx_clk = {
  1334. .halt_reg = 0x15094,
  1335. .halt_check = BRANCH_HALT,
  1336. .clkr = {
  1337. .enable_reg = 0x15094,
  1338. .enable_mask = BIT(0),
  1339. .hw.init = &(const struct clk_init_data){
  1340. .name = "cam_cc_csid_csiphy_rx_clk",
  1341. .parent_hws = (const struct clk_hw*[]){
  1342. &cam_cc_cphy_rx_clk_src.clkr.hw,
  1343. },
  1344. .num_parents = 1,
  1345. .flags = CLK_SET_RATE_PARENT,
  1346. .ops = &clk_branch2_ops,
  1347. },
  1348. },
  1349. };
  1350. static struct clk_branch cam_cc_csiphy0_clk = {
  1351. .halt_reg = 0x15090,
  1352. .halt_check = BRANCH_HALT,
  1353. .clkr = {
  1354. .enable_reg = 0x15090,
  1355. .enable_mask = BIT(0),
  1356. .hw.init = &(const struct clk_init_data){
  1357. .name = "cam_cc_csiphy0_clk",
  1358. .parent_hws = (const struct clk_hw*[]){
  1359. &cam_cc_cphy_rx_clk_src.clkr.hw,
  1360. },
  1361. .num_parents = 1,
  1362. .flags = CLK_SET_RATE_PARENT,
  1363. .ops = &clk_branch2_ops,
  1364. },
  1365. },
  1366. };
  1367. static struct clk_branch cam_cc_csiphy1_clk = {
  1368. .halt_reg = 0x150b4,
  1369. .halt_check = BRANCH_HALT,
  1370. .clkr = {
  1371. .enable_reg = 0x150b4,
  1372. .enable_mask = BIT(0),
  1373. .hw.init = &(const struct clk_init_data){
  1374. .name = "cam_cc_csiphy1_clk",
  1375. .parent_hws = (const struct clk_hw*[]){
  1376. &cam_cc_cphy_rx_clk_src.clkr.hw,
  1377. },
  1378. .num_parents = 1,
  1379. .flags = CLK_SET_RATE_PARENT,
  1380. .ops = &clk_branch2_ops,
  1381. },
  1382. },
  1383. };
  1384. static struct clk_branch cam_cc_csiphy2_clk = {
  1385. .halt_reg = 0x150d4,
  1386. .halt_check = BRANCH_HALT,
  1387. .clkr = {
  1388. .enable_reg = 0x150d4,
  1389. .enable_mask = BIT(0),
  1390. .hw.init = &(const struct clk_init_data){
  1391. .name = "cam_cc_csiphy2_clk",
  1392. .parent_hws = (const struct clk_hw*[]){
  1393. &cam_cc_cphy_rx_clk_src.clkr.hw,
  1394. },
  1395. .num_parents = 1,
  1396. .flags = CLK_SET_RATE_PARENT,
  1397. .ops = &clk_branch2_ops,
  1398. },
  1399. },
  1400. };
  1401. static struct clk_branch cam_cc_csiphy3_clk = {
  1402. .halt_reg = 0x150f4,
  1403. .halt_check = BRANCH_HALT,
  1404. .clkr = {
  1405. .enable_reg = 0x150f4,
  1406. .enable_mask = BIT(0),
  1407. .hw.init = &(const struct clk_init_data){
  1408. .name = "cam_cc_csiphy3_clk",
  1409. .parent_hws = (const struct clk_hw*[]){
  1410. &cam_cc_cphy_rx_clk_src.clkr.hw,
  1411. },
  1412. .num_parents = 1,
  1413. .flags = CLK_SET_RATE_PARENT,
  1414. .ops = &clk_branch2_ops,
  1415. },
  1416. },
  1417. };
  1418. static struct clk_branch cam_cc_icp_ahb_clk = {
  1419. .halt_reg = 0x1309c,
  1420. .halt_check = BRANCH_HALT,
  1421. .clkr = {
  1422. .enable_reg = 0x1309c,
  1423. .enable_mask = BIT(0),
  1424. .hw.init = &(const struct clk_init_data){
  1425. .name = "cam_cc_icp_ahb_clk",
  1426. .parent_hws = (const struct clk_hw*[]){
  1427. &cam_cc_slow_ahb_clk_src.clkr.hw,
  1428. },
  1429. .num_parents = 1,
  1430. .flags = CLK_SET_RATE_PARENT,
  1431. .ops = &clk_branch2_ops,
  1432. },
  1433. },
  1434. };
  1435. static struct clk_branch cam_cc_icp_clk = {
  1436. .halt_reg = 0x13094,
  1437. .halt_check = BRANCH_HALT,
  1438. .clkr = {
  1439. .enable_reg = 0x13094,
  1440. .enable_mask = BIT(0),
  1441. .hw.init = &(const struct clk_init_data){
  1442. .name = "cam_cc_icp_clk",
  1443. .parent_hws = (const struct clk_hw*[]){
  1444. &cam_cc_icp_clk_src.clkr.hw,
  1445. },
  1446. .num_parents = 1,
  1447. .flags = CLK_SET_RATE_PARENT,
  1448. .ops = &clk_branch2_ops,
  1449. },
  1450. },
  1451. };
  1452. static struct clk_branch cam_cc_ife_0_clk = {
  1453. .halt_reg = 0x1101c,
  1454. .halt_check = BRANCH_HALT,
  1455. .clkr = {
  1456. .enable_reg = 0x1101c,
  1457. .enable_mask = BIT(0),
  1458. .hw.init = &(const struct clk_init_data){
  1459. .name = "cam_cc_ife_0_clk",
  1460. .parent_hws = (const struct clk_hw*[]){
  1461. &cam_cc_ife_0_clk_src.clkr.hw,
  1462. },
  1463. .num_parents = 1,
  1464. .flags = CLK_SET_RATE_PARENT,
  1465. .ops = &clk_branch2_ops,
  1466. },
  1467. },
  1468. };
  1469. static struct clk_branch cam_cc_ife_0_fast_ahb_clk = {
  1470. .halt_reg = 0x11030,
  1471. .halt_check = BRANCH_HALT,
  1472. .clkr = {
  1473. .enable_reg = 0x11030,
  1474. .enable_mask = BIT(0),
  1475. .hw.init = &(const struct clk_init_data){
  1476. .name = "cam_cc_ife_0_fast_ahb_clk",
  1477. .parent_hws = (const struct clk_hw*[]){
  1478. &cam_cc_fast_ahb_clk_src.clkr.hw,
  1479. },
  1480. .num_parents = 1,
  1481. .flags = CLK_SET_RATE_PARENT,
  1482. .ops = &clk_branch2_ops,
  1483. },
  1484. },
  1485. };
  1486. static struct clk_branch cam_cc_ife_1_clk = {
  1487. .halt_reg = 0x1201c,
  1488. .halt_check = BRANCH_HALT,
  1489. .clkr = {
  1490. .enable_reg = 0x1201c,
  1491. .enable_mask = BIT(0),
  1492. .hw.init = &(const struct clk_init_data){
  1493. .name = "cam_cc_ife_1_clk",
  1494. .parent_hws = (const struct clk_hw*[]){
  1495. &cam_cc_ife_1_clk_src.clkr.hw,
  1496. },
  1497. .num_parents = 1,
  1498. .flags = CLK_SET_RATE_PARENT,
  1499. .ops = &clk_branch2_ops,
  1500. },
  1501. },
  1502. };
  1503. static struct clk_branch cam_cc_ife_1_fast_ahb_clk = {
  1504. .halt_reg = 0x12030,
  1505. .halt_check = BRANCH_HALT,
  1506. .clkr = {
  1507. .enable_reg = 0x12030,
  1508. .enable_mask = BIT(0),
  1509. .hw.init = &(const struct clk_init_data){
  1510. .name = "cam_cc_ife_1_fast_ahb_clk",
  1511. .parent_hws = (const struct clk_hw*[]){
  1512. &cam_cc_fast_ahb_clk_src.clkr.hw,
  1513. },
  1514. .num_parents = 1,
  1515. .flags = CLK_SET_RATE_PARENT,
  1516. .ops = &clk_branch2_ops,
  1517. },
  1518. },
  1519. };
  1520. static struct clk_branch cam_cc_ife_lite_ahb_clk = {
  1521. .halt_reg = 0x13044,
  1522. .halt_check = BRANCH_HALT,
  1523. .clkr = {
  1524. .enable_reg = 0x13044,
  1525. .enable_mask = BIT(0),
  1526. .hw.init = &(const struct clk_init_data){
  1527. .name = "cam_cc_ife_lite_ahb_clk",
  1528. .parent_hws = (const struct clk_hw*[]){
  1529. &cam_cc_slow_ahb_clk_src.clkr.hw,
  1530. },
  1531. .num_parents = 1,
  1532. .flags = CLK_SET_RATE_PARENT,
  1533. .ops = &clk_branch2_ops,
  1534. },
  1535. },
  1536. };
  1537. static struct clk_branch cam_cc_ife_lite_clk = {
  1538. .halt_reg = 0x13018,
  1539. .halt_check = BRANCH_HALT,
  1540. .clkr = {
  1541. .enable_reg = 0x13018,
  1542. .enable_mask = BIT(0),
  1543. .hw.init = &(const struct clk_init_data){
  1544. .name = "cam_cc_ife_lite_clk",
  1545. .parent_hws = (const struct clk_hw*[]){
  1546. &cam_cc_ife_lite_clk_src.clkr.hw,
  1547. },
  1548. .num_parents = 1,
  1549. .flags = CLK_SET_RATE_PARENT,
  1550. .ops = &clk_branch2_ops,
  1551. },
  1552. },
  1553. };
  1554. static struct clk_branch cam_cc_ife_lite_cphy_rx_clk = {
  1555. .halt_reg = 0x13040,
  1556. .halt_check = BRANCH_HALT,
  1557. .clkr = {
  1558. .enable_reg = 0x13040,
  1559. .enable_mask = BIT(0),
  1560. .hw.init = &(const struct clk_init_data){
  1561. .name = "cam_cc_ife_lite_cphy_rx_clk",
  1562. .parent_hws = (const struct clk_hw*[]){
  1563. &cam_cc_cphy_rx_clk_src.clkr.hw,
  1564. },
  1565. .num_parents = 1,
  1566. .flags = CLK_SET_RATE_PARENT,
  1567. .ops = &clk_branch2_ops,
  1568. },
  1569. },
  1570. };
  1571. static struct clk_branch cam_cc_ife_lite_csid_clk = {
  1572. .halt_reg = 0x13038,
  1573. .halt_check = BRANCH_HALT,
  1574. .clkr = {
  1575. .enable_reg = 0x13038,
  1576. .enable_mask = BIT(0),
  1577. .hw.init = &(const struct clk_init_data){
  1578. .name = "cam_cc_ife_lite_csid_clk",
  1579. .parent_hws = (const struct clk_hw*[]){
  1580. &cam_cc_ife_lite_csid_clk_src.clkr.hw,
  1581. },
  1582. .num_parents = 1,
  1583. .flags = CLK_SET_RATE_PARENT,
  1584. .ops = &clk_branch2_ops,
  1585. },
  1586. },
  1587. };
  1588. static struct clk_branch cam_cc_ipe_ahb_clk = {
  1589. .halt_reg = 0x10030,
  1590. .halt_check = BRANCH_HALT,
  1591. .clkr = {
  1592. .enable_reg = 0x10030,
  1593. .enable_mask = BIT(0),
  1594. .hw.init = &(const struct clk_init_data){
  1595. .name = "cam_cc_ipe_ahb_clk",
  1596. .parent_hws = (const struct clk_hw*[]){
  1597. &cam_cc_slow_ahb_clk_src.clkr.hw,
  1598. },
  1599. .num_parents = 1,
  1600. .flags = CLK_SET_RATE_PARENT,
  1601. .ops = &clk_branch2_ops,
  1602. },
  1603. },
  1604. };
  1605. static struct clk_branch cam_cc_ipe_clk = {
  1606. .halt_reg = 0x1001c,
  1607. .halt_check = BRANCH_HALT,
  1608. .clkr = {
  1609. .enable_reg = 0x1001c,
  1610. .enable_mask = BIT(0),
  1611. .hw.init = &(const struct clk_init_data){
  1612. .name = "cam_cc_ipe_clk",
  1613. .parent_hws = (const struct clk_hw*[]){
  1614. &cam_cc_ipe_clk_src.clkr.hw,
  1615. },
  1616. .num_parents = 1,
  1617. .flags = CLK_SET_RATE_PARENT,
  1618. .ops = &clk_branch2_ops,
  1619. },
  1620. },
  1621. };
  1622. static struct clk_branch cam_cc_ipe_fast_ahb_clk = {
  1623. .halt_reg = 0x10034,
  1624. .halt_check = BRANCH_HALT,
  1625. .clkr = {
  1626. .enable_reg = 0x10034,
  1627. .enable_mask = BIT(0),
  1628. .hw.init = &(const struct clk_init_data){
  1629. .name = "cam_cc_ipe_fast_ahb_clk",
  1630. .parent_hws = (const struct clk_hw*[]){
  1631. &cam_cc_fast_ahb_clk_src.clkr.hw,
  1632. },
  1633. .num_parents = 1,
  1634. .flags = CLK_SET_RATE_PARENT,
  1635. .ops = &clk_branch2_ops,
  1636. },
  1637. },
  1638. };
  1639. static struct clk_branch cam_cc_mclk0_clk = {
  1640. .halt_reg = 0x1501c,
  1641. .halt_check = BRANCH_HALT,
  1642. .clkr = {
  1643. .enable_reg = 0x1501c,
  1644. .enable_mask = BIT(0),
  1645. .hw.init = &(const struct clk_init_data){
  1646. .name = "cam_cc_mclk0_clk",
  1647. .parent_hws = (const struct clk_hw*[]){
  1648. &cam_cc_mclk0_clk_src.clkr.hw,
  1649. },
  1650. .num_parents = 1,
  1651. .flags = CLK_SET_RATE_PARENT,
  1652. .ops = &clk_branch2_ops,
  1653. },
  1654. },
  1655. };
  1656. static struct clk_branch cam_cc_mclk1_clk = {
  1657. .halt_reg = 0x15038,
  1658. .halt_check = BRANCH_HALT,
  1659. .clkr = {
  1660. .enable_reg = 0x15038,
  1661. .enable_mask = BIT(0),
  1662. .hw.init = &(const struct clk_init_data){
  1663. .name = "cam_cc_mclk1_clk",
  1664. .parent_hws = (const struct clk_hw*[]){
  1665. &cam_cc_mclk1_clk_src.clkr.hw,
  1666. },
  1667. .num_parents = 1,
  1668. .flags = CLK_SET_RATE_PARENT,
  1669. .ops = &clk_branch2_ops,
  1670. },
  1671. },
  1672. };
  1673. static struct clk_branch cam_cc_mclk2_clk = {
  1674. .halt_reg = 0x15054,
  1675. .halt_check = BRANCH_HALT,
  1676. .clkr = {
  1677. .enable_reg = 0x15054,
  1678. .enable_mask = BIT(0),
  1679. .hw.init = &(const struct clk_init_data){
  1680. .name = "cam_cc_mclk2_clk",
  1681. .parent_hws = (const struct clk_hw*[]){
  1682. &cam_cc_mclk2_clk_src.clkr.hw,
  1683. },
  1684. .num_parents = 1,
  1685. .flags = CLK_SET_RATE_PARENT,
  1686. .ops = &clk_branch2_ops,
  1687. },
  1688. },
  1689. };
  1690. static struct clk_branch cam_cc_mclk3_clk = {
  1691. .halt_reg = 0x15070,
  1692. .halt_check = BRANCH_HALT,
  1693. .clkr = {
  1694. .enable_reg = 0x15070,
  1695. .enable_mask = BIT(0),
  1696. .hw.init = &(const struct clk_init_data){
  1697. .name = "cam_cc_mclk3_clk",
  1698. .parent_hws = (const struct clk_hw*[]){
  1699. &cam_cc_mclk3_clk_src.clkr.hw,
  1700. },
  1701. .num_parents = 1,
  1702. .flags = CLK_SET_RATE_PARENT,
  1703. .ops = &clk_branch2_ops,
  1704. },
  1705. },
  1706. };
  1707. static struct clk_branch cam_cc_sfe_lite_0_clk = {
  1708. .halt_reg = 0x1304c,
  1709. .halt_check = BRANCH_HALT,
  1710. .clkr = {
  1711. .enable_reg = 0x1304c,
  1712. .enable_mask = BIT(0),
  1713. .hw.init = &(const struct clk_init_data){
  1714. .name = "cam_cc_sfe_lite_0_clk",
  1715. .parent_hws = (const struct clk_hw*[]){
  1716. &cam_cc_ife_0_clk_src.clkr.hw,
  1717. },
  1718. .num_parents = 1,
  1719. .flags = CLK_SET_RATE_PARENT,
  1720. .ops = &clk_branch2_ops,
  1721. },
  1722. },
  1723. };
  1724. static struct clk_branch cam_cc_sfe_lite_0_fast_ahb_clk = {
  1725. .halt_reg = 0x1305c,
  1726. .halt_check = BRANCH_HALT,
  1727. .clkr = {
  1728. .enable_reg = 0x1305c,
  1729. .enable_mask = BIT(0),
  1730. .hw.init = &(const struct clk_init_data){
  1731. .name = "cam_cc_sfe_lite_0_fast_ahb_clk",
  1732. .parent_hws = (const struct clk_hw*[]){
  1733. &cam_cc_fast_ahb_clk_src.clkr.hw,
  1734. },
  1735. .num_parents = 1,
  1736. .flags = CLK_SET_RATE_PARENT,
  1737. .ops = &clk_branch2_ops,
  1738. },
  1739. },
  1740. };
  1741. static struct clk_branch cam_cc_sfe_lite_1_clk = {
  1742. .halt_reg = 0x13064,
  1743. .halt_check = BRANCH_HALT,
  1744. .clkr = {
  1745. .enable_reg = 0x13064,
  1746. .enable_mask = BIT(0),
  1747. .hw.init = &(const struct clk_init_data){
  1748. .name = "cam_cc_sfe_lite_1_clk",
  1749. .parent_hws = (const struct clk_hw*[]){
  1750. &cam_cc_ife_1_clk_src.clkr.hw,
  1751. },
  1752. .num_parents = 1,
  1753. .flags = CLK_SET_RATE_PARENT,
  1754. .ops = &clk_branch2_ops,
  1755. },
  1756. },
  1757. };
  1758. static struct clk_branch cam_cc_sfe_lite_1_fast_ahb_clk = {
  1759. .halt_reg = 0x13074,
  1760. .halt_check = BRANCH_HALT,
  1761. .clkr = {
  1762. .enable_reg = 0x13074,
  1763. .enable_mask = BIT(0),
  1764. .hw.init = &(const struct clk_init_data){
  1765. .name = "cam_cc_sfe_lite_1_fast_ahb_clk",
  1766. .parent_hws = (const struct clk_hw*[]){
  1767. &cam_cc_fast_ahb_clk_src.clkr.hw,
  1768. },
  1769. .num_parents = 1,
  1770. .flags = CLK_SET_RATE_PARENT,
  1771. .ops = &clk_branch2_ops,
  1772. },
  1773. },
  1774. };
  1775. static struct clk_branch cam_cc_sleep_clk = {
  1776. .halt_reg = 0x13208,
  1777. .halt_check = BRANCH_HALT,
  1778. .clkr = {
  1779. .enable_reg = 0x13208,
  1780. .enable_mask = BIT(0),
  1781. .hw.init = &(const struct clk_init_data){
  1782. .name = "cam_cc_sleep_clk",
  1783. .parent_hws = (const struct clk_hw*[]){
  1784. &cam_cc_sleep_clk_src.clkr.hw,
  1785. },
  1786. .num_parents = 1,
  1787. .flags = CLK_SET_RATE_PARENT,
  1788. .ops = &clk_branch2_ops,
  1789. },
  1790. },
  1791. };
  1792. static struct clk_branch cam_cc_titan_top_accu_shift_clk = {
  1793. .halt_reg = 0x131f0,
  1794. .halt_check = BRANCH_HALT_VOTED,
  1795. .clkr = {
  1796. .enable_reg = 0x131f0,
  1797. .enable_mask = BIT(0),
  1798. .hw.init = &(const struct clk_init_data){
  1799. .name = "cam_cc_titan_top_accu_shift_clk",
  1800. .parent_hws = (const struct clk_hw*[]){
  1801. &cam_cc_xo_clk_src.clkr.hw,
  1802. },
  1803. .num_parents = 1,
  1804. .flags = CLK_SET_RATE_PARENT,
  1805. .ops = &clk_branch2_ops,
  1806. },
  1807. },
  1808. };
  1809. static struct clk_regmap *cam_cc_lemans_clocks[] = {
  1810. [CAM_CC_CAMNOC_AXI_CLK] = &cam_cc_camnoc_axi_clk.clkr,
  1811. [CAM_CC_CAMNOC_AXI_CLK_SRC] = &cam_cc_camnoc_axi_clk_src.clkr,
  1812. [CAM_CC_CAMNOC_DCD_XO_CLK] = &cam_cc_camnoc_dcd_xo_clk.clkr,
  1813. [CAM_CC_CAMNOC_XO_CLK] = &cam_cc_camnoc_xo_clk.clkr,
  1814. [CAM_CC_CCI_0_CLK] = &cam_cc_cci_0_clk.clkr,
  1815. [CAM_CC_CCI_0_CLK_SRC] = &cam_cc_cci_0_clk_src.clkr,
  1816. [CAM_CC_CCI_1_CLK] = &cam_cc_cci_1_clk.clkr,
  1817. [CAM_CC_CCI_1_CLK_SRC] = &cam_cc_cci_1_clk_src.clkr,
  1818. [CAM_CC_CCI_2_CLK] = &cam_cc_cci_2_clk.clkr,
  1819. [CAM_CC_CCI_2_CLK_SRC] = &cam_cc_cci_2_clk_src.clkr,
  1820. [CAM_CC_CCI_3_CLK] = &cam_cc_cci_3_clk.clkr,
  1821. [CAM_CC_CCI_3_CLK_SRC] = &cam_cc_cci_3_clk_src.clkr,
  1822. [CAM_CC_CORE_AHB_CLK] = &cam_cc_core_ahb_clk.clkr,
  1823. [CAM_CC_CPAS_AHB_CLK] = &cam_cc_cpas_ahb_clk.clkr,
  1824. [CAM_CC_CPAS_FAST_AHB_CLK] = &cam_cc_cpas_fast_ahb_clk.clkr,
  1825. [CAM_CC_CPAS_IFE_0_CLK] = &cam_cc_cpas_ife_0_clk.clkr,
  1826. [CAM_CC_CPAS_IFE_1_CLK] = &cam_cc_cpas_ife_1_clk.clkr,
  1827. [CAM_CC_CPAS_IFE_LITE_CLK] = &cam_cc_cpas_ife_lite_clk.clkr,
  1828. [CAM_CC_CPAS_IPE_CLK] = &cam_cc_cpas_ipe_clk.clkr,
  1829. [CAM_CC_CPAS_SFE_LITE_0_CLK] = &cam_cc_cpas_sfe_lite_0_clk.clkr,
  1830. [CAM_CC_CPAS_SFE_LITE_1_CLK] = &cam_cc_cpas_sfe_lite_1_clk.clkr,
  1831. [CAM_CC_CPHY_RX_CLK_SRC] = &cam_cc_cphy_rx_clk_src.clkr,
  1832. [CAM_CC_CSI0PHYTIMER_CLK] = &cam_cc_csi0phytimer_clk.clkr,
  1833. [CAM_CC_CSI0PHYTIMER_CLK_SRC] = &cam_cc_csi0phytimer_clk_src.clkr,
  1834. [CAM_CC_CSI1PHYTIMER_CLK] = &cam_cc_csi1phytimer_clk.clkr,
  1835. [CAM_CC_CSI1PHYTIMER_CLK_SRC] = &cam_cc_csi1phytimer_clk_src.clkr,
  1836. [CAM_CC_CSI2PHYTIMER_CLK] = &cam_cc_csi2phytimer_clk.clkr,
  1837. [CAM_CC_CSI2PHYTIMER_CLK_SRC] = &cam_cc_csi2phytimer_clk_src.clkr,
  1838. [CAM_CC_CSI3PHYTIMER_CLK] = &cam_cc_csi3phytimer_clk.clkr,
  1839. [CAM_CC_CSI3PHYTIMER_CLK_SRC] = &cam_cc_csi3phytimer_clk_src.clkr,
  1840. [CAM_CC_CSID_CLK] = &cam_cc_csid_clk.clkr,
  1841. [CAM_CC_CSID_CLK_SRC] = &cam_cc_csid_clk_src.clkr,
  1842. [CAM_CC_CSID_CSIPHY_RX_CLK] = &cam_cc_csid_csiphy_rx_clk.clkr,
  1843. [CAM_CC_CSIPHY0_CLK] = &cam_cc_csiphy0_clk.clkr,
  1844. [CAM_CC_CSIPHY1_CLK] = &cam_cc_csiphy1_clk.clkr,
  1845. [CAM_CC_CSIPHY2_CLK] = &cam_cc_csiphy2_clk.clkr,
  1846. [CAM_CC_CSIPHY3_CLK] = &cam_cc_csiphy3_clk.clkr,
  1847. [CAM_CC_FAST_AHB_CLK_SRC] = &cam_cc_fast_ahb_clk_src.clkr,
  1848. [CAM_CC_ICP_AHB_CLK] = &cam_cc_icp_ahb_clk.clkr,
  1849. [CAM_CC_ICP_CLK] = &cam_cc_icp_clk.clkr,
  1850. [CAM_CC_ICP_CLK_SRC] = &cam_cc_icp_clk_src.clkr,
  1851. [CAM_CC_IFE_0_CLK] = &cam_cc_ife_0_clk.clkr,
  1852. [CAM_CC_IFE_0_CLK_SRC] = &cam_cc_ife_0_clk_src.clkr,
  1853. [CAM_CC_IFE_0_FAST_AHB_CLK] = &cam_cc_ife_0_fast_ahb_clk.clkr,
  1854. [CAM_CC_IFE_1_CLK] = &cam_cc_ife_1_clk.clkr,
  1855. [CAM_CC_IFE_1_CLK_SRC] = &cam_cc_ife_1_clk_src.clkr,
  1856. [CAM_CC_IFE_1_FAST_AHB_CLK] = &cam_cc_ife_1_fast_ahb_clk.clkr,
  1857. [CAM_CC_IFE_LITE_AHB_CLK] = &cam_cc_ife_lite_ahb_clk.clkr,
  1858. [CAM_CC_IFE_LITE_CLK] = &cam_cc_ife_lite_clk.clkr,
  1859. [CAM_CC_IFE_LITE_CLK_SRC] = &cam_cc_ife_lite_clk_src.clkr,
  1860. [CAM_CC_IFE_LITE_CPHY_RX_CLK] = &cam_cc_ife_lite_cphy_rx_clk.clkr,
  1861. [CAM_CC_IFE_LITE_CSID_CLK] = &cam_cc_ife_lite_csid_clk.clkr,
  1862. [CAM_CC_IFE_LITE_CSID_CLK_SRC] = &cam_cc_ife_lite_csid_clk_src.clkr,
  1863. [CAM_CC_IPE_AHB_CLK] = &cam_cc_ipe_ahb_clk.clkr,
  1864. [CAM_CC_IPE_CLK] = &cam_cc_ipe_clk.clkr,
  1865. [CAM_CC_IPE_CLK_SRC] = &cam_cc_ipe_clk_src.clkr,
  1866. [CAM_CC_IPE_FAST_AHB_CLK] = &cam_cc_ipe_fast_ahb_clk.clkr,
  1867. [CAM_CC_MCLK0_CLK] = &cam_cc_mclk0_clk.clkr,
  1868. [CAM_CC_MCLK0_CLK_SRC] = &cam_cc_mclk0_clk_src.clkr,
  1869. [CAM_CC_MCLK1_CLK] = &cam_cc_mclk1_clk.clkr,
  1870. [CAM_CC_MCLK1_CLK_SRC] = &cam_cc_mclk1_clk_src.clkr,
  1871. [CAM_CC_MCLK2_CLK] = &cam_cc_mclk2_clk.clkr,
  1872. [CAM_CC_MCLK2_CLK_SRC] = &cam_cc_mclk2_clk_src.clkr,
  1873. [CAM_CC_MCLK3_CLK] = &cam_cc_mclk3_clk.clkr,
  1874. [CAM_CC_MCLK3_CLK_SRC] = &cam_cc_mclk3_clk_src.clkr,
  1875. [CAM_CC_PLL0] = &cam_cc_pll0.clkr,
  1876. [CAM_CC_PLL0_OUT_EVEN] = &cam_cc_pll0_out_even.clkr,
  1877. [CAM_CC_PLL0_OUT_ODD] = &cam_cc_pll0_out_odd.clkr,
  1878. [CAM_CC_PLL2] = &cam_cc_pll2.clkr,
  1879. [CAM_CC_PLL3] = &cam_cc_pll3.clkr,
  1880. [CAM_CC_PLL3_OUT_EVEN] = &cam_cc_pll3_out_even.clkr,
  1881. [CAM_CC_PLL4] = &cam_cc_pll4.clkr,
  1882. [CAM_CC_PLL4_OUT_EVEN] = &cam_cc_pll4_out_even.clkr,
  1883. [CAM_CC_PLL5] = &cam_cc_pll5.clkr,
  1884. [CAM_CC_PLL5_OUT_EVEN] = &cam_cc_pll5_out_even.clkr,
  1885. [CAM_CC_SFE_LITE_0_CLK] = &cam_cc_sfe_lite_0_clk.clkr,
  1886. [CAM_CC_SFE_LITE_0_FAST_AHB_CLK] = &cam_cc_sfe_lite_0_fast_ahb_clk.clkr,
  1887. [CAM_CC_SFE_LITE_1_CLK] = &cam_cc_sfe_lite_1_clk.clkr,
  1888. [CAM_CC_SFE_LITE_1_FAST_AHB_CLK] = &cam_cc_sfe_lite_1_fast_ahb_clk.clkr,
  1889. [CAM_CC_SLEEP_CLK] = &cam_cc_sleep_clk.clkr,
  1890. [CAM_CC_SLEEP_CLK_SRC] = &cam_cc_sleep_clk_src.clkr,
  1891. [CAM_CC_SLOW_AHB_CLK_SRC] = &cam_cc_slow_ahb_clk_src.clkr,
  1892. [CAM_CC_XO_CLK_SRC] = &cam_cc_xo_clk_src.clkr,
  1893. [CAM_CC_TITAN_TOP_ACCU_SHIFT_CLK] = NULL,
  1894. };
  1895. static const struct qcom_reset_map cam_cc_lemans_resets[] = {
  1896. [CAM_CC_ICP_BCR] = { 0x13078 },
  1897. [CAM_CC_IFE_0_BCR] = { 0x11000 },
  1898. [CAM_CC_IFE_1_BCR] = { 0x12000 },
  1899. [CAM_CC_IPE_0_BCR] = { 0x10000 },
  1900. [CAM_CC_SFE_LITE_0_BCR] = { 0x13048 },
  1901. [CAM_CC_SFE_LITE_1_BCR] = { 0x13060 },
  1902. };
  1903. static const struct regmap_config cam_cc_lemans_regmap_config = {
  1904. .reg_bits = 32,
  1905. .reg_stride = 4,
  1906. .val_bits = 32,
  1907. .max_register = 0x16218,
  1908. .fast_io = true,
  1909. };
  1910. static struct qcom_cc_desc cam_cc_lemans_desc = {
  1911. .config = &cam_cc_lemans_regmap_config,
  1912. .clks = cam_cc_lemans_clocks,
  1913. .num_clks = ARRAY_SIZE(cam_cc_lemans_clocks),
  1914. .resets = cam_cc_lemans_resets,
  1915. .num_resets = ARRAY_SIZE(cam_cc_lemans_resets),
  1916. .clk_regulators = cam_cc_lemans_regulators,
  1917. .num_clk_regulators = ARRAY_SIZE(cam_cc_lemans_regulators),
  1918. };
  1919. static const struct of_device_id cam_cc_lemans_match_table[] = {
  1920. { .compatible = "qcom,lemans-camcc" },
  1921. { .compatible = "qcom,monaco_auto-camcc" },
  1922. { }
  1923. };
  1924. MODULE_DEVICE_TABLE(of, cam_cc_lemans_match_table);
  1925. static int cam_cc_lemans_fixup(struct platform_device *pdev, struct regmap *regmap)
  1926. {
  1927. u32 offset = 0x131ec;
  1928. if (of_device_is_compatible(pdev->dev.of_node, "qcom,monaco_auto-camcc")) {
  1929. cam_cc_camnoc_axi_clk_src.cmd_rcgr = 0x13154;
  1930. cam_cc_camnoc_axi_clk.halt_reg = 0x1316c;
  1931. cam_cc_camnoc_axi_clk.clkr.enable_reg = 0x1316c;
  1932. cam_cc_camnoc_dcd_xo_clk.halt_reg = 0x13174;
  1933. cam_cc_camnoc_dcd_xo_clk.clkr.enable_reg = 0x13174;
  1934. cam_cc_camnoc_xo_clk.halt_reg = 0x13178;
  1935. cam_cc_camnoc_xo_clk.clkr.enable_reg = 0x13178;
  1936. cam_cc_csi0phytimer_clk_src.cmd_rcgr = 0x15054;
  1937. cam_cc_csi1phytimer_clk_src.cmd_rcgr = 0x15078;
  1938. cam_cc_csi2phytimer_clk_src.cmd_rcgr = 0x15098;
  1939. cam_cc_csid_clk_src.cmd_rcgr = 0x13134;
  1940. cam_cc_mclk0_clk_src.cmd_rcgr = 0x15000;
  1941. cam_cc_mclk1_clk_src.cmd_rcgr = 0x1501c;
  1942. cam_cc_mclk2_clk_src.cmd_rcgr = 0x15038;
  1943. cam_cc_fast_ahb_clk_src.cmd_rcgr = 0x13104;
  1944. cam_cc_slow_ahb_clk_src.cmd_rcgr = 0x1311c;
  1945. cam_cc_xo_clk_src.cmd_rcgr = 0x131b8;
  1946. cam_cc_sleep_clk_src.cmd_rcgr = 0x131d4;
  1947. cam_cc_core_ahb_clk.halt_reg = 0x131b4;
  1948. cam_cc_core_ahb_clk.clkr.enable_reg = 0x131b4;
  1949. cam_cc_cpas_ahb_clk.halt_reg = 0x130f4;
  1950. cam_cc_cpas_ahb_clk.clkr.enable_reg = 0x130f4;
  1951. cam_cc_cpas_fast_ahb_clk.halt_reg = 0x130fc;
  1952. cam_cc_cpas_fast_ahb_clk.clkr.enable_reg = 0x130fc;
  1953. cam_cc_csi0phytimer_clk.halt_reg = 0x1506c;
  1954. cam_cc_csi0phytimer_clk.clkr.enable_reg = 0x1506c;
  1955. cam_cc_csi1phytimer_clk.halt_reg = 0x15090;
  1956. cam_cc_csi1phytimer_clk.clkr.enable_reg = 0x15090;
  1957. cam_cc_csi2phytimer_clk.halt_reg = 0x150b0;
  1958. cam_cc_csi2phytimer_clk.clkr.enable_reg = 0x150b0;
  1959. cam_cc_csid_clk.halt_reg = 0x1314c;
  1960. cam_cc_csid_clk.clkr.enable_reg = 0x1314c;
  1961. cam_cc_csid_csiphy_rx_clk.halt_reg = 0x15074;
  1962. cam_cc_csid_csiphy_rx_clk.clkr.enable_reg = 0x15074;
  1963. cam_cc_csiphy0_clk.halt_reg = 0x15070;
  1964. cam_cc_csiphy0_clk.clkr.enable_reg = 0x15070;
  1965. cam_cc_csiphy1_clk.halt_reg = 0x15094;
  1966. cam_cc_csiphy1_clk.clkr.enable_reg = 0x15094;
  1967. cam_cc_csiphy2_clk.halt_reg = 0x150b4;
  1968. cam_cc_csiphy2_clk.clkr.enable_reg = 0x150b4;
  1969. cam_cc_mclk0_clk.halt_reg = 0x15018;
  1970. cam_cc_mclk0_clk.clkr.enable_reg = 0x15018;
  1971. cam_cc_mclk1_clk.halt_reg = 0x15034;
  1972. cam_cc_mclk1_clk.clkr.enable_reg = 0x15034;
  1973. cam_cc_mclk2_clk.halt_reg = 0x15050;
  1974. cam_cc_mclk2_clk.clkr.enable_reg = 0x15050;
  1975. cam_cc_lemans_clocks[CAM_CC_CCI_3_CLK] = NULL;
  1976. cam_cc_lemans_clocks[CAM_CC_CCI_3_CLK_SRC] = NULL;
  1977. cam_cc_lemans_clocks[CAM_CC_CSI3PHYTIMER_CLK] = NULL;
  1978. cam_cc_lemans_clocks[CAM_CC_CSI3PHYTIMER_CLK_SRC] = NULL;
  1979. cam_cc_lemans_clocks[CAM_CC_CSIPHY3_CLK] = NULL;
  1980. cam_cc_lemans_clocks[CAM_CC_MCLK3_CLK] = NULL;
  1981. cam_cc_lemans_clocks[CAM_CC_MCLK3_CLK_SRC] = NULL;
  1982. cam_cc_lemans_clocks[CAM_CC_TITAN_TOP_ACCU_SHIFT_CLK] =
  1983. &cam_cc_titan_top_accu_shift_clk.clkr;
  1984. offset = 0x131d0;
  1985. }
  1986. /*
  1987. * Keep clocks always enabled:
  1988. * cam_cc_gdsc_clk
  1989. */
  1990. regmap_update_bits(regmap, offset, BIT(0), BIT(0));
  1991. return 0;
  1992. }
  1993. static int cam_cc_lemans_probe(struct platform_device *pdev)
  1994. {
  1995. struct regmap *regmap;
  1996. int ret;
  1997. regmap = qcom_cc_map(pdev, &cam_cc_lemans_desc);
  1998. if (IS_ERR(regmap))
  1999. return PTR_ERR(regmap);
  2000. ret = qcom_cc_runtime_init(pdev, &cam_cc_lemans_desc);
  2001. if (ret)
  2002. return ret;
  2003. ret = pm_runtime_get_sync(&pdev->dev);
  2004. if (ret)
  2005. return ret;
  2006. clk_lucid_evo_pll_configure(&cam_cc_pll0, regmap, cam_cc_pll0.config);
  2007. clk_rivian_evo_pll_configure(&cam_cc_pll2, regmap, cam_cc_pll2.config);
  2008. clk_lucid_evo_pll_configure(&cam_cc_pll3, regmap, cam_cc_pll3.config);
  2009. clk_lucid_evo_pll_configure(&cam_cc_pll4, regmap, cam_cc_pll4.config);
  2010. clk_lucid_evo_pll_configure(&cam_cc_pll5, regmap, cam_cc_pll5.config);
  2011. ret = cam_cc_lemans_fixup(pdev, regmap);
  2012. if (ret)
  2013. return ret;
  2014. ret = qcom_cc_really_probe(pdev, &cam_cc_lemans_desc, regmap);
  2015. if (ret) {
  2016. dev_err(&pdev->dev, "Failed to register CAM CC clocks\n");
  2017. return ret;
  2018. }
  2019. pm_runtime_put_sync(&pdev->dev);
  2020. dev_info(&pdev->dev, "Registered CAM CC clocks\n");
  2021. return ret;
  2022. }
  2023. static void cam_cc_lemans_sync_state(struct device *dev)
  2024. {
  2025. qcom_cc_sync_state(dev, &cam_cc_lemans_desc);
  2026. }
  2027. static const struct dev_pm_ops cam_cc_lemans_pm_ops = {
  2028. SET_RUNTIME_PM_OPS(qcom_cc_runtime_suspend, qcom_cc_runtime_resume, NULL)
  2029. SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
  2030. pm_runtime_force_resume)
  2031. };
  2032. static struct platform_driver cam_cc_lemans_driver = {
  2033. .probe = cam_cc_lemans_probe,
  2034. .driver = {
  2035. .name = "cam_cc-lemans",
  2036. .of_match_table = cam_cc_lemans_match_table,
  2037. .sync_state = cam_cc_lemans_sync_state,
  2038. .pm = &cam_cc_lemans_pm_ops,
  2039. },
  2040. };
  2041. static int __init cam_cc_lemans_init(void)
  2042. {
  2043. return platform_driver_register(&cam_cc_lemans_driver);
  2044. }
  2045. subsys_initcall(cam_cc_lemans_init);
  2046. static void __exit cam_cc_lemans_exit(void)
  2047. {
  2048. platform_driver_unregister(&cam_cc_lemans_driver);
  2049. }
  2050. module_exit(cam_cc_lemans_exit);
  2051. MODULE_DESCRIPTION("QTI CAM_CC LEMANS Driver");
  2052. MODULE_LICENSE("GPL");