clk-ssp.c 1.6 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Copyright 2012 DENX Software Engineering, GmbH
  4. *
  5. * Pulled from code:
  6. * Portions copyright (C) 2003 Russell King, PXA MMCI Driver
  7. * Portions copyright (C) 2004-2005 Pierre Ossman, W83L51xD SD/MMC driver
  8. *
  9. * Copyright 2008 Embedded Alley Solutions, Inc.
  10. * Copyright 2009-2011 Freescale Semiconductor, Inc.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/init.h>
  14. #include <linux/clk.h>
  15. #include <linux/module.h>
  16. #include <linux/device.h>
  17. #include <linux/io.h>
  18. #include <linux/spi/mxs-spi.h>
  19. void mxs_ssp_set_clk_rate(struct mxs_ssp *ssp, unsigned int rate)
  20. {
  21. unsigned int ssp_clk, ssp_sck;
  22. u32 clock_divide, clock_rate;
  23. u32 val;
  24. ssp_clk = clk_get_rate(ssp->clk);
  25. for (clock_divide = 2; clock_divide <= 254; clock_divide += 2) {
  26. clock_rate = DIV_ROUND_UP(ssp_clk, rate * clock_divide);
  27. clock_rate = (clock_rate > 0) ? clock_rate - 1 : 0;
  28. if (clock_rate <= 255)
  29. break;
  30. }
  31. if (clock_divide > 254) {
  32. dev_err(ssp->dev,
  33. "%s: cannot set clock to %d\n", __func__, rate);
  34. return;
  35. }
  36. ssp_sck = ssp_clk / clock_divide / (1 + clock_rate);
  37. val = readl(ssp->base + HW_SSP_TIMING(ssp));
  38. val &= ~(BM_SSP_TIMING_CLOCK_DIVIDE | BM_SSP_TIMING_CLOCK_RATE);
  39. val |= BF_SSP(clock_divide, TIMING_CLOCK_DIVIDE);
  40. val |= BF_SSP(clock_rate, TIMING_CLOCK_RATE);
  41. writel(val, ssp->base + HW_SSP_TIMING(ssp));
  42. ssp->clk_rate = ssp_sck;
  43. dev_dbg(ssp->dev,
  44. "%s: clock_divide %d, clock_rate %d, ssp_clk %d, rate_actual %d, rate_requested %d\n",
  45. __func__, clock_divide, clock_rate, ssp_clk, ssp_sck, rate);
  46. }
  47. EXPORT_SYMBOL_GPL(mxs_ssp_set_clk_rate);