clk-imx28.c 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Copyright 2012 Freescale Semiconductor, Inc.
  4. */
  5. #include <linux/clk/mxs.h>
  6. #include <linux/clkdev.h>
  7. #include <linux/clk.h>
  8. #include <linux/clk-provider.h>
  9. #include <linux/err.h>
  10. #include <linux/init.h>
  11. #include <linux/io.h>
  12. #include <linux/of.h>
  13. #include <linux/of_address.h>
  14. #include "clk.h"
  15. static void __iomem *clkctrl;
  16. #define CLKCTRL clkctrl
  17. #define PLL0CTRL0 (CLKCTRL + 0x0000)
  18. #define PLL1CTRL0 (CLKCTRL + 0x0020)
  19. #define PLL2CTRL0 (CLKCTRL + 0x0040)
  20. #define CPU (CLKCTRL + 0x0050)
  21. #define HBUS (CLKCTRL + 0x0060)
  22. #define XBUS (CLKCTRL + 0x0070)
  23. #define XTAL (CLKCTRL + 0x0080)
  24. #define SSP0 (CLKCTRL + 0x0090)
  25. #define SSP1 (CLKCTRL + 0x00a0)
  26. #define SSP2 (CLKCTRL + 0x00b0)
  27. #define SSP3 (CLKCTRL + 0x00c0)
  28. #define GPMI (CLKCTRL + 0x00d0)
  29. #define SPDIF (CLKCTRL + 0x00e0)
  30. #define EMI (CLKCTRL + 0x00f0)
  31. #define SAIF0 (CLKCTRL + 0x0100)
  32. #define SAIF1 (CLKCTRL + 0x0110)
  33. #define LCDIF (CLKCTRL + 0x0120)
  34. #define ETM (CLKCTRL + 0x0130)
  35. #define ENET (CLKCTRL + 0x0140)
  36. #define FLEXCAN (CLKCTRL + 0x0160)
  37. #define FRAC0 (CLKCTRL + 0x01b0)
  38. #define FRAC1 (CLKCTRL + 0x01c0)
  39. #define CLKSEQ (CLKCTRL + 0x01d0)
  40. #define BP_CPU_INTERRUPT_WAIT 12
  41. #define BP_SAIF_DIV_FRAC_EN 16
  42. #define BP_ENET_DIV_TIME 21
  43. #define BP_ENET_SLEEP 31
  44. #define BP_CLKSEQ_BYPASS_SAIF0 0
  45. #define BP_CLKSEQ_BYPASS_SSP0 3
  46. #define BP_FRAC0_IO1FRAC 16
  47. #define BP_FRAC0_IO0FRAC 24
  48. static void __iomem *digctrl;
  49. #define DIGCTRL digctrl
  50. #define BP_SAIF_CLKMUX 10
  51. /*
  52. * HW_SAIF_CLKMUX_SEL:
  53. * DIRECT(0x0): SAIF0 clock pins selected for SAIF0 input clocks, and SAIF1
  54. * clock pins selected for SAIF1 input clocks.
  55. * CROSSINPUT(0x1): SAIF1 clock inputs selected for SAIF0 input clocks, and
  56. * SAIF0 clock inputs selected for SAIF1 input clocks.
  57. * EXTMSTR0(0x2): SAIF0 clock pin selected for both SAIF0 and SAIF1 input
  58. * clocks.
  59. * EXTMSTR1(0x3): SAIF1 clock pin selected for both SAIF0 and SAIF1 input
  60. * clocks.
  61. */
  62. int mxs_saif_clkmux_select(unsigned int clkmux)
  63. {
  64. if (clkmux > 0x3)
  65. return -EINVAL;
  66. writel_relaxed(0x3 << BP_SAIF_CLKMUX, DIGCTRL + CLR);
  67. writel_relaxed(clkmux << BP_SAIF_CLKMUX, DIGCTRL + SET);
  68. return 0;
  69. }
  70. static void __init clk_misc_init(void)
  71. {
  72. u32 val;
  73. /* Gate off cpu clock in WFI for power saving */
  74. writel_relaxed(1 << BP_CPU_INTERRUPT_WAIT, CPU + SET);
  75. /* 0 is a bad default value for a divider */
  76. writel_relaxed(1 << BP_ENET_DIV_TIME, ENET + SET);
  77. /* Clear BYPASS for SAIF */
  78. writel_relaxed(0x3 << BP_CLKSEQ_BYPASS_SAIF0, CLKSEQ + CLR);
  79. /* SAIF has to use frac div for functional operation */
  80. val = readl_relaxed(SAIF0);
  81. val |= 1 << BP_SAIF_DIV_FRAC_EN;
  82. writel_relaxed(val, SAIF0);
  83. val = readl_relaxed(SAIF1);
  84. val |= 1 << BP_SAIF_DIV_FRAC_EN;
  85. writel_relaxed(val, SAIF1);
  86. /* Extra fec clock setting */
  87. val = readl_relaxed(ENET);
  88. val &= ~(1 << BP_ENET_SLEEP);
  89. writel_relaxed(val, ENET);
  90. /*
  91. * Source ssp clock from ref_io than ref_xtal,
  92. * as ref_xtal only provides 24 MHz as maximum.
  93. */
  94. writel_relaxed(0xf << BP_CLKSEQ_BYPASS_SSP0, CLKSEQ + CLR);
  95. /*
  96. * 480 MHz seems too high to be ssp clock source directly,
  97. * so set frac0 to get a 288 MHz ref_io0 and ref_io1.
  98. */
  99. val = readl_relaxed(FRAC0);
  100. val &= ~((0x3f << BP_FRAC0_IO0FRAC) | (0x3f << BP_FRAC0_IO1FRAC));
  101. val |= (30 << BP_FRAC0_IO0FRAC) | (30 << BP_FRAC0_IO1FRAC);
  102. writel_relaxed(val, FRAC0);
  103. }
  104. static const char *const sel_cpu[] __initconst = { "ref_cpu", "ref_xtal", };
  105. static const char *const sel_io0[] __initconst = { "ref_io0", "ref_xtal", };
  106. static const char *const sel_io1[] __initconst = { "ref_io1", "ref_xtal", };
  107. static const char *const sel_pix[] __initconst = { "ref_pix", "ref_xtal", };
  108. static const char *const sel_gpmi[] __initconst = { "ref_gpmi", "ref_xtal", };
  109. static const char *const sel_pll0[] __initconst = { "pll0", "ref_xtal", };
  110. static const char *const cpu_sels[] __initconst = { "cpu_pll", "cpu_xtal", };
  111. static const char *const emi_sels[] __initconst = { "emi_pll", "emi_xtal", };
  112. static const char *const ptp_sels[] __initconst = { "ref_xtal", "pll0", };
  113. enum imx28_clk {
  114. ref_xtal, pll0, pll1, pll2, ref_cpu, ref_emi, ref_io0, ref_io1,
  115. ref_pix, ref_hsadc, ref_gpmi, saif0_sel, saif1_sel, gpmi_sel,
  116. ssp0_sel, ssp1_sel, ssp2_sel, ssp3_sel, emi_sel, etm_sel,
  117. lcdif_sel, cpu, ptp_sel, cpu_pll, cpu_xtal, hbus, xbus,
  118. ssp0_div, ssp1_div, ssp2_div, ssp3_div, gpmi_div, emi_pll,
  119. emi_xtal, lcdif_div, etm_div, ptp, saif0_div, saif1_div,
  120. clk32k_div, rtc, lradc, spdif_div, clk32k, pwm, uart, ssp0,
  121. ssp1, ssp2, ssp3, gpmi, spdif, emi, saif0, saif1, lcdif, etm,
  122. fec, can0, can1, usb0, usb1, usb0_phy, usb1_phy, enet_out,
  123. clk_max
  124. };
  125. static struct clk *clks[clk_max];
  126. static struct clk_onecell_data clk_data;
  127. static enum imx28_clk clks_init_on[] __initdata = {
  128. cpu, hbus, xbus, emi, uart,
  129. };
  130. static void __init mx28_clocks_init(struct device_node *np)
  131. {
  132. struct device_node *dcnp;
  133. u32 i;
  134. dcnp = of_find_compatible_node(NULL, NULL, "fsl,imx28-digctl");
  135. digctrl = of_iomap(dcnp, 0);
  136. WARN_ON(!digctrl);
  137. of_node_put(dcnp);
  138. clkctrl = of_iomap(np, 0);
  139. WARN_ON(!clkctrl);
  140. clk_misc_init();
  141. clks[ref_xtal] = mxs_clk_fixed("ref_xtal", 24000000);
  142. clks[pll0] = mxs_clk_pll("pll0", "ref_xtal", PLL0CTRL0, 17, 480000000);
  143. clks[pll1] = mxs_clk_pll("pll1", "ref_xtal", PLL1CTRL0, 17, 480000000);
  144. clks[pll2] = mxs_clk_pll("pll2", "ref_xtal", PLL2CTRL0, 23, 50000000);
  145. clks[ref_cpu] = mxs_clk_ref("ref_cpu", "pll0", FRAC0, 0);
  146. clks[ref_emi] = mxs_clk_ref("ref_emi", "pll0", FRAC0, 1);
  147. clks[ref_io1] = mxs_clk_ref("ref_io1", "pll0", FRAC0, 2);
  148. clks[ref_io0] = mxs_clk_ref("ref_io0", "pll0", FRAC0, 3);
  149. clks[ref_pix] = mxs_clk_ref("ref_pix", "pll0", FRAC1, 0);
  150. clks[ref_hsadc] = mxs_clk_ref("ref_hsadc", "pll0", FRAC1, 1);
  151. clks[ref_gpmi] = mxs_clk_ref("ref_gpmi", "pll0", FRAC1, 2);
  152. clks[saif0_sel] = mxs_clk_mux("saif0_sel", CLKSEQ, 0, 1, sel_pll0, ARRAY_SIZE(sel_pll0));
  153. clks[saif1_sel] = mxs_clk_mux("saif1_sel", CLKSEQ, 1, 1, sel_pll0, ARRAY_SIZE(sel_pll0));
  154. clks[gpmi_sel] = mxs_clk_mux("gpmi_sel", CLKSEQ, 2, 1, sel_gpmi, ARRAY_SIZE(sel_gpmi));
  155. clks[ssp0_sel] = mxs_clk_mux("ssp0_sel", CLKSEQ, 3, 1, sel_io0, ARRAY_SIZE(sel_io0));
  156. clks[ssp1_sel] = mxs_clk_mux("ssp1_sel", CLKSEQ, 4, 1, sel_io0, ARRAY_SIZE(sel_io0));
  157. clks[ssp2_sel] = mxs_clk_mux("ssp2_sel", CLKSEQ, 5, 1, sel_io1, ARRAY_SIZE(sel_io1));
  158. clks[ssp3_sel] = mxs_clk_mux("ssp3_sel", CLKSEQ, 6, 1, sel_io1, ARRAY_SIZE(sel_io1));
  159. clks[emi_sel] = mxs_clk_mux("emi_sel", CLKSEQ, 7, 1, emi_sels, ARRAY_SIZE(emi_sels));
  160. clks[etm_sel] = mxs_clk_mux("etm_sel", CLKSEQ, 8, 1, sel_cpu, ARRAY_SIZE(sel_cpu));
  161. clks[lcdif_sel] = mxs_clk_mux("lcdif_sel", CLKSEQ, 14, 1, sel_pix, ARRAY_SIZE(sel_pix));
  162. clks[cpu] = mxs_clk_mux("cpu", CLKSEQ, 18, 1, cpu_sels, ARRAY_SIZE(cpu_sels));
  163. clks[ptp_sel] = mxs_clk_mux("ptp_sel", ENET, 19, 1, ptp_sels, ARRAY_SIZE(ptp_sels));
  164. clks[cpu_pll] = mxs_clk_div("cpu_pll", "ref_cpu", CPU, 0, 6, 28);
  165. clks[cpu_xtal] = mxs_clk_div("cpu_xtal", "ref_xtal", CPU, 16, 10, 29);
  166. clks[hbus] = mxs_clk_div("hbus", "cpu", HBUS, 0, 5, 31);
  167. clks[xbus] = mxs_clk_div("xbus", "ref_xtal", XBUS, 0, 10, 31);
  168. clks[ssp0_div] = mxs_clk_div("ssp0_div", "ssp0_sel", SSP0, 0, 9, 29);
  169. clks[ssp1_div] = mxs_clk_div("ssp1_div", "ssp1_sel", SSP1, 0, 9, 29);
  170. clks[ssp2_div] = mxs_clk_div("ssp2_div", "ssp2_sel", SSP2, 0, 9, 29);
  171. clks[ssp3_div] = mxs_clk_div("ssp3_div", "ssp3_sel", SSP3, 0, 9, 29);
  172. clks[gpmi_div] = mxs_clk_div("gpmi_div", "gpmi_sel", GPMI, 0, 10, 29);
  173. clks[emi_pll] = mxs_clk_div("emi_pll", "ref_emi", EMI, 0, 6, 28);
  174. clks[emi_xtal] = mxs_clk_div("emi_xtal", "ref_xtal", EMI, 8, 4, 29);
  175. clks[lcdif_div] = mxs_clk_div("lcdif_div", "lcdif_sel", LCDIF, 0, 13, 29);
  176. clks[etm_div] = mxs_clk_div("etm_div", "etm_sel", ETM, 0, 7, 29);
  177. clks[ptp] = mxs_clk_div("ptp", "ptp_sel", ENET, 21, 6, 27);
  178. clks[saif0_div] = mxs_clk_frac("saif0_div", "saif0_sel", SAIF0, 0, 16, 29);
  179. clks[saif1_div] = mxs_clk_frac("saif1_div", "saif1_sel", SAIF1, 0, 16, 29);
  180. clks[clk32k_div] = mxs_clk_fixed_factor("clk32k_div", "ref_xtal", 1, 750);
  181. clks[rtc] = mxs_clk_fixed_factor("rtc", "ref_xtal", 1, 768);
  182. clks[lradc] = mxs_clk_fixed_factor("lradc", "clk32k", 1, 16);
  183. clks[spdif_div] = mxs_clk_fixed_factor("spdif_div", "pll0", 1, 4);
  184. clks[clk32k] = mxs_clk_gate("clk32k", "clk32k_div", XTAL, 26);
  185. clks[pwm] = mxs_clk_gate("pwm", "ref_xtal", XTAL, 29);
  186. clks[uart] = mxs_clk_gate("uart", "ref_xtal", XTAL, 31);
  187. clks[ssp0] = mxs_clk_gate("ssp0", "ssp0_div", SSP0, 31);
  188. clks[ssp1] = mxs_clk_gate("ssp1", "ssp1_div", SSP1, 31);
  189. clks[ssp2] = mxs_clk_gate("ssp2", "ssp2_div", SSP2, 31);
  190. clks[ssp3] = mxs_clk_gate("ssp3", "ssp3_div", SSP3, 31);
  191. clks[gpmi] = mxs_clk_gate("gpmi", "gpmi_div", GPMI, 31);
  192. clks[spdif] = mxs_clk_gate("spdif", "spdif_div", SPDIF, 31);
  193. clks[emi] = mxs_clk_gate("emi", "emi_sel", EMI, 31);
  194. clks[saif0] = mxs_clk_gate("saif0", "saif0_div", SAIF0, 31);
  195. clks[saif1] = mxs_clk_gate("saif1", "saif1_div", SAIF1, 31);
  196. clks[lcdif] = mxs_clk_gate("lcdif", "lcdif_div", LCDIF, 31);
  197. clks[etm] = mxs_clk_gate("etm", "etm_div", ETM, 31);
  198. clks[fec] = mxs_clk_gate("fec", "hbus", ENET, 30);
  199. clks[can0] = mxs_clk_gate("can0", "ref_xtal", FLEXCAN, 30);
  200. clks[can1] = mxs_clk_gate("can1", "ref_xtal", FLEXCAN, 28);
  201. clks[usb0] = mxs_clk_gate("usb0", "usb0_phy", DIGCTRL, 2);
  202. clks[usb1] = mxs_clk_gate("usb1", "usb1_phy", DIGCTRL, 16);
  203. clks[usb0_phy] = clk_register_gate(NULL, "usb0_phy", "pll0", 0, PLL0CTRL0, 18, 0, &mxs_lock);
  204. clks[usb1_phy] = clk_register_gate(NULL, "usb1_phy", "pll1", 0, PLL1CTRL0, 18, 0, &mxs_lock);
  205. clks[enet_out] = clk_register_gate(NULL, "enet_out", "pll2", 0, ENET, 18, 0, &mxs_lock);
  206. for (i = 0; i < ARRAY_SIZE(clks); i++)
  207. if (IS_ERR(clks[i])) {
  208. pr_err("i.MX28 clk %d: register failed with %ld\n",
  209. i, PTR_ERR(clks[i]));
  210. return;
  211. }
  212. clk_data.clks = clks;
  213. clk_data.clk_num = ARRAY_SIZE(clks);
  214. of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data);
  215. clk_register_clkdev(clks[enet_out], NULL, "enet_out");
  216. for (i = 0; i < ARRAY_SIZE(clks_init_on); i++)
  217. clk_prepare_enable(clks[clks_init_on[i]]);
  218. }
  219. CLK_OF_DECLARE(imx28_clkctrl, "fsl,imx28-clkctrl", mx28_clocks_init);